gcc-volcano.c 93 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2023-2024, Qualcomm Innovation Center, Inc. All rights reserved.
  4. */
  5. #include <linux/clk-provider.h>
  6. #include <linux/kernel.h>
  7. #include <linux/module.h>
  8. #include <linux/of_device.h>
  9. #include <linux/of.h>
  10. #include <linux/regmap.h>
  11. #include <dt-bindings/clock/qcom,gcc-volcano.h>
  12. #include "clk-alpha-pll.h"
  13. #include "clk-branch.h"
  14. #include "clk-rcg.h"
  15. #include "clk-regmap-divider.h"
  16. #include "clk-regmap-mux.h"
  17. #include "common.h"
  18. #include "reset.h"
  19. #include "vdd-level.h"
  20. static DEFINE_VDD_REGULATORS(vdd_cx, VDD_HIGH + 1, 1, vdd_corner);
  21. static DEFINE_VDD_REGULATORS(vdd_mx, VDD_HIGH + 1, 1, vdd_corner);
  22. static struct clk_vdd_class *gcc_volcano_regulators[] = {
  23. &vdd_cx,
  24. &vdd_mx,
  25. };
  26. enum {
  27. P_BI_TCXO,
  28. P_GCC_GPLL0_OUT_EVEN,
  29. P_GCC_GPLL0_OUT_MAIN,
  30. P_GCC_GPLL0_OUT_ODD,
  31. P_GCC_GPLL2_OUT_MAIN,
  32. P_GCC_GPLL4_OUT_MAIN,
  33. P_GCC_GPLL6_OUT_MAIN,
  34. P_GCC_GPLL7_OUT_MAIN,
  35. P_GCC_GPLL9_OUT_MAIN,
  36. P_PCIE_0_PIPE_CLK,
  37. P_PCIE_1_PIPE_CLK,
  38. P_SLEEP_CLK,
  39. P_UFS_PHY_RX_SYMBOL_0_CLK,
  40. P_UFS_PHY_RX_SYMBOL_1_CLK,
  41. P_UFS_PHY_TX_SYMBOL_0_CLK,
  42. P_USB3_PHY_WRAPPER_GCC_USB30_PIPE_CLK,
  43. };
  44. static struct clk_alpha_pll gcc_gpll0 = {
  45. .offset = 0x0,
  46. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  47. .clkr = {
  48. .enable_reg = 0x52020,
  49. .enable_mask = BIT(0),
  50. .hw.init = &(const struct clk_init_data) {
  51. .name = "gcc_gpll0",
  52. .parent_data = &(const struct clk_parent_data) {
  53. .fw_name = "bi_tcxo",
  54. },
  55. .num_parents = 1,
  56. .ops = &clk_alpha_pll_fixed_lucid_ole_ops,
  57. },
  58. .vdd_data = {
  59. .vdd_class = &vdd_cx,
  60. .num_rate_max = VDD_NUM,
  61. .rate_max = (unsigned long[VDD_NUM]) {
  62. [VDD_LOWER_D1] = 615000000,
  63. [VDD_LOW] = 1100000000,
  64. [VDD_LOW_L1] = 1600000000,
  65. [VDD_NOMINAL] = 2000000000,
  66. [VDD_HIGH_L1] = 2300000000},
  67. },
  68. },
  69. };
  70. static const struct clk_div_table post_div_table_gcc_gpll0_out_even[] = {
  71. { 0x1, 2 },
  72. { }
  73. };
  74. static struct clk_alpha_pll_postdiv gcc_gpll0_out_even = {
  75. .offset = 0x0,
  76. .post_div_shift = 10,
  77. .post_div_table = post_div_table_gcc_gpll0_out_even,
  78. .num_post_div = ARRAY_SIZE(post_div_table_gcc_gpll0_out_even),
  79. .width = 4,
  80. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  81. .clkr.hw.init = &(const struct clk_init_data) {
  82. .name = "gcc_gpll0_out_even",
  83. .parent_hws = (const struct clk_hw*[]) {
  84. &gcc_gpll0.clkr.hw,
  85. },
  86. .num_parents = 1,
  87. .ops = &clk_alpha_pll_postdiv_lucid_ole_ops,
  88. },
  89. };
  90. static struct clk_alpha_pll gcc_gpll2 = {
  91. .offset = 0x2000,
  92. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  93. .clkr = {
  94. .enable_reg = 0x52020,
  95. .enable_mask = BIT(2),
  96. .hw.init = &(const struct clk_init_data) {
  97. .name = "gcc_gpll2",
  98. .parent_data = &(const struct clk_parent_data) {
  99. .fw_name = "bi_tcxo",
  100. },
  101. .num_parents = 1,
  102. .ops = &clk_alpha_pll_fixed_lucid_ole_ops,
  103. },
  104. .vdd_data = {
  105. .vdd_class = &vdd_cx,
  106. .num_rate_max = VDD_NUM,
  107. .rate_max = (unsigned long[VDD_NUM]) {
  108. [VDD_LOWER_D1] = 615000000,
  109. [VDD_LOW] = 1100000000,
  110. [VDD_LOW_L1] = 1600000000,
  111. [VDD_NOMINAL] = 2000000000,
  112. [VDD_HIGH_L1] = 2300000000},
  113. },
  114. },
  115. };
  116. static struct clk_alpha_pll gcc_gpll4 = {
  117. .offset = 0x4000,
  118. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  119. .clkr = {
  120. .enable_reg = 0x52020,
  121. .enable_mask = BIT(4),
  122. .hw.init = &(const struct clk_init_data) {
  123. .name = "gcc_gpll4",
  124. .parent_data = &(const struct clk_parent_data) {
  125. .fw_name = "bi_tcxo",
  126. },
  127. .num_parents = 1,
  128. .ops = &clk_alpha_pll_fixed_lucid_ole_ops,
  129. },
  130. .vdd_data = {
  131. .vdd_class = &vdd_cx,
  132. .num_rate_max = VDD_NUM,
  133. .rate_max = (unsigned long[VDD_NUM]) {
  134. [VDD_LOWER_D1] = 615000000,
  135. [VDD_LOW] = 1100000000,
  136. [VDD_LOW_L1] = 1600000000,
  137. [VDD_NOMINAL] = 2000000000,
  138. [VDD_HIGH_L1] = 2300000000},
  139. },
  140. },
  141. };
  142. static struct clk_alpha_pll gcc_gpll6 = {
  143. .offset = 0x6000,
  144. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  145. .clkr = {
  146. .enable_reg = 0x52020,
  147. .enable_mask = BIT(6),
  148. .hw.init = &(const struct clk_init_data) {
  149. .name = "gcc_gpll6",
  150. .parent_data = &(const struct clk_parent_data) {
  151. .fw_name = "bi_tcxo",
  152. },
  153. .num_parents = 1,
  154. .ops = &clk_alpha_pll_fixed_lucid_ole_ops,
  155. },
  156. .vdd_data = {
  157. .vdd_class = &vdd_cx,
  158. .num_rate_max = VDD_NUM,
  159. .rate_max = (unsigned long[VDD_NUM]) {
  160. [VDD_LOWER_D1] = 615000000,
  161. [VDD_LOW] = 1100000000,
  162. [VDD_LOW_L1] = 1600000000,
  163. [VDD_NOMINAL] = 2000000000,
  164. [VDD_HIGH_L1] = 2300000000},
  165. },
  166. },
  167. };
  168. static struct clk_alpha_pll gcc_gpll7 = {
  169. .offset = 0x7000,
  170. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  171. .clkr = {
  172. .enable_reg = 0x52020,
  173. .enable_mask = BIT(7),
  174. .hw.init = &(const struct clk_init_data) {
  175. .name = "gcc_gpll7",
  176. .parent_data = &(const struct clk_parent_data) {
  177. .fw_name = "bi_tcxo",
  178. },
  179. .num_parents = 1,
  180. .ops = &clk_alpha_pll_fixed_lucid_ole_ops,
  181. },
  182. .vdd_data = {
  183. .vdd_class = &vdd_cx,
  184. .num_rate_max = VDD_NUM,
  185. .rate_max = (unsigned long[VDD_NUM]) {
  186. [VDD_LOWER_D1] = 615000000,
  187. [VDD_LOW] = 1100000000,
  188. [VDD_LOW_L1] = 1600000000,
  189. [VDD_NOMINAL] = 2000000000,
  190. [VDD_HIGH_L1] = 2300000000},
  191. },
  192. },
  193. };
  194. static struct clk_alpha_pll gcc_gpll9 = {
  195. .offset = 0x9000,
  196. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  197. .clkr = {
  198. .enable_reg = 0x52020,
  199. .enable_mask = BIT(9),
  200. .hw.init = &(const struct clk_init_data) {
  201. .name = "gcc_gpll9",
  202. .parent_data = &(const struct clk_parent_data) {
  203. .fw_name = "bi_tcxo",
  204. },
  205. .num_parents = 1,
  206. .ops = &clk_alpha_pll_fixed_lucid_ole_ops,
  207. },
  208. .vdd_data = {
  209. .vdd_class = &vdd_cx,
  210. .num_rate_max = VDD_NUM,
  211. .rate_max = (unsigned long[VDD_NUM]) {
  212. [VDD_LOWER_D1] = 615000000,
  213. [VDD_LOW] = 1100000000,
  214. [VDD_LOW_L1] = 1600000000,
  215. [VDD_NOMINAL] = 2000000000,
  216. [VDD_HIGH_L1] = 2300000000},
  217. },
  218. },
  219. };
  220. static const struct parent_map gcc_parent_map_0[] = {
  221. { P_BI_TCXO, 0 },
  222. { P_GCC_GPLL0_OUT_MAIN, 1 },
  223. { P_GCC_GPLL0_OUT_EVEN, 6 },
  224. };
  225. static const struct clk_parent_data gcc_parent_data_0[] = {
  226. { .fw_name = "bi_tcxo" },
  227. { .hw = &gcc_gpll0.clkr.hw },
  228. { .hw = &gcc_gpll0_out_even.clkr.hw },
  229. };
  230. static const struct parent_map gcc_parent_map_1[] = {
  231. { P_BI_TCXO, 0 },
  232. { P_GCC_GPLL0_OUT_MAIN, 1 },
  233. { P_SLEEP_CLK, 5 },
  234. { P_GCC_GPLL0_OUT_EVEN, 6 },
  235. };
  236. static const struct clk_parent_data gcc_parent_data_1[] = {
  237. { .fw_name = "bi_tcxo" },
  238. { .hw = &gcc_gpll0.clkr.hw },
  239. { .fw_name = "sleep_clk" },
  240. { .hw = &gcc_gpll0_out_even.clkr.hw },
  241. };
  242. static const struct parent_map gcc_parent_map_2[] = {
  243. { P_BI_TCXO, 0 },
  244. { P_GCC_GPLL0_OUT_MAIN, 1 },
  245. { P_GCC_GPLL4_OUT_MAIN, 5 },
  246. { P_GCC_GPLL0_OUT_EVEN, 6 },
  247. };
  248. static const struct clk_parent_data gcc_parent_data_2[] = {
  249. { .fw_name = "bi_tcxo" },
  250. { .hw = &gcc_gpll0.clkr.hw },
  251. { .hw = &gcc_gpll4.clkr.hw },
  252. { .hw = &gcc_gpll0_out_even.clkr.hw },
  253. };
  254. static const struct parent_map gcc_parent_map_3[] = {
  255. { P_BI_TCXO, 0 },
  256. { P_SLEEP_CLK, 5 },
  257. };
  258. static const struct clk_parent_data gcc_parent_data_3[] = {
  259. { .fw_name = "bi_tcxo" },
  260. { .fw_name = "sleep_clk" },
  261. };
  262. static const struct parent_map gcc_parent_map_4[] = {
  263. { P_BI_TCXO, 0 },
  264. { P_GCC_GPLL0_OUT_MAIN, 1 },
  265. { P_GCC_GPLL6_OUT_MAIN, 2 },
  266. { P_GCC_GPLL7_OUT_MAIN, 3 },
  267. { P_GCC_GPLL0_OUT_EVEN, 6 },
  268. };
  269. static const struct clk_parent_data gcc_parent_data_4[] = {
  270. { .fw_name = "bi_tcxo" },
  271. { .hw = &gcc_gpll0.clkr.hw },
  272. { .hw = &gcc_gpll6.clkr.hw },
  273. { .hw = &gcc_gpll7.clkr.hw },
  274. { .hw = &gcc_gpll0_out_even.clkr.hw },
  275. };
  276. static const struct parent_map gcc_parent_map_5[] = {
  277. { P_BI_TCXO, 0 },
  278. };
  279. static const struct clk_parent_data gcc_parent_data_5[] = {
  280. { .fw_name = "bi_tcxo" },
  281. };
  282. static const struct parent_map gcc_parent_map_6[] = {
  283. { P_PCIE_0_PIPE_CLK, 0 },
  284. { P_BI_TCXO, 2 },
  285. };
  286. static const struct clk_parent_data gcc_parent_data_6[] = {
  287. { .fw_name = "pcie_0_pipe_clk" },
  288. { .fw_name = "bi_tcxo" },
  289. };
  290. static const struct parent_map gcc_parent_map_7[] = {
  291. { P_PCIE_1_PIPE_CLK, 0 },
  292. { P_BI_TCXO, 2 },
  293. };
  294. static const struct clk_parent_data gcc_parent_data_7[] = {
  295. { .fw_name = "pcie_1_pipe_clk" },
  296. { .fw_name = "bi_tcxo" },
  297. };
  298. static const struct parent_map gcc_parent_map_8[] = {
  299. { P_BI_TCXO, 0 },
  300. { P_GCC_GPLL0_OUT_MAIN, 1 },
  301. { P_GCC_GPLL7_OUT_MAIN, 2 },
  302. { P_GCC_GPLL0_OUT_EVEN, 6 },
  303. };
  304. static const struct clk_parent_data gcc_parent_data_8[] = {
  305. { .fw_name = "bi_tcxo" },
  306. { .hw = &gcc_gpll0.clkr.hw },
  307. { .hw = &gcc_gpll7.clkr.hw },
  308. { .hw = &gcc_gpll0_out_even.clkr.hw },
  309. };
  310. static const struct parent_map gcc_parent_map_9[] = {
  311. { P_BI_TCXO, 0 },
  312. { P_GCC_GPLL0_OUT_MAIN, 1 },
  313. { P_GCC_GPLL6_OUT_MAIN, 2 },
  314. { P_GCC_GPLL0_OUT_ODD, 3 },
  315. { P_GCC_GPLL2_OUT_MAIN, 4 },
  316. { P_GCC_GPLL0_OUT_EVEN, 6 },
  317. };
  318. static const struct clk_parent_data gcc_parent_data_9[] = {
  319. { .fw_name = "bi_tcxo" },
  320. { .hw = &gcc_gpll0.clkr.hw },
  321. { .hw = &gcc_gpll6.clkr.hw },
  322. { .hw = &gcc_gpll0.clkr.hw },
  323. { .hw = &gcc_gpll2.clkr.hw },
  324. { .hw = &gcc_gpll0_out_even.clkr.hw },
  325. };
  326. static const struct parent_map gcc_parent_map_10[] = {
  327. { P_BI_TCXO, 0 },
  328. { P_GCC_GPLL0_OUT_MAIN, 1 },
  329. { P_GCC_GPLL6_OUT_MAIN, 2 },
  330. { P_GCC_GPLL0_OUT_ODD, 3 },
  331. { P_GCC_GPLL0_OUT_EVEN, 6 },
  332. };
  333. static const struct clk_parent_data gcc_parent_data_10[] = {
  334. { .fw_name = "bi_tcxo" },
  335. { .hw = &gcc_gpll0.clkr.hw },
  336. { .hw = &gcc_gpll6.clkr.hw },
  337. { .hw = &gcc_gpll0.clkr.hw },
  338. { .hw = &gcc_gpll0_out_even.clkr.hw },
  339. };
  340. static const struct parent_map gcc_parent_map_11[] = {
  341. { P_BI_TCXO, 0 },
  342. { P_GCC_GPLL0_OUT_MAIN, 1 },
  343. { P_GCC_GPLL9_OUT_MAIN, 2 },
  344. { P_GCC_GPLL4_OUT_MAIN, 5 },
  345. { P_GCC_GPLL0_OUT_EVEN, 6 },
  346. };
  347. static const struct clk_parent_data gcc_parent_data_11[] = {
  348. { .fw_name = "bi_tcxo" },
  349. { .hw = &gcc_gpll0.clkr.hw },
  350. { .hw = &gcc_gpll9.clkr.hw },
  351. { .hw = &gcc_gpll4.clkr.hw },
  352. { .hw = &gcc_gpll0_out_even.clkr.hw },
  353. };
  354. static const struct parent_map gcc_parent_map_12[] = {
  355. { P_UFS_PHY_RX_SYMBOL_0_CLK, 0 },
  356. { P_BI_TCXO, 2 },
  357. };
  358. static const struct clk_parent_data gcc_parent_data_12[] = {
  359. { .fw_name = "ufs_phy_rx_symbol_0_clk" },
  360. { .fw_name = "bi_tcxo" },
  361. };
  362. static const struct parent_map gcc_parent_map_13[] = {
  363. { P_UFS_PHY_RX_SYMBOL_1_CLK, 0 },
  364. { P_BI_TCXO, 2 },
  365. };
  366. static const struct clk_parent_data gcc_parent_data_13[] = {
  367. { .fw_name = "ufs_phy_rx_symbol_1_clk" },
  368. { .fw_name = "bi_tcxo" },
  369. };
  370. static const struct parent_map gcc_parent_map_14[] = {
  371. { P_UFS_PHY_TX_SYMBOL_0_CLK, 0 },
  372. { P_BI_TCXO, 2 },
  373. };
  374. static const struct clk_parent_data gcc_parent_data_14[] = {
  375. { .fw_name = "ufs_phy_tx_symbol_0_clk" },
  376. { .fw_name = "bi_tcxo" },
  377. };
  378. static const struct parent_map gcc_parent_map_15[] = {
  379. { P_USB3_PHY_WRAPPER_GCC_USB30_PIPE_CLK, 0 },
  380. { P_BI_TCXO, 2 },
  381. };
  382. static const struct clk_parent_data gcc_parent_data_15[] = {
  383. { .fw_name = "usb3_phy_wrapper_gcc_usb30_pipe_clk" },
  384. { .fw_name = "bi_tcxo" },
  385. };
  386. static struct clk_regmap_mux gcc_pcie_0_pipe_clk_src = {
  387. .reg = 0x6b070,
  388. .shift = 0,
  389. .width = 2,
  390. .parent_map = gcc_parent_map_6,
  391. .clkr = {
  392. .hw.init = &(const struct clk_init_data) {
  393. .name = "gcc_pcie_0_pipe_clk_src",
  394. .parent_data = gcc_parent_data_6,
  395. .num_parents = ARRAY_SIZE(gcc_parent_data_6),
  396. .ops = &clk_regmap_mux_closest_ops,
  397. },
  398. },
  399. };
  400. static struct clk_regmap_mux gcc_pcie_1_pipe_clk_src = {
  401. .reg = 0x9006c,
  402. .shift = 0,
  403. .width = 2,
  404. .parent_map = gcc_parent_map_7,
  405. .clkr = {
  406. .hw.init = &(const struct clk_init_data) {
  407. .name = "gcc_pcie_1_pipe_clk_src",
  408. .parent_data = gcc_parent_data_7,
  409. .num_parents = ARRAY_SIZE(gcc_parent_data_7),
  410. .ops = &clk_regmap_mux_closest_ops,
  411. },
  412. },
  413. };
  414. static struct clk_regmap_mux gcc_ufs_phy_rx_symbol_0_clk_src = {
  415. .reg = 0x77064,
  416. .shift = 0,
  417. .width = 2,
  418. .parent_map = gcc_parent_map_12,
  419. .clkr = {
  420. .hw.init = &(const struct clk_init_data) {
  421. .name = "gcc_ufs_phy_rx_symbol_0_clk_src",
  422. .parent_data = gcc_parent_data_12,
  423. .num_parents = ARRAY_SIZE(gcc_parent_data_12),
  424. .ops = &clk_regmap_mux_closest_ops,
  425. },
  426. },
  427. };
  428. static struct clk_regmap_mux gcc_ufs_phy_rx_symbol_1_clk_src = {
  429. .reg = 0x770e0,
  430. .shift = 0,
  431. .width = 2,
  432. .parent_map = gcc_parent_map_13,
  433. .clkr = {
  434. .hw.init = &(const struct clk_init_data) {
  435. .name = "gcc_ufs_phy_rx_symbol_1_clk_src",
  436. .parent_data = gcc_parent_data_13,
  437. .num_parents = ARRAY_SIZE(gcc_parent_data_13),
  438. .ops = &clk_regmap_mux_closest_ops,
  439. },
  440. },
  441. };
  442. static struct clk_regmap_mux gcc_ufs_phy_tx_symbol_0_clk_src = {
  443. .reg = 0x77054,
  444. .shift = 0,
  445. .width = 2,
  446. .parent_map = gcc_parent_map_14,
  447. .clkr = {
  448. .hw.init = &(const struct clk_init_data) {
  449. .name = "gcc_ufs_phy_tx_symbol_0_clk_src",
  450. .parent_data = gcc_parent_data_14,
  451. .num_parents = ARRAY_SIZE(gcc_parent_data_14),
  452. .ops = &clk_regmap_mux_closest_ops,
  453. },
  454. },
  455. };
  456. static struct clk_regmap_mux gcc_usb3_prim_phy_pipe_clk_src = {
  457. .reg = 0x3906c,
  458. .shift = 0,
  459. .width = 2,
  460. .parent_map = gcc_parent_map_15,
  461. .clkr = {
  462. .hw.init = &(const struct clk_init_data) {
  463. .name = "gcc_usb3_prim_phy_pipe_clk_src",
  464. .parent_data = gcc_parent_data_15,
  465. .num_parents = ARRAY_SIZE(gcc_parent_data_15),
  466. .ops = &clk_regmap_mux_closest_ops,
  467. },
  468. },
  469. };
  470. static const struct freq_tbl ftbl_gcc_gp1_clk_src[] = {
  471. F(50000000, P_GCC_GPLL0_OUT_EVEN, 6, 0, 0),
  472. F(100000000, P_GCC_GPLL0_OUT_MAIN, 6, 0, 0),
  473. F(200000000, P_GCC_GPLL0_OUT_MAIN, 3, 0, 0),
  474. { }
  475. };
  476. static struct clk_rcg2 gcc_gp1_clk_src = {
  477. .cmd_rcgr = 0x64004,
  478. .mnd_width = 16,
  479. .hid_width = 5,
  480. .parent_map = gcc_parent_map_1,
  481. .freq_tbl = ftbl_gcc_gp1_clk_src,
  482. .enable_safe_config = true,
  483. .flags = HW_CLK_CTRL_MODE,
  484. .clkr.hw.init = &(const struct clk_init_data) {
  485. .name = "gcc_gp1_clk_src",
  486. .parent_data = gcc_parent_data_1,
  487. .num_parents = ARRAY_SIZE(gcc_parent_data_1),
  488. .ops = &clk_rcg2_ops,
  489. },
  490. .clkr.vdd_data = {
  491. .vdd_class = &vdd_cx,
  492. .num_rate_max = VDD_NUM,
  493. .rate_max = (unsigned long[VDD_NUM]) {
  494. [VDD_LOWER] = 50000000,
  495. [VDD_LOW] = 100000000,
  496. [VDD_NOMINAL] = 200000000},
  497. },
  498. };
  499. static struct clk_rcg2 gcc_gp2_clk_src = {
  500. .cmd_rcgr = 0x65004,
  501. .mnd_width = 16,
  502. .hid_width = 5,
  503. .parent_map = gcc_parent_map_1,
  504. .freq_tbl = ftbl_gcc_gp1_clk_src,
  505. .enable_safe_config = true,
  506. .flags = HW_CLK_CTRL_MODE,
  507. .clkr.hw.init = &(const struct clk_init_data) {
  508. .name = "gcc_gp2_clk_src",
  509. .parent_data = gcc_parent_data_1,
  510. .num_parents = ARRAY_SIZE(gcc_parent_data_1),
  511. .ops = &clk_rcg2_ops,
  512. },
  513. .clkr.vdd_data = {
  514. .vdd_class = &vdd_cx,
  515. .num_rate_max = VDD_NUM,
  516. .rate_max = (unsigned long[VDD_NUM]) {
  517. [VDD_LOWER] = 50000000,
  518. [VDD_LOW] = 100000000,
  519. [VDD_NOMINAL] = 200000000},
  520. },
  521. };
  522. static struct clk_rcg2 gcc_gp3_clk_src = {
  523. .cmd_rcgr = 0x66004,
  524. .mnd_width = 16,
  525. .hid_width = 5,
  526. .parent_map = gcc_parent_map_1,
  527. .freq_tbl = ftbl_gcc_gp1_clk_src,
  528. .enable_safe_config = true,
  529. .flags = HW_CLK_CTRL_MODE,
  530. .clkr.hw.init = &(const struct clk_init_data) {
  531. .name = "gcc_gp3_clk_src",
  532. .parent_data = gcc_parent_data_1,
  533. .num_parents = ARRAY_SIZE(gcc_parent_data_1),
  534. .ops = &clk_rcg2_ops,
  535. },
  536. .clkr.vdd_data = {
  537. .vdd_class = &vdd_cx,
  538. .num_rate_max = VDD_NUM,
  539. .rate_max = (unsigned long[VDD_NUM]) {
  540. [VDD_LOWER] = 50000000,
  541. [VDD_LOW] = 100000000,
  542. [VDD_NOMINAL] = 200000000},
  543. },
  544. };
  545. static const struct freq_tbl ftbl_gcc_pcie_0_aux_clk_src[] = {
  546. F(19200000, P_BI_TCXO, 1, 0, 0),
  547. { }
  548. };
  549. static struct clk_rcg2 gcc_pcie_0_aux_clk_src = {
  550. .cmd_rcgr = 0x6b074,
  551. .mnd_width = 16,
  552. .hid_width = 5,
  553. .parent_map = gcc_parent_map_3,
  554. .freq_tbl = ftbl_gcc_pcie_0_aux_clk_src,
  555. .enable_safe_config = true,
  556. .flags = HW_CLK_CTRL_MODE,
  557. .clkr.hw.init = &(const struct clk_init_data) {
  558. .name = "gcc_pcie_0_aux_clk_src",
  559. .parent_data = gcc_parent_data_3,
  560. .num_parents = ARRAY_SIZE(gcc_parent_data_3),
  561. .ops = &clk_rcg2_ops,
  562. },
  563. .clkr.vdd_data = {
  564. .vdd_classes = gcc_volcano_regulators,
  565. .num_vdd_classes = ARRAY_SIZE(gcc_volcano_regulators),
  566. .num_rate_max = VDD_NUM,
  567. .rate_max = (unsigned long[VDD_NUM]) {
  568. [VDD_LOWER] = 19200000},
  569. },
  570. };
  571. static const struct freq_tbl ftbl_gcc_pcie_0_phy_rchng_clk_src[] = {
  572. F(19200000, P_BI_TCXO, 1, 0, 0),
  573. F(100000000, P_GCC_GPLL0_OUT_EVEN, 3, 0, 0),
  574. { }
  575. };
  576. static struct clk_rcg2 gcc_pcie_0_phy_rchng_clk_src = {
  577. .cmd_rcgr = 0x6b058,
  578. .mnd_width = 0,
  579. .hid_width = 5,
  580. .parent_map = gcc_parent_map_0,
  581. .freq_tbl = ftbl_gcc_pcie_0_phy_rchng_clk_src,
  582. .enable_safe_config = true,
  583. .flags = HW_CLK_CTRL_MODE,
  584. .clkr.hw.init = &(const struct clk_init_data) {
  585. .name = "gcc_pcie_0_phy_rchng_clk_src",
  586. .parent_data = gcc_parent_data_0,
  587. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  588. .ops = &clk_rcg2_ops,
  589. },
  590. .clkr.vdd_data = {
  591. .vdd_class = &vdd_cx,
  592. .num_rate_max = VDD_NUM,
  593. .rate_max = (unsigned long[VDD_NUM]) {
  594. [VDD_LOWER] = 100000000},
  595. },
  596. };
  597. static struct clk_rcg2 gcc_pcie_1_aux_clk_src = {
  598. .cmd_rcgr = 0x90070,
  599. .mnd_width = 16,
  600. .hid_width = 5,
  601. .parent_map = gcc_parent_map_3,
  602. .freq_tbl = ftbl_gcc_pcie_0_aux_clk_src,
  603. .enable_safe_config = true,
  604. .flags = HW_CLK_CTRL_MODE,
  605. .clkr.hw.init = &(const struct clk_init_data) {
  606. .name = "gcc_pcie_1_aux_clk_src",
  607. .parent_data = gcc_parent_data_3,
  608. .num_parents = ARRAY_SIZE(gcc_parent_data_3),
  609. .ops = &clk_rcg2_ops,
  610. },
  611. .clkr.vdd_data = {
  612. .vdd_classes = gcc_volcano_regulators,
  613. .num_vdd_classes = ARRAY_SIZE(gcc_volcano_regulators),
  614. .num_rate_max = VDD_NUM,
  615. .rate_max = (unsigned long[VDD_NUM]) {
  616. [VDD_LOWER] = 19200000},
  617. },
  618. };
  619. static struct clk_rcg2 gcc_pcie_1_phy_rchng_clk_src = {
  620. .cmd_rcgr = 0x90054,
  621. .mnd_width = 0,
  622. .hid_width = 5,
  623. .parent_map = gcc_parent_map_0,
  624. .freq_tbl = ftbl_gcc_pcie_0_phy_rchng_clk_src,
  625. .enable_safe_config = true,
  626. .flags = HW_CLK_CTRL_MODE,
  627. .clkr.hw.init = &(const struct clk_init_data) {
  628. .name = "gcc_pcie_1_phy_rchng_clk_src",
  629. .parent_data = gcc_parent_data_0,
  630. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  631. .ops = &clk_rcg2_ops,
  632. },
  633. .clkr.vdd_data = {
  634. .vdd_class = &vdd_cx,
  635. .num_rate_max = VDD_NUM,
  636. .rate_max = (unsigned long[VDD_NUM]) {
  637. [VDD_LOWER] = 100000000},
  638. },
  639. };
  640. static const struct freq_tbl ftbl_gcc_pdm2_clk_src[] = {
  641. F(60000000, P_GCC_GPLL0_OUT_MAIN, 10, 0, 0),
  642. { }
  643. };
  644. static struct clk_rcg2 gcc_pdm2_clk_src = {
  645. .cmd_rcgr = 0x33010,
  646. .mnd_width = 0,
  647. .hid_width = 5,
  648. .parent_map = gcc_parent_map_0,
  649. .freq_tbl = ftbl_gcc_pdm2_clk_src,
  650. .enable_safe_config = true,
  651. .flags = HW_CLK_CTRL_MODE,
  652. .clkr.hw.init = &(const struct clk_init_data) {
  653. .name = "gcc_pdm2_clk_src",
  654. .parent_data = gcc_parent_data_0,
  655. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  656. .ops = &clk_rcg2_ops,
  657. },
  658. .clkr.vdd_data = {
  659. .vdd_class = &vdd_cx,
  660. .num_rate_max = VDD_NUM,
  661. .rate_max = (unsigned long[VDD_NUM]) {
  662. [VDD_LOWER] = 60000000},
  663. },
  664. };
  665. static const struct freq_tbl ftbl_gcc_qupv3_wrap0_qspi_ref_clk_src[] = {
  666. F(7372800, P_GCC_GPLL0_OUT_EVEN, 1, 384, 15625),
  667. F(14745600, P_GCC_GPLL0_OUT_EVEN, 1, 768, 15625),
  668. F(19200000, P_BI_TCXO, 1, 0, 0),
  669. F(29491200, P_GCC_GPLL0_OUT_EVEN, 1, 1536, 15625),
  670. F(32000000, P_GCC_GPLL0_OUT_EVEN, 1, 8, 75),
  671. F(48000000, P_GCC_GPLL0_OUT_EVEN, 1, 4, 25),
  672. F(51200000, P_GCC_GPLL0_OUT_EVEN, 1, 64, 375),
  673. F(64000000, P_GCC_GPLL0_OUT_EVEN, 1, 16, 75),
  674. F(75000000, P_GCC_GPLL0_OUT_EVEN, 4, 0, 0),
  675. F(80000000, P_GCC_GPLL0_OUT_EVEN, 1, 4, 15),
  676. F(96000000, P_GCC_GPLL0_OUT_EVEN, 1, 8, 25),
  677. F(100000000, P_GCC_GPLL0_OUT_MAIN, 6, 0, 0),
  678. F(102400000, P_GCC_GPLL0_OUT_EVEN, 1, 128, 375),
  679. F(112000000, P_GCC_GPLL0_OUT_EVEN, 1, 28, 75),
  680. F(117964800, P_GCC_GPLL0_OUT_EVEN, 1, 6144, 15625),
  681. F(120000000, P_GCC_GPLL0_OUT_MAIN, 5, 0, 0),
  682. F(150000000, P_GCC_GPLL0_OUT_EVEN, 2, 0, 0),
  683. F(200000000, P_GCC_GPLL0_OUT_MAIN, 3, 0, 0),
  684. { }
  685. };
  686. static struct clk_init_data gcc_qupv3_wrap0_qspi_ref_clk_src_init = {
  687. .name = "gcc_qupv3_wrap0_qspi_ref_clk_src",
  688. .parent_data = gcc_parent_data_0,
  689. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  690. .ops = &clk_rcg2_ops,
  691. };
  692. static struct clk_rcg2 gcc_qupv3_wrap0_qspi_ref_clk_src = {
  693. .cmd_rcgr = 0x18768,
  694. .mnd_width = 16,
  695. .hid_width = 5,
  696. .parent_map = gcc_parent_map_0,
  697. .freq_tbl = ftbl_gcc_qupv3_wrap0_qspi_ref_clk_src,
  698. .enable_safe_config = true,
  699. .flags = HW_CLK_CTRL_MODE,
  700. .clkr.hw.init = &gcc_qupv3_wrap0_qspi_ref_clk_src_init,
  701. .clkr.vdd_data = {
  702. .vdd_classes = gcc_volcano_regulators,
  703. .num_vdd_classes = ARRAY_SIZE(gcc_volcano_regulators),
  704. .num_rate_max = VDD_NUM,
  705. .rate_max = (unsigned long[VDD_NUM]) {
  706. [VDD_LOWER] = 150000000,
  707. [VDD_LOW] = 200000000},
  708. },
  709. };
  710. static const struct freq_tbl ftbl_gcc_qupv3_wrap0_s0_clk_src[] = {
  711. F(7372800, P_GCC_GPLL0_OUT_EVEN, 1, 384, 15625),
  712. F(14745600, P_GCC_GPLL0_OUT_EVEN, 1, 768, 15625),
  713. F(19200000, P_BI_TCXO, 1, 0, 0),
  714. F(29491200, P_GCC_GPLL0_OUT_EVEN, 1, 1536, 15625),
  715. F(32000000, P_GCC_GPLL0_OUT_EVEN, 1, 8, 75),
  716. F(48000000, P_GCC_GPLL0_OUT_EVEN, 1, 4, 25),
  717. F(51200000, P_GCC_GPLL0_OUT_EVEN, 1, 64, 375),
  718. F(64000000, P_GCC_GPLL0_OUT_EVEN, 1, 16, 75),
  719. F(75000000, P_GCC_GPLL0_OUT_EVEN, 4, 0, 0),
  720. F(80000000, P_GCC_GPLL0_OUT_EVEN, 1, 4, 15),
  721. F(96000000, P_GCC_GPLL0_OUT_EVEN, 1, 8, 25),
  722. F(100000000, P_GCC_GPLL0_OUT_MAIN, 6, 0, 0),
  723. F(102400000, P_GCC_GPLL0_OUT_EVEN, 1, 128, 375),
  724. F(112000000, P_GCC_GPLL0_OUT_EVEN, 1, 28, 75),
  725. F(117964800, P_GCC_GPLL0_OUT_EVEN, 1, 6144, 15625),
  726. F(120000000, P_GCC_GPLL0_OUT_MAIN, 5, 0, 0),
  727. { }
  728. };
  729. static struct clk_init_data gcc_qupv3_wrap0_s0_clk_src_init = {
  730. .name = "gcc_qupv3_wrap0_s0_clk_src",
  731. .parent_data = gcc_parent_data_0,
  732. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  733. .ops = &clk_rcg2_ops,
  734. };
  735. static struct clk_rcg2 gcc_qupv3_wrap0_s0_clk_src = {
  736. .cmd_rcgr = 0x18010,
  737. .mnd_width = 16,
  738. .hid_width = 5,
  739. .parent_map = gcc_parent_map_0,
  740. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  741. .enable_safe_config = true,
  742. .flags = HW_CLK_CTRL_MODE,
  743. .clkr.hw.init = &gcc_qupv3_wrap0_s0_clk_src_init,
  744. .clkr.vdd_data = {
  745. .vdd_classes = gcc_volcano_regulators,
  746. .num_vdd_classes = ARRAY_SIZE(gcc_volcano_regulators),
  747. .num_rate_max = VDD_NUM,
  748. .rate_max = (unsigned long[VDD_NUM]) {
  749. [VDD_LOWER] = 75000000,
  750. [VDD_LOW] = 120000000},
  751. },
  752. };
  753. static struct clk_init_data gcc_qupv3_wrap0_s1_clk_src_init = {
  754. .name = "gcc_qupv3_wrap0_s1_clk_src",
  755. .parent_data = gcc_parent_data_0,
  756. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  757. .ops = &clk_rcg2_ops,
  758. };
  759. static struct clk_rcg2 gcc_qupv3_wrap0_s1_clk_src = {
  760. .cmd_rcgr = 0x18148,
  761. .mnd_width = 16,
  762. .hid_width = 5,
  763. .parent_map = gcc_parent_map_0,
  764. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  765. .enable_safe_config = true,
  766. .flags = HW_CLK_CTRL_MODE,
  767. .clkr.hw.init = &gcc_qupv3_wrap0_s1_clk_src_init,
  768. .clkr.vdd_data = {
  769. .vdd_classes = gcc_volcano_regulators,
  770. .num_vdd_classes = ARRAY_SIZE(gcc_volcano_regulators),
  771. .num_rate_max = VDD_NUM,
  772. .rate_max = (unsigned long[VDD_NUM]) {
  773. [VDD_LOWER] = 75000000,
  774. [VDD_LOW] = 120000000},
  775. },
  776. };
  777. static const struct freq_tbl ftbl_gcc_qupv3_wrap0_s3_clk_src[] = {
  778. F(7372800, P_GCC_GPLL0_OUT_EVEN, 1, 384, 15625),
  779. F(14745600, P_GCC_GPLL0_OUT_EVEN, 1, 768, 15625),
  780. F(19200000, P_BI_TCXO, 1, 0, 0),
  781. F(29491200, P_GCC_GPLL0_OUT_EVEN, 1, 1536, 15625),
  782. F(32000000, P_GCC_GPLL0_OUT_EVEN, 1, 8, 75),
  783. F(48000000, P_GCC_GPLL0_OUT_EVEN, 1, 4, 25),
  784. F(51200000, P_GCC_GPLL0_OUT_EVEN, 1, 64, 375),
  785. F(64000000, P_GCC_GPLL0_OUT_EVEN, 1, 16, 75),
  786. F(75000000, P_GCC_GPLL0_OUT_EVEN, 4, 0, 0),
  787. F(80000000, P_GCC_GPLL0_OUT_EVEN, 1, 4, 15),
  788. F(96000000, P_GCC_GPLL0_OUT_EVEN, 1, 8, 25),
  789. F(100000000, P_GCC_GPLL0_OUT_MAIN, 6, 0, 0),
  790. { }
  791. };
  792. static struct clk_init_data gcc_qupv3_wrap0_s3_clk_src_init = {
  793. .name = "gcc_qupv3_wrap0_s3_clk_src",
  794. .parent_data = gcc_parent_data_0,
  795. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  796. .ops = &clk_rcg2_ops,
  797. };
  798. static struct clk_rcg2 gcc_qupv3_wrap0_s3_clk_src = {
  799. .cmd_rcgr = 0x18290,
  800. .mnd_width = 16,
  801. .hid_width = 5,
  802. .parent_map = gcc_parent_map_0,
  803. .freq_tbl = ftbl_gcc_qupv3_wrap0_s3_clk_src,
  804. .enable_safe_config = true,
  805. .flags = HW_CLK_CTRL_MODE,
  806. .clkr.hw.init = &gcc_qupv3_wrap0_s3_clk_src_init,
  807. .clkr.vdd_data = {
  808. .vdd_classes = gcc_volcano_regulators,
  809. .num_vdd_classes = ARRAY_SIZE(gcc_volcano_regulators),
  810. .num_rate_max = VDD_NUM,
  811. .rate_max = (unsigned long[VDD_NUM]) {
  812. [VDD_LOWER] = 75000000,
  813. [VDD_LOW] = 100000000},
  814. },
  815. };
  816. static const struct freq_tbl ftbl_gcc_qupv3_wrap0_s4_clk_src[] = {
  817. F(7372800, P_GCC_GPLL0_OUT_EVEN, 1, 384, 15625),
  818. F(14745600, P_GCC_GPLL0_OUT_EVEN, 1, 768, 15625),
  819. F(19200000, P_BI_TCXO, 1, 0, 0),
  820. F(29491200, P_GCC_GPLL0_OUT_EVEN, 1, 1536, 15625),
  821. F(32000000, P_GCC_GPLL0_OUT_EVEN, 1, 8, 75),
  822. F(48000000, P_GCC_GPLL0_OUT_EVEN, 1, 4, 25),
  823. F(51200000, P_GCC_GPLL0_OUT_EVEN, 1, 64, 375),
  824. F(64000000, P_GCC_GPLL0_OUT_EVEN, 1, 16, 75),
  825. F(80000000, P_GCC_GPLL0_OUT_EVEN, 1, 4, 15),
  826. F(96000000, P_GCC_GPLL0_OUT_EVEN, 1, 8, 25),
  827. F(128000000, P_GCC_GPLL6_OUT_MAIN, 3, 0, 0),
  828. { }
  829. };
  830. static struct clk_init_data gcc_qupv3_wrap0_s4_clk_src_init = {
  831. .name = "gcc_qupv3_wrap0_s4_clk_src",
  832. .parent_data = gcc_parent_data_4,
  833. .num_parents = ARRAY_SIZE(gcc_parent_data_4),
  834. .ops = &clk_rcg2_ops,
  835. };
  836. static struct clk_rcg2 gcc_qupv3_wrap0_s4_clk_src = {
  837. .cmd_rcgr = 0x183c8,
  838. .mnd_width = 16,
  839. .hid_width = 5,
  840. .parent_map = gcc_parent_map_4,
  841. .freq_tbl = ftbl_gcc_qupv3_wrap0_s4_clk_src,
  842. .enable_safe_config = true,
  843. .flags = HW_CLK_CTRL_MODE,
  844. .clkr.hw.init = &gcc_qupv3_wrap0_s4_clk_src_init,
  845. .clkr.vdd_data = {
  846. .vdd_classes = gcc_volcano_regulators,
  847. .num_vdd_classes = ARRAY_SIZE(gcc_volcano_regulators),
  848. .num_rate_max = VDD_NUM,
  849. .rate_max = (unsigned long[VDD_NUM]) {
  850. [VDD_LOWER] = 128000000},
  851. },
  852. };
  853. static struct clk_init_data gcc_qupv3_wrap0_s5_clk_src_init = {
  854. .name = "gcc_qupv3_wrap0_s5_clk_src",
  855. .parent_data = gcc_parent_data_0,
  856. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  857. .ops = &clk_rcg2_ops,
  858. };
  859. static struct clk_rcg2 gcc_qupv3_wrap0_s5_clk_src = {
  860. .cmd_rcgr = 0x18500,
  861. .mnd_width = 16,
  862. .hid_width = 5,
  863. .parent_map = gcc_parent_map_0,
  864. .freq_tbl = ftbl_gcc_qupv3_wrap0_s3_clk_src,
  865. .enable_safe_config = true,
  866. .flags = HW_CLK_CTRL_MODE,
  867. .clkr.hw.init = &gcc_qupv3_wrap0_s5_clk_src_init,
  868. .clkr.vdd_data = {
  869. .vdd_classes = gcc_volcano_regulators,
  870. .num_vdd_classes = ARRAY_SIZE(gcc_volcano_regulators),
  871. .num_rate_max = VDD_NUM,
  872. .rate_max = (unsigned long[VDD_NUM]) {
  873. [VDD_LOWER] = 75000000,
  874. [VDD_LOW] = 100000000},
  875. },
  876. };
  877. static struct clk_init_data gcc_qupv3_wrap0_s6_clk_src_init = {
  878. .name = "gcc_qupv3_wrap0_s6_clk_src",
  879. .parent_data = gcc_parent_data_0,
  880. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  881. .ops = &clk_rcg2_ops,
  882. };
  883. static struct clk_rcg2 gcc_qupv3_wrap0_s6_clk_src = {
  884. .cmd_rcgr = 0x18638,
  885. .mnd_width = 16,
  886. .hid_width = 5,
  887. .parent_map = gcc_parent_map_0,
  888. .freq_tbl = ftbl_gcc_qupv3_wrap0_s3_clk_src,
  889. .enable_safe_config = true,
  890. .flags = HW_CLK_CTRL_MODE,
  891. .clkr.hw.init = &gcc_qupv3_wrap0_s6_clk_src_init,
  892. .clkr.vdd_data = {
  893. .vdd_classes = gcc_volcano_regulators,
  894. .num_vdd_classes = ARRAY_SIZE(gcc_volcano_regulators),
  895. .num_rate_max = VDD_NUM,
  896. .rate_max = (unsigned long[VDD_NUM]) {
  897. [VDD_LOWER] = 75000000,
  898. [VDD_LOW] = 100000000},
  899. },
  900. };
  901. static struct clk_init_data gcc_qupv3_wrap1_qspi_ref_clk_src_init = {
  902. .name = "gcc_qupv3_wrap1_qspi_ref_clk_src",
  903. .parent_data = gcc_parent_data_0,
  904. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  905. .ops = &clk_rcg2_ops,
  906. };
  907. static struct clk_rcg2 gcc_qupv3_wrap1_qspi_ref_clk_src = {
  908. .cmd_rcgr = 0x1e768,
  909. .mnd_width = 16,
  910. .hid_width = 5,
  911. .parent_map = gcc_parent_map_0,
  912. .freq_tbl = ftbl_gcc_qupv3_wrap0_qspi_ref_clk_src,
  913. .enable_safe_config = true,
  914. .flags = HW_CLK_CTRL_MODE,
  915. .clkr.hw.init = &gcc_qupv3_wrap1_qspi_ref_clk_src_init,
  916. .clkr.vdd_data = {
  917. .vdd_classes = gcc_volcano_regulators,
  918. .num_vdd_classes = ARRAY_SIZE(gcc_volcano_regulators),
  919. .num_rate_max = VDD_NUM,
  920. .rate_max = (unsigned long[VDD_NUM]) {
  921. [VDD_LOWER] = 150000000,
  922. [VDD_LOW] = 200000000},
  923. },
  924. };
  925. static struct clk_init_data gcc_qupv3_wrap1_s0_clk_src_init = {
  926. .name = "gcc_qupv3_wrap1_s0_clk_src",
  927. .parent_data = gcc_parent_data_0,
  928. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  929. .ops = &clk_rcg2_ops,
  930. };
  931. static struct clk_rcg2 gcc_qupv3_wrap1_s0_clk_src = {
  932. .cmd_rcgr = 0x1e010,
  933. .mnd_width = 16,
  934. .hid_width = 5,
  935. .parent_map = gcc_parent_map_0,
  936. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  937. .enable_safe_config = true,
  938. .flags = HW_CLK_CTRL_MODE,
  939. .clkr.hw.init = &gcc_qupv3_wrap1_s0_clk_src_init,
  940. .clkr.vdd_data = {
  941. .vdd_classes = gcc_volcano_regulators,
  942. .num_vdd_classes = ARRAY_SIZE(gcc_volcano_regulators),
  943. .num_rate_max = VDD_NUM,
  944. .rate_max = (unsigned long[VDD_NUM]) {
  945. [VDD_LOWER] = 75000000,
  946. [VDD_LOW] = 120000000},
  947. },
  948. };
  949. static struct clk_init_data gcc_qupv3_wrap1_s1_clk_src_init = {
  950. .name = "gcc_qupv3_wrap1_s1_clk_src",
  951. .parent_data = gcc_parent_data_0,
  952. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  953. .ops = &clk_rcg2_ops,
  954. };
  955. static struct clk_rcg2 gcc_qupv3_wrap1_s1_clk_src = {
  956. .cmd_rcgr = 0x1e148,
  957. .mnd_width = 16,
  958. .hid_width = 5,
  959. .parent_map = gcc_parent_map_0,
  960. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  961. .enable_safe_config = true,
  962. .flags = HW_CLK_CTRL_MODE,
  963. .clkr.hw.init = &gcc_qupv3_wrap1_s1_clk_src_init,
  964. .clkr.vdd_data = {
  965. .vdd_classes = gcc_volcano_regulators,
  966. .num_vdd_classes = ARRAY_SIZE(gcc_volcano_regulators),
  967. .num_rate_max = VDD_NUM,
  968. .rate_max = (unsigned long[VDD_NUM]) {
  969. [VDD_LOWER] = 75000000,
  970. [VDD_LOW] = 120000000},
  971. },
  972. };
  973. static struct clk_init_data gcc_qupv3_wrap1_s3_clk_src_init = {
  974. .name = "gcc_qupv3_wrap1_s3_clk_src",
  975. .parent_data = gcc_parent_data_0,
  976. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  977. .ops = &clk_rcg2_ops,
  978. };
  979. static struct clk_rcg2 gcc_qupv3_wrap1_s3_clk_src = {
  980. .cmd_rcgr = 0x1e290,
  981. .mnd_width = 16,
  982. .hid_width = 5,
  983. .parent_map = gcc_parent_map_0,
  984. .freq_tbl = ftbl_gcc_qupv3_wrap0_s3_clk_src,
  985. .enable_safe_config = true,
  986. .flags = HW_CLK_CTRL_MODE,
  987. .clkr.hw.init = &gcc_qupv3_wrap1_s3_clk_src_init,
  988. .clkr.vdd_data = {
  989. .vdd_classes = gcc_volcano_regulators,
  990. .num_vdd_classes = ARRAY_SIZE(gcc_volcano_regulators),
  991. .num_rate_max = VDD_NUM,
  992. .rate_max = (unsigned long[VDD_NUM]) {
  993. [VDD_LOWER] = 75000000,
  994. [VDD_LOW] = 100000000},
  995. },
  996. };
  997. static struct clk_init_data gcc_qupv3_wrap1_s4_clk_src_init = {
  998. .name = "gcc_qupv3_wrap1_s4_clk_src",
  999. .parent_data = gcc_parent_data_4,
  1000. .num_parents = ARRAY_SIZE(gcc_parent_data_4),
  1001. .ops = &clk_rcg2_ops,
  1002. };
  1003. static struct clk_rcg2 gcc_qupv3_wrap1_s4_clk_src = {
  1004. .cmd_rcgr = 0x1e3c8,
  1005. .mnd_width = 16,
  1006. .hid_width = 5,
  1007. .parent_map = gcc_parent_map_4,
  1008. .freq_tbl = ftbl_gcc_qupv3_wrap0_s4_clk_src,
  1009. .enable_safe_config = true,
  1010. .flags = HW_CLK_CTRL_MODE,
  1011. .clkr.hw.init = &gcc_qupv3_wrap1_s4_clk_src_init,
  1012. .clkr.vdd_data = {
  1013. .vdd_classes = gcc_volcano_regulators,
  1014. .num_vdd_classes = ARRAY_SIZE(gcc_volcano_regulators),
  1015. .num_rate_max = VDD_NUM,
  1016. .rate_max = (unsigned long[VDD_NUM]) {
  1017. [VDD_LOWER] = 128000000},
  1018. },
  1019. };
  1020. static struct clk_init_data gcc_qupv3_wrap1_s5_clk_src_init = {
  1021. .name = "gcc_qupv3_wrap1_s5_clk_src",
  1022. .parent_data = gcc_parent_data_0,
  1023. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  1024. .ops = &clk_rcg2_ops,
  1025. };
  1026. static struct clk_rcg2 gcc_qupv3_wrap1_s5_clk_src = {
  1027. .cmd_rcgr = 0x1e500,
  1028. .mnd_width = 16,
  1029. .hid_width = 5,
  1030. .parent_map = gcc_parent_map_0,
  1031. .freq_tbl = ftbl_gcc_qupv3_wrap0_s3_clk_src,
  1032. .enable_safe_config = true,
  1033. .flags = HW_CLK_CTRL_MODE,
  1034. .clkr.hw.init = &gcc_qupv3_wrap1_s5_clk_src_init,
  1035. .clkr.vdd_data = {
  1036. .vdd_classes = gcc_volcano_regulators,
  1037. .num_vdd_classes = ARRAY_SIZE(gcc_volcano_regulators),
  1038. .num_rate_max = VDD_NUM,
  1039. .rate_max = (unsigned long[VDD_NUM]) {
  1040. [VDD_LOWER] = 75000000,
  1041. [VDD_LOW] = 100000000},
  1042. },
  1043. };
  1044. static struct clk_init_data gcc_qupv3_wrap1_s6_clk_src_init = {
  1045. .name = "gcc_qupv3_wrap1_s6_clk_src",
  1046. .parent_data = gcc_parent_data_8,
  1047. .num_parents = ARRAY_SIZE(gcc_parent_data_8),
  1048. .ops = &clk_rcg2_ops,
  1049. };
  1050. static struct clk_rcg2 gcc_qupv3_wrap1_s6_clk_src = {
  1051. .cmd_rcgr = 0x1e638,
  1052. .mnd_width = 16,
  1053. .hid_width = 5,
  1054. .parent_map = gcc_parent_map_8,
  1055. .freq_tbl = ftbl_gcc_qupv3_wrap0_s3_clk_src,
  1056. .enable_safe_config = true,
  1057. .flags = HW_CLK_CTRL_MODE,
  1058. .clkr.hw.init = &gcc_qupv3_wrap1_s6_clk_src_init,
  1059. .clkr.vdd_data = {
  1060. .vdd_classes = gcc_volcano_regulators,
  1061. .num_vdd_classes = ARRAY_SIZE(gcc_volcano_regulators),
  1062. .num_rate_max = VDD_NUM,
  1063. .rate_max = (unsigned long[VDD_NUM]) {
  1064. [VDD_LOWER] = 75000000,
  1065. [VDD_LOW] = 100000000},
  1066. },
  1067. };
  1068. static const struct freq_tbl ftbl_gcc_sdcc1_apps_clk_src[] = {
  1069. F(144000, P_BI_TCXO, 16, 3, 25),
  1070. F(400000, P_BI_TCXO, 12, 1, 4),
  1071. F(20000000, P_GCC_GPLL0_OUT_EVEN, 5, 1, 3),
  1072. F(25000000, P_GCC_GPLL0_OUT_EVEN, 12, 0, 0),
  1073. F(50000000, P_GCC_GPLL0_OUT_EVEN, 6, 0, 0),
  1074. F(100000000, P_GCC_GPLL0_OUT_EVEN, 3, 0, 0),
  1075. F(192000000, P_GCC_GPLL6_OUT_MAIN, 2, 0, 0),
  1076. F(384000000, P_GCC_GPLL6_OUT_MAIN, 1, 0, 0),
  1077. { }
  1078. };
  1079. static struct clk_rcg2 gcc_sdcc1_apps_clk_src = {
  1080. .cmd_rcgr = 0xa3014,
  1081. .mnd_width = 8,
  1082. .hid_width = 5,
  1083. .parent_map = gcc_parent_map_9,
  1084. .freq_tbl = ftbl_gcc_sdcc1_apps_clk_src,
  1085. .enable_safe_config = true,
  1086. .flags = HW_CLK_CTRL_MODE,
  1087. .clkr.hw.init = &(const struct clk_init_data) {
  1088. .name = "gcc_sdcc1_apps_clk_src",
  1089. .parent_data = gcc_parent_data_9,
  1090. .num_parents = ARRAY_SIZE(gcc_parent_data_9),
  1091. .ops = &clk_rcg2_ops,
  1092. },
  1093. .clkr.vdd_data = {
  1094. .vdd_classes = gcc_volcano_regulators,
  1095. .num_vdd_classes = ARRAY_SIZE(gcc_volcano_regulators),
  1096. .num_rate_max = VDD_NUM,
  1097. .rate_max = (unsigned long[VDD_NUM]) {
  1098. [VDD_LOWER] = 100000000,
  1099. [VDD_LOW_L1] = 384000000},
  1100. },
  1101. };
  1102. static const struct freq_tbl ftbl_gcc_sdcc1_ice_core_clk_src[] = {
  1103. F(100000000, P_GCC_GPLL0_OUT_EVEN, 3, 0, 0),
  1104. F(150000000, P_GCC_GPLL0_OUT_EVEN, 2, 0, 0),
  1105. F(300000000, P_GCC_GPLL0_OUT_EVEN, 1, 0, 0),
  1106. { }
  1107. };
  1108. static struct clk_rcg2 gcc_sdcc1_ice_core_clk_src = {
  1109. .cmd_rcgr = 0xa3038,
  1110. .mnd_width = 0,
  1111. .hid_width = 5,
  1112. .parent_map = gcc_parent_map_10,
  1113. .freq_tbl = ftbl_gcc_sdcc1_ice_core_clk_src,
  1114. .enable_safe_config = true,
  1115. .flags = HW_CLK_CTRL_MODE,
  1116. .clkr.hw.init = &(const struct clk_init_data) {
  1117. .name = "gcc_sdcc1_ice_core_clk_src",
  1118. .parent_data = gcc_parent_data_10,
  1119. .num_parents = ARRAY_SIZE(gcc_parent_data_10),
  1120. .ops = &clk_rcg2_ops,
  1121. },
  1122. .clkr.vdd_data = {
  1123. .vdd_classes = gcc_volcano_regulators,
  1124. .num_vdd_classes = ARRAY_SIZE(gcc_volcano_regulators),
  1125. .num_rate_max = VDD_NUM,
  1126. .rate_max = (unsigned long[VDD_NUM]) {
  1127. [VDD_LOWER] = 100000000,
  1128. [VDD_LOW] = 150000000,
  1129. [VDD_LOW_L1] = 300000000},
  1130. },
  1131. };
  1132. static const struct freq_tbl ftbl_gcc_sdcc2_apps_clk_src[] = {
  1133. F(400000, P_BI_TCXO, 12, 1, 4),
  1134. F(25000000, P_GCC_GPLL0_OUT_EVEN, 12, 0, 0),
  1135. F(37500000, P_GCC_GPLL0_OUT_EVEN, 8, 0, 0),
  1136. F(50000000, P_GCC_GPLL0_OUT_EVEN, 6, 0, 0),
  1137. F(100000000, P_GCC_GPLL0_OUT_EVEN, 3, 0, 0),
  1138. F(202000000, P_GCC_GPLL9_OUT_MAIN, 4, 0, 0),
  1139. { }
  1140. };
  1141. static struct clk_rcg2 gcc_sdcc2_apps_clk_src = {
  1142. .cmd_rcgr = 0x14018,
  1143. .mnd_width = 8,
  1144. .hid_width = 5,
  1145. .parent_map = gcc_parent_map_11,
  1146. .freq_tbl = ftbl_gcc_sdcc2_apps_clk_src,
  1147. .enable_safe_config = true,
  1148. .flags = HW_CLK_CTRL_MODE,
  1149. .clkr.hw.init = &(const struct clk_init_data) {
  1150. .name = "gcc_sdcc2_apps_clk_src",
  1151. .parent_data = gcc_parent_data_11,
  1152. .num_parents = ARRAY_SIZE(gcc_parent_data_11),
  1153. .ops = &clk_rcg2_floor_ops,
  1154. },
  1155. .clkr.vdd_data = {
  1156. .vdd_classes = gcc_volcano_regulators,
  1157. .num_vdd_classes = ARRAY_SIZE(gcc_volcano_regulators),
  1158. .num_rate_max = VDD_NUM,
  1159. .rate_max = (unsigned long[VDD_NUM]) {
  1160. [VDD_LOWER] = 100000000,
  1161. [VDD_LOW_L1] = 202000000},
  1162. },
  1163. };
  1164. static const struct freq_tbl ftbl_gcc_ufs_phy_axi_clk_src[] = {
  1165. F(25000000, P_GCC_GPLL0_OUT_EVEN, 12, 0, 0),
  1166. F(75000000, P_GCC_GPLL0_OUT_EVEN, 4, 0, 0),
  1167. F(100000000, P_GCC_GPLL0_OUT_EVEN, 3, 0, 0),
  1168. F(150000000, P_GCC_GPLL0_OUT_MAIN, 4, 0, 0),
  1169. F(300000000, P_GCC_GPLL0_OUT_MAIN, 2, 0, 0),
  1170. { }
  1171. };
  1172. static struct clk_rcg2 gcc_ufs_phy_axi_clk_src = {
  1173. .cmd_rcgr = 0x77030,
  1174. .mnd_width = 8,
  1175. .hid_width = 5,
  1176. .parent_map = gcc_parent_map_2,
  1177. .freq_tbl = ftbl_gcc_ufs_phy_axi_clk_src,
  1178. .enable_safe_config = true,
  1179. .flags = HW_CLK_CTRL_MODE,
  1180. .clkr.hw.init = &(const struct clk_init_data) {
  1181. .name = "gcc_ufs_phy_axi_clk_src",
  1182. .parent_data = gcc_parent_data_2,
  1183. .num_parents = ARRAY_SIZE(gcc_parent_data_2),
  1184. .ops = &clk_rcg2_ops,
  1185. },
  1186. .clkr.vdd_data = {
  1187. .vdd_classes = gcc_volcano_regulators,
  1188. .num_vdd_classes = ARRAY_SIZE(gcc_volcano_regulators),
  1189. .num_rate_max = VDD_NUM,
  1190. .rate_max = (unsigned long[VDD_NUM]) {
  1191. [VDD_LOWER] = 75000000,
  1192. [VDD_LOW] = 150000000,
  1193. [VDD_NOMINAL] = 300000000},
  1194. },
  1195. };
  1196. static const struct freq_tbl ftbl_gcc_ufs_phy_ice_core_clk_src[] = {
  1197. F(100000000, P_GCC_GPLL0_OUT_EVEN, 3, 0, 0),
  1198. F(201500000, P_GCC_GPLL4_OUT_MAIN, 4, 0, 0),
  1199. F(403000000, P_GCC_GPLL4_OUT_MAIN, 2, 0, 0),
  1200. { }
  1201. };
  1202. static struct clk_rcg2 gcc_ufs_phy_ice_core_clk_src = {
  1203. .cmd_rcgr = 0x77080,
  1204. .mnd_width = 0,
  1205. .hid_width = 5,
  1206. .parent_map = gcc_parent_map_2,
  1207. .freq_tbl = ftbl_gcc_ufs_phy_ice_core_clk_src,
  1208. .enable_safe_config = true,
  1209. .flags = HW_CLK_CTRL_MODE,
  1210. .clkr.hw.init = &(const struct clk_init_data) {
  1211. .name = "gcc_ufs_phy_ice_core_clk_src",
  1212. .parent_data = gcc_parent_data_2,
  1213. .num_parents = ARRAY_SIZE(gcc_parent_data_2),
  1214. .ops = &clk_rcg2_ops,
  1215. },
  1216. .clkr.vdd_data = {
  1217. .vdd_classes = gcc_volcano_regulators,
  1218. .num_vdd_classes = ARRAY_SIZE(gcc_volcano_regulators),
  1219. .num_rate_max = VDD_NUM,
  1220. .rate_max = (unsigned long[VDD_NUM]) {
  1221. [VDD_LOWER] = 100000000,
  1222. [VDD_LOW] = 201500000,
  1223. [VDD_NOMINAL] = 403000000},
  1224. },
  1225. };
  1226. static const struct freq_tbl ftbl_gcc_ufs_phy_phy_aux_clk_src[] = {
  1227. F(9600000, P_BI_TCXO, 2, 0, 0),
  1228. F(19200000, P_BI_TCXO, 1, 0, 0),
  1229. { }
  1230. };
  1231. static struct clk_rcg2 gcc_ufs_phy_phy_aux_clk_src = {
  1232. .cmd_rcgr = 0x770b4,
  1233. .mnd_width = 0,
  1234. .hid_width = 5,
  1235. .parent_map = gcc_parent_map_5,
  1236. .freq_tbl = ftbl_gcc_ufs_phy_phy_aux_clk_src,
  1237. .enable_safe_config = true,
  1238. .flags = HW_CLK_CTRL_MODE,
  1239. .clkr.hw.init = &(const struct clk_init_data) {
  1240. .name = "gcc_ufs_phy_phy_aux_clk_src",
  1241. .parent_data = gcc_parent_data_5,
  1242. .num_parents = ARRAY_SIZE(gcc_parent_data_5),
  1243. .ops = &clk_rcg2_ops,
  1244. },
  1245. .clkr.vdd_data = {
  1246. .vdd_class = &vdd_cx,
  1247. .num_rate_max = VDD_NUM,
  1248. .rate_max = (unsigned long[VDD_NUM]) {
  1249. [VDD_LOWER] = 19200000},
  1250. },
  1251. };
  1252. static const struct freq_tbl ftbl_gcc_ufs_phy_unipro_core_clk_src[] = {
  1253. F(75000000, P_GCC_GPLL0_OUT_EVEN, 4, 0, 0),
  1254. F(150000000, P_GCC_GPLL0_OUT_MAIN, 4, 0, 0),
  1255. F(300000000, P_GCC_GPLL0_OUT_MAIN, 2, 0, 0),
  1256. { }
  1257. };
  1258. static struct clk_rcg2 gcc_ufs_phy_unipro_core_clk_src = {
  1259. .cmd_rcgr = 0x77098,
  1260. .mnd_width = 0,
  1261. .hid_width = 5,
  1262. .parent_map = gcc_parent_map_2,
  1263. .freq_tbl = ftbl_gcc_ufs_phy_unipro_core_clk_src,
  1264. .enable_safe_config = true,
  1265. .flags = HW_CLK_CTRL_MODE,
  1266. .clkr.hw.init = &(const struct clk_init_data) {
  1267. .name = "gcc_ufs_phy_unipro_core_clk_src",
  1268. .parent_data = gcc_parent_data_2,
  1269. .num_parents = ARRAY_SIZE(gcc_parent_data_2),
  1270. .ops = &clk_rcg2_ops,
  1271. },
  1272. .clkr.vdd_data = {
  1273. .vdd_classes = gcc_volcano_regulators,
  1274. .num_vdd_classes = ARRAY_SIZE(gcc_volcano_regulators),
  1275. .num_rate_max = VDD_NUM,
  1276. .rate_max = (unsigned long[VDD_NUM]) {
  1277. [VDD_LOWER] = 75000000,
  1278. [VDD_LOW] = 150000000,
  1279. [VDD_NOMINAL] = 300000000},
  1280. },
  1281. };
  1282. static const struct freq_tbl ftbl_gcc_usb30_prim_master_clk_src[] = {
  1283. F(66666667, P_GCC_GPLL0_OUT_EVEN, 4.5, 0, 0),
  1284. F(133333333, P_GCC_GPLL0_OUT_MAIN, 4.5, 0, 0),
  1285. F(200000000, P_GCC_GPLL0_OUT_MAIN, 3, 0, 0),
  1286. F(240000000, P_GCC_GPLL0_OUT_MAIN, 2.5, 0, 0),
  1287. { }
  1288. };
  1289. static struct clk_rcg2 gcc_usb30_prim_master_clk_src = {
  1290. .cmd_rcgr = 0x3902c,
  1291. .mnd_width = 8,
  1292. .hid_width = 5,
  1293. .parent_map = gcc_parent_map_0,
  1294. .freq_tbl = ftbl_gcc_usb30_prim_master_clk_src,
  1295. .enable_safe_config = true,
  1296. .flags = HW_CLK_CTRL_MODE,
  1297. .clkr.hw.init = &(const struct clk_init_data) {
  1298. .name = "gcc_usb30_prim_master_clk_src",
  1299. .parent_data = gcc_parent_data_0,
  1300. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  1301. .ops = &clk_rcg2_ops,
  1302. },
  1303. .clkr.vdd_data = {
  1304. .vdd_classes = gcc_volcano_regulators,
  1305. .num_vdd_classes = ARRAY_SIZE(gcc_volcano_regulators),
  1306. .num_rate_max = VDD_NUM,
  1307. .rate_max = (unsigned long[VDD_NUM]) {
  1308. [VDD_LOWER] = 66666667,
  1309. [VDD_LOW] = 133333333,
  1310. [VDD_NOMINAL] = 200000000,
  1311. [VDD_HIGH] = 240000000},
  1312. },
  1313. };
  1314. static struct clk_rcg2 gcc_usb30_prim_mock_utmi_clk_src = {
  1315. .cmd_rcgr = 0x39044,
  1316. .mnd_width = 0,
  1317. .hid_width = 5,
  1318. .parent_map = gcc_parent_map_0,
  1319. .freq_tbl = ftbl_gcc_pcie_0_aux_clk_src,
  1320. .enable_safe_config = true,
  1321. .flags = HW_CLK_CTRL_MODE,
  1322. .clkr.hw.init = &(const struct clk_init_data) {
  1323. .name = "gcc_usb30_prim_mock_utmi_clk_src",
  1324. .parent_data = gcc_parent_data_0,
  1325. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  1326. .ops = &clk_rcg2_ops,
  1327. },
  1328. .clkr.vdd_data = {
  1329. .vdd_class = &vdd_cx,
  1330. .num_rate_max = VDD_NUM,
  1331. .rate_max = (unsigned long[VDD_NUM]) {
  1332. [VDD_LOWER] = 19200000},
  1333. },
  1334. };
  1335. static struct clk_rcg2 gcc_usb3_prim_phy_aux_clk_src = {
  1336. .cmd_rcgr = 0x39070,
  1337. .mnd_width = 0,
  1338. .hid_width = 5,
  1339. .parent_map = gcc_parent_map_3,
  1340. .freq_tbl = ftbl_gcc_pcie_0_aux_clk_src,
  1341. .enable_safe_config = true,
  1342. .flags = HW_CLK_CTRL_MODE,
  1343. .clkr.hw.init = &(const struct clk_init_data) {
  1344. .name = "gcc_usb3_prim_phy_aux_clk_src",
  1345. .parent_data = gcc_parent_data_3,
  1346. .num_parents = ARRAY_SIZE(gcc_parent_data_3),
  1347. .ops = &clk_rcg2_ops,
  1348. },
  1349. .clkr.vdd_data = {
  1350. .vdd_class = &vdd_cx,
  1351. .num_rate_max = VDD_NUM,
  1352. .rate_max = (unsigned long[VDD_NUM]) {
  1353. [VDD_LOWER] = 19200000},
  1354. },
  1355. };
  1356. static struct clk_regmap_div gcc_pcie_0_pipe_div2_clk_src = {
  1357. .reg = 0x6b094,
  1358. .shift = 0,
  1359. .width = 4,
  1360. .clkr.hw.init = &(const struct clk_init_data) {
  1361. .name = "gcc_pcie_0_pipe_div2_clk_src",
  1362. .parent_hws = (const struct clk_hw*[]) {
  1363. &gcc_pcie_0_pipe_clk_src.clkr.hw,
  1364. },
  1365. .num_parents = 1,
  1366. .flags = CLK_SET_RATE_PARENT,
  1367. .ops = &clk_regmap_div_ro_ops,
  1368. },
  1369. };
  1370. static struct clk_regmap_div gcc_pcie_1_pipe_div2_clk_src = {
  1371. .reg = 0x90090,
  1372. .shift = 0,
  1373. .width = 4,
  1374. .clkr.hw.init = &(const struct clk_init_data) {
  1375. .name = "gcc_pcie_1_pipe_div2_clk_src",
  1376. .parent_hws = (const struct clk_hw*[]) {
  1377. &gcc_pcie_1_pipe_clk_src.clkr.hw,
  1378. },
  1379. .num_parents = 1,
  1380. .flags = CLK_SET_RATE_PARENT,
  1381. .ops = &clk_regmap_div_ro_ops,
  1382. },
  1383. };
  1384. static struct clk_regmap_div gcc_qupv3_wrap0_s2_clk_src = {
  1385. .reg = 0x18280,
  1386. .shift = 0,
  1387. .width = 4,
  1388. .clkr.hw.init = &(const struct clk_init_data) {
  1389. .name = "gcc_qupv3_wrap0_s2_clk_src",
  1390. .parent_hws = (const struct clk_hw*[]) {
  1391. &gcc_qupv3_wrap0_qspi_ref_clk_src.clkr.hw,
  1392. },
  1393. .num_parents = 1,
  1394. .flags = CLK_SET_RATE_PARENT,
  1395. .ops = &clk_regmap_div_ro_ops,
  1396. },
  1397. };
  1398. static struct clk_regmap_div gcc_qupv3_wrap1_s2_clk_src = {
  1399. .reg = 0x1e280,
  1400. .shift = 0,
  1401. .width = 4,
  1402. .clkr.hw.init = &(const struct clk_init_data) {
  1403. .name = "gcc_qupv3_wrap1_s2_clk_src",
  1404. .parent_hws = (const struct clk_hw*[]) {
  1405. &gcc_qupv3_wrap1_qspi_ref_clk_src.clkr.hw,
  1406. },
  1407. .num_parents = 1,
  1408. .flags = CLK_SET_RATE_PARENT,
  1409. .ops = &clk_regmap_div_ro_ops,
  1410. },
  1411. };
  1412. static struct clk_regmap_div gcc_usb30_prim_mock_utmi_postdiv_clk_src = {
  1413. .reg = 0x3905c,
  1414. .shift = 0,
  1415. .width = 4,
  1416. .clkr.hw.init = &(const struct clk_init_data) {
  1417. .name = "gcc_usb30_prim_mock_utmi_postdiv_clk_src",
  1418. .parent_hws = (const struct clk_hw*[]) {
  1419. &gcc_usb30_prim_mock_utmi_clk_src.clkr.hw,
  1420. },
  1421. .num_parents = 1,
  1422. .flags = CLK_SET_RATE_PARENT,
  1423. .ops = &clk_regmap_div_ro_ops,
  1424. },
  1425. };
  1426. static struct clk_branch gcc_aggre_noc_pcie_axi_clk = {
  1427. .halt_reg = 0x1005c,
  1428. .halt_check = BRANCH_HALT_SKIP,
  1429. .hwcg_reg = 0x1005c,
  1430. .hwcg_bit = 1,
  1431. .clkr = {
  1432. .enable_reg = 0x52000,
  1433. .enable_mask = BIT(12),
  1434. .hw.init = &(const struct clk_init_data) {
  1435. .name = "gcc_aggre_noc_pcie_axi_clk",
  1436. .ops = &clk_branch2_ops,
  1437. },
  1438. },
  1439. };
  1440. static struct clk_branch gcc_aggre_ufs_phy_axi_clk = {
  1441. .halt_reg = 0x770e4,
  1442. .halt_check = BRANCH_HALT_VOTED,
  1443. .hwcg_reg = 0x770e4,
  1444. .hwcg_bit = 1,
  1445. .clkr = {
  1446. .enable_reg = 0x770e4,
  1447. .enable_mask = BIT(0),
  1448. .hw.init = &(const struct clk_init_data) {
  1449. .name = "gcc_aggre_ufs_phy_axi_clk",
  1450. .parent_hws = (const struct clk_hw*[]) {
  1451. &gcc_ufs_phy_axi_clk_src.clkr.hw,
  1452. },
  1453. .num_parents = 1,
  1454. .flags = CLK_SET_RATE_PARENT,
  1455. .ops = &clk_branch2_ops,
  1456. },
  1457. },
  1458. };
  1459. static struct clk_branch gcc_aggre_ufs_phy_axi_hw_ctl_clk = {
  1460. .halt_reg = 0x770e4,
  1461. .halt_check = BRANCH_HALT_VOTED,
  1462. .hwcg_reg = 0x770e4,
  1463. .hwcg_bit = 1,
  1464. .clkr = {
  1465. .enable_reg = 0x770e4,
  1466. .enable_mask = BIT(1),
  1467. .hw.init = &(const struct clk_init_data) {
  1468. .name = "gcc_aggre_ufs_phy_axi_hw_ctl_clk",
  1469. .parent_hws = (const struct clk_hw*[]) {
  1470. &gcc_ufs_phy_axi_clk_src.clkr.hw,
  1471. },
  1472. .num_parents = 1,
  1473. .flags = CLK_SET_RATE_PARENT,
  1474. .ops = &clk_branch2_hw_ctl_ops,
  1475. },
  1476. },
  1477. };
  1478. static struct clk_branch gcc_aggre_usb3_prim_axi_clk = {
  1479. .halt_reg = 0x39090,
  1480. .halt_check = BRANCH_HALT_VOTED,
  1481. .hwcg_reg = 0x39090,
  1482. .hwcg_bit = 1,
  1483. .clkr = {
  1484. .enable_reg = 0x39090,
  1485. .enable_mask = BIT(0),
  1486. .hw.init = &(const struct clk_init_data) {
  1487. .name = "gcc_aggre_usb3_prim_axi_clk",
  1488. .parent_hws = (const struct clk_hw*[]) {
  1489. &gcc_usb30_prim_master_clk_src.clkr.hw,
  1490. },
  1491. .num_parents = 1,
  1492. .flags = CLK_SET_RATE_PARENT,
  1493. .ops = &clk_branch2_ops,
  1494. },
  1495. },
  1496. };
  1497. static struct clk_branch gcc_boot_rom_ahb_clk = {
  1498. .halt_reg = 0x38004,
  1499. .halt_check = BRANCH_HALT_VOTED,
  1500. .hwcg_reg = 0x38004,
  1501. .hwcg_bit = 1,
  1502. .clkr = {
  1503. .enable_reg = 0x52000,
  1504. .enable_mask = BIT(10),
  1505. .hw.init = &(const struct clk_init_data) {
  1506. .name = "gcc_boot_rom_ahb_clk",
  1507. .ops = &clk_branch2_ops,
  1508. },
  1509. },
  1510. };
  1511. static struct clk_branch gcc_camera_hf_axi_clk = {
  1512. .halt_reg = 0x26010,
  1513. .halt_check = BRANCH_HALT_SKIP,
  1514. .hwcg_reg = 0x26010,
  1515. .hwcg_bit = 1,
  1516. .clkr = {
  1517. .enable_reg = 0x26010,
  1518. .enable_mask = BIT(0),
  1519. .hw.init = &(const struct clk_init_data) {
  1520. .name = "gcc_camera_hf_axi_clk",
  1521. .ops = &clk_branch2_ops,
  1522. },
  1523. },
  1524. };
  1525. static struct clk_branch gcc_camera_sf_axi_clk = {
  1526. .halt_reg = 0x26014,
  1527. .halt_check = BRANCH_HALT_SKIP,
  1528. .hwcg_reg = 0x26014,
  1529. .hwcg_bit = 1,
  1530. .clkr = {
  1531. .enable_reg = 0x26014,
  1532. .enable_mask = BIT(0),
  1533. .hw.init = &(const struct clk_init_data) {
  1534. .name = "gcc_camera_sf_axi_clk",
  1535. .ops = &clk_branch2_ops,
  1536. },
  1537. },
  1538. };
  1539. static struct clk_branch gcc_cfg_noc_pcie_anoc_ahb_clk = {
  1540. .halt_reg = 0x10050,
  1541. .halt_check = BRANCH_HALT_SKIP,
  1542. .hwcg_reg = 0x10050,
  1543. .hwcg_bit = 1,
  1544. .clkr = {
  1545. .enable_reg = 0x52000,
  1546. .enable_mask = BIT(20),
  1547. .hw.init = &(const struct clk_init_data) {
  1548. .name = "gcc_cfg_noc_pcie_anoc_ahb_clk",
  1549. .ops = &clk_branch2_ops,
  1550. },
  1551. },
  1552. };
  1553. static struct clk_branch gcc_cfg_noc_usb3_prim_axi_clk = {
  1554. .halt_reg = 0x3908c,
  1555. .halt_check = BRANCH_HALT_VOTED,
  1556. .clkr = {
  1557. .enable_reg = 0x3908c,
  1558. .enable_mask = BIT(0),
  1559. .hw.init = &(const struct clk_init_data) {
  1560. .name = "gcc_cfg_noc_usb3_prim_axi_clk",
  1561. .parent_hws = (const struct clk_hw*[]) {
  1562. &gcc_usb30_prim_master_clk_src.clkr.hw,
  1563. },
  1564. .num_parents = 1,
  1565. .flags = CLK_SET_RATE_PARENT,
  1566. .ops = &clk_branch2_ops,
  1567. },
  1568. },
  1569. };
  1570. static struct clk_branch gcc_cnoc_pcie_sf_axi_clk = {
  1571. .halt_reg = 0x10058,
  1572. .halt_check = BRANCH_HALT_VOTED,
  1573. .hwcg_reg = 0x10058,
  1574. .hwcg_bit = 1,
  1575. .clkr = {
  1576. .enable_reg = 0x52008,
  1577. .enable_mask = BIT(6),
  1578. .hw.init = &(const struct clk_init_data) {
  1579. .name = "gcc_cnoc_pcie_sf_axi_clk",
  1580. .ops = &clk_branch2_ops,
  1581. },
  1582. },
  1583. };
  1584. static struct clk_branch gcc_ddrss_gpu_axi_clk = {
  1585. .halt_reg = 0x7115c,
  1586. .halt_check = BRANCH_HALT_SKIP,
  1587. .hwcg_reg = 0x7115c,
  1588. .hwcg_bit = 1,
  1589. .clkr = {
  1590. .enable_reg = 0x7115c,
  1591. .enable_mask = BIT(0),
  1592. .hw.init = &(const struct clk_init_data) {
  1593. .name = "gcc_ddrss_gpu_axi_clk",
  1594. .ops = &clk_branch2_aon_ops,
  1595. },
  1596. },
  1597. };
  1598. static struct clk_branch gcc_ddrss_pcie_sf_qtb_clk = {
  1599. .halt_reg = 0x1006c,
  1600. .halt_check = BRANCH_HALT_SKIP,
  1601. .hwcg_reg = 0x1006c,
  1602. .hwcg_bit = 1,
  1603. .clkr = {
  1604. .enable_reg = 0x52000,
  1605. .enable_mask = BIT(19),
  1606. .hw.init = &(const struct clk_init_data) {
  1607. .name = "gcc_ddrss_pcie_sf_qtb_clk",
  1608. .ops = &clk_branch2_ops,
  1609. },
  1610. },
  1611. };
  1612. static struct clk_branch gcc_disp_gpll0_div_clk_src = {
  1613. .halt_check = BRANCH_HALT_DELAY,
  1614. .clkr = {
  1615. .enable_reg = 0x52000,
  1616. .enable_mask = BIT(23),
  1617. .hw.init = &(const struct clk_init_data) {
  1618. .name = "gcc_disp_gpll0_div_clk_src",
  1619. .parent_hws = (const struct clk_hw*[]) {
  1620. &gcc_gpll0_out_even.clkr.hw,
  1621. },
  1622. .num_parents = 1,
  1623. .flags = CLK_SET_RATE_PARENT,
  1624. .ops = &clk_branch2_ops,
  1625. },
  1626. },
  1627. };
  1628. static struct clk_branch gcc_disp_hf_axi_clk = {
  1629. .halt_reg = 0x2700c,
  1630. .halt_check = BRANCH_HALT_SKIP,
  1631. .hwcg_reg = 0x2700c,
  1632. .hwcg_bit = 1,
  1633. .clkr = {
  1634. .enable_reg = 0x2700c,
  1635. .enable_mask = BIT(0),
  1636. .hw.init = &(const struct clk_init_data) {
  1637. .name = "gcc_disp_hf_axi_clk",
  1638. .ops = &clk_branch2_ops,
  1639. },
  1640. },
  1641. };
  1642. static struct clk_branch gcc_gp1_clk = {
  1643. .halt_reg = 0x64000,
  1644. .halt_check = BRANCH_HALT,
  1645. .clkr = {
  1646. .enable_reg = 0x64000,
  1647. .enable_mask = BIT(0),
  1648. .hw.init = &(const struct clk_init_data) {
  1649. .name = "gcc_gp1_clk",
  1650. .parent_hws = (const struct clk_hw*[]) {
  1651. &gcc_gp1_clk_src.clkr.hw,
  1652. },
  1653. .num_parents = 1,
  1654. .flags = CLK_SET_RATE_PARENT,
  1655. .ops = &clk_branch2_ops,
  1656. },
  1657. },
  1658. };
  1659. static struct clk_branch gcc_gp2_clk = {
  1660. .halt_reg = 0x65000,
  1661. .halt_check = BRANCH_HALT,
  1662. .clkr = {
  1663. .enable_reg = 0x65000,
  1664. .enable_mask = BIT(0),
  1665. .hw.init = &(const struct clk_init_data) {
  1666. .name = "gcc_gp2_clk",
  1667. .parent_hws = (const struct clk_hw*[]) {
  1668. &gcc_gp2_clk_src.clkr.hw,
  1669. },
  1670. .num_parents = 1,
  1671. .flags = CLK_SET_RATE_PARENT,
  1672. .ops = &clk_branch2_ops,
  1673. },
  1674. },
  1675. };
  1676. static struct clk_branch gcc_gp3_clk = {
  1677. .halt_reg = 0x66000,
  1678. .halt_check = BRANCH_HALT,
  1679. .clkr = {
  1680. .enable_reg = 0x66000,
  1681. .enable_mask = BIT(0),
  1682. .hw.init = &(const struct clk_init_data) {
  1683. .name = "gcc_gp3_clk",
  1684. .parent_hws = (const struct clk_hw*[]) {
  1685. &gcc_gp3_clk_src.clkr.hw,
  1686. },
  1687. .num_parents = 1,
  1688. .flags = CLK_SET_RATE_PARENT,
  1689. .ops = &clk_branch2_ops,
  1690. },
  1691. },
  1692. };
  1693. static struct clk_branch gcc_gpu_gpll0_clk_src = {
  1694. .halt_check = BRANCH_HALT_DELAY,
  1695. .clkr = {
  1696. .enable_reg = 0x52000,
  1697. .enable_mask = BIT(15),
  1698. .hw.init = &(const struct clk_init_data) {
  1699. .name = "gcc_gpu_gpll0_clk_src",
  1700. .parent_hws = (const struct clk_hw*[]) {
  1701. &gcc_gpll0.clkr.hw,
  1702. },
  1703. .num_parents = 1,
  1704. .flags = CLK_SET_RATE_PARENT,
  1705. .ops = &clk_branch2_ops,
  1706. },
  1707. },
  1708. };
  1709. static struct clk_branch gcc_gpu_gpll0_div_clk_src = {
  1710. .halt_check = BRANCH_HALT_DELAY,
  1711. .clkr = {
  1712. .enable_reg = 0x52000,
  1713. .enable_mask = BIT(16),
  1714. .hw.init = &(const struct clk_init_data) {
  1715. .name = "gcc_gpu_gpll0_div_clk_src",
  1716. .parent_hws = (const struct clk_hw*[]) {
  1717. &gcc_gpll0_out_even.clkr.hw,
  1718. },
  1719. .num_parents = 1,
  1720. .flags = CLK_SET_RATE_PARENT,
  1721. .ops = &clk_branch2_ops,
  1722. },
  1723. },
  1724. };
  1725. static struct clk_branch gcc_gpu_memnoc_gfx_clk = {
  1726. .halt_reg = 0x71010,
  1727. .halt_check = BRANCH_HALT_VOTED,
  1728. .hwcg_reg = 0x71010,
  1729. .hwcg_bit = 1,
  1730. .clkr = {
  1731. .enable_reg = 0x71010,
  1732. .enable_mask = BIT(0),
  1733. .hw.init = &(const struct clk_init_data) {
  1734. .name = "gcc_gpu_memnoc_gfx_clk",
  1735. .flags = CLK_DONT_HOLD_STATE,
  1736. .ops = &clk_branch2_ops,
  1737. },
  1738. },
  1739. };
  1740. static struct clk_branch gcc_gpu_snoc_dvm_gfx_clk = {
  1741. .halt_reg = 0x71018,
  1742. .halt_check = BRANCH_HALT_DELAY,
  1743. .clkr = {
  1744. .enable_reg = 0x71018,
  1745. .enable_mask = BIT(0),
  1746. .hw.init = &(const struct clk_init_data) {
  1747. .name = "gcc_gpu_snoc_dvm_gfx_clk",
  1748. .flags = CLK_DONT_HOLD_STATE,
  1749. .ops = &clk_branch2_ops,
  1750. },
  1751. },
  1752. };
  1753. static struct clk_branch gcc_pcie_0_aux_clk = {
  1754. .halt_reg = 0x6b03c,
  1755. .halt_check = BRANCH_HALT_VOTED,
  1756. .clkr = {
  1757. .enable_reg = 0x52008,
  1758. .enable_mask = BIT(3),
  1759. .hw.init = &(const struct clk_init_data) {
  1760. .name = "gcc_pcie_0_aux_clk",
  1761. .parent_hws = (const struct clk_hw*[]) {
  1762. &gcc_pcie_0_aux_clk_src.clkr.hw,
  1763. },
  1764. .num_parents = 1,
  1765. .flags = CLK_SET_RATE_PARENT,
  1766. .ops = &clk_branch2_ops,
  1767. },
  1768. },
  1769. };
  1770. static struct clk_branch gcc_pcie_0_cfg_ahb_clk = {
  1771. .halt_reg = 0x6b038,
  1772. .halt_check = BRANCH_HALT_VOTED,
  1773. .hwcg_reg = 0x6b038,
  1774. .hwcg_bit = 1,
  1775. .clkr = {
  1776. .enable_reg = 0x52008,
  1777. .enable_mask = BIT(2),
  1778. .hw.init = &(const struct clk_init_data) {
  1779. .name = "gcc_pcie_0_cfg_ahb_clk",
  1780. .ops = &clk_branch2_ops,
  1781. },
  1782. },
  1783. };
  1784. static struct clk_branch gcc_pcie_0_mstr_axi_clk = {
  1785. .halt_reg = 0x6b02c,
  1786. .halt_check = BRANCH_HALT_SKIP,
  1787. .hwcg_reg = 0x6b02c,
  1788. .hwcg_bit = 1,
  1789. .clkr = {
  1790. .enable_reg = 0x52008,
  1791. .enable_mask = BIT(1),
  1792. .hw.init = &(const struct clk_init_data) {
  1793. .name = "gcc_pcie_0_mstr_axi_clk",
  1794. .ops = &clk_branch2_ops,
  1795. },
  1796. },
  1797. };
  1798. static struct clk_branch gcc_pcie_0_phy_rchng_clk = {
  1799. .halt_reg = 0x6b054,
  1800. .halt_check = BRANCH_HALT_VOTED,
  1801. .clkr = {
  1802. .enable_reg = 0x52000,
  1803. .enable_mask = BIT(22),
  1804. .hw.init = &(const struct clk_init_data) {
  1805. .name = "gcc_pcie_0_phy_rchng_clk",
  1806. .parent_hws = (const struct clk_hw*[]) {
  1807. &gcc_pcie_0_phy_rchng_clk_src.clkr.hw,
  1808. },
  1809. .num_parents = 1,
  1810. .flags = CLK_SET_RATE_PARENT,
  1811. .ops = &clk_branch2_ops,
  1812. },
  1813. },
  1814. };
  1815. static struct clk_branch gcc_pcie_0_pipe_clk = {
  1816. .halt_reg = 0x6b048,
  1817. .halt_check = BRANCH_HALT_SKIP,
  1818. .clkr = {
  1819. .enable_reg = 0x52008,
  1820. .enable_mask = BIT(4),
  1821. .hw.init = &(const struct clk_init_data) {
  1822. .name = "gcc_pcie_0_pipe_clk",
  1823. .parent_hws = (const struct clk_hw*[]) {
  1824. &gcc_pcie_0_pipe_clk_src.clkr.hw,
  1825. },
  1826. .num_parents = 1,
  1827. .flags = CLK_SET_RATE_PARENT,
  1828. .ops = &clk_branch2_ops,
  1829. },
  1830. },
  1831. };
  1832. static struct clk_branch gcc_pcie_0_pipe_div2_clk = {
  1833. .halt_reg = 0x6b098,
  1834. .halt_check = BRANCH_HALT_SKIP,
  1835. .clkr = {
  1836. .enable_reg = 0x52018,
  1837. .enable_mask = BIT(13),
  1838. .hw.init = &(const struct clk_init_data) {
  1839. .name = "gcc_pcie_0_pipe_div2_clk",
  1840. .parent_hws = (const struct clk_hw*[]) {
  1841. &gcc_pcie_0_pipe_div2_clk_src.clkr.hw,
  1842. },
  1843. .num_parents = 1,
  1844. .flags = CLK_SET_RATE_PARENT,
  1845. .ops = &clk_branch2_ops,
  1846. },
  1847. },
  1848. };
  1849. static struct clk_branch gcc_pcie_0_slv_axi_clk = {
  1850. .halt_reg = 0x6b020,
  1851. .halt_check = BRANCH_HALT_VOTED,
  1852. .hwcg_reg = 0x6b020,
  1853. .hwcg_bit = 1,
  1854. .clkr = {
  1855. .enable_reg = 0x52008,
  1856. .enable_mask = BIT(0),
  1857. .hw.init = &(const struct clk_init_data) {
  1858. .name = "gcc_pcie_0_slv_axi_clk",
  1859. .ops = &clk_branch2_ops,
  1860. },
  1861. },
  1862. };
  1863. static struct clk_branch gcc_pcie_0_slv_q2a_axi_clk = {
  1864. .halt_reg = 0x6b01c,
  1865. .halt_check = BRANCH_HALT_VOTED,
  1866. .clkr = {
  1867. .enable_reg = 0x52008,
  1868. .enable_mask = BIT(5),
  1869. .hw.init = &(const struct clk_init_data) {
  1870. .name = "gcc_pcie_0_slv_q2a_axi_clk",
  1871. .ops = &clk_branch2_ops,
  1872. },
  1873. },
  1874. };
  1875. static struct clk_branch gcc_pcie_1_aux_clk = {
  1876. .halt_reg = 0x90038,
  1877. .halt_check = BRANCH_HALT_VOTED,
  1878. .clkr = {
  1879. .enable_reg = 0x52000,
  1880. .enable_mask = BIT(29),
  1881. .hw.init = &(const struct clk_init_data) {
  1882. .name = "gcc_pcie_1_aux_clk",
  1883. .parent_hws = (const struct clk_hw*[]) {
  1884. &gcc_pcie_1_aux_clk_src.clkr.hw,
  1885. },
  1886. .num_parents = 1,
  1887. .flags = CLK_SET_RATE_PARENT,
  1888. .ops = &clk_branch2_ops,
  1889. },
  1890. },
  1891. };
  1892. static struct clk_branch gcc_pcie_1_cfg_ahb_clk = {
  1893. .halt_reg = 0x90034,
  1894. .halt_check = BRANCH_HALT_VOTED,
  1895. .hwcg_reg = 0x90034,
  1896. .hwcg_bit = 1,
  1897. .clkr = {
  1898. .enable_reg = 0x52000,
  1899. .enable_mask = BIT(28),
  1900. .hw.init = &(const struct clk_init_data) {
  1901. .name = "gcc_pcie_1_cfg_ahb_clk",
  1902. .ops = &clk_branch2_ops,
  1903. },
  1904. },
  1905. };
  1906. static struct clk_branch gcc_pcie_1_mstr_axi_clk = {
  1907. .halt_reg = 0x90028,
  1908. .halt_check = BRANCH_HALT_SKIP,
  1909. .hwcg_reg = 0x90028,
  1910. .hwcg_bit = 1,
  1911. .clkr = {
  1912. .enable_reg = 0x52000,
  1913. .enable_mask = BIT(27),
  1914. .hw.init = &(const struct clk_init_data) {
  1915. .name = "gcc_pcie_1_mstr_axi_clk",
  1916. .ops = &clk_branch2_ops,
  1917. },
  1918. },
  1919. };
  1920. static struct clk_branch gcc_pcie_1_phy_rchng_clk = {
  1921. .halt_reg = 0x90050,
  1922. .halt_check = BRANCH_HALT_VOTED,
  1923. .clkr = {
  1924. .enable_reg = 0x52008,
  1925. .enable_mask = BIT(8),
  1926. .hw.init = &(const struct clk_init_data) {
  1927. .name = "gcc_pcie_1_phy_rchng_clk",
  1928. .parent_hws = (const struct clk_hw*[]) {
  1929. &gcc_pcie_1_phy_rchng_clk_src.clkr.hw,
  1930. },
  1931. .num_parents = 1,
  1932. .flags = CLK_SET_RATE_PARENT,
  1933. .ops = &clk_branch2_ops,
  1934. },
  1935. },
  1936. };
  1937. static struct clk_branch gcc_pcie_1_pipe_clk = {
  1938. .halt_reg = 0x90044,
  1939. .halt_check = BRANCH_HALT_VOTED,
  1940. .clkr = {
  1941. .enable_reg = 0x52008,
  1942. .enable_mask = BIT(7),
  1943. .hw.init = &(const struct clk_init_data) {
  1944. .name = "gcc_pcie_1_pipe_clk",
  1945. .parent_hws = (const struct clk_hw*[]) {
  1946. &gcc_pcie_1_pipe_clk_src.clkr.hw,
  1947. },
  1948. .num_parents = 1,
  1949. .flags = CLK_SET_RATE_PARENT,
  1950. .ops = &clk_branch2_ops,
  1951. },
  1952. },
  1953. };
  1954. static struct clk_branch gcc_pcie_1_pipe_div2_clk = {
  1955. .halt_reg = 0x90094,
  1956. .halt_check = BRANCH_HALT_VOTED,
  1957. .clkr = {
  1958. .enable_reg = 0x52018,
  1959. .enable_mask = BIT(15),
  1960. .hw.init = &(const struct clk_init_data) {
  1961. .name = "gcc_pcie_1_pipe_div2_clk",
  1962. .parent_hws = (const struct clk_hw*[]) {
  1963. &gcc_pcie_1_pipe_div2_clk_src.clkr.hw,
  1964. },
  1965. .num_parents = 1,
  1966. .flags = CLK_SET_RATE_PARENT,
  1967. .ops = &clk_branch2_ops,
  1968. },
  1969. },
  1970. };
  1971. static struct clk_branch gcc_pcie_1_slv_axi_clk = {
  1972. .halt_reg = 0x9001c,
  1973. .halt_check = BRANCH_HALT_VOTED,
  1974. .hwcg_reg = 0x9001c,
  1975. .hwcg_bit = 1,
  1976. .clkr = {
  1977. .enable_reg = 0x52000,
  1978. .enable_mask = BIT(26),
  1979. .hw.init = &(const struct clk_init_data) {
  1980. .name = "gcc_pcie_1_slv_axi_clk",
  1981. .ops = &clk_branch2_ops,
  1982. },
  1983. },
  1984. };
  1985. static struct clk_branch gcc_pcie_1_slv_q2a_axi_clk = {
  1986. .halt_reg = 0x90018,
  1987. .halt_check = BRANCH_HALT_VOTED,
  1988. .clkr = {
  1989. .enable_reg = 0x52000,
  1990. .enable_mask = BIT(25),
  1991. .hw.init = &(const struct clk_init_data) {
  1992. .name = "gcc_pcie_1_slv_q2a_axi_clk",
  1993. .ops = &clk_branch2_ops,
  1994. },
  1995. },
  1996. };
  1997. static struct clk_branch gcc_pcie_rscc_cfg_ahb_clk = {
  1998. .halt_reg = 0x11004,
  1999. .halt_check = BRANCH_HALT_VOTED,
  2000. .hwcg_reg = 0x11004,
  2001. .hwcg_bit = 1,
  2002. .clkr = {
  2003. .enable_reg = 0x52010,
  2004. .enable_mask = BIT(20),
  2005. .hw.init = &(const struct clk_init_data) {
  2006. .name = "gcc_pcie_rscc_cfg_ahb_clk",
  2007. .ops = &clk_branch2_ops,
  2008. },
  2009. },
  2010. };
  2011. static struct clk_branch gcc_pcie_rscc_xo_clk = {
  2012. .halt_reg = 0x11008,
  2013. .halt_check = BRANCH_HALT_VOTED,
  2014. .clkr = {
  2015. .enable_reg = 0x52010,
  2016. .enable_mask = BIT(21),
  2017. .hw.init = &(const struct clk_init_data) {
  2018. .name = "gcc_pcie_rscc_xo_clk",
  2019. .ops = &clk_branch2_ops,
  2020. },
  2021. },
  2022. };
  2023. static struct clk_branch gcc_pdm2_clk = {
  2024. .halt_reg = 0x3300c,
  2025. .halt_check = BRANCH_HALT,
  2026. .clkr = {
  2027. .enable_reg = 0x3300c,
  2028. .enable_mask = BIT(0),
  2029. .hw.init = &(const struct clk_init_data) {
  2030. .name = "gcc_pdm2_clk",
  2031. .parent_hws = (const struct clk_hw*[]) {
  2032. &gcc_pdm2_clk_src.clkr.hw,
  2033. },
  2034. .num_parents = 1,
  2035. .flags = CLK_SET_RATE_PARENT,
  2036. .ops = &clk_branch2_ops,
  2037. },
  2038. },
  2039. };
  2040. static struct clk_branch gcc_pdm_ahb_clk = {
  2041. .halt_reg = 0x33004,
  2042. .halt_check = BRANCH_HALT_VOTED,
  2043. .hwcg_reg = 0x33004,
  2044. .hwcg_bit = 1,
  2045. .clkr = {
  2046. .enable_reg = 0x33004,
  2047. .enable_mask = BIT(0),
  2048. .hw.init = &(const struct clk_init_data) {
  2049. .name = "gcc_pdm_ahb_clk",
  2050. .ops = &clk_branch2_ops,
  2051. },
  2052. },
  2053. };
  2054. static struct clk_branch gcc_pdm_xo4_clk = {
  2055. .halt_reg = 0x33008,
  2056. .halt_check = BRANCH_HALT,
  2057. .clkr = {
  2058. .enable_reg = 0x33008,
  2059. .enable_mask = BIT(0),
  2060. .hw.init = &(const struct clk_init_data) {
  2061. .name = "gcc_pdm_xo4_clk",
  2062. .ops = &clk_branch2_ops,
  2063. },
  2064. },
  2065. };
  2066. static struct clk_branch gcc_qmip_camera_nrt_ahb_clk = {
  2067. .halt_reg = 0x26008,
  2068. .halt_check = BRANCH_HALT_VOTED,
  2069. .hwcg_reg = 0x26008,
  2070. .hwcg_bit = 1,
  2071. .clkr = {
  2072. .enable_reg = 0x26008,
  2073. .enable_mask = BIT(0),
  2074. .hw.init = &(const struct clk_init_data) {
  2075. .name = "gcc_qmip_camera_nrt_ahb_clk",
  2076. .ops = &clk_branch2_ops,
  2077. },
  2078. },
  2079. };
  2080. static struct clk_branch gcc_qmip_camera_rt_ahb_clk = {
  2081. .halt_reg = 0x2600c,
  2082. .halt_check = BRANCH_HALT_VOTED,
  2083. .hwcg_reg = 0x2600c,
  2084. .hwcg_bit = 1,
  2085. .clkr = {
  2086. .enable_reg = 0x2600c,
  2087. .enable_mask = BIT(0),
  2088. .hw.init = &(const struct clk_init_data) {
  2089. .name = "gcc_qmip_camera_rt_ahb_clk",
  2090. .ops = &clk_branch2_ops,
  2091. },
  2092. },
  2093. };
  2094. static struct clk_branch gcc_qmip_disp_ahb_clk = {
  2095. .halt_reg = 0x27008,
  2096. .halt_check = BRANCH_HALT_VOTED,
  2097. .hwcg_reg = 0x27008,
  2098. .hwcg_bit = 1,
  2099. .clkr = {
  2100. .enable_reg = 0x27008,
  2101. .enable_mask = BIT(0),
  2102. .hw.init = &(const struct clk_init_data) {
  2103. .name = "gcc_qmip_disp_ahb_clk",
  2104. .ops = &clk_branch2_ops,
  2105. },
  2106. },
  2107. };
  2108. static struct clk_branch gcc_qmip_gpu_ahb_clk = {
  2109. .halt_reg = 0x71008,
  2110. .halt_check = BRANCH_HALT_VOTED,
  2111. .hwcg_reg = 0x71008,
  2112. .hwcg_bit = 1,
  2113. .clkr = {
  2114. .enable_reg = 0x71008,
  2115. .enable_mask = BIT(0),
  2116. .hw.init = &(const struct clk_init_data) {
  2117. .name = "gcc_qmip_gpu_ahb_clk",
  2118. .ops = &clk_branch2_ops,
  2119. },
  2120. },
  2121. };
  2122. static struct clk_branch gcc_qmip_pcie_ahb_clk = {
  2123. .halt_reg = 0x6b018,
  2124. .halt_check = BRANCH_HALT_VOTED,
  2125. .hwcg_reg = 0x6b018,
  2126. .hwcg_bit = 1,
  2127. .clkr = {
  2128. .enable_reg = 0x52000,
  2129. .enable_mask = BIT(11),
  2130. .hw.init = &(const struct clk_init_data) {
  2131. .name = "gcc_qmip_pcie_ahb_clk",
  2132. .ops = &clk_branch2_ops,
  2133. },
  2134. },
  2135. };
  2136. static struct clk_branch gcc_qmip_video_cv_cpu_ahb_clk = {
  2137. .halt_reg = 0x32014,
  2138. .halt_check = BRANCH_HALT_VOTED,
  2139. .hwcg_reg = 0x32014,
  2140. .hwcg_bit = 1,
  2141. .clkr = {
  2142. .enable_reg = 0x32014,
  2143. .enable_mask = BIT(0),
  2144. .hw.init = &(const struct clk_init_data) {
  2145. .name = "gcc_qmip_video_cv_cpu_ahb_clk",
  2146. .ops = &clk_branch2_ops,
  2147. },
  2148. },
  2149. };
  2150. static struct clk_branch gcc_qmip_video_cvp_ahb_clk = {
  2151. .halt_reg = 0x32008,
  2152. .halt_check = BRANCH_HALT_VOTED,
  2153. .hwcg_reg = 0x32008,
  2154. .hwcg_bit = 1,
  2155. .clkr = {
  2156. .enable_reg = 0x32008,
  2157. .enable_mask = BIT(0),
  2158. .hw.init = &(const struct clk_init_data) {
  2159. .name = "gcc_qmip_video_cvp_ahb_clk",
  2160. .ops = &clk_branch2_ops,
  2161. },
  2162. },
  2163. };
  2164. static struct clk_branch gcc_qmip_video_v_cpu_ahb_clk = {
  2165. .halt_reg = 0x32010,
  2166. .halt_check = BRANCH_HALT_VOTED,
  2167. .hwcg_reg = 0x32010,
  2168. .hwcg_bit = 1,
  2169. .clkr = {
  2170. .enable_reg = 0x32010,
  2171. .enable_mask = BIT(0),
  2172. .hw.init = &(const struct clk_init_data) {
  2173. .name = "gcc_qmip_video_v_cpu_ahb_clk",
  2174. .ops = &clk_branch2_ops,
  2175. },
  2176. },
  2177. };
  2178. static struct clk_branch gcc_qmip_video_vcodec_ahb_clk = {
  2179. .halt_reg = 0x3200c,
  2180. .halt_check = BRANCH_HALT_VOTED,
  2181. .hwcg_reg = 0x3200c,
  2182. .hwcg_bit = 1,
  2183. .clkr = {
  2184. .enable_reg = 0x3200c,
  2185. .enable_mask = BIT(0),
  2186. .hw.init = &(const struct clk_init_data) {
  2187. .name = "gcc_qmip_video_vcodec_ahb_clk",
  2188. .ops = &clk_branch2_ops,
  2189. },
  2190. },
  2191. };
  2192. static struct clk_branch gcc_qupv3_wrap0_core_2x_clk = {
  2193. .halt_reg = 0x23018,
  2194. .halt_check = BRANCH_HALT_VOTED,
  2195. .clkr = {
  2196. .enable_reg = 0x52008,
  2197. .enable_mask = BIT(18),
  2198. .hw.init = &(const struct clk_init_data) {
  2199. .name = "gcc_qupv3_wrap0_core_2x_clk",
  2200. .ops = &clk_branch2_ops,
  2201. },
  2202. },
  2203. };
  2204. static struct clk_branch gcc_qupv3_wrap0_core_clk = {
  2205. .halt_reg = 0x23008,
  2206. .halt_check = BRANCH_HALT_VOTED,
  2207. .clkr = {
  2208. .enable_reg = 0x52008,
  2209. .enable_mask = BIT(19),
  2210. .hw.init = &(const struct clk_init_data) {
  2211. .name = "gcc_qupv3_wrap0_core_clk",
  2212. .ops = &clk_branch2_ops,
  2213. },
  2214. },
  2215. };
  2216. static struct clk_branch gcc_qupv3_wrap0_qspi_ref_clk = {
  2217. .halt_reg = 0x18764,
  2218. .halt_check = BRANCH_HALT_VOTED,
  2219. .clkr = {
  2220. .enable_reg = 0x52010,
  2221. .enable_mask = BIT(29),
  2222. .hw.init = &(const struct clk_init_data) {
  2223. .name = "gcc_qupv3_wrap0_qspi_ref_clk",
  2224. .parent_hws = (const struct clk_hw*[]) {
  2225. &gcc_qupv3_wrap0_qspi_ref_clk_src.clkr.hw,
  2226. },
  2227. .num_parents = 1,
  2228. .flags = CLK_SET_RATE_PARENT,
  2229. .ops = &clk_branch2_ops,
  2230. },
  2231. },
  2232. };
  2233. static struct clk_branch gcc_qupv3_wrap0_s0_clk = {
  2234. .halt_reg = 0x18004,
  2235. .halt_check = BRANCH_HALT_VOTED,
  2236. .clkr = {
  2237. .enable_reg = 0x52008,
  2238. .enable_mask = BIT(22),
  2239. .hw.init = &(const struct clk_init_data) {
  2240. .name = "gcc_qupv3_wrap0_s0_clk",
  2241. .parent_hws = (const struct clk_hw*[]) {
  2242. &gcc_qupv3_wrap0_s0_clk_src.clkr.hw,
  2243. },
  2244. .num_parents = 1,
  2245. .flags = CLK_SET_RATE_PARENT,
  2246. .ops = &clk_branch2_ops,
  2247. },
  2248. },
  2249. };
  2250. static struct clk_branch gcc_qupv3_wrap0_s1_clk = {
  2251. .halt_reg = 0x1813c,
  2252. .halt_check = BRANCH_HALT_VOTED,
  2253. .clkr = {
  2254. .enable_reg = 0x52008,
  2255. .enable_mask = BIT(23),
  2256. .hw.init = &(const struct clk_init_data) {
  2257. .name = "gcc_qupv3_wrap0_s1_clk",
  2258. .parent_hws = (const struct clk_hw*[]) {
  2259. &gcc_qupv3_wrap0_s1_clk_src.clkr.hw,
  2260. },
  2261. .num_parents = 1,
  2262. .flags = CLK_SET_RATE_PARENT,
  2263. .ops = &clk_branch2_ops,
  2264. },
  2265. },
  2266. };
  2267. static struct clk_branch gcc_qupv3_wrap0_s2_clk = {
  2268. .halt_reg = 0x18274,
  2269. .halt_check = BRANCH_HALT_VOTED,
  2270. .clkr = {
  2271. .enable_reg = 0x52008,
  2272. .enable_mask = BIT(24),
  2273. .hw.init = &(const struct clk_init_data) {
  2274. .name = "gcc_qupv3_wrap0_s2_clk",
  2275. .parent_hws = (const struct clk_hw*[]) {
  2276. &gcc_qupv3_wrap0_s2_clk_src.clkr.hw,
  2277. },
  2278. .num_parents = 1,
  2279. .flags = CLK_SET_RATE_PARENT,
  2280. .ops = &clk_branch2_ops,
  2281. },
  2282. },
  2283. };
  2284. static struct clk_branch gcc_qupv3_wrap0_s3_clk = {
  2285. .halt_reg = 0x18284,
  2286. .halt_check = BRANCH_HALT_VOTED,
  2287. .clkr = {
  2288. .enable_reg = 0x52008,
  2289. .enable_mask = BIT(25),
  2290. .hw.init = &(const struct clk_init_data) {
  2291. .name = "gcc_qupv3_wrap0_s3_clk",
  2292. .parent_hws = (const struct clk_hw*[]) {
  2293. &gcc_qupv3_wrap0_s3_clk_src.clkr.hw,
  2294. },
  2295. .num_parents = 1,
  2296. .flags = CLK_SET_RATE_PARENT,
  2297. .ops = &clk_branch2_ops,
  2298. },
  2299. },
  2300. };
  2301. static struct clk_branch gcc_qupv3_wrap0_s4_clk = {
  2302. .halt_reg = 0x183bc,
  2303. .halt_check = BRANCH_HALT_VOTED,
  2304. .clkr = {
  2305. .enable_reg = 0x52008,
  2306. .enable_mask = BIT(26),
  2307. .hw.init = &(const struct clk_init_data) {
  2308. .name = "gcc_qupv3_wrap0_s4_clk",
  2309. .parent_hws = (const struct clk_hw*[]) {
  2310. &gcc_qupv3_wrap0_s4_clk_src.clkr.hw,
  2311. },
  2312. .num_parents = 1,
  2313. .flags = CLK_SET_RATE_PARENT,
  2314. .ops = &clk_branch2_ops,
  2315. },
  2316. },
  2317. };
  2318. static struct clk_branch gcc_qupv3_wrap0_s5_clk = {
  2319. .halt_reg = 0x184f4,
  2320. .halt_check = BRANCH_HALT_VOTED,
  2321. .clkr = {
  2322. .enable_reg = 0x52008,
  2323. .enable_mask = BIT(27),
  2324. .hw.init = &(const struct clk_init_data) {
  2325. .name = "gcc_qupv3_wrap0_s5_clk",
  2326. .parent_hws = (const struct clk_hw*[]) {
  2327. &gcc_qupv3_wrap0_s5_clk_src.clkr.hw,
  2328. },
  2329. .num_parents = 1,
  2330. .flags = CLK_SET_RATE_PARENT,
  2331. .ops = &clk_branch2_ops,
  2332. },
  2333. },
  2334. };
  2335. static struct clk_branch gcc_qupv3_wrap0_s6_clk = {
  2336. .halt_reg = 0x1862c,
  2337. .halt_check = BRANCH_HALT_VOTED,
  2338. .clkr = {
  2339. .enable_reg = 0x52008,
  2340. .enable_mask = BIT(28),
  2341. .hw.init = &(const struct clk_init_data) {
  2342. .name = "gcc_qupv3_wrap0_s6_clk",
  2343. .parent_hws = (const struct clk_hw*[]) {
  2344. &gcc_qupv3_wrap0_s6_clk_src.clkr.hw,
  2345. },
  2346. .num_parents = 1,
  2347. .flags = CLK_SET_RATE_PARENT,
  2348. .ops = &clk_branch2_ops,
  2349. },
  2350. },
  2351. };
  2352. static struct clk_branch gcc_qupv3_wrap1_core_2x_clk = {
  2353. .halt_reg = 0x23168,
  2354. .halt_check = BRANCH_HALT_VOTED,
  2355. .clkr = {
  2356. .enable_reg = 0x52010,
  2357. .enable_mask = BIT(3),
  2358. .hw.init = &(const struct clk_init_data) {
  2359. .name = "gcc_qupv3_wrap1_core_2x_clk",
  2360. .ops = &clk_branch2_ops,
  2361. },
  2362. },
  2363. };
  2364. static struct clk_branch gcc_qupv3_wrap1_core_clk = {
  2365. .halt_reg = 0x23158,
  2366. .halt_check = BRANCH_HALT_VOTED,
  2367. .clkr = {
  2368. .enable_reg = 0x52010,
  2369. .enable_mask = BIT(0),
  2370. .hw.init = &(const struct clk_init_data) {
  2371. .name = "gcc_qupv3_wrap1_core_clk",
  2372. .ops = &clk_branch2_ops,
  2373. },
  2374. },
  2375. };
  2376. static struct clk_branch gcc_qupv3_wrap1_qspi_ref_clk = {
  2377. .halt_reg = 0x1e764,
  2378. .halt_check = BRANCH_HALT_VOTED,
  2379. .clkr = {
  2380. .enable_reg = 0x52010,
  2381. .enable_mask = BIT(30),
  2382. .hw.init = &(const struct clk_init_data) {
  2383. .name = "gcc_qupv3_wrap1_qspi_ref_clk",
  2384. .parent_hws = (const struct clk_hw*[]) {
  2385. &gcc_qupv3_wrap1_qspi_ref_clk_src.clkr.hw,
  2386. },
  2387. .num_parents = 1,
  2388. .flags = CLK_SET_RATE_PARENT,
  2389. .ops = &clk_branch2_ops,
  2390. },
  2391. },
  2392. };
  2393. static struct clk_branch gcc_qupv3_wrap1_s0_clk = {
  2394. .halt_reg = 0x1e004,
  2395. .halt_check = BRANCH_HALT_VOTED,
  2396. .clkr = {
  2397. .enable_reg = 0x52010,
  2398. .enable_mask = BIT(4),
  2399. .hw.init = &(const struct clk_init_data) {
  2400. .name = "gcc_qupv3_wrap1_s0_clk",
  2401. .parent_hws = (const struct clk_hw*[]) {
  2402. &gcc_qupv3_wrap1_s0_clk_src.clkr.hw,
  2403. },
  2404. .num_parents = 1,
  2405. .flags = CLK_SET_RATE_PARENT,
  2406. .ops = &clk_branch2_ops,
  2407. },
  2408. },
  2409. };
  2410. static struct clk_branch gcc_qupv3_wrap1_s1_clk = {
  2411. .halt_reg = 0x1e13c,
  2412. .halt_check = BRANCH_HALT_VOTED,
  2413. .clkr = {
  2414. .enable_reg = 0x52010,
  2415. .enable_mask = BIT(5),
  2416. .hw.init = &(const struct clk_init_data) {
  2417. .name = "gcc_qupv3_wrap1_s1_clk",
  2418. .parent_hws = (const struct clk_hw*[]) {
  2419. &gcc_qupv3_wrap1_s1_clk_src.clkr.hw,
  2420. },
  2421. .num_parents = 1,
  2422. .flags = CLK_SET_RATE_PARENT,
  2423. .ops = &clk_branch2_ops,
  2424. },
  2425. },
  2426. };
  2427. static struct clk_branch gcc_qupv3_wrap1_s2_clk = {
  2428. .halt_reg = 0x1e274,
  2429. .halt_check = BRANCH_HALT_VOTED,
  2430. .clkr = {
  2431. .enable_reg = 0x52010,
  2432. .enable_mask = BIT(6),
  2433. .hw.init = &(const struct clk_init_data) {
  2434. .name = "gcc_qupv3_wrap1_s2_clk",
  2435. .parent_hws = (const struct clk_hw*[]) {
  2436. &gcc_qupv3_wrap1_s2_clk_src.clkr.hw,
  2437. },
  2438. .num_parents = 1,
  2439. .flags = CLK_SET_RATE_PARENT,
  2440. .ops = &clk_branch2_ops,
  2441. },
  2442. },
  2443. };
  2444. static struct clk_branch gcc_qupv3_wrap1_s3_clk = {
  2445. .halt_reg = 0x1e284,
  2446. .halt_check = BRANCH_HALT_VOTED,
  2447. .clkr = {
  2448. .enable_reg = 0x52010,
  2449. .enable_mask = BIT(7),
  2450. .hw.init = &(const struct clk_init_data) {
  2451. .name = "gcc_qupv3_wrap1_s3_clk",
  2452. .parent_hws = (const struct clk_hw*[]) {
  2453. &gcc_qupv3_wrap1_s3_clk_src.clkr.hw,
  2454. },
  2455. .num_parents = 1,
  2456. .flags = CLK_SET_RATE_PARENT,
  2457. .ops = &clk_branch2_ops,
  2458. },
  2459. },
  2460. };
  2461. static struct clk_branch gcc_qupv3_wrap1_s4_clk = {
  2462. .halt_reg = 0x1e3bc,
  2463. .halt_check = BRANCH_HALT_VOTED,
  2464. .clkr = {
  2465. .enable_reg = 0x52010,
  2466. .enable_mask = BIT(8),
  2467. .hw.init = &(const struct clk_init_data) {
  2468. .name = "gcc_qupv3_wrap1_s4_clk",
  2469. .parent_hws = (const struct clk_hw*[]) {
  2470. &gcc_qupv3_wrap1_s4_clk_src.clkr.hw,
  2471. },
  2472. .num_parents = 1,
  2473. .flags = CLK_SET_RATE_PARENT,
  2474. .ops = &clk_branch2_ops,
  2475. },
  2476. },
  2477. };
  2478. static struct clk_branch gcc_qupv3_wrap1_s5_clk = {
  2479. .halt_reg = 0x1e4f4,
  2480. .halt_check = BRANCH_HALT_VOTED,
  2481. .clkr = {
  2482. .enable_reg = 0x52010,
  2483. .enable_mask = BIT(9),
  2484. .hw.init = &(const struct clk_init_data) {
  2485. .name = "gcc_qupv3_wrap1_s5_clk",
  2486. .parent_hws = (const struct clk_hw*[]) {
  2487. &gcc_qupv3_wrap1_s5_clk_src.clkr.hw,
  2488. },
  2489. .num_parents = 1,
  2490. .flags = CLK_SET_RATE_PARENT,
  2491. .ops = &clk_branch2_ops,
  2492. },
  2493. },
  2494. };
  2495. static struct clk_branch gcc_qupv3_wrap1_s6_clk = {
  2496. .halt_reg = 0x1e62c,
  2497. .halt_check = BRANCH_HALT_VOTED,
  2498. .clkr = {
  2499. .enable_reg = 0x52010,
  2500. .enable_mask = BIT(10),
  2501. .hw.init = &(const struct clk_init_data) {
  2502. .name = "gcc_qupv3_wrap1_s6_clk",
  2503. .parent_hws = (const struct clk_hw*[]) {
  2504. &gcc_qupv3_wrap1_s6_clk_src.clkr.hw,
  2505. },
  2506. .num_parents = 1,
  2507. .flags = CLK_SET_RATE_PARENT,
  2508. .ops = &clk_branch2_ops,
  2509. },
  2510. },
  2511. };
  2512. static struct clk_branch gcc_qupv3_wrap_0_m_ahb_clk = {
  2513. .halt_reg = 0x23000,
  2514. .halt_check = BRANCH_HALT_VOTED,
  2515. .clkr = {
  2516. .enable_reg = 0x52008,
  2517. .enable_mask = BIT(20),
  2518. .hw.init = &(const struct clk_init_data) {
  2519. .name = "gcc_qupv3_wrap_0_m_ahb_clk",
  2520. .ops = &clk_branch2_ops,
  2521. },
  2522. },
  2523. };
  2524. static struct clk_branch gcc_qupv3_wrap_0_s_ahb_clk = {
  2525. .halt_reg = 0x23004,
  2526. .halt_check = BRANCH_HALT_VOTED,
  2527. .hwcg_reg = 0x23004,
  2528. .hwcg_bit = 1,
  2529. .clkr = {
  2530. .enable_reg = 0x52008,
  2531. .enable_mask = BIT(21),
  2532. .hw.init = &(const struct clk_init_data) {
  2533. .name = "gcc_qupv3_wrap_0_s_ahb_clk",
  2534. .ops = &clk_branch2_ops,
  2535. },
  2536. },
  2537. };
  2538. static struct clk_branch gcc_qupv3_wrap_1_m_ahb_clk = {
  2539. .halt_reg = 0x23150,
  2540. .halt_check = BRANCH_HALT_VOTED,
  2541. .clkr = {
  2542. .enable_reg = 0x52010,
  2543. .enable_mask = BIT(2),
  2544. .hw.init = &(const struct clk_init_data) {
  2545. .name = "gcc_qupv3_wrap_1_m_ahb_clk",
  2546. .ops = &clk_branch2_ops,
  2547. },
  2548. },
  2549. };
  2550. static struct clk_branch gcc_qupv3_wrap_1_s_ahb_clk = {
  2551. .halt_reg = 0x23154,
  2552. .halt_check = BRANCH_HALT_VOTED,
  2553. .hwcg_reg = 0x23154,
  2554. .hwcg_bit = 1,
  2555. .clkr = {
  2556. .enable_reg = 0x52010,
  2557. .enable_mask = BIT(1),
  2558. .hw.init = &(const struct clk_init_data) {
  2559. .name = "gcc_qupv3_wrap_1_s_ahb_clk",
  2560. .ops = &clk_branch2_ops,
  2561. },
  2562. },
  2563. };
  2564. static struct clk_branch gcc_sdcc1_ahb_clk = {
  2565. .halt_reg = 0xa3004,
  2566. .halt_check = BRANCH_HALT,
  2567. .clkr = {
  2568. .enable_reg = 0xa3004,
  2569. .enable_mask = BIT(0),
  2570. .hw.init = &(const struct clk_init_data) {
  2571. .name = "gcc_sdcc1_ahb_clk",
  2572. .ops = &clk_branch2_ops,
  2573. },
  2574. },
  2575. };
  2576. static struct clk_branch gcc_sdcc1_apps_clk = {
  2577. .halt_reg = 0xa3008,
  2578. .halt_check = BRANCH_HALT,
  2579. .clkr = {
  2580. .enable_reg = 0xa3008,
  2581. .enable_mask = BIT(0),
  2582. .hw.init = &(const struct clk_init_data) {
  2583. .name = "gcc_sdcc1_apps_clk",
  2584. .parent_hws = (const struct clk_hw*[]) {
  2585. &gcc_sdcc1_apps_clk_src.clkr.hw,
  2586. },
  2587. .num_parents = 1,
  2588. .flags = CLK_SET_RATE_PARENT,
  2589. .ops = &clk_branch2_ops,
  2590. },
  2591. },
  2592. };
  2593. static struct clk_branch gcc_sdcc1_ice_core_clk = {
  2594. .halt_reg = 0xa302c,
  2595. .halt_check = BRANCH_HALT_VOTED,
  2596. .hwcg_reg = 0xa302c,
  2597. .hwcg_bit = 1,
  2598. .clkr = {
  2599. .enable_reg = 0xa302c,
  2600. .enable_mask = BIT(0),
  2601. .hw.init = &(const struct clk_init_data) {
  2602. .name = "gcc_sdcc1_ice_core_clk",
  2603. .parent_hws = (const struct clk_hw*[]) {
  2604. &gcc_sdcc1_ice_core_clk_src.clkr.hw,
  2605. },
  2606. .num_parents = 1,
  2607. .flags = CLK_SET_RATE_PARENT,
  2608. .ops = &clk_branch2_ops,
  2609. },
  2610. },
  2611. };
  2612. static struct clk_branch gcc_sdcc2_ahb_clk = {
  2613. .halt_reg = 0x14010,
  2614. .halt_check = BRANCH_HALT,
  2615. .clkr = {
  2616. .enable_reg = 0x14010,
  2617. .enable_mask = BIT(0),
  2618. .hw.init = &(const struct clk_init_data) {
  2619. .name = "gcc_sdcc2_ahb_clk",
  2620. .ops = &clk_branch2_ops,
  2621. },
  2622. },
  2623. };
  2624. static struct clk_branch gcc_sdcc2_apps_clk = {
  2625. .halt_reg = 0x14004,
  2626. .halt_check = BRANCH_HALT,
  2627. .clkr = {
  2628. .enable_reg = 0x14004,
  2629. .enable_mask = BIT(0),
  2630. .hw.init = &(const struct clk_init_data) {
  2631. .name = "gcc_sdcc2_apps_clk",
  2632. .parent_hws = (const struct clk_hw*[]) {
  2633. &gcc_sdcc2_apps_clk_src.clkr.hw,
  2634. },
  2635. .num_parents = 1,
  2636. .flags = CLK_SET_RATE_PARENT,
  2637. .ops = &clk_branch2_ops,
  2638. },
  2639. },
  2640. };
  2641. static struct clk_branch gcc_ufs_phy_ahb_clk = {
  2642. .halt_reg = 0x77024,
  2643. .halt_check = BRANCH_HALT_VOTED,
  2644. .hwcg_reg = 0x77024,
  2645. .hwcg_bit = 1,
  2646. .clkr = {
  2647. .enable_reg = 0x77024,
  2648. .enable_mask = BIT(0),
  2649. .hw.init = &(const struct clk_init_data) {
  2650. .name = "gcc_ufs_phy_ahb_clk",
  2651. .ops = &clk_branch2_ops,
  2652. },
  2653. },
  2654. };
  2655. static struct clk_branch gcc_ufs_phy_axi_clk = {
  2656. .halt_reg = 0x77018,
  2657. .halt_check = BRANCH_HALT_VOTED,
  2658. .hwcg_reg = 0x77018,
  2659. .hwcg_bit = 1,
  2660. .clkr = {
  2661. .enable_reg = 0x77018,
  2662. .enable_mask = BIT(0),
  2663. .hw.init = &(const struct clk_init_data) {
  2664. .name = "gcc_ufs_phy_axi_clk",
  2665. .parent_hws = (const struct clk_hw*[]) {
  2666. &gcc_ufs_phy_axi_clk_src.clkr.hw,
  2667. },
  2668. .num_parents = 1,
  2669. .flags = CLK_SET_RATE_PARENT,
  2670. .ops = &clk_branch2_ops,
  2671. },
  2672. },
  2673. };
  2674. static struct clk_branch gcc_ufs_phy_axi_hw_ctl_clk = {
  2675. .halt_reg = 0x77018,
  2676. .halt_check = BRANCH_HALT_VOTED,
  2677. .hwcg_reg = 0x77018,
  2678. .hwcg_bit = 1,
  2679. .clkr = {
  2680. .enable_reg = 0x77018,
  2681. .enable_mask = BIT(1),
  2682. .hw.init = &(const struct clk_init_data) {
  2683. .name = "gcc_ufs_phy_axi_hw_ctl_clk",
  2684. .parent_hws = (const struct clk_hw*[]) {
  2685. &gcc_ufs_phy_axi_clk_src.clkr.hw,
  2686. },
  2687. .num_parents = 1,
  2688. .flags = CLK_SET_RATE_PARENT,
  2689. .ops = &clk_branch2_hw_ctl_ops,
  2690. },
  2691. },
  2692. };
  2693. static struct clk_branch gcc_ufs_phy_ice_core_clk = {
  2694. .halt_reg = 0x77074,
  2695. .halt_check = BRANCH_HALT_VOTED,
  2696. .hwcg_reg = 0x77074,
  2697. .hwcg_bit = 1,
  2698. .clkr = {
  2699. .enable_reg = 0x77074,
  2700. .enable_mask = BIT(0),
  2701. .hw.init = &(const struct clk_init_data) {
  2702. .name = "gcc_ufs_phy_ice_core_clk",
  2703. .parent_hws = (const struct clk_hw*[]) {
  2704. &gcc_ufs_phy_ice_core_clk_src.clkr.hw,
  2705. },
  2706. .num_parents = 1,
  2707. .flags = CLK_SET_RATE_PARENT,
  2708. .ops = &clk_branch2_ops,
  2709. },
  2710. },
  2711. };
  2712. static struct clk_branch gcc_ufs_phy_ice_core_hw_ctl_clk = {
  2713. .halt_reg = 0x77074,
  2714. .halt_check = BRANCH_HALT_VOTED,
  2715. .hwcg_reg = 0x77074,
  2716. .hwcg_bit = 1,
  2717. .clkr = {
  2718. .enable_reg = 0x77074,
  2719. .enable_mask = BIT(1),
  2720. .hw.init = &(const struct clk_init_data) {
  2721. .name = "gcc_ufs_phy_ice_core_hw_ctl_clk",
  2722. .parent_hws = (const struct clk_hw*[]) {
  2723. &gcc_ufs_phy_ice_core_clk_src.clkr.hw,
  2724. },
  2725. .num_parents = 1,
  2726. .flags = CLK_SET_RATE_PARENT,
  2727. .ops = &clk_branch2_hw_ctl_ops,
  2728. },
  2729. },
  2730. };
  2731. static struct clk_branch gcc_ufs_phy_phy_aux_clk = {
  2732. .halt_reg = 0x770b0,
  2733. .halt_check = BRANCH_HALT_VOTED,
  2734. .hwcg_reg = 0x770b0,
  2735. .hwcg_bit = 1,
  2736. .clkr = {
  2737. .enable_reg = 0x770b0,
  2738. .enable_mask = BIT(0),
  2739. .hw.init = &(const struct clk_init_data) {
  2740. .name = "gcc_ufs_phy_phy_aux_clk",
  2741. .parent_hws = (const struct clk_hw*[]) {
  2742. &gcc_ufs_phy_phy_aux_clk_src.clkr.hw,
  2743. },
  2744. .num_parents = 1,
  2745. .flags = CLK_SET_RATE_PARENT,
  2746. .ops = &clk_branch2_ops,
  2747. },
  2748. },
  2749. };
  2750. static struct clk_branch gcc_ufs_phy_phy_aux_hw_ctl_clk = {
  2751. .halt_reg = 0x770b0,
  2752. .halt_check = BRANCH_HALT_VOTED,
  2753. .hwcg_reg = 0x770b0,
  2754. .hwcg_bit = 1,
  2755. .clkr = {
  2756. .enable_reg = 0x770b0,
  2757. .enable_mask = BIT(1),
  2758. .hw.init = &(const struct clk_init_data) {
  2759. .name = "gcc_ufs_phy_phy_aux_hw_ctl_clk",
  2760. .parent_hws = (const struct clk_hw*[]) {
  2761. &gcc_ufs_phy_phy_aux_clk_src.clkr.hw,
  2762. },
  2763. .num_parents = 1,
  2764. .flags = CLK_SET_RATE_PARENT,
  2765. .ops = &clk_branch2_hw_ctl_ops,
  2766. },
  2767. },
  2768. };
  2769. static struct clk_branch gcc_ufs_phy_rx_symbol_0_clk = {
  2770. .halt_reg = 0x7702c,
  2771. .halt_check = BRANCH_HALT_DELAY,
  2772. .clkr = {
  2773. .enable_reg = 0x7702c,
  2774. .enable_mask = BIT(0),
  2775. .hw.init = &(const struct clk_init_data) {
  2776. .name = "gcc_ufs_phy_rx_symbol_0_clk",
  2777. .parent_hws = (const struct clk_hw*[]) {
  2778. &gcc_ufs_phy_rx_symbol_0_clk_src.clkr.hw,
  2779. },
  2780. .num_parents = 1,
  2781. .flags = CLK_SET_RATE_PARENT,
  2782. .ops = &clk_branch2_ops,
  2783. },
  2784. },
  2785. };
  2786. static struct clk_branch gcc_ufs_phy_rx_symbol_1_clk = {
  2787. .halt_reg = 0x770cc,
  2788. .halt_check = BRANCH_HALT_DELAY,
  2789. .clkr = {
  2790. .enable_reg = 0x770cc,
  2791. .enable_mask = BIT(0),
  2792. .hw.init = &(const struct clk_init_data) {
  2793. .name = "gcc_ufs_phy_rx_symbol_1_clk",
  2794. .parent_hws = (const struct clk_hw*[]) {
  2795. &gcc_ufs_phy_rx_symbol_1_clk_src.clkr.hw,
  2796. },
  2797. .num_parents = 1,
  2798. .flags = CLK_SET_RATE_PARENT,
  2799. .ops = &clk_branch2_ops,
  2800. },
  2801. },
  2802. };
  2803. static struct clk_branch gcc_ufs_phy_tx_symbol_0_clk = {
  2804. .halt_reg = 0x77028,
  2805. .halt_check = BRANCH_HALT_DELAY,
  2806. .clkr = {
  2807. .enable_reg = 0x77028,
  2808. .enable_mask = BIT(0),
  2809. .hw.init = &(const struct clk_init_data) {
  2810. .name = "gcc_ufs_phy_tx_symbol_0_clk",
  2811. .parent_hws = (const struct clk_hw*[]) {
  2812. &gcc_ufs_phy_tx_symbol_0_clk_src.clkr.hw,
  2813. },
  2814. .num_parents = 1,
  2815. .flags = CLK_SET_RATE_PARENT,
  2816. .ops = &clk_branch2_ops,
  2817. },
  2818. },
  2819. };
  2820. static struct clk_branch gcc_ufs_phy_unipro_core_clk = {
  2821. .halt_reg = 0x77068,
  2822. .halt_check = BRANCH_HALT_VOTED,
  2823. .hwcg_reg = 0x77068,
  2824. .hwcg_bit = 1,
  2825. .clkr = {
  2826. .enable_reg = 0x77068,
  2827. .enable_mask = BIT(0),
  2828. .hw.init = &(const struct clk_init_data) {
  2829. .name = "gcc_ufs_phy_unipro_core_clk",
  2830. .parent_hws = (const struct clk_hw*[]) {
  2831. &gcc_ufs_phy_unipro_core_clk_src.clkr.hw,
  2832. },
  2833. .num_parents = 1,
  2834. .flags = CLK_SET_RATE_PARENT,
  2835. .ops = &clk_branch2_ops,
  2836. },
  2837. },
  2838. };
  2839. static struct clk_branch gcc_ufs_phy_unipro_core_hw_ctl_clk = {
  2840. .halt_reg = 0x77068,
  2841. .halt_check = BRANCH_HALT_VOTED,
  2842. .hwcg_reg = 0x77068,
  2843. .hwcg_bit = 1,
  2844. .clkr = {
  2845. .enable_reg = 0x77068,
  2846. .enable_mask = BIT(1),
  2847. .hw.init = &(const struct clk_init_data) {
  2848. .name = "gcc_ufs_phy_unipro_core_hw_ctl_clk",
  2849. .parent_hws = (const struct clk_hw*[]) {
  2850. &gcc_ufs_phy_unipro_core_clk_src.clkr.hw,
  2851. },
  2852. .num_parents = 1,
  2853. .flags = CLK_SET_RATE_PARENT,
  2854. .ops = &clk_branch2_hw_ctl_ops,
  2855. },
  2856. },
  2857. };
  2858. static struct clk_branch gcc_usb30_prim_atb_clk = {
  2859. .halt_reg = 0x39088,
  2860. .halt_check = BRANCH_HALT_VOTED,
  2861. .clkr = {
  2862. .enable_reg = 0x39088,
  2863. .enable_mask = BIT(0),
  2864. .hw.init = &(const struct clk_init_data) {
  2865. .name = "gcc_usb30_prim_atb_clk",
  2866. .parent_hws = (const struct clk_hw*[]) {
  2867. &gcc_usb30_prim_master_clk_src.clkr.hw,
  2868. },
  2869. .num_parents = 1,
  2870. .flags = CLK_SET_RATE_PARENT,
  2871. .ops = &clk_branch2_ops,
  2872. },
  2873. },
  2874. };
  2875. static struct clk_branch gcc_usb30_prim_master_clk = {
  2876. .halt_reg = 0x39018,
  2877. .halt_check = BRANCH_HALT,
  2878. .clkr = {
  2879. .enable_reg = 0x39018,
  2880. .enable_mask = BIT(0),
  2881. .hw.init = &(const struct clk_init_data) {
  2882. .name = "gcc_usb30_prim_master_clk",
  2883. .parent_hws = (const struct clk_hw*[]) {
  2884. &gcc_usb30_prim_master_clk_src.clkr.hw,
  2885. },
  2886. .num_parents = 1,
  2887. .flags = CLK_SET_RATE_PARENT,
  2888. .ops = &clk_branch2_ops,
  2889. },
  2890. },
  2891. };
  2892. static struct clk_branch gcc_usb30_prim_mock_utmi_clk = {
  2893. .halt_reg = 0x39028,
  2894. .halt_check = BRANCH_HALT,
  2895. .clkr = {
  2896. .enable_reg = 0x39028,
  2897. .enable_mask = BIT(0),
  2898. .hw.init = &(const struct clk_init_data) {
  2899. .name = "gcc_usb30_prim_mock_utmi_clk",
  2900. .parent_hws = (const struct clk_hw*[]) {
  2901. &gcc_usb30_prim_mock_utmi_postdiv_clk_src.clkr.hw,
  2902. },
  2903. .num_parents = 1,
  2904. .flags = CLK_SET_RATE_PARENT,
  2905. .ops = &clk_branch2_ops,
  2906. },
  2907. },
  2908. };
  2909. static struct clk_branch gcc_usb30_prim_sleep_clk = {
  2910. .halt_reg = 0x39024,
  2911. .halt_check = BRANCH_HALT,
  2912. .clkr = {
  2913. .enable_reg = 0x39024,
  2914. .enable_mask = BIT(0),
  2915. .hw.init = &(const struct clk_init_data) {
  2916. .name = "gcc_usb30_prim_sleep_clk",
  2917. .ops = &clk_branch2_ops,
  2918. },
  2919. },
  2920. };
  2921. static struct clk_branch gcc_usb3_prim_phy_aux_clk = {
  2922. .halt_reg = 0x39060,
  2923. .halt_check = BRANCH_HALT,
  2924. .clkr = {
  2925. .enable_reg = 0x39060,
  2926. .enable_mask = BIT(0),
  2927. .hw.init = &(const struct clk_init_data) {
  2928. .name = "gcc_usb3_prim_phy_aux_clk",
  2929. .parent_hws = (const struct clk_hw*[]) {
  2930. &gcc_usb3_prim_phy_aux_clk_src.clkr.hw,
  2931. },
  2932. .num_parents = 1,
  2933. .flags = CLK_SET_RATE_PARENT,
  2934. .ops = &clk_branch2_ops,
  2935. },
  2936. },
  2937. };
  2938. static struct clk_branch gcc_usb3_prim_phy_com_aux_clk = {
  2939. .halt_reg = 0x39064,
  2940. .halt_check = BRANCH_HALT,
  2941. .clkr = {
  2942. .enable_reg = 0x39064,
  2943. .enable_mask = BIT(0),
  2944. .hw.init = &(const struct clk_init_data) {
  2945. .name = "gcc_usb3_prim_phy_com_aux_clk",
  2946. .parent_hws = (const struct clk_hw*[]) {
  2947. &gcc_usb3_prim_phy_aux_clk_src.clkr.hw,
  2948. },
  2949. .num_parents = 1,
  2950. .flags = CLK_SET_RATE_PARENT,
  2951. .ops = &clk_branch2_ops,
  2952. },
  2953. },
  2954. };
  2955. static struct clk_branch gcc_usb3_prim_phy_pipe_clk = {
  2956. .halt_reg = 0x39068,
  2957. .halt_check = BRANCH_HALT_DELAY,
  2958. .hwcg_reg = 0x39068,
  2959. .hwcg_bit = 1,
  2960. .clkr = {
  2961. .enable_reg = 0x39068,
  2962. .enable_mask = BIT(0),
  2963. .hw.init = &(const struct clk_init_data) {
  2964. .name = "gcc_usb3_prim_phy_pipe_clk",
  2965. .parent_hws = (const struct clk_hw*[]) {
  2966. &gcc_usb3_prim_phy_pipe_clk_src.clkr.hw,
  2967. },
  2968. .num_parents = 1,
  2969. .flags = CLK_SET_RATE_PARENT,
  2970. .ops = &clk_branch2_ops,
  2971. },
  2972. },
  2973. };
  2974. static struct clk_branch gcc_video_axi0_clk = {
  2975. .halt_reg = 0x32018,
  2976. .halt_check = BRANCH_HALT_SKIP,
  2977. .hwcg_reg = 0x32018,
  2978. .hwcg_bit = 1,
  2979. .clkr = {
  2980. .enable_reg = 0x32018,
  2981. .enable_mask = BIT(0),
  2982. .hw.init = &(const struct clk_init_data) {
  2983. .name = "gcc_video_axi0_clk",
  2984. .ops = &clk_branch2_ops,
  2985. },
  2986. },
  2987. };
  2988. static struct clk_regmap *gcc_volcano_clocks[] = {
  2989. [GCC_AGGRE_NOC_PCIE_AXI_CLK] = &gcc_aggre_noc_pcie_axi_clk.clkr,
  2990. [GCC_AGGRE_UFS_PHY_AXI_CLK] = &gcc_aggre_ufs_phy_axi_clk.clkr,
  2991. [GCC_AGGRE_UFS_PHY_AXI_HW_CTL_CLK] = &gcc_aggre_ufs_phy_axi_hw_ctl_clk.clkr,
  2992. [GCC_AGGRE_USB3_PRIM_AXI_CLK] = &gcc_aggre_usb3_prim_axi_clk.clkr,
  2993. [GCC_BOOT_ROM_AHB_CLK] = &gcc_boot_rom_ahb_clk.clkr,
  2994. [GCC_CAMERA_HF_AXI_CLK] = &gcc_camera_hf_axi_clk.clkr,
  2995. [GCC_CAMERA_SF_AXI_CLK] = &gcc_camera_sf_axi_clk.clkr,
  2996. [GCC_CFG_NOC_PCIE_ANOC_AHB_CLK] = &gcc_cfg_noc_pcie_anoc_ahb_clk.clkr,
  2997. [GCC_CFG_NOC_USB3_PRIM_AXI_CLK] = &gcc_cfg_noc_usb3_prim_axi_clk.clkr,
  2998. [GCC_CNOC_PCIE_SF_AXI_CLK] = &gcc_cnoc_pcie_sf_axi_clk.clkr,
  2999. [GCC_DDRSS_GPU_AXI_CLK] = &gcc_ddrss_gpu_axi_clk.clkr,
  3000. [GCC_DDRSS_PCIE_SF_QTB_CLK] = &gcc_ddrss_pcie_sf_qtb_clk.clkr,
  3001. [GCC_DISP_GPLL0_DIV_CLK_SRC] = &gcc_disp_gpll0_div_clk_src.clkr,
  3002. [GCC_DISP_HF_AXI_CLK] = &gcc_disp_hf_axi_clk.clkr,
  3003. [GCC_GP1_CLK] = &gcc_gp1_clk.clkr,
  3004. [GCC_GP1_CLK_SRC] = &gcc_gp1_clk_src.clkr,
  3005. [GCC_GP2_CLK] = &gcc_gp2_clk.clkr,
  3006. [GCC_GP2_CLK_SRC] = &gcc_gp2_clk_src.clkr,
  3007. [GCC_GP3_CLK] = &gcc_gp3_clk.clkr,
  3008. [GCC_GP3_CLK_SRC] = &gcc_gp3_clk_src.clkr,
  3009. [GCC_GPLL0] = &gcc_gpll0.clkr,
  3010. [GCC_GPLL0_OUT_EVEN] = &gcc_gpll0_out_even.clkr,
  3011. [GCC_GPLL2] = &gcc_gpll2.clkr,
  3012. [GCC_GPLL4] = &gcc_gpll4.clkr,
  3013. [GCC_GPLL6] = &gcc_gpll6.clkr,
  3014. [GCC_GPLL7] = &gcc_gpll7.clkr,
  3015. [GCC_GPLL9] = &gcc_gpll9.clkr,
  3016. [GCC_GPU_GPLL0_CLK_SRC] = &gcc_gpu_gpll0_clk_src.clkr,
  3017. [GCC_GPU_GPLL0_DIV_CLK_SRC] = &gcc_gpu_gpll0_div_clk_src.clkr,
  3018. [GCC_GPU_MEMNOC_GFX_CLK] = &gcc_gpu_memnoc_gfx_clk.clkr,
  3019. [GCC_GPU_SNOC_DVM_GFX_CLK] = &gcc_gpu_snoc_dvm_gfx_clk.clkr,
  3020. [GCC_PCIE_0_AUX_CLK] = &gcc_pcie_0_aux_clk.clkr,
  3021. [GCC_PCIE_0_AUX_CLK_SRC] = &gcc_pcie_0_aux_clk_src.clkr,
  3022. [GCC_PCIE_0_CFG_AHB_CLK] = &gcc_pcie_0_cfg_ahb_clk.clkr,
  3023. [GCC_PCIE_0_MSTR_AXI_CLK] = &gcc_pcie_0_mstr_axi_clk.clkr,
  3024. [GCC_PCIE_0_PHY_RCHNG_CLK] = &gcc_pcie_0_phy_rchng_clk.clkr,
  3025. [GCC_PCIE_0_PHY_RCHNG_CLK_SRC] = &gcc_pcie_0_phy_rchng_clk_src.clkr,
  3026. [GCC_PCIE_0_PIPE_CLK] = &gcc_pcie_0_pipe_clk.clkr,
  3027. [GCC_PCIE_0_PIPE_CLK_SRC] = &gcc_pcie_0_pipe_clk_src.clkr,
  3028. [GCC_PCIE_0_PIPE_DIV2_CLK] = &gcc_pcie_0_pipe_div2_clk.clkr,
  3029. [GCC_PCIE_0_PIPE_DIV2_CLK_SRC] = &gcc_pcie_0_pipe_div2_clk_src.clkr,
  3030. [GCC_PCIE_0_SLV_AXI_CLK] = &gcc_pcie_0_slv_axi_clk.clkr,
  3031. [GCC_PCIE_0_SLV_Q2A_AXI_CLK] = &gcc_pcie_0_slv_q2a_axi_clk.clkr,
  3032. [GCC_PCIE_1_AUX_CLK] = &gcc_pcie_1_aux_clk.clkr,
  3033. [GCC_PCIE_1_AUX_CLK_SRC] = &gcc_pcie_1_aux_clk_src.clkr,
  3034. [GCC_PCIE_1_CFG_AHB_CLK] = &gcc_pcie_1_cfg_ahb_clk.clkr,
  3035. [GCC_PCIE_1_MSTR_AXI_CLK] = &gcc_pcie_1_mstr_axi_clk.clkr,
  3036. [GCC_PCIE_1_PHY_RCHNG_CLK] = &gcc_pcie_1_phy_rchng_clk.clkr,
  3037. [GCC_PCIE_1_PHY_RCHNG_CLK_SRC] = &gcc_pcie_1_phy_rchng_clk_src.clkr,
  3038. [GCC_PCIE_1_PIPE_CLK] = &gcc_pcie_1_pipe_clk.clkr,
  3039. [GCC_PCIE_1_PIPE_CLK_SRC] = &gcc_pcie_1_pipe_clk_src.clkr,
  3040. [GCC_PCIE_1_PIPE_DIV2_CLK] = &gcc_pcie_1_pipe_div2_clk.clkr,
  3041. [GCC_PCIE_1_PIPE_DIV2_CLK_SRC] = &gcc_pcie_1_pipe_div2_clk_src.clkr,
  3042. [GCC_PCIE_1_SLV_AXI_CLK] = &gcc_pcie_1_slv_axi_clk.clkr,
  3043. [GCC_PCIE_1_SLV_Q2A_AXI_CLK] = &gcc_pcie_1_slv_q2a_axi_clk.clkr,
  3044. [GCC_PCIE_RSCC_CFG_AHB_CLK] = &gcc_pcie_rscc_cfg_ahb_clk.clkr,
  3045. [GCC_PCIE_RSCC_XO_CLK] = &gcc_pcie_rscc_xo_clk.clkr,
  3046. [GCC_PDM2_CLK] = &gcc_pdm2_clk.clkr,
  3047. [GCC_PDM2_CLK_SRC] = &gcc_pdm2_clk_src.clkr,
  3048. [GCC_PDM_AHB_CLK] = &gcc_pdm_ahb_clk.clkr,
  3049. [GCC_PDM_XO4_CLK] = &gcc_pdm_xo4_clk.clkr,
  3050. [GCC_QMIP_CAMERA_NRT_AHB_CLK] = &gcc_qmip_camera_nrt_ahb_clk.clkr,
  3051. [GCC_QMIP_CAMERA_RT_AHB_CLK] = &gcc_qmip_camera_rt_ahb_clk.clkr,
  3052. [GCC_QMIP_DISP_AHB_CLK] = &gcc_qmip_disp_ahb_clk.clkr,
  3053. [GCC_QMIP_GPU_AHB_CLK] = &gcc_qmip_gpu_ahb_clk.clkr,
  3054. [GCC_QMIP_PCIE_AHB_CLK] = &gcc_qmip_pcie_ahb_clk.clkr,
  3055. [GCC_QMIP_VIDEO_CV_CPU_AHB_CLK] = &gcc_qmip_video_cv_cpu_ahb_clk.clkr,
  3056. [GCC_QMIP_VIDEO_CVP_AHB_CLK] = &gcc_qmip_video_cvp_ahb_clk.clkr,
  3057. [GCC_QMIP_VIDEO_V_CPU_AHB_CLK] = &gcc_qmip_video_v_cpu_ahb_clk.clkr,
  3058. [GCC_QMIP_VIDEO_VCODEC_AHB_CLK] = &gcc_qmip_video_vcodec_ahb_clk.clkr,
  3059. [GCC_QUPV3_WRAP0_CORE_2X_CLK] = &gcc_qupv3_wrap0_core_2x_clk.clkr,
  3060. [GCC_QUPV3_WRAP0_CORE_CLK] = &gcc_qupv3_wrap0_core_clk.clkr,
  3061. [GCC_QUPV3_WRAP0_QSPI_REF_CLK] = &gcc_qupv3_wrap0_qspi_ref_clk.clkr,
  3062. [GCC_QUPV3_WRAP0_QSPI_REF_CLK_SRC] = &gcc_qupv3_wrap0_qspi_ref_clk_src.clkr,
  3063. [GCC_QUPV3_WRAP0_S0_CLK] = &gcc_qupv3_wrap0_s0_clk.clkr,
  3064. [GCC_QUPV3_WRAP0_S0_CLK_SRC] = &gcc_qupv3_wrap0_s0_clk_src.clkr,
  3065. [GCC_QUPV3_WRAP0_S1_CLK] = &gcc_qupv3_wrap0_s1_clk.clkr,
  3066. [GCC_QUPV3_WRAP0_S1_CLK_SRC] = &gcc_qupv3_wrap0_s1_clk_src.clkr,
  3067. [GCC_QUPV3_WRAP0_S2_CLK] = &gcc_qupv3_wrap0_s2_clk.clkr,
  3068. [GCC_QUPV3_WRAP0_S2_CLK_SRC] = &gcc_qupv3_wrap0_s2_clk_src.clkr,
  3069. [GCC_QUPV3_WRAP0_S3_CLK] = &gcc_qupv3_wrap0_s3_clk.clkr,
  3070. [GCC_QUPV3_WRAP0_S3_CLK_SRC] = &gcc_qupv3_wrap0_s3_clk_src.clkr,
  3071. [GCC_QUPV3_WRAP0_S4_CLK] = &gcc_qupv3_wrap0_s4_clk.clkr,
  3072. [GCC_QUPV3_WRAP0_S4_CLK_SRC] = &gcc_qupv3_wrap0_s4_clk_src.clkr,
  3073. [GCC_QUPV3_WRAP0_S5_CLK] = &gcc_qupv3_wrap0_s5_clk.clkr,
  3074. [GCC_QUPV3_WRAP0_S5_CLK_SRC] = &gcc_qupv3_wrap0_s5_clk_src.clkr,
  3075. [GCC_QUPV3_WRAP0_S6_CLK] = &gcc_qupv3_wrap0_s6_clk.clkr,
  3076. [GCC_QUPV3_WRAP0_S6_CLK_SRC] = &gcc_qupv3_wrap0_s6_clk_src.clkr,
  3077. [GCC_QUPV3_WRAP1_CORE_2X_CLK] = &gcc_qupv3_wrap1_core_2x_clk.clkr,
  3078. [GCC_QUPV3_WRAP1_CORE_CLK] = &gcc_qupv3_wrap1_core_clk.clkr,
  3079. [GCC_QUPV3_WRAP1_QSPI_REF_CLK] = &gcc_qupv3_wrap1_qspi_ref_clk.clkr,
  3080. [GCC_QUPV3_WRAP1_QSPI_REF_CLK_SRC] = &gcc_qupv3_wrap1_qspi_ref_clk_src.clkr,
  3081. [GCC_QUPV3_WRAP1_S0_CLK] = &gcc_qupv3_wrap1_s0_clk.clkr,
  3082. [GCC_QUPV3_WRAP1_S0_CLK_SRC] = &gcc_qupv3_wrap1_s0_clk_src.clkr,
  3083. [GCC_QUPV3_WRAP1_S1_CLK] = &gcc_qupv3_wrap1_s1_clk.clkr,
  3084. [GCC_QUPV3_WRAP1_S1_CLK_SRC] = &gcc_qupv3_wrap1_s1_clk_src.clkr,
  3085. [GCC_QUPV3_WRAP1_S2_CLK] = &gcc_qupv3_wrap1_s2_clk.clkr,
  3086. [GCC_QUPV3_WRAP1_S2_CLK_SRC] = &gcc_qupv3_wrap1_s2_clk_src.clkr,
  3087. [GCC_QUPV3_WRAP1_S3_CLK] = &gcc_qupv3_wrap1_s3_clk.clkr,
  3088. [GCC_QUPV3_WRAP1_S3_CLK_SRC] = &gcc_qupv3_wrap1_s3_clk_src.clkr,
  3089. [GCC_QUPV3_WRAP1_S4_CLK] = &gcc_qupv3_wrap1_s4_clk.clkr,
  3090. [GCC_QUPV3_WRAP1_S4_CLK_SRC] = &gcc_qupv3_wrap1_s4_clk_src.clkr,
  3091. [GCC_QUPV3_WRAP1_S5_CLK] = &gcc_qupv3_wrap1_s5_clk.clkr,
  3092. [GCC_QUPV3_WRAP1_S5_CLK_SRC] = &gcc_qupv3_wrap1_s5_clk_src.clkr,
  3093. [GCC_QUPV3_WRAP1_S6_CLK] = &gcc_qupv3_wrap1_s6_clk.clkr,
  3094. [GCC_QUPV3_WRAP1_S6_CLK_SRC] = &gcc_qupv3_wrap1_s6_clk_src.clkr,
  3095. [GCC_QUPV3_WRAP_0_M_AHB_CLK] = &gcc_qupv3_wrap_0_m_ahb_clk.clkr,
  3096. [GCC_QUPV3_WRAP_0_S_AHB_CLK] = &gcc_qupv3_wrap_0_s_ahb_clk.clkr,
  3097. [GCC_QUPV3_WRAP_1_M_AHB_CLK] = &gcc_qupv3_wrap_1_m_ahb_clk.clkr,
  3098. [GCC_QUPV3_WRAP_1_S_AHB_CLK] = &gcc_qupv3_wrap_1_s_ahb_clk.clkr,
  3099. [GCC_SDCC1_AHB_CLK] = &gcc_sdcc1_ahb_clk.clkr,
  3100. [GCC_SDCC1_APPS_CLK] = &gcc_sdcc1_apps_clk.clkr,
  3101. [GCC_SDCC1_APPS_CLK_SRC] = &gcc_sdcc1_apps_clk_src.clkr,
  3102. [GCC_SDCC1_ICE_CORE_CLK] = &gcc_sdcc1_ice_core_clk.clkr,
  3103. [GCC_SDCC1_ICE_CORE_CLK_SRC] = &gcc_sdcc1_ice_core_clk_src.clkr,
  3104. [GCC_SDCC2_AHB_CLK] = &gcc_sdcc2_ahb_clk.clkr,
  3105. [GCC_SDCC2_APPS_CLK] = &gcc_sdcc2_apps_clk.clkr,
  3106. [GCC_SDCC2_APPS_CLK_SRC] = &gcc_sdcc2_apps_clk_src.clkr,
  3107. [GCC_UFS_PHY_AHB_CLK] = &gcc_ufs_phy_ahb_clk.clkr,
  3108. [GCC_UFS_PHY_AXI_CLK] = &gcc_ufs_phy_axi_clk.clkr,
  3109. [GCC_UFS_PHY_AXI_CLK_SRC] = &gcc_ufs_phy_axi_clk_src.clkr,
  3110. [GCC_UFS_PHY_AXI_HW_CTL_CLK] = &gcc_ufs_phy_axi_hw_ctl_clk.clkr,
  3111. [GCC_UFS_PHY_ICE_CORE_CLK] = &gcc_ufs_phy_ice_core_clk.clkr,
  3112. [GCC_UFS_PHY_ICE_CORE_CLK_SRC] = &gcc_ufs_phy_ice_core_clk_src.clkr,
  3113. [GCC_UFS_PHY_ICE_CORE_HW_CTL_CLK] = &gcc_ufs_phy_ice_core_hw_ctl_clk.clkr,
  3114. [GCC_UFS_PHY_PHY_AUX_CLK] = &gcc_ufs_phy_phy_aux_clk.clkr,
  3115. [GCC_UFS_PHY_PHY_AUX_CLK_SRC] = &gcc_ufs_phy_phy_aux_clk_src.clkr,
  3116. [GCC_UFS_PHY_PHY_AUX_HW_CTL_CLK] = &gcc_ufs_phy_phy_aux_hw_ctl_clk.clkr,
  3117. [GCC_UFS_PHY_RX_SYMBOL_0_CLK] = &gcc_ufs_phy_rx_symbol_0_clk.clkr,
  3118. [GCC_UFS_PHY_RX_SYMBOL_0_CLK_SRC] = &gcc_ufs_phy_rx_symbol_0_clk_src.clkr,
  3119. [GCC_UFS_PHY_RX_SYMBOL_1_CLK] = &gcc_ufs_phy_rx_symbol_1_clk.clkr,
  3120. [GCC_UFS_PHY_RX_SYMBOL_1_CLK_SRC] = &gcc_ufs_phy_rx_symbol_1_clk_src.clkr,
  3121. [GCC_UFS_PHY_TX_SYMBOL_0_CLK] = &gcc_ufs_phy_tx_symbol_0_clk.clkr,
  3122. [GCC_UFS_PHY_TX_SYMBOL_0_CLK_SRC] = &gcc_ufs_phy_tx_symbol_0_clk_src.clkr,
  3123. [GCC_UFS_PHY_UNIPRO_CORE_CLK] = &gcc_ufs_phy_unipro_core_clk.clkr,
  3124. [GCC_UFS_PHY_UNIPRO_CORE_CLK_SRC] = &gcc_ufs_phy_unipro_core_clk_src.clkr,
  3125. [GCC_UFS_PHY_UNIPRO_CORE_HW_CTL_CLK] = &gcc_ufs_phy_unipro_core_hw_ctl_clk.clkr,
  3126. [GCC_USB30_PRIM_ATB_CLK] = &gcc_usb30_prim_atb_clk.clkr,
  3127. [GCC_USB30_PRIM_MASTER_CLK] = &gcc_usb30_prim_master_clk.clkr,
  3128. [GCC_USB30_PRIM_MASTER_CLK_SRC] = &gcc_usb30_prim_master_clk_src.clkr,
  3129. [GCC_USB30_PRIM_MOCK_UTMI_CLK] = &gcc_usb30_prim_mock_utmi_clk.clkr,
  3130. [GCC_USB30_PRIM_MOCK_UTMI_CLK_SRC] = &gcc_usb30_prim_mock_utmi_clk_src.clkr,
  3131. [GCC_USB30_PRIM_MOCK_UTMI_POSTDIV_CLK_SRC] = &gcc_usb30_prim_mock_utmi_postdiv_clk_src.clkr,
  3132. [GCC_USB30_PRIM_SLEEP_CLK] = &gcc_usb30_prim_sleep_clk.clkr,
  3133. [GCC_USB3_PRIM_PHY_AUX_CLK] = &gcc_usb3_prim_phy_aux_clk.clkr,
  3134. [GCC_USB3_PRIM_PHY_AUX_CLK_SRC] = &gcc_usb3_prim_phy_aux_clk_src.clkr,
  3135. [GCC_USB3_PRIM_PHY_COM_AUX_CLK] = &gcc_usb3_prim_phy_com_aux_clk.clkr,
  3136. [GCC_USB3_PRIM_PHY_PIPE_CLK] = &gcc_usb3_prim_phy_pipe_clk.clkr,
  3137. [GCC_USB3_PRIM_PHY_PIPE_CLK_SRC] = &gcc_usb3_prim_phy_pipe_clk_src.clkr,
  3138. [GCC_VIDEO_AXI0_CLK] = &gcc_video_axi0_clk.clkr,
  3139. };
  3140. static const struct qcom_reset_map gcc_volcano_resets[] = {
  3141. [GCC_CAMERA_BCR] = { 0x26000 },
  3142. [GCC_DISPLAY_BCR] = { 0x27000 },
  3143. [GCC_GPU_BCR] = { 0x71000 },
  3144. [GCC_PCIE_0_BCR] = { 0x6b000 },
  3145. [GCC_PCIE_0_LINK_DOWN_BCR] = { 0x6c014 },
  3146. [GCC_PCIE_0_NOCSR_COM_PHY_BCR] = { 0x6c020 },
  3147. [GCC_PCIE_0_PHY_BCR] = { 0x6c01c },
  3148. [GCC_PCIE_0_PHY_NOCSR_COM_PHY_BCR] = { 0x6c028 },
  3149. [GCC_PCIE_1_BCR] = { 0x90000 },
  3150. [GCC_PCIE_1_LINK_DOWN_BCR] = { 0x8e014 },
  3151. [GCC_PCIE_1_NOCSR_COM_PHY_BCR] = { 0x8e020 },
  3152. [GCC_PCIE_1_PHY_BCR] = { 0x8e01c },
  3153. [GCC_PCIE_1_PHY_NOCSR_COM_PHY_BCR] = { 0x8e024 },
  3154. [GCC_PCIE_RSCC_BCR] = { 0x11000 },
  3155. [GCC_PDM_BCR] = { 0x33000 },
  3156. [GCC_QUPV3_WRAPPER_0_BCR] = { 0x18000 },
  3157. [GCC_QUPV3_WRAPPER_1_BCR] = { 0x1e000 },
  3158. [GCC_QUSB2PHY_PRIM_BCR] = { 0x12000 },
  3159. [GCC_QUSB2PHY_SEC_BCR] = { 0x12004 },
  3160. [GCC_SDCC1_BCR] = { 0xa3000 },
  3161. [GCC_SDCC2_BCR] = { 0x14000 },
  3162. [GCC_UFS_PHY_BCR] = { 0x77000 },
  3163. [GCC_USB30_PRIM_BCR] = { 0x39000 },
  3164. [GCC_USB3_DP_PHY_PRIM_BCR] = { 0x50008 },
  3165. [GCC_USB3_PHY_PRIM_BCR] = { 0x50000 },
  3166. [GCC_USB3PHY_PHY_PRIM_BCR] = { 0x50004 },
  3167. [GCC_VIDEO_AXI0_CLK_ARES] = { 0x32018, 2 },
  3168. [GCC_VIDEO_BCR] = { 0x32000 },
  3169. };
  3170. static const struct clk_rcg_dfs_data gcc_dfs_clocks[] = {
  3171. DEFINE_RCG_DFS(gcc_qupv3_wrap0_qspi_ref_clk_src),
  3172. DEFINE_RCG_DFS(gcc_qupv3_wrap0_s0_clk_src),
  3173. DEFINE_RCG_DFS(gcc_qupv3_wrap0_s1_clk_src),
  3174. DEFINE_RCG_DFS(gcc_qupv3_wrap0_s3_clk_src),
  3175. DEFINE_RCG_DFS(gcc_qupv3_wrap0_s4_clk_src),
  3176. DEFINE_RCG_DFS(gcc_qupv3_wrap0_s5_clk_src),
  3177. DEFINE_RCG_DFS(gcc_qupv3_wrap0_s6_clk_src),
  3178. DEFINE_RCG_DFS(gcc_qupv3_wrap1_qspi_ref_clk_src),
  3179. DEFINE_RCG_DFS(gcc_qupv3_wrap1_s0_clk_src),
  3180. DEFINE_RCG_DFS(gcc_qupv3_wrap1_s1_clk_src),
  3181. DEFINE_RCG_DFS(gcc_qupv3_wrap1_s3_clk_src),
  3182. DEFINE_RCG_DFS(gcc_qupv3_wrap1_s4_clk_src),
  3183. DEFINE_RCG_DFS(gcc_qupv3_wrap1_s5_clk_src),
  3184. DEFINE_RCG_DFS(gcc_qupv3_wrap1_s6_clk_src),
  3185. };
  3186. static const struct regmap_config gcc_volcano_regmap_config = {
  3187. .reg_bits = 32,
  3188. .reg_stride = 4,
  3189. .val_bits = 32,
  3190. .max_register = 0x1f41f0,
  3191. .fast_io = true,
  3192. };
  3193. static const struct qcom_cc_desc gcc_volcano_desc = {
  3194. .config = &gcc_volcano_regmap_config,
  3195. .clks = gcc_volcano_clocks,
  3196. .num_clks = ARRAY_SIZE(gcc_volcano_clocks),
  3197. .resets = gcc_volcano_resets,
  3198. .num_resets = ARRAY_SIZE(gcc_volcano_resets),
  3199. .clk_regulators = gcc_volcano_regulators,
  3200. .num_clk_regulators = ARRAY_SIZE(gcc_volcano_regulators),
  3201. };
  3202. static const struct of_device_id gcc_volcano_match_table[] = {
  3203. { .compatible = "qcom,volcano-gcc" },
  3204. { }
  3205. };
  3206. MODULE_DEVICE_TABLE(of, gcc_volcano_match_table);
  3207. static int gcc_volcano_probe(struct platform_device *pdev)
  3208. {
  3209. struct regmap *regmap;
  3210. int ret;
  3211. regmap = qcom_cc_map(pdev, &gcc_volcano_desc);
  3212. if (IS_ERR(regmap))
  3213. return PTR_ERR(regmap);
  3214. ret = qcom_cc_register_rcg_dfs(regmap, gcc_dfs_clocks,
  3215. ARRAY_SIZE(gcc_dfs_clocks));
  3216. if (ret)
  3217. return ret;
  3218. /*
  3219. * Keep clocks always enabled:
  3220. * gcc_camera_ahb_clk
  3221. * gcc_camera_hf_xo_clk
  3222. * gcc_camera_sf_xo_clk
  3223. * gcc_disp_ahb_clk
  3224. * gcc_disp_xo_clk
  3225. * gcc_gpu_cfg_ahb_clk
  3226. * gcc_video_ahb_clk
  3227. * gcc_video_xo_clk
  3228. */
  3229. regmap_update_bits(regmap, 0x26004, BIT(0), BIT(0));
  3230. regmap_update_bits(regmap, 0x26018, BIT(0), BIT(0));
  3231. regmap_update_bits(regmap, 0x2601c, BIT(0), BIT(0));
  3232. regmap_update_bits(regmap, 0x27004, BIT(0), BIT(0));
  3233. regmap_update_bits(regmap, 0x27018, BIT(0), BIT(0));
  3234. regmap_update_bits(regmap, 0x71004, BIT(0), BIT(0));
  3235. regmap_update_bits(regmap, 0x32004, BIT(0), BIT(0));
  3236. regmap_update_bits(regmap, 0x32024, BIT(0), BIT(0));
  3237. ret = qcom_cc_really_probe(pdev, &gcc_volcano_desc, regmap);
  3238. if (ret) {
  3239. dev_err(&pdev->dev, "Failed to register GCC clocks\n");
  3240. return ret;
  3241. }
  3242. dev_info(&pdev->dev, "Registered GCC clocks\n");
  3243. return ret;
  3244. }
  3245. static void gcc_volcano_sync_state(struct device *dev)
  3246. {
  3247. qcom_cc_sync_state(dev, &gcc_volcano_desc);
  3248. }
  3249. static struct platform_driver gcc_volcano_driver = {
  3250. .probe = gcc_volcano_probe,
  3251. .driver = {
  3252. .name = "gcc-volcano",
  3253. .of_match_table = gcc_volcano_match_table,
  3254. .sync_state = gcc_volcano_sync_state,
  3255. },
  3256. };
  3257. static int __init gcc_volcano_init(void)
  3258. {
  3259. return platform_driver_register(&gcc_volcano_driver);
  3260. }
  3261. subsys_initcall(gcc_volcano_init);
  3262. static void __exit gcc_volcano_exit(void)
  3263. {
  3264. platform_driver_unregister(&gcc_volcano_driver);
  3265. }
  3266. module_exit(gcc_volcano_exit);
  3267. MODULE_DESCRIPTION("QTI GCC VOLCANO Driver");
  3268. MODULE_LICENSE("GPL");