12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504 |
- // SPDX-License-Identifier: GPL-2.0
- /*
- * Copyright (c) 2016-2017, The Linux Foundation. All rights reserved.
- * Copyright (c) 2018, Craig Tatlor.
- */
- #include <linux/kernel.h>
- #include <linux/bitops.h>
- #include <linux/err.h>
- #include <linux/platform_device.h>
- #include <linux/module.h>
- #include <linux/of.h>
- #include <linux/of_device.h>
- #include <linux/clk-provider.h>
- #include <linux/regmap.h>
- #include <linux/reset-controller.h>
- #include <dt-bindings/clock/qcom,gcc-sdm660.h>
- #include "common.h"
- #include "clk-regmap.h"
- #include "clk-alpha-pll.h"
- #include "clk-rcg.h"
- #include "clk-branch.h"
- #include "reset.h"
- #include "gdsc.h"
- #define F(f, s, h, m, n) { (f), (s), (2 * (h) - 1), (m), (n) }
- enum {
- P_XO,
- P_SLEEP_CLK,
- P_GPLL0,
- P_GPLL1,
- P_GPLL4,
- P_GPLL0_EARLY_DIV,
- P_GPLL1_EARLY_DIV,
- };
- static struct clk_fixed_factor xo = {
- .mult = 1,
- .div = 1,
- .hw.init = &(struct clk_init_data){
- .name = "xo",
- .parent_data = &(const struct clk_parent_data) {
- .fw_name = "xo"
- },
- .num_parents = 1,
- .ops = &clk_fixed_factor_ops,
- },
- };
- static struct clk_alpha_pll gpll0_early = {
- .offset = 0x0,
- .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
- .clkr = {
- .enable_reg = 0x52000,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gpll0_early",
- .parent_data = &(const struct clk_parent_data){
- .fw_name = "xo",
- },
- .num_parents = 1,
- .ops = &clk_alpha_pll_ops,
- },
- },
- };
- static struct clk_fixed_factor gpll0_early_div = {
- .mult = 1,
- .div = 2,
- .hw.init = &(struct clk_init_data){
- .name = "gpll0_early_div",
- .parent_hws = (const struct clk_hw*[]){
- &gpll0_early.clkr.hw,
- },
- .num_parents = 1,
- .ops = &clk_fixed_factor_ops,
- },
- };
- static struct clk_alpha_pll_postdiv gpll0 = {
- .offset = 0x00000,
- .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
- .clkr.hw.init = &(struct clk_init_data){
- .name = "gpll0",
- .parent_hws = (const struct clk_hw*[]){
- &gpll0_early.clkr.hw,
- },
- .num_parents = 1,
- .ops = &clk_alpha_pll_postdiv_ops,
- },
- };
- static struct clk_alpha_pll gpll1_early = {
- .offset = 0x1000,
- .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
- .clkr = {
- .enable_reg = 0x52000,
- .enable_mask = BIT(1),
- .hw.init = &(struct clk_init_data){
- .name = "gpll1_early",
- .parent_data = &(const struct clk_parent_data){
- .fw_name = "xo",
- },
- .num_parents = 1,
- .ops = &clk_alpha_pll_ops,
- },
- },
- };
- static struct clk_fixed_factor gpll1_early_div = {
- .mult = 1,
- .div = 2,
- .hw.init = &(struct clk_init_data){
- .name = "gpll1_early_div",
- .parent_hws = (const struct clk_hw*[]){
- &gpll1_early.clkr.hw,
- },
- .num_parents = 1,
- .ops = &clk_fixed_factor_ops,
- },
- };
- static struct clk_alpha_pll_postdiv gpll1 = {
- .offset = 0x1000,
- .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
- .clkr.hw.init = &(struct clk_init_data){
- .name = "gpll1",
- .parent_hws = (const struct clk_hw*[]){
- &gpll1_early.clkr.hw,
- },
- .num_parents = 1,
- .ops = &clk_alpha_pll_postdiv_ops,
- },
- };
- static struct clk_alpha_pll gpll4_early = {
- .offset = 0x77000,
- .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
- .clkr = {
- .enable_reg = 0x52000,
- .enable_mask = BIT(4),
- .hw.init = &(struct clk_init_data){
- .name = "gpll4_early",
- .parent_data = &(const struct clk_parent_data){
- .fw_name = "xo",
- },
- .num_parents = 1,
- .ops = &clk_alpha_pll_ops,
- },
- },
- };
- static struct clk_alpha_pll_postdiv gpll4 = {
- .offset = 0x77000,
- .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
- .clkr.hw.init = &(struct clk_init_data)
- {
- .name = "gpll4",
- .parent_hws = (const struct clk_hw*[]){
- &gpll4_early.clkr.hw,
- },
- .num_parents = 1,
- .ops = &clk_alpha_pll_postdiv_ops,
- },
- };
- static const struct parent_map gcc_parent_map_xo_gpll0_gpll0_early_div[] = {
- { P_XO, 0 },
- { P_GPLL0, 1 },
- { P_GPLL0_EARLY_DIV, 6 },
- };
- static const struct clk_parent_data gcc_parent_data_xo_gpll0_gpll0_early_div[] = {
- { .fw_name = "xo" },
- { .hw = &gpll0.clkr.hw },
- { .hw = &gpll0_early_div.hw },
- };
- static const struct parent_map gcc_parent_map_xo_gpll0[] = {
- { P_XO, 0 },
- { P_GPLL0, 1 },
- };
- static const struct clk_parent_data gcc_parent_data_xo_gpll0[] = {
- { .fw_name = "xo" },
- { .hw = &gpll0.clkr.hw },
- };
- static const struct parent_map gcc_parent_map_xo_gpll0_sleep_clk_gpll0_early_div[] = {
- { P_XO, 0 },
- { P_GPLL0, 1 },
- { P_SLEEP_CLK, 5 },
- { P_GPLL0_EARLY_DIV, 6 },
- };
- static const struct clk_parent_data gcc_parent_data_xo_gpll0_sleep_clk_gpll0_early_div[] = {
- { .fw_name = "xo" },
- { .hw = &gpll0.clkr.hw },
- { .fw_name = "sleep_clk" },
- { .hw = &gpll0_early_div.hw },
- };
- static const struct parent_map gcc_parent_map_xo_sleep_clk[] = {
- { P_XO, 0 },
- { P_SLEEP_CLK, 5 },
- };
- static const struct clk_parent_data gcc_parent_data_xo_sleep_clk[] = {
- { .fw_name = "xo" },
- { .fw_name = "sleep_clk" },
- };
- static const struct parent_map gcc_parent_map_xo_gpll4[] = {
- { P_XO, 0 },
- { P_GPLL4, 5 },
- };
- static const struct clk_parent_data gcc_parent_data_xo_gpll4[] = {
- { .fw_name = "xo" },
- { .hw = &gpll4.clkr.hw },
- };
- static const struct parent_map gcc_parent_map_xo_gpll0_gpll0_early_div_gpll1_gpll4_gpll1_early_div[] = {
- { P_XO, 0 },
- { P_GPLL0, 1 },
- { P_GPLL0_EARLY_DIV, 3 },
- { P_GPLL1, 4 },
- { P_GPLL4, 5 },
- { P_GPLL1_EARLY_DIV, 6 },
- };
- static const struct clk_parent_data gcc_parent_data_xo_gpll0_gpll0_early_div_gpll1_gpll4_gpll1_early_div[] = {
- { .fw_name = "xo" },
- { .hw = &gpll0.clkr.hw },
- { .hw = &gpll0_early_div.hw },
- { .hw = &gpll1.clkr.hw },
- { .hw = &gpll4.clkr.hw },
- { .hw = &gpll1_early_div.hw },
- };
- static const struct parent_map gcc_parent_map_xo_gpll0_gpll4_gpll0_early_div[] = {
- { P_XO, 0 },
- { P_GPLL0, 1 },
- { P_GPLL4, 5 },
- { P_GPLL0_EARLY_DIV, 6 },
- };
- static const struct clk_parent_data gcc_parent_data_xo_gpll0_gpll4_gpll0_early_div[] = {
- { .fw_name = "xo" },
- { .hw = &gpll0.clkr.hw },
- { .hw = &gpll4.clkr.hw },
- { .hw = &gpll0_early_div.hw },
- };
- static const struct parent_map gcc_parent_map_xo_gpll0_gpll0_early_div_gpll4[] = {
- { P_XO, 0 },
- { P_GPLL0, 1 },
- { P_GPLL0_EARLY_DIV, 2 },
- { P_GPLL4, 5 },
- };
- static const struct clk_parent_data gcc_parent_data_xo_gpll0_gpll0_early_div_gpll4[] = {
- { .fw_name = "xo" },
- { .hw = &gpll0.clkr.hw },
- { .hw = &gpll0_early_div.hw },
- { .hw = &gpll4.clkr.hw },
- };
- static const struct freq_tbl ftbl_blsp1_qup1_i2c_apps_clk_src[] = {
- F(19200000, P_XO, 1, 0, 0),
- F(50000000, P_GPLL0, 12, 0, 0),
- { }
- };
- static struct clk_rcg2 blsp1_qup1_i2c_apps_clk_src = {
- .cmd_rcgr = 0x19020,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div,
- .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "blsp1_qup1_i2c_apps_clk_src",
- .parent_data = gcc_parent_data_xo_gpll0_gpll0_early_div,
- .num_parents = ARRAY_SIZE(gcc_parent_data_xo_gpll0_gpll0_early_div),
- .ops = &clk_rcg2_ops,
- },
- };
- static const struct freq_tbl ftbl_blsp1_qup1_spi_apps_clk_src[] = {
- F(960000, P_XO, 10, 1, 2),
- F(4800000, P_XO, 4, 0, 0),
- F(9600000, P_XO, 2, 0, 0),
- F(15000000, P_GPLL0, 10, 1, 4),
- F(19200000, P_XO, 1, 0, 0),
- F(25000000, P_GPLL0, 12, 1, 2),
- F(50000000, P_GPLL0, 12, 0, 0),
- { }
- };
- static struct clk_rcg2 blsp1_qup1_spi_apps_clk_src = {
- .cmd_rcgr = 0x1900c,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div,
- .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "blsp1_qup1_spi_apps_clk_src",
- .parent_data = gcc_parent_data_xo_gpll0_gpll0_early_div,
- .num_parents = ARRAY_SIZE(gcc_parent_data_xo_gpll0_gpll0_early_div),
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_rcg2 blsp1_qup2_i2c_apps_clk_src = {
- .cmd_rcgr = 0x1b020,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div,
- .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "blsp1_qup2_i2c_apps_clk_src",
- .parent_data = gcc_parent_data_xo_gpll0_gpll0_early_div,
- .num_parents = ARRAY_SIZE(gcc_parent_data_xo_gpll0_gpll0_early_div),
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_rcg2 blsp1_qup2_spi_apps_clk_src = {
- .cmd_rcgr = 0x1b00c,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div,
- .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "blsp1_qup2_spi_apps_clk_src",
- .parent_data = gcc_parent_data_xo_gpll0_gpll0_early_div,
- .num_parents = ARRAY_SIZE(gcc_parent_data_xo_gpll0_gpll0_early_div),
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_rcg2 blsp1_qup3_i2c_apps_clk_src = {
- .cmd_rcgr = 0x1d020,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div,
- .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "blsp1_qup3_i2c_apps_clk_src",
- .parent_data = gcc_parent_data_xo_gpll0_gpll0_early_div,
- .num_parents = ARRAY_SIZE(gcc_parent_data_xo_gpll0_gpll0_early_div),
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_rcg2 blsp1_qup3_spi_apps_clk_src = {
- .cmd_rcgr = 0x1d00c,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div,
- .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "blsp1_qup3_spi_apps_clk_src",
- .parent_data = gcc_parent_data_xo_gpll0_gpll0_early_div,
- .num_parents = ARRAY_SIZE(gcc_parent_data_xo_gpll0_gpll0_early_div),
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_rcg2 blsp1_qup4_i2c_apps_clk_src = {
- .cmd_rcgr = 0x1f020,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div,
- .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "blsp1_qup4_i2c_apps_clk_src",
- .parent_data = gcc_parent_data_xo_gpll0_gpll0_early_div,
- .num_parents = ARRAY_SIZE(gcc_parent_data_xo_gpll0_gpll0_early_div),
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_rcg2 blsp1_qup4_spi_apps_clk_src = {
- .cmd_rcgr = 0x1f00c,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div,
- .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "blsp1_qup4_spi_apps_clk_src",
- .parent_data = gcc_parent_data_xo_gpll0_gpll0_early_div,
- .num_parents = ARRAY_SIZE(gcc_parent_data_xo_gpll0_gpll0_early_div),
- .ops = &clk_rcg2_ops,
- },
- };
- static const struct freq_tbl ftbl_blsp1_uart1_apps_clk_src[] = {
- F(3686400, P_GPLL0, 1, 96, 15625),
- F(7372800, P_GPLL0, 1, 192, 15625),
- F(14745600, P_GPLL0, 1, 384, 15625),
- F(16000000, P_GPLL0, 5, 2, 15),
- F(19200000, P_XO, 1, 0, 0),
- F(24000000, P_GPLL0, 5, 1, 5),
- F(32000000, P_GPLL0, 1, 4, 75),
- F(40000000, P_GPLL0, 15, 0, 0),
- F(46400000, P_GPLL0, 1, 29, 375),
- F(48000000, P_GPLL0, 12.5, 0, 0),
- F(51200000, P_GPLL0, 1, 32, 375),
- F(56000000, P_GPLL0, 1, 7, 75),
- F(58982400, P_GPLL0, 1, 1536, 15625),
- F(60000000, P_GPLL0, 10, 0, 0),
- F(63157895, P_GPLL0, 9.5, 0, 0),
- { }
- };
- static struct clk_rcg2 blsp1_uart1_apps_clk_src = {
- .cmd_rcgr = 0x1a00c,
- .mnd_width = 16,
- .hid_width = 5,
- .parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div,
- .freq_tbl = ftbl_blsp1_uart1_apps_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "blsp1_uart1_apps_clk_src",
- .parent_data = gcc_parent_data_xo_gpll0_gpll0_early_div,
- .num_parents = ARRAY_SIZE(gcc_parent_data_xo_gpll0_gpll0_early_div),
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_rcg2 blsp1_uart2_apps_clk_src = {
- .cmd_rcgr = 0x1c00c,
- .mnd_width = 16,
- .hid_width = 5,
- .parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div,
- .freq_tbl = ftbl_blsp1_uart1_apps_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "blsp1_uart2_apps_clk_src",
- .parent_data = gcc_parent_data_xo_gpll0_gpll0_early_div,
- .num_parents = ARRAY_SIZE(gcc_parent_data_xo_gpll0_gpll0_early_div),
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_rcg2 blsp2_qup1_i2c_apps_clk_src = {
- .cmd_rcgr = 0x26020,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div,
- .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "blsp2_qup1_i2c_apps_clk_src",
- .parent_data = gcc_parent_data_xo_gpll0_gpll0_early_div,
- .num_parents = ARRAY_SIZE(gcc_parent_data_xo_gpll0_gpll0_early_div),
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_rcg2 blsp2_qup1_spi_apps_clk_src = {
- .cmd_rcgr = 0x2600c,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div,
- .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "blsp2_qup1_spi_apps_clk_src",
- .parent_data = gcc_parent_data_xo_gpll0_gpll0_early_div,
- .num_parents = ARRAY_SIZE(gcc_parent_data_xo_gpll0_gpll0_early_div),
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_rcg2 blsp2_qup2_i2c_apps_clk_src = {
- .cmd_rcgr = 0x28020,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div,
- .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "blsp2_qup2_i2c_apps_clk_src",
- .parent_data = gcc_parent_data_xo_gpll0_gpll0_early_div,
- .num_parents = ARRAY_SIZE(gcc_parent_data_xo_gpll0_gpll0_early_div),
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_rcg2 blsp2_qup2_spi_apps_clk_src = {
- .cmd_rcgr = 0x2800c,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div,
- .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "blsp2_qup2_spi_apps_clk_src",
- .parent_data = gcc_parent_data_xo_gpll0_gpll0_early_div,
- .num_parents = ARRAY_SIZE(gcc_parent_data_xo_gpll0_gpll0_early_div),
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_rcg2 blsp2_qup3_i2c_apps_clk_src = {
- .cmd_rcgr = 0x2a020,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div,
- .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "blsp2_qup3_i2c_apps_clk_src",
- .parent_data = gcc_parent_data_xo_gpll0_gpll0_early_div,
- .num_parents = ARRAY_SIZE(gcc_parent_data_xo_gpll0_gpll0_early_div),
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_rcg2 blsp2_qup3_spi_apps_clk_src = {
- .cmd_rcgr = 0x2a00c,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div,
- .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "blsp2_qup3_spi_apps_clk_src",
- .parent_data = gcc_parent_data_xo_gpll0_gpll0_early_div,
- .num_parents = ARRAY_SIZE(gcc_parent_data_xo_gpll0_gpll0_early_div),
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_rcg2 blsp2_qup4_i2c_apps_clk_src = {
- .cmd_rcgr = 0x2c020,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div,
- .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "blsp2_qup4_i2c_apps_clk_src",
- .parent_data = gcc_parent_data_xo_gpll0_gpll0_early_div,
- .num_parents = ARRAY_SIZE(gcc_parent_data_xo_gpll0_gpll0_early_div),
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_rcg2 blsp2_qup4_spi_apps_clk_src = {
- .cmd_rcgr = 0x2c00c,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div,
- .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "blsp2_qup4_spi_apps_clk_src",
- .parent_data = gcc_parent_data_xo_gpll0_gpll0_early_div,
- .num_parents = ARRAY_SIZE(gcc_parent_data_xo_gpll0_gpll0_early_div),
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_rcg2 blsp2_uart1_apps_clk_src = {
- .cmd_rcgr = 0x2700c,
- .mnd_width = 16,
- .hid_width = 5,
- .parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div,
- .freq_tbl = ftbl_blsp1_uart1_apps_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "blsp2_uart1_apps_clk_src",
- .parent_data = gcc_parent_data_xo_gpll0_gpll0_early_div,
- .num_parents = ARRAY_SIZE(gcc_parent_data_xo_gpll0_gpll0_early_div),
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_rcg2 blsp2_uart2_apps_clk_src = {
- .cmd_rcgr = 0x2900c,
- .mnd_width = 16,
- .hid_width = 5,
- .parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div,
- .freq_tbl = ftbl_blsp1_uart1_apps_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "blsp2_uart2_apps_clk_src",
- .parent_data = gcc_parent_data_xo_gpll0_gpll0_early_div,
- .num_parents = ARRAY_SIZE(gcc_parent_data_xo_gpll0_gpll0_early_div),
- .ops = &clk_rcg2_ops,
- },
- };
- static const struct freq_tbl ftbl_gp1_clk_src[] = {
- F(19200000, P_XO, 1, 0, 0),
- F(100000000, P_GPLL0, 6, 0, 0),
- F(200000000, P_GPLL0, 3, 0, 0),
- { }
- };
- static struct clk_rcg2 gp1_clk_src = {
- .cmd_rcgr = 0x64004,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = gcc_parent_map_xo_gpll0_sleep_clk_gpll0_early_div,
- .freq_tbl = ftbl_gp1_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "gp1_clk_src",
- .parent_data = gcc_parent_data_xo_gpll0_sleep_clk_gpll0_early_div,
- .num_parents = ARRAY_SIZE(gcc_parent_data_xo_gpll0_sleep_clk_gpll0_early_div),
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_rcg2 gp2_clk_src = {
- .cmd_rcgr = 0x65004,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = gcc_parent_map_xo_gpll0_sleep_clk_gpll0_early_div,
- .freq_tbl = ftbl_gp1_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "gp2_clk_src",
- .parent_data = gcc_parent_data_xo_gpll0_sleep_clk_gpll0_early_div,
- .num_parents = ARRAY_SIZE(gcc_parent_data_xo_gpll0_sleep_clk_gpll0_early_div),
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_rcg2 gp3_clk_src = {
- .cmd_rcgr = 0x66004,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = gcc_parent_map_xo_gpll0_sleep_clk_gpll0_early_div,
- .freq_tbl = ftbl_gp1_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "gp3_clk_src",
- .parent_data = gcc_parent_data_xo_gpll0_sleep_clk_gpll0_early_div,
- .num_parents = ARRAY_SIZE(gcc_parent_data_xo_gpll0_sleep_clk_gpll0_early_div),
- .ops = &clk_rcg2_ops,
- },
- };
- static const struct freq_tbl ftbl_hmss_gpll0_clk_src[] = {
- F(300000000, P_GPLL0, 2, 0, 0),
- F(600000000, P_GPLL0, 1, 0, 0),
- { }
- };
- static struct clk_rcg2 hmss_gpll0_clk_src = {
- .cmd_rcgr = 0x4805c,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div,
- .freq_tbl = ftbl_hmss_gpll0_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "hmss_gpll0_clk_src",
- .parent_data = gcc_parent_data_xo_gpll0_gpll0_early_div,
- .num_parents = ARRAY_SIZE(gcc_parent_data_xo_gpll0_gpll0_early_div),
- .ops = &clk_rcg2_ops,
- },
- };
- static const struct freq_tbl ftbl_hmss_gpll4_clk_src[] = {
- F(384000000, P_GPLL4, 4, 0, 0),
- F(768000000, P_GPLL4, 2, 0, 0),
- F(1536000000, P_GPLL4, 1, 0, 0),
- { }
- };
- static struct clk_rcg2 hmss_gpll4_clk_src = {
- .cmd_rcgr = 0x48074,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = gcc_parent_map_xo_gpll4,
- .freq_tbl = ftbl_hmss_gpll4_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "hmss_gpll4_clk_src",
- .parent_data = gcc_parent_data_xo_gpll4,
- .num_parents = ARRAY_SIZE(gcc_parent_data_xo_gpll4),
- .ops = &clk_rcg2_ops,
- },
- };
- static const struct freq_tbl ftbl_hmss_rbcpr_clk_src[] = {
- F(19200000, P_XO, 1, 0, 0),
- { }
- };
- static struct clk_rcg2 hmss_rbcpr_clk_src = {
- .cmd_rcgr = 0x48044,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = gcc_parent_map_xo_gpll0,
- .freq_tbl = ftbl_hmss_rbcpr_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "hmss_rbcpr_clk_src",
- .parent_data = gcc_parent_data_xo_gpll0,
- .num_parents = ARRAY_SIZE(gcc_parent_data_xo_gpll0),
- .ops = &clk_rcg2_ops,
- },
- };
- static const struct freq_tbl ftbl_pdm2_clk_src[] = {
- F(60000000, P_GPLL0, 10, 0, 0),
- { }
- };
- static struct clk_rcg2 pdm2_clk_src = {
- .cmd_rcgr = 0x33010,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div,
- .freq_tbl = ftbl_pdm2_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "pdm2_clk_src",
- .parent_data = gcc_parent_data_xo_gpll0_gpll0_early_div,
- .num_parents = ARRAY_SIZE(gcc_parent_data_xo_gpll0_gpll0_early_div),
- .ops = &clk_rcg2_ops,
- },
- };
- static const struct freq_tbl ftbl_qspi_ser_clk_src[] = {
- F(19200000, P_XO, 1, 0, 0),
- F(80200000, P_GPLL1_EARLY_DIV, 5, 0, 0),
- F(160400000, P_GPLL1, 5, 0, 0),
- F(267333333, P_GPLL1, 3, 0, 0),
- { }
- };
- static struct clk_rcg2 qspi_ser_clk_src = {
- .cmd_rcgr = 0x4d00c,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div_gpll1_gpll4_gpll1_early_div,
- .freq_tbl = ftbl_qspi_ser_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "qspi_ser_clk_src",
- .parent_data = gcc_parent_data_xo_gpll0_gpll0_early_div_gpll1_gpll4_gpll1_early_div,
- .num_parents = ARRAY_SIZE(gcc_parent_data_xo_gpll0_gpll0_early_div_gpll1_gpll4_gpll1_early_div),
- .ops = &clk_rcg2_ops,
- },
- };
- static const struct freq_tbl ftbl_sdcc1_apps_clk_src[] = {
- F(144000, P_XO, 16, 3, 25),
- F(400000, P_XO, 12, 1, 4),
- F(20000000, P_GPLL0_EARLY_DIV, 5, 1, 3),
- F(25000000, P_GPLL0_EARLY_DIV, 6, 1, 2),
- F(50000000, P_GPLL0_EARLY_DIV, 6, 0, 0),
- F(100000000, P_GPLL0, 6, 0, 0),
- F(192000000, P_GPLL4, 8, 0, 0),
- F(384000000, P_GPLL4, 4, 0, 0),
- { }
- };
- static struct clk_rcg2 sdcc1_apps_clk_src = {
- .cmd_rcgr = 0x1602c,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = gcc_parent_map_xo_gpll0_gpll4_gpll0_early_div,
- .freq_tbl = ftbl_sdcc1_apps_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "sdcc1_apps_clk_src",
- .parent_data = gcc_parent_data_xo_gpll0_gpll4_gpll0_early_div,
- .num_parents = ARRAY_SIZE(gcc_parent_data_xo_gpll0_gpll4_gpll0_early_div),
- .ops = &clk_rcg2_floor_ops,
- },
- };
- static const struct freq_tbl ftbl_sdcc1_ice_core_clk_src[] = {
- F(75000000, P_GPLL0_EARLY_DIV, 4, 0, 0),
- F(150000000, P_GPLL0, 4, 0, 0),
- F(200000000, P_GPLL0, 3, 0, 0),
- F(300000000, P_GPLL0, 2, 0, 0),
- { }
- };
- static struct clk_rcg2 sdcc1_ice_core_clk_src = {
- .cmd_rcgr = 0x16010,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div,
- .freq_tbl = ftbl_sdcc1_ice_core_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "sdcc1_ice_core_clk_src",
- .parent_data = gcc_parent_data_xo_gpll0_gpll0_early_div,
- .num_parents = ARRAY_SIZE(gcc_parent_data_xo_gpll0_gpll0_early_div),
- .ops = &clk_rcg2_ops,
- },
- };
- static const struct freq_tbl ftbl_sdcc2_apps_clk_src[] = {
- F(144000, P_XO, 16, 3, 25),
- F(400000, P_XO, 12, 1, 4),
- F(20000000, P_GPLL0_EARLY_DIV, 5, 1, 3),
- F(25000000, P_GPLL0_EARLY_DIV, 6, 1, 2),
- F(50000000, P_GPLL0_EARLY_DIV, 6, 0, 0),
- F(100000000, P_GPLL0, 6, 0, 0),
- F(192000000, P_GPLL4, 8, 0, 0),
- F(200000000, P_GPLL0, 3, 0, 0),
- { }
- };
- static struct clk_rcg2 sdcc2_apps_clk_src = {
- .cmd_rcgr = 0x14010,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div_gpll4,
- .freq_tbl = ftbl_sdcc2_apps_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "sdcc2_apps_clk_src",
- .parent_data = gcc_parent_data_xo_gpll0_gpll0_early_div_gpll4,
- .num_parents = ARRAY_SIZE(gcc_parent_data_xo_gpll0_gpll0_early_div_gpll4),
- .ops = &clk_rcg2_floor_ops,
- },
- };
- static const struct freq_tbl ftbl_ufs_axi_clk_src[] = {
- F(50000000, P_GPLL0_EARLY_DIV, 6, 0, 0),
- F(100000000, P_GPLL0, 6, 0, 0),
- F(150000000, P_GPLL0, 4, 0, 0),
- F(200000000, P_GPLL0, 3, 0, 0),
- F(240000000, P_GPLL0, 2.5, 0, 0),
- { }
- };
- static struct clk_rcg2 ufs_axi_clk_src = {
- .cmd_rcgr = 0x75018,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div,
- .freq_tbl = ftbl_ufs_axi_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "ufs_axi_clk_src",
- .parent_data = gcc_parent_data_xo_gpll0_gpll0_early_div,
- .num_parents = ARRAY_SIZE(gcc_parent_data_xo_gpll0_gpll0_early_div),
- .ops = &clk_rcg2_ops,
- },
- };
- static const struct freq_tbl ftbl_ufs_ice_core_clk_src[] = {
- F(75000000, P_GPLL0_EARLY_DIV, 4, 0, 0),
- F(150000000, P_GPLL0, 4, 0, 0),
- F(300000000, P_GPLL0, 2, 0, 0),
- { }
- };
- static struct clk_rcg2 ufs_ice_core_clk_src = {
- .cmd_rcgr = 0x76010,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div,
- .freq_tbl = ftbl_ufs_ice_core_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "ufs_ice_core_clk_src",
- .parent_data = gcc_parent_data_xo_gpll0_gpll0_early_div,
- .num_parents = ARRAY_SIZE(gcc_parent_data_xo_gpll0_gpll0_early_div),
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_rcg2 ufs_phy_aux_clk_src = {
- .cmd_rcgr = 0x76044,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = gcc_parent_map_xo_sleep_clk,
- .freq_tbl = ftbl_hmss_rbcpr_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "ufs_phy_aux_clk_src",
- .parent_data = gcc_parent_data_xo_sleep_clk,
- .num_parents = ARRAY_SIZE(gcc_parent_data_xo_sleep_clk),
- .ops = &clk_rcg2_ops,
- },
- };
- static const struct freq_tbl ftbl_ufs_unipro_core_clk_src[] = {
- F(37500000, P_GPLL0_EARLY_DIV, 8, 0, 0),
- F(75000000, P_GPLL0, 8, 0, 0),
- F(150000000, P_GPLL0, 4, 0, 0),
- { }
- };
- static struct clk_rcg2 ufs_unipro_core_clk_src = {
- .cmd_rcgr = 0x76028,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div,
- .freq_tbl = ftbl_ufs_unipro_core_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "ufs_unipro_core_clk_src",
- .parent_data = gcc_parent_data_xo_gpll0_gpll0_early_div,
- .num_parents = ARRAY_SIZE(gcc_parent_data_xo_gpll0_gpll0_early_div),
- .ops = &clk_rcg2_ops,
- },
- };
- static const struct freq_tbl ftbl_usb20_master_clk_src[] = {
- F(19200000, P_XO, 1, 0, 0),
- F(60000000, P_GPLL0, 10, 0, 0),
- F(120000000, P_GPLL0, 5, 0, 0),
- { }
- };
- static struct clk_rcg2 usb20_master_clk_src = {
- .cmd_rcgr = 0x2f010,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div,
- .freq_tbl = ftbl_usb20_master_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "usb20_master_clk_src",
- .parent_data = gcc_parent_data_xo_gpll0_gpll0_early_div,
- .num_parents = ARRAY_SIZE(gcc_parent_data_xo_gpll0_gpll0_early_div),
- .ops = &clk_rcg2_ops,
- },
- };
- static const struct freq_tbl ftbl_usb20_mock_utmi_clk_src[] = {
- F(19200000, P_XO, 1, 0, 0),
- F(60000000, P_GPLL0, 10, 0, 0),
- { }
- };
- static struct clk_rcg2 usb20_mock_utmi_clk_src = {
- .cmd_rcgr = 0x2f024,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div,
- .freq_tbl = ftbl_usb20_mock_utmi_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "usb20_mock_utmi_clk_src",
- .parent_data = gcc_parent_data_xo_gpll0_gpll0_early_div,
- .num_parents = ARRAY_SIZE(gcc_parent_data_xo_gpll0_gpll0_early_div),
- .ops = &clk_rcg2_ops,
- },
- };
- static const struct freq_tbl ftbl_usb30_master_clk_src[] = {
- F(19200000, P_XO, 1, 0, 0),
- F(66666667, P_GPLL0_EARLY_DIV, 4.5, 0, 0),
- F(120000000, P_GPLL0, 5, 0, 0),
- F(133333333, P_GPLL0, 4.5, 0, 0),
- F(150000000, P_GPLL0, 4, 0, 0),
- F(200000000, P_GPLL0, 3, 0, 0),
- F(240000000, P_GPLL0, 2.5, 0, 0),
- { }
- };
- static struct clk_rcg2 usb30_master_clk_src = {
- .cmd_rcgr = 0xf014,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div,
- .freq_tbl = ftbl_usb30_master_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "usb30_master_clk_src",
- .parent_data = gcc_parent_data_xo_gpll0_gpll0_early_div,
- .num_parents = ARRAY_SIZE(gcc_parent_data_xo_gpll0_gpll0_early_div),
- .ops = &clk_rcg2_ops,
- },
- };
- static const struct freq_tbl ftbl_usb30_mock_utmi_clk_src[] = {
- F(19200000, P_XO, 1, 0, 0),
- F(40000000, P_GPLL0_EARLY_DIV, 7.5, 0, 0),
- F(60000000, P_GPLL0, 10, 0, 0),
- { }
- };
- static struct clk_rcg2 usb30_mock_utmi_clk_src = {
- .cmd_rcgr = 0xf028,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div,
- .freq_tbl = ftbl_usb30_mock_utmi_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "usb30_mock_utmi_clk_src",
- .parent_data = gcc_parent_data_xo_gpll0_gpll0_early_div,
- .num_parents = ARRAY_SIZE(gcc_parent_data_xo_gpll0_gpll0_early_div),
- .ops = &clk_rcg2_ops,
- },
- };
- static const struct freq_tbl ftbl_usb3_phy_aux_clk_src[] = {
- F(1200000, P_XO, 16, 0, 0),
- F(19200000, P_XO, 1, 0, 0),
- { }
- };
- static struct clk_rcg2 usb3_phy_aux_clk_src = {
- .cmd_rcgr = 0x5000c,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = gcc_parent_map_xo_sleep_clk,
- .freq_tbl = ftbl_usb3_phy_aux_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "usb3_phy_aux_clk_src",
- .parent_data = gcc_parent_data_xo_sleep_clk,
- .num_parents = ARRAY_SIZE(gcc_parent_data_xo_sleep_clk),
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_branch gcc_aggre2_ufs_axi_clk = {
- .halt_reg = 0x75034,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x75034,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_aggre2_ufs_axi_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &ufs_axi_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_aggre2_usb3_axi_clk = {
- .halt_reg = 0xf03c,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0xf03c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_aggre2_usb3_axi_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &usb30_master_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_bimc_gfx_clk = {
- .halt_reg = 0x7106c,
- .halt_check = BRANCH_VOTED,
- .clkr = {
- .enable_reg = 0x7106c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_bimc_gfx_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_bimc_hmss_axi_clk = {
- .halt_reg = 0x48004,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x52004,
- .enable_mask = BIT(22),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_bimc_hmss_axi_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_bimc_mss_q6_axi_clk = {
- .halt_reg = 0x4401c,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x4401c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_bimc_mss_q6_axi_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_blsp1_ahb_clk = {
- .halt_reg = 0x17004,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x52004,
- .enable_mask = BIT(17),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_blsp1_ahb_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_blsp1_qup1_i2c_apps_clk = {
- .halt_reg = 0x19008,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x19008,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_blsp1_qup1_i2c_apps_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &blsp1_qup1_i2c_apps_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_blsp1_qup1_spi_apps_clk = {
- .halt_reg = 0x19004,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x19004,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_blsp1_qup1_spi_apps_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &blsp1_qup1_spi_apps_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_blsp1_qup2_i2c_apps_clk = {
- .halt_reg = 0x1b008,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x1b008,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_blsp1_qup2_i2c_apps_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &blsp1_qup2_i2c_apps_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_blsp1_qup2_spi_apps_clk = {
- .halt_reg = 0x1b004,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x1b004,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_blsp1_qup2_spi_apps_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &blsp1_qup2_spi_apps_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_blsp1_qup3_i2c_apps_clk = {
- .halt_reg = 0x1d008,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x1d008,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_blsp1_qup3_i2c_apps_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &blsp1_qup3_i2c_apps_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_blsp1_qup3_spi_apps_clk = {
- .halt_reg = 0x1d004,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x1d004,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_blsp1_qup3_spi_apps_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &blsp1_qup3_spi_apps_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_blsp1_qup4_i2c_apps_clk = {
- .halt_reg = 0x1f008,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x1f008,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_blsp1_qup4_i2c_apps_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &blsp1_qup4_i2c_apps_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_blsp1_qup4_spi_apps_clk = {
- .halt_reg = 0x1f004,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x1f004,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_blsp1_qup4_spi_apps_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &blsp1_qup4_spi_apps_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_blsp1_uart1_apps_clk = {
- .halt_reg = 0x1a004,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x1a004,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_blsp1_uart1_apps_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &blsp1_uart1_apps_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_blsp1_uart2_apps_clk = {
- .halt_reg = 0x1c004,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x1c004,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_blsp1_uart2_apps_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &blsp1_uart2_apps_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_blsp2_ahb_clk = {
- .halt_reg = 0x25004,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x52004,
- .enable_mask = BIT(15),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_blsp2_ahb_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_blsp2_qup1_i2c_apps_clk = {
- .halt_reg = 0x26008,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x26008,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_blsp2_qup1_i2c_apps_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &blsp2_qup1_i2c_apps_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_blsp2_qup1_spi_apps_clk = {
- .halt_reg = 0x26004,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x26004,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_blsp2_qup1_spi_apps_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &blsp2_qup1_spi_apps_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_blsp2_qup2_i2c_apps_clk = {
- .halt_reg = 0x28008,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x28008,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_blsp2_qup2_i2c_apps_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &blsp2_qup2_i2c_apps_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_blsp2_qup2_spi_apps_clk = {
- .halt_reg = 0x28004,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x28004,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_blsp2_qup2_spi_apps_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &blsp2_qup2_spi_apps_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_blsp2_qup3_i2c_apps_clk = {
- .halt_reg = 0x2a008,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x2a008,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_blsp2_qup3_i2c_apps_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &blsp2_qup3_i2c_apps_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_blsp2_qup3_spi_apps_clk = {
- .halt_reg = 0x2a004,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x2a004,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_blsp2_qup3_spi_apps_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &blsp2_qup3_spi_apps_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_blsp2_qup4_i2c_apps_clk = {
- .halt_reg = 0x2c008,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x2c008,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_blsp2_qup4_i2c_apps_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &blsp2_qup4_i2c_apps_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_blsp2_qup4_spi_apps_clk = {
- .halt_reg = 0x2c004,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x2c004,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_blsp2_qup4_spi_apps_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &blsp2_qup4_spi_apps_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_blsp2_uart1_apps_clk = {
- .halt_reg = 0x27004,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x27004,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_blsp2_uart1_apps_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &blsp2_uart1_apps_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_blsp2_uart2_apps_clk = {
- .halt_reg = 0x29004,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x29004,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_blsp2_uart2_apps_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &blsp2_uart2_apps_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_boot_rom_ahb_clk = {
- .halt_reg = 0x38004,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x52004,
- .enable_mask = BIT(10),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_boot_rom_ahb_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_cfg_noc_usb2_axi_clk = {
- .halt_reg = 0x5058,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x5058,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_cfg_noc_usb2_axi_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &usb20_master_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_cfg_noc_usb3_axi_clk = {
- .halt_reg = 0x5018,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x5018,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_cfg_noc_usb3_axi_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &usb30_master_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_dcc_ahb_clk = {
- .halt_reg = 0x84004,
- .clkr = {
- .enable_reg = 0x84004,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_dcc_ahb_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_gp1_clk = {
- .halt_reg = 0x64000,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x64000,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_gp1_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &gp1_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_gp2_clk = {
- .halt_reg = 0x65000,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x65000,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_gp2_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &gp2_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_gp3_clk = {
- .halt_reg = 0x66000,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x66000,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_gp3_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &gp3_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_gpu_bimc_gfx_clk = {
- .halt_reg = 0x71010,
- .halt_check = BRANCH_VOTED,
- .clkr = {
- .enable_reg = 0x71010,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_gpu_bimc_gfx_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_gpu_cfg_ahb_clk = {
- .halt_reg = 0x71004,
- .halt_check = BRANCH_VOTED,
- .clkr = {
- .enable_reg = 0x71004,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_gpu_cfg_ahb_clk",
- .ops = &clk_branch2_ops,
- .flags = CLK_IS_CRITICAL,
- },
- },
- };
- static struct clk_branch gcc_gpu_gpll0_clk = {
- .halt_reg = 0x5200c,
- .halt_check = BRANCH_HALT_DELAY,
- .clkr = {
- .enable_reg = 0x5200c,
- .enable_mask = BIT(4),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_gpu_gpll0_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &gpll0.clkr.hw,
- },
- .num_parents = 1,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_gpu_gpll0_div_clk = {
- .halt_reg = 0x5200c,
- .halt_check = BRANCH_HALT_DELAY,
- .clkr = {
- .enable_reg = 0x5200c,
- .enable_mask = BIT(3),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_gpu_gpll0_div_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &gpll0_early_div.hw,
- },
- .num_parents = 1,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_hmss_dvm_bus_clk = {
- .halt_reg = 0x4808c,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x4808c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_hmss_dvm_bus_clk",
- .ops = &clk_branch2_ops,
- .flags = CLK_IGNORE_UNUSED,
- },
- },
- };
- static struct clk_branch gcc_hmss_rbcpr_clk = {
- .halt_reg = 0x48008,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x48008,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_hmss_rbcpr_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &hmss_rbcpr_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_mmss_gpll0_clk = {
- .halt_reg = 0x5200c,
- .halt_check = BRANCH_HALT_DELAY,
- .clkr = {
- .enable_reg = 0x5200c,
- .enable_mask = BIT(1),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_mmss_gpll0_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &gpll0.clkr.hw,
- },
- .num_parents = 1,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_mmss_gpll0_div_clk = {
- .halt_reg = 0x5200c,
- .halt_check = BRANCH_HALT_DELAY,
- .clkr = {
- .enable_reg = 0x5200c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_mmss_gpll0_div_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &gpll0_early_div.hw,
- },
- .num_parents = 1,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_mmss_noc_cfg_ahb_clk = {
- .halt_reg = 0x9004,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x9004,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_mmss_noc_cfg_ahb_clk",
- .ops = &clk_branch2_ops,
- /*
- * Any access to mmss depends on this clock.
- * Gating this clock has been shown to crash the system
- * when mmssnoc_axi_rpm_clk is inited in rpmcc.
- */
- .flags = CLK_IS_CRITICAL,
- },
- },
- };
- static struct clk_branch gcc_mmss_sys_noc_axi_clk = {
- .halt_reg = 0x9000,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x9000,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_mmss_sys_noc_axi_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_mss_cfg_ahb_clk = {
- .halt_reg = 0x8a000,
- .clkr = {
- .enable_reg = 0x8a000,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_mss_cfg_ahb_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_mss_mnoc_bimc_axi_clk = {
- .halt_reg = 0x8a004,
- .halt_check = BRANCH_HALT,
- .hwcg_reg = 0x8a004,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x8a004,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_mss_mnoc_bimc_axi_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_mss_q6_bimc_axi_clk = {
- .halt_reg = 0x8a040,
- .clkr = {
- .enable_reg = 0x8a040,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_mss_q6_bimc_axi_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_mss_snoc_axi_clk = {
- .halt_reg = 0x8a03c,
- .clkr = {
- .enable_reg = 0x8a03c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_mss_snoc_axi_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_pdm2_clk = {
- .halt_reg = 0x3300c,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x3300c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_pdm2_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &pdm2_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_pdm_ahb_clk = {
- .halt_reg = 0x33004,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x33004,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_pdm_ahb_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_prng_ahb_clk = {
- .halt_reg = 0x34004,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x52004,
- .enable_mask = BIT(13),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_prng_ahb_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_qspi_ahb_clk = {
- .halt_reg = 0x4d004,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x4d004,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_qspi_ahb_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_qspi_ser_clk = {
- .halt_reg = 0x4d008,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x4d008,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_qspi_ser_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &qspi_ser_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_rx0_usb2_clkref_clk = {
- .halt_reg = 0x88018,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x88018,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_rx0_usb2_clkref_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_rx1_usb2_clkref_clk = {
- .halt_reg = 0x88014,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x88014,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_rx1_usb2_clkref_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_sdcc1_ahb_clk = {
- .halt_reg = 0x16008,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x16008,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_sdcc1_ahb_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_sdcc1_apps_clk = {
- .halt_reg = 0x16004,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x16004,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_sdcc1_apps_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &sdcc1_apps_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_sdcc1_ice_core_clk = {
- .halt_reg = 0x1600c,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x1600c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_sdcc1_ice_core_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &sdcc1_ice_core_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_sdcc2_ahb_clk = {
- .halt_reg = 0x14008,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x14008,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_sdcc2_ahb_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_sdcc2_apps_clk = {
- .halt_reg = 0x14004,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x14004,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_sdcc2_apps_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &sdcc2_apps_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_ufs_ahb_clk = {
- .halt_reg = 0x7500c,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x7500c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_ufs_ahb_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_ufs_axi_clk = {
- .halt_reg = 0x75008,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x75008,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_ufs_axi_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &ufs_axi_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_ufs_clkref_clk = {
- .halt_reg = 0x88008,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x88008,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_ufs_clkref_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_ufs_ice_core_clk = {
- .halt_reg = 0x7600c,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x7600c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_ufs_ice_core_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &ufs_ice_core_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_ufs_phy_aux_clk = {
- .halt_reg = 0x76040,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x76040,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_ufs_phy_aux_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &ufs_phy_aux_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_ufs_rx_symbol_0_clk = {
- .halt_reg = 0x75014,
- .halt_check = BRANCH_HALT_SKIP,
- .clkr = {
- .enable_reg = 0x75014,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_ufs_rx_symbol_0_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_ufs_rx_symbol_1_clk = {
- .halt_reg = 0x7605c,
- .halt_check = BRANCH_HALT_SKIP,
- .clkr = {
- .enable_reg = 0x7605c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_ufs_rx_symbol_1_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_ufs_tx_symbol_0_clk = {
- .halt_reg = 0x75010,
- .halt_check = BRANCH_HALT_SKIP,
- .clkr = {
- .enable_reg = 0x75010,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_ufs_tx_symbol_0_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_ufs_unipro_core_clk = {
- .halt_reg = 0x76008,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x76008,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_ufs_unipro_core_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &ufs_unipro_core_clk_src.clkr.hw,
- },
- .flags = CLK_SET_RATE_PARENT,
- .num_parents = 1,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_usb20_master_clk = {
- .halt_reg = 0x2f004,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x2f004,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_usb20_master_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &usb20_master_clk_src.clkr.hw,
- },
- .flags = CLK_SET_RATE_PARENT,
- .num_parents = 1,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_usb20_mock_utmi_clk = {
- .halt_reg = 0x2f00c,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x2f00c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_usb20_mock_utmi_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &usb20_mock_utmi_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_usb20_sleep_clk = {
- .halt_reg = 0x2f008,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x2f008,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_usb20_sleep_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_usb30_master_clk = {
- .halt_reg = 0xf008,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0xf008,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_usb30_master_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &usb30_master_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_usb30_mock_utmi_clk = {
- .halt_reg = 0xf010,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0xf010,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_usb30_mock_utmi_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &usb30_mock_utmi_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_usb30_sleep_clk = {
- .halt_reg = 0xf00c,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0xf00c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_usb30_sleep_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_usb3_clkref_clk = {
- .halt_reg = 0x8800c,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x8800c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_usb3_clkref_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_usb3_phy_aux_clk = {
- .halt_reg = 0x50000,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x50000,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_usb3_phy_aux_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &usb3_phy_aux_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_usb3_phy_pipe_clk = {
- .halt_reg = 0x50004,
- .halt_check = BRANCH_HALT_DELAY,
- .clkr = {
- .enable_reg = 0x50004,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_usb3_phy_pipe_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_usb_phy_cfg_ahb2phy_clk = {
- .halt_reg = 0x6a004,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x6a004,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_usb_phy_cfg_ahb2phy_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct gdsc ufs_gdsc = {
- .gdscr = 0x75004,
- .gds_hw_ctrl = 0x0,
- .pd = {
- .name = "ufs_gdsc",
- },
- .pwrsts = PWRSTS_OFF_ON,
- .flags = VOTABLE,
- };
- static struct gdsc usb_30_gdsc = {
- .gdscr = 0xf004,
- .gds_hw_ctrl = 0x0,
- .pd = {
- .name = "usb_30_gdsc",
- },
- .pwrsts = PWRSTS_OFF_ON,
- .flags = VOTABLE,
- };
- static struct gdsc pcie_0_gdsc = {
- .gdscr = 0x6b004,
- .gds_hw_ctrl = 0x0,
- .pd = {
- .name = "pcie_0_gdsc",
- },
- .pwrsts = PWRSTS_OFF_ON,
- .flags = VOTABLE,
- };
- static struct clk_hw *gcc_sdm660_hws[] = {
- &xo.hw,
- &gpll0_early_div.hw,
- &gpll1_early_div.hw,
- };
- static struct clk_regmap *gcc_sdm660_clocks[] = {
- [BLSP1_QUP1_I2C_APPS_CLK_SRC] = &blsp1_qup1_i2c_apps_clk_src.clkr,
- [BLSP1_QUP1_SPI_APPS_CLK_SRC] = &blsp1_qup1_spi_apps_clk_src.clkr,
- [BLSP1_QUP2_I2C_APPS_CLK_SRC] = &blsp1_qup2_i2c_apps_clk_src.clkr,
- [BLSP1_QUP2_SPI_APPS_CLK_SRC] = &blsp1_qup2_spi_apps_clk_src.clkr,
- [BLSP1_QUP3_I2C_APPS_CLK_SRC] = &blsp1_qup3_i2c_apps_clk_src.clkr,
- [BLSP1_QUP3_SPI_APPS_CLK_SRC] = &blsp1_qup3_spi_apps_clk_src.clkr,
- [BLSP1_QUP4_I2C_APPS_CLK_SRC] = &blsp1_qup4_i2c_apps_clk_src.clkr,
- [BLSP1_QUP4_SPI_APPS_CLK_SRC] = &blsp1_qup4_spi_apps_clk_src.clkr,
- [BLSP1_UART1_APPS_CLK_SRC] = &blsp1_uart1_apps_clk_src.clkr,
- [BLSP1_UART2_APPS_CLK_SRC] = &blsp1_uart2_apps_clk_src.clkr,
- [BLSP2_QUP1_I2C_APPS_CLK_SRC] = &blsp2_qup1_i2c_apps_clk_src.clkr,
- [BLSP2_QUP1_SPI_APPS_CLK_SRC] = &blsp2_qup1_spi_apps_clk_src.clkr,
- [BLSP2_QUP2_I2C_APPS_CLK_SRC] = &blsp2_qup2_i2c_apps_clk_src.clkr,
- [BLSP2_QUP2_SPI_APPS_CLK_SRC] = &blsp2_qup2_spi_apps_clk_src.clkr,
- [BLSP2_QUP3_I2C_APPS_CLK_SRC] = &blsp2_qup3_i2c_apps_clk_src.clkr,
- [BLSP2_QUP3_SPI_APPS_CLK_SRC] = &blsp2_qup3_spi_apps_clk_src.clkr,
- [BLSP2_QUP4_I2C_APPS_CLK_SRC] = &blsp2_qup4_i2c_apps_clk_src.clkr,
- [BLSP2_QUP4_SPI_APPS_CLK_SRC] = &blsp2_qup4_spi_apps_clk_src.clkr,
- [BLSP2_UART1_APPS_CLK_SRC] = &blsp2_uart1_apps_clk_src.clkr,
- [BLSP2_UART2_APPS_CLK_SRC] = &blsp2_uart2_apps_clk_src.clkr,
- [GCC_AGGRE2_UFS_AXI_CLK] = &gcc_aggre2_ufs_axi_clk.clkr,
- [GCC_AGGRE2_USB3_AXI_CLK] = &gcc_aggre2_usb3_axi_clk.clkr,
- [GCC_BIMC_GFX_CLK] = &gcc_bimc_gfx_clk.clkr,
- [GCC_BIMC_HMSS_AXI_CLK] = &gcc_bimc_hmss_axi_clk.clkr,
- [GCC_BIMC_MSS_Q6_AXI_CLK] = &gcc_bimc_mss_q6_axi_clk.clkr,
- [GCC_BLSP1_AHB_CLK] = &gcc_blsp1_ahb_clk.clkr,
- [GCC_BLSP1_QUP1_I2C_APPS_CLK] = &gcc_blsp1_qup1_i2c_apps_clk.clkr,
- [GCC_BLSP1_QUP1_SPI_APPS_CLK] = &gcc_blsp1_qup1_spi_apps_clk.clkr,
- [GCC_BLSP1_QUP2_I2C_APPS_CLK] = &gcc_blsp1_qup2_i2c_apps_clk.clkr,
- [GCC_BLSP1_QUP2_SPI_APPS_CLK] = &gcc_blsp1_qup2_spi_apps_clk.clkr,
- [GCC_BLSP1_QUP3_I2C_APPS_CLK] = &gcc_blsp1_qup3_i2c_apps_clk.clkr,
- [GCC_BLSP1_QUP3_SPI_APPS_CLK] = &gcc_blsp1_qup3_spi_apps_clk.clkr,
- [GCC_BLSP1_QUP4_I2C_APPS_CLK] = &gcc_blsp1_qup4_i2c_apps_clk.clkr,
- [GCC_BLSP1_QUP4_SPI_APPS_CLK] = &gcc_blsp1_qup4_spi_apps_clk.clkr,
- [GCC_BLSP1_UART1_APPS_CLK] = &gcc_blsp1_uart1_apps_clk.clkr,
- [GCC_BLSP1_UART2_APPS_CLK] = &gcc_blsp1_uart2_apps_clk.clkr,
- [GCC_BLSP2_AHB_CLK] = &gcc_blsp2_ahb_clk.clkr,
- [GCC_BLSP2_QUP1_I2C_APPS_CLK] = &gcc_blsp2_qup1_i2c_apps_clk.clkr,
- [GCC_BLSP2_QUP1_SPI_APPS_CLK] = &gcc_blsp2_qup1_spi_apps_clk.clkr,
- [GCC_BLSP2_QUP2_I2C_APPS_CLK] = &gcc_blsp2_qup2_i2c_apps_clk.clkr,
- [GCC_BLSP2_QUP2_SPI_APPS_CLK] = &gcc_blsp2_qup2_spi_apps_clk.clkr,
- [GCC_BLSP2_QUP3_I2C_APPS_CLK] = &gcc_blsp2_qup3_i2c_apps_clk.clkr,
- [GCC_BLSP2_QUP3_SPI_APPS_CLK] = &gcc_blsp2_qup3_spi_apps_clk.clkr,
- [GCC_BLSP2_QUP4_I2C_APPS_CLK] = &gcc_blsp2_qup4_i2c_apps_clk.clkr,
- [GCC_BLSP2_QUP4_SPI_APPS_CLK] = &gcc_blsp2_qup4_spi_apps_clk.clkr,
- [GCC_BLSP2_UART1_APPS_CLK] = &gcc_blsp2_uart1_apps_clk.clkr,
- [GCC_BLSP2_UART2_APPS_CLK] = &gcc_blsp2_uart2_apps_clk.clkr,
- [GCC_BOOT_ROM_AHB_CLK] = &gcc_boot_rom_ahb_clk.clkr,
- [GCC_CFG_NOC_USB2_AXI_CLK] = &gcc_cfg_noc_usb2_axi_clk.clkr,
- [GCC_CFG_NOC_USB3_AXI_CLK] = &gcc_cfg_noc_usb3_axi_clk.clkr,
- [GCC_DCC_AHB_CLK] = &gcc_dcc_ahb_clk.clkr,
- [GCC_GP1_CLK] = &gcc_gp1_clk.clkr,
- [GCC_GP2_CLK] = &gcc_gp2_clk.clkr,
- [GCC_GP3_CLK] = &gcc_gp3_clk.clkr,
- [GCC_GPU_BIMC_GFX_CLK] = &gcc_gpu_bimc_gfx_clk.clkr,
- [GCC_GPU_CFG_AHB_CLK] = &gcc_gpu_cfg_ahb_clk.clkr,
- [GCC_GPU_GPLL0_CLK] = &gcc_gpu_gpll0_clk.clkr,
- [GCC_GPU_GPLL0_DIV_CLK] = &gcc_gpu_gpll0_div_clk.clkr,
- [GCC_HMSS_DVM_BUS_CLK] = &gcc_hmss_dvm_bus_clk.clkr,
- [GCC_HMSS_RBCPR_CLK] = &gcc_hmss_rbcpr_clk.clkr,
- [GCC_MMSS_GPLL0_CLK] = &gcc_mmss_gpll0_clk.clkr,
- [GCC_MMSS_GPLL0_DIV_CLK] = &gcc_mmss_gpll0_div_clk.clkr,
- [GCC_MMSS_NOC_CFG_AHB_CLK] = &gcc_mmss_noc_cfg_ahb_clk.clkr,
- [GCC_MMSS_SYS_NOC_AXI_CLK] = &gcc_mmss_sys_noc_axi_clk.clkr,
- [GCC_MSS_CFG_AHB_CLK] = &gcc_mss_cfg_ahb_clk.clkr,
- [GCC_MSS_MNOC_BIMC_AXI_CLK] = &gcc_mss_mnoc_bimc_axi_clk.clkr,
- [GCC_MSS_Q6_BIMC_AXI_CLK] = &gcc_mss_q6_bimc_axi_clk.clkr,
- [GCC_MSS_SNOC_AXI_CLK] = &gcc_mss_snoc_axi_clk.clkr,
- [GCC_PDM2_CLK] = &gcc_pdm2_clk.clkr,
- [GCC_PDM_AHB_CLK] = &gcc_pdm_ahb_clk.clkr,
- [GCC_PRNG_AHB_CLK] = &gcc_prng_ahb_clk.clkr,
- [GCC_QSPI_AHB_CLK] = &gcc_qspi_ahb_clk.clkr,
- [GCC_QSPI_SER_CLK] = &gcc_qspi_ser_clk.clkr,
- [GCC_RX0_USB2_CLKREF_CLK] = &gcc_rx0_usb2_clkref_clk.clkr,
- [GCC_RX1_USB2_CLKREF_CLK] = &gcc_rx1_usb2_clkref_clk.clkr,
- [GCC_SDCC1_AHB_CLK] = &gcc_sdcc1_ahb_clk.clkr,
- [GCC_SDCC1_APPS_CLK] = &gcc_sdcc1_apps_clk.clkr,
- [GCC_SDCC1_ICE_CORE_CLK] = &gcc_sdcc1_ice_core_clk.clkr,
- [GCC_SDCC2_AHB_CLK] = &gcc_sdcc2_ahb_clk.clkr,
- [GCC_SDCC2_APPS_CLK] = &gcc_sdcc2_apps_clk.clkr,
- [GCC_UFS_AHB_CLK] = &gcc_ufs_ahb_clk.clkr,
- [GCC_UFS_AXI_CLK] = &gcc_ufs_axi_clk.clkr,
- [GCC_UFS_CLKREF_CLK] = &gcc_ufs_clkref_clk.clkr,
- [GCC_UFS_ICE_CORE_CLK] = &gcc_ufs_ice_core_clk.clkr,
- [GCC_UFS_PHY_AUX_CLK] = &gcc_ufs_phy_aux_clk.clkr,
- [GCC_UFS_RX_SYMBOL_0_CLK] = &gcc_ufs_rx_symbol_0_clk.clkr,
- [GCC_UFS_RX_SYMBOL_1_CLK] = &gcc_ufs_rx_symbol_1_clk.clkr,
- [GCC_UFS_TX_SYMBOL_0_CLK] = &gcc_ufs_tx_symbol_0_clk.clkr,
- [GCC_UFS_UNIPRO_CORE_CLK] = &gcc_ufs_unipro_core_clk.clkr,
- [GCC_USB20_MASTER_CLK] = &gcc_usb20_master_clk.clkr,
- [GCC_USB20_MOCK_UTMI_CLK] = &gcc_usb20_mock_utmi_clk.clkr,
- [GCC_USB20_SLEEP_CLK] = &gcc_usb20_sleep_clk.clkr,
- [GCC_USB30_MASTER_CLK] = &gcc_usb30_master_clk.clkr,
- [GCC_USB30_MOCK_UTMI_CLK] = &gcc_usb30_mock_utmi_clk.clkr,
- [GCC_USB30_SLEEP_CLK] = &gcc_usb30_sleep_clk.clkr,
- [GCC_USB3_CLKREF_CLK] = &gcc_usb3_clkref_clk.clkr,
- [GCC_USB3_PHY_AUX_CLK] = &gcc_usb3_phy_aux_clk.clkr,
- [GCC_USB3_PHY_PIPE_CLK] = &gcc_usb3_phy_pipe_clk.clkr,
- [GCC_USB_PHY_CFG_AHB2PHY_CLK] = &gcc_usb_phy_cfg_ahb2phy_clk.clkr,
- [GP1_CLK_SRC] = &gp1_clk_src.clkr,
- [GP2_CLK_SRC] = &gp2_clk_src.clkr,
- [GP3_CLK_SRC] = &gp3_clk_src.clkr,
- [GPLL0] = &gpll0.clkr,
- [GPLL0_EARLY] = &gpll0_early.clkr,
- [GPLL1] = &gpll1.clkr,
- [GPLL1_EARLY] = &gpll1_early.clkr,
- [GPLL4] = &gpll4.clkr,
- [GPLL4_EARLY] = &gpll4_early.clkr,
- [HMSS_GPLL0_CLK_SRC] = &hmss_gpll0_clk_src.clkr,
- [HMSS_GPLL4_CLK_SRC] = &hmss_gpll4_clk_src.clkr,
- [HMSS_RBCPR_CLK_SRC] = &hmss_rbcpr_clk_src.clkr,
- [PDM2_CLK_SRC] = &pdm2_clk_src.clkr,
- [QSPI_SER_CLK_SRC] = &qspi_ser_clk_src.clkr,
- [SDCC1_APPS_CLK_SRC] = &sdcc1_apps_clk_src.clkr,
- [SDCC1_ICE_CORE_CLK_SRC] = &sdcc1_ice_core_clk_src.clkr,
- [SDCC2_APPS_CLK_SRC] = &sdcc2_apps_clk_src.clkr,
- [UFS_AXI_CLK_SRC] = &ufs_axi_clk_src.clkr,
- [UFS_ICE_CORE_CLK_SRC] = &ufs_ice_core_clk_src.clkr,
- [UFS_PHY_AUX_CLK_SRC] = &ufs_phy_aux_clk_src.clkr,
- [UFS_UNIPRO_CORE_CLK_SRC] = &ufs_unipro_core_clk_src.clkr,
- [USB20_MASTER_CLK_SRC] = &usb20_master_clk_src.clkr,
- [USB20_MOCK_UTMI_CLK_SRC] = &usb20_mock_utmi_clk_src.clkr,
- [USB30_MASTER_CLK_SRC] = &usb30_master_clk_src.clkr,
- [USB30_MOCK_UTMI_CLK_SRC] = &usb30_mock_utmi_clk_src.clkr,
- [USB3_PHY_AUX_CLK_SRC] = &usb3_phy_aux_clk_src.clkr,
- };
- static struct gdsc *gcc_sdm660_gdscs[] = {
- [UFS_GDSC] = &ufs_gdsc,
- [USB_30_GDSC] = &usb_30_gdsc,
- [PCIE_0_GDSC] = &pcie_0_gdsc,
- };
- static const struct qcom_reset_map gcc_sdm660_resets[] = {
- [GCC_QUSB2PHY_PRIM_BCR] = { 0x12000 },
- [GCC_QUSB2PHY_SEC_BCR] = { 0x12004 },
- [GCC_UFS_BCR] = { 0x75000 },
- [GCC_USB3_DP_PHY_BCR] = { 0x50028 },
- [GCC_USB3_PHY_BCR] = { 0x50020 },
- [GCC_USB3PHY_PHY_BCR] = { 0x50024 },
- [GCC_USB_20_BCR] = { 0x2f000 },
- [GCC_USB_30_BCR] = { 0xf000 },
- [GCC_USB_PHY_CFG_AHB2PHY_BCR] = { 0x6a000 },
- [GCC_MSS_RESTART] = { 0x79000 },
- };
- static const struct regmap_config gcc_sdm660_regmap_config = {
- .reg_bits = 32,
- .reg_stride = 4,
- .val_bits = 32,
- .max_register = 0x94000,
- .fast_io = true,
- };
- static const struct qcom_cc_desc gcc_sdm660_desc = {
- .config = &gcc_sdm660_regmap_config,
- .clks = gcc_sdm660_clocks,
- .num_clks = ARRAY_SIZE(gcc_sdm660_clocks),
- .resets = gcc_sdm660_resets,
- .num_resets = ARRAY_SIZE(gcc_sdm660_resets),
- .gdscs = gcc_sdm660_gdscs,
- .num_gdscs = ARRAY_SIZE(gcc_sdm660_gdscs),
- .clk_hws = gcc_sdm660_hws,
- .num_clk_hws = ARRAY_SIZE(gcc_sdm660_hws),
- };
- static const struct of_device_id gcc_sdm660_match_table[] = {
- { .compatible = "qcom,gcc-sdm630" },
- { .compatible = "qcom,gcc-sdm660" },
- { }
- };
- MODULE_DEVICE_TABLE(of, gcc_sdm660_match_table);
- static int gcc_sdm660_probe(struct platform_device *pdev)
- {
- int ret;
- struct regmap *regmap;
- regmap = qcom_cc_map(pdev, &gcc_sdm660_desc);
- if (IS_ERR(regmap))
- return PTR_ERR(regmap);
- /*
- * Set the HMSS_AHB_CLK_SLEEP_ENA bit to allow the hmss_ahb_clk to be
- * turned off by hardware during certain apps low power modes.
- */
- ret = regmap_update_bits(regmap, 0x52008, BIT(21), BIT(21));
- if (ret)
- return ret;
- return qcom_cc_really_probe(pdev, &gcc_sdm660_desc, regmap);
- }
- static struct platform_driver gcc_sdm660_driver = {
- .probe = gcc_sdm660_probe,
- .driver = {
- .name = "gcc-sdm660",
- .of_match_table = gcc_sdm660_match_table,
- },
- };
- static int __init gcc_sdm660_init(void)
- {
- return platform_driver_register(&gcc_sdm660_driver);
- }
- core_initcall_sync(gcc_sdm660_init);
- static void __exit gcc_sdm660_exit(void)
- {
- platform_driver_unregister(&gcc_sdm660_driver);
- }
- module_exit(gcc_sdm660_exit);
- MODULE_LICENSE("GPL v2");
- MODULE_DESCRIPTION("QCOM GCC sdm660 Driver");
|