gcc-sdm660.c 65 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright (c) 2016-2017, The Linux Foundation. All rights reserved.
  4. * Copyright (c) 2018, Craig Tatlor.
  5. */
  6. #include <linux/kernel.h>
  7. #include <linux/bitops.h>
  8. #include <linux/err.h>
  9. #include <linux/platform_device.h>
  10. #include <linux/module.h>
  11. #include <linux/of.h>
  12. #include <linux/of_device.h>
  13. #include <linux/clk-provider.h>
  14. #include <linux/regmap.h>
  15. #include <linux/reset-controller.h>
  16. #include <dt-bindings/clock/qcom,gcc-sdm660.h>
  17. #include "common.h"
  18. #include "clk-regmap.h"
  19. #include "clk-alpha-pll.h"
  20. #include "clk-rcg.h"
  21. #include "clk-branch.h"
  22. #include "reset.h"
  23. #include "gdsc.h"
  24. #define F(f, s, h, m, n) { (f), (s), (2 * (h) - 1), (m), (n) }
  25. enum {
  26. P_XO,
  27. P_SLEEP_CLK,
  28. P_GPLL0,
  29. P_GPLL1,
  30. P_GPLL4,
  31. P_GPLL0_EARLY_DIV,
  32. P_GPLL1_EARLY_DIV,
  33. };
  34. static struct clk_fixed_factor xo = {
  35. .mult = 1,
  36. .div = 1,
  37. .hw.init = &(struct clk_init_data){
  38. .name = "xo",
  39. .parent_data = &(const struct clk_parent_data) {
  40. .fw_name = "xo"
  41. },
  42. .num_parents = 1,
  43. .ops = &clk_fixed_factor_ops,
  44. },
  45. };
  46. static struct clk_alpha_pll gpll0_early = {
  47. .offset = 0x0,
  48. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  49. .clkr = {
  50. .enable_reg = 0x52000,
  51. .enable_mask = BIT(0),
  52. .hw.init = &(struct clk_init_data){
  53. .name = "gpll0_early",
  54. .parent_data = &(const struct clk_parent_data){
  55. .fw_name = "xo",
  56. },
  57. .num_parents = 1,
  58. .ops = &clk_alpha_pll_ops,
  59. },
  60. },
  61. };
  62. static struct clk_fixed_factor gpll0_early_div = {
  63. .mult = 1,
  64. .div = 2,
  65. .hw.init = &(struct clk_init_data){
  66. .name = "gpll0_early_div",
  67. .parent_hws = (const struct clk_hw*[]){
  68. &gpll0_early.clkr.hw,
  69. },
  70. .num_parents = 1,
  71. .ops = &clk_fixed_factor_ops,
  72. },
  73. };
  74. static struct clk_alpha_pll_postdiv gpll0 = {
  75. .offset = 0x00000,
  76. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  77. .clkr.hw.init = &(struct clk_init_data){
  78. .name = "gpll0",
  79. .parent_hws = (const struct clk_hw*[]){
  80. &gpll0_early.clkr.hw,
  81. },
  82. .num_parents = 1,
  83. .ops = &clk_alpha_pll_postdiv_ops,
  84. },
  85. };
  86. static struct clk_alpha_pll gpll1_early = {
  87. .offset = 0x1000,
  88. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  89. .clkr = {
  90. .enable_reg = 0x52000,
  91. .enable_mask = BIT(1),
  92. .hw.init = &(struct clk_init_data){
  93. .name = "gpll1_early",
  94. .parent_data = &(const struct clk_parent_data){
  95. .fw_name = "xo",
  96. },
  97. .num_parents = 1,
  98. .ops = &clk_alpha_pll_ops,
  99. },
  100. },
  101. };
  102. static struct clk_fixed_factor gpll1_early_div = {
  103. .mult = 1,
  104. .div = 2,
  105. .hw.init = &(struct clk_init_data){
  106. .name = "gpll1_early_div",
  107. .parent_hws = (const struct clk_hw*[]){
  108. &gpll1_early.clkr.hw,
  109. },
  110. .num_parents = 1,
  111. .ops = &clk_fixed_factor_ops,
  112. },
  113. };
  114. static struct clk_alpha_pll_postdiv gpll1 = {
  115. .offset = 0x1000,
  116. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  117. .clkr.hw.init = &(struct clk_init_data){
  118. .name = "gpll1",
  119. .parent_hws = (const struct clk_hw*[]){
  120. &gpll1_early.clkr.hw,
  121. },
  122. .num_parents = 1,
  123. .ops = &clk_alpha_pll_postdiv_ops,
  124. },
  125. };
  126. static struct clk_alpha_pll gpll4_early = {
  127. .offset = 0x77000,
  128. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  129. .clkr = {
  130. .enable_reg = 0x52000,
  131. .enable_mask = BIT(4),
  132. .hw.init = &(struct clk_init_data){
  133. .name = "gpll4_early",
  134. .parent_data = &(const struct clk_parent_data){
  135. .fw_name = "xo",
  136. },
  137. .num_parents = 1,
  138. .ops = &clk_alpha_pll_ops,
  139. },
  140. },
  141. };
  142. static struct clk_alpha_pll_postdiv gpll4 = {
  143. .offset = 0x77000,
  144. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  145. .clkr.hw.init = &(struct clk_init_data)
  146. {
  147. .name = "gpll4",
  148. .parent_hws = (const struct clk_hw*[]){
  149. &gpll4_early.clkr.hw,
  150. },
  151. .num_parents = 1,
  152. .ops = &clk_alpha_pll_postdiv_ops,
  153. },
  154. };
  155. static const struct parent_map gcc_parent_map_xo_gpll0_gpll0_early_div[] = {
  156. { P_XO, 0 },
  157. { P_GPLL0, 1 },
  158. { P_GPLL0_EARLY_DIV, 6 },
  159. };
  160. static const struct clk_parent_data gcc_parent_data_xo_gpll0_gpll0_early_div[] = {
  161. { .fw_name = "xo" },
  162. { .hw = &gpll0.clkr.hw },
  163. { .hw = &gpll0_early_div.hw },
  164. };
  165. static const struct parent_map gcc_parent_map_xo_gpll0[] = {
  166. { P_XO, 0 },
  167. { P_GPLL0, 1 },
  168. };
  169. static const struct clk_parent_data gcc_parent_data_xo_gpll0[] = {
  170. { .fw_name = "xo" },
  171. { .hw = &gpll0.clkr.hw },
  172. };
  173. static const struct parent_map gcc_parent_map_xo_gpll0_sleep_clk_gpll0_early_div[] = {
  174. { P_XO, 0 },
  175. { P_GPLL0, 1 },
  176. { P_SLEEP_CLK, 5 },
  177. { P_GPLL0_EARLY_DIV, 6 },
  178. };
  179. static const struct clk_parent_data gcc_parent_data_xo_gpll0_sleep_clk_gpll0_early_div[] = {
  180. { .fw_name = "xo" },
  181. { .hw = &gpll0.clkr.hw },
  182. { .fw_name = "sleep_clk" },
  183. { .hw = &gpll0_early_div.hw },
  184. };
  185. static const struct parent_map gcc_parent_map_xo_sleep_clk[] = {
  186. { P_XO, 0 },
  187. { P_SLEEP_CLK, 5 },
  188. };
  189. static const struct clk_parent_data gcc_parent_data_xo_sleep_clk[] = {
  190. { .fw_name = "xo" },
  191. { .fw_name = "sleep_clk" },
  192. };
  193. static const struct parent_map gcc_parent_map_xo_gpll4[] = {
  194. { P_XO, 0 },
  195. { P_GPLL4, 5 },
  196. };
  197. static const struct clk_parent_data gcc_parent_data_xo_gpll4[] = {
  198. { .fw_name = "xo" },
  199. { .hw = &gpll4.clkr.hw },
  200. };
  201. static const struct parent_map gcc_parent_map_xo_gpll0_gpll0_early_div_gpll1_gpll4_gpll1_early_div[] = {
  202. { P_XO, 0 },
  203. { P_GPLL0, 1 },
  204. { P_GPLL0_EARLY_DIV, 3 },
  205. { P_GPLL1, 4 },
  206. { P_GPLL4, 5 },
  207. { P_GPLL1_EARLY_DIV, 6 },
  208. };
  209. static const struct clk_parent_data gcc_parent_data_xo_gpll0_gpll0_early_div_gpll1_gpll4_gpll1_early_div[] = {
  210. { .fw_name = "xo" },
  211. { .hw = &gpll0.clkr.hw },
  212. { .hw = &gpll0_early_div.hw },
  213. { .hw = &gpll1.clkr.hw },
  214. { .hw = &gpll4.clkr.hw },
  215. { .hw = &gpll1_early_div.hw },
  216. };
  217. static const struct parent_map gcc_parent_map_xo_gpll0_gpll4_gpll0_early_div[] = {
  218. { P_XO, 0 },
  219. { P_GPLL0, 1 },
  220. { P_GPLL4, 5 },
  221. { P_GPLL0_EARLY_DIV, 6 },
  222. };
  223. static const struct clk_parent_data gcc_parent_data_xo_gpll0_gpll4_gpll0_early_div[] = {
  224. { .fw_name = "xo" },
  225. { .hw = &gpll0.clkr.hw },
  226. { .hw = &gpll4.clkr.hw },
  227. { .hw = &gpll0_early_div.hw },
  228. };
  229. static const struct parent_map gcc_parent_map_xo_gpll0_gpll0_early_div_gpll4[] = {
  230. { P_XO, 0 },
  231. { P_GPLL0, 1 },
  232. { P_GPLL0_EARLY_DIV, 2 },
  233. { P_GPLL4, 5 },
  234. };
  235. static const struct clk_parent_data gcc_parent_data_xo_gpll0_gpll0_early_div_gpll4[] = {
  236. { .fw_name = "xo" },
  237. { .hw = &gpll0.clkr.hw },
  238. { .hw = &gpll0_early_div.hw },
  239. { .hw = &gpll4.clkr.hw },
  240. };
  241. static const struct freq_tbl ftbl_blsp1_qup1_i2c_apps_clk_src[] = {
  242. F(19200000, P_XO, 1, 0, 0),
  243. F(50000000, P_GPLL0, 12, 0, 0),
  244. { }
  245. };
  246. static struct clk_rcg2 blsp1_qup1_i2c_apps_clk_src = {
  247. .cmd_rcgr = 0x19020,
  248. .mnd_width = 0,
  249. .hid_width = 5,
  250. .parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div,
  251. .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
  252. .clkr.hw.init = &(struct clk_init_data){
  253. .name = "blsp1_qup1_i2c_apps_clk_src",
  254. .parent_data = gcc_parent_data_xo_gpll0_gpll0_early_div,
  255. .num_parents = ARRAY_SIZE(gcc_parent_data_xo_gpll0_gpll0_early_div),
  256. .ops = &clk_rcg2_ops,
  257. },
  258. };
  259. static const struct freq_tbl ftbl_blsp1_qup1_spi_apps_clk_src[] = {
  260. F(960000, P_XO, 10, 1, 2),
  261. F(4800000, P_XO, 4, 0, 0),
  262. F(9600000, P_XO, 2, 0, 0),
  263. F(15000000, P_GPLL0, 10, 1, 4),
  264. F(19200000, P_XO, 1, 0, 0),
  265. F(25000000, P_GPLL0, 12, 1, 2),
  266. F(50000000, P_GPLL0, 12, 0, 0),
  267. { }
  268. };
  269. static struct clk_rcg2 blsp1_qup1_spi_apps_clk_src = {
  270. .cmd_rcgr = 0x1900c,
  271. .mnd_width = 8,
  272. .hid_width = 5,
  273. .parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div,
  274. .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
  275. .clkr.hw.init = &(struct clk_init_data){
  276. .name = "blsp1_qup1_spi_apps_clk_src",
  277. .parent_data = gcc_parent_data_xo_gpll0_gpll0_early_div,
  278. .num_parents = ARRAY_SIZE(gcc_parent_data_xo_gpll0_gpll0_early_div),
  279. .ops = &clk_rcg2_ops,
  280. },
  281. };
  282. static struct clk_rcg2 blsp1_qup2_i2c_apps_clk_src = {
  283. .cmd_rcgr = 0x1b020,
  284. .mnd_width = 0,
  285. .hid_width = 5,
  286. .parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div,
  287. .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
  288. .clkr.hw.init = &(struct clk_init_data){
  289. .name = "blsp1_qup2_i2c_apps_clk_src",
  290. .parent_data = gcc_parent_data_xo_gpll0_gpll0_early_div,
  291. .num_parents = ARRAY_SIZE(gcc_parent_data_xo_gpll0_gpll0_early_div),
  292. .ops = &clk_rcg2_ops,
  293. },
  294. };
  295. static struct clk_rcg2 blsp1_qup2_spi_apps_clk_src = {
  296. .cmd_rcgr = 0x1b00c,
  297. .mnd_width = 8,
  298. .hid_width = 5,
  299. .parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div,
  300. .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
  301. .clkr.hw.init = &(struct clk_init_data){
  302. .name = "blsp1_qup2_spi_apps_clk_src",
  303. .parent_data = gcc_parent_data_xo_gpll0_gpll0_early_div,
  304. .num_parents = ARRAY_SIZE(gcc_parent_data_xo_gpll0_gpll0_early_div),
  305. .ops = &clk_rcg2_ops,
  306. },
  307. };
  308. static struct clk_rcg2 blsp1_qup3_i2c_apps_clk_src = {
  309. .cmd_rcgr = 0x1d020,
  310. .mnd_width = 0,
  311. .hid_width = 5,
  312. .parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div,
  313. .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
  314. .clkr.hw.init = &(struct clk_init_data){
  315. .name = "blsp1_qup3_i2c_apps_clk_src",
  316. .parent_data = gcc_parent_data_xo_gpll0_gpll0_early_div,
  317. .num_parents = ARRAY_SIZE(gcc_parent_data_xo_gpll0_gpll0_early_div),
  318. .ops = &clk_rcg2_ops,
  319. },
  320. };
  321. static struct clk_rcg2 blsp1_qup3_spi_apps_clk_src = {
  322. .cmd_rcgr = 0x1d00c,
  323. .mnd_width = 8,
  324. .hid_width = 5,
  325. .parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div,
  326. .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
  327. .clkr.hw.init = &(struct clk_init_data){
  328. .name = "blsp1_qup3_spi_apps_clk_src",
  329. .parent_data = gcc_parent_data_xo_gpll0_gpll0_early_div,
  330. .num_parents = ARRAY_SIZE(gcc_parent_data_xo_gpll0_gpll0_early_div),
  331. .ops = &clk_rcg2_ops,
  332. },
  333. };
  334. static struct clk_rcg2 blsp1_qup4_i2c_apps_clk_src = {
  335. .cmd_rcgr = 0x1f020,
  336. .mnd_width = 0,
  337. .hid_width = 5,
  338. .parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div,
  339. .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
  340. .clkr.hw.init = &(struct clk_init_data){
  341. .name = "blsp1_qup4_i2c_apps_clk_src",
  342. .parent_data = gcc_parent_data_xo_gpll0_gpll0_early_div,
  343. .num_parents = ARRAY_SIZE(gcc_parent_data_xo_gpll0_gpll0_early_div),
  344. .ops = &clk_rcg2_ops,
  345. },
  346. };
  347. static struct clk_rcg2 blsp1_qup4_spi_apps_clk_src = {
  348. .cmd_rcgr = 0x1f00c,
  349. .mnd_width = 8,
  350. .hid_width = 5,
  351. .parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div,
  352. .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
  353. .clkr.hw.init = &(struct clk_init_data){
  354. .name = "blsp1_qup4_spi_apps_clk_src",
  355. .parent_data = gcc_parent_data_xo_gpll0_gpll0_early_div,
  356. .num_parents = ARRAY_SIZE(gcc_parent_data_xo_gpll0_gpll0_early_div),
  357. .ops = &clk_rcg2_ops,
  358. },
  359. };
  360. static const struct freq_tbl ftbl_blsp1_uart1_apps_clk_src[] = {
  361. F(3686400, P_GPLL0, 1, 96, 15625),
  362. F(7372800, P_GPLL0, 1, 192, 15625),
  363. F(14745600, P_GPLL0, 1, 384, 15625),
  364. F(16000000, P_GPLL0, 5, 2, 15),
  365. F(19200000, P_XO, 1, 0, 0),
  366. F(24000000, P_GPLL0, 5, 1, 5),
  367. F(32000000, P_GPLL0, 1, 4, 75),
  368. F(40000000, P_GPLL0, 15, 0, 0),
  369. F(46400000, P_GPLL0, 1, 29, 375),
  370. F(48000000, P_GPLL0, 12.5, 0, 0),
  371. F(51200000, P_GPLL0, 1, 32, 375),
  372. F(56000000, P_GPLL0, 1, 7, 75),
  373. F(58982400, P_GPLL0, 1, 1536, 15625),
  374. F(60000000, P_GPLL0, 10, 0, 0),
  375. F(63157895, P_GPLL0, 9.5, 0, 0),
  376. { }
  377. };
  378. static struct clk_rcg2 blsp1_uart1_apps_clk_src = {
  379. .cmd_rcgr = 0x1a00c,
  380. .mnd_width = 16,
  381. .hid_width = 5,
  382. .parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div,
  383. .freq_tbl = ftbl_blsp1_uart1_apps_clk_src,
  384. .clkr.hw.init = &(struct clk_init_data){
  385. .name = "blsp1_uart1_apps_clk_src",
  386. .parent_data = gcc_parent_data_xo_gpll0_gpll0_early_div,
  387. .num_parents = ARRAY_SIZE(gcc_parent_data_xo_gpll0_gpll0_early_div),
  388. .ops = &clk_rcg2_ops,
  389. },
  390. };
  391. static struct clk_rcg2 blsp1_uart2_apps_clk_src = {
  392. .cmd_rcgr = 0x1c00c,
  393. .mnd_width = 16,
  394. .hid_width = 5,
  395. .parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div,
  396. .freq_tbl = ftbl_blsp1_uart1_apps_clk_src,
  397. .clkr.hw.init = &(struct clk_init_data){
  398. .name = "blsp1_uart2_apps_clk_src",
  399. .parent_data = gcc_parent_data_xo_gpll0_gpll0_early_div,
  400. .num_parents = ARRAY_SIZE(gcc_parent_data_xo_gpll0_gpll0_early_div),
  401. .ops = &clk_rcg2_ops,
  402. },
  403. };
  404. static struct clk_rcg2 blsp2_qup1_i2c_apps_clk_src = {
  405. .cmd_rcgr = 0x26020,
  406. .mnd_width = 0,
  407. .hid_width = 5,
  408. .parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div,
  409. .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
  410. .clkr.hw.init = &(struct clk_init_data){
  411. .name = "blsp2_qup1_i2c_apps_clk_src",
  412. .parent_data = gcc_parent_data_xo_gpll0_gpll0_early_div,
  413. .num_parents = ARRAY_SIZE(gcc_parent_data_xo_gpll0_gpll0_early_div),
  414. .ops = &clk_rcg2_ops,
  415. },
  416. };
  417. static struct clk_rcg2 blsp2_qup1_spi_apps_clk_src = {
  418. .cmd_rcgr = 0x2600c,
  419. .mnd_width = 8,
  420. .hid_width = 5,
  421. .parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div,
  422. .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
  423. .clkr.hw.init = &(struct clk_init_data){
  424. .name = "blsp2_qup1_spi_apps_clk_src",
  425. .parent_data = gcc_parent_data_xo_gpll0_gpll0_early_div,
  426. .num_parents = ARRAY_SIZE(gcc_parent_data_xo_gpll0_gpll0_early_div),
  427. .ops = &clk_rcg2_ops,
  428. },
  429. };
  430. static struct clk_rcg2 blsp2_qup2_i2c_apps_clk_src = {
  431. .cmd_rcgr = 0x28020,
  432. .mnd_width = 0,
  433. .hid_width = 5,
  434. .parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div,
  435. .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
  436. .clkr.hw.init = &(struct clk_init_data){
  437. .name = "blsp2_qup2_i2c_apps_clk_src",
  438. .parent_data = gcc_parent_data_xo_gpll0_gpll0_early_div,
  439. .num_parents = ARRAY_SIZE(gcc_parent_data_xo_gpll0_gpll0_early_div),
  440. .ops = &clk_rcg2_ops,
  441. },
  442. };
  443. static struct clk_rcg2 blsp2_qup2_spi_apps_clk_src = {
  444. .cmd_rcgr = 0x2800c,
  445. .mnd_width = 8,
  446. .hid_width = 5,
  447. .parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div,
  448. .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
  449. .clkr.hw.init = &(struct clk_init_data){
  450. .name = "blsp2_qup2_spi_apps_clk_src",
  451. .parent_data = gcc_parent_data_xo_gpll0_gpll0_early_div,
  452. .num_parents = ARRAY_SIZE(gcc_parent_data_xo_gpll0_gpll0_early_div),
  453. .ops = &clk_rcg2_ops,
  454. },
  455. };
  456. static struct clk_rcg2 blsp2_qup3_i2c_apps_clk_src = {
  457. .cmd_rcgr = 0x2a020,
  458. .mnd_width = 0,
  459. .hid_width = 5,
  460. .parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div,
  461. .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
  462. .clkr.hw.init = &(struct clk_init_data){
  463. .name = "blsp2_qup3_i2c_apps_clk_src",
  464. .parent_data = gcc_parent_data_xo_gpll0_gpll0_early_div,
  465. .num_parents = ARRAY_SIZE(gcc_parent_data_xo_gpll0_gpll0_early_div),
  466. .ops = &clk_rcg2_ops,
  467. },
  468. };
  469. static struct clk_rcg2 blsp2_qup3_spi_apps_clk_src = {
  470. .cmd_rcgr = 0x2a00c,
  471. .mnd_width = 8,
  472. .hid_width = 5,
  473. .parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div,
  474. .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
  475. .clkr.hw.init = &(struct clk_init_data){
  476. .name = "blsp2_qup3_spi_apps_clk_src",
  477. .parent_data = gcc_parent_data_xo_gpll0_gpll0_early_div,
  478. .num_parents = ARRAY_SIZE(gcc_parent_data_xo_gpll0_gpll0_early_div),
  479. .ops = &clk_rcg2_ops,
  480. },
  481. };
  482. static struct clk_rcg2 blsp2_qup4_i2c_apps_clk_src = {
  483. .cmd_rcgr = 0x2c020,
  484. .mnd_width = 0,
  485. .hid_width = 5,
  486. .parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div,
  487. .freq_tbl = ftbl_blsp1_qup1_i2c_apps_clk_src,
  488. .clkr.hw.init = &(struct clk_init_data){
  489. .name = "blsp2_qup4_i2c_apps_clk_src",
  490. .parent_data = gcc_parent_data_xo_gpll0_gpll0_early_div,
  491. .num_parents = ARRAY_SIZE(gcc_parent_data_xo_gpll0_gpll0_early_div),
  492. .ops = &clk_rcg2_ops,
  493. },
  494. };
  495. static struct clk_rcg2 blsp2_qup4_spi_apps_clk_src = {
  496. .cmd_rcgr = 0x2c00c,
  497. .mnd_width = 8,
  498. .hid_width = 5,
  499. .parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div,
  500. .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
  501. .clkr.hw.init = &(struct clk_init_data){
  502. .name = "blsp2_qup4_spi_apps_clk_src",
  503. .parent_data = gcc_parent_data_xo_gpll0_gpll0_early_div,
  504. .num_parents = ARRAY_SIZE(gcc_parent_data_xo_gpll0_gpll0_early_div),
  505. .ops = &clk_rcg2_ops,
  506. },
  507. };
  508. static struct clk_rcg2 blsp2_uart1_apps_clk_src = {
  509. .cmd_rcgr = 0x2700c,
  510. .mnd_width = 16,
  511. .hid_width = 5,
  512. .parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div,
  513. .freq_tbl = ftbl_blsp1_uart1_apps_clk_src,
  514. .clkr.hw.init = &(struct clk_init_data){
  515. .name = "blsp2_uart1_apps_clk_src",
  516. .parent_data = gcc_parent_data_xo_gpll0_gpll0_early_div,
  517. .num_parents = ARRAY_SIZE(gcc_parent_data_xo_gpll0_gpll0_early_div),
  518. .ops = &clk_rcg2_ops,
  519. },
  520. };
  521. static struct clk_rcg2 blsp2_uart2_apps_clk_src = {
  522. .cmd_rcgr = 0x2900c,
  523. .mnd_width = 16,
  524. .hid_width = 5,
  525. .parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div,
  526. .freq_tbl = ftbl_blsp1_uart1_apps_clk_src,
  527. .clkr.hw.init = &(struct clk_init_data){
  528. .name = "blsp2_uart2_apps_clk_src",
  529. .parent_data = gcc_parent_data_xo_gpll0_gpll0_early_div,
  530. .num_parents = ARRAY_SIZE(gcc_parent_data_xo_gpll0_gpll0_early_div),
  531. .ops = &clk_rcg2_ops,
  532. },
  533. };
  534. static const struct freq_tbl ftbl_gp1_clk_src[] = {
  535. F(19200000, P_XO, 1, 0, 0),
  536. F(100000000, P_GPLL0, 6, 0, 0),
  537. F(200000000, P_GPLL0, 3, 0, 0),
  538. { }
  539. };
  540. static struct clk_rcg2 gp1_clk_src = {
  541. .cmd_rcgr = 0x64004,
  542. .mnd_width = 8,
  543. .hid_width = 5,
  544. .parent_map = gcc_parent_map_xo_gpll0_sleep_clk_gpll0_early_div,
  545. .freq_tbl = ftbl_gp1_clk_src,
  546. .clkr.hw.init = &(struct clk_init_data){
  547. .name = "gp1_clk_src",
  548. .parent_data = gcc_parent_data_xo_gpll0_sleep_clk_gpll0_early_div,
  549. .num_parents = ARRAY_SIZE(gcc_parent_data_xo_gpll0_sleep_clk_gpll0_early_div),
  550. .ops = &clk_rcg2_ops,
  551. },
  552. };
  553. static struct clk_rcg2 gp2_clk_src = {
  554. .cmd_rcgr = 0x65004,
  555. .mnd_width = 8,
  556. .hid_width = 5,
  557. .parent_map = gcc_parent_map_xo_gpll0_sleep_clk_gpll0_early_div,
  558. .freq_tbl = ftbl_gp1_clk_src,
  559. .clkr.hw.init = &(struct clk_init_data){
  560. .name = "gp2_clk_src",
  561. .parent_data = gcc_parent_data_xo_gpll0_sleep_clk_gpll0_early_div,
  562. .num_parents = ARRAY_SIZE(gcc_parent_data_xo_gpll0_sleep_clk_gpll0_early_div),
  563. .ops = &clk_rcg2_ops,
  564. },
  565. };
  566. static struct clk_rcg2 gp3_clk_src = {
  567. .cmd_rcgr = 0x66004,
  568. .mnd_width = 8,
  569. .hid_width = 5,
  570. .parent_map = gcc_parent_map_xo_gpll0_sleep_clk_gpll0_early_div,
  571. .freq_tbl = ftbl_gp1_clk_src,
  572. .clkr.hw.init = &(struct clk_init_data){
  573. .name = "gp3_clk_src",
  574. .parent_data = gcc_parent_data_xo_gpll0_sleep_clk_gpll0_early_div,
  575. .num_parents = ARRAY_SIZE(gcc_parent_data_xo_gpll0_sleep_clk_gpll0_early_div),
  576. .ops = &clk_rcg2_ops,
  577. },
  578. };
  579. static const struct freq_tbl ftbl_hmss_gpll0_clk_src[] = {
  580. F(300000000, P_GPLL0, 2, 0, 0),
  581. F(600000000, P_GPLL0, 1, 0, 0),
  582. { }
  583. };
  584. static struct clk_rcg2 hmss_gpll0_clk_src = {
  585. .cmd_rcgr = 0x4805c,
  586. .mnd_width = 0,
  587. .hid_width = 5,
  588. .parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div,
  589. .freq_tbl = ftbl_hmss_gpll0_clk_src,
  590. .clkr.hw.init = &(struct clk_init_data){
  591. .name = "hmss_gpll0_clk_src",
  592. .parent_data = gcc_parent_data_xo_gpll0_gpll0_early_div,
  593. .num_parents = ARRAY_SIZE(gcc_parent_data_xo_gpll0_gpll0_early_div),
  594. .ops = &clk_rcg2_ops,
  595. },
  596. };
  597. static const struct freq_tbl ftbl_hmss_gpll4_clk_src[] = {
  598. F(384000000, P_GPLL4, 4, 0, 0),
  599. F(768000000, P_GPLL4, 2, 0, 0),
  600. F(1536000000, P_GPLL4, 1, 0, 0),
  601. { }
  602. };
  603. static struct clk_rcg2 hmss_gpll4_clk_src = {
  604. .cmd_rcgr = 0x48074,
  605. .mnd_width = 0,
  606. .hid_width = 5,
  607. .parent_map = gcc_parent_map_xo_gpll4,
  608. .freq_tbl = ftbl_hmss_gpll4_clk_src,
  609. .clkr.hw.init = &(struct clk_init_data){
  610. .name = "hmss_gpll4_clk_src",
  611. .parent_data = gcc_parent_data_xo_gpll4,
  612. .num_parents = ARRAY_SIZE(gcc_parent_data_xo_gpll4),
  613. .ops = &clk_rcg2_ops,
  614. },
  615. };
  616. static const struct freq_tbl ftbl_hmss_rbcpr_clk_src[] = {
  617. F(19200000, P_XO, 1, 0, 0),
  618. { }
  619. };
  620. static struct clk_rcg2 hmss_rbcpr_clk_src = {
  621. .cmd_rcgr = 0x48044,
  622. .mnd_width = 0,
  623. .hid_width = 5,
  624. .parent_map = gcc_parent_map_xo_gpll0,
  625. .freq_tbl = ftbl_hmss_rbcpr_clk_src,
  626. .clkr.hw.init = &(struct clk_init_data){
  627. .name = "hmss_rbcpr_clk_src",
  628. .parent_data = gcc_parent_data_xo_gpll0,
  629. .num_parents = ARRAY_SIZE(gcc_parent_data_xo_gpll0),
  630. .ops = &clk_rcg2_ops,
  631. },
  632. };
  633. static const struct freq_tbl ftbl_pdm2_clk_src[] = {
  634. F(60000000, P_GPLL0, 10, 0, 0),
  635. { }
  636. };
  637. static struct clk_rcg2 pdm2_clk_src = {
  638. .cmd_rcgr = 0x33010,
  639. .mnd_width = 0,
  640. .hid_width = 5,
  641. .parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div,
  642. .freq_tbl = ftbl_pdm2_clk_src,
  643. .clkr.hw.init = &(struct clk_init_data){
  644. .name = "pdm2_clk_src",
  645. .parent_data = gcc_parent_data_xo_gpll0_gpll0_early_div,
  646. .num_parents = ARRAY_SIZE(gcc_parent_data_xo_gpll0_gpll0_early_div),
  647. .ops = &clk_rcg2_ops,
  648. },
  649. };
  650. static const struct freq_tbl ftbl_qspi_ser_clk_src[] = {
  651. F(19200000, P_XO, 1, 0, 0),
  652. F(80200000, P_GPLL1_EARLY_DIV, 5, 0, 0),
  653. F(160400000, P_GPLL1, 5, 0, 0),
  654. F(267333333, P_GPLL1, 3, 0, 0),
  655. { }
  656. };
  657. static struct clk_rcg2 qspi_ser_clk_src = {
  658. .cmd_rcgr = 0x4d00c,
  659. .mnd_width = 0,
  660. .hid_width = 5,
  661. .parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div_gpll1_gpll4_gpll1_early_div,
  662. .freq_tbl = ftbl_qspi_ser_clk_src,
  663. .clkr.hw.init = &(struct clk_init_data){
  664. .name = "qspi_ser_clk_src",
  665. .parent_data = gcc_parent_data_xo_gpll0_gpll0_early_div_gpll1_gpll4_gpll1_early_div,
  666. .num_parents = ARRAY_SIZE(gcc_parent_data_xo_gpll0_gpll0_early_div_gpll1_gpll4_gpll1_early_div),
  667. .ops = &clk_rcg2_ops,
  668. },
  669. };
  670. static const struct freq_tbl ftbl_sdcc1_apps_clk_src[] = {
  671. F(144000, P_XO, 16, 3, 25),
  672. F(400000, P_XO, 12, 1, 4),
  673. F(20000000, P_GPLL0_EARLY_DIV, 5, 1, 3),
  674. F(25000000, P_GPLL0_EARLY_DIV, 6, 1, 2),
  675. F(50000000, P_GPLL0_EARLY_DIV, 6, 0, 0),
  676. F(100000000, P_GPLL0, 6, 0, 0),
  677. F(192000000, P_GPLL4, 8, 0, 0),
  678. F(384000000, P_GPLL4, 4, 0, 0),
  679. { }
  680. };
  681. static struct clk_rcg2 sdcc1_apps_clk_src = {
  682. .cmd_rcgr = 0x1602c,
  683. .mnd_width = 8,
  684. .hid_width = 5,
  685. .parent_map = gcc_parent_map_xo_gpll0_gpll4_gpll0_early_div,
  686. .freq_tbl = ftbl_sdcc1_apps_clk_src,
  687. .clkr.hw.init = &(struct clk_init_data){
  688. .name = "sdcc1_apps_clk_src",
  689. .parent_data = gcc_parent_data_xo_gpll0_gpll4_gpll0_early_div,
  690. .num_parents = ARRAY_SIZE(gcc_parent_data_xo_gpll0_gpll4_gpll0_early_div),
  691. .ops = &clk_rcg2_floor_ops,
  692. },
  693. };
  694. static const struct freq_tbl ftbl_sdcc1_ice_core_clk_src[] = {
  695. F(75000000, P_GPLL0_EARLY_DIV, 4, 0, 0),
  696. F(150000000, P_GPLL0, 4, 0, 0),
  697. F(200000000, P_GPLL0, 3, 0, 0),
  698. F(300000000, P_GPLL0, 2, 0, 0),
  699. { }
  700. };
  701. static struct clk_rcg2 sdcc1_ice_core_clk_src = {
  702. .cmd_rcgr = 0x16010,
  703. .mnd_width = 0,
  704. .hid_width = 5,
  705. .parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div,
  706. .freq_tbl = ftbl_sdcc1_ice_core_clk_src,
  707. .clkr.hw.init = &(struct clk_init_data){
  708. .name = "sdcc1_ice_core_clk_src",
  709. .parent_data = gcc_parent_data_xo_gpll0_gpll0_early_div,
  710. .num_parents = ARRAY_SIZE(gcc_parent_data_xo_gpll0_gpll0_early_div),
  711. .ops = &clk_rcg2_ops,
  712. },
  713. };
  714. static const struct freq_tbl ftbl_sdcc2_apps_clk_src[] = {
  715. F(144000, P_XO, 16, 3, 25),
  716. F(400000, P_XO, 12, 1, 4),
  717. F(20000000, P_GPLL0_EARLY_DIV, 5, 1, 3),
  718. F(25000000, P_GPLL0_EARLY_DIV, 6, 1, 2),
  719. F(50000000, P_GPLL0_EARLY_DIV, 6, 0, 0),
  720. F(100000000, P_GPLL0, 6, 0, 0),
  721. F(192000000, P_GPLL4, 8, 0, 0),
  722. F(200000000, P_GPLL0, 3, 0, 0),
  723. { }
  724. };
  725. static struct clk_rcg2 sdcc2_apps_clk_src = {
  726. .cmd_rcgr = 0x14010,
  727. .mnd_width = 8,
  728. .hid_width = 5,
  729. .parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div_gpll4,
  730. .freq_tbl = ftbl_sdcc2_apps_clk_src,
  731. .clkr.hw.init = &(struct clk_init_data){
  732. .name = "sdcc2_apps_clk_src",
  733. .parent_data = gcc_parent_data_xo_gpll0_gpll0_early_div_gpll4,
  734. .num_parents = ARRAY_SIZE(gcc_parent_data_xo_gpll0_gpll0_early_div_gpll4),
  735. .ops = &clk_rcg2_floor_ops,
  736. },
  737. };
  738. static const struct freq_tbl ftbl_ufs_axi_clk_src[] = {
  739. F(50000000, P_GPLL0_EARLY_DIV, 6, 0, 0),
  740. F(100000000, P_GPLL0, 6, 0, 0),
  741. F(150000000, P_GPLL0, 4, 0, 0),
  742. F(200000000, P_GPLL0, 3, 0, 0),
  743. F(240000000, P_GPLL0, 2.5, 0, 0),
  744. { }
  745. };
  746. static struct clk_rcg2 ufs_axi_clk_src = {
  747. .cmd_rcgr = 0x75018,
  748. .mnd_width = 8,
  749. .hid_width = 5,
  750. .parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div,
  751. .freq_tbl = ftbl_ufs_axi_clk_src,
  752. .clkr.hw.init = &(struct clk_init_data){
  753. .name = "ufs_axi_clk_src",
  754. .parent_data = gcc_parent_data_xo_gpll0_gpll0_early_div,
  755. .num_parents = ARRAY_SIZE(gcc_parent_data_xo_gpll0_gpll0_early_div),
  756. .ops = &clk_rcg2_ops,
  757. },
  758. };
  759. static const struct freq_tbl ftbl_ufs_ice_core_clk_src[] = {
  760. F(75000000, P_GPLL0_EARLY_DIV, 4, 0, 0),
  761. F(150000000, P_GPLL0, 4, 0, 0),
  762. F(300000000, P_GPLL0, 2, 0, 0),
  763. { }
  764. };
  765. static struct clk_rcg2 ufs_ice_core_clk_src = {
  766. .cmd_rcgr = 0x76010,
  767. .mnd_width = 0,
  768. .hid_width = 5,
  769. .parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div,
  770. .freq_tbl = ftbl_ufs_ice_core_clk_src,
  771. .clkr.hw.init = &(struct clk_init_data){
  772. .name = "ufs_ice_core_clk_src",
  773. .parent_data = gcc_parent_data_xo_gpll0_gpll0_early_div,
  774. .num_parents = ARRAY_SIZE(gcc_parent_data_xo_gpll0_gpll0_early_div),
  775. .ops = &clk_rcg2_ops,
  776. },
  777. };
  778. static struct clk_rcg2 ufs_phy_aux_clk_src = {
  779. .cmd_rcgr = 0x76044,
  780. .mnd_width = 0,
  781. .hid_width = 5,
  782. .parent_map = gcc_parent_map_xo_sleep_clk,
  783. .freq_tbl = ftbl_hmss_rbcpr_clk_src,
  784. .clkr.hw.init = &(struct clk_init_data){
  785. .name = "ufs_phy_aux_clk_src",
  786. .parent_data = gcc_parent_data_xo_sleep_clk,
  787. .num_parents = ARRAY_SIZE(gcc_parent_data_xo_sleep_clk),
  788. .ops = &clk_rcg2_ops,
  789. },
  790. };
  791. static const struct freq_tbl ftbl_ufs_unipro_core_clk_src[] = {
  792. F(37500000, P_GPLL0_EARLY_DIV, 8, 0, 0),
  793. F(75000000, P_GPLL0, 8, 0, 0),
  794. F(150000000, P_GPLL0, 4, 0, 0),
  795. { }
  796. };
  797. static struct clk_rcg2 ufs_unipro_core_clk_src = {
  798. .cmd_rcgr = 0x76028,
  799. .mnd_width = 0,
  800. .hid_width = 5,
  801. .parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div,
  802. .freq_tbl = ftbl_ufs_unipro_core_clk_src,
  803. .clkr.hw.init = &(struct clk_init_data){
  804. .name = "ufs_unipro_core_clk_src",
  805. .parent_data = gcc_parent_data_xo_gpll0_gpll0_early_div,
  806. .num_parents = ARRAY_SIZE(gcc_parent_data_xo_gpll0_gpll0_early_div),
  807. .ops = &clk_rcg2_ops,
  808. },
  809. };
  810. static const struct freq_tbl ftbl_usb20_master_clk_src[] = {
  811. F(19200000, P_XO, 1, 0, 0),
  812. F(60000000, P_GPLL0, 10, 0, 0),
  813. F(120000000, P_GPLL0, 5, 0, 0),
  814. { }
  815. };
  816. static struct clk_rcg2 usb20_master_clk_src = {
  817. .cmd_rcgr = 0x2f010,
  818. .mnd_width = 8,
  819. .hid_width = 5,
  820. .parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div,
  821. .freq_tbl = ftbl_usb20_master_clk_src,
  822. .clkr.hw.init = &(struct clk_init_data){
  823. .name = "usb20_master_clk_src",
  824. .parent_data = gcc_parent_data_xo_gpll0_gpll0_early_div,
  825. .num_parents = ARRAY_SIZE(gcc_parent_data_xo_gpll0_gpll0_early_div),
  826. .ops = &clk_rcg2_ops,
  827. },
  828. };
  829. static const struct freq_tbl ftbl_usb20_mock_utmi_clk_src[] = {
  830. F(19200000, P_XO, 1, 0, 0),
  831. F(60000000, P_GPLL0, 10, 0, 0),
  832. { }
  833. };
  834. static struct clk_rcg2 usb20_mock_utmi_clk_src = {
  835. .cmd_rcgr = 0x2f024,
  836. .mnd_width = 0,
  837. .hid_width = 5,
  838. .parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div,
  839. .freq_tbl = ftbl_usb20_mock_utmi_clk_src,
  840. .clkr.hw.init = &(struct clk_init_data){
  841. .name = "usb20_mock_utmi_clk_src",
  842. .parent_data = gcc_parent_data_xo_gpll0_gpll0_early_div,
  843. .num_parents = ARRAY_SIZE(gcc_parent_data_xo_gpll0_gpll0_early_div),
  844. .ops = &clk_rcg2_ops,
  845. },
  846. };
  847. static const struct freq_tbl ftbl_usb30_master_clk_src[] = {
  848. F(19200000, P_XO, 1, 0, 0),
  849. F(66666667, P_GPLL0_EARLY_DIV, 4.5, 0, 0),
  850. F(120000000, P_GPLL0, 5, 0, 0),
  851. F(133333333, P_GPLL0, 4.5, 0, 0),
  852. F(150000000, P_GPLL0, 4, 0, 0),
  853. F(200000000, P_GPLL0, 3, 0, 0),
  854. F(240000000, P_GPLL0, 2.5, 0, 0),
  855. { }
  856. };
  857. static struct clk_rcg2 usb30_master_clk_src = {
  858. .cmd_rcgr = 0xf014,
  859. .mnd_width = 8,
  860. .hid_width = 5,
  861. .parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div,
  862. .freq_tbl = ftbl_usb30_master_clk_src,
  863. .clkr.hw.init = &(struct clk_init_data){
  864. .name = "usb30_master_clk_src",
  865. .parent_data = gcc_parent_data_xo_gpll0_gpll0_early_div,
  866. .num_parents = ARRAY_SIZE(gcc_parent_data_xo_gpll0_gpll0_early_div),
  867. .ops = &clk_rcg2_ops,
  868. },
  869. };
  870. static const struct freq_tbl ftbl_usb30_mock_utmi_clk_src[] = {
  871. F(19200000, P_XO, 1, 0, 0),
  872. F(40000000, P_GPLL0_EARLY_DIV, 7.5, 0, 0),
  873. F(60000000, P_GPLL0, 10, 0, 0),
  874. { }
  875. };
  876. static struct clk_rcg2 usb30_mock_utmi_clk_src = {
  877. .cmd_rcgr = 0xf028,
  878. .mnd_width = 0,
  879. .hid_width = 5,
  880. .parent_map = gcc_parent_map_xo_gpll0_gpll0_early_div,
  881. .freq_tbl = ftbl_usb30_mock_utmi_clk_src,
  882. .clkr.hw.init = &(struct clk_init_data){
  883. .name = "usb30_mock_utmi_clk_src",
  884. .parent_data = gcc_parent_data_xo_gpll0_gpll0_early_div,
  885. .num_parents = ARRAY_SIZE(gcc_parent_data_xo_gpll0_gpll0_early_div),
  886. .ops = &clk_rcg2_ops,
  887. },
  888. };
  889. static const struct freq_tbl ftbl_usb3_phy_aux_clk_src[] = {
  890. F(1200000, P_XO, 16, 0, 0),
  891. F(19200000, P_XO, 1, 0, 0),
  892. { }
  893. };
  894. static struct clk_rcg2 usb3_phy_aux_clk_src = {
  895. .cmd_rcgr = 0x5000c,
  896. .mnd_width = 0,
  897. .hid_width = 5,
  898. .parent_map = gcc_parent_map_xo_sleep_clk,
  899. .freq_tbl = ftbl_usb3_phy_aux_clk_src,
  900. .clkr.hw.init = &(struct clk_init_data){
  901. .name = "usb3_phy_aux_clk_src",
  902. .parent_data = gcc_parent_data_xo_sleep_clk,
  903. .num_parents = ARRAY_SIZE(gcc_parent_data_xo_sleep_clk),
  904. .ops = &clk_rcg2_ops,
  905. },
  906. };
  907. static struct clk_branch gcc_aggre2_ufs_axi_clk = {
  908. .halt_reg = 0x75034,
  909. .halt_check = BRANCH_HALT,
  910. .clkr = {
  911. .enable_reg = 0x75034,
  912. .enable_mask = BIT(0),
  913. .hw.init = &(struct clk_init_data){
  914. .name = "gcc_aggre2_ufs_axi_clk",
  915. .parent_hws = (const struct clk_hw*[]) {
  916. &ufs_axi_clk_src.clkr.hw,
  917. },
  918. .num_parents = 1,
  919. .ops = &clk_branch2_ops,
  920. },
  921. },
  922. };
  923. static struct clk_branch gcc_aggre2_usb3_axi_clk = {
  924. .halt_reg = 0xf03c,
  925. .halt_check = BRANCH_HALT,
  926. .clkr = {
  927. .enable_reg = 0xf03c,
  928. .enable_mask = BIT(0),
  929. .hw.init = &(struct clk_init_data){
  930. .name = "gcc_aggre2_usb3_axi_clk",
  931. .parent_hws = (const struct clk_hw*[]) {
  932. &usb30_master_clk_src.clkr.hw,
  933. },
  934. .num_parents = 1,
  935. .ops = &clk_branch2_ops,
  936. },
  937. },
  938. };
  939. static struct clk_branch gcc_bimc_gfx_clk = {
  940. .halt_reg = 0x7106c,
  941. .halt_check = BRANCH_VOTED,
  942. .clkr = {
  943. .enable_reg = 0x7106c,
  944. .enable_mask = BIT(0),
  945. .hw.init = &(struct clk_init_data){
  946. .name = "gcc_bimc_gfx_clk",
  947. .ops = &clk_branch2_ops,
  948. },
  949. },
  950. };
  951. static struct clk_branch gcc_bimc_hmss_axi_clk = {
  952. .halt_reg = 0x48004,
  953. .halt_check = BRANCH_HALT_VOTED,
  954. .clkr = {
  955. .enable_reg = 0x52004,
  956. .enable_mask = BIT(22),
  957. .hw.init = &(struct clk_init_data){
  958. .name = "gcc_bimc_hmss_axi_clk",
  959. .ops = &clk_branch2_ops,
  960. },
  961. },
  962. };
  963. static struct clk_branch gcc_bimc_mss_q6_axi_clk = {
  964. .halt_reg = 0x4401c,
  965. .halt_check = BRANCH_HALT,
  966. .clkr = {
  967. .enable_reg = 0x4401c,
  968. .enable_mask = BIT(0),
  969. .hw.init = &(struct clk_init_data){
  970. .name = "gcc_bimc_mss_q6_axi_clk",
  971. .ops = &clk_branch2_ops,
  972. },
  973. },
  974. };
  975. static struct clk_branch gcc_blsp1_ahb_clk = {
  976. .halt_reg = 0x17004,
  977. .halt_check = BRANCH_HALT_VOTED,
  978. .clkr = {
  979. .enable_reg = 0x52004,
  980. .enable_mask = BIT(17),
  981. .hw.init = &(struct clk_init_data){
  982. .name = "gcc_blsp1_ahb_clk",
  983. .ops = &clk_branch2_ops,
  984. },
  985. },
  986. };
  987. static struct clk_branch gcc_blsp1_qup1_i2c_apps_clk = {
  988. .halt_reg = 0x19008,
  989. .halt_check = BRANCH_HALT,
  990. .clkr = {
  991. .enable_reg = 0x19008,
  992. .enable_mask = BIT(0),
  993. .hw.init = &(struct clk_init_data){
  994. .name = "gcc_blsp1_qup1_i2c_apps_clk",
  995. .parent_hws = (const struct clk_hw*[]) {
  996. &blsp1_qup1_i2c_apps_clk_src.clkr.hw,
  997. },
  998. .num_parents = 1,
  999. .flags = CLK_SET_RATE_PARENT,
  1000. .ops = &clk_branch2_ops,
  1001. },
  1002. },
  1003. };
  1004. static struct clk_branch gcc_blsp1_qup1_spi_apps_clk = {
  1005. .halt_reg = 0x19004,
  1006. .halt_check = BRANCH_HALT,
  1007. .clkr = {
  1008. .enable_reg = 0x19004,
  1009. .enable_mask = BIT(0),
  1010. .hw.init = &(struct clk_init_data){
  1011. .name = "gcc_blsp1_qup1_spi_apps_clk",
  1012. .parent_hws = (const struct clk_hw*[]) {
  1013. &blsp1_qup1_spi_apps_clk_src.clkr.hw,
  1014. },
  1015. .num_parents = 1,
  1016. .flags = CLK_SET_RATE_PARENT,
  1017. .ops = &clk_branch2_ops,
  1018. },
  1019. },
  1020. };
  1021. static struct clk_branch gcc_blsp1_qup2_i2c_apps_clk = {
  1022. .halt_reg = 0x1b008,
  1023. .halt_check = BRANCH_HALT,
  1024. .clkr = {
  1025. .enable_reg = 0x1b008,
  1026. .enable_mask = BIT(0),
  1027. .hw.init = &(struct clk_init_data){
  1028. .name = "gcc_blsp1_qup2_i2c_apps_clk",
  1029. .parent_hws = (const struct clk_hw*[]) {
  1030. &blsp1_qup2_i2c_apps_clk_src.clkr.hw,
  1031. },
  1032. .num_parents = 1,
  1033. .flags = CLK_SET_RATE_PARENT,
  1034. .ops = &clk_branch2_ops,
  1035. },
  1036. },
  1037. };
  1038. static struct clk_branch gcc_blsp1_qup2_spi_apps_clk = {
  1039. .halt_reg = 0x1b004,
  1040. .halt_check = BRANCH_HALT,
  1041. .clkr = {
  1042. .enable_reg = 0x1b004,
  1043. .enable_mask = BIT(0),
  1044. .hw.init = &(struct clk_init_data){
  1045. .name = "gcc_blsp1_qup2_spi_apps_clk",
  1046. .parent_hws = (const struct clk_hw*[]) {
  1047. &blsp1_qup2_spi_apps_clk_src.clkr.hw,
  1048. },
  1049. .num_parents = 1,
  1050. .flags = CLK_SET_RATE_PARENT,
  1051. .ops = &clk_branch2_ops,
  1052. },
  1053. },
  1054. };
  1055. static struct clk_branch gcc_blsp1_qup3_i2c_apps_clk = {
  1056. .halt_reg = 0x1d008,
  1057. .halt_check = BRANCH_HALT,
  1058. .clkr = {
  1059. .enable_reg = 0x1d008,
  1060. .enable_mask = BIT(0),
  1061. .hw.init = &(struct clk_init_data){
  1062. .name = "gcc_blsp1_qup3_i2c_apps_clk",
  1063. .parent_hws = (const struct clk_hw*[]) {
  1064. &blsp1_qup3_i2c_apps_clk_src.clkr.hw,
  1065. },
  1066. .num_parents = 1,
  1067. .flags = CLK_SET_RATE_PARENT,
  1068. .ops = &clk_branch2_ops,
  1069. },
  1070. },
  1071. };
  1072. static struct clk_branch gcc_blsp1_qup3_spi_apps_clk = {
  1073. .halt_reg = 0x1d004,
  1074. .halt_check = BRANCH_HALT,
  1075. .clkr = {
  1076. .enable_reg = 0x1d004,
  1077. .enable_mask = BIT(0),
  1078. .hw.init = &(struct clk_init_data){
  1079. .name = "gcc_blsp1_qup3_spi_apps_clk",
  1080. .parent_hws = (const struct clk_hw*[]) {
  1081. &blsp1_qup3_spi_apps_clk_src.clkr.hw,
  1082. },
  1083. .num_parents = 1,
  1084. .flags = CLK_SET_RATE_PARENT,
  1085. .ops = &clk_branch2_ops,
  1086. },
  1087. },
  1088. };
  1089. static struct clk_branch gcc_blsp1_qup4_i2c_apps_clk = {
  1090. .halt_reg = 0x1f008,
  1091. .halt_check = BRANCH_HALT,
  1092. .clkr = {
  1093. .enable_reg = 0x1f008,
  1094. .enable_mask = BIT(0),
  1095. .hw.init = &(struct clk_init_data){
  1096. .name = "gcc_blsp1_qup4_i2c_apps_clk",
  1097. .parent_hws = (const struct clk_hw*[]) {
  1098. &blsp1_qup4_i2c_apps_clk_src.clkr.hw,
  1099. },
  1100. .num_parents = 1,
  1101. .flags = CLK_SET_RATE_PARENT,
  1102. .ops = &clk_branch2_ops,
  1103. },
  1104. },
  1105. };
  1106. static struct clk_branch gcc_blsp1_qup4_spi_apps_clk = {
  1107. .halt_reg = 0x1f004,
  1108. .halt_check = BRANCH_HALT,
  1109. .clkr = {
  1110. .enable_reg = 0x1f004,
  1111. .enable_mask = BIT(0),
  1112. .hw.init = &(struct clk_init_data){
  1113. .name = "gcc_blsp1_qup4_spi_apps_clk",
  1114. .parent_hws = (const struct clk_hw*[]) {
  1115. &blsp1_qup4_spi_apps_clk_src.clkr.hw,
  1116. },
  1117. .num_parents = 1,
  1118. .flags = CLK_SET_RATE_PARENT,
  1119. .ops = &clk_branch2_ops,
  1120. },
  1121. },
  1122. };
  1123. static struct clk_branch gcc_blsp1_uart1_apps_clk = {
  1124. .halt_reg = 0x1a004,
  1125. .halt_check = BRANCH_HALT,
  1126. .clkr = {
  1127. .enable_reg = 0x1a004,
  1128. .enable_mask = BIT(0),
  1129. .hw.init = &(struct clk_init_data){
  1130. .name = "gcc_blsp1_uart1_apps_clk",
  1131. .parent_hws = (const struct clk_hw*[]) {
  1132. &blsp1_uart1_apps_clk_src.clkr.hw,
  1133. },
  1134. .num_parents = 1,
  1135. .flags = CLK_SET_RATE_PARENT,
  1136. .ops = &clk_branch2_ops,
  1137. },
  1138. },
  1139. };
  1140. static struct clk_branch gcc_blsp1_uart2_apps_clk = {
  1141. .halt_reg = 0x1c004,
  1142. .halt_check = BRANCH_HALT,
  1143. .clkr = {
  1144. .enable_reg = 0x1c004,
  1145. .enable_mask = BIT(0),
  1146. .hw.init = &(struct clk_init_data){
  1147. .name = "gcc_blsp1_uart2_apps_clk",
  1148. .parent_hws = (const struct clk_hw*[]) {
  1149. &blsp1_uart2_apps_clk_src.clkr.hw,
  1150. },
  1151. .num_parents = 1,
  1152. .flags = CLK_SET_RATE_PARENT,
  1153. .ops = &clk_branch2_ops,
  1154. },
  1155. },
  1156. };
  1157. static struct clk_branch gcc_blsp2_ahb_clk = {
  1158. .halt_reg = 0x25004,
  1159. .halt_check = BRANCH_HALT_VOTED,
  1160. .clkr = {
  1161. .enable_reg = 0x52004,
  1162. .enable_mask = BIT(15),
  1163. .hw.init = &(struct clk_init_data){
  1164. .name = "gcc_blsp2_ahb_clk",
  1165. .ops = &clk_branch2_ops,
  1166. },
  1167. },
  1168. };
  1169. static struct clk_branch gcc_blsp2_qup1_i2c_apps_clk = {
  1170. .halt_reg = 0x26008,
  1171. .halt_check = BRANCH_HALT,
  1172. .clkr = {
  1173. .enable_reg = 0x26008,
  1174. .enable_mask = BIT(0),
  1175. .hw.init = &(struct clk_init_data){
  1176. .name = "gcc_blsp2_qup1_i2c_apps_clk",
  1177. .parent_hws = (const struct clk_hw*[]) {
  1178. &blsp2_qup1_i2c_apps_clk_src.clkr.hw,
  1179. },
  1180. .num_parents = 1,
  1181. .flags = CLK_SET_RATE_PARENT,
  1182. .ops = &clk_branch2_ops,
  1183. },
  1184. },
  1185. };
  1186. static struct clk_branch gcc_blsp2_qup1_spi_apps_clk = {
  1187. .halt_reg = 0x26004,
  1188. .halt_check = BRANCH_HALT,
  1189. .clkr = {
  1190. .enable_reg = 0x26004,
  1191. .enable_mask = BIT(0),
  1192. .hw.init = &(struct clk_init_data){
  1193. .name = "gcc_blsp2_qup1_spi_apps_clk",
  1194. .parent_hws = (const struct clk_hw*[]) {
  1195. &blsp2_qup1_spi_apps_clk_src.clkr.hw,
  1196. },
  1197. .num_parents = 1,
  1198. .flags = CLK_SET_RATE_PARENT,
  1199. .ops = &clk_branch2_ops,
  1200. },
  1201. },
  1202. };
  1203. static struct clk_branch gcc_blsp2_qup2_i2c_apps_clk = {
  1204. .halt_reg = 0x28008,
  1205. .halt_check = BRANCH_HALT,
  1206. .clkr = {
  1207. .enable_reg = 0x28008,
  1208. .enable_mask = BIT(0),
  1209. .hw.init = &(struct clk_init_data){
  1210. .name = "gcc_blsp2_qup2_i2c_apps_clk",
  1211. .parent_hws = (const struct clk_hw*[]) {
  1212. &blsp2_qup2_i2c_apps_clk_src.clkr.hw,
  1213. },
  1214. .num_parents = 1,
  1215. .flags = CLK_SET_RATE_PARENT,
  1216. .ops = &clk_branch2_ops,
  1217. },
  1218. },
  1219. };
  1220. static struct clk_branch gcc_blsp2_qup2_spi_apps_clk = {
  1221. .halt_reg = 0x28004,
  1222. .halt_check = BRANCH_HALT,
  1223. .clkr = {
  1224. .enable_reg = 0x28004,
  1225. .enable_mask = BIT(0),
  1226. .hw.init = &(struct clk_init_data){
  1227. .name = "gcc_blsp2_qup2_spi_apps_clk",
  1228. .parent_hws = (const struct clk_hw*[]) {
  1229. &blsp2_qup2_spi_apps_clk_src.clkr.hw,
  1230. },
  1231. .num_parents = 1,
  1232. .flags = CLK_SET_RATE_PARENT,
  1233. .ops = &clk_branch2_ops,
  1234. },
  1235. },
  1236. };
  1237. static struct clk_branch gcc_blsp2_qup3_i2c_apps_clk = {
  1238. .halt_reg = 0x2a008,
  1239. .halt_check = BRANCH_HALT,
  1240. .clkr = {
  1241. .enable_reg = 0x2a008,
  1242. .enable_mask = BIT(0),
  1243. .hw.init = &(struct clk_init_data){
  1244. .name = "gcc_blsp2_qup3_i2c_apps_clk",
  1245. .parent_hws = (const struct clk_hw*[]) {
  1246. &blsp2_qup3_i2c_apps_clk_src.clkr.hw,
  1247. },
  1248. .num_parents = 1,
  1249. .flags = CLK_SET_RATE_PARENT,
  1250. .ops = &clk_branch2_ops,
  1251. },
  1252. },
  1253. };
  1254. static struct clk_branch gcc_blsp2_qup3_spi_apps_clk = {
  1255. .halt_reg = 0x2a004,
  1256. .halt_check = BRANCH_HALT,
  1257. .clkr = {
  1258. .enable_reg = 0x2a004,
  1259. .enable_mask = BIT(0),
  1260. .hw.init = &(struct clk_init_data){
  1261. .name = "gcc_blsp2_qup3_spi_apps_clk",
  1262. .parent_hws = (const struct clk_hw*[]) {
  1263. &blsp2_qup3_spi_apps_clk_src.clkr.hw,
  1264. },
  1265. .num_parents = 1,
  1266. .flags = CLK_SET_RATE_PARENT,
  1267. .ops = &clk_branch2_ops,
  1268. },
  1269. },
  1270. };
  1271. static struct clk_branch gcc_blsp2_qup4_i2c_apps_clk = {
  1272. .halt_reg = 0x2c008,
  1273. .halt_check = BRANCH_HALT,
  1274. .clkr = {
  1275. .enable_reg = 0x2c008,
  1276. .enable_mask = BIT(0),
  1277. .hw.init = &(struct clk_init_data){
  1278. .name = "gcc_blsp2_qup4_i2c_apps_clk",
  1279. .parent_hws = (const struct clk_hw*[]) {
  1280. &blsp2_qup4_i2c_apps_clk_src.clkr.hw,
  1281. },
  1282. .num_parents = 1,
  1283. .flags = CLK_SET_RATE_PARENT,
  1284. .ops = &clk_branch2_ops,
  1285. },
  1286. },
  1287. };
  1288. static struct clk_branch gcc_blsp2_qup4_spi_apps_clk = {
  1289. .halt_reg = 0x2c004,
  1290. .halt_check = BRANCH_HALT,
  1291. .clkr = {
  1292. .enable_reg = 0x2c004,
  1293. .enable_mask = BIT(0),
  1294. .hw.init = &(struct clk_init_data){
  1295. .name = "gcc_blsp2_qup4_spi_apps_clk",
  1296. .parent_hws = (const struct clk_hw*[]) {
  1297. &blsp2_qup4_spi_apps_clk_src.clkr.hw,
  1298. },
  1299. .num_parents = 1,
  1300. .flags = CLK_SET_RATE_PARENT,
  1301. .ops = &clk_branch2_ops,
  1302. },
  1303. },
  1304. };
  1305. static struct clk_branch gcc_blsp2_uart1_apps_clk = {
  1306. .halt_reg = 0x27004,
  1307. .halt_check = BRANCH_HALT,
  1308. .clkr = {
  1309. .enable_reg = 0x27004,
  1310. .enable_mask = BIT(0),
  1311. .hw.init = &(struct clk_init_data){
  1312. .name = "gcc_blsp2_uart1_apps_clk",
  1313. .parent_hws = (const struct clk_hw*[]) {
  1314. &blsp2_uart1_apps_clk_src.clkr.hw,
  1315. },
  1316. .num_parents = 1,
  1317. .flags = CLK_SET_RATE_PARENT,
  1318. .ops = &clk_branch2_ops,
  1319. },
  1320. },
  1321. };
  1322. static struct clk_branch gcc_blsp2_uart2_apps_clk = {
  1323. .halt_reg = 0x29004,
  1324. .halt_check = BRANCH_HALT,
  1325. .clkr = {
  1326. .enable_reg = 0x29004,
  1327. .enable_mask = BIT(0),
  1328. .hw.init = &(struct clk_init_data){
  1329. .name = "gcc_blsp2_uart2_apps_clk",
  1330. .parent_hws = (const struct clk_hw*[]) {
  1331. &blsp2_uart2_apps_clk_src.clkr.hw,
  1332. },
  1333. .num_parents = 1,
  1334. .flags = CLK_SET_RATE_PARENT,
  1335. .ops = &clk_branch2_ops,
  1336. },
  1337. },
  1338. };
  1339. static struct clk_branch gcc_boot_rom_ahb_clk = {
  1340. .halt_reg = 0x38004,
  1341. .halt_check = BRANCH_HALT_VOTED,
  1342. .clkr = {
  1343. .enable_reg = 0x52004,
  1344. .enable_mask = BIT(10),
  1345. .hw.init = &(struct clk_init_data){
  1346. .name = "gcc_boot_rom_ahb_clk",
  1347. .ops = &clk_branch2_ops,
  1348. },
  1349. },
  1350. };
  1351. static struct clk_branch gcc_cfg_noc_usb2_axi_clk = {
  1352. .halt_reg = 0x5058,
  1353. .halt_check = BRANCH_HALT,
  1354. .clkr = {
  1355. .enable_reg = 0x5058,
  1356. .enable_mask = BIT(0),
  1357. .hw.init = &(struct clk_init_data){
  1358. .name = "gcc_cfg_noc_usb2_axi_clk",
  1359. .parent_hws = (const struct clk_hw*[]) {
  1360. &usb20_master_clk_src.clkr.hw,
  1361. },
  1362. .num_parents = 1,
  1363. .ops = &clk_branch2_ops,
  1364. },
  1365. },
  1366. };
  1367. static struct clk_branch gcc_cfg_noc_usb3_axi_clk = {
  1368. .halt_reg = 0x5018,
  1369. .halt_check = BRANCH_HALT,
  1370. .clkr = {
  1371. .enable_reg = 0x5018,
  1372. .enable_mask = BIT(0),
  1373. .hw.init = &(struct clk_init_data){
  1374. .name = "gcc_cfg_noc_usb3_axi_clk",
  1375. .parent_hws = (const struct clk_hw*[]) {
  1376. &usb30_master_clk_src.clkr.hw,
  1377. },
  1378. .num_parents = 1,
  1379. .ops = &clk_branch2_ops,
  1380. },
  1381. },
  1382. };
  1383. static struct clk_branch gcc_dcc_ahb_clk = {
  1384. .halt_reg = 0x84004,
  1385. .clkr = {
  1386. .enable_reg = 0x84004,
  1387. .enable_mask = BIT(0),
  1388. .hw.init = &(struct clk_init_data){
  1389. .name = "gcc_dcc_ahb_clk",
  1390. .ops = &clk_branch2_ops,
  1391. },
  1392. },
  1393. };
  1394. static struct clk_branch gcc_gp1_clk = {
  1395. .halt_reg = 0x64000,
  1396. .halt_check = BRANCH_HALT,
  1397. .clkr = {
  1398. .enable_reg = 0x64000,
  1399. .enable_mask = BIT(0),
  1400. .hw.init = &(struct clk_init_data){
  1401. .name = "gcc_gp1_clk",
  1402. .parent_hws = (const struct clk_hw*[]) {
  1403. &gp1_clk_src.clkr.hw,
  1404. },
  1405. .num_parents = 1,
  1406. .flags = CLK_SET_RATE_PARENT,
  1407. .ops = &clk_branch2_ops,
  1408. },
  1409. },
  1410. };
  1411. static struct clk_branch gcc_gp2_clk = {
  1412. .halt_reg = 0x65000,
  1413. .halt_check = BRANCH_HALT,
  1414. .clkr = {
  1415. .enable_reg = 0x65000,
  1416. .enable_mask = BIT(0),
  1417. .hw.init = &(struct clk_init_data){
  1418. .name = "gcc_gp2_clk",
  1419. .parent_hws = (const struct clk_hw*[]) {
  1420. &gp2_clk_src.clkr.hw,
  1421. },
  1422. .num_parents = 1,
  1423. .flags = CLK_SET_RATE_PARENT,
  1424. .ops = &clk_branch2_ops,
  1425. },
  1426. },
  1427. };
  1428. static struct clk_branch gcc_gp3_clk = {
  1429. .halt_reg = 0x66000,
  1430. .halt_check = BRANCH_HALT,
  1431. .clkr = {
  1432. .enable_reg = 0x66000,
  1433. .enable_mask = BIT(0),
  1434. .hw.init = &(struct clk_init_data){
  1435. .name = "gcc_gp3_clk",
  1436. .parent_hws = (const struct clk_hw*[]) {
  1437. &gp3_clk_src.clkr.hw,
  1438. },
  1439. .num_parents = 1,
  1440. .flags = CLK_SET_RATE_PARENT,
  1441. .ops = &clk_branch2_ops,
  1442. },
  1443. },
  1444. };
  1445. static struct clk_branch gcc_gpu_bimc_gfx_clk = {
  1446. .halt_reg = 0x71010,
  1447. .halt_check = BRANCH_VOTED,
  1448. .clkr = {
  1449. .enable_reg = 0x71010,
  1450. .enable_mask = BIT(0),
  1451. .hw.init = &(struct clk_init_data){
  1452. .name = "gcc_gpu_bimc_gfx_clk",
  1453. .ops = &clk_branch2_ops,
  1454. },
  1455. },
  1456. };
  1457. static struct clk_branch gcc_gpu_cfg_ahb_clk = {
  1458. .halt_reg = 0x71004,
  1459. .halt_check = BRANCH_VOTED,
  1460. .clkr = {
  1461. .enable_reg = 0x71004,
  1462. .enable_mask = BIT(0),
  1463. .hw.init = &(struct clk_init_data){
  1464. .name = "gcc_gpu_cfg_ahb_clk",
  1465. .ops = &clk_branch2_ops,
  1466. .flags = CLK_IS_CRITICAL,
  1467. },
  1468. },
  1469. };
  1470. static struct clk_branch gcc_gpu_gpll0_clk = {
  1471. .halt_reg = 0x5200c,
  1472. .halt_check = BRANCH_HALT_DELAY,
  1473. .clkr = {
  1474. .enable_reg = 0x5200c,
  1475. .enable_mask = BIT(4),
  1476. .hw.init = &(struct clk_init_data){
  1477. .name = "gcc_gpu_gpll0_clk",
  1478. .parent_hws = (const struct clk_hw*[]) {
  1479. &gpll0.clkr.hw,
  1480. },
  1481. .num_parents = 1,
  1482. .ops = &clk_branch2_ops,
  1483. },
  1484. },
  1485. };
  1486. static struct clk_branch gcc_gpu_gpll0_div_clk = {
  1487. .halt_reg = 0x5200c,
  1488. .halt_check = BRANCH_HALT_DELAY,
  1489. .clkr = {
  1490. .enable_reg = 0x5200c,
  1491. .enable_mask = BIT(3),
  1492. .hw.init = &(struct clk_init_data){
  1493. .name = "gcc_gpu_gpll0_div_clk",
  1494. .parent_hws = (const struct clk_hw*[]) {
  1495. &gpll0_early_div.hw,
  1496. },
  1497. .num_parents = 1,
  1498. .ops = &clk_branch2_ops,
  1499. },
  1500. },
  1501. };
  1502. static struct clk_branch gcc_hmss_dvm_bus_clk = {
  1503. .halt_reg = 0x4808c,
  1504. .halt_check = BRANCH_HALT,
  1505. .clkr = {
  1506. .enable_reg = 0x4808c,
  1507. .enable_mask = BIT(0),
  1508. .hw.init = &(struct clk_init_data){
  1509. .name = "gcc_hmss_dvm_bus_clk",
  1510. .ops = &clk_branch2_ops,
  1511. .flags = CLK_IGNORE_UNUSED,
  1512. },
  1513. },
  1514. };
  1515. static struct clk_branch gcc_hmss_rbcpr_clk = {
  1516. .halt_reg = 0x48008,
  1517. .halt_check = BRANCH_HALT,
  1518. .clkr = {
  1519. .enable_reg = 0x48008,
  1520. .enable_mask = BIT(0),
  1521. .hw.init = &(struct clk_init_data){
  1522. .name = "gcc_hmss_rbcpr_clk",
  1523. .parent_hws = (const struct clk_hw*[]) {
  1524. &hmss_rbcpr_clk_src.clkr.hw,
  1525. },
  1526. .num_parents = 1,
  1527. .flags = CLK_SET_RATE_PARENT,
  1528. .ops = &clk_branch2_ops,
  1529. },
  1530. },
  1531. };
  1532. static struct clk_branch gcc_mmss_gpll0_clk = {
  1533. .halt_reg = 0x5200c,
  1534. .halt_check = BRANCH_HALT_DELAY,
  1535. .clkr = {
  1536. .enable_reg = 0x5200c,
  1537. .enable_mask = BIT(1),
  1538. .hw.init = &(struct clk_init_data){
  1539. .name = "gcc_mmss_gpll0_clk",
  1540. .parent_hws = (const struct clk_hw*[]) {
  1541. &gpll0.clkr.hw,
  1542. },
  1543. .num_parents = 1,
  1544. .ops = &clk_branch2_ops,
  1545. },
  1546. },
  1547. };
  1548. static struct clk_branch gcc_mmss_gpll0_div_clk = {
  1549. .halt_reg = 0x5200c,
  1550. .halt_check = BRANCH_HALT_DELAY,
  1551. .clkr = {
  1552. .enable_reg = 0x5200c,
  1553. .enable_mask = BIT(0),
  1554. .hw.init = &(struct clk_init_data){
  1555. .name = "gcc_mmss_gpll0_div_clk",
  1556. .parent_hws = (const struct clk_hw*[]) {
  1557. &gpll0_early_div.hw,
  1558. },
  1559. .num_parents = 1,
  1560. .ops = &clk_branch2_ops,
  1561. },
  1562. },
  1563. };
  1564. static struct clk_branch gcc_mmss_noc_cfg_ahb_clk = {
  1565. .halt_reg = 0x9004,
  1566. .halt_check = BRANCH_HALT,
  1567. .clkr = {
  1568. .enable_reg = 0x9004,
  1569. .enable_mask = BIT(0),
  1570. .hw.init = &(struct clk_init_data){
  1571. .name = "gcc_mmss_noc_cfg_ahb_clk",
  1572. .ops = &clk_branch2_ops,
  1573. /*
  1574. * Any access to mmss depends on this clock.
  1575. * Gating this clock has been shown to crash the system
  1576. * when mmssnoc_axi_rpm_clk is inited in rpmcc.
  1577. */
  1578. .flags = CLK_IS_CRITICAL,
  1579. },
  1580. },
  1581. };
  1582. static struct clk_branch gcc_mmss_sys_noc_axi_clk = {
  1583. .halt_reg = 0x9000,
  1584. .halt_check = BRANCH_HALT,
  1585. .clkr = {
  1586. .enable_reg = 0x9000,
  1587. .enable_mask = BIT(0),
  1588. .hw.init = &(struct clk_init_data){
  1589. .name = "gcc_mmss_sys_noc_axi_clk",
  1590. .ops = &clk_branch2_ops,
  1591. },
  1592. },
  1593. };
  1594. static struct clk_branch gcc_mss_cfg_ahb_clk = {
  1595. .halt_reg = 0x8a000,
  1596. .clkr = {
  1597. .enable_reg = 0x8a000,
  1598. .enable_mask = BIT(0),
  1599. .hw.init = &(struct clk_init_data){
  1600. .name = "gcc_mss_cfg_ahb_clk",
  1601. .ops = &clk_branch2_ops,
  1602. },
  1603. },
  1604. };
  1605. static struct clk_branch gcc_mss_mnoc_bimc_axi_clk = {
  1606. .halt_reg = 0x8a004,
  1607. .halt_check = BRANCH_HALT,
  1608. .hwcg_reg = 0x8a004,
  1609. .hwcg_bit = 1,
  1610. .clkr = {
  1611. .enable_reg = 0x8a004,
  1612. .enable_mask = BIT(0),
  1613. .hw.init = &(struct clk_init_data){
  1614. .name = "gcc_mss_mnoc_bimc_axi_clk",
  1615. .ops = &clk_branch2_ops,
  1616. },
  1617. },
  1618. };
  1619. static struct clk_branch gcc_mss_q6_bimc_axi_clk = {
  1620. .halt_reg = 0x8a040,
  1621. .clkr = {
  1622. .enable_reg = 0x8a040,
  1623. .enable_mask = BIT(0),
  1624. .hw.init = &(struct clk_init_data){
  1625. .name = "gcc_mss_q6_bimc_axi_clk",
  1626. .ops = &clk_branch2_ops,
  1627. },
  1628. },
  1629. };
  1630. static struct clk_branch gcc_mss_snoc_axi_clk = {
  1631. .halt_reg = 0x8a03c,
  1632. .clkr = {
  1633. .enable_reg = 0x8a03c,
  1634. .enable_mask = BIT(0),
  1635. .hw.init = &(struct clk_init_data){
  1636. .name = "gcc_mss_snoc_axi_clk",
  1637. .ops = &clk_branch2_ops,
  1638. },
  1639. },
  1640. };
  1641. static struct clk_branch gcc_pdm2_clk = {
  1642. .halt_reg = 0x3300c,
  1643. .halt_check = BRANCH_HALT,
  1644. .clkr = {
  1645. .enable_reg = 0x3300c,
  1646. .enable_mask = BIT(0),
  1647. .hw.init = &(struct clk_init_data){
  1648. .name = "gcc_pdm2_clk",
  1649. .parent_hws = (const struct clk_hw*[]) {
  1650. &pdm2_clk_src.clkr.hw,
  1651. },
  1652. .num_parents = 1,
  1653. .flags = CLK_SET_RATE_PARENT,
  1654. .ops = &clk_branch2_ops,
  1655. },
  1656. },
  1657. };
  1658. static struct clk_branch gcc_pdm_ahb_clk = {
  1659. .halt_reg = 0x33004,
  1660. .halt_check = BRANCH_HALT,
  1661. .clkr = {
  1662. .enable_reg = 0x33004,
  1663. .enable_mask = BIT(0),
  1664. .hw.init = &(struct clk_init_data){
  1665. .name = "gcc_pdm_ahb_clk",
  1666. .ops = &clk_branch2_ops,
  1667. },
  1668. },
  1669. };
  1670. static struct clk_branch gcc_prng_ahb_clk = {
  1671. .halt_reg = 0x34004,
  1672. .halt_check = BRANCH_HALT_VOTED,
  1673. .clkr = {
  1674. .enable_reg = 0x52004,
  1675. .enable_mask = BIT(13),
  1676. .hw.init = &(struct clk_init_data){
  1677. .name = "gcc_prng_ahb_clk",
  1678. .ops = &clk_branch2_ops,
  1679. },
  1680. },
  1681. };
  1682. static struct clk_branch gcc_qspi_ahb_clk = {
  1683. .halt_reg = 0x4d004,
  1684. .halt_check = BRANCH_HALT,
  1685. .clkr = {
  1686. .enable_reg = 0x4d004,
  1687. .enable_mask = BIT(0),
  1688. .hw.init = &(struct clk_init_data){
  1689. .name = "gcc_qspi_ahb_clk",
  1690. .ops = &clk_branch2_ops,
  1691. },
  1692. },
  1693. };
  1694. static struct clk_branch gcc_qspi_ser_clk = {
  1695. .halt_reg = 0x4d008,
  1696. .halt_check = BRANCH_HALT,
  1697. .clkr = {
  1698. .enable_reg = 0x4d008,
  1699. .enable_mask = BIT(0),
  1700. .hw.init = &(struct clk_init_data){
  1701. .name = "gcc_qspi_ser_clk",
  1702. .parent_hws = (const struct clk_hw*[]) {
  1703. &qspi_ser_clk_src.clkr.hw,
  1704. },
  1705. .num_parents = 1,
  1706. .flags = CLK_SET_RATE_PARENT,
  1707. .ops = &clk_branch2_ops,
  1708. },
  1709. },
  1710. };
  1711. static struct clk_branch gcc_rx0_usb2_clkref_clk = {
  1712. .halt_reg = 0x88018,
  1713. .halt_check = BRANCH_HALT_VOTED,
  1714. .clkr = {
  1715. .enable_reg = 0x88018,
  1716. .enable_mask = BIT(0),
  1717. .hw.init = &(struct clk_init_data){
  1718. .name = "gcc_rx0_usb2_clkref_clk",
  1719. .ops = &clk_branch2_ops,
  1720. },
  1721. },
  1722. };
  1723. static struct clk_branch gcc_rx1_usb2_clkref_clk = {
  1724. .halt_reg = 0x88014,
  1725. .halt_check = BRANCH_HALT_VOTED,
  1726. .clkr = {
  1727. .enable_reg = 0x88014,
  1728. .enable_mask = BIT(0),
  1729. .hw.init = &(struct clk_init_data){
  1730. .name = "gcc_rx1_usb2_clkref_clk",
  1731. .ops = &clk_branch2_ops,
  1732. },
  1733. },
  1734. };
  1735. static struct clk_branch gcc_sdcc1_ahb_clk = {
  1736. .halt_reg = 0x16008,
  1737. .halt_check = BRANCH_HALT,
  1738. .clkr = {
  1739. .enable_reg = 0x16008,
  1740. .enable_mask = BIT(0),
  1741. .hw.init = &(struct clk_init_data){
  1742. .name = "gcc_sdcc1_ahb_clk",
  1743. .ops = &clk_branch2_ops,
  1744. },
  1745. },
  1746. };
  1747. static struct clk_branch gcc_sdcc1_apps_clk = {
  1748. .halt_reg = 0x16004,
  1749. .halt_check = BRANCH_HALT,
  1750. .clkr = {
  1751. .enable_reg = 0x16004,
  1752. .enable_mask = BIT(0),
  1753. .hw.init = &(struct clk_init_data){
  1754. .name = "gcc_sdcc1_apps_clk",
  1755. .parent_hws = (const struct clk_hw*[]) {
  1756. &sdcc1_apps_clk_src.clkr.hw,
  1757. },
  1758. .num_parents = 1,
  1759. .flags = CLK_SET_RATE_PARENT,
  1760. .ops = &clk_branch2_ops,
  1761. },
  1762. },
  1763. };
  1764. static struct clk_branch gcc_sdcc1_ice_core_clk = {
  1765. .halt_reg = 0x1600c,
  1766. .halt_check = BRANCH_HALT,
  1767. .clkr = {
  1768. .enable_reg = 0x1600c,
  1769. .enable_mask = BIT(0),
  1770. .hw.init = &(struct clk_init_data){
  1771. .name = "gcc_sdcc1_ice_core_clk",
  1772. .parent_hws = (const struct clk_hw*[]) {
  1773. &sdcc1_ice_core_clk_src.clkr.hw,
  1774. },
  1775. .num_parents = 1,
  1776. .flags = CLK_SET_RATE_PARENT,
  1777. .ops = &clk_branch2_ops,
  1778. },
  1779. },
  1780. };
  1781. static struct clk_branch gcc_sdcc2_ahb_clk = {
  1782. .halt_reg = 0x14008,
  1783. .halt_check = BRANCH_HALT,
  1784. .clkr = {
  1785. .enable_reg = 0x14008,
  1786. .enable_mask = BIT(0),
  1787. .hw.init = &(struct clk_init_data){
  1788. .name = "gcc_sdcc2_ahb_clk",
  1789. .ops = &clk_branch2_ops,
  1790. },
  1791. },
  1792. };
  1793. static struct clk_branch gcc_sdcc2_apps_clk = {
  1794. .halt_reg = 0x14004,
  1795. .halt_check = BRANCH_HALT,
  1796. .clkr = {
  1797. .enable_reg = 0x14004,
  1798. .enable_mask = BIT(0),
  1799. .hw.init = &(struct clk_init_data){
  1800. .name = "gcc_sdcc2_apps_clk",
  1801. .parent_hws = (const struct clk_hw*[]) {
  1802. &sdcc2_apps_clk_src.clkr.hw,
  1803. },
  1804. .num_parents = 1,
  1805. .flags = CLK_SET_RATE_PARENT,
  1806. .ops = &clk_branch2_ops,
  1807. },
  1808. },
  1809. };
  1810. static struct clk_branch gcc_ufs_ahb_clk = {
  1811. .halt_reg = 0x7500c,
  1812. .halt_check = BRANCH_HALT,
  1813. .clkr = {
  1814. .enable_reg = 0x7500c,
  1815. .enable_mask = BIT(0),
  1816. .hw.init = &(struct clk_init_data){
  1817. .name = "gcc_ufs_ahb_clk",
  1818. .ops = &clk_branch2_ops,
  1819. },
  1820. },
  1821. };
  1822. static struct clk_branch gcc_ufs_axi_clk = {
  1823. .halt_reg = 0x75008,
  1824. .halt_check = BRANCH_HALT,
  1825. .clkr = {
  1826. .enable_reg = 0x75008,
  1827. .enable_mask = BIT(0),
  1828. .hw.init = &(struct clk_init_data){
  1829. .name = "gcc_ufs_axi_clk",
  1830. .parent_hws = (const struct clk_hw*[]) {
  1831. &ufs_axi_clk_src.clkr.hw,
  1832. },
  1833. .num_parents = 1,
  1834. .flags = CLK_SET_RATE_PARENT,
  1835. .ops = &clk_branch2_ops,
  1836. },
  1837. },
  1838. };
  1839. static struct clk_branch gcc_ufs_clkref_clk = {
  1840. .halt_reg = 0x88008,
  1841. .halt_check = BRANCH_HALT,
  1842. .clkr = {
  1843. .enable_reg = 0x88008,
  1844. .enable_mask = BIT(0),
  1845. .hw.init = &(struct clk_init_data){
  1846. .name = "gcc_ufs_clkref_clk",
  1847. .ops = &clk_branch2_ops,
  1848. },
  1849. },
  1850. };
  1851. static struct clk_branch gcc_ufs_ice_core_clk = {
  1852. .halt_reg = 0x7600c,
  1853. .halt_check = BRANCH_HALT,
  1854. .clkr = {
  1855. .enable_reg = 0x7600c,
  1856. .enable_mask = BIT(0),
  1857. .hw.init = &(struct clk_init_data){
  1858. .name = "gcc_ufs_ice_core_clk",
  1859. .parent_hws = (const struct clk_hw*[]) {
  1860. &ufs_ice_core_clk_src.clkr.hw,
  1861. },
  1862. .num_parents = 1,
  1863. .flags = CLK_SET_RATE_PARENT,
  1864. .ops = &clk_branch2_ops,
  1865. },
  1866. },
  1867. };
  1868. static struct clk_branch gcc_ufs_phy_aux_clk = {
  1869. .halt_reg = 0x76040,
  1870. .halt_check = BRANCH_HALT,
  1871. .clkr = {
  1872. .enable_reg = 0x76040,
  1873. .enable_mask = BIT(0),
  1874. .hw.init = &(struct clk_init_data){
  1875. .name = "gcc_ufs_phy_aux_clk",
  1876. .parent_hws = (const struct clk_hw*[]) {
  1877. &ufs_phy_aux_clk_src.clkr.hw,
  1878. },
  1879. .num_parents = 1,
  1880. .flags = CLK_SET_RATE_PARENT,
  1881. .ops = &clk_branch2_ops,
  1882. },
  1883. },
  1884. };
  1885. static struct clk_branch gcc_ufs_rx_symbol_0_clk = {
  1886. .halt_reg = 0x75014,
  1887. .halt_check = BRANCH_HALT_SKIP,
  1888. .clkr = {
  1889. .enable_reg = 0x75014,
  1890. .enable_mask = BIT(0),
  1891. .hw.init = &(struct clk_init_data){
  1892. .name = "gcc_ufs_rx_symbol_0_clk",
  1893. .ops = &clk_branch2_ops,
  1894. },
  1895. },
  1896. };
  1897. static struct clk_branch gcc_ufs_rx_symbol_1_clk = {
  1898. .halt_reg = 0x7605c,
  1899. .halt_check = BRANCH_HALT_SKIP,
  1900. .clkr = {
  1901. .enable_reg = 0x7605c,
  1902. .enable_mask = BIT(0),
  1903. .hw.init = &(struct clk_init_data){
  1904. .name = "gcc_ufs_rx_symbol_1_clk",
  1905. .ops = &clk_branch2_ops,
  1906. },
  1907. },
  1908. };
  1909. static struct clk_branch gcc_ufs_tx_symbol_0_clk = {
  1910. .halt_reg = 0x75010,
  1911. .halt_check = BRANCH_HALT_SKIP,
  1912. .clkr = {
  1913. .enable_reg = 0x75010,
  1914. .enable_mask = BIT(0),
  1915. .hw.init = &(struct clk_init_data){
  1916. .name = "gcc_ufs_tx_symbol_0_clk",
  1917. .ops = &clk_branch2_ops,
  1918. },
  1919. },
  1920. };
  1921. static struct clk_branch gcc_ufs_unipro_core_clk = {
  1922. .halt_reg = 0x76008,
  1923. .halt_check = BRANCH_HALT,
  1924. .clkr = {
  1925. .enable_reg = 0x76008,
  1926. .enable_mask = BIT(0),
  1927. .hw.init = &(struct clk_init_data){
  1928. .name = "gcc_ufs_unipro_core_clk",
  1929. .parent_hws = (const struct clk_hw*[]) {
  1930. &ufs_unipro_core_clk_src.clkr.hw,
  1931. },
  1932. .flags = CLK_SET_RATE_PARENT,
  1933. .num_parents = 1,
  1934. .ops = &clk_branch2_ops,
  1935. },
  1936. },
  1937. };
  1938. static struct clk_branch gcc_usb20_master_clk = {
  1939. .halt_reg = 0x2f004,
  1940. .halt_check = BRANCH_HALT,
  1941. .clkr = {
  1942. .enable_reg = 0x2f004,
  1943. .enable_mask = BIT(0),
  1944. .hw.init = &(struct clk_init_data){
  1945. .name = "gcc_usb20_master_clk",
  1946. .parent_hws = (const struct clk_hw*[]) {
  1947. &usb20_master_clk_src.clkr.hw,
  1948. },
  1949. .flags = CLK_SET_RATE_PARENT,
  1950. .num_parents = 1,
  1951. .ops = &clk_branch2_ops,
  1952. },
  1953. },
  1954. };
  1955. static struct clk_branch gcc_usb20_mock_utmi_clk = {
  1956. .halt_reg = 0x2f00c,
  1957. .halt_check = BRANCH_HALT,
  1958. .clkr = {
  1959. .enable_reg = 0x2f00c,
  1960. .enable_mask = BIT(0),
  1961. .hw.init = &(struct clk_init_data){
  1962. .name = "gcc_usb20_mock_utmi_clk",
  1963. .parent_hws = (const struct clk_hw*[]) {
  1964. &usb20_mock_utmi_clk_src.clkr.hw,
  1965. },
  1966. .num_parents = 1,
  1967. .flags = CLK_SET_RATE_PARENT,
  1968. .ops = &clk_branch2_ops,
  1969. },
  1970. },
  1971. };
  1972. static struct clk_branch gcc_usb20_sleep_clk = {
  1973. .halt_reg = 0x2f008,
  1974. .halt_check = BRANCH_HALT,
  1975. .clkr = {
  1976. .enable_reg = 0x2f008,
  1977. .enable_mask = BIT(0),
  1978. .hw.init = &(struct clk_init_data){
  1979. .name = "gcc_usb20_sleep_clk",
  1980. .ops = &clk_branch2_ops,
  1981. },
  1982. },
  1983. };
  1984. static struct clk_branch gcc_usb30_master_clk = {
  1985. .halt_reg = 0xf008,
  1986. .halt_check = BRANCH_HALT,
  1987. .clkr = {
  1988. .enable_reg = 0xf008,
  1989. .enable_mask = BIT(0),
  1990. .hw.init = &(struct clk_init_data){
  1991. .name = "gcc_usb30_master_clk",
  1992. .parent_hws = (const struct clk_hw*[]) {
  1993. &usb30_master_clk_src.clkr.hw,
  1994. },
  1995. .num_parents = 1,
  1996. .flags = CLK_SET_RATE_PARENT,
  1997. .ops = &clk_branch2_ops,
  1998. },
  1999. },
  2000. };
  2001. static struct clk_branch gcc_usb30_mock_utmi_clk = {
  2002. .halt_reg = 0xf010,
  2003. .halt_check = BRANCH_HALT,
  2004. .clkr = {
  2005. .enable_reg = 0xf010,
  2006. .enable_mask = BIT(0),
  2007. .hw.init = &(struct clk_init_data){
  2008. .name = "gcc_usb30_mock_utmi_clk",
  2009. .parent_hws = (const struct clk_hw*[]) {
  2010. &usb30_mock_utmi_clk_src.clkr.hw,
  2011. },
  2012. .num_parents = 1,
  2013. .flags = CLK_SET_RATE_PARENT,
  2014. .ops = &clk_branch2_ops,
  2015. },
  2016. },
  2017. };
  2018. static struct clk_branch gcc_usb30_sleep_clk = {
  2019. .halt_reg = 0xf00c,
  2020. .halt_check = BRANCH_HALT,
  2021. .clkr = {
  2022. .enable_reg = 0xf00c,
  2023. .enable_mask = BIT(0),
  2024. .hw.init = &(struct clk_init_data){
  2025. .name = "gcc_usb30_sleep_clk",
  2026. .ops = &clk_branch2_ops,
  2027. },
  2028. },
  2029. };
  2030. static struct clk_branch gcc_usb3_clkref_clk = {
  2031. .halt_reg = 0x8800c,
  2032. .halt_check = BRANCH_HALT,
  2033. .clkr = {
  2034. .enable_reg = 0x8800c,
  2035. .enable_mask = BIT(0),
  2036. .hw.init = &(struct clk_init_data){
  2037. .name = "gcc_usb3_clkref_clk",
  2038. .ops = &clk_branch2_ops,
  2039. },
  2040. },
  2041. };
  2042. static struct clk_branch gcc_usb3_phy_aux_clk = {
  2043. .halt_reg = 0x50000,
  2044. .halt_check = BRANCH_HALT,
  2045. .clkr = {
  2046. .enable_reg = 0x50000,
  2047. .enable_mask = BIT(0),
  2048. .hw.init = &(struct clk_init_data){
  2049. .name = "gcc_usb3_phy_aux_clk",
  2050. .parent_hws = (const struct clk_hw*[]) {
  2051. &usb3_phy_aux_clk_src.clkr.hw,
  2052. },
  2053. .num_parents = 1,
  2054. .flags = CLK_SET_RATE_PARENT,
  2055. .ops = &clk_branch2_ops,
  2056. },
  2057. },
  2058. };
  2059. static struct clk_branch gcc_usb3_phy_pipe_clk = {
  2060. .halt_reg = 0x50004,
  2061. .halt_check = BRANCH_HALT_DELAY,
  2062. .clkr = {
  2063. .enable_reg = 0x50004,
  2064. .enable_mask = BIT(0),
  2065. .hw.init = &(struct clk_init_data){
  2066. .name = "gcc_usb3_phy_pipe_clk",
  2067. .ops = &clk_branch2_ops,
  2068. },
  2069. },
  2070. };
  2071. static struct clk_branch gcc_usb_phy_cfg_ahb2phy_clk = {
  2072. .halt_reg = 0x6a004,
  2073. .halt_check = BRANCH_HALT,
  2074. .clkr = {
  2075. .enable_reg = 0x6a004,
  2076. .enable_mask = BIT(0),
  2077. .hw.init = &(struct clk_init_data){
  2078. .name = "gcc_usb_phy_cfg_ahb2phy_clk",
  2079. .ops = &clk_branch2_ops,
  2080. },
  2081. },
  2082. };
  2083. static struct gdsc ufs_gdsc = {
  2084. .gdscr = 0x75004,
  2085. .gds_hw_ctrl = 0x0,
  2086. .pd = {
  2087. .name = "ufs_gdsc",
  2088. },
  2089. .pwrsts = PWRSTS_OFF_ON,
  2090. .flags = VOTABLE,
  2091. };
  2092. static struct gdsc usb_30_gdsc = {
  2093. .gdscr = 0xf004,
  2094. .gds_hw_ctrl = 0x0,
  2095. .pd = {
  2096. .name = "usb_30_gdsc",
  2097. },
  2098. .pwrsts = PWRSTS_OFF_ON,
  2099. .flags = VOTABLE,
  2100. };
  2101. static struct gdsc pcie_0_gdsc = {
  2102. .gdscr = 0x6b004,
  2103. .gds_hw_ctrl = 0x0,
  2104. .pd = {
  2105. .name = "pcie_0_gdsc",
  2106. },
  2107. .pwrsts = PWRSTS_OFF_ON,
  2108. .flags = VOTABLE,
  2109. };
  2110. static struct clk_hw *gcc_sdm660_hws[] = {
  2111. &xo.hw,
  2112. &gpll0_early_div.hw,
  2113. &gpll1_early_div.hw,
  2114. };
  2115. static struct clk_regmap *gcc_sdm660_clocks[] = {
  2116. [BLSP1_QUP1_I2C_APPS_CLK_SRC] = &blsp1_qup1_i2c_apps_clk_src.clkr,
  2117. [BLSP1_QUP1_SPI_APPS_CLK_SRC] = &blsp1_qup1_spi_apps_clk_src.clkr,
  2118. [BLSP1_QUP2_I2C_APPS_CLK_SRC] = &blsp1_qup2_i2c_apps_clk_src.clkr,
  2119. [BLSP1_QUP2_SPI_APPS_CLK_SRC] = &blsp1_qup2_spi_apps_clk_src.clkr,
  2120. [BLSP1_QUP3_I2C_APPS_CLK_SRC] = &blsp1_qup3_i2c_apps_clk_src.clkr,
  2121. [BLSP1_QUP3_SPI_APPS_CLK_SRC] = &blsp1_qup3_spi_apps_clk_src.clkr,
  2122. [BLSP1_QUP4_I2C_APPS_CLK_SRC] = &blsp1_qup4_i2c_apps_clk_src.clkr,
  2123. [BLSP1_QUP4_SPI_APPS_CLK_SRC] = &blsp1_qup4_spi_apps_clk_src.clkr,
  2124. [BLSP1_UART1_APPS_CLK_SRC] = &blsp1_uart1_apps_clk_src.clkr,
  2125. [BLSP1_UART2_APPS_CLK_SRC] = &blsp1_uart2_apps_clk_src.clkr,
  2126. [BLSP2_QUP1_I2C_APPS_CLK_SRC] = &blsp2_qup1_i2c_apps_clk_src.clkr,
  2127. [BLSP2_QUP1_SPI_APPS_CLK_SRC] = &blsp2_qup1_spi_apps_clk_src.clkr,
  2128. [BLSP2_QUP2_I2C_APPS_CLK_SRC] = &blsp2_qup2_i2c_apps_clk_src.clkr,
  2129. [BLSP2_QUP2_SPI_APPS_CLK_SRC] = &blsp2_qup2_spi_apps_clk_src.clkr,
  2130. [BLSP2_QUP3_I2C_APPS_CLK_SRC] = &blsp2_qup3_i2c_apps_clk_src.clkr,
  2131. [BLSP2_QUP3_SPI_APPS_CLK_SRC] = &blsp2_qup3_spi_apps_clk_src.clkr,
  2132. [BLSP2_QUP4_I2C_APPS_CLK_SRC] = &blsp2_qup4_i2c_apps_clk_src.clkr,
  2133. [BLSP2_QUP4_SPI_APPS_CLK_SRC] = &blsp2_qup4_spi_apps_clk_src.clkr,
  2134. [BLSP2_UART1_APPS_CLK_SRC] = &blsp2_uart1_apps_clk_src.clkr,
  2135. [BLSP2_UART2_APPS_CLK_SRC] = &blsp2_uart2_apps_clk_src.clkr,
  2136. [GCC_AGGRE2_UFS_AXI_CLK] = &gcc_aggre2_ufs_axi_clk.clkr,
  2137. [GCC_AGGRE2_USB3_AXI_CLK] = &gcc_aggre2_usb3_axi_clk.clkr,
  2138. [GCC_BIMC_GFX_CLK] = &gcc_bimc_gfx_clk.clkr,
  2139. [GCC_BIMC_HMSS_AXI_CLK] = &gcc_bimc_hmss_axi_clk.clkr,
  2140. [GCC_BIMC_MSS_Q6_AXI_CLK] = &gcc_bimc_mss_q6_axi_clk.clkr,
  2141. [GCC_BLSP1_AHB_CLK] = &gcc_blsp1_ahb_clk.clkr,
  2142. [GCC_BLSP1_QUP1_I2C_APPS_CLK] = &gcc_blsp1_qup1_i2c_apps_clk.clkr,
  2143. [GCC_BLSP1_QUP1_SPI_APPS_CLK] = &gcc_blsp1_qup1_spi_apps_clk.clkr,
  2144. [GCC_BLSP1_QUP2_I2C_APPS_CLK] = &gcc_blsp1_qup2_i2c_apps_clk.clkr,
  2145. [GCC_BLSP1_QUP2_SPI_APPS_CLK] = &gcc_blsp1_qup2_spi_apps_clk.clkr,
  2146. [GCC_BLSP1_QUP3_I2C_APPS_CLK] = &gcc_blsp1_qup3_i2c_apps_clk.clkr,
  2147. [GCC_BLSP1_QUP3_SPI_APPS_CLK] = &gcc_blsp1_qup3_spi_apps_clk.clkr,
  2148. [GCC_BLSP1_QUP4_I2C_APPS_CLK] = &gcc_blsp1_qup4_i2c_apps_clk.clkr,
  2149. [GCC_BLSP1_QUP4_SPI_APPS_CLK] = &gcc_blsp1_qup4_spi_apps_clk.clkr,
  2150. [GCC_BLSP1_UART1_APPS_CLK] = &gcc_blsp1_uart1_apps_clk.clkr,
  2151. [GCC_BLSP1_UART2_APPS_CLK] = &gcc_blsp1_uart2_apps_clk.clkr,
  2152. [GCC_BLSP2_AHB_CLK] = &gcc_blsp2_ahb_clk.clkr,
  2153. [GCC_BLSP2_QUP1_I2C_APPS_CLK] = &gcc_blsp2_qup1_i2c_apps_clk.clkr,
  2154. [GCC_BLSP2_QUP1_SPI_APPS_CLK] = &gcc_blsp2_qup1_spi_apps_clk.clkr,
  2155. [GCC_BLSP2_QUP2_I2C_APPS_CLK] = &gcc_blsp2_qup2_i2c_apps_clk.clkr,
  2156. [GCC_BLSP2_QUP2_SPI_APPS_CLK] = &gcc_blsp2_qup2_spi_apps_clk.clkr,
  2157. [GCC_BLSP2_QUP3_I2C_APPS_CLK] = &gcc_blsp2_qup3_i2c_apps_clk.clkr,
  2158. [GCC_BLSP2_QUP3_SPI_APPS_CLK] = &gcc_blsp2_qup3_spi_apps_clk.clkr,
  2159. [GCC_BLSP2_QUP4_I2C_APPS_CLK] = &gcc_blsp2_qup4_i2c_apps_clk.clkr,
  2160. [GCC_BLSP2_QUP4_SPI_APPS_CLK] = &gcc_blsp2_qup4_spi_apps_clk.clkr,
  2161. [GCC_BLSP2_UART1_APPS_CLK] = &gcc_blsp2_uart1_apps_clk.clkr,
  2162. [GCC_BLSP2_UART2_APPS_CLK] = &gcc_blsp2_uart2_apps_clk.clkr,
  2163. [GCC_BOOT_ROM_AHB_CLK] = &gcc_boot_rom_ahb_clk.clkr,
  2164. [GCC_CFG_NOC_USB2_AXI_CLK] = &gcc_cfg_noc_usb2_axi_clk.clkr,
  2165. [GCC_CFG_NOC_USB3_AXI_CLK] = &gcc_cfg_noc_usb3_axi_clk.clkr,
  2166. [GCC_DCC_AHB_CLK] = &gcc_dcc_ahb_clk.clkr,
  2167. [GCC_GP1_CLK] = &gcc_gp1_clk.clkr,
  2168. [GCC_GP2_CLK] = &gcc_gp2_clk.clkr,
  2169. [GCC_GP3_CLK] = &gcc_gp3_clk.clkr,
  2170. [GCC_GPU_BIMC_GFX_CLK] = &gcc_gpu_bimc_gfx_clk.clkr,
  2171. [GCC_GPU_CFG_AHB_CLK] = &gcc_gpu_cfg_ahb_clk.clkr,
  2172. [GCC_GPU_GPLL0_CLK] = &gcc_gpu_gpll0_clk.clkr,
  2173. [GCC_GPU_GPLL0_DIV_CLK] = &gcc_gpu_gpll0_div_clk.clkr,
  2174. [GCC_HMSS_DVM_BUS_CLK] = &gcc_hmss_dvm_bus_clk.clkr,
  2175. [GCC_HMSS_RBCPR_CLK] = &gcc_hmss_rbcpr_clk.clkr,
  2176. [GCC_MMSS_GPLL0_CLK] = &gcc_mmss_gpll0_clk.clkr,
  2177. [GCC_MMSS_GPLL0_DIV_CLK] = &gcc_mmss_gpll0_div_clk.clkr,
  2178. [GCC_MMSS_NOC_CFG_AHB_CLK] = &gcc_mmss_noc_cfg_ahb_clk.clkr,
  2179. [GCC_MMSS_SYS_NOC_AXI_CLK] = &gcc_mmss_sys_noc_axi_clk.clkr,
  2180. [GCC_MSS_CFG_AHB_CLK] = &gcc_mss_cfg_ahb_clk.clkr,
  2181. [GCC_MSS_MNOC_BIMC_AXI_CLK] = &gcc_mss_mnoc_bimc_axi_clk.clkr,
  2182. [GCC_MSS_Q6_BIMC_AXI_CLK] = &gcc_mss_q6_bimc_axi_clk.clkr,
  2183. [GCC_MSS_SNOC_AXI_CLK] = &gcc_mss_snoc_axi_clk.clkr,
  2184. [GCC_PDM2_CLK] = &gcc_pdm2_clk.clkr,
  2185. [GCC_PDM_AHB_CLK] = &gcc_pdm_ahb_clk.clkr,
  2186. [GCC_PRNG_AHB_CLK] = &gcc_prng_ahb_clk.clkr,
  2187. [GCC_QSPI_AHB_CLK] = &gcc_qspi_ahb_clk.clkr,
  2188. [GCC_QSPI_SER_CLK] = &gcc_qspi_ser_clk.clkr,
  2189. [GCC_RX0_USB2_CLKREF_CLK] = &gcc_rx0_usb2_clkref_clk.clkr,
  2190. [GCC_RX1_USB2_CLKREF_CLK] = &gcc_rx1_usb2_clkref_clk.clkr,
  2191. [GCC_SDCC1_AHB_CLK] = &gcc_sdcc1_ahb_clk.clkr,
  2192. [GCC_SDCC1_APPS_CLK] = &gcc_sdcc1_apps_clk.clkr,
  2193. [GCC_SDCC1_ICE_CORE_CLK] = &gcc_sdcc1_ice_core_clk.clkr,
  2194. [GCC_SDCC2_AHB_CLK] = &gcc_sdcc2_ahb_clk.clkr,
  2195. [GCC_SDCC2_APPS_CLK] = &gcc_sdcc2_apps_clk.clkr,
  2196. [GCC_UFS_AHB_CLK] = &gcc_ufs_ahb_clk.clkr,
  2197. [GCC_UFS_AXI_CLK] = &gcc_ufs_axi_clk.clkr,
  2198. [GCC_UFS_CLKREF_CLK] = &gcc_ufs_clkref_clk.clkr,
  2199. [GCC_UFS_ICE_CORE_CLK] = &gcc_ufs_ice_core_clk.clkr,
  2200. [GCC_UFS_PHY_AUX_CLK] = &gcc_ufs_phy_aux_clk.clkr,
  2201. [GCC_UFS_RX_SYMBOL_0_CLK] = &gcc_ufs_rx_symbol_0_clk.clkr,
  2202. [GCC_UFS_RX_SYMBOL_1_CLK] = &gcc_ufs_rx_symbol_1_clk.clkr,
  2203. [GCC_UFS_TX_SYMBOL_0_CLK] = &gcc_ufs_tx_symbol_0_clk.clkr,
  2204. [GCC_UFS_UNIPRO_CORE_CLK] = &gcc_ufs_unipro_core_clk.clkr,
  2205. [GCC_USB20_MASTER_CLK] = &gcc_usb20_master_clk.clkr,
  2206. [GCC_USB20_MOCK_UTMI_CLK] = &gcc_usb20_mock_utmi_clk.clkr,
  2207. [GCC_USB20_SLEEP_CLK] = &gcc_usb20_sleep_clk.clkr,
  2208. [GCC_USB30_MASTER_CLK] = &gcc_usb30_master_clk.clkr,
  2209. [GCC_USB30_MOCK_UTMI_CLK] = &gcc_usb30_mock_utmi_clk.clkr,
  2210. [GCC_USB30_SLEEP_CLK] = &gcc_usb30_sleep_clk.clkr,
  2211. [GCC_USB3_CLKREF_CLK] = &gcc_usb3_clkref_clk.clkr,
  2212. [GCC_USB3_PHY_AUX_CLK] = &gcc_usb3_phy_aux_clk.clkr,
  2213. [GCC_USB3_PHY_PIPE_CLK] = &gcc_usb3_phy_pipe_clk.clkr,
  2214. [GCC_USB_PHY_CFG_AHB2PHY_CLK] = &gcc_usb_phy_cfg_ahb2phy_clk.clkr,
  2215. [GP1_CLK_SRC] = &gp1_clk_src.clkr,
  2216. [GP2_CLK_SRC] = &gp2_clk_src.clkr,
  2217. [GP3_CLK_SRC] = &gp3_clk_src.clkr,
  2218. [GPLL0] = &gpll0.clkr,
  2219. [GPLL0_EARLY] = &gpll0_early.clkr,
  2220. [GPLL1] = &gpll1.clkr,
  2221. [GPLL1_EARLY] = &gpll1_early.clkr,
  2222. [GPLL4] = &gpll4.clkr,
  2223. [GPLL4_EARLY] = &gpll4_early.clkr,
  2224. [HMSS_GPLL0_CLK_SRC] = &hmss_gpll0_clk_src.clkr,
  2225. [HMSS_GPLL4_CLK_SRC] = &hmss_gpll4_clk_src.clkr,
  2226. [HMSS_RBCPR_CLK_SRC] = &hmss_rbcpr_clk_src.clkr,
  2227. [PDM2_CLK_SRC] = &pdm2_clk_src.clkr,
  2228. [QSPI_SER_CLK_SRC] = &qspi_ser_clk_src.clkr,
  2229. [SDCC1_APPS_CLK_SRC] = &sdcc1_apps_clk_src.clkr,
  2230. [SDCC1_ICE_CORE_CLK_SRC] = &sdcc1_ice_core_clk_src.clkr,
  2231. [SDCC2_APPS_CLK_SRC] = &sdcc2_apps_clk_src.clkr,
  2232. [UFS_AXI_CLK_SRC] = &ufs_axi_clk_src.clkr,
  2233. [UFS_ICE_CORE_CLK_SRC] = &ufs_ice_core_clk_src.clkr,
  2234. [UFS_PHY_AUX_CLK_SRC] = &ufs_phy_aux_clk_src.clkr,
  2235. [UFS_UNIPRO_CORE_CLK_SRC] = &ufs_unipro_core_clk_src.clkr,
  2236. [USB20_MASTER_CLK_SRC] = &usb20_master_clk_src.clkr,
  2237. [USB20_MOCK_UTMI_CLK_SRC] = &usb20_mock_utmi_clk_src.clkr,
  2238. [USB30_MASTER_CLK_SRC] = &usb30_master_clk_src.clkr,
  2239. [USB30_MOCK_UTMI_CLK_SRC] = &usb30_mock_utmi_clk_src.clkr,
  2240. [USB3_PHY_AUX_CLK_SRC] = &usb3_phy_aux_clk_src.clkr,
  2241. };
  2242. static struct gdsc *gcc_sdm660_gdscs[] = {
  2243. [UFS_GDSC] = &ufs_gdsc,
  2244. [USB_30_GDSC] = &usb_30_gdsc,
  2245. [PCIE_0_GDSC] = &pcie_0_gdsc,
  2246. };
  2247. static const struct qcom_reset_map gcc_sdm660_resets[] = {
  2248. [GCC_QUSB2PHY_PRIM_BCR] = { 0x12000 },
  2249. [GCC_QUSB2PHY_SEC_BCR] = { 0x12004 },
  2250. [GCC_UFS_BCR] = { 0x75000 },
  2251. [GCC_USB3_DP_PHY_BCR] = { 0x50028 },
  2252. [GCC_USB3_PHY_BCR] = { 0x50020 },
  2253. [GCC_USB3PHY_PHY_BCR] = { 0x50024 },
  2254. [GCC_USB_20_BCR] = { 0x2f000 },
  2255. [GCC_USB_30_BCR] = { 0xf000 },
  2256. [GCC_USB_PHY_CFG_AHB2PHY_BCR] = { 0x6a000 },
  2257. [GCC_MSS_RESTART] = { 0x79000 },
  2258. };
  2259. static const struct regmap_config gcc_sdm660_regmap_config = {
  2260. .reg_bits = 32,
  2261. .reg_stride = 4,
  2262. .val_bits = 32,
  2263. .max_register = 0x94000,
  2264. .fast_io = true,
  2265. };
  2266. static const struct qcom_cc_desc gcc_sdm660_desc = {
  2267. .config = &gcc_sdm660_regmap_config,
  2268. .clks = gcc_sdm660_clocks,
  2269. .num_clks = ARRAY_SIZE(gcc_sdm660_clocks),
  2270. .resets = gcc_sdm660_resets,
  2271. .num_resets = ARRAY_SIZE(gcc_sdm660_resets),
  2272. .gdscs = gcc_sdm660_gdscs,
  2273. .num_gdscs = ARRAY_SIZE(gcc_sdm660_gdscs),
  2274. .clk_hws = gcc_sdm660_hws,
  2275. .num_clk_hws = ARRAY_SIZE(gcc_sdm660_hws),
  2276. };
  2277. static const struct of_device_id gcc_sdm660_match_table[] = {
  2278. { .compatible = "qcom,gcc-sdm630" },
  2279. { .compatible = "qcom,gcc-sdm660" },
  2280. { }
  2281. };
  2282. MODULE_DEVICE_TABLE(of, gcc_sdm660_match_table);
  2283. static int gcc_sdm660_probe(struct platform_device *pdev)
  2284. {
  2285. int ret;
  2286. struct regmap *regmap;
  2287. regmap = qcom_cc_map(pdev, &gcc_sdm660_desc);
  2288. if (IS_ERR(regmap))
  2289. return PTR_ERR(regmap);
  2290. /*
  2291. * Set the HMSS_AHB_CLK_SLEEP_ENA bit to allow the hmss_ahb_clk to be
  2292. * turned off by hardware during certain apps low power modes.
  2293. */
  2294. ret = regmap_update_bits(regmap, 0x52008, BIT(21), BIT(21));
  2295. if (ret)
  2296. return ret;
  2297. return qcom_cc_really_probe(pdev, &gcc_sdm660_desc, regmap);
  2298. }
  2299. static struct platform_driver gcc_sdm660_driver = {
  2300. .probe = gcc_sdm660_probe,
  2301. .driver = {
  2302. .name = "gcc-sdm660",
  2303. .of_match_table = gcc_sdm660_match_table,
  2304. },
  2305. };
  2306. static int __init gcc_sdm660_init(void)
  2307. {
  2308. return platform_driver_register(&gcc_sdm660_driver);
  2309. }
  2310. core_initcall_sync(gcc_sdm660_init);
  2311. static void __exit gcc_sdm660_exit(void)
  2312. {
  2313. platform_driver_unregister(&gcc_sdm660_driver);
  2314. }
  2315. module_exit(gcc_sdm660_exit);
  2316. MODULE_LICENSE("GPL v2");
  2317. MODULE_DESCRIPTION("QCOM GCC sdm660 Driver");