1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585 |
- // SPDX-License-Identifier: GPL-2.0-only
- /*
- * Copyright (c) 2021, The Linux Foundation. All rights reserved.
- * Copyright (c) 2022, Linaro Ltd.
- */
- #include <linux/clk-provider.h>
- #include <linux/err.h>
- #include <linux/kernel.h>
- #include <linux/module.h>
- #include <linux/of_device.h>
- #include <linux/of.h>
- #include <linux/regmap.h>
- #include <dt-bindings/clock/qcom,gcc-sc8280xp.h>
- #include "clk-alpha-pll.h"
- #include "clk-branch.h"
- #include "clk-rcg.h"
- #include "clk-regmap.h"
- #include "clk-regmap-divider.h"
- #include "clk-regmap-mux.h"
- #include "clk-regmap-phy-mux.h"
- #include "common.h"
- #include "gdsc.h"
- #include "reset.h"
- /* Need to match the order of clocks in DT binding */
- enum {
- DT_BI_TCXO,
- DT_SLEEP_CLK,
- DT_UFS_PHY_RX_SYMBOL_0_CLK,
- DT_UFS_PHY_RX_SYMBOL_1_CLK,
- DT_UFS_PHY_TX_SYMBOL_0_CLK,
- DT_UFS_CARD_RX_SYMBOL_0_CLK,
- DT_UFS_CARD_RX_SYMBOL_1_CLK,
- DT_UFS_CARD_TX_SYMBOL_0_CLK,
- DT_USB3_PHY_WRAPPER_GCC_USB30_PIPE_CLK,
- DT_GCC_USB4_PHY_PIPEGMUX_CLK_SRC,
- DT_GCC_USB4_PHY_DP_GMUX_CLK_SRC,
- DT_GCC_USB4_PHY_SYS_PIPEGMUX_CLK_SRC,
- DT_USB4_PHY_GCC_USB4_PCIE_PIPE_CLK,
- DT_USB4_PHY_GCC_USB4RTR_MAX_PIPE_CLK,
- DT_QUSB4PHY_GCC_USB4_RX0_CLK,
- DT_QUSB4PHY_GCC_USB4_RX1_CLK,
- DT_USB3_UNI_PHY_SEC_GCC_USB30_PIPE_CLK,
- DT_GCC_USB4_1_PHY_PIPEGMUX_CLK_SRC,
- DT_GCC_USB4_1_PHY_DP_GMUX_CLK_SRC,
- DT_GCC_USB4_1_PHY_SYS_PIPEGMUX_CLK_SRC,
- DT_USB4_1_PHY_GCC_USB4_PCIE_PIPE_CLK,
- DT_USB4_1_PHY_GCC_USB4RTR_MAX_PIPE_CLK,
- DT_QUSB4PHY_1_GCC_USB4_RX0_CLK,
- DT_QUSB4PHY_1_GCC_USB4_RX1_CLK,
- DT_USB3_UNI_PHY_MP_GCC_USB30_PIPE_0_CLK,
- DT_USB3_UNI_PHY_MP_GCC_USB30_PIPE_1_CLK,
- DT_PCIE_2A_PIPE_CLK,
- DT_PCIE_2B_PIPE_CLK,
- DT_PCIE_3A_PIPE_CLK,
- DT_PCIE_3B_PIPE_CLK,
- DT_PCIE_4_PIPE_CLK,
- DT_RXC0_REF_CLK,
- DT_RXC1_REF_CLK,
- };
- enum {
- P_BI_TCXO,
- P_GCC_GPLL0_OUT_EVEN,
- P_GCC_GPLL0_OUT_MAIN,
- P_GCC_GPLL2_OUT_MAIN,
- P_GCC_GPLL4_OUT_MAIN,
- P_GCC_GPLL7_OUT_MAIN,
- P_GCC_GPLL8_OUT_MAIN,
- P_GCC_GPLL9_OUT_MAIN,
- P_GCC_USB3_PRIM_PHY_PIPE_CLK_SRC,
- P_GCC_USB3_SEC_PHY_PIPE_CLK_SRC,
- P_GCC_USB4_1_PHY_DP_GMUX_CLK_SRC,
- P_GCC_USB4_1_PHY_PCIE_PIPE_CLK_SRC,
- P_GCC_USB4_1_PHY_PCIE_PIPEGMUX_CLK_SRC,
- P_GCC_USB4_1_PHY_PIPEGMUX_CLK_SRC,
- P_GCC_USB4_1_PHY_SYS_PIPEGMUX_CLK_SRC,
- P_GCC_USB4_PHY_DP_GMUX_CLK_SRC,
- P_GCC_USB4_PHY_PCIE_PIPE_CLK_SRC,
- P_GCC_USB4_PHY_PCIE_PIPEGMUX_CLK_SRC,
- P_GCC_USB4_PHY_PIPEGMUX_CLK_SRC,
- P_GCC_USB4_PHY_SYS_PIPEGMUX_CLK_SRC,
- P_QUSB4PHY_1_GCC_USB4_RX0_CLK,
- P_QUSB4PHY_1_GCC_USB4_RX1_CLK,
- P_QUSB4PHY_GCC_USB4_RX0_CLK,
- P_QUSB4PHY_GCC_USB4_RX1_CLK,
- P_RXC0_REF_CLK,
- P_RXC1_REF_CLK,
- P_SLEEP_CLK,
- P_UFS_CARD_RX_SYMBOL_0_CLK,
- P_UFS_CARD_RX_SYMBOL_1_CLK,
- P_UFS_CARD_TX_SYMBOL_0_CLK,
- P_UFS_PHY_RX_SYMBOL_0_CLK,
- P_UFS_PHY_RX_SYMBOL_1_CLK,
- P_UFS_PHY_TX_SYMBOL_0_CLK,
- P_USB3_PHY_WRAPPER_GCC_USB30_PIPE_CLK,
- P_USB3_UNI_PHY_MP_GCC_USB30_PIPE_0_CLK,
- P_USB3_UNI_PHY_MP_GCC_USB30_PIPE_1_CLK,
- P_USB3_UNI_PHY_SEC_GCC_USB30_PIPE_CLK,
- P_USB4_1_PHY_GCC_USB4_PCIE_PIPE_CLK,
- P_USB4_1_PHY_GCC_USB4RTR_MAX_PIPE_CLK,
- P_USB4_PHY_GCC_USB4_PCIE_PIPE_CLK,
- P_USB4_PHY_GCC_USB4RTR_MAX_PIPE_CLK,
- };
- static const struct clk_parent_data gcc_parent_data_tcxo = { .index = DT_BI_TCXO };
- static struct clk_alpha_pll gcc_gpll0 = {
- .offset = 0x0,
- .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
- .clkr = {
- .enable_reg = 0x52028,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_gpll0",
- .parent_data = &gcc_parent_data_tcxo,
- .num_parents = 1,
- .ops = &clk_alpha_pll_fixed_lucid_5lpe_ops,
- },
- },
- };
- static const struct clk_div_table post_div_table_gcc_gpll0_out_even[] = {
- { 0x1, 2 },
- { }
- };
- static struct clk_alpha_pll_postdiv gcc_gpll0_out_even = {
- .offset = 0x0,
- .post_div_shift = 8,
- .post_div_table = post_div_table_gcc_gpll0_out_even,
- .num_post_div = ARRAY_SIZE(post_div_table_gcc_gpll0_out_even),
- .width = 4,
- .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "gcc_gpll0_out_even",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_gpll0.clkr.hw,
- },
- .num_parents = 1,
- .ops = &clk_alpha_pll_postdiv_lucid_5lpe_ops,
- },
- };
- static struct clk_alpha_pll gcc_gpll2 = {
- .offset = 0x2000,
- .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
- .clkr = {
- .enable_reg = 0x52028,
- .enable_mask = BIT(2),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_gpll2",
- .parent_data = &gcc_parent_data_tcxo,
- .num_parents = 1,
- .ops = &clk_alpha_pll_fixed_lucid_5lpe_ops,
- },
- },
- };
- static struct clk_alpha_pll gcc_gpll4 = {
- .offset = 0x76000,
- .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
- .clkr = {
- .enable_reg = 0x52028,
- .enable_mask = BIT(4),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_gpll4",
- .parent_data = &gcc_parent_data_tcxo,
- .num_parents = 1,
- .ops = &clk_alpha_pll_fixed_lucid_5lpe_ops,
- },
- },
- };
- static struct clk_alpha_pll gcc_gpll7 = {
- .offset = 0x1a000,
- .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
- .clkr = {
- .enable_reg = 0x52028,
- .enable_mask = BIT(7),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_gpll7",
- .parent_data = &gcc_parent_data_tcxo,
- .num_parents = 1,
- .ops = &clk_alpha_pll_fixed_lucid_5lpe_ops,
- },
- },
- };
- static struct clk_alpha_pll gcc_gpll8 = {
- .offset = 0x1b000,
- .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
- .clkr = {
- .enable_reg = 0x52028,
- .enable_mask = BIT(8),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_gpll8",
- .parent_data = &gcc_parent_data_tcxo,
- .num_parents = 1,
- .ops = &clk_alpha_pll_fixed_lucid_5lpe_ops,
- },
- },
- };
- static struct clk_alpha_pll gcc_gpll9 = {
- .offset = 0x1c000,
- .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
- .clkr = {
- .enable_reg = 0x52028,
- .enable_mask = BIT(9),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_gpll9",
- .parent_data = &gcc_parent_data_tcxo,
- .num_parents = 1,
- .ops = &clk_alpha_pll_fixed_lucid_5lpe_ops,
- },
- },
- };
- static struct clk_rcg2 gcc_usb4_1_phy_pcie_pipe_clk_src;
- static struct clk_rcg2 gcc_usb4_phy_pcie_pipe_clk_src;
- static const struct parent_map gcc_parent_map_0[] = {
- { P_BI_TCXO, 0 },
- { P_GCC_GPLL0_OUT_MAIN, 1 },
- { P_GCC_GPLL0_OUT_EVEN, 6 },
- };
- static const struct clk_parent_data gcc_parent_data_0[] = {
- { .index = DT_BI_TCXO },
- { .hw = &gcc_gpll0.clkr.hw },
- { .hw = &gcc_gpll0_out_even.clkr.hw },
- };
- static const struct parent_map gcc_parent_map_1[] = {
- { P_BI_TCXO, 0 },
- { P_SLEEP_CLK, 5 },
- };
- static const struct clk_parent_data gcc_parent_data_1[] = {
- { .index = DT_BI_TCXO },
- { .index = DT_SLEEP_CLK },
- };
- static const struct parent_map gcc_parent_map_2[] = {
- { P_BI_TCXO, 0 },
- { P_GCC_GPLL0_OUT_MAIN, 1 },
- { P_SLEEP_CLK, 5 },
- { P_GCC_GPLL0_OUT_EVEN, 6 },
- };
- static const struct clk_parent_data gcc_parent_data_2[] = {
- { .index = DT_BI_TCXO },
- { .hw = &gcc_gpll0.clkr.hw },
- { .index = DT_SLEEP_CLK },
- { .hw = &gcc_gpll0_out_even.clkr.hw },
- };
- static const struct parent_map gcc_parent_map_3[] = {
- { P_BI_TCXO, 0 },
- };
- static const struct clk_parent_data gcc_parent_data_3[] = {
- { .index = DT_BI_TCXO },
- };
- static const struct parent_map gcc_parent_map_4[] = {
- { P_BI_TCXO, 0 },
- { P_GCC_GPLL7_OUT_MAIN, 2 },
- { P_GCC_GPLL4_OUT_MAIN, 5 },
- { P_GCC_GPLL0_OUT_EVEN, 6 },
- };
- static const struct clk_parent_data gcc_parent_data_4[] = {
- { .index = DT_BI_TCXO },
- { .hw = &gcc_gpll7.clkr.hw },
- { .hw = &gcc_gpll4.clkr.hw },
- { .hw = &gcc_gpll0_out_even.clkr.hw },
- };
- static const struct parent_map gcc_parent_map_5[] = {
- { P_BI_TCXO, 0 },
- { P_GCC_GPLL0_OUT_MAIN, 1 },
- { P_GCC_GPLL8_OUT_MAIN, 2 },
- { P_GCC_GPLL0_OUT_EVEN, 6 },
- };
- static const struct clk_parent_data gcc_parent_data_5[] = {
- { .index = DT_BI_TCXO },
- { .hw = &gcc_gpll0.clkr.hw },
- { .hw = &gcc_gpll8.clkr.hw },
- { .hw = &gcc_gpll0_out_even.clkr.hw },
- };
- static const struct parent_map gcc_parent_map_6[] = {
- { P_BI_TCXO, 0 },
- { P_GCC_GPLL0_OUT_MAIN, 1 },
- { P_GCC_GPLL7_OUT_MAIN, 2 },
- };
- static const struct clk_parent_data gcc_parent_data_6[] = {
- { .index = DT_BI_TCXO },
- { .hw = &gcc_gpll0.clkr.hw },
- { .hw = &gcc_gpll7.clkr.hw },
- };
- static const struct parent_map gcc_parent_map_7[] = {
- { P_BI_TCXO, 0 },
- { P_GCC_GPLL0_OUT_MAIN, 1 },
- { P_GCC_GPLL2_OUT_MAIN, 2 },
- };
- static const struct clk_parent_data gcc_parent_data_7[] = {
- { .index = DT_BI_TCXO },
- { .hw = &gcc_gpll0.clkr.hw },
- { .hw = &gcc_gpll2.clkr.hw },
- };
- static const struct parent_map gcc_parent_map_8[] = {
- { P_BI_TCXO, 0 },
- { P_GCC_GPLL7_OUT_MAIN, 2 },
- { P_RXC0_REF_CLK, 3 },
- { P_GCC_GPLL0_OUT_EVEN, 6 },
- };
- static const struct clk_parent_data gcc_parent_data_8[] = {
- { .index = DT_BI_TCXO },
- { .hw = &gcc_gpll7.clkr.hw },
- { .index = DT_RXC0_REF_CLK },
- { .hw = &gcc_gpll0_out_even.clkr.hw },
- };
- static const struct parent_map gcc_parent_map_9[] = {
- { P_BI_TCXO, 0 },
- { P_GCC_GPLL7_OUT_MAIN, 2 },
- { P_RXC1_REF_CLK, 3 },
- { P_GCC_GPLL0_OUT_EVEN, 6 },
- };
- static const struct clk_parent_data gcc_parent_data_9[] = {
- { .index = DT_BI_TCXO },
- { .hw = &gcc_gpll7.clkr.hw },
- { .index = DT_RXC1_REF_CLK },
- { .hw = &gcc_gpll0_out_even.clkr.hw },
- };
- static const struct parent_map gcc_parent_map_15[] = {
- { P_BI_TCXO, 0 },
- { P_GCC_GPLL0_OUT_MAIN, 1 },
- { P_GCC_GPLL9_OUT_MAIN, 2 },
- { P_GCC_GPLL4_OUT_MAIN, 5 },
- { P_GCC_GPLL0_OUT_EVEN, 6 },
- };
- static const struct clk_parent_data gcc_parent_data_15[] = {
- { .index = DT_BI_TCXO },
- { .hw = &gcc_gpll0.clkr.hw },
- { .hw = &gcc_gpll9.clkr.hw },
- { .hw = &gcc_gpll4.clkr.hw },
- { .hw = &gcc_gpll0_out_even.clkr.hw },
- };
- static const struct parent_map gcc_parent_map_16[] = {
- { P_UFS_CARD_RX_SYMBOL_0_CLK, 0 },
- { P_BI_TCXO, 2 },
- };
- static const struct clk_parent_data gcc_parent_data_16[] = {
- { .index = DT_UFS_CARD_RX_SYMBOL_0_CLK },
- { .index = DT_BI_TCXO },
- };
- static const struct parent_map gcc_parent_map_17[] = {
- { P_UFS_CARD_RX_SYMBOL_1_CLK, 0 },
- { P_BI_TCXO, 2 },
- };
- static const struct clk_parent_data gcc_parent_data_17[] = {
- { .index = DT_UFS_CARD_RX_SYMBOL_1_CLK },
- { .index = DT_BI_TCXO },
- };
- static const struct parent_map gcc_parent_map_18[] = {
- { P_UFS_CARD_TX_SYMBOL_0_CLK, 0 },
- { P_BI_TCXO, 2 },
- };
- static const struct clk_parent_data gcc_parent_data_18[] = {
- { .index = DT_UFS_CARD_TX_SYMBOL_0_CLK },
- { .index = DT_BI_TCXO },
- };
- static const struct parent_map gcc_parent_map_19[] = {
- { P_UFS_PHY_RX_SYMBOL_0_CLK, 0 },
- { P_BI_TCXO, 2 },
- };
- static const struct clk_parent_data gcc_parent_data_19[] = {
- { .index = DT_UFS_PHY_RX_SYMBOL_0_CLK },
- { .index = DT_BI_TCXO },
- };
- static const struct parent_map gcc_parent_map_20[] = {
- { P_UFS_PHY_RX_SYMBOL_1_CLK, 0 },
- { P_BI_TCXO, 2 },
- };
- static const struct clk_parent_data gcc_parent_data_20[] = {
- { .index = DT_UFS_PHY_RX_SYMBOL_1_CLK },
- { .index = DT_BI_TCXO },
- };
- static const struct parent_map gcc_parent_map_21[] = {
- { P_UFS_PHY_TX_SYMBOL_0_CLK, 0 },
- { P_BI_TCXO, 2 },
- };
- static const struct clk_parent_data gcc_parent_data_21[] = {
- { .index = DT_UFS_PHY_TX_SYMBOL_0_CLK },
- { .index = DT_BI_TCXO },
- };
- static const struct parent_map gcc_parent_map_22[] = {
- { P_USB3_PHY_WRAPPER_GCC_USB30_PIPE_CLK, 0 },
- { P_BI_TCXO, 2 },
- };
- static const struct clk_parent_data gcc_parent_data_22[] = {
- { .index = DT_USB3_PHY_WRAPPER_GCC_USB30_PIPE_CLK },
- { .index = DT_BI_TCXO },
- };
- static const struct parent_map gcc_parent_map_23[] = {
- { P_USB3_UNI_PHY_SEC_GCC_USB30_PIPE_CLK, 0 },
- { P_BI_TCXO, 2 },
- };
- static const struct clk_parent_data gcc_parent_data_23[] = {
- { .index = DT_USB3_UNI_PHY_SEC_GCC_USB30_PIPE_CLK },
- { .index = DT_BI_TCXO },
- };
- static struct clk_regmap_mux gcc_usb3_prim_phy_pipe_clk_src = {
- .reg = 0xf060,
- .shift = 0,
- .width = 2,
- .parent_map = gcc_parent_map_22,
- .clkr = {
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_usb3_prim_phy_pipe_clk_src",
- .parent_data = gcc_parent_data_22,
- .num_parents = ARRAY_SIZE(gcc_parent_data_22),
- .ops = &clk_regmap_mux_closest_ops,
- },
- },
- };
- static struct clk_regmap_mux gcc_usb3_sec_phy_pipe_clk_src = {
- .reg = 0x10060,
- .shift = 0,
- .width = 2,
- .parent_map = gcc_parent_map_23,
- .clkr = {
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_usb3_sec_phy_pipe_clk_src",
- .parent_data = gcc_parent_data_23,
- .num_parents = ARRAY_SIZE(gcc_parent_data_23),
- .ops = &clk_regmap_mux_closest_ops,
- },
- },
- };
- static const struct parent_map gcc_parent_map_24[] = {
- { P_USB3_UNI_PHY_MP_GCC_USB30_PIPE_0_CLK, 0 },
- { P_BI_TCXO, 2 },
- };
- static const struct clk_parent_data gcc_parent_data_24[] = {
- { .index = DT_USB3_UNI_PHY_MP_GCC_USB30_PIPE_0_CLK },
- { .index = DT_BI_TCXO },
- };
- static const struct parent_map gcc_parent_map_25[] = {
- { P_USB3_UNI_PHY_MP_GCC_USB30_PIPE_1_CLK, 0 },
- { P_BI_TCXO, 2 },
- };
- static const struct clk_parent_data gcc_parent_data_25[] = {
- { .index = DT_USB3_UNI_PHY_MP_GCC_USB30_PIPE_1_CLK },
- { .index = DT_BI_TCXO },
- };
- static const struct parent_map gcc_parent_map_26[] = {
- { P_GCC_USB3_PRIM_PHY_PIPE_CLK_SRC, 0 },
- { P_USB4_PHY_GCC_USB4RTR_MAX_PIPE_CLK, 1 },
- { P_GCC_USB4_PHY_PIPEGMUX_CLK_SRC, 3 },
- };
- static const struct clk_parent_data gcc_parent_data_26[] = {
- { .hw = &gcc_usb3_prim_phy_pipe_clk_src.clkr.hw },
- { .index = DT_USB4_PHY_GCC_USB4RTR_MAX_PIPE_CLK },
- { .index = DT_GCC_USB4_PHY_PIPEGMUX_CLK_SRC },
- };
- static const struct parent_map gcc_parent_map_27[] = {
- { P_GCC_USB3_SEC_PHY_PIPE_CLK_SRC, 0 },
- { P_USB4_1_PHY_GCC_USB4RTR_MAX_PIPE_CLK, 1 },
- { P_GCC_USB4_1_PHY_PIPEGMUX_CLK_SRC, 3 },
- };
- static const struct clk_parent_data gcc_parent_data_27[] = {
- { .hw = &gcc_usb3_sec_phy_pipe_clk_src.clkr.hw },
- { .index = DT_USB4_1_PHY_GCC_USB4RTR_MAX_PIPE_CLK },
- { .index = DT_GCC_USB4_1_PHY_PIPEGMUX_CLK_SRC },
- };
- static const struct parent_map gcc_parent_map_28[] = {
- { P_GCC_USB4_1_PHY_DP_GMUX_CLK_SRC, 0 },
- { P_USB4_1_PHY_GCC_USB4RTR_MAX_PIPE_CLK, 2 },
- };
- static const struct clk_parent_data gcc_parent_data_28[] = {
- { .index = DT_GCC_USB4_1_PHY_DP_GMUX_CLK_SRC },
- { .index = DT_USB4_1_PHY_GCC_USB4RTR_MAX_PIPE_CLK },
- };
- static const struct parent_map gcc_parent_map_29[] = {
- { P_USB4_1_PHY_GCC_USB4_PCIE_PIPE_CLK, 0 },
- { P_BI_TCXO, 2 },
- };
- static const struct clk_parent_data gcc_parent_data_29[] = {
- { .index = DT_USB4_1_PHY_GCC_USB4_PCIE_PIPE_CLK },
- { .index = DT_BI_TCXO },
- };
- static const struct parent_map gcc_parent_map_30[] = {
- { P_GCC_USB4_1_PHY_SYS_PIPEGMUX_CLK_SRC, 0 },
- { P_GCC_USB4_1_PHY_PCIE_PIPE_CLK_SRC, 1 },
- };
- static const struct clk_parent_data gcc_parent_data_30[] = {
- { .index = DT_GCC_USB4_1_PHY_SYS_PIPEGMUX_CLK_SRC },
- { .hw = &gcc_usb4_1_phy_pcie_pipe_clk_src.clkr.hw },
- };
- static struct clk_regmap_mux gcc_usb4_1_phy_pcie_pipegmux_clk_src = {
- .reg = 0xb80dc,
- .shift = 0,
- .width = 1,
- .parent_map = gcc_parent_map_30,
- .clkr = {
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_usb4_1_phy_pcie_pipegmux_clk_src",
- .parent_data = gcc_parent_data_30,
- .num_parents = ARRAY_SIZE(gcc_parent_data_30),
- .ops = &clk_regmap_mux_closest_ops,
- },
- },
- };
- static const struct parent_map gcc_parent_map_31[] = {
- { P_GCC_USB4_1_PHY_PCIE_PIPEGMUX_CLK_SRC, 0 },
- { P_USB4_1_PHY_GCC_USB4_PCIE_PIPE_CLK, 2 },
- };
- static const struct clk_parent_data gcc_parent_data_31[] = {
- { .hw = &gcc_usb4_1_phy_pcie_pipegmux_clk_src.clkr.hw },
- { .index = DT_USB4_1_PHY_GCC_USB4_PCIE_PIPE_CLK },
- };
- static const struct parent_map gcc_parent_map_32[] = {
- { P_QUSB4PHY_1_GCC_USB4_RX0_CLK, 0 },
- { P_BI_TCXO, 2 },
- };
- static const struct clk_parent_data gcc_parent_data_32[] = {
- { .index = DT_QUSB4PHY_1_GCC_USB4_RX0_CLK },
- { .index = DT_BI_TCXO },
- };
- static const struct parent_map gcc_parent_map_33[] = {
- { P_QUSB4PHY_1_GCC_USB4_RX1_CLK, 0 },
- { P_BI_TCXO, 2 },
- };
- static const struct clk_parent_data gcc_parent_data_33[] = {
- { .index = DT_QUSB4PHY_1_GCC_USB4_RX1_CLK },
- { .index = DT_BI_TCXO },
- };
- static const struct parent_map gcc_parent_map_34[] = {
- { P_GCC_USB4_1_PHY_SYS_PIPEGMUX_CLK_SRC, 0 },
- { P_USB4_1_PHY_GCC_USB4_PCIE_PIPE_CLK, 2 },
- };
- static const struct clk_parent_data gcc_parent_data_34[] = {
- { .index = DT_GCC_USB4_1_PHY_SYS_PIPEGMUX_CLK_SRC },
- { .index = DT_USB4_1_PHY_GCC_USB4_PCIE_PIPE_CLK },
- };
- static const struct parent_map gcc_parent_map_35[] = {
- { P_GCC_USB4_PHY_DP_GMUX_CLK_SRC, 0 },
- { P_USB4_PHY_GCC_USB4RTR_MAX_PIPE_CLK, 2 },
- };
- static const struct clk_parent_data gcc_parent_data_35[] = {
- { .index = DT_GCC_USB4_PHY_DP_GMUX_CLK_SRC },
- { .index = DT_USB4_PHY_GCC_USB4RTR_MAX_PIPE_CLK },
- };
- static const struct parent_map gcc_parent_map_36[] = {
- { P_USB4_PHY_GCC_USB4_PCIE_PIPE_CLK, 0 },
- { P_BI_TCXO, 2 },
- };
- static const struct clk_parent_data gcc_parent_data_36[] = {
- { .index = DT_USB4_PHY_GCC_USB4_PCIE_PIPE_CLK },
- { .index = DT_BI_TCXO },
- };
- static const struct parent_map gcc_parent_map_37[] = {
- { P_GCC_USB4_PHY_SYS_PIPEGMUX_CLK_SRC, 0 },
- { P_GCC_USB4_PHY_PCIE_PIPE_CLK_SRC, 1 },
- };
- static const struct clk_parent_data gcc_parent_data_37[] = {
- { .index = DT_GCC_USB4_PHY_SYS_PIPEGMUX_CLK_SRC },
- { .hw = &gcc_usb4_phy_pcie_pipe_clk_src.clkr.hw },
- };
- static struct clk_regmap_mux gcc_usb4_phy_pcie_pipegmux_clk_src = {
- .reg = 0x2a0dc,
- .shift = 0,
- .width = 1,
- .parent_map = gcc_parent_map_37,
- .clkr = {
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_usb4_phy_pcie_pipegmux_clk_src",
- .parent_data = gcc_parent_data_37,
- .num_parents = ARRAY_SIZE(gcc_parent_data_37),
- .ops = &clk_regmap_mux_closest_ops,
- },
- },
- };
- static const struct parent_map gcc_parent_map_38[] = {
- { P_GCC_USB4_PHY_PCIE_PIPEGMUX_CLK_SRC, 0 },
- { P_USB4_PHY_GCC_USB4_PCIE_PIPE_CLK, 2 },
- };
- static const struct clk_parent_data gcc_parent_data_38[] = {
- { .hw = &gcc_usb4_phy_pcie_pipegmux_clk_src.clkr.hw },
- { .index = DT_USB4_PHY_GCC_USB4_PCIE_PIPE_CLK },
- };
- static const struct parent_map gcc_parent_map_39[] = {
- { P_QUSB4PHY_GCC_USB4_RX0_CLK, 0 },
- { P_BI_TCXO, 2 },
- };
- static const struct clk_parent_data gcc_parent_data_39[] = {
- { .index = DT_QUSB4PHY_GCC_USB4_RX0_CLK },
- { .index = DT_BI_TCXO },
- };
- static const struct parent_map gcc_parent_map_40[] = {
- { P_QUSB4PHY_GCC_USB4_RX1_CLK, 0 },
- { P_BI_TCXO, 2 },
- };
- static const struct clk_parent_data gcc_parent_data_40[] = {
- { .index = DT_QUSB4PHY_GCC_USB4_RX1_CLK },
- { .index = DT_BI_TCXO },
- };
- static const struct parent_map gcc_parent_map_41[] = {
- { P_GCC_USB4_PHY_SYS_PIPEGMUX_CLK_SRC, 0 },
- { P_USB4_PHY_GCC_USB4_PCIE_PIPE_CLK, 2 },
- };
- static const struct clk_parent_data gcc_parent_data_41[] = {
- { .index = DT_GCC_USB4_PHY_SYS_PIPEGMUX_CLK_SRC },
- { .index = DT_USB4_PHY_GCC_USB4_PCIE_PIPE_CLK },
- };
- static struct clk_regmap_phy_mux gcc_pcie_2a_pipe_clk_src = {
- .reg = 0x9d05c,
- .clkr = {
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_pcie_2a_pipe_clk_src",
- .parent_data = &(const struct clk_parent_data){
- .index = DT_PCIE_2A_PIPE_CLK,
- },
- .num_parents = 1,
- .ops = &clk_regmap_phy_mux_ops,
- },
- },
- };
- static struct clk_regmap_phy_mux gcc_pcie_2b_pipe_clk_src = {
- .reg = 0x9e05c,
- .clkr = {
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_pcie_2b_pipe_clk_src",
- .parent_data = &(const struct clk_parent_data){
- .index = DT_PCIE_2B_PIPE_CLK,
- },
- .num_parents = 1,
- .ops = &clk_regmap_phy_mux_ops,
- },
- },
- };
- static struct clk_regmap_phy_mux gcc_pcie_3a_pipe_clk_src = {
- .reg = 0xa005c,
- .clkr = {
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_pcie_3a_pipe_clk_src",
- .parent_data = &(const struct clk_parent_data){
- .index = DT_PCIE_3A_PIPE_CLK,
- },
- .num_parents = 1,
- .ops = &clk_regmap_phy_mux_ops,
- },
- },
- };
- static struct clk_regmap_phy_mux gcc_pcie_3b_pipe_clk_src = {
- .reg = 0xa205c,
- .clkr = {
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_pcie_3b_pipe_clk_src",
- .parent_data = &(const struct clk_parent_data){
- .index = DT_PCIE_3B_PIPE_CLK,
- },
- .num_parents = 1,
- .ops = &clk_regmap_phy_mux_ops,
- },
- },
- };
- static struct clk_regmap_phy_mux gcc_pcie_4_pipe_clk_src = {
- .reg = 0x6b05c,
- .clkr = {
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_pcie_4_pipe_clk_src",
- .parent_data = &(const struct clk_parent_data){
- .index = DT_PCIE_4_PIPE_CLK,
- },
- .num_parents = 1,
- .ops = &clk_regmap_phy_mux_ops,
- },
- },
- };
- static struct clk_regmap_mux gcc_ufs_card_rx_symbol_0_clk_src = {
- .reg = 0x75058,
- .shift = 0,
- .width = 2,
- .parent_map = gcc_parent_map_16,
- .clkr = {
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_ufs_card_rx_symbol_0_clk_src",
- .parent_data = gcc_parent_data_16,
- .num_parents = ARRAY_SIZE(gcc_parent_data_16),
- .ops = &clk_regmap_mux_closest_ops,
- },
- },
- };
- static struct clk_regmap_mux gcc_ufs_card_rx_symbol_1_clk_src = {
- .reg = 0x750c8,
- .shift = 0,
- .width = 2,
- .parent_map = gcc_parent_map_17,
- .clkr = {
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_ufs_card_rx_symbol_1_clk_src",
- .parent_data = gcc_parent_data_17,
- .num_parents = ARRAY_SIZE(gcc_parent_data_17),
- .ops = &clk_regmap_mux_closest_ops,
- },
- },
- };
- static struct clk_regmap_mux gcc_ufs_card_tx_symbol_0_clk_src = {
- .reg = 0x75048,
- .shift = 0,
- .width = 2,
- .parent_map = gcc_parent_map_18,
- .clkr = {
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_ufs_card_tx_symbol_0_clk_src",
- .parent_data = gcc_parent_data_18,
- .num_parents = ARRAY_SIZE(gcc_parent_data_18),
- .ops = &clk_regmap_mux_closest_ops,
- },
- },
- };
- static struct clk_regmap_mux gcc_ufs_phy_rx_symbol_0_clk_src = {
- .reg = 0x77058,
- .shift = 0,
- .width = 2,
- .parent_map = gcc_parent_map_19,
- .clkr = {
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_ufs_phy_rx_symbol_0_clk_src",
- .parent_data = gcc_parent_data_19,
- .num_parents = ARRAY_SIZE(gcc_parent_data_19),
- .ops = &clk_regmap_mux_closest_ops,
- },
- },
- };
- static struct clk_regmap_mux gcc_ufs_phy_rx_symbol_1_clk_src = {
- .reg = 0x770c8,
- .shift = 0,
- .width = 2,
- .parent_map = gcc_parent_map_20,
- .clkr = {
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_ufs_phy_rx_symbol_1_clk_src",
- .parent_data = gcc_parent_data_20,
- .num_parents = ARRAY_SIZE(gcc_parent_data_20),
- .ops = &clk_regmap_mux_closest_ops,
- },
- },
- };
- static struct clk_regmap_mux gcc_ufs_phy_tx_symbol_0_clk_src = {
- .reg = 0x77048,
- .shift = 0,
- .width = 2,
- .parent_map = gcc_parent_map_21,
- .clkr = {
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_ufs_phy_tx_symbol_0_clk_src",
- .parent_data = gcc_parent_data_21,
- .num_parents = ARRAY_SIZE(gcc_parent_data_21),
- .ops = &clk_regmap_mux_closest_ops,
- },
- },
- };
- static struct clk_regmap_mux gcc_usb34_prim_phy_pipe_clk_src = {
- .reg = 0xf064,
- .shift = 0,
- .width = 2,
- .parent_map = gcc_parent_map_26,
- .clkr = {
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_usb34_prim_phy_pipe_clk_src",
- .parent_data = gcc_parent_data_26,
- .num_parents = ARRAY_SIZE(gcc_parent_data_26),
- .ops = &clk_regmap_mux_closest_ops,
- },
- },
- };
- static struct clk_regmap_mux gcc_usb34_sec_phy_pipe_clk_src = {
- .reg = 0x10064,
- .shift = 0,
- .width = 2,
- .parent_map = gcc_parent_map_27,
- .clkr = {
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_usb34_sec_phy_pipe_clk_src",
- .parent_data = gcc_parent_data_27,
- .num_parents = ARRAY_SIZE(gcc_parent_data_27),
- .ops = &clk_regmap_mux_closest_ops,
- },
- },
- };
- static struct clk_regmap_mux gcc_usb3_mp_phy_pipe_0_clk_src = {
- .reg = 0xab060,
- .shift = 0,
- .width = 2,
- .parent_map = gcc_parent_map_24,
- .clkr = {
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_usb3_mp_phy_pipe_0_clk_src",
- .parent_data = gcc_parent_data_24,
- .num_parents = ARRAY_SIZE(gcc_parent_data_24),
- .ops = &clk_regmap_mux_closest_ops,
- },
- },
- };
- static struct clk_regmap_mux gcc_usb3_mp_phy_pipe_1_clk_src = {
- .reg = 0xab068,
- .shift = 0,
- .width = 2,
- .parent_map = gcc_parent_map_25,
- .clkr = {
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_usb3_mp_phy_pipe_1_clk_src",
- .parent_data = gcc_parent_data_25,
- .num_parents = ARRAY_SIZE(gcc_parent_data_25),
- .ops = &clk_regmap_mux_closest_ops,
- },
- },
- };
- static struct clk_regmap_mux gcc_usb4_1_phy_dp_clk_src = {
- .reg = 0xb8050,
- .shift = 0,
- .width = 2,
- .parent_map = gcc_parent_map_28,
- .clkr = {
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_usb4_1_phy_dp_clk_src",
- .parent_data = gcc_parent_data_28,
- .num_parents = ARRAY_SIZE(gcc_parent_data_28),
- .ops = &clk_regmap_mux_closest_ops,
- },
- },
- };
- static struct clk_regmap_mux gcc_usb4_1_phy_p2rr2p_pipe_clk_src = {
- .reg = 0xb80b0,
- .shift = 0,
- .width = 2,
- .parent_map = gcc_parent_map_29,
- .clkr = {
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_usb4_1_phy_p2rr2p_pipe_clk_src",
- .parent_data = gcc_parent_data_29,
- .num_parents = ARRAY_SIZE(gcc_parent_data_29),
- .ops = &clk_regmap_mux_closest_ops,
- },
- },
- };
- static struct clk_regmap_mux gcc_usb4_1_phy_pcie_pipe_mux_clk_src = {
- .reg = 0xb80e0,
- .shift = 0,
- .width = 2,
- .parent_map = gcc_parent_map_31,
- .clkr = {
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_usb4_1_phy_pcie_pipe_mux_clk_src",
- .parent_data = gcc_parent_data_31,
- .num_parents = ARRAY_SIZE(gcc_parent_data_31),
- .ops = &clk_regmap_mux_closest_ops,
- },
- },
- };
- static struct clk_regmap_mux gcc_usb4_1_phy_rx0_clk_src = {
- .reg = 0xb8090,
- .shift = 0,
- .width = 2,
- .parent_map = gcc_parent_map_32,
- .clkr = {
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_usb4_1_phy_rx0_clk_src",
- .parent_data = gcc_parent_data_32,
- .num_parents = ARRAY_SIZE(gcc_parent_data_32),
- .ops = &clk_regmap_mux_closest_ops,
- },
- },
- };
- static struct clk_regmap_mux gcc_usb4_1_phy_rx1_clk_src = {
- .reg = 0xb809c,
- .shift = 0,
- .width = 2,
- .parent_map = gcc_parent_map_33,
- .clkr = {
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_usb4_1_phy_rx1_clk_src",
- .parent_data = gcc_parent_data_33,
- .num_parents = ARRAY_SIZE(gcc_parent_data_33),
- .ops = &clk_regmap_mux_closest_ops,
- },
- },
- };
- static struct clk_regmap_mux gcc_usb4_1_phy_sys_clk_src = {
- .reg = 0xb80c0,
- .shift = 0,
- .width = 2,
- .parent_map = gcc_parent_map_34,
- .clkr = {
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_usb4_1_phy_sys_clk_src",
- .parent_data = gcc_parent_data_34,
- .num_parents = ARRAY_SIZE(gcc_parent_data_34),
- .ops = &clk_regmap_mux_closest_ops,
- },
- },
- };
- static struct clk_regmap_mux gcc_usb4_phy_dp_clk_src = {
- .reg = 0x2a050,
- .shift = 0,
- .width = 2,
- .parent_map = gcc_parent_map_35,
- .clkr = {
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_usb4_phy_dp_clk_src",
- .parent_data = gcc_parent_data_35,
- .num_parents = ARRAY_SIZE(gcc_parent_data_35),
- .ops = &clk_regmap_mux_closest_ops,
- },
- },
- };
- static struct clk_regmap_mux gcc_usb4_phy_p2rr2p_pipe_clk_src = {
- .reg = 0x2a0b0,
- .shift = 0,
- .width = 2,
- .parent_map = gcc_parent_map_36,
- .clkr = {
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_usb4_phy_p2rr2p_pipe_clk_src",
- .parent_data = gcc_parent_data_36,
- .num_parents = ARRAY_SIZE(gcc_parent_data_36),
- .ops = &clk_regmap_mux_closest_ops,
- },
- },
- };
- static struct clk_regmap_mux gcc_usb4_phy_pcie_pipe_mux_clk_src = {
- .reg = 0x2a0e0,
- .shift = 0,
- .width = 2,
- .parent_map = gcc_parent_map_38,
- .clkr = {
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_usb4_phy_pcie_pipe_mux_clk_src",
- .parent_data = gcc_parent_data_38,
- .num_parents = ARRAY_SIZE(gcc_parent_data_38),
- .ops = &clk_regmap_mux_closest_ops,
- },
- },
- };
- static struct clk_regmap_mux gcc_usb4_phy_rx0_clk_src = {
- .reg = 0x2a090,
- .shift = 0,
- .width = 2,
- .parent_map = gcc_parent_map_39,
- .clkr = {
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_usb4_phy_rx0_clk_src",
- .parent_data = gcc_parent_data_39,
- .num_parents = ARRAY_SIZE(gcc_parent_data_39),
- .ops = &clk_regmap_mux_closest_ops,
- },
- },
- };
- static struct clk_regmap_mux gcc_usb4_phy_rx1_clk_src = {
- .reg = 0x2a09c,
- .shift = 0,
- .width = 2,
- .parent_map = gcc_parent_map_40,
- .clkr = {
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_usb4_phy_rx1_clk_src",
- .parent_data = gcc_parent_data_40,
- .num_parents = ARRAY_SIZE(gcc_parent_data_40),
- .ops = &clk_regmap_mux_closest_ops,
- },
- },
- };
- static struct clk_regmap_mux gcc_usb4_phy_sys_clk_src = {
- .reg = 0x2a0c0,
- .shift = 0,
- .width = 2,
- .parent_map = gcc_parent_map_41,
- .clkr = {
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_usb4_phy_sys_clk_src",
- .parent_data = gcc_parent_data_41,
- .num_parents = ARRAY_SIZE(gcc_parent_data_41),
- .ops = &clk_regmap_mux_closest_ops,
- },
- },
- };
- static const struct freq_tbl ftbl_gcc_emac0_ptp_clk_src[] = {
- F(75000000, P_GCC_GPLL0_OUT_EVEN, 4, 0, 0),
- F(125000000, P_GCC_GPLL7_OUT_MAIN, 4, 0, 0),
- F(230400000, P_GCC_GPLL4_OUT_MAIN, 3.5, 0, 0),
- { }
- };
- static struct clk_rcg2 gcc_emac0_ptp_clk_src = {
- .cmd_rcgr = 0xaa020,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = gcc_parent_map_4,
- .freq_tbl = ftbl_gcc_emac0_ptp_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "gcc_emac0_ptp_clk_src",
- .parent_data = gcc_parent_data_4,
- .num_parents = ARRAY_SIZE(gcc_parent_data_4),
- .ops = &clk_rcg2_shared_ops,
- },
- };
- static const struct freq_tbl ftbl_gcc_emac0_rgmii_clk_src[] = {
- F(50000000, P_GCC_GPLL0_OUT_EVEN, 6, 0, 0),
- F(125000000, P_GCC_GPLL7_OUT_MAIN, 4, 0, 0),
- F(250000000, P_GCC_GPLL7_OUT_MAIN, 2, 0, 0),
- { }
- };
- static struct clk_rcg2 gcc_emac0_rgmii_clk_src = {
- .cmd_rcgr = 0xaa040,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = gcc_parent_map_8,
- .freq_tbl = ftbl_gcc_emac0_rgmii_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "gcc_emac0_rgmii_clk_src",
- .parent_data = gcc_parent_data_8,
- .num_parents = ARRAY_SIZE(gcc_parent_data_8),
- .ops = &clk_rcg2_shared_ops,
- },
- };
- static struct clk_rcg2 gcc_emac1_ptp_clk_src = {
- .cmd_rcgr = 0xba020,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = gcc_parent_map_4,
- .freq_tbl = ftbl_gcc_emac0_ptp_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "gcc_emac1_ptp_clk_src",
- .parent_data = gcc_parent_data_4,
- .num_parents = ARRAY_SIZE(gcc_parent_data_4),
- .ops = &clk_rcg2_shared_ops,
- },
- };
- static struct clk_rcg2 gcc_emac1_rgmii_clk_src = {
- .cmd_rcgr = 0xba040,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = gcc_parent_map_9,
- .freq_tbl = ftbl_gcc_emac0_rgmii_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "gcc_emac1_rgmii_clk_src",
- .parent_data = gcc_parent_data_9,
- .num_parents = ARRAY_SIZE(gcc_parent_data_9),
- .ops = &clk_rcg2_shared_ops,
- },
- };
- static const struct freq_tbl ftbl_gcc_gp1_clk_src[] = {
- F(50000000, P_GCC_GPLL0_OUT_EVEN, 6, 0, 0),
- F(100000000, P_GCC_GPLL0_OUT_MAIN, 6, 0, 0),
- F(200000000, P_GCC_GPLL0_OUT_MAIN, 3, 0, 0),
- { }
- };
- static struct clk_rcg2 gcc_gp1_clk_src = {
- .cmd_rcgr = 0x64004,
- .mnd_width = 16,
- .hid_width = 5,
- .parent_map = gcc_parent_map_2,
- .freq_tbl = ftbl_gcc_gp1_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "gcc_gp1_clk_src",
- .parent_data = gcc_parent_data_2,
- .num_parents = ARRAY_SIZE(gcc_parent_data_2),
- .ops = &clk_rcg2_shared_ops,
- },
- };
- static struct clk_rcg2 gcc_gp2_clk_src = {
- .cmd_rcgr = 0x65004,
- .mnd_width = 16,
- .hid_width = 5,
- .parent_map = gcc_parent_map_2,
- .freq_tbl = ftbl_gcc_gp1_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "gcc_gp2_clk_src",
- .parent_data = gcc_parent_data_2,
- .num_parents = ARRAY_SIZE(gcc_parent_data_2),
- .ops = &clk_rcg2_shared_ops,
- },
- };
- static struct clk_rcg2 gcc_gp3_clk_src = {
- .cmd_rcgr = 0x66004,
- .mnd_width = 16,
- .hid_width = 5,
- .parent_map = gcc_parent_map_2,
- .freq_tbl = ftbl_gcc_gp1_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "gcc_gp3_clk_src",
- .parent_data = gcc_parent_data_2,
- .num_parents = ARRAY_SIZE(gcc_parent_data_2),
- .ops = &clk_rcg2_shared_ops,
- },
- };
- static struct clk_rcg2 gcc_gp4_clk_src = {
- .cmd_rcgr = 0xc2004,
- .mnd_width = 16,
- .hid_width = 5,
- .parent_map = gcc_parent_map_2,
- .freq_tbl = ftbl_gcc_gp1_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "gcc_gp4_clk_src",
- .parent_data = gcc_parent_data_2,
- .num_parents = ARRAY_SIZE(gcc_parent_data_2),
- .ops = &clk_rcg2_shared_ops,
- },
- };
- static struct clk_rcg2 gcc_gp5_clk_src = {
- .cmd_rcgr = 0xc3004,
- .mnd_width = 16,
- .hid_width = 5,
- .parent_map = gcc_parent_map_2,
- .freq_tbl = ftbl_gcc_gp1_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "gcc_gp5_clk_src",
- .parent_data = gcc_parent_data_2,
- .num_parents = ARRAY_SIZE(gcc_parent_data_2),
- .ops = &clk_rcg2_shared_ops,
- },
- };
- static const struct freq_tbl ftbl_gcc_pcie_0_aux_clk_src[] = {
- F(9600000, P_BI_TCXO, 2, 0, 0),
- F(19200000, P_BI_TCXO, 1, 0, 0),
- { }
- };
- static struct clk_rcg2 gcc_pcie_0_aux_clk_src = {
- .cmd_rcgr = 0xa4054,
- .mnd_width = 16,
- .hid_width = 5,
- .parent_map = gcc_parent_map_1,
- .freq_tbl = ftbl_gcc_pcie_0_aux_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "gcc_pcie_0_aux_clk_src",
- .parent_data = gcc_parent_data_1,
- .num_parents = ARRAY_SIZE(gcc_parent_data_1),
- .ops = &clk_rcg2_shared_ops,
- },
- };
- static const struct freq_tbl ftbl_gcc_pcie_0_phy_rchng_clk_src[] = {
- F(100000000, P_GCC_GPLL0_OUT_EVEN, 3, 0, 0),
- { }
- };
- static struct clk_rcg2 gcc_pcie_0_phy_rchng_clk_src = {
- .cmd_rcgr = 0xa403c,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = gcc_parent_map_0,
- .freq_tbl = ftbl_gcc_pcie_0_phy_rchng_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "gcc_pcie_0_phy_rchng_clk_src",
- .parent_data = gcc_parent_data_0,
- .num_parents = ARRAY_SIZE(gcc_parent_data_0),
- .ops = &clk_rcg2_shared_ops,
- },
- };
- static const struct freq_tbl ftbl_gcc_pcie_1_aux_clk_src[] = {
- F(19200000, P_BI_TCXO, 1, 0, 0),
- { }
- };
- static struct clk_rcg2 gcc_pcie_1_aux_clk_src = {
- .cmd_rcgr = 0x8d054,
- .mnd_width = 16,
- .hid_width = 5,
- .parent_map = gcc_parent_map_1,
- .freq_tbl = ftbl_gcc_pcie_1_aux_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "gcc_pcie_1_aux_clk_src",
- .parent_data = gcc_parent_data_1,
- .num_parents = ARRAY_SIZE(gcc_parent_data_1),
- .ops = &clk_rcg2_shared_ops,
- },
- };
- static struct clk_rcg2 gcc_pcie_1_phy_rchng_clk_src = {
- .cmd_rcgr = 0x8d03c,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = gcc_parent_map_0,
- .freq_tbl = ftbl_gcc_pcie_0_phy_rchng_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "gcc_pcie_1_phy_rchng_clk_src",
- .parent_data = gcc_parent_data_0,
- .num_parents = ARRAY_SIZE(gcc_parent_data_0),
- .ops = &clk_rcg2_shared_ops,
- },
- };
- static struct clk_rcg2 gcc_pcie_2a_aux_clk_src = {
- .cmd_rcgr = 0x9d064,
- .mnd_width = 16,
- .hid_width = 5,
- .parent_map = gcc_parent_map_1,
- .freq_tbl = ftbl_gcc_pcie_1_aux_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "gcc_pcie_2a_aux_clk_src",
- .parent_data = gcc_parent_data_1,
- .num_parents = ARRAY_SIZE(gcc_parent_data_1),
- .ops = &clk_rcg2_shared_ops,
- },
- };
- static struct clk_rcg2 gcc_pcie_2a_phy_rchng_clk_src = {
- .cmd_rcgr = 0x9d044,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = gcc_parent_map_0,
- .freq_tbl = ftbl_gcc_pcie_0_phy_rchng_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "gcc_pcie_2a_phy_rchng_clk_src",
- .parent_data = gcc_parent_data_0,
- .num_parents = ARRAY_SIZE(gcc_parent_data_0),
- .ops = &clk_rcg2_shared_ops,
- },
- };
- static struct clk_rcg2 gcc_pcie_2b_aux_clk_src = {
- .cmd_rcgr = 0x9e064,
- .mnd_width = 16,
- .hid_width = 5,
- .parent_map = gcc_parent_map_1,
- .freq_tbl = ftbl_gcc_pcie_1_aux_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "gcc_pcie_2b_aux_clk_src",
- .parent_data = gcc_parent_data_1,
- .num_parents = ARRAY_SIZE(gcc_parent_data_1),
- .ops = &clk_rcg2_shared_ops,
- },
- };
- static struct clk_rcg2 gcc_pcie_2b_phy_rchng_clk_src = {
- .cmd_rcgr = 0x9e044,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = gcc_parent_map_0,
- .freq_tbl = ftbl_gcc_pcie_0_phy_rchng_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "gcc_pcie_2b_phy_rchng_clk_src",
- .parent_data = gcc_parent_data_0,
- .num_parents = ARRAY_SIZE(gcc_parent_data_0),
- .ops = &clk_rcg2_shared_ops,
- },
- };
- static struct clk_rcg2 gcc_pcie_3a_aux_clk_src = {
- .cmd_rcgr = 0xa0064,
- .mnd_width = 16,
- .hid_width = 5,
- .parent_map = gcc_parent_map_1,
- .freq_tbl = ftbl_gcc_pcie_1_aux_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "gcc_pcie_3a_aux_clk_src",
- .parent_data = gcc_parent_data_1,
- .num_parents = ARRAY_SIZE(gcc_parent_data_1),
- .ops = &clk_rcg2_shared_ops,
- },
- };
- static struct clk_rcg2 gcc_pcie_3a_phy_rchng_clk_src = {
- .cmd_rcgr = 0xa0044,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = gcc_parent_map_0,
- .freq_tbl = ftbl_gcc_pcie_0_phy_rchng_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "gcc_pcie_3a_phy_rchng_clk_src",
- .parent_data = gcc_parent_data_0,
- .num_parents = ARRAY_SIZE(gcc_parent_data_0),
- .ops = &clk_rcg2_shared_ops,
- },
- };
- static struct clk_rcg2 gcc_pcie_3b_aux_clk_src = {
- .cmd_rcgr = 0xa2064,
- .mnd_width = 16,
- .hid_width = 5,
- .parent_map = gcc_parent_map_1,
- .freq_tbl = ftbl_gcc_pcie_1_aux_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "gcc_pcie_3b_aux_clk_src",
- .parent_data = gcc_parent_data_1,
- .num_parents = ARRAY_SIZE(gcc_parent_data_1),
- .ops = &clk_rcg2_shared_ops,
- },
- };
- static struct clk_rcg2 gcc_pcie_3b_phy_rchng_clk_src = {
- .cmd_rcgr = 0xa2044,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = gcc_parent_map_0,
- .freq_tbl = ftbl_gcc_pcie_0_phy_rchng_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "gcc_pcie_3b_phy_rchng_clk_src",
- .parent_data = gcc_parent_data_0,
- .num_parents = ARRAY_SIZE(gcc_parent_data_0),
- .ops = &clk_rcg2_shared_ops,
- },
- };
- static struct clk_rcg2 gcc_pcie_4_aux_clk_src = {
- .cmd_rcgr = 0x6b064,
- .mnd_width = 16,
- .hid_width = 5,
- .parent_map = gcc_parent_map_1,
- .freq_tbl = ftbl_gcc_pcie_0_aux_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "gcc_pcie_4_aux_clk_src",
- .parent_data = gcc_parent_data_1,
- .num_parents = ARRAY_SIZE(gcc_parent_data_1),
- .ops = &clk_rcg2_shared_ops,
- },
- };
- static struct clk_rcg2 gcc_pcie_4_phy_rchng_clk_src = {
- .cmd_rcgr = 0x6b044,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = gcc_parent_map_0,
- .freq_tbl = ftbl_gcc_pcie_0_phy_rchng_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "gcc_pcie_4_phy_rchng_clk_src",
- .parent_data = gcc_parent_data_0,
- .num_parents = ARRAY_SIZE(gcc_parent_data_0),
- .ops = &clk_rcg2_shared_ops,
- },
- };
- static struct clk_rcg2 gcc_pcie_rscc_xo_clk_src = {
- .cmd_rcgr = 0xae00c,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = gcc_parent_map_3,
- .freq_tbl = ftbl_gcc_pcie_1_aux_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "gcc_pcie_rscc_xo_clk_src",
- .parent_data = gcc_parent_data_3,
- .num_parents = ARRAY_SIZE(gcc_parent_data_3),
- .ops = &clk_rcg2_shared_ops,
- },
- };
- static const struct freq_tbl ftbl_gcc_pdm2_clk_src[] = {
- F(60000000, P_GCC_GPLL0_OUT_EVEN, 5, 0, 0),
- { }
- };
- static struct clk_rcg2 gcc_pdm2_clk_src = {
- .cmd_rcgr = 0x33010,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = gcc_parent_map_0,
- .freq_tbl = ftbl_gcc_pdm2_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "gcc_pdm2_clk_src",
- .parent_data = gcc_parent_data_0,
- .num_parents = ARRAY_SIZE(gcc_parent_data_0),
- .ops = &clk_rcg2_shared_ops,
- },
- };
- static const struct freq_tbl ftbl_gcc_qupv3_wrap0_s0_clk_src[] = {
- F(7372800, P_GCC_GPLL0_OUT_EVEN, 1, 384, 15625),
- F(14745600, P_GCC_GPLL0_OUT_EVEN, 1, 768, 15625),
- F(19200000, P_BI_TCXO, 1, 0, 0),
- F(29491200, P_GCC_GPLL0_OUT_EVEN, 1, 1536, 15625),
- F(32000000, P_GCC_GPLL0_OUT_EVEN, 1, 8, 75),
- F(48000000, P_GCC_GPLL0_OUT_EVEN, 1, 4, 25),
- F(64000000, P_GCC_GPLL0_OUT_EVEN, 1, 16, 75),
- F(75000000, P_GCC_GPLL0_OUT_EVEN, 4, 0, 0),
- F(80000000, P_GCC_GPLL0_OUT_EVEN, 1, 4, 15),
- F(96000000, P_GCC_GPLL0_OUT_EVEN, 1, 8, 25),
- F(100000000, P_GCC_GPLL0_OUT_MAIN, 6, 0, 0),
- { }
- };
- static struct clk_init_data gcc_qupv3_wrap0_s0_clk_src_init = {
- .name = "gcc_qupv3_wrap0_s0_clk_src",
- .parent_data = gcc_parent_data_0,
- .num_parents = ARRAY_SIZE(gcc_parent_data_0),
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_rcg2_shared_ops,
- };
- static struct clk_rcg2 gcc_qupv3_wrap0_s0_clk_src = {
- .cmd_rcgr = 0x17148,
- .mnd_width = 16,
- .hid_width = 5,
- .parent_map = gcc_parent_map_0,
- .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
- .clkr.hw.init = &gcc_qupv3_wrap0_s0_clk_src_init,
- };
- static struct clk_init_data gcc_qupv3_wrap0_s1_clk_src_init = {
- .name = "gcc_qupv3_wrap0_s1_clk_src",
- .parent_data = gcc_parent_data_0,
- .num_parents = ARRAY_SIZE(gcc_parent_data_0),
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_rcg2_shared_ops,
- };
- static struct clk_rcg2 gcc_qupv3_wrap0_s1_clk_src = {
- .cmd_rcgr = 0x17278,
- .mnd_width = 16,
- .hid_width = 5,
- .parent_map = gcc_parent_map_0,
- .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
- .clkr.hw.init = &gcc_qupv3_wrap0_s1_clk_src_init,
- };
- static struct clk_init_data gcc_qupv3_wrap0_s2_clk_src_init = {
- .name = "gcc_qupv3_wrap0_s2_clk_src",
- .parent_data = gcc_parent_data_0,
- .num_parents = ARRAY_SIZE(gcc_parent_data_0),
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_rcg2_shared_ops,
- };
- static struct clk_rcg2 gcc_qupv3_wrap0_s2_clk_src = {
- .cmd_rcgr = 0x173a8,
- .mnd_width = 16,
- .hid_width = 5,
- .parent_map = gcc_parent_map_0,
- .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
- .clkr.hw.init = &gcc_qupv3_wrap0_s2_clk_src_init,
- };
- static struct clk_init_data gcc_qupv3_wrap0_s3_clk_src_init = {
- .name = "gcc_qupv3_wrap0_s3_clk_src",
- .parent_data = gcc_parent_data_0,
- .num_parents = ARRAY_SIZE(gcc_parent_data_0),
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_rcg2_shared_ops,
- };
- static struct clk_rcg2 gcc_qupv3_wrap0_s3_clk_src = {
- .cmd_rcgr = 0x174d8,
- .mnd_width = 16,
- .hid_width = 5,
- .parent_map = gcc_parent_map_0,
- .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
- .clkr.hw.init = &gcc_qupv3_wrap0_s3_clk_src_init,
- };
- static struct clk_init_data gcc_qupv3_wrap0_s4_clk_src_init = {
- .name = "gcc_qupv3_wrap0_s4_clk_src",
- .parent_data = gcc_parent_data_0,
- .num_parents = ARRAY_SIZE(gcc_parent_data_0),
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_rcg2_shared_ops,
- };
- static struct clk_rcg2 gcc_qupv3_wrap0_s4_clk_src = {
- .cmd_rcgr = 0x17608,
- .mnd_width = 16,
- .hid_width = 5,
- .parent_map = gcc_parent_map_0,
- .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
- .clkr.hw.init = &gcc_qupv3_wrap0_s4_clk_src_init,
- };
- static struct clk_init_data gcc_qupv3_wrap0_s5_clk_src_init = {
- .name = "gcc_qupv3_wrap0_s5_clk_src",
- .parent_data = gcc_parent_data_0,
- .num_parents = ARRAY_SIZE(gcc_parent_data_0),
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_rcg2_shared_ops,
- };
- static struct clk_rcg2 gcc_qupv3_wrap0_s5_clk_src = {
- .cmd_rcgr = 0x17738,
- .mnd_width = 16,
- .hid_width = 5,
- .parent_map = gcc_parent_map_0,
- .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
- .clkr.hw.init = &gcc_qupv3_wrap0_s5_clk_src_init,
- };
- static const struct freq_tbl ftbl_gcc_qupv3_wrap0_s6_clk_src[] = {
- F(7372800, P_GCC_GPLL0_OUT_EVEN, 1, 384, 15625),
- F(14745600, P_GCC_GPLL0_OUT_EVEN, 1, 768, 15625),
- F(19200000, P_BI_TCXO, 1, 0, 0),
- F(29491200, P_GCC_GPLL0_OUT_EVEN, 1, 1536, 15625),
- F(32000000, P_GCC_GPLL0_OUT_EVEN, 1, 8, 75),
- F(48000000, P_GCC_GPLL0_OUT_EVEN, 1, 4, 25),
- F(64000000, P_GCC_GPLL0_OUT_EVEN, 1, 16, 75),
- F(75000000, P_GCC_GPLL0_OUT_EVEN, 4, 0, 0),
- F(80000000, P_GCC_GPLL0_OUT_EVEN, 1, 4, 15),
- F(96000000, P_GCC_GPLL0_OUT_EVEN, 1, 8, 25),
- F(120000000, P_GCC_GPLL0_OUT_MAIN, 5, 0, 0),
- { }
- };
- static struct clk_init_data gcc_qupv3_wrap0_s6_clk_src_init = {
- .name = "gcc_qupv3_wrap0_s6_clk_src",
- .parent_data = gcc_parent_data_0,
- .num_parents = ARRAY_SIZE(gcc_parent_data_0),
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_rcg2_shared_ops,
- };
- static struct clk_rcg2 gcc_qupv3_wrap0_s6_clk_src = {
- .cmd_rcgr = 0x17868,
- .mnd_width = 16,
- .hid_width = 5,
- .parent_map = gcc_parent_map_0,
- .freq_tbl = ftbl_gcc_qupv3_wrap0_s6_clk_src,
- .clkr.hw.init = &gcc_qupv3_wrap0_s6_clk_src_init,
- };
- static struct clk_init_data gcc_qupv3_wrap0_s7_clk_src_init = {
- .name = "gcc_qupv3_wrap0_s7_clk_src",
- .parent_data = gcc_parent_data_0,
- .num_parents = ARRAY_SIZE(gcc_parent_data_0),
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_rcg2_shared_ops,
- };
- static struct clk_rcg2 gcc_qupv3_wrap0_s7_clk_src = {
- .cmd_rcgr = 0x17998,
- .mnd_width = 16,
- .hid_width = 5,
- .parent_map = gcc_parent_map_0,
- .freq_tbl = ftbl_gcc_qupv3_wrap0_s6_clk_src,
- .clkr.hw.init = &gcc_qupv3_wrap0_s7_clk_src_init,
- };
- static struct clk_init_data gcc_qupv3_wrap1_s0_clk_src_init = {
- .name = "gcc_qupv3_wrap1_s0_clk_src",
- .parent_data = gcc_parent_data_0,
- .num_parents = ARRAY_SIZE(gcc_parent_data_0),
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_rcg2_shared_ops,
- };
- static struct clk_rcg2 gcc_qupv3_wrap1_s0_clk_src = {
- .cmd_rcgr = 0x18148,
- .mnd_width = 16,
- .hid_width = 5,
- .parent_map = gcc_parent_map_0,
- .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
- .clkr.hw.init = &gcc_qupv3_wrap1_s0_clk_src_init,
- };
- static struct clk_init_data gcc_qupv3_wrap1_s1_clk_src_init = {
- .name = "gcc_qupv3_wrap1_s1_clk_src",
- .parent_data = gcc_parent_data_0,
- .num_parents = ARRAY_SIZE(gcc_parent_data_0),
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_rcg2_shared_ops,
- };
- static struct clk_rcg2 gcc_qupv3_wrap1_s1_clk_src = {
- .cmd_rcgr = 0x18278,
- .mnd_width = 16,
- .hid_width = 5,
- .parent_map = gcc_parent_map_0,
- .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
- .clkr.hw.init = &gcc_qupv3_wrap1_s1_clk_src_init,
- };
- static struct clk_init_data gcc_qupv3_wrap1_s2_clk_src_init = {
- .name = "gcc_qupv3_wrap1_s2_clk_src",
- .parent_data = gcc_parent_data_0,
- .num_parents = ARRAY_SIZE(gcc_parent_data_0),
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_rcg2_shared_ops,
- };
- static struct clk_rcg2 gcc_qupv3_wrap1_s2_clk_src = {
- .cmd_rcgr = 0x183a8,
- .mnd_width = 16,
- .hid_width = 5,
- .parent_map = gcc_parent_map_0,
- .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
- .clkr.hw.init = &gcc_qupv3_wrap1_s2_clk_src_init,
- };
- static struct clk_init_data gcc_qupv3_wrap1_s3_clk_src_init = {
- .name = "gcc_qupv3_wrap1_s3_clk_src",
- .parent_data = gcc_parent_data_0,
- .num_parents = ARRAY_SIZE(gcc_parent_data_0),
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_rcg2_shared_ops,
- };
- static struct clk_rcg2 gcc_qupv3_wrap1_s3_clk_src = {
- .cmd_rcgr = 0x184d8,
- .mnd_width = 16,
- .hid_width = 5,
- .parent_map = gcc_parent_map_0,
- .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
- .clkr.hw.init = &gcc_qupv3_wrap1_s3_clk_src_init,
- };
- static struct clk_init_data gcc_qupv3_wrap1_s4_clk_src_init = {
- .name = "gcc_qupv3_wrap1_s4_clk_src",
- .parent_data = gcc_parent_data_0,
- .num_parents = ARRAY_SIZE(gcc_parent_data_0),
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_rcg2_shared_ops,
- };
- static struct clk_rcg2 gcc_qupv3_wrap1_s4_clk_src = {
- .cmd_rcgr = 0x18608,
- .mnd_width = 16,
- .hid_width = 5,
- .parent_map = gcc_parent_map_0,
- .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
- .clkr.hw.init = &gcc_qupv3_wrap1_s4_clk_src_init,
- };
- static struct clk_init_data gcc_qupv3_wrap1_s5_clk_src_init = {
- .name = "gcc_qupv3_wrap1_s5_clk_src",
- .parent_data = gcc_parent_data_0,
- .num_parents = ARRAY_SIZE(gcc_parent_data_0),
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_rcg2_shared_ops,
- };
- static struct clk_rcg2 gcc_qupv3_wrap1_s5_clk_src = {
- .cmd_rcgr = 0x18738,
- .mnd_width = 16,
- .hid_width = 5,
- .parent_map = gcc_parent_map_0,
- .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
- .clkr.hw.init = &gcc_qupv3_wrap1_s5_clk_src_init,
- };
- static struct clk_init_data gcc_qupv3_wrap1_s6_clk_src_init = {
- .name = "gcc_qupv3_wrap1_s6_clk_src",
- .parent_data = gcc_parent_data_0,
- .num_parents = ARRAY_SIZE(gcc_parent_data_0),
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_rcg2_shared_ops,
- };
- static struct clk_rcg2 gcc_qupv3_wrap1_s6_clk_src = {
- .cmd_rcgr = 0x18868,
- .mnd_width = 16,
- .hid_width = 5,
- .parent_map = gcc_parent_map_0,
- .freq_tbl = ftbl_gcc_qupv3_wrap0_s6_clk_src,
- .clkr.hw.init = &gcc_qupv3_wrap1_s6_clk_src_init,
- };
- static struct clk_init_data gcc_qupv3_wrap1_s7_clk_src_init = {
- .name = "gcc_qupv3_wrap1_s7_clk_src",
- .parent_data = gcc_parent_data_0,
- .num_parents = ARRAY_SIZE(gcc_parent_data_0),
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_rcg2_shared_ops,
- };
- static struct clk_rcg2 gcc_qupv3_wrap1_s7_clk_src = {
- .cmd_rcgr = 0x18998,
- .mnd_width = 16,
- .hid_width = 5,
- .parent_map = gcc_parent_map_0,
- .freq_tbl = ftbl_gcc_qupv3_wrap0_s6_clk_src,
- .clkr.hw.init = &gcc_qupv3_wrap1_s7_clk_src_init,
- };
- static struct clk_init_data gcc_qupv3_wrap2_s0_clk_src_init = {
- .name = "gcc_qupv3_wrap2_s0_clk_src",
- .parent_data = gcc_parent_data_0,
- .num_parents = ARRAY_SIZE(gcc_parent_data_0),
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_rcg2_shared_ops,
- };
- static struct clk_rcg2 gcc_qupv3_wrap2_s0_clk_src = {
- .cmd_rcgr = 0x1e148,
- .mnd_width = 16,
- .hid_width = 5,
- .parent_map = gcc_parent_map_0,
- .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
- .clkr.hw.init = &gcc_qupv3_wrap2_s0_clk_src_init,
- };
- static struct clk_init_data gcc_qupv3_wrap2_s1_clk_src_init = {
- .name = "gcc_qupv3_wrap2_s1_clk_src",
- .parent_data = gcc_parent_data_0,
- .num_parents = ARRAY_SIZE(gcc_parent_data_0),
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_rcg2_shared_ops,
- };
- static struct clk_rcg2 gcc_qupv3_wrap2_s1_clk_src = {
- .cmd_rcgr = 0x1e278,
- .mnd_width = 16,
- .hid_width = 5,
- .parent_map = gcc_parent_map_0,
- .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
- .clkr.hw.init = &gcc_qupv3_wrap2_s1_clk_src_init,
- };
- static struct clk_init_data gcc_qupv3_wrap2_s2_clk_src_init = {
- .name = "gcc_qupv3_wrap2_s2_clk_src",
- .parent_data = gcc_parent_data_0,
- .num_parents = ARRAY_SIZE(gcc_parent_data_0),
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_rcg2_shared_ops,
- };
- static struct clk_rcg2 gcc_qupv3_wrap2_s2_clk_src = {
- .cmd_rcgr = 0x1e3a8,
- .mnd_width = 16,
- .hid_width = 5,
- .parent_map = gcc_parent_map_0,
- .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
- .clkr.hw.init = &gcc_qupv3_wrap2_s2_clk_src_init,
- };
- static struct clk_init_data gcc_qupv3_wrap2_s3_clk_src_init = {
- .name = "gcc_qupv3_wrap2_s3_clk_src",
- .parent_data = gcc_parent_data_0,
- .num_parents = ARRAY_SIZE(gcc_parent_data_0),
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_rcg2_shared_ops,
- };
- static struct clk_rcg2 gcc_qupv3_wrap2_s3_clk_src = {
- .cmd_rcgr = 0x1e4d8,
- .mnd_width = 16,
- .hid_width = 5,
- .parent_map = gcc_parent_map_0,
- .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
- .clkr.hw.init = &gcc_qupv3_wrap2_s3_clk_src_init,
- };
- static struct clk_init_data gcc_qupv3_wrap2_s4_clk_src_init = {
- .name = "gcc_qupv3_wrap2_s4_clk_src",
- .parent_data = gcc_parent_data_0,
- .num_parents = ARRAY_SIZE(gcc_parent_data_0),
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_rcg2_shared_ops,
- };
- static struct clk_rcg2 gcc_qupv3_wrap2_s4_clk_src = {
- .cmd_rcgr = 0x1e608,
- .mnd_width = 16,
- .hid_width = 5,
- .parent_map = gcc_parent_map_0,
- .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
- .clkr.hw.init = &gcc_qupv3_wrap2_s4_clk_src_init,
- };
- static struct clk_init_data gcc_qupv3_wrap2_s5_clk_src_init = {
- .name = "gcc_qupv3_wrap2_s5_clk_src",
- .parent_data = gcc_parent_data_0,
- .num_parents = ARRAY_SIZE(gcc_parent_data_0),
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_rcg2_shared_ops,
- };
- static struct clk_rcg2 gcc_qupv3_wrap2_s5_clk_src = {
- .cmd_rcgr = 0x1e738,
- .mnd_width = 16,
- .hid_width = 5,
- .parent_map = gcc_parent_map_0,
- .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
- .clkr.hw.init = &gcc_qupv3_wrap2_s5_clk_src_init,
- };
- static struct clk_init_data gcc_qupv3_wrap2_s6_clk_src_init = {
- .name = "gcc_qupv3_wrap2_s6_clk_src",
- .parent_data = gcc_parent_data_0,
- .num_parents = ARRAY_SIZE(gcc_parent_data_0),
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_rcg2_shared_ops,
- };
- static struct clk_rcg2 gcc_qupv3_wrap2_s6_clk_src = {
- .cmd_rcgr = 0x1e868,
- .mnd_width = 16,
- .hid_width = 5,
- .parent_map = gcc_parent_map_0,
- .freq_tbl = ftbl_gcc_qupv3_wrap0_s6_clk_src,
- .clkr.hw.init = &gcc_qupv3_wrap2_s6_clk_src_init,
- };
- static struct clk_init_data gcc_qupv3_wrap2_s7_clk_src_init = {
- .name = "gcc_qupv3_wrap2_s7_clk_src",
- .parent_data = gcc_parent_data_0,
- .num_parents = ARRAY_SIZE(gcc_parent_data_0),
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_rcg2_shared_ops,
- };
- static struct clk_rcg2 gcc_qupv3_wrap2_s7_clk_src = {
- .cmd_rcgr = 0x1e998,
- .mnd_width = 16,
- .hid_width = 5,
- .parent_map = gcc_parent_map_0,
- .freq_tbl = ftbl_gcc_qupv3_wrap0_s6_clk_src,
- .clkr.hw.init = &gcc_qupv3_wrap2_s7_clk_src_init,
- };
- static const struct freq_tbl ftbl_gcc_sdcc2_apps_clk_src[] = {
- F(400000, P_BI_TCXO, 12, 1, 4),
- F(25000000, P_GCC_GPLL0_OUT_EVEN, 12, 0, 0),
- F(50000000, P_GCC_GPLL0_OUT_EVEN, 6, 0, 0),
- F(100000000, P_GCC_GPLL0_OUT_EVEN, 3, 0, 0),
- F(202000000, P_GCC_GPLL9_OUT_MAIN, 4, 0, 0),
- { }
- };
- static struct clk_rcg2 gcc_sdcc2_apps_clk_src = {
- .cmd_rcgr = 0x1400c,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = gcc_parent_map_15,
- .freq_tbl = ftbl_gcc_sdcc2_apps_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "gcc_sdcc2_apps_clk_src",
- .parent_data = gcc_parent_data_15,
- .num_parents = ARRAY_SIZE(gcc_parent_data_15),
- .ops = &clk_rcg2_shared_ops,
- },
- };
- static const struct freq_tbl ftbl_gcc_sdcc4_apps_clk_src[] = {
- F(400000, P_BI_TCXO, 12, 1, 4),
- F(25000000, P_GCC_GPLL0_OUT_EVEN, 12, 0, 0),
- F(100000000, P_GCC_GPLL0_OUT_EVEN, 3, 0, 0),
- { }
- };
- static struct clk_rcg2 gcc_sdcc4_apps_clk_src = {
- .cmd_rcgr = 0x1600c,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = gcc_parent_map_0,
- .freq_tbl = ftbl_gcc_sdcc4_apps_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "gcc_sdcc4_apps_clk_src",
- .parent_data = gcc_parent_data_0,
- .num_parents = ARRAY_SIZE(gcc_parent_data_0),
- .ops = &clk_rcg2_shared_ops,
- },
- };
- static const struct freq_tbl ftbl_gcc_ufs_card_axi_clk_src[] = {
- F(25000000, P_GCC_GPLL0_OUT_EVEN, 12, 0, 0),
- F(75000000, P_GCC_GPLL0_OUT_EVEN, 4, 0, 0),
- F(150000000, P_GCC_GPLL0_OUT_MAIN, 4, 0, 0),
- F(300000000, P_GCC_GPLL0_OUT_MAIN, 2, 0, 0),
- { }
- };
- static struct clk_rcg2 gcc_ufs_card_axi_clk_src = {
- .cmd_rcgr = 0x75024,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = gcc_parent_map_0,
- .freq_tbl = ftbl_gcc_ufs_card_axi_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "gcc_ufs_card_axi_clk_src",
- .parent_data = gcc_parent_data_0,
- .num_parents = ARRAY_SIZE(gcc_parent_data_0),
- .ops = &clk_rcg2_shared_ops,
- },
- };
- static const struct freq_tbl ftbl_gcc_ufs_card_ice_core_clk_src[] = {
- F(75000000, P_GCC_GPLL0_OUT_EVEN, 4, 0, 0),
- F(150000000, P_GCC_GPLL0_OUT_MAIN, 4, 0, 0),
- F(300000000, P_GCC_GPLL0_OUT_MAIN, 2, 0, 0),
- { }
- };
- static struct clk_rcg2 gcc_ufs_card_ice_core_clk_src = {
- .cmd_rcgr = 0x7506c,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = gcc_parent_map_0,
- .freq_tbl = ftbl_gcc_ufs_card_ice_core_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "gcc_ufs_card_ice_core_clk_src",
- .parent_data = gcc_parent_data_0,
- .num_parents = ARRAY_SIZE(gcc_parent_data_0),
- .ops = &clk_rcg2_shared_ops,
- },
- };
- static struct clk_rcg2 gcc_ufs_card_phy_aux_clk_src = {
- .cmd_rcgr = 0x750a0,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = gcc_parent_map_3,
- .freq_tbl = ftbl_gcc_pcie_1_aux_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "gcc_ufs_card_phy_aux_clk_src",
- .parent_data = gcc_parent_data_3,
- .num_parents = ARRAY_SIZE(gcc_parent_data_3),
- .ops = &clk_rcg2_shared_ops,
- },
- };
- static struct clk_rcg2 gcc_ufs_card_unipro_core_clk_src = {
- .cmd_rcgr = 0x75084,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = gcc_parent_map_0,
- .freq_tbl = ftbl_gcc_ufs_card_ice_core_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "gcc_ufs_card_unipro_core_clk_src",
- .parent_data = gcc_parent_data_0,
- .num_parents = ARRAY_SIZE(gcc_parent_data_0),
- .ops = &clk_rcg2_shared_ops,
- },
- };
- static struct clk_rcg2 gcc_ufs_phy_axi_clk_src = {
- .cmd_rcgr = 0x77024,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = gcc_parent_map_0,
- .freq_tbl = ftbl_gcc_ufs_card_axi_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "gcc_ufs_phy_axi_clk_src",
- .parent_data = gcc_parent_data_0,
- .num_parents = ARRAY_SIZE(gcc_parent_data_0),
- .ops = &clk_rcg2_shared_ops,
- },
- };
- static struct clk_rcg2 gcc_ufs_phy_ice_core_clk_src = {
- .cmd_rcgr = 0x7706c,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = gcc_parent_map_0,
- .freq_tbl = ftbl_gcc_ufs_card_ice_core_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "gcc_ufs_phy_ice_core_clk_src",
- .parent_data = gcc_parent_data_0,
- .num_parents = ARRAY_SIZE(gcc_parent_data_0),
- .ops = &clk_rcg2_shared_ops,
- },
- };
- static struct clk_rcg2 gcc_ufs_phy_phy_aux_clk_src = {
- .cmd_rcgr = 0x770a0,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = gcc_parent_map_3,
- .freq_tbl = ftbl_gcc_pcie_0_aux_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "gcc_ufs_phy_phy_aux_clk_src",
- .parent_data = gcc_parent_data_3,
- .num_parents = ARRAY_SIZE(gcc_parent_data_3),
- .ops = &clk_rcg2_shared_ops,
- },
- };
- static struct clk_rcg2 gcc_ufs_phy_unipro_core_clk_src = {
- .cmd_rcgr = 0x77084,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = gcc_parent_map_0,
- .freq_tbl = ftbl_gcc_ufs_card_ice_core_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "gcc_ufs_phy_unipro_core_clk_src",
- .parent_data = gcc_parent_data_0,
- .num_parents = ARRAY_SIZE(gcc_parent_data_0),
- .ops = &clk_rcg2_shared_ops,
- },
- };
- static const struct freq_tbl ftbl_gcc_usb30_mp_master_clk_src[] = {
- F(66666667, P_GCC_GPLL0_OUT_EVEN, 4.5, 0, 0),
- F(133333333, P_GCC_GPLL0_OUT_MAIN, 4.5, 0, 0),
- F(200000000, P_GCC_GPLL0_OUT_MAIN, 3, 0, 0),
- F(240000000, P_GCC_GPLL0_OUT_MAIN, 2.5, 0, 0),
- { }
- };
- static struct clk_rcg2 gcc_usb30_mp_master_clk_src = {
- .cmd_rcgr = 0xab020,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = gcc_parent_map_0,
- .freq_tbl = ftbl_gcc_usb30_mp_master_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "gcc_usb30_mp_master_clk_src",
- .parent_data = gcc_parent_data_0,
- .num_parents = ARRAY_SIZE(gcc_parent_data_0),
- .ops = &clk_rcg2_shared_ops,
- },
- };
- static struct clk_rcg2 gcc_usb30_mp_mock_utmi_clk_src = {
- .cmd_rcgr = 0xab038,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = gcc_parent_map_0,
- .freq_tbl = ftbl_gcc_pcie_1_aux_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "gcc_usb30_mp_mock_utmi_clk_src",
- .parent_data = gcc_parent_data_0,
- .num_parents = ARRAY_SIZE(gcc_parent_data_0),
- .ops = &clk_rcg2_shared_ops,
- },
- };
- static struct clk_rcg2 gcc_usb30_prim_master_clk_src = {
- .cmd_rcgr = 0xf020,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = gcc_parent_map_0,
- .freq_tbl = ftbl_gcc_usb30_mp_master_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "gcc_usb30_prim_master_clk_src",
- .parent_data = gcc_parent_data_0,
- .num_parents = ARRAY_SIZE(gcc_parent_data_0),
- .ops = &clk_rcg2_shared_ops,
- },
- };
- static struct clk_rcg2 gcc_usb30_prim_mock_utmi_clk_src = {
- .cmd_rcgr = 0xf038,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = gcc_parent_map_0,
- .freq_tbl = ftbl_gcc_pcie_1_aux_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "gcc_usb30_prim_mock_utmi_clk_src",
- .parent_data = gcc_parent_data_0,
- .num_parents = ARRAY_SIZE(gcc_parent_data_0),
- .ops = &clk_rcg2_shared_ops,
- },
- };
- static struct clk_rcg2 gcc_usb30_sec_master_clk_src = {
- .cmd_rcgr = 0x10020,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = gcc_parent_map_0,
- .freq_tbl = ftbl_gcc_usb30_mp_master_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "gcc_usb30_sec_master_clk_src",
- .parent_data = gcc_parent_data_0,
- .num_parents = ARRAY_SIZE(gcc_parent_data_0),
- .ops = &clk_rcg2_shared_ops,
- },
- };
- static struct clk_rcg2 gcc_usb30_sec_mock_utmi_clk_src = {
- .cmd_rcgr = 0x10038,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = gcc_parent_map_0,
- .freq_tbl = ftbl_gcc_pcie_1_aux_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "gcc_usb30_sec_mock_utmi_clk_src",
- .parent_data = gcc_parent_data_0,
- .num_parents = ARRAY_SIZE(gcc_parent_data_0),
- .ops = &clk_rcg2_shared_ops,
- },
- };
- static struct clk_rcg2 gcc_usb3_mp_phy_aux_clk_src = {
- .cmd_rcgr = 0xab06c,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = gcc_parent_map_1,
- .freq_tbl = ftbl_gcc_pcie_1_aux_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "gcc_usb3_mp_phy_aux_clk_src",
- .parent_data = gcc_parent_data_1,
- .num_parents = ARRAY_SIZE(gcc_parent_data_1),
- .ops = &clk_rcg2_shared_ops,
- },
- };
- static struct clk_rcg2 gcc_usb3_prim_phy_aux_clk_src = {
- .cmd_rcgr = 0xf068,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = gcc_parent_map_1,
- .freq_tbl = ftbl_gcc_pcie_1_aux_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "gcc_usb3_prim_phy_aux_clk_src",
- .parent_data = gcc_parent_data_1,
- .num_parents = ARRAY_SIZE(gcc_parent_data_1),
- .ops = &clk_rcg2_shared_ops,
- },
- };
- static struct clk_rcg2 gcc_usb3_sec_phy_aux_clk_src = {
- .cmd_rcgr = 0x10068,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = gcc_parent_map_1,
- .freq_tbl = ftbl_gcc_pcie_1_aux_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "gcc_usb3_sec_phy_aux_clk_src",
- .parent_data = gcc_parent_data_1,
- .num_parents = ARRAY_SIZE(gcc_parent_data_1),
- .ops = &clk_rcg2_shared_ops,
- },
- };
- static const struct freq_tbl ftbl_gcc_usb4_1_master_clk_src[] = {
- F(85714286, P_GCC_GPLL0_OUT_EVEN, 3.5, 0, 0),
- F(175000000, P_GCC_GPLL8_OUT_MAIN, 4, 0, 0),
- F(350000000, P_GCC_GPLL8_OUT_MAIN, 2, 0, 0),
- { }
- };
- static struct clk_rcg2 gcc_usb4_1_master_clk_src = {
- .cmd_rcgr = 0xb8018,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = gcc_parent_map_5,
- .freq_tbl = ftbl_gcc_usb4_1_master_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "gcc_usb4_1_master_clk_src",
- .parent_data = gcc_parent_data_5,
- .num_parents = ARRAY_SIZE(gcc_parent_data_5),
- .ops = &clk_rcg2_shared_ops,
- },
- };
- static const struct freq_tbl ftbl_gcc_usb4_1_phy_pcie_pipe_clk_src[] = {
- F(19200000, P_BI_TCXO, 1, 0, 0),
- F(125000000, P_GCC_GPLL7_OUT_MAIN, 4, 0, 0),
- F(250000000, P_GCC_GPLL7_OUT_MAIN, 2, 0, 0),
- { }
- };
- static struct clk_rcg2 gcc_usb4_1_phy_pcie_pipe_clk_src = {
- .cmd_rcgr = 0xb80c4,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = gcc_parent_map_6,
- .freq_tbl = ftbl_gcc_usb4_1_phy_pcie_pipe_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "gcc_usb4_1_phy_pcie_pipe_clk_src",
- .parent_data = gcc_parent_data_6,
- .num_parents = ARRAY_SIZE(gcc_parent_data_6),
- .ops = &clk_rcg2_shared_ops,
- },
- };
- static struct clk_rcg2 gcc_usb4_1_sb_if_clk_src = {
- .cmd_rcgr = 0xb8070,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = gcc_parent_map_1,
- .freq_tbl = ftbl_gcc_pcie_1_aux_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "gcc_usb4_1_sb_if_clk_src",
- .parent_data = gcc_parent_data_1,
- .num_parents = ARRAY_SIZE(gcc_parent_data_1),
- .ops = &clk_rcg2_shared_ops,
- },
- };
- static const struct freq_tbl ftbl_gcc_usb4_1_tmu_clk_src[] = {
- F(19200000, P_BI_TCXO, 1, 0, 0),
- F(250000000, P_GCC_GPLL2_OUT_MAIN, 4, 0, 0),
- { }
- };
- static struct clk_rcg2 gcc_usb4_1_tmu_clk_src = {
- .cmd_rcgr = 0xb8054,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = gcc_parent_map_7,
- .freq_tbl = ftbl_gcc_usb4_1_tmu_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "gcc_usb4_1_tmu_clk_src",
- .parent_data = gcc_parent_data_7,
- .num_parents = ARRAY_SIZE(gcc_parent_data_7),
- .ops = &clk_rcg2_shared_ops,
- },
- };
- static struct clk_rcg2 gcc_usb4_master_clk_src = {
- .cmd_rcgr = 0x2a018,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = gcc_parent_map_5,
- .freq_tbl = ftbl_gcc_usb4_1_master_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "gcc_usb4_master_clk_src",
- .parent_data = gcc_parent_data_5,
- .num_parents = ARRAY_SIZE(gcc_parent_data_5),
- .ops = &clk_rcg2_shared_ops,
- },
- };
- static struct clk_rcg2 gcc_usb4_phy_pcie_pipe_clk_src = {
- .cmd_rcgr = 0x2a0c4,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = gcc_parent_map_6,
- .freq_tbl = ftbl_gcc_usb4_1_phy_pcie_pipe_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "gcc_usb4_phy_pcie_pipe_clk_src",
- .parent_data = gcc_parent_data_6,
- .num_parents = ARRAY_SIZE(gcc_parent_data_6),
- .ops = &clk_rcg2_shared_ops,
- },
- };
- static struct clk_rcg2 gcc_usb4_sb_if_clk_src = {
- .cmd_rcgr = 0x2a070,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = gcc_parent_map_1,
- .freq_tbl = ftbl_gcc_pcie_1_aux_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "gcc_usb4_sb_if_clk_src",
- .parent_data = gcc_parent_data_1,
- .num_parents = ARRAY_SIZE(gcc_parent_data_1),
- .ops = &clk_rcg2_shared_ops,
- },
- };
- static struct clk_rcg2 gcc_usb4_tmu_clk_src = {
- .cmd_rcgr = 0x2a054,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = gcc_parent_map_7,
- .freq_tbl = ftbl_gcc_usb4_1_tmu_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "gcc_usb4_tmu_clk_src",
- .parent_data = gcc_parent_data_7,
- .num_parents = ARRAY_SIZE(gcc_parent_data_7),
- .ops = &clk_rcg2_shared_ops,
- },
- };
- static struct clk_regmap_div gcc_pcie_2a_pipe_div_clk_src = {
- .reg = 0x9d060,
- .shift = 0,
- .width = 4,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "gcc_pcie_2a_pipe_div_clk_src",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_pcie_2a_pipe_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_regmap_div_ro_ops,
- },
- };
- static struct clk_regmap_div gcc_pcie_2b_pipe_div_clk_src = {
- .reg = 0x9e060,
- .shift = 0,
- .width = 4,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "gcc_pcie_2b_pipe_div_clk_src",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_pcie_2b_pipe_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_regmap_div_ro_ops,
- },
- };
- static struct clk_regmap_div gcc_pcie_3a_pipe_div_clk_src = {
- .reg = 0xa0060,
- .shift = 0,
- .width = 4,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "gcc_pcie_3a_pipe_div_clk_src",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_pcie_3a_pipe_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_regmap_div_ro_ops,
- },
- };
- static struct clk_regmap_div gcc_pcie_3b_pipe_div_clk_src = {
- .reg = 0xa2060,
- .shift = 0,
- .width = 4,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "gcc_pcie_3b_pipe_div_clk_src",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_pcie_3b_pipe_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_regmap_div_ro_ops,
- },
- };
- static struct clk_regmap_div gcc_pcie_4_pipe_div_clk_src = {
- .reg = 0x6b060,
- .shift = 0,
- .width = 4,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "gcc_pcie_4_pipe_div_clk_src",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_pcie_4_pipe_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_regmap_div_ro_ops,
- },
- };
- static struct clk_regmap_div gcc_qupv3_wrap0_s4_div_clk_src = {
- .reg = 0x17ac8,
- .shift = 0,
- .width = 4,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "gcc_qupv3_wrap0_s4_div_clk_src",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_qupv3_wrap0_s4_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_regmap_div_ro_ops,
- },
- };
- static struct clk_regmap_div gcc_qupv3_wrap1_s4_div_clk_src = {
- .reg = 0x18ac8,
- .shift = 0,
- .width = 4,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "gcc_qupv3_wrap1_s4_div_clk_src",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_qupv3_wrap1_s4_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_regmap_div_ro_ops,
- },
- };
- static struct clk_regmap_div gcc_qupv3_wrap2_s4_div_clk_src = {
- .reg = 0x1eac8,
- .shift = 0,
- .width = 4,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "gcc_qupv3_wrap2_s4_div_clk_src",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_qupv3_wrap2_s4_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_regmap_div_ro_ops,
- },
- };
- static struct clk_regmap_div gcc_usb30_mp_mock_utmi_postdiv_clk_src = {
- .reg = 0xab050,
- .shift = 0,
- .width = 4,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "gcc_usb30_mp_mock_utmi_postdiv_clk_src",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_usb30_mp_mock_utmi_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_regmap_div_ro_ops,
- },
- };
- static struct clk_regmap_div gcc_usb30_prim_mock_utmi_postdiv_clk_src = {
- .reg = 0xf050,
- .shift = 0,
- .width = 4,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "gcc_usb30_prim_mock_utmi_postdiv_clk_src",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_usb30_prim_mock_utmi_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_regmap_div_ro_ops,
- },
- };
- static struct clk_regmap_div gcc_usb30_sec_mock_utmi_postdiv_clk_src = {
- .reg = 0x10050,
- .shift = 0,
- .width = 4,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "gcc_usb30_sec_mock_utmi_postdiv_clk_src",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_usb30_sec_mock_utmi_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_regmap_div_ro_ops,
- },
- };
- static struct clk_branch gcc_aggre_noc_pcie0_tunnel_axi_clk = {
- .halt_reg = 0xa41a8,
- .halt_check = BRANCH_HALT_SKIP,
- .hwcg_reg = 0xa41a8,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x52018,
- .enable_mask = BIT(14),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_aggre_noc_pcie0_tunnel_axi_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_aggre_noc_pcie1_tunnel_axi_clk = {
- .halt_reg = 0x8d07c,
- .halt_check = BRANCH_HALT_SKIP,
- .hwcg_reg = 0x8d07c,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x52018,
- .enable_mask = BIT(21),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_aggre_noc_pcie1_tunnel_axi_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_aggre_noc_pcie_4_axi_clk = {
- .halt_reg = 0x6b1b8,
- .halt_check = BRANCH_HALT_SKIP,
- .hwcg_reg = 0x6b1b8,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x52000,
- .enable_mask = BIT(12),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_aggre_noc_pcie_4_axi_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_aggre_noc_pcie_south_sf_axi_clk = {
- .halt_reg = 0xbf13c,
- .halt_check = BRANCH_HALT_SKIP,
- .hwcg_reg = 0xbf13c,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x52018,
- .enable_mask = BIT(13),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_aggre_noc_pcie_south_sf_axi_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_aggre_ufs_card_axi_clk = {
- .halt_reg = 0x750cc,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0x750cc,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x750cc,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_aggre_ufs_card_axi_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_ufs_card_axi_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_aggre_ufs_card_axi_hw_ctl_clk = {
- .halt_reg = 0x750cc,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0x750cc,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x750cc,
- .enable_mask = BIT(1),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_aggre_ufs_card_axi_hw_ctl_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_ufs_card_axi_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_aggre_ufs_phy_axi_clk = {
- .halt_reg = 0x770cc,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0x770cc,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x770cc,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_aggre_ufs_phy_axi_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_ufs_phy_axi_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_aggre_ufs_phy_axi_hw_ctl_clk = {
- .halt_reg = 0x770cc,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0x770cc,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x770cc,
- .enable_mask = BIT(1),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_aggre_ufs_phy_axi_hw_ctl_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_ufs_phy_axi_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_aggre_usb3_mp_axi_clk = {
- .halt_reg = 0xab084,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0xab084,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0xab084,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_aggre_usb3_mp_axi_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_usb30_mp_master_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_aggre_usb3_prim_axi_clk = {
- .halt_reg = 0xf080,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0xf080,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0xf080,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_aggre_usb3_prim_axi_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_usb30_prim_master_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_aggre_usb3_sec_axi_clk = {
- .halt_reg = 0x10080,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0x10080,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x10080,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_aggre_usb3_sec_axi_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_usb30_sec_master_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_aggre_usb4_1_axi_clk = {
- .halt_reg = 0xb80e4,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0xb80e4,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0xb80e4,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_aggre_usb4_1_axi_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_usb4_1_master_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_aggre_usb4_axi_clk = {
- .halt_reg = 0x2a0e4,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0x2a0e4,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x2a0e4,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_aggre_usb4_axi_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_usb4_master_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_aggre_usb_noc_axi_clk = {
- .halt_reg = 0x5d024,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0x5d024,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x5d024,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_aggre_usb_noc_axi_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_aggre_usb_noc_north_axi_clk = {
- .halt_reg = 0x5d020,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0x5d020,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x5d020,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_aggre_usb_noc_north_axi_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_aggre_usb_noc_south_axi_clk = {
- .halt_reg = 0x5d01c,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0x5d01c,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x5d01c,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_aggre_usb_noc_south_axi_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_ahb2phy0_clk = {
- .halt_reg = 0x6a004,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0x6a004,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x6a004,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_ahb2phy0_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_ahb2phy2_clk = {
- .halt_reg = 0x6a008,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0x6a008,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x6a008,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_ahb2phy2_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_boot_rom_ahb_clk = {
- .halt_reg = 0x38004,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0x38004,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x52000,
- .enable_mask = BIT(10),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_boot_rom_ahb_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_camera_hf_axi_clk = {
- .halt_reg = 0x26010,
- .halt_check = BRANCH_HALT_SKIP,
- .hwcg_reg = 0x26010,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x26010,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_camera_hf_axi_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_camera_sf_axi_clk = {
- .halt_reg = 0x26014,
- .halt_check = BRANCH_HALT_SKIP,
- .hwcg_reg = 0x26014,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x26014,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_camera_sf_axi_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_camera_throttle_nrt_axi_clk = {
- .halt_reg = 0x2601c,
- .halt_check = BRANCH_HALT_SKIP,
- .hwcg_reg = 0x2601c,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x2601c,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_camera_throttle_nrt_axi_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_camera_throttle_rt_axi_clk = {
- .halt_reg = 0x26018,
- .halt_check = BRANCH_HALT_SKIP,
- .hwcg_reg = 0x26018,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x26018,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_camera_throttle_rt_axi_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_camera_throttle_xo_clk = {
- .halt_reg = 0x26024,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x26024,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_camera_throttle_xo_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_cfg_noc_usb3_mp_axi_clk = {
- .halt_reg = 0xab088,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0xab088,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0xab088,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_cfg_noc_usb3_mp_axi_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_usb30_mp_master_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_cfg_noc_usb3_prim_axi_clk = {
- .halt_reg = 0xf084,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0xf084,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0xf084,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_cfg_noc_usb3_prim_axi_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_usb30_prim_master_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_cfg_noc_usb3_sec_axi_clk = {
- .halt_reg = 0x10084,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0x10084,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x10084,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_cfg_noc_usb3_sec_axi_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_usb30_sec_master_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_cnoc_pcie0_tunnel_clk = {
- .halt_reg = 0xa4074,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x52020,
- .enable_mask = BIT(8),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_cnoc_pcie0_tunnel_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_cnoc_pcie1_tunnel_clk = {
- .halt_reg = 0x8d074,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x52020,
- .enable_mask = BIT(9),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_cnoc_pcie1_tunnel_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_cnoc_pcie4_qx_clk = {
- .halt_reg = 0x6b084,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0x6b084,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x52020,
- .enable_mask = BIT(10),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_cnoc_pcie4_qx_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_ddrss_gpu_axi_clk = {
- .halt_reg = 0x7115c,
- .halt_check = BRANCH_HALT_SKIP,
- .hwcg_reg = 0x7115c,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x7115c,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_ddrss_gpu_axi_clk",
- .ops = &clk_branch2_aon_ops,
- },
- },
- };
- static struct clk_branch gcc_ddrss_pcie_sf_tbu_clk = {
- .halt_reg = 0xa602c,
- .halt_check = BRANCH_HALT_SKIP,
- .hwcg_reg = 0xa602c,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x52000,
- .enable_mask = BIT(19),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_ddrss_pcie_sf_tbu_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_disp1_hf_axi_clk = {
- .halt_reg = 0xbb010,
- .halt_check = BRANCH_HALT_SKIP,
- .hwcg_reg = 0xbb010,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0xbb010,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_disp1_hf_axi_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_disp1_sf_axi_clk = {
- .halt_reg = 0xbb018,
- .halt_check = BRANCH_HALT_SKIP,
- .hwcg_reg = 0xbb018,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0xbb018,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_disp1_sf_axi_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_disp1_throttle_nrt_axi_clk = {
- .halt_reg = 0xbb024,
- .halt_check = BRANCH_HALT_SKIP,
- .hwcg_reg = 0xbb024,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0xbb024,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_disp1_throttle_nrt_axi_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_disp1_throttle_rt_axi_clk = {
- .halt_reg = 0xbb020,
- .halt_check = BRANCH_HALT_SKIP,
- .hwcg_reg = 0xbb020,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0xbb020,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_disp1_throttle_rt_axi_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_disp_hf_axi_clk = {
- .halt_reg = 0x27010,
- .halt_check = BRANCH_HALT_SKIP,
- .hwcg_reg = 0x27010,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x27010,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_disp_hf_axi_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_disp_sf_axi_clk = {
- .halt_reg = 0x27018,
- .halt_check = BRANCH_HALT_SKIP,
- .hwcg_reg = 0x27018,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x27018,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_disp_sf_axi_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_disp_throttle_nrt_axi_clk = {
- .halt_reg = 0x27024,
- .halt_check = BRANCH_HALT_SKIP,
- .hwcg_reg = 0x27024,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x27024,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_disp_throttle_nrt_axi_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_disp_throttle_rt_axi_clk = {
- .halt_reg = 0x27020,
- .halt_check = BRANCH_HALT_SKIP,
- .hwcg_reg = 0x27020,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x27020,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_disp_throttle_rt_axi_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_emac0_axi_clk = {
- .halt_reg = 0xaa010,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0xaa010,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0xaa010,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_emac0_axi_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_emac0_ptp_clk = {
- .halt_reg = 0xaa01c,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0xaa01c,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_emac0_ptp_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_emac0_ptp_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_emac0_rgmii_clk = {
- .halt_reg = 0xaa038,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0xaa038,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_emac0_rgmii_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_emac0_rgmii_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_emac0_slv_ahb_clk = {
- .halt_reg = 0xaa018,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0xaa018,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0xaa018,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_emac0_slv_ahb_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_emac1_axi_clk = {
- .halt_reg = 0xba010,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0xba010,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0xba010,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_emac1_axi_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_emac1_ptp_clk = {
- .halt_reg = 0xba01c,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0xba01c,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_emac1_ptp_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_emac1_ptp_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_emac1_rgmii_clk = {
- .halt_reg = 0xba038,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0xba038,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_emac1_rgmii_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_emac1_rgmii_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_emac1_slv_ahb_clk = {
- .halt_reg = 0xba018,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0xba018,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0xba018,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_emac1_slv_ahb_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_gp1_clk = {
- .halt_reg = 0x64000,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x64000,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_gp1_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_gp1_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_gp2_clk = {
- .halt_reg = 0x65000,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x65000,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_gp2_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_gp2_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_gp3_clk = {
- .halt_reg = 0x66000,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x66000,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_gp3_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_gp3_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_gp4_clk = {
- .halt_reg = 0xc2000,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0xc2000,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_gp4_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_gp4_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_gp5_clk = {
- .halt_reg = 0xc3000,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0xc3000,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_gp5_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_gp5_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_gpu_gpll0_clk_src = {
- .halt_check = BRANCH_HALT_DELAY,
- .clkr = {
- .enable_reg = 0x52000,
- .enable_mask = BIT(15),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_gpu_gpll0_clk_src",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_gpll0.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_gpu_gpll0_div_clk_src = {
- .halt_check = BRANCH_HALT_DELAY,
- .clkr = {
- .enable_reg = 0x52000,
- .enable_mask = BIT(16),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_gpu_gpll0_div_clk_src",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_gpll0_out_even.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_gpu_iref_en = {
- .halt_reg = 0x8c014,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x8c014,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_gpu_iref_en",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_gpu_memnoc_gfx_clk = {
- .halt_reg = 0x71010,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0x71010,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x71010,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_gpu_memnoc_gfx_clk",
- .ops = &clk_branch2_aon_ops,
- },
- },
- };
- static struct clk_branch gcc_gpu_snoc_dvm_gfx_clk = {
- .halt_reg = 0x71020,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x71020,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_gpu_snoc_dvm_gfx_clk",
- .ops = &clk_branch2_aon_ops,
- },
- },
- };
- static struct clk_branch gcc_gpu_tcu_throttle_ahb_clk = {
- .halt_reg = 0x71008,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0x71008,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x71008,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_gpu_tcu_throttle_ahb_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_gpu_tcu_throttle_clk = {
- .halt_reg = 0x71018,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0x71018,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x71018,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_gpu_tcu_throttle_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_pcie0_phy_rchng_clk = {
- .halt_reg = 0xa4038,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x52018,
- .enable_mask = BIT(11),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_pcie0_phy_rchng_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_pcie_0_phy_rchng_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_pcie1_phy_rchng_clk = {
- .halt_reg = 0x8d038,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x52000,
- .enable_mask = BIT(23),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_pcie1_phy_rchng_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_pcie_1_phy_rchng_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_pcie2a_phy_rchng_clk = {
- .halt_reg = 0x9d040,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x52010,
- .enable_mask = BIT(15),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_pcie2a_phy_rchng_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_pcie_2a_phy_rchng_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_pcie2b_phy_rchng_clk = {
- .halt_reg = 0x9e040,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x52010,
- .enable_mask = BIT(22),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_pcie2b_phy_rchng_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_pcie_2b_phy_rchng_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_pcie3a_phy_rchng_clk = {
- .halt_reg = 0xa0040,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x52010,
- .enable_mask = BIT(29),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_pcie3a_phy_rchng_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_pcie_3a_phy_rchng_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_pcie3b_phy_rchng_clk = {
- .halt_reg = 0xa2040,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x52018,
- .enable_mask = BIT(4),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_pcie3b_phy_rchng_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_pcie_3b_phy_rchng_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_pcie4_phy_rchng_clk = {
- .halt_reg = 0x6b040,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x52000,
- .enable_mask = BIT(22),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_pcie4_phy_rchng_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_pcie_4_phy_rchng_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_pcie_0_aux_clk = {
- .halt_reg = 0xa4028,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x52018,
- .enable_mask = BIT(9),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_pcie_0_aux_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_pcie_0_aux_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_pcie_0_cfg_ahb_clk = {
- .halt_reg = 0xa4024,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0xa4024,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x52018,
- .enable_mask = BIT(8),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_pcie_0_cfg_ahb_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_pcie_0_mstr_axi_clk = {
- .halt_reg = 0xa401c,
- .halt_check = BRANCH_HALT_SKIP,
- .hwcg_reg = 0xa401c,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x52018,
- .enable_mask = BIT(7),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_pcie_0_mstr_axi_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_pcie_0_pipe_clk = {
- .halt_reg = 0xa4030,
- .halt_check = BRANCH_HALT_SKIP,
- .clkr = {
- .enable_reg = 0x52018,
- .enable_mask = BIT(10),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_pcie_0_pipe_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_usb4_phy_pcie_pipe_mux_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_pcie_0_slv_axi_clk = {
- .halt_reg = 0xa4014,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0xa4014,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x52018,
- .enable_mask = BIT(6),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_pcie_0_slv_axi_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_pcie_0_slv_q2a_axi_clk = {
- .halt_reg = 0xa4010,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x52018,
- .enable_mask = BIT(5),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_pcie_0_slv_q2a_axi_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_pcie_1_aux_clk = {
- .halt_reg = 0x8d028,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x52000,
- .enable_mask = BIT(29),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_pcie_1_aux_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_pcie_1_aux_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_pcie_1_cfg_ahb_clk = {
- .halt_reg = 0x8d024,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0x8d024,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x52000,
- .enable_mask = BIT(28),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_pcie_1_cfg_ahb_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_pcie_1_mstr_axi_clk = {
- .halt_reg = 0x8d01c,
- .halt_check = BRANCH_HALT_SKIP,
- .hwcg_reg = 0x8d01c,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x52000,
- .enable_mask = BIT(27),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_pcie_1_mstr_axi_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_pcie_1_pipe_clk = {
- .halt_reg = 0x8d030,
- .halt_check = BRANCH_HALT_SKIP,
- .clkr = {
- .enable_reg = 0x52000,
- .enable_mask = BIT(30),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_pcie_1_pipe_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_usb4_1_phy_pcie_pipe_mux_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_pcie_1_slv_axi_clk = {
- .halt_reg = 0x8d014,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0x8d014,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x52000,
- .enable_mask = BIT(26),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_pcie_1_slv_axi_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_pcie_1_slv_q2a_axi_clk = {
- .halt_reg = 0x8d010,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x52000,
- .enable_mask = BIT(25),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_pcie_1_slv_q2a_axi_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_pcie_2a2b_clkref_clk = {
- .halt_reg = 0x8c034,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x8c034,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_pcie_2a2b_clkref_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_pcie_2a_aux_clk = {
- .halt_reg = 0x9d028,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x52010,
- .enable_mask = BIT(13),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_pcie_2a_aux_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_pcie_2a_aux_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_pcie_2a_cfg_ahb_clk = {
- .halt_reg = 0x9d024,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0x9d024,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x52010,
- .enable_mask = BIT(12),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_pcie_2a_cfg_ahb_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_pcie_2a_mstr_axi_clk = {
- .halt_reg = 0x9d01c,
- .halt_check = BRANCH_HALT_SKIP,
- .hwcg_reg = 0x9d01c,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x52010,
- .enable_mask = BIT(11),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_pcie_2a_mstr_axi_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_pcie_2a_pipe_clk = {
- .halt_reg = 0x9d030,
- .halt_check = BRANCH_HALT_SKIP,
- .clkr = {
- .enable_reg = 0x52010,
- .enable_mask = BIT(14),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_pcie_2a_pipe_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_pcie_2a_pipe_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_pcie_2a_pipediv2_clk = {
- .halt_reg = 0x9d038,
- .halt_check = BRANCH_HALT_SKIP,
- .clkr = {
- .enable_reg = 0x52018,
- .enable_mask = BIT(22),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_pcie_2a_pipediv2_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_pcie_2a_pipe_div_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_pcie_2a_slv_axi_clk = {
- .halt_reg = 0x9d014,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0x9d014,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x52010,
- .enable_mask = BIT(10),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_pcie_2a_slv_axi_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_pcie_2a_slv_q2a_axi_clk = {
- .halt_reg = 0x9d010,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x52018,
- .enable_mask = BIT(12),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_pcie_2a_slv_q2a_axi_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_pcie_2b_aux_clk = {
- .halt_reg = 0x9e028,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x52010,
- .enable_mask = BIT(20),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_pcie_2b_aux_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_pcie_2b_aux_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_pcie_2b_cfg_ahb_clk = {
- .halt_reg = 0x9e024,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0x9e024,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x52010,
- .enable_mask = BIT(19),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_pcie_2b_cfg_ahb_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_pcie_2b_mstr_axi_clk = {
- .halt_reg = 0x9e01c,
- .halt_check = BRANCH_HALT_SKIP,
- .hwcg_reg = 0x9e01c,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x52010,
- .enable_mask = BIT(18),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_pcie_2b_mstr_axi_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_pcie_2b_pipe_clk = {
- .halt_reg = 0x9e030,
- .halt_check = BRANCH_HALT_SKIP,
- .clkr = {
- .enable_reg = 0x52010,
- .enable_mask = BIT(21),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_pcie_2b_pipe_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_pcie_2b_pipe_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_pcie_2b_pipediv2_clk = {
- .halt_reg = 0x9e038,
- .halt_check = BRANCH_HALT_SKIP,
- .clkr = {
- .enable_reg = 0x52018,
- .enable_mask = BIT(23),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_pcie_2b_pipediv2_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_pcie_2b_pipe_div_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_pcie_2b_slv_axi_clk = {
- .halt_reg = 0x9e014,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0x9e014,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x52010,
- .enable_mask = BIT(17),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_pcie_2b_slv_axi_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_pcie_2b_slv_q2a_axi_clk = {
- .halt_reg = 0x9e010,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x52010,
- .enable_mask = BIT(16),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_pcie_2b_slv_q2a_axi_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_pcie_3a3b_clkref_clk = {
- .halt_reg = 0x8c038,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x8c038,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_pcie_3a3b_clkref_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_pcie_3a_aux_clk = {
- .halt_reg = 0xa0028,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x52010,
- .enable_mask = BIT(27),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_pcie_3a_aux_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_pcie_3a_aux_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_pcie_3a_cfg_ahb_clk = {
- .halt_reg = 0xa0024,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0xa0024,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x52010,
- .enable_mask = BIT(26),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_pcie_3a_cfg_ahb_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_pcie_3a_mstr_axi_clk = {
- .halt_reg = 0xa001c,
- .halt_check = BRANCH_HALT_SKIP,
- .hwcg_reg = 0xa001c,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x52010,
- .enable_mask = BIT(25),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_pcie_3a_mstr_axi_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_pcie_3a_pipe_clk = {
- .halt_reg = 0xa0030,
- .halt_check = BRANCH_HALT_SKIP,
- .clkr = {
- .enable_reg = 0x52010,
- .enable_mask = BIT(28),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_pcie_3a_pipe_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_pcie_3a_pipe_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_pcie_3a_pipediv2_clk = {
- .halt_reg = 0xa0038,
- .halt_check = BRANCH_HALT_SKIP,
- .clkr = {
- .enable_reg = 0x52018,
- .enable_mask = BIT(24),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_pcie_3a_pipediv2_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_pcie_3a_pipe_div_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_pcie_3a_slv_axi_clk = {
- .halt_reg = 0xa0014,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0xa0014,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x52010,
- .enable_mask = BIT(24),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_pcie_3a_slv_axi_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_pcie_3a_slv_q2a_axi_clk = {
- .halt_reg = 0xa0010,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x52010,
- .enable_mask = BIT(23),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_pcie_3a_slv_q2a_axi_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_pcie_3b_aux_clk = {
- .halt_reg = 0xa2028,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x52018,
- .enable_mask = BIT(2),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_pcie_3b_aux_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_pcie_3b_aux_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_pcie_3b_cfg_ahb_clk = {
- .halt_reg = 0xa2024,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0xa2024,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x52018,
- .enable_mask = BIT(1),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_pcie_3b_cfg_ahb_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_pcie_3b_mstr_axi_clk = {
- .halt_reg = 0xa201c,
- .halt_check = BRANCH_HALT_SKIP,
- .hwcg_reg = 0xa201c,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x52018,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_pcie_3b_mstr_axi_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_pcie_3b_pipe_clk = {
- .halt_reg = 0xa2030,
- .halt_check = BRANCH_HALT_SKIP,
- .clkr = {
- .enable_reg = 0x52018,
- .enable_mask = BIT(3),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_pcie_3b_pipe_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_pcie_3b_pipe_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_pcie_3b_pipediv2_clk = {
- .halt_reg = 0xa2038,
- .halt_check = BRANCH_HALT_SKIP,
- .clkr = {
- .enable_reg = 0x52018,
- .enable_mask = BIT(25),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_pcie_3b_pipediv2_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_pcie_3b_pipe_div_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_pcie_3b_slv_axi_clk = {
- .halt_reg = 0xa2014,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0xa2014,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x52010,
- .enable_mask = BIT(31),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_pcie_3b_slv_axi_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_pcie_3b_slv_q2a_axi_clk = {
- .halt_reg = 0xa2010,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x52010,
- .enable_mask = BIT(30),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_pcie_3b_slv_q2a_axi_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_pcie_4_aux_clk = {
- .halt_reg = 0x6b028,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x52008,
- .enable_mask = BIT(3),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_pcie_4_aux_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_pcie_4_aux_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_pcie_4_cfg_ahb_clk = {
- .halt_reg = 0x6b024,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0x6b024,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x52008,
- .enable_mask = BIT(2),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_pcie_4_cfg_ahb_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_pcie_4_clkref_clk = {
- .halt_reg = 0x8c030,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x8c030,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_pcie_4_clkref_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_pcie_4_mstr_axi_clk = {
- .halt_reg = 0x6b01c,
- .halt_check = BRANCH_HALT_SKIP,
- .hwcg_reg = 0x6b01c,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x52008,
- .enable_mask = BIT(1),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_pcie_4_mstr_axi_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_pcie_4_pipe_clk = {
- .halt_reg = 0x6b030,
- .halt_check = BRANCH_HALT_SKIP,
- .clkr = {
- .enable_reg = 0x52008,
- .enable_mask = BIT(4),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_pcie_4_pipe_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_pcie_4_pipe_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_pcie_4_pipediv2_clk = {
- .halt_reg = 0x6b038,
- .halt_check = BRANCH_HALT_SKIP,
- .clkr = {
- .enable_reg = 0x52018,
- .enable_mask = BIT(16),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_pcie_4_pipediv2_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_pcie_4_pipe_div_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_pcie_4_slv_axi_clk = {
- .halt_reg = 0x6b014,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0x6b014,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x52008,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_pcie_4_slv_axi_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_pcie_4_slv_q2a_axi_clk = {
- .halt_reg = 0x6b010,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x52008,
- .enable_mask = BIT(5),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_pcie_4_slv_q2a_axi_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_pcie_rscc_ahb_clk = {
- .halt_reg = 0xae008,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0xae008,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x52020,
- .enable_mask = BIT(17),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_pcie_rscc_ahb_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_pcie_rscc_xo_clk = {
- .halt_reg = 0xae004,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x52020,
- .enable_mask = BIT(16),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_pcie_rscc_xo_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_pcie_rscc_xo_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_pcie_throttle_cfg_clk = {
- .halt_reg = 0xa6028,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x52020,
- .enable_mask = BIT(15),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_pcie_throttle_cfg_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_pdm2_clk = {
- .halt_reg = 0x3300c,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x3300c,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_pdm2_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_pdm2_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_pdm_ahb_clk = {
- .halt_reg = 0x33004,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0x33004,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x33004,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_pdm_ahb_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_pdm_xo4_clk = {
- .halt_reg = 0x33008,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x33008,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_pdm_xo4_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_qmip_camera_nrt_ahb_clk = {
- .halt_reg = 0x26008,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0x26008,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x26008,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_qmip_camera_nrt_ahb_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_qmip_camera_rt_ahb_clk = {
- .halt_reg = 0x2600c,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0x2600c,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x2600c,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_qmip_camera_rt_ahb_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_qmip_disp1_ahb_clk = {
- .halt_reg = 0xbb008,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0xbb008,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0xbb008,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_qmip_disp1_ahb_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_qmip_disp1_rot_ahb_clk = {
- .halt_reg = 0xbb00c,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0xbb00c,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0xbb00c,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_qmip_disp1_rot_ahb_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_qmip_disp_ahb_clk = {
- .halt_reg = 0x27008,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0x27008,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x27008,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_qmip_disp_ahb_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_qmip_disp_rot_ahb_clk = {
- .halt_reg = 0x2700c,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0x2700c,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x2700c,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_qmip_disp_rot_ahb_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_qmip_video_cvp_ahb_clk = {
- .halt_reg = 0x28008,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0x28008,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x28008,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_qmip_video_cvp_ahb_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_qmip_video_vcodec_ahb_clk = {
- .halt_reg = 0x2800c,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0x2800c,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x2800c,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_qmip_video_vcodec_ahb_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_qupv3_wrap0_core_2x_clk = {
- .halt_reg = 0x17014,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x52008,
- .enable_mask = BIT(9),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_qupv3_wrap0_core_2x_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_qupv3_wrap0_core_clk = {
- .halt_reg = 0x1700c,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x52008,
- .enable_mask = BIT(8),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_qupv3_wrap0_core_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_qupv3_wrap0_qspi0_clk = {
- .halt_reg = 0x17ac4,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x52020,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_qupv3_wrap0_qspi0_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_qupv3_wrap0_s4_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_qupv3_wrap0_s0_clk = {
- .halt_reg = 0x17144,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x52008,
- .enable_mask = BIT(10),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_qupv3_wrap0_s0_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_qupv3_wrap0_s0_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_qupv3_wrap0_s1_clk = {
- .halt_reg = 0x17274,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x52008,
- .enable_mask = BIT(11),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_qupv3_wrap0_s1_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_qupv3_wrap0_s1_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_qupv3_wrap0_s2_clk = {
- .halt_reg = 0x173a4,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x52008,
- .enable_mask = BIT(12),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_qupv3_wrap0_s2_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_qupv3_wrap0_s2_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_qupv3_wrap0_s3_clk = {
- .halt_reg = 0x174d4,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x52008,
- .enable_mask = BIT(13),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_qupv3_wrap0_s3_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_qupv3_wrap0_s3_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_qupv3_wrap0_s4_clk = {
- .halt_reg = 0x17604,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x52008,
- .enable_mask = BIT(14),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_qupv3_wrap0_s4_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_qupv3_wrap0_s4_div_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_qupv3_wrap0_s5_clk = {
- .halt_reg = 0x17734,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x52008,
- .enable_mask = BIT(15),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_qupv3_wrap0_s5_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_qupv3_wrap0_s5_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_qupv3_wrap0_s6_clk = {
- .halt_reg = 0x17864,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x52008,
- .enable_mask = BIT(16),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_qupv3_wrap0_s6_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_qupv3_wrap0_s6_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_qupv3_wrap0_s7_clk = {
- .halt_reg = 0x17994,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x52008,
- .enable_mask = BIT(17),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_qupv3_wrap0_s7_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_qupv3_wrap0_s7_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_qupv3_wrap1_core_2x_clk = {
- .halt_reg = 0x18014,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x52008,
- .enable_mask = BIT(18),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_qupv3_wrap1_core_2x_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_qupv3_wrap1_core_clk = {
- .halt_reg = 0x1800c,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x52008,
- .enable_mask = BIT(19),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_qupv3_wrap1_core_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_qupv3_wrap1_qspi0_clk = {
- .halt_reg = 0x18ac4,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x52020,
- .enable_mask = BIT(2),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_qupv3_wrap1_qspi0_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_qupv3_wrap1_s4_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_qupv3_wrap1_s0_clk = {
- .halt_reg = 0x18144,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x52008,
- .enable_mask = BIT(22),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_qupv3_wrap1_s0_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_qupv3_wrap1_s0_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_qupv3_wrap1_s1_clk = {
- .halt_reg = 0x18274,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x52008,
- .enable_mask = BIT(23),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_qupv3_wrap1_s1_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_qupv3_wrap1_s1_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_qupv3_wrap1_s2_clk = {
- .halt_reg = 0x183a4,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x52008,
- .enable_mask = BIT(24),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_qupv3_wrap1_s2_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_qupv3_wrap1_s2_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_qupv3_wrap1_s3_clk = {
- .halt_reg = 0x184d4,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x52008,
- .enable_mask = BIT(25),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_qupv3_wrap1_s3_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_qupv3_wrap1_s3_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_qupv3_wrap1_s4_clk = {
- .halt_reg = 0x18604,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x52008,
- .enable_mask = BIT(26),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_qupv3_wrap1_s4_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_qupv3_wrap1_s4_div_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_qupv3_wrap1_s5_clk = {
- .halt_reg = 0x18734,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x52008,
- .enable_mask = BIT(27),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_qupv3_wrap1_s5_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_qupv3_wrap1_s5_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_qupv3_wrap1_s6_clk = {
- .halt_reg = 0x18864,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x52018,
- .enable_mask = BIT(27),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_qupv3_wrap1_s6_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_qupv3_wrap1_s6_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_qupv3_wrap1_s7_clk = {
- .halt_reg = 0x18994,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x52018,
- .enable_mask = BIT(28),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_qupv3_wrap1_s7_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_qupv3_wrap1_s7_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_qupv3_wrap2_core_2x_clk = {
- .halt_reg = 0x1e014,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x52010,
- .enable_mask = BIT(3),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_qupv3_wrap2_core_2x_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_qupv3_wrap2_core_clk = {
- .halt_reg = 0x1e00c,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x52010,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_qupv3_wrap2_core_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_qupv3_wrap2_qspi0_clk = {
- .halt_reg = 0x1eac4,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x52020,
- .enable_mask = BIT(4),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_qupv3_wrap2_qspi0_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_qupv3_wrap2_s4_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_qupv3_wrap2_s0_clk = {
- .halt_reg = 0x1e144,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x52010,
- .enable_mask = BIT(4),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_qupv3_wrap2_s0_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_qupv3_wrap2_s0_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_qupv3_wrap2_s1_clk = {
- .halt_reg = 0x1e274,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x52010,
- .enable_mask = BIT(5),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_qupv3_wrap2_s1_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_qupv3_wrap2_s1_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_qupv3_wrap2_s2_clk = {
- .halt_reg = 0x1e3a4,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x52010,
- .enable_mask = BIT(6),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_qupv3_wrap2_s2_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_qupv3_wrap2_s2_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_qupv3_wrap2_s3_clk = {
- .halt_reg = 0x1e4d4,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x52010,
- .enable_mask = BIT(7),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_qupv3_wrap2_s3_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_qupv3_wrap2_s3_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_qupv3_wrap2_s4_clk = {
- .halt_reg = 0x1e604,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x52010,
- .enable_mask = BIT(8),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_qupv3_wrap2_s4_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_qupv3_wrap2_s4_div_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_qupv3_wrap2_s5_clk = {
- .halt_reg = 0x1e734,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x52010,
- .enable_mask = BIT(9),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_qupv3_wrap2_s5_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_qupv3_wrap2_s5_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_qupv3_wrap2_s6_clk = {
- .halt_reg = 0x1e864,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x52018,
- .enable_mask = BIT(29),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_qupv3_wrap2_s6_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_qupv3_wrap2_s6_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_qupv3_wrap2_s7_clk = {
- .halt_reg = 0x1e994,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x52018,
- .enable_mask = BIT(30),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_qupv3_wrap2_s7_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_qupv3_wrap2_s7_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_qupv3_wrap_0_m_ahb_clk = {
- .halt_reg = 0x17004,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0x17004,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x52008,
- .enable_mask = BIT(6),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_qupv3_wrap_0_m_ahb_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_qupv3_wrap_0_s_ahb_clk = {
- .halt_reg = 0x17008,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0x17008,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x52008,
- .enable_mask = BIT(7),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_qupv3_wrap_0_s_ahb_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_qupv3_wrap_1_m_ahb_clk = {
- .halt_reg = 0x18004,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0x18004,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x52008,
- .enable_mask = BIT(20),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_qupv3_wrap_1_m_ahb_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_qupv3_wrap_1_s_ahb_clk = {
- .halt_reg = 0x18008,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0x18008,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x52008,
- .enable_mask = BIT(21),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_qupv3_wrap_1_s_ahb_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_qupv3_wrap_2_m_ahb_clk = {
- .halt_reg = 0x1e004,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0x1e004,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x52010,
- .enable_mask = BIT(2),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_qupv3_wrap_2_m_ahb_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_qupv3_wrap_2_s_ahb_clk = {
- .halt_reg = 0x1e008,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0x1e008,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x52010,
- .enable_mask = BIT(1),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_qupv3_wrap_2_s_ahb_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_sdcc2_ahb_clk = {
- .halt_reg = 0x14008,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x14008,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_sdcc2_ahb_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_sdcc2_apps_clk = {
- .halt_reg = 0x14004,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x14004,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_sdcc2_apps_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_sdcc2_apps_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_sdcc4_ahb_clk = {
- .halt_reg = 0x16008,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x16008,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_sdcc4_ahb_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_sdcc4_apps_clk = {
- .halt_reg = 0x16004,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x16004,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_sdcc4_apps_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_sdcc4_apps_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_sys_noc_usb_axi_clk = {
- .halt_reg = 0x5d000,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0x5d000,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x5d000,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_sys_noc_usb_axi_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_ufs_1_card_clkref_clk = {
- .halt_reg = 0x8c000,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x8c000,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_ufs_1_card_clkref_clk",
- .parent_data = &gcc_parent_data_tcxo,
- .num_parents = 1,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_ufs_card_ahb_clk = {
- .halt_reg = 0x75018,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0x75018,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x75018,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_ufs_card_ahb_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_ufs_card_axi_clk = {
- .halt_reg = 0x75010,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0x75010,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x75010,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_ufs_card_axi_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_ufs_card_axi_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_ufs_card_axi_hw_ctl_clk = {
- .halt_reg = 0x75010,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0x75010,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x75010,
- .enable_mask = BIT(1),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_ufs_card_axi_hw_ctl_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_ufs_card_axi_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_ufs_card_clkref_clk = {
- .halt_reg = 0x8c054,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x8c054,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_ufs_card_clkref_clk",
- .parent_data = &gcc_parent_data_tcxo,
- .num_parents = 1,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_ufs_card_ice_core_clk = {
- .halt_reg = 0x75064,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0x75064,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x75064,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_ufs_card_ice_core_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_ufs_card_ice_core_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_ufs_card_ice_core_hw_ctl_clk = {
- .halt_reg = 0x75064,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0x75064,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x75064,
- .enable_mask = BIT(1),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_ufs_card_ice_core_hw_ctl_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_ufs_card_ice_core_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_ufs_card_phy_aux_clk = {
- .halt_reg = 0x7509c,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0x7509c,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x7509c,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_ufs_card_phy_aux_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_ufs_card_phy_aux_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_ufs_card_phy_aux_hw_ctl_clk = {
- .halt_reg = 0x7509c,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0x7509c,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x7509c,
- .enable_mask = BIT(1),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_ufs_card_phy_aux_hw_ctl_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_ufs_card_phy_aux_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_ufs_card_rx_symbol_0_clk = {
- .halt_reg = 0x75020,
- .halt_check = BRANCH_HALT_DELAY,
- .clkr = {
- .enable_reg = 0x75020,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_ufs_card_rx_symbol_0_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_ufs_card_rx_symbol_0_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_ufs_card_rx_symbol_1_clk = {
- .halt_reg = 0x750b8,
- .halt_check = BRANCH_HALT_DELAY,
- .clkr = {
- .enable_reg = 0x750b8,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_ufs_card_rx_symbol_1_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_ufs_card_rx_symbol_1_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_ufs_card_tx_symbol_0_clk = {
- .halt_reg = 0x7501c,
- .halt_check = BRANCH_HALT_DELAY,
- .clkr = {
- .enable_reg = 0x7501c,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_ufs_card_tx_symbol_0_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_ufs_card_tx_symbol_0_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_ufs_card_unipro_core_clk = {
- .halt_reg = 0x7505c,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0x7505c,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x7505c,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_ufs_card_unipro_core_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_ufs_card_unipro_core_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_ufs_card_unipro_core_hw_ctl_clk = {
- .halt_reg = 0x7505c,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0x7505c,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x7505c,
- .enable_mask = BIT(1),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_ufs_card_unipro_core_hw_ctl_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_ufs_card_unipro_core_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_ufs_phy_ahb_clk = {
- .halt_reg = 0x77018,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0x77018,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x77018,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_ufs_phy_ahb_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_ufs_phy_axi_clk = {
- .halt_reg = 0x77010,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0x77010,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x77010,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_ufs_phy_axi_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_ufs_phy_axi_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_ufs_phy_axi_hw_ctl_clk = {
- .halt_reg = 0x77010,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0x77010,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x77010,
- .enable_mask = BIT(1),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_ufs_phy_axi_hw_ctl_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_ufs_phy_axi_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_ufs_phy_ice_core_clk = {
- .halt_reg = 0x77064,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0x77064,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x77064,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_ufs_phy_ice_core_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_ufs_phy_ice_core_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_ufs_phy_ice_core_hw_ctl_clk = {
- .halt_reg = 0x77064,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0x77064,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x77064,
- .enable_mask = BIT(1),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_ufs_phy_ice_core_hw_ctl_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_ufs_phy_ice_core_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_ufs_phy_phy_aux_clk = {
- .halt_reg = 0x7709c,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0x7709c,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x7709c,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_ufs_phy_phy_aux_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_ufs_phy_phy_aux_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_ufs_phy_phy_aux_hw_ctl_clk = {
- .halt_reg = 0x7709c,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0x7709c,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x7709c,
- .enable_mask = BIT(1),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_ufs_phy_phy_aux_hw_ctl_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_ufs_phy_phy_aux_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_ufs_phy_rx_symbol_0_clk = {
- .halt_reg = 0x77020,
- .halt_check = BRANCH_HALT_DELAY,
- .clkr = {
- .enable_reg = 0x77020,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_ufs_phy_rx_symbol_0_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_ufs_phy_rx_symbol_0_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_ufs_phy_rx_symbol_1_clk = {
- .halt_reg = 0x770b8,
- .halt_check = BRANCH_HALT_DELAY,
- .clkr = {
- .enable_reg = 0x770b8,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_ufs_phy_rx_symbol_1_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_ufs_phy_rx_symbol_1_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_ufs_phy_tx_symbol_0_clk = {
- .halt_reg = 0x7701c,
- .halt_check = BRANCH_HALT_DELAY,
- .clkr = {
- .enable_reg = 0x7701c,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_ufs_phy_tx_symbol_0_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_ufs_phy_tx_symbol_0_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_ufs_phy_unipro_core_clk = {
- .halt_reg = 0x7705c,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0x7705c,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x7705c,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_ufs_phy_unipro_core_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_ufs_phy_unipro_core_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_ufs_phy_unipro_core_hw_ctl_clk = {
- .halt_reg = 0x7705c,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0x7705c,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x7705c,
- .enable_mask = BIT(1),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_ufs_phy_unipro_core_hw_ctl_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_ufs_phy_unipro_core_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_ufs_ref_clkref_clk = {
- .halt_reg = 0x8c058,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x8c058,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_ufs_ref_clkref_clk",
- .parent_data = &gcc_parent_data_tcxo,
- .num_parents = 1,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_usb2_hs0_clkref_clk = {
- .halt_reg = 0x8c044,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x8c044,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_usb2_hs0_clkref_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_usb2_hs1_clkref_clk = {
- .halt_reg = 0x8c048,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x8c048,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_usb2_hs1_clkref_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_usb2_hs2_clkref_clk = {
- .halt_reg = 0x8c04c,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x8c04c,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_usb2_hs2_clkref_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_usb2_hs3_clkref_clk = {
- .halt_reg = 0x8c050,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x8c050,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_usb2_hs3_clkref_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_usb30_mp_master_clk = {
- .halt_reg = 0xab010,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0xab010,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_usb30_mp_master_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_usb30_mp_master_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_usb30_mp_mock_utmi_clk = {
- .halt_reg = 0xab01c,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0xab01c,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_usb30_mp_mock_utmi_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_usb30_mp_mock_utmi_postdiv_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_usb30_mp_sleep_clk = {
- .halt_reg = 0xab018,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0xab018,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_usb30_mp_sleep_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_usb30_prim_master_clk = {
- .halt_reg = 0xf010,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0xf010,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_usb30_prim_master_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_usb30_prim_master_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_usb30_prim_mock_utmi_clk = {
- .halt_reg = 0xf01c,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0xf01c,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_usb30_prim_mock_utmi_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_usb30_prim_mock_utmi_postdiv_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_usb30_prim_sleep_clk = {
- .halt_reg = 0xf018,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0xf018,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_usb30_prim_sleep_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_usb30_sec_master_clk = {
- .halt_reg = 0x10010,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x10010,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_usb30_sec_master_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_usb30_sec_master_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_usb30_sec_mock_utmi_clk = {
- .halt_reg = 0x1001c,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x1001c,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_usb30_sec_mock_utmi_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_usb30_sec_mock_utmi_postdiv_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_usb30_sec_sleep_clk = {
- .halt_reg = 0x10018,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x10018,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_usb30_sec_sleep_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_usb3_mp0_clkref_clk = {
- .halt_reg = 0x8c03c,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x8c03c,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_usb3_mp0_clkref_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_usb3_mp1_clkref_clk = {
- .halt_reg = 0x8c040,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x8c040,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_usb3_mp1_clkref_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_usb3_mp_phy_aux_clk = {
- .halt_reg = 0xab054,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0xab054,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_usb3_mp_phy_aux_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_usb3_mp_phy_aux_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_usb3_mp_phy_com_aux_clk = {
- .halt_reg = 0xab058,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0xab058,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_usb3_mp_phy_com_aux_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_usb3_mp_phy_aux_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_usb3_mp_phy_pipe_0_clk = {
- .halt_reg = 0xab05c,
- .halt_check = BRANCH_HALT_DELAY,
- .clkr = {
- .enable_reg = 0xab05c,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_usb3_mp_phy_pipe_0_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_usb3_mp_phy_pipe_0_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_usb3_mp_phy_pipe_1_clk = {
- .halt_reg = 0xab064,
- .halt_check = BRANCH_HALT_DELAY,
- .clkr = {
- .enable_reg = 0xab064,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_usb3_mp_phy_pipe_1_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_usb3_mp_phy_pipe_1_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_usb3_prim_phy_aux_clk = {
- .halt_reg = 0xf054,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0xf054,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_usb3_prim_phy_aux_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_usb3_prim_phy_aux_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_usb3_prim_phy_com_aux_clk = {
- .halt_reg = 0xf058,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0xf058,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_usb3_prim_phy_com_aux_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_usb3_prim_phy_aux_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_usb3_prim_phy_pipe_clk = {
- .halt_reg = 0xf05c,
- .halt_check = BRANCH_HALT_DELAY,
- .hwcg_reg = 0xf05c,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0xf05c,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_usb3_prim_phy_pipe_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_usb34_prim_phy_pipe_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_usb3_sec_phy_aux_clk = {
- .halt_reg = 0x10054,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x10054,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_usb3_sec_phy_aux_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_usb3_sec_phy_aux_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_usb3_sec_phy_com_aux_clk = {
- .halt_reg = 0x10058,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x10058,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_usb3_sec_phy_com_aux_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_usb3_sec_phy_aux_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_usb3_sec_phy_pipe_clk = {
- .halt_reg = 0x1005c,
- .halt_check = BRANCH_HALT_DELAY,
- .hwcg_reg = 0x1005c,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x1005c,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_usb3_sec_phy_pipe_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_usb34_sec_phy_pipe_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_usb4_1_cfg_ahb_clk = {
- .halt_reg = 0xb808c,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0xb808c,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0xb808c,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_usb4_1_cfg_ahb_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_usb4_1_dp_clk = {
- .halt_reg = 0xb8048,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0xb8048,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_usb4_1_dp_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_usb4_1_phy_dp_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_usb4_1_master_clk = {
- .halt_reg = 0xb8010,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0xb8010,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_usb4_1_master_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_usb4_1_master_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_usb4_1_phy_p2rr2p_pipe_clk = {
- .halt_reg = 0xb80b4,
- .halt_check = BRANCH_HALT_DELAY,
- .clkr = {
- .enable_reg = 0xb80b4,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_usb4_1_phy_p2rr2p_pipe_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_usb4_1_phy_p2rr2p_pipe_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_usb4_1_phy_pcie_pipe_clk = {
- .halt_reg = 0xb8038,
- .halt_check = BRANCH_HALT_DELAY,
- .clkr = {
- .enable_reg = 0x52020,
- .enable_mask = BIT(19),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_usb4_1_phy_pcie_pipe_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_usb4_1_phy_pcie_pipe_mux_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_usb4_1_phy_rx0_clk = {
- .halt_reg = 0xb8094,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0xb8094,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_usb4_1_phy_rx0_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_usb4_1_phy_rx0_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_usb4_1_phy_rx1_clk = {
- .halt_reg = 0xb80a0,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0xb80a0,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_usb4_1_phy_rx1_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_usb4_1_phy_rx1_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_usb4_1_phy_usb_pipe_clk = {
- .halt_reg = 0xb8088,
- .halt_check = BRANCH_HALT_DELAY,
- .hwcg_reg = 0xb8088,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0xb8088,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_usb4_1_phy_usb_pipe_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_usb34_sec_phy_pipe_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_usb4_1_sb_if_clk = {
- .halt_reg = 0xb8034,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0xb8034,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_usb4_1_sb_if_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_usb4_1_sb_if_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_usb4_1_sys_clk = {
- .halt_reg = 0xb8040,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0xb8040,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_usb4_1_sys_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_usb4_1_phy_sys_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_usb4_1_tmu_clk = {
- .halt_reg = 0xb806c,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0xb806c,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0xb806c,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_usb4_1_tmu_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_usb4_1_tmu_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_usb4_cfg_ahb_clk = {
- .halt_reg = 0x2a08c,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0x2a08c,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x2a08c,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_usb4_cfg_ahb_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_usb4_clkref_clk = {
- .halt_reg = 0x8c010,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x8c010,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_usb4_clkref_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_usb4_dp_clk = {
- .halt_reg = 0x2a048,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x2a048,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_usb4_dp_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_usb4_phy_dp_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_usb4_eud_clkref_clk = {
- .halt_reg = 0x8c02c,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x8c02c,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_usb4_eud_clkref_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_usb4_master_clk = {
- .halt_reg = 0x2a010,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x2a010,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_usb4_master_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_usb4_master_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_usb4_phy_p2rr2p_pipe_clk = {
- .halt_reg = 0x2a0b4,
- .halt_check = BRANCH_HALT_DELAY,
- .clkr = {
- .enable_reg = 0x2a0b4,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_usb4_phy_p2rr2p_pipe_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_usb4_phy_p2rr2p_pipe_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_usb4_phy_pcie_pipe_clk = {
- .halt_reg = 0x2a038,
- .halt_check = BRANCH_HALT_DELAY,
- .clkr = {
- .enable_reg = 0x52020,
- .enable_mask = BIT(18),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_usb4_phy_pcie_pipe_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_usb4_phy_pcie_pipe_mux_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_usb4_phy_rx0_clk = {
- .halt_reg = 0x2a094,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x2a094,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_usb4_phy_rx0_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_usb4_phy_rx0_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_usb4_phy_rx1_clk = {
- .halt_reg = 0x2a0a0,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x2a0a0,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_usb4_phy_rx1_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_usb4_phy_rx1_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_usb4_phy_usb_pipe_clk = {
- .halt_reg = 0x2a088,
- .halt_check = BRANCH_HALT_DELAY,
- .hwcg_reg = 0x2a088,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x2a088,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_usb4_phy_usb_pipe_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_usb34_prim_phy_pipe_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_usb4_sb_if_clk = {
- .halt_reg = 0x2a034,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x2a034,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_usb4_sb_if_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_usb4_sb_if_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_usb4_sys_clk = {
- .halt_reg = 0x2a040,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x2a040,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_usb4_sys_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_usb4_phy_sys_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_usb4_tmu_clk = {
- .halt_reg = 0x2a06c,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0x2a06c,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x2a06c,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_usb4_tmu_clk",
- .parent_hws = (const struct clk_hw*[]){
- &gcc_usb4_tmu_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_video_axi0_clk = {
- .halt_reg = 0x28010,
- .halt_check = BRANCH_HALT_SKIP,
- .hwcg_reg = 0x28010,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x28010,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_video_axi0_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_video_axi1_clk = {
- .halt_reg = 0x28018,
- .halt_check = BRANCH_HALT_SKIP,
- .hwcg_reg = 0x28018,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x28018,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_video_axi1_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_video_cvp_throttle_clk = {
- .halt_reg = 0x28024,
- .halt_check = BRANCH_HALT_SKIP,
- .hwcg_reg = 0x28024,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x28024,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_video_cvp_throttle_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_video_vcodec_throttle_clk = {
- .halt_reg = 0x28020,
- .halt_check = BRANCH_HALT_SKIP,
- .hwcg_reg = 0x28020,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x28020,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_video_vcodec_throttle_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct gdsc pcie_0_tunnel_gdsc = {
- .gdscr = 0xa4004,
- .collapse_ctrl = 0x52128,
- .collapse_mask = BIT(0),
- .pd = {
- .name = "pcie_0_tunnel_gdsc",
- },
- .pwrsts = PWRSTS_OFF_ON,
- .flags = VOTABLE | RETAIN_FF_ENABLE,
- };
- static struct gdsc pcie_1_tunnel_gdsc = {
- .gdscr = 0x8d004,
- .collapse_ctrl = 0x52128,
- .collapse_mask = BIT(1),
- .pd = {
- .name = "pcie_1_tunnel_gdsc",
- },
- .pwrsts = PWRSTS_OFF_ON,
- .flags = VOTABLE | RETAIN_FF_ENABLE,
- };
- /*
- * The Qualcomm PCIe driver does not yet implement suspend so to keep the
- * PCIe power domains always-on for now.
- */
- static struct gdsc pcie_2a_gdsc = {
- .gdscr = 0x9d004,
- .collapse_ctrl = 0x52128,
- .collapse_mask = BIT(2),
- .pd = {
- .name = "pcie_2a_gdsc",
- },
- .pwrsts = PWRSTS_OFF_ON,
- .flags = VOTABLE | RETAIN_FF_ENABLE | ALWAYS_ON,
- };
- static struct gdsc pcie_2b_gdsc = {
- .gdscr = 0x9e004,
- .collapse_ctrl = 0x52128,
- .collapse_mask = BIT(3),
- .pd = {
- .name = "pcie_2b_gdsc",
- },
- .pwrsts = PWRSTS_OFF_ON,
- .flags = VOTABLE | RETAIN_FF_ENABLE | ALWAYS_ON,
- };
- static struct gdsc pcie_3a_gdsc = {
- .gdscr = 0xa0004,
- .collapse_ctrl = 0x52128,
- .collapse_mask = BIT(4),
- .pd = {
- .name = "pcie_3a_gdsc",
- },
- .pwrsts = PWRSTS_OFF_ON,
- .flags = VOTABLE | RETAIN_FF_ENABLE | ALWAYS_ON,
- };
- static struct gdsc pcie_3b_gdsc = {
- .gdscr = 0xa2004,
- .collapse_ctrl = 0x52128,
- .collapse_mask = BIT(5),
- .pd = {
- .name = "pcie_3b_gdsc",
- },
- .pwrsts = PWRSTS_OFF_ON,
- .flags = VOTABLE | RETAIN_FF_ENABLE | ALWAYS_ON,
- };
- static struct gdsc pcie_4_gdsc = {
- .gdscr = 0x6b004,
- .collapse_ctrl = 0x52128,
- .collapse_mask = BIT(6),
- .pd = {
- .name = "pcie_4_gdsc",
- },
- .pwrsts = PWRSTS_OFF_ON,
- .flags = VOTABLE | RETAIN_FF_ENABLE | ALWAYS_ON,
- };
- static struct gdsc ufs_card_gdsc = {
- .gdscr = 0x75004,
- .pd = {
- .name = "ufs_card_gdsc",
- },
- .pwrsts = PWRSTS_OFF_ON,
- .flags = RETAIN_FF_ENABLE,
- };
- static struct gdsc ufs_phy_gdsc = {
- .gdscr = 0x77004,
- .pd = {
- .name = "ufs_phy_gdsc",
- },
- .pwrsts = PWRSTS_OFF_ON,
- .flags = RETAIN_FF_ENABLE,
- };
- static struct gdsc usb30_mp_gdsc = {
- .gdscr = 0xab004,
- .pd = {
- .name = "usb30_mp_gdsc",
- },
- .pwrsts = PWRSTS_RET_ON,
- .flags = RETAIN_FF_ENABLE,
- };
- static struct gdsc usb30_prim_gdsc = {
- .gdscr = 0xf004,
- .pd = {
- .name = "usb30_prim_gdsc",
- },
- .pwrsts = PWRSTS_RET_ON,
- .flags = RETAIN_FF_ENABLE,
- };
- static struct gdsc usb30_sec_gdsc = {
- .gdscr = 0x10004,
- .pd = {
- .name = "usb30_sec_gdsc",
- },
- .pwrsts = PWRSTS_RET_ON,
- .flags = RETAIN_FF_ENABLE,
- };
- static struct gdsc emac_0_gdsc = {
- .gdscr = 0xaa004,
- .pd = {
- .name = "emac_0_gdsc",
- },
- .pwrsts = PWRSTS_OFF_ON,
- .flags = RETAIN_FF_ENABLE,
- };
- static struct gdsc emac_1_gdsc = {
- .gdscr = 0xba004,
- .pd = {
- .name = "emac_1_gdsc",
- },
- .pwrsts = PWRSTS_OFF_ON,
- .flags = RETAIN_FF_ENABLE,
- };
- static struct gdsc usb4_1_gdsc = {
- .gdscr = 0xb8004,
- .pd = {
- .name = "usb4_1_gdsc",
- },
- .pwrsts = PWRSTS_OFF_ON,
- .flags = RETAIN_FF_ENABLE,
- };
- static struct gdsc usb4_gdsc = {
- .gdscr = 0x2a004,
- .pd = {
- .name = "usb4_gdsc",
- },
- .pwrsts = PWRSTS_OFF_ON,
- .flags = RETAIN_FF_ENABLE,
- };
- static struct gdsc hlos1_vote_mmnoc_mmu_tbu_hf0_gdsc = {
- .gdscr = 0x7d050,
- .pd = {
- .name = "hlos1_vote_mmnoc_mmu_tbu_hf0_gdsc",
- },
- .pwrsts = PWRSTS_OFF_ON,
- .flags = VOTABLE,
- };
- static struct gdsc hlos1_vote_mmnoc_mmu_tbu_hf1_gdsc = {
- .gdscr = 0x7d058,
- .pd = {
- .name = "hlos1_vote_mmnoc_mmu_tbu_hf1_gdsc",
- },
- .pwrsts = PWRSTS_OFF_ON,
- .flags = VOTABLE,
- };
- static struct gdsc hlos1_vote_mmnoc_mmu_tbu_sf0_gdsc = {
- .gdscr = 0x7d054,
- .pd = {
- .name = "hlos1_vote_mmnoc_mmu_tbu_sf0_gdsc",
- },
- .pwrsts = PWRSTS_OFF_ON,
- .flags = VOTABLE,
- };
- static struct gdsc hlos1_vote_mmnoc_mmu_tbu_sf1_gdsc = {
- .gdscr = 0x7d06c,
- .pd = {
- .name = "hlos1_vote_mmnoc_mmu_tbu_sf1_gdsc",
- },
- .pwrsts = PWRSTS_OFF_ON,
- .flags = VOTABLE,
- };
- static struct gdsc hlos1_vote_turing_mmu_tbu0_gdsc = {
- .gdscr = 0x7d05c,
- .pd = {
- .name = "hlos1_vote_turing_mmu_tbu0_gdsc",
- },
- .pwrsts = PWRSTS_OFF_ON,
- .flags = VOTABLE,
- };
- static struct gdsc hlos1_vote_turing_mmu_tbu1_gdsc = {
- .gdscr = 0x7d060,
- .pd = {
- .name = "hlos1_vote_turing_mmu_tbu1_gdsc",
- },
- .pwrsts = PWRSTS_OFF_ON,
- .flags = VOTABLE,
- };
- static struct gdsc hlos1_vote_turing_mmu_tbu2_gdsc = {
- .gdscr = 0x7d0a0,
- .pd = {
- .name = "hlos1_vote_turing_mmu_tbu2_gdsc",
- },
- .pwrsts = PWRSTS_OFF_ON,
- .flags = VOTABLE,
- };
- static struct gdsc hlos1_vote_turing_mmu_tbu3_gdsc = {
- .gdscr = 0x7d0a4,
- .pd = {
- .name = "hlos1_vote_turing_mmu_tbu3_gdsc",
- },
- .pwrsts = PWRSTS_OFF_ON,
- .flags = VOTABLE,
- };
- static struct clk_regmap *gcc_sc8280xp_clocks[] = {
- [GCC_AGGRE_NOC_PCIE0_TUNNEL_AXI_CLK] = &gcc_aggre_noc_pcie0_tunnel_axi_clk.clkr,
- [GCC_AGGRE_NOC_PCIE1_TUNNEL_AXI_CLK] = &gcc_aggre_noc_pcie1_tunnel_axi_clk.clkr,
- [GCC_AGGRE_NOC_PCIE_4_AXI_CLK] = &gcc_aggre_noc_pcie_4_axi_clk.clkr,
- [GCC_AGGRE_NOC_PCIE_SOUTH_SF_AXI_CLK] = &gcc_aggre_noc_pcie_south_sf_axi_clk.clkr,
- [GCC_AGGRE_UFS_CARD_AXI_CLK] = &gcc_aggre_ufs_card_axi_clk.clkr,
- [GCC_AGGRE_UFS_CARD_AXI_HW_CTL_CLK] = &gcc_aggre_ufs_card_axi_hw_ctl_clk.clkr,
- [GCC_AGGRE_UFS_PHY_AXI_CLK] = &gcc_aggre_ufs_phy_axi_clk.clkr,
- [GCC_AGGRE_UFS_PHY_AXI_HW_CTL_CLK] = &gcc_aggre_ufs_phy_axi_hw_ctl_clk.clkr,
- [GCC_AGGRE_USB3_MP_AXI_CLK] = &gcc_aggre_usb3_mp_axi_clk.clkr,
- [GCC_AGGRE_USB3_PRIM_AXI_CLK] = &gcc_aggre_usb3_prim_axi_clk.clkr,
- [GCC_AGGRE_USB3_SEC_AXI_CLK] = &gcc_aggre_usb3_sec_axi_clk.clkr,
- [GCC_AGGRE_USB4_1_AXI_CLK] = &gcc_aggre_usb4_1_axi_clk.clkr,
- [GCC_AGGRE_USB4_AXI_CLK] = &gcc_aggre_usb4_axi_clk.clkr,
- [GCC_AGGRE_USB_NOC_AXI_CLK] = &gcc_aggre_usb_noc_axi_clk.clkr,
- [GCC_AGGRE_USB_NOC_NORTH_AXI_CLK] = &gcc_aggre_usb_noc_north_axi_clk.clkr,
- [GCC_AGGRE_USB_NOC_SOUTH_AXI_CLK] = &gcc_aggre_usb_noc_south_axi_clk.clkr,
- [GCC_AHB2PHY0_CLK] = &gcc_ahb2phy0_clk.clkr,
- [GCC_AHB2PHY2_CLK] = &gcc_ahb2phy2_clk.clkr,
- [GCC_BOOT_ROM_AHB_CLK] = &gcc_boot_rom_ahb_clk.clkr,
- [GCC_CAMERA_HF_AXI_CLK] = &gcc_camera_hf_axi_clk.clkr,
- [GCC_CAMERA_SF_AXI_CLK] = &gcc_camera_sf_axi_clk.clkr,
- [GCC_CAMERA_THROTTLE_NRT_AXI_CLK] = &gcc_camera_throttle_nrt_axi_clk.clkr,
- [GCC_CAMERA_THROTTLE_RT_AXI_CLK] = &gcc_camera_throttle_rt_axi_clk.clkr,
- [GCC_CAMERA_THROTTLE_XO_CLK] = &gcc_camera_throttle_xo_clk.clkr,
- [GCC_CFG_NOC_USB3_MP_AXI_CLK] = &gcc_cfg_noc_usb3_mp_axi_clk.clkr,
- [GCC_CFG_NOC_USB3_PRIM_AXI_CLK] = &gcc_cfg_noc_usb3_prim_axi_clk.clkr,
- [GCC_CFG_NOC_USB3_SEC_AXI_CLK] = &gcc_cfg_noc_usb3_sec_axi_clk.clkr,
- [GCC_CNOC_PCIE0_TUNNEL_CLK] = &gcc_cnoc_pcie0_tunnel_clk.clkr,
- [GCC_CNOC_PCIE1_TUNNEL_CLK] = &gcc_cnoc_pcie1_tunnel_clk.clkr,
- [GCC_CNOC_PCIE4_QX_CLK] = &gcc_cnoc_pcie4_qx_clk.clkr,
- [GCC_DDRSS_GPU_AXI_CLK] = &gcc_ddrss_gpu_axi_clk.clkr,
- [GCC_DDRSS_PCIE_SF_TBU_CLK] = &gcc_ddrss_pcie_sf_tbu_clk.clkr,
- [GCC_DISP1_HF_AXI_CLK] = &gcc_disp1_hf_axi_clk.clkr,
- [GCC_DISP1_SF_AXI_CLK] = &gcc_disp1_sf_axi_clk.clkr,
- [GCC_DISP1_THROTTLE_NRT_AXI_CLK] = &gcc_disp1_throttle_nrt_axi_clk.clkr,
- [GCC_DISP1_THROTTLE_RT_AXI_CLK] = &gcc_disp1_throttle_rt_axi_clk.clkr,
- [GCC_DISP_HF_AXI_CLK] = &gcc_disp_hf_axi_clk.clkr,
- [GCC_DISP_SF_AXI_CLK] = &gcc_disp_sf_axi_clk.clkr,
- [GCC_DISP_THROTTLE_NRT_AXI_CLK] = &gcc_disp_throttle_nrt_axi_clk.clkr,
- [GCC_DISP_THROTTLE_RT_AXI_CLK] = &gcc_disp_throttle_rt_axi_clk.clkr,
- [GCC_EMAC0_AXI_CLK] = &gcc_emac0_axi_clk.clkr,
- [GCC_EMAC0_PTP_CLK] = &gcc_emac0_ptp_clk.clkr,
- [GCC_EMAC0_PTP_CLK_SRC] = &gcc_emac0_ptp_clk_src.clkr,
- [GCC_EMAC0_RGMII_CLK] = &gcc_emac0_rgmii_clk.clkr,
- [GCC_EMAC0_RGMII_CLK_SRC] = &gcc_emac0_rgmii_clk_src.clkr,
- [GCC_EMAC0_SLV_AHB_CLK] = &gcc_emac0_slv_ahb_clk.clkr,
- [GCC_EMAC1_AXI_CLK] = &gcc_emac1_axi_clk.clkr,
- [GCC_EMAC1_PTP_CLK] = &gcc_emac1_ptp_clk.clkr,
- [GCC_EMAC1_PTP_CLK_SRC] = &gcc_emac1_ptp_clk_src.clkr,
- [GCC_EMAC1_RGMII_CLK] = &gcc_emac1_rgmii_clk.clkr,
- [GCC_EMAC1_RGMII_CLK_SRC] = &gcc_emac1_rgmii_clk_src.clkr,
- [GCC_EMAC1_SLV_AHB_CLK] = &gcc_emac1_slv_ahb_clk.clkr,
- [GCC_GP1_CLK] = &gcc_gp1_clk.clkr,
- [GCC_GP1_CLK_SRC] = &gcc_gp1_clk_src.clkr,
- [GCC_GP2_CLK] = &gcc_gp2_clk.clkr,
- [GCC_GP2_CLK_SRC] = &gcc_gp2_clk_src.clkr,
- [GCC_GP3_CLK] = &gcc_gp3_clk.clkr,
- [GCC_GP3_CLK_SRC] = &gcc_gp3_clk_src.clkr,
- [GCC_GP4_CLK] = &gcc_gp4_clk.clkr,
- [GCC_GP4_CLK_SRC] = &gcc_gp4_clk_src.clkr,
- [GCC_GP5_CLK] = &gcc_gp5_clk.clkr,
- [GCC_GP5_CLK_SRC] = &gcc_gp5_clk_src.clkr,
- [GCC_GPLL0] = &gcc_gpll0.clkr,
- [GCC_GPLL0_OUT_EVEN] = &gcc_gpll0_out_even.clkr,
- [GCC_GPLL2] = &gcc_gpll2.clkr,
- [GCC_GPLL4] = &gcc_gpll4.clkr,
- [GCC_GPLL7] = &gcc_gpll7.clkr,
- [GCC_GPLL8] = &gcc_gpll8.clkr,
- [GCC_GPLL9] = &gcc_gpll9.clkr,
- [GCC_GPU_GPLL0_CLK_SRC] = &gcc_gpu_gpll0_clk_src.clkr,
- [GCC_GPU_GPLL0_DIV_CLK_SRC] = &gcc_gpu_gpll0_div_clk_src.clkr,
- [GCC_GPU_IREF_EN] = &gcc_gpu_iref_en.clkr,
- [GCC_GPU_MEMNOC_GFX_CLK] = &gcc_gpu_memnoc_gfx_clk.clkr,
- [GCC_GPU_SNOC_DVM_GFX_CLK] = &gcc_gpu_snoc_dvm_gfx_clk.clkr,
- [GCC_GPU_TCU_THROTTLE_AHB_CLK] = &gcc_gpu_tcu_throttle_ahb_clk.clkr,
- [GCC_GPU_TCU_THROTTLE_CLK] = &gcc_gpu_tcu_throttle_clk.clkr,
- [GCC_PCIE0_PHY_RCHNG_CLK] = &gcc_pcie0_phy_rchng_clk.clkr,
- [GCC_PCIE1_PHY_RCHNG_CLK] = &gcc_pcie1_phy_rchng_clk.clkr,
- [GCC_PCIE2A_PHY_RCHNG_CLK] = &gcc_pcie2a_phy_rchng_clk.clkr,
- [GCC_PCIE2B_PHY_RCHNG_CLK] = &gcc_pcie2b_phy_rchng_clk.clkr,
- [GCC_PCIE3A_PHY_RCHNG_CLK] = &gcc_pcie3a_phy_rchng_clk.clkr,
- [GCC_PCIE3B_PHY_RCHNG_CLK] = &gcc_pcie3b_phy_rchng_clk.clkr,
- [GCC_PCIE4_PHY_RCHNG_CLK] = &gcc_pcie4_phy_rchng_clk.clkr,
- [GCC_PCIE_0_AUX_CLK] = &gcc_pcie_0_aux_clk.clkr,
- [GCC_PCIE_0_AUX_CLK_SRC] = &gcc_pcie_0_aux_clk_src.clkr,
- [GCC_PCIE_0_CFG_AHB_CLK] = &gcc_pcie_0_cfg_ahb_clk.clkr,
- [GCC_PCIE_0_MSTR_AXI_CLK] = &gcc_pcie_0_mstr_axi_clk.clkr,
- [GCC_PCIE_0_PHY_RCHNG_CLK_SRC] = &gcc_pcie_0_phy_rchng_clk_src.clkr,
- [GCC_PCIE_0_PIPE_CLK] = &gcc_pcie_0_pipe_clk.clkr,
- [GCC_PCIE_0_SLV_AXI_CLK] = &gcc_pcie_0_slv_axi_clk.clkr,
- [GCC_PCIE_0_SLV_Q2A_AXI_CLK] = &gcc_pcie_0_slv_q2a_axi_clk.clkr,
- [GCC_PCIE_1_AUX_CLK] = &gcc_pcie_1_aux_clk.clkr,
- [GCC_PCIE_1_AUX_CLK_SRC] = &gcc_pcie_1_aux_clk_src.clkr,
- [GCC_PCIE_1_CFG_AHB_CLK] = &gcc_pcie_1_cfg_ahb_clk.clkr,
- [GCC_PCIE_1_MSTR_AXI_CLK] = &gcc_pcie_1_mstr_axi_clk.clkr,
- [GCC_PCIE_1_PHY_RCHNG_CLK_SRC] = &gcc_pcie_1_phy_rchng_clk_src.clkr,
- [GCC_PCIE_1_PIPE_CLK] = &gcc_pcie_1_pipe_clk.clkr,
- [GCC_PCIE_1_SLV_AXI_CLK] = &gcc_pcie_1_slv_axi_clk.clkr,
- [GCC_PCIE_1_SLV_Q2A_AXI_CLK] = &gcc_pcie_1_slv_q2a_axi_clk.clkr,
- [GCC_PCIE_2A2B_CLKREF_CLK] = &gcc_pcie_2a2b_clkref_clk.clkr,
- [GCC_PCIE_2A_AUX_CLK] = &gcc_pcie_2a_aux_clk.clkr,
- [GCC_PCIE_2A_AUX_CLK_SRC] = &gcc_pcie_2a_aux_clk_src.clkr,
- [GCC_PCIE_2A_CFG_AHB_CLK] = &gcc_pcie_2a_cfg_ahb_clk.clkr,
- [GCC_PCIE_2A_MSTR_AXI_CLK] = &gcc_pcie_2a_mstr_axi_clk.clkr,
- [GCC_PCIE_2A_PHY_RCHNG_CLK_SRC] = &gcc_pcie_2a_phy_rchng_clk_src.clkr,
- [GCC_PCIE_2A_PIPE_CLK] = &gcc_pcie_2a_pipe_clk.clkr,
- [GCC_PCIE_2A_PIPE_CLK_SRC] = &gcc_pcie_2a_pipe_clk_src.clkr,
- [GCC_PCIE_2A_PIPE_DIV_CLK_SRC] = &gcc_pcie_2a_pipe_div_clk_src.clkr,
- [GCC_PCIE_2A_PIPEDIV2_CLK] = &gcc_pcie_2a_pipediv2_clk.clkr,
- [GCC_PCIE_2A_SLV_AXI_CLK] = &gcc_pcie_2a_slv_axi_clk.clkr,
- [GCC_PCIE_2A_SLV_Q2A_AXI_CLK] = &gcc_pcie_2a_slv_q2a_axi_clk.clkr,
- [GCC_PCIE_2B_AUX_CLK] = &gcc_pcie_2b_aux_clk.clkr,
- [GCC_PCIE_2B_AUX_CLK_SRC] = &gcc_pcie_2b_aux_clk_src.clkr,
- [GCC_PCIE_2B_CFG_AHB_CLK] = &gcc_pcie_2b_cfg_ahb_clk.clkr,
- [GCC_PCIE_2B_MSTR_AXI_CLK] = &gcc_pcie_2b_mstr_axi_clk.clkr,
- [GCC_PCIE_2B_PHY_RCHNG_CLK_SRC] = &gcc_pcie_2b_phy_rchng_clk_src.clkr,
- [GCC_PCIE_2B_PIPE_CLK] = &gcc_pcie_2b_pipe_clk.clkr,
- [GCC_PCIE_2B_PIPE_CLK_SRC] = &gcc_pcie_2b_pipe_clk_src.clkr,
- [GCC_PCIE_2B_PIPE_DIV_CLK_SRC] = &gcc_pcie_2b_pipe_div_clk_src.clkr,
- [GCC_PCIE_2B_PIPEDIV2_CLK] = &gcc_pcie_2b_pipediv2_clk.clkr,
- [GCC_PCIE_2B_SLV_AXI_CLK] = &gcc_pcie_2b_slv_axi_clk.clkr,
- [GCC_PCIE_2B_SLV_Q2A_AXI_CLK] = &gcc_pcie_2b_slv_q2a_axi_clk.clkr,
- [GCC_PCIE_3A3B_CLKREF_CLK] = &gcc_pcie_3a3b_clkref_clk.clkr,
- [GCC_PCIE_3A_AUX_CLK] = &gcc_pcie_3a_aux_clk.clkr,
- [GCC_PCIE_3A_AUX_CLK_SRC] = &gcc_pcie_3a_aux_clk_src.clkr,
- [GCC_PCIE_3A_CFG_AHB_CLK] = &gcc_pcie_3a_cfg_ahb_clk.clkr,
- [GCC_PCIE_3A_MSTR_AXI_CLK] = &gcc_pcie_3a_mstr_axi_clk.clkr,
- [GCC_PCIE_3A_PHY_RCHNG_CLK_SRC] = &gcc_pcie_3a_phy_rchng_clk_src.clkr,
- [GCC_PCIE_3A_PIPE_CLK] = &gcc_pcie_3a_pipe_clk.clkr,
- [GCC_PCIE_3A_PIPE_CLK_SRC] = &gcc_pcie_3a_pipe_clk_src.clkr,
- [GCC_PCIE_3A_PIPE_DIV_CLK_SRC] = &gcc_pcie_3a_pipe_div_clk_src.clkr,
- [GCC_PCIE_3A_PIPEDIV2_CLK] = &gcc_pcie_3a_pipediv2_clk.clkr,
- [GCC_PCIE_3A_SLV_AXI_CLK] = &gcc_pcie_3a_slv_axi_clk.clkr,
- [GCC_PCIE_3A_SLV_Q2A_AXI_CLK] = &gcc_pcie_3a_slv_q2a_axi_clk.clkr,
- [GCC_PCIE_3B_AUX_CLK] = &gcc_pcie_3b_aux_clk.clkr,
- [GCC_PCIE_3B_AUX_CLK_SRC] = &gcc_pcie_3b_aux_clk_src.clkr,
- [GCC_PCIE_3B_CFG_AHB_CLK] = &gcc_pcie_3b_cfg_ahb_clk.clkr,
- [GCC_PCIE_3B_MSTR_AXI_CLK] = &gcc_pcie_3b_mstr_axi_clk.clkr,
- [GCC_PCIE_3B_PHY_RCHNG_CLK_SRC] = &gcc_pcie_3b_phy_rchng_clk_src.clkr,
- [GCC_PCIE_3B_PIPE_CLK] = &gcc_pcie_3b_pipe_clk.clkr,
- [GCC_PCIE_3B_PIPE_CLK_SRC] = &gcc_pcie_3b_pipe_clk_src.clkr,
- [GCC_PCIE_3B_PIPE_DIV_CLK_SRC] = &gcc_pcie_3b_pipe_div_clk_src.clkr,
- [GCC_PCIE_3B_PIPEDIV2_CLK] = &gcc_pcie_3b_pipediv2_clk.clkr,
- [GCC_PCIE_3B_SLV_AXI_CLK] = &gcc_pcie_3b_slv_axi_clk.clkr,
- [GCC_PCIE_3B_SLV_Q2A_AXI_CLK] = &gcc_pcie_3b_slv_q2a_axi_clk.clkr,
- [GCC_PCIE_4_AUX_CLK] = &gcc_pcie_4_aux_clk.clkr,
- [GCC_PCIE_4_AUX_CLK_SRC] = &gcc_pcie_4_aux_clk_src.clkr,
- [GCC_PCIE_4_CFG_AHB_CLK] = &gcc_pcie_4_cfg_ahb_clk.clkr,
- [GCC_PCIE_4_CLKREF_CLK] = &gcc_pcie_4_clkref_clk.clkr,
- [GCC_PCIE_4_MSTR_AXI_CLK] = &gcc_pcie_4_mstr_axi_clk.clkr,
- [GCC_PCIE_4_PHY_RCHNG_CLK_SRC] = &gcc_pcie_4_phy_rchng_clk_src.clkr,
- [GCC_PCIE_4_PIPE_CLK] = &gcc_pcie_4_pipe_clk.clkr,
- [GCC_PCIE_4_PIPE_CLK_SRC] = &gcc_pcie_4_pipe_clk_src.clkr,
- [GCC_PCIE_4_PIPE_DIV_CLK_SRC] = &gcc_pcie_4_pipe_div_clk_src.clkr,
- [GCC_PCIE_4_PIPEDIV2_CLK] = &gcc_pcie_4_pipediv2_clk.clkr,
- [GCC_PCIE_4_SLV_AXI_CLK] = &gcc_pcie_4_slv_axi_clk.clkr,
- [GCC_PCIE_4_SLV_Q2A_AXI_CLK] = &gcc_pcie_4_slv_q2a_axi_clk.clkr,
- [GCC_PCIE_RSCC_AHB_CLK] = &gcc_pcie_rscc_ahb_clk.clkr,
- [GCC_PCIE_RSCC_XO_CLK] = &gcc_pcie_rscc_xo_clk.clkr,
- [GCC_PCIE_RSCC_XO_CLK_SRC] = &gcc_pcie_rscc_xo_clk_src.clkr,
- [GCC_PCIE_THROTTLE_CFG_CLK] = &gcc_pcie_throttle_cfg_clk.clkr,
- [GCC_PDM2_CLK] = &gcc_pdm2_clk.clkr,
- [GCC_PDM2_CLK_SRC] = &gcc_pdm2_clk_src.clkr,
- [GCC_PDM_AHB_CLK] = &gcc_pdm_ahb_clk.clkr,
- [GCC_PDM_XO4_CLK] = &gcc_pdm_xo4_clk.clkr,
- [GCC_QMIP_CAMERA_NRT_AHB_CLK] = &gcc_qmip_camera_nrt_ahb_clk.clkr,
- [GCC_QMIP_CAMERA_RT_AHB_CLK] = &gcc_qmip_camera_rt_ahb_clk.clkr,
- [GCC_QMIP_DISP1_AHB_CLK] = &gcc_qmip_disp1_ahb_clk.clkr,
- [GCC_QMIP_DISP1_ROT_AHB_CLK] = &gcc_qmip_disp1_rot_ahb_clk.clkr,
- [GCC_QMIP_DISP_AHB_CLK] = &gcc_qmip_disp_ahb_clk.clkr,
- [GCC_QMIP_DISP_ROT_AHB_CLK] = &gcc_qmip_disp_rot_ahb_clk.clkr,
- [GCC_QMIP_VIDEO_CVP_AHB_CLK] = &gcc_qmip_video_cvp_ahb_clk.clkr,
- [GCC_QMIP_VIDEO_VCODEC_AHB_CLK] = &gcc_qmip_video_vcodec_ahb_clk.clkr,
- [GCC_QUPV3_WRAP0_CORE_2X_CLK] = &gcc_qupv3_wrap0_core_2x_clk.clkr,
- [GCC_QUPV3_WRAP0_CORE_CLK] = &gcc_qupv3_wrap0_core_clk.clkr,
- [GCC_QUPV3_WRAP0_QSPI0_CLK] = &gcc_qupv3_wrap0_qspi0_clk.clkr,
- [GCC_QUPV3_WRAP0_S0_CLK] = &gcc_qupv3_wrap0_s0_clk.clkr,
- [GCC_QUPV3_WRAP0_S0_CLK_SRC] = &gcc_qupv3_wrap0_s0_clk_src.clkr,
- [GCC_QUPV3_WRAP0_S1_CLK] = &gcc_qupv3_wrap0_s1_clk.clkr,
- [GCC_QUPV3_WRAP0_S1_CLK_SRC] = &gcc_qupv3_wrap0_s1_clk_src.clkr,
- [GCC_QUPV3_WRAP0_S2_CLK] = &gcc_qupv3_wrap0_s2_clk.clkr,
- [GCC_QUPV3_WRAP0_S2_CLK_SRC] = &gcc_qupv3_wrap0_s2_clk_src.clkr,
- [GCC_QUPV3_WRAP0_S3_CLK] = &gcc_qupv3_wrap0_s3_clk.clkr,
- [GCC_QUPV3_WRAP0_S3_CLK_SRC] = &gcc_qupv3_wrap0_s3_clk_src.clkr,
- [GCC_QUPV3_WRAP0_S4_CLK] = &gcc_qupv3_wrap0_s4_clk.clkr,
- [GCC_QUPV3_WRAP0_S4_CLK_SRC] = &gcc_qupv3_wrap0_s4_clk_src.clkr,
- [GCC_QUPV3_WRAP0_S4_DIV_CLK_SRC] = &gcc_qupv3_wrap0_s4_div_clk_src.clkr,
- [GCC_QUPV3_WRAP0_S5_CLK] = &gcc_qupv3_wrap0_s5_clk.clkr,
- [GCC_QUPV3_WRAP0_S5_CLK_SRC] = &gcc_qupv3_wrap0_s5_clk_src.clkr,
- [GCC_QUPV3_WRAP0_S6_CLK] = &gcc_qupv3_wrap0_s6_clk.clkr,
- [GCC_QUPV3_WRAP0_S6_CLK_SRC] = &gcc_qupv3_wrap0_s6_clk_src.clkr,
- [GCC_QUPV3_WRAP0_S7_CLK] = &gcc_qupv3_wrap0_s7_clk.clkr,
- [GCC_QUPV3_WRAP0_S7_CLK_SRC] = &gcc_qupv3_wrap0_s7_clk_src.clkr,
- [GCC_QUPV3_WRAP1_CORE_2X_CLK] = &gcc_qupv3_wrap1_core_2x_clk.clkr,
- [GCC_QUPV3_WRAP1_CORE_CLK] = &gcc_qupv3_wrap1_core_clk.clkr,
- [GCC_QUPV3_WRAP1_QSPI0_CLK] = &gcc_qupv3_wrap1_qspi0_clk.clkr,
- [GCC_QUPV3_WRAP1_S0_CLK] = &gcc_qupv3_wrap1_s0_clk.clkr,
- [GCC_QUPV3_WRAP1_S0_CLK_SRC] = &gcc_qupv3_wrap1_s0_clk_src.clkr,
- [GCC_QUPV3_WRAP1_S1_CLK] = &gcc_qupv3_wrap1_s1_clk.clkr,
- [GCC_QUPV3_WRAP1_S1_CLK_SRC] = &gcc_qupv3_wrap1_s1_clk_src.clkr,
- [GCC_QUPV3_WRAP1_S2_CLK] = &gcc_qupv3_wrap1_s2_clk.clkr,
- [GCC_QUPV3_WRAP1_S2_CLK_SRC] = &gcc_qupv3_wrap1_s2_clk_src.clkr,
- [GCC_QUPV3_WRAP1_S3_CLK] = &gcc_qupv3_wrap1_s3_clk.clkr,
- [GCC_QUPV3_WRAP1_S3_CLK_SRC] = &gcc_qupv3_wrap1_s3_clk_src.clkr,
- [GCC_QUPV3_WRAP1_S4_CLK] = &gcc_qupv3_wrap1_s4_clk.clkr,
- [GCC_QUPV3_WRAP1_S4_CLK_SRC] = &gcc_qupv3_wrap1_s4_clk_src.clkr,
- [GCC_QUPV3_WRAP1_S4_DIV_CLK_SRC] = &gcc_qupv3_wrap1_s4_div_clk_src.clkr,
- [GCC_QUPV3_WRAP1_S5_CLK] = &gcc_qupv3_wrap1_s5_clk.clkr,
- [GCC_QUPV3_WRAP1_S5_CLK_SRC] = &gcc_qupv3_wrap1_s5_clk_src.clkr,
- [GCC_QUPV3_WRAP1_S6_CLK] = &gcc_qupv3_wrap1_s6_clk.clkr,
- [GCC_QUPV3_WRAP1_S6_CLK_SRC] = &gcc_qupv3_wrap1_s6_clk_src.clkr,
- [GCC_QUPV3_WRAP1_S7_CLK] = &gcc_qupv3_wrap1_s7_clk.clkr,
- [GCC_QUPV3_WRAP1_S7_CLK_SRC] = &gcc_qupv3_wrap1_s7_clk_src.clkr,
- [GCC_QUPV3_WRAP2_CORE_2X_CLK] = &gcc_qupv3_wrap2_core_2x_clk.clkr,
- [GCC_QUPV3_WRAP2_CORE_CLK] = &gcc_qupv3_wrap2_core_clk.clkr,
- [GCC_QUPV3_WRAP2_QSPI0_CLK] = &gcc_qupv3_wrap2_qspi0_clk.clkr,
- [GCC_QUPV3_WRAP2_S0_CLK] = &gcc_qupv3_wrap2_s0_clk.clkr,
- [GCC_QUPV3_WRAP2_S0_CLK_SRC] = &gcc_qupv3_wrap2_s0_clk_src.clkr,
- [GCC_QUPV3_WRAP2_S1_CLK] = &gcc_qupv3_wrap2_s1_clk.clkr,
- [GCC_QUPV3_WRAP2_S1_CLK_SRC] = &gcc_qupv3_wrap2_s1_clk_src.clkr,
- [GCC_QUPV3_WRAP2_S2_CLK] = &gcc_qupv3_wrap2_s2_clk.clkr,
- [GCC_QUPV3_WRAP2_S2_CLK_SRC] = &gcc_qupv3_wrap2_s2_clk_src.clkr,
- [GCC_QUPV3_WRAP2_S3_CLK] = &gcc_qupv3_wrap2_s3_clk.clkr,
- [GCC_QUPV3_WRAP2_S3_CLK_SRC] = &gcc_qupv3_wrap2_s3_clk_src.clkr,
- [GCC_QUPV3_WRAP2_S4_CLK] = &gcc_qupv3_wrap2_s4_clk.clkr,
- [GCC_QUPV3_WRAP2_S4_CLK_SRC] = &gcc_qupv3_wrap2_s4_clk_src.clkr,
- [GCC_QUPV3_WRAP2_S4_DIV_CLK_SRC] = &gcc_qupv3_wrap2_s4_div_clk_src.clkr,
- [GCC_QUPV3_WRAP2_S5_CLK] = &gcc_qupv3_wrap2_s5_clk.clkr,
- [GCC_QUPV3_WRAP2_S5_CLK_SRC] = &gcc_qupv3_wrap2_s5_clk_src.clkr,
- [GCC_QUPV3_WRAP2_S6_CLK] = &gcc_qupv3_wrap2_s6_clk.clkr,
- [GCC_QUPV3_WRAP2_S6_CLK_SRC] = &gcc_qupv3_wrap2_s6_clk_src.clkr,
- [GCC_QUPV3_WRAP2_S7_CLK] = &gcc_qupv3_wrap2_s7_clk.clkr,
- [GCC_QUPV3_WRAP2_S7_CLK_SRC] = &gcc_qupv3_wrap2_s7_clk_src.clkr,
- [GCC_QUPV3_WRAP_0_M_AHB_CLK] = &gcc_qupv3_wrap_0_m_ahb_clk.clkr,
- [GCC_QUPV3_WRAP_0_S_AHB_CLK] = &gcc_qupv3_wrap_0_s_ahb_clk.clkr,
- [GCC_QUPV3_WRAP_1_M_AHB_CLK] = &gcc_qupv3_wrap_1_m_ahb_clk.clkr,
- [GCC_QUPV3_WRAP_1_S_AHB_CLK] = &gcc_qupv3_wrap_1_s_ahb_clk.clkr,
- [GCC_QUPV3_WRAP_2_M_AHB_CLK] = &gcc_qupv3_wrap_2_m_ahb_clk.clkr,
- [GCC_QUPV3_WRAP_2_S_AHB_CLK] = &gcc_qupv3_wrap_2_s_ahb_clk.clkr,
- [GCC_SDCC2_AHB_CLK] = &gcc_sdcc2_ahb_clk.clkr,
- [GCC_SDCC2_APPS_CLK] = &gcc_sdcc2_apps_clk.clkr,
- [GCC_SDCC2_APPS_CLK_SRC] = &gcc_sdcc2_apps_clk_src.clkr,
- [GCC_SDCC4_AHB_CLK] = &gcc_sdcc4_ahb_clk.clkr,
- [GCC_SDCC4_APPS_CLK] = &gcc_sdcc4_apps_clk.clkr,
- [GCC_SDCC4_APPS_CLK_SRC] = &gcc_sdcc4_apps_clk_src.clkr,
- [GCC_SYS_NOC_USB_AXI_CLK] = &gcc_sys_noc_usb_axi_clk.clkr,
- [GCC_UFS_1_CARD_CLKREF_CLK] = &gcc_ufs_1_card_clkref_clk.clkr,
- [GCC_UFS_CARD_AHB_CLK] = &gcc_ufs_card_ahb_clk.clkr,
- [GCC_UFS_CARD_AXI_CLK] = &gcc_ufs_card_axi_clk.clkr,
- [GCC_UFS_CARD_AXI_CLK_SRC] = &gcc_ufs_card_axi_clk_src.clkr,
- [GCC_UFS_CARD_AXI_HW_CTL_CLK] = &gcc_ufs_card_axi_hw_ctl_clk.clkr,
- [GCC_UFS_CARD_CLKREF_CLK] = &gcc_ufs_card_clkref_clk.clkr,
- [GCC_UFS_CARD_ICE_CORE_CLK] = &gcc_ufs_card_ice_core_clk.clkr,
- [GCC_UFS_CARD_ICE_CORE_CLK_SRC] = &gcc_ufs_card_ice_core_clk_src.clkr,
- [GCC_UFS_CARD_ICE_CORE_HW_CTL_CLK] = &gcc_ufs_card_ice_core_hw_ctl_clk.clkr,
- [GCC_UFS_CARD_PHY_AUX_CLK] = &gcc_ufs_card_phy_aux_clk.clkr,
- [GCC_UFS_CARD_PHY_AUX_CLK_SRC] = &gcc_ufs_card_phy_aux_clk_src.clkr,
- [GCC_UFS_CARD_PHY_AUX_HW_CTL_CLK] = &gcc_ufs_card_phy_aux_hw_ctl_clk.clkr,
- [GCC_UFS_CARD_RX_SYMBOL_0_CLK] = &gcc_ufs_card_rx_symbol_0_clk.clkr,
- [GCC_UFS_CARD_RX_SYMBOL_0_CLK_SRC] = &gcc_ufs_card_rx_symbol_0_clk_src.clkr,
- [GCC_UFS_CARD_RX_SYMBOL_1_CLK] = &gcc_ufs_card_rx_symbol_1_clk.clkr,
- [GCC_UFS_CARD_RX_SYMBOL_1_CLK_SRC] = &gcc_ufs_card_rx_symbol_1_clk_src.clkr,
- [GCC_UFS_CARD_TX_SYMBOL_0_CLK] = &gcc_ufs_card_tx_symbol_0_clk.clkr,
- [GCC_UFS_CARD_TX_SYMBOL_0_CLK_SRC] = &gcc_ufs_card_tx_symbol_0_clk_src.clkr,
- [GCC_UFS_CARD_UNIPRO_CORE_CLK] = &gcc_ufs_card_unipro_core_clk.clkr,
- [GCC_UFS_CARD_UNIPRO_CORE_CLK_SRC] = &gcc_ufs_card_unipro_core_clk_src.clkr,
- [GCC_UFS_CARD_UNIPRO_CORE_HW_CTL_CLK] = &gcc_ufs_card_unipro_core_hw_ctl_clk.clkr,
- [GCC_UFS_PHY_AHB_CLK] = &gcc_ufs_phy_ahb_clk.clkr,
- [GCC_UFS_PHY_AXI_CLK] = &gcc_ufs_phy_axi_clk.clkr,
- [GCC_UFS_PHY_AXI_CLK_SRC] = &gcc_ufs_phy_axi_clk_src.clkr,
- [GCC_UFS_PHY_AXI_HW_CTL_CLK] = &gcc_ufs_phy_axi_hw_ctl_clk.clkr,
- [GCC_UFS_PHY_ICE_CORE_CLK] = &gcc_ufs_phy_ice_core_clk.clkr,
- [GCC_UFS_PHY_ICE_CORE_CLK_SRC] = &gcc_ufs_phy_ice_core_clk_src.clkr,
- [GCC_UFS_PHY_ICE_CORE_HW_CTL_CLK] = &gcc_ufs_phy_ice_core_hw_ctl_clk.clkr,
- [GCC_UFS_PHY_PHY_AUX_CLK] = &gcc_ufs_phy_phy_aux_clk.clkr,
- [GCC_UFS_PHY_PHY_AUX_CLK_SRC] = &gcc_ufs_phy_phy_aux_clk_src.clkr,
- [GCC_UFS_PHY_PHY_AUX_HW_CTL_CLK] = &gcc_ufs_phy_phy_aux_hw_ctl_clk.clkr,
- [GCC_UFS_PHY_RX_SYMBOL_0_CLK] = &gcc_ufs_phy_rx_symbol_0_clk.clkr,
- [GCC_UFS_PHY_RX_SYMBOL_0_CLK_SRC] = &gcc_ufs_phy_rx_symbol_0_clk_src.clkr,
- [GCC_UFS_PHY_RX_SYMBOL_1_CLK] = &gcc_ufs_phy_rx_symbol_1_clk.clkr,
- [GCC_UFS_PHY_RX_SYMBOL_1_CLK_SRC] = &gcc_ufs_phy_rx_symbol_1_clk_src.clkr,
- [GCC_UFS_PHY_TX_SYMBOL_0_CLK] = &gcc_ufs_phy_tx_symbol_0_clk.clkr,
- [GCC_UFS_PHY_TX_SYMBOL_0_CLK_SRC] = &gcc_ufs_phy_tx_symbol_0_clk_src.clkr,
- [GCC_UFS_PHY_UNIPRO_CORE_CLK] = &gcc_ufs_phy_unipro_core_clk.clkr,
- [GCC_UFS_PHY_UNIPRO_CORE_CLK_SRC] = &gcc_ufs_phy_unipro_core_clk_src.clkr,
- [GCC_UFS_PHY_UNIPRO_CORE_HW_CTL_CLK] = &gcc_ufs_phy_unipro_core_hw_ctl_clk.clkr,
- [GCC_UFS_REF_CLKREF_CLK] = &gcc_ufs_ref_clkref_clk.clkr,
- [GCC_USB2_HS0_CLKREF_CLK] = &gcc_usb2_hs0_clkref_clk.clkr,
- [GCC_USB2_HS1_CLKREF_CLK] = &gcc_usb2_hs1_clkref_clk.clkr,
- [GCC_USB2_HS2_CLKREF_CLK] = &gcc_usb2_hs2_clkref_clk.clkr,
- [GCC_USB2_HS3_CLKREF_CLK] = &gcc_usb2_hs3_clkref_clk.clkr,
- [GCC_USB30_MP_MASTER_CLK] = &gcc_usb30_mp_master_clk.clkr,
- [GCC_USB30_MP_MASTER_CLK_SRC] = &gcc_usb30_mp_master_clk_src.clkr,
- [GCC_USB30_MP_MOCK_UTMI_CLK] = &gcc_usb30_mp_mock_utmi_clk.clkr,
- [GCC_USB30_MP_MOCK_UTMI_CLK_SRC] = &gcc_usb30_mp_mock_utmi_clk_src.clkr,
- [GCC_USB30_MP_MOCK_UTMI_POSTDIV_CLK_SRC] = &gcc_usb30_mp_mock_utmi_postdiv_clk_src.clkr,
- [GCC_USB30_MP_SLEEP_CLK] = &gcc_usb30_mp_sleep_clk.clkr,
- [GCC_USB30_PRIM_MASTER_CLK] = &gcc_usb30_prim_master_clk.clkr,
- [GCC_USB30_PRIM_MASTER_CLK_SRC] = &gcc_usb30_prim_master_clk_src.clkr,
- [GCC_USB30_PRIM_MOCK_UTMI_CLK] = &gcc_usb30_prim_mock_utmi_clk.clkr,
- [GCC_USB30_PRIM_MOCK_UTMI_CLK_SRC] = &gcc_usb30_prim_mock_utmi_clk_src.clkr,
- [GCC_USB30_PRIM_MOCK_UTMI_POSTDIV_CLK_SRC] = &gcc_usb30_prim_mock_utmi_postdiv_clk_src.clkr,
- [GCC_USB30_PRIM_SLEEP_CLK] = &gcc_usb30_prim_sleep_clk.clkr,
- [GCC_USB30_SEC_MASTER_CLK] = &gcc_usb30_sec_master_clk.clkr,
- [GCC_USB30_SEC_MASTER_CLK_SRC] = &gcc_usb30_sec_master_clk_src.clkr,
- [GCC_USB30_SEC_MOCK_UTMI_CLK] = &gcc_usb30_sec_mock_utmi_clk.clkr,
- [GCC_USB30_SEC_MOCK_UTMI_CLK_SRC] = &gcc_usb30_sec_mock_utmi_clk_src.clkr,
- [GCC_USB30_SEC_MOCK_UTMI_POSTDIV_CLK_SRC] = &gcc_usb30_sec_mock_utmi_postdiv_clk_src.clkr,
- [GCC_USB30_SEC_SLEEP_CLK] = &gcc_usb30_sec_sleep_clk.clkr,
- [GCC_USB34_PRIM_PHY_PIPE_CLK_SRC] = &gcc_usb34_prim_phy_pipe_clk_src.clkr,
- [GCC_USB34_SEC_PHY_PIPE_CLK_SRC] = &gcc_usb34_sec_phy_pipe_clk_src.clkr,
- [GCC_USB3_MP0_CLKREF_CLK] = &gcc_usb3_mp0_clkref_clk.clkr,
- [GCC_USB3_MP1_CLKREF_CLK] = &gcc_usb3_mp1_clkref_clk.clkr,
- [GCC_USB3_MP_PHY_AUX_CLK] = &gcc_usb3_mp_phy_aux_clk.clkr,
- [GCC_USB3_MP_PHY_AUX_CLK_SRC] = &gcc_usb3_mp_phy_aux_clk_src.clkr,
- [GCC_USB3_MP_PHY_COM_AUX_CLK] = &gcc_usb3_mp_phy_com_aux_clk.clkr,
- [GCC_USB3_MP_PHY_PIPE_0_CLK] = &gcc_usb3_mp_phy_pipe_0_clk.clkr,
- [GCC_USB3_MP_PHY_PIPE_0_CLK_SRC] = &gcc_usb3_mp_phy_pipe_0_clk_src.clkr,
- [GCC_USB3_MP_PHY_PIPE_1_CLK] = &gcc_usb3_mp_phy_pipe_1_clk.clkr,
- [GCC_USB3_MP_PHY_PIPE_1_CLK_SRC] = &gcc_usb3_mp_phy_pipe_1_clk_src.clkr,
- [GCC_USB3_PRIM_PHY_AUX_CLK] = &gcc_usb3_prim_phy_aux_clk.clkr,
- [GCC_USB3_PRIM_PHY_AUX_CLK_SRC] = &gcc_usb3_prim_phy_aux_clk_src.clkr,
- [GCC_USB3_PRIM_PHY_COM_AUX_CLK] = &gcc_usb3_prim_phy_com_aux_clk.clkr,
- [GCC_USB3_PRIM_PHY_PIPE_CLK] = &gcc_usb3_prim_phy_pipe_clk.clkr,
- [GCC_USB3_PRIM_PHY_PIPE_CLK_SRC] = &gcc_usb3_prim_phy_pipe_clk_src.clkr,
- [GCC_USB3_SEC_PHY_AUX_CLK] = &gcc_usb3_sec_phy_aux_clk.clkr,
- [GCC_USB3_SEC_PHY_AUX_CLK_SRC] = &gcc_usb3_sec_phy_aux_clk_src.clkr,
- [GCC_USB3_SEC_PHY_COM_AUX_CLK] = &gcc_usb3_sec_phy_com_aux_clk.clkr,
- [GCC_USB3_SEC_PHY_PIPE_CLK] = &gcc_usb3_sec_phy_pipe_clk.clkr,
- [GCC_USB3_SEC_PHY_PIPE_CLK_SRC] = &gcc_usb3_sec_phy_pipe_clk_src.clkr,
- [GCC_USB4_1_CFG_AHB_CLK] = &gcc_usb4_1_cfg_ahb_clk.clkr,
- [GCC_USB4_1_DP_CLK] = &gcc_usb4_1_dp_clk.clkr,
- [GCC_USB4_1_MASTER_CLK] = &gcc_usb4_1_master_clk.clkr,
- [GCC_USB4_1_MASTER_CLK_SRC] = &gcc_usb4_1_master_clk_src.clkr,
- [GCC_USB4_1_PHY_DP_CLK_SRC] = &gcc_usb4_1_phy_dp_clk_src.clkr,
- [GCC_USB4_1_PHY_P2RR2P_PIPE_CLK] = &gcc_usb4_1_phy_p2rr2p_pipe_clk.clkr,
- [GCC_USB4_1_PHY_P2RR2P_PIPE_CLK_SRC] = &gcc_usb4_1_phy_p2rr2p_pipe_clk_src.clkr,
- [GCC_USB4_1_PHY_PCIE_PIPE_CLK] = &gcc_usb4_1_phy_pcie_pipe_clk.clkr,
- [GCC_USB4_1_PHY_PCIE_PIPE_CLK_SRC] = &gcc_usb4_1_phy_pcie_pipe_clk_src.clkr,
- [GCC_USB4_1_PHY_PCIE_PIPE_MUX_CLK_SRC] = &gcc_usb4_1_phy_pcie_pipe_mux_clk_src.clkr,
- [GCC_USB4_1_PHY_PCIE_PIPEGMUX_CLK_SRC] = &gcc_usb4_1_phy_pcie_pipegmux_clk_src.clkr,
- [GCC_USB4_1_PHY_RX0_CLK] = &gcc_usb4_1_phy_rx0_clk.clkr,
- [GCC_USB4_1_PHY_RX0_CLK_SRC] = &gcc_usb4_1_phy_rx0_clk_src.clkr,
- [GCC_USB4_1_PHY_RX1_CLK] = &gcc_usb4_1_phy_rx1_clk.clkr,
- [GCC_USB4_1_PHY_RX1_CLK_SRC] = &gcc_usb4_1_phy_rx1_clk_src.clkr,
- [GCC_USB4_1_PHY_SYS_CLK_SRC] = &gcc_usb4_1_phy_sys_clk_src.clkr,
- [GCC_USB4_1_PHY_USB_PIPE_CLK] = &gcc_usb4_1_phy_usb_pipe_clk.clkr,
- [GCC_USB4_1_SB_IF_CLK] = &gcc_usb4_1_sb_if_clk.clkr,
- [GCC_USB4_1_SB_IF_CLK_SRC] = &gcc_usb4_1_sb_if_clk_src.clkr,
- [GCC_USB4_1_SYS_CLK] = &gcc_usb4_1_sys_clk.clkr,
- [GCC_USB4_1_TMU_CLK] = &gcc_usb4_1_tmu_clk.clkr,
- [GCC_USB4_1_TMU_CLK_SRC] = &gcc_usb4_1_tmu_clk_src.clkr,
- [GCC_USB4_CFG_AHB_CLK] = &gcc_usb4_cfg_ahb_clk.clkr,
- [GCC_USB4_CLKREF_CLK] = &gcc_usb4_clkref_clk.clkr,
- [GCC_USB4_DP_CLK] = &gcc_usb4_dp_clk.clkr,
- [GCC_USB4_EUD_CLKREF_CLK] = &gcc_usb4_eud_clkref_clk.clkr,
- [GCC_USB4_MASTER_CLK] = &gcc_usb4_master_clk.clkr,
- [GCC_USB4_MASTER_CLK_SRC] = &gcc_usb4_master_clk_src.clkr,
- [GCC_USB4_PHY_DP_CLK_SRC] = &gcc_usb4_phy_dp_clk_src.clkr,
- [GCC_USB4_PHY_P2RR2P_PIPE_CLK] = &gcc_usb4_phy_p2rr2p_pipe_clk.clkr,
- [GCC_USB4_PHY_P2RR2P_PIPE_CLK_SRC] = &gcc_usb4_phy_p2rr2p_pipe_clk_src.clkr,
- [GCC_USB4_PHY_PCIE_PIPE_CLK] = &gcc_usb4_phy_pcie_pipe_clk.clkr,
- [GCC_USB4_PHY_PCIE_PIPE_CLK_SRC] = &gcc_usb4_phy_pcie_pipe_clk_src.clkr,
- [GCC_USB4_PHY_PCIE_PIPE_MUX_CLK_SRC] = &gcc_usb4_phy_pcie_pipe_mux_clk_src.clkr,
- [GCC_USB4_PHY_PCIE_PIPEGMUX_CLK_SRC] = &gcc_usb4_phy_pcie_pipegmux_clk_src.clkr,
- [GCC_USB4_PHY_RX0_CLK] = &gcc_usb4_phy_rx0_clk.clkr,
- [GCC_USB4_PHY_RX0_CLK_SRC] = &gcc_usb4_phy_rx0_clk_src.clkr,
- [GCC_USB4_PHY_RX1_CLK] = &gcc_usb4_phy_rx1_clk.clkr,
- [GCC_USB4_PHY_RX1_CLK_SRC] = &gcc_usb4_phy_rx1_clk_src.clkr,
- [GCC_USB4_PHY_SYS_CLK_SRC] = &gcc_usb4_phy_sys_clk_src.clkr,
- [GCC_USB4_PHY_USB_PIPE_CLK] = &gcc_usb4_phy_usb_pipe_clk.clkr,
- [GCC_USB4_SB_IF_CLK] = &gcc_usb4_sb_if_clk.clkr,
- [GCC_USB4_SB_IF_CLK_SRC] = &gcc_usb4_sb_if_clk_src.clkr,
- [GCC_USB4_SYS_CLK] = &gcc_usb4_sys_clk.clkr,
- [GCC_USB4_TMU_CLK] = &gcc_usb4_tmu_clk.clkr,
- [GCC_USB4_TMU_CLK_SRC] = &gcc_usb4_tmu_clk_src.clkr,
- [GCC_VIDEO_AXI0_CLK] = &gcc_video_axi0_clk.clkr,
- [GCC_VIDEO_AXI1_CLK] = &gcc_video_axi1_clk.clkr,
- [GCC_VIDEO_CVP_THROTTLE_CLK] = &gcc_video_cvp_throttle_clk.clkr,
- [GCC_VIDEO_VCODEC_THROTTLE_CLK] = &gcc_video_vcodec_throttle_clk.clkr,
- };
- static const struct qcom_reset_map gcc_sc8280xp_resets[] = {
- [GCC_EMAC0_BCR] = { 0xaa000 },
- [GCC_EMAC1_BCR] = { 0xba000 },
- [GCC_PCIE_0_LINK_DOWN_BCR] = { 0x6c014 },
- [GCC_PCIE_0_NOCSR_COM_PHY_BCR] = { 0x6c020 },
- [GCC_PCIE_0_PHY_BCR] = { 0x6c01c },
- [GCC_PCIE_0_PHY_NOCSR_COM_PHY_BCR] = { 0x6c028 },
- [GCC_PCIE_0_TUNNEL_BCR] = { 0xa4000 },
- [GCC_PCIE_1_LINK_DOWN_BCR] = { 0x8e014 },
- [GCC_PCIE_1_NOCSR_COM_PHY_BCR] = { 0x8e020 },
- [GCC_PCIE_1_PHY_BCR] = { 0x8e01c },
- [GCC_PCIE_1_PHY_NOCSR_COM_PHY_BCR] = { 0x8e000 },
- [GCC_PCIE_1_TUNNEL_BCR] = { 0x8d000 },
- [GCC_PCIE_2A_BCR] = { 0x9d000 },
- [GCC_PCIE_2A_LINK_DOWN_BCR] = { 0x9d13c },
- [GCC_PCIE_2A_NOCSR_COM_PHY_BCR] = { 0x9d148 },
- [GCC_PCIE_2A_PHY_BCR] = { 0x9d144 },
- [GCC_PCIE_2A_PHY_NOCSR_COM_PHY_BCR] = { 0x9d14c },
- [GCC_PCIE_2B_BCR] = { 0x9e000 },
- [GCC_PCIE_2B_LINK_DOWN_BCR] = { 0x9e084 },
- [GCC_PCIE_2B_NOCSR_COM_PHY_BCR] = { 0x9e090 },
- [GCC_PCIE_2B_PHY_BCR] = { 0x9e08c },
- [GCC_PCIE_2B_PHY_NOCSR_COM_PHY_BCR] = { 0x9e094 },
- [GCC_PCIE_3A_BCR] = { 0xa0000 },
- [GCC_PCIE_3A_LINK_DOWN_BCR] = { 0xa00f0 },
- [GCC_PCIE_3A_NOCSR_COM_PHY_BCR] = { 0xa00fc },
- [GCC_PCIE_3A_PHY_BCR] = { 0xa00e0 },
- [GCC_PCIE_3A_PHY_NOCSR_COM_PHY_BCR] = { 0xa00e4 },
- [GCC_PCIE_3B_BCR] = { 0xa2000 },
- [GCC_PCIE_3B_LINK_DOWN_BCR] = { 0xa20e0 },
- [GCC_PCIE_3B_NOCSR_COM_PHY_BCR] = { 0xa20ec },
- [GCC_PCIE_3B_PHY_BCR] = { 0xa20e8 },
- [GCC_PCIE_3B_PHY_NOCSR_COM_PHY_BCR] = { 0xa20f0 },
- [GCC_PCIE_4_BCR] = { 0x6b000 },
- [GCC_PCIE_4_LINK_DOWN_BCR] = { 0x6b300 },
- [GCC_PCIE_4_NOCSR_COM_PHY_BCR] = { 0x6b30c },
- [GCC_PCIE_4_PHY_BCR] = { 0x6b308 },
- [GCC_PCIE_4_PHY_NOCSR_COM_PHY_BCR] = { 0x6b310 },
- [GCC_PCIE_PHY_CFG_AHB_BCR] = { 0x6f00c },
- [GCC_PCIE_PHY_COM_BCR] = { 0x6f010 },
- [GCC_PCIE_RSCC_BCR] = { 0xae000 },
- [GCC_QUSB2PHY_HS0_MP_BCR] = { 0x12008 },
- [GCC_QUSB2PHY_HS1_MP_BCR] = { 0x1200c },
- [GCC_QUSB2PHY_HS2_MP_BCR] = { 0x12010 },
- [GCC_QUSB2PHY_HS3_MP_BCR] = { 0x12014 },
- [GCC_QUSB2PHY_PRIM_BCR] = { 0x12000 },
- [GCC_QUSB2PHY_SEC_BCR] = { 0x12004 },
- [GCC_SDCC2_BCR] = { 0x14000 },
- [GCC_SDCC4_BCR] = { 0x16000 },
- [GCC_UFS_CARD_BCR] = { 0x75000 },
- [GCC_UFS_PHY_BCR] = { 0x77000 },
- [GCC_USB2_PHY_PRIM_BCR] = { 0x50028 },
- [GCC_USB2_PHY_SEC_BCR] = { 0x5002c },
- [GCC_USB30_MP_BCR] = { 0xab000 },
- [GCC_USB30_PRIM_BCR] = { 0xf000 },
- [GCC_USB30_SEC_BCR] = { 0x10000 },
- [GCC_USB3_DP_PHY_PRIM_BCR] = { 0x50008 },
- [GCC_USB3_DP_PHY_SEC_BCR] = { 0x50014 },
- [GCC_USB3_PHY_PRIM_BCR] = { 0x50000 },
- [GCC_USB3_PHY_SEC_BCR] = { 0x5000c },
- [GCC_USB3_UNIPHY_MP0_BCR] = { 0x50018 },
- [GCC_USB3_UNIPHY_MP1_BCR] = { 0x5001c },
- [GCC_USB3PHY_PHY_PRIM_BCR] = { 0x50004 },
- [GCC_USB3PHY_PHY_SEC_BCR] = { 0x50010 },
- [GCC_USB3UNIPHY_PHY_MP0_BCR] = { 0x50020 },
- [GCC_USB3UNIPHY_PHY_MP1_BCR] = { 0x50024 },
- [GCC_USB4_1_BCR] = { 0xb8000 },
- [GCC_USB4_1_DP_PHY_PRIM_BCR] = { 0xb9020 },
- [GCC_USB4_1_DPPHY_AUX_BCR] = { 0xb9024 },
- [GCC_USB4_1_PHY_PRIM_BCR] = { 0xb9018 },
- [GCC_USB4_BCR] = { 0x2a000 },
- [GCC_USB4_DP_PHY_PRIM_BCR] = { 0x4a008 },
- [GCC_USB4_DPPHY_AUX_BCR] = { 0x4a00c },
- [GCC_USB4_PHY_PRIM_BCR] = { 0x4a000 },
- [GCC_USB4PHY_1_PHY_PRIM_BCR] = { 0xb901c },
- [GCC_USB4PHY_PHY_PRIM_BCR] = { 0x4a004 },
- [GCC_USB_PHY_CFG_AHB2PHY_BCR] = { 0x6a000 },
- [GCC_VIDEO_BCR] = { 0x28000 },
- [GCC_VIDEO_AXI0_CLK_ARES] = { 0x28010, 2 },
- [GCC_VIDEO_AXI1_CLK_ARES] = { 0x28018, 2 },
- };
- static struct gdsc *gcc_sc8280xp_gdscs[] = {
- [PCIE_0_TUNNEL_GDSC] = &pcie_0_tunnel_gdsc,
- [PCIE_1_TUNNEL_GDSC] = &pcie_1_tunnel_gdsc,
- [PCIE_2A_GDSC] = &pcie_2a_gdsc,
- [PCIE_2B_GDSC] = &pcie_2b_gdsc,
- [PCIE_3A_GDSC] = &pcie_3a_gdsc,
- [PCIE_3B_GDSC] = &pcie_3b_gdsc,
- [PCIE_4_GDSC] = &pcie_4_gdsc,
- [UFS_CARD_GDSC] = &ufs_card_gdsc,
- [UFS_PHY_GDSC] = &ufs_phy_gdsc,
- [USB30_MP_GDSC] = &usb30_mp_gdsc,
- [USB30_PRIM_GDSC] = &usb30_prim_gdsc,
- [USB30_SEC_GDSC] = &usb30_sec_gdsc,
- [EMAC_0_GDSC] = &emac_0_gdsc,
- [EMAC_1_GDSC] = &emac_1_gdsc,
- [USB4_1_GDSC] = &usb4_1_gdsc,
- [USB4_GDSC] = &usb4_gdsc,
- [HLOS1_VOTE_MMNOC_MMU_TBU_HF0_GDSC] = &hlos1_vote_mmnoc_mmu_tbu_hf0_gdsc,
- [HLOS1_VOTE_MMNOC_MMU_TBU_HF1_GDSC] = &hlos1_vote_mmnoc_mmu_tbu_hf1_gdsc,
- [HLOS1_VOTE_MMNOC_MMU_TBU_SF0_GDSC] = &hlos1_vote_mmnoc_mmu_tbu_sf0_gdsc,
- [HLOS1_VOTE_MMNOC_MMU_TBU_SF1_GDSC] = &hlos1_vote_mmnoc_mmu_tbu_sf1_gdsc,
- [HLOS1_VOTE_TURING_MMU_TBU0_GDSC] = &hlos1_vote_turing_mmu_tbu0_gdsc,
- [HLOS1_VOTE_TURING_MMU_TBU1_GDSC] = &hlos1_vote_turing_mmu_tbu1_gdsc,
- [HLOS1_VOTE_TURING_MMU_TBU2_GDSC] = &hlos1_vote_turing_mmu_tbu2_gdsc,
- [HLOS1_VOTE_TURING_MMU_TBU3_GDSC] = &hlos1_vote_turing_mmu_tbu3_gdsc,
- };
- static const struct clk_rcg_dfs_data gcc_dfs_clocks[] = {
- DEFINE_RCG_DFS(gcc_qupv3_wrap0_s0_clk_src),
- DEFINE_RCG_DFS(gcc_qupv3_wrap0_s1_clk_src),
- DEFINE_RCG_DFS(gcc_qupv3_wrap0_s2_clk_src),
- DEFINE_RCG_DFS(gcc_qupv3_wrap0_s3_clk_src),
- DEFINE_RCG_DFS(gcc_qupv3_wrap0_s4_clk_src),
- DEFINE_RCG_DFS(gcc_qupv3_wrap0_s5_clk_src),
- DEFINE_RCG_DFS(gcc_qupv3_wrap0_s6_clk_src),
- DEFINE_RCG_DFS(gcc_qupv3_wrap0_s7_clk_src),
- DEFINE_RCG_DFS(gcc_qupv3_wrap1_s0_clk_src),
- DEFINE_RCG_DFS(gcc_qupv3_wrap1_s1_clk_src),
- DEFINE_RCG_DFS(gcc_qupv3_wrap1_s2_clk_src),
- DEFINE_RCG_DFS(gcc_qupv3_wrap1_s3_clk_src),
- DEFINE_RCG_DFS(gcc_qupv3_wrap1_s4_clk_src),
- DEFINE_RCG_DFS(gcc_qupv3_wrap1_s5_clk_src),
- DEFINE_RCG_DFS(gcc_qupv3_wrap1_s6_clk_src),
- DEFINE_RCG_DFS(gcc_qupv3_wrap1_s7_clk_src),
- DEFINE_RCG_DFS(gcc_qupv3_wrap2_s0_clk_src),
- DEFINE_RCG_DFS(gcc_qupv3_wrap2_s1_clk_src),
- DEFINE_RCG_DFS(gcc_qupv3_wrap2_s2_clk_src),
- DEFINE_RCG_DFS(gcc_qupv3_wrap2_s3_clk_src),
- DEFINE_RCG_DFS(gcc_qupv3_wrap2_s4_clk_src),
- DEFINE_RCG_DFS(gcc_qupv3_wrap2_s5_clk_src),
- DEFINE_RCG_DFS(gcc_qupv3_wrap2_s6_clk_src),
- DEFINE_RCG_DFS(gcc_qupv3_wrap2_s7_clk_src),
- };
- static const struct regmap_config gcc_sc8280xp_regmap_config = {
- .reg_bits = 32,
- .reg_stride = 4,
- .val_bits = 32,
- .max_register = 0xc3014,
- .fast_io = true,
- };
- static const struct qcom_cc_desc gcc_sc8280xp_desc = {
- .config = &gcc_sc8280xp_regmap_config,
- .clks = gcc_sc8280xp_clocks,
- .num_clks = ARRAY_SIZE(gcc_sc8280xp_clocks),
- .resets = gcc_sc8280xp_resets,
- .num_resets = ARRAY_SIZE(gcc_sc8280xp_resets),
- .gdscs = gcc_sc8280xp_gdscs,
- .num_gdscs = ARRAY_SIZE(gcc_sc8280xp_gdscs),
- };
- static int gcc_sc8280xp_probe(struct platform_device *pdev)
- {
- struct regmap *regmap;
- int ret;
- regmap = qcom_cc_map(pdev, &gcc_sc8280xp_desc);
- if (IS_ERR(regmap))
- return PTR_ERR(regmap);
- /*
- * Keep the clocks always-ON
- * GCC_CAMERA_AHB_CLK, GCC_CAMERA_XO_CLK, GCC_DISP_AHB_CLK,
- * GCC_DISP_XO_CLK, GCC_GPU_CFG_AHB_CLK, GCC_VIDEO_AHB_CLK,
- * GCC_VIDEO_XO_CLK, GCC_DISP1_AHB_CLK, GCC_DISP1_XO_CLK
- */
- regmap_update_bits(regmap, 0x26004, BIT(0), BIT(0));
- regmap_update_bits(regmap, 0x26020, BIT(0), BIT(0));
- regmap_update_bits(regmap, 0x27004, BIT(0), BIT(0));
- regmap_update_bits(regmap, 0x27028, BIT(0), BIT(0));
- regmap_update_bits(regmap, 0x71004, BIT(0), BIT(0));
- regmap_update_bits(regmap, 0x28004, BIT(0), BIT(0));
- regmap_update_bits(regmap, 0x28028, BIT(0), BIT(0));
- regmap_update_bits(regmap, 0xbb004, BIT(0), BIT(0));
- regmap_update_bits(regmap, 0xbb028, BIT(0), BIT(0));
- ret = qcom_cc_register_rcg_dfs(regmap, gcc_dfs_clocks, ARRAY_SIZE(gcc_dfs_clocks));
- if (ret)
- return ret;
- return qcom_cc_really_probe(pdev, &gcc_sc8280xp_desc, regmap);
- }
- static const struct of_device_id gcc_sc8280xp_match_table[] = {
- { .compatible = "qcom,gcc-sc8280xp" },
- { }
- };
- MODULE_DEVICE_TABLE(of, gcc_sc8280xp_match_table);
- static struct platform_driver gcc_sc8280xp_driver = {
- .probe = gcc_sc8280xp_probe,
- .driver = {
- .name = "gcc-sc8280xp",
- .of_match_table = gcc_sc8280xp_match_table,
- },
- };
- static int __init gcc_sc8280xp_init(void)
- {
- return platform_driver_register(&gcc_sc8280xp_driver);
- }
- subsys_initcall(gcc_sc8280xp_init);
- static void __exit gcc_sc8280xp_exit(void)
- {
- platform_driver_unregister(&gcc_sc8280xp_driver);
- }
- module_exit(gcc_sc8280xp_exit);
- MODULE_DESCRIPTION("Qualcomm SC8280XP GCC driver");
- MODULE_LICENSE("GPL");
|