gcc-sc8280xp.c 200 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2021, The Linux Foundation. All rights reserved.
  4. * Copyright (c) 2022, Linaro Ltd.
  5. */
  6. #include <linux/clk-provider.h>
  7. #include <linux/err.h>
  8. #include <linux/kernel.h>
  9. #include <linux/module.h>
  10. #include <linux/of_device.h>
  11. #include <linux/of.h>
  12. #include <linux/regmap.h>
  13. #include <dt-bindings/clock/qcom,gcc-sc8280xp.h>
  14. #include "clk-alpha-pll.h"
  15. #include "clk-branch.h"
  16. #include "clk-rcg.h"
  17. #include "clk-regmap.h"
  18. #include "clk-regmap-divider.h"
  19. #include "clk-regmap-mux.h"
  20. #include "clk-regmap-phy-mux.h"
  21. #include "common.h"
  22. #include "gdsc.h"
  23. #include "reset.h"
  24. /* Need to match the order of clocks in DT binding */
  25. enum {
  26. DT_BI_TCXO,
  27. DT_SLEEP_CLK,
  28. DT_UFS_PHY_RX_SYMBOL_0_CLK,
  29. DT_UFS_PHY_RX_SYMBOL_1_CLK,
  30. DT_UFS_PHY_TX_SYMBOL_0_CLK,
  31. DT_UFS_CARD_RX_SYMBOL_0_CLK,
  32. DT_UFS_CARD_RX_SYMBOL_1_CLK,
  33. DT_UFS_CARD_TX_SYMBOL_0_CLK,
  34. DT_USB3_PHY_WRAPPER_GCC_USB30_PIPE_CLK,
  35. DT_GCC_USB4_PHY_PIPEGMUX_CLK_SRC,
  36. DT_GCC_USB4_PHY_DP_GMUX_CLK_SRC,
  37. DT_GCC_USB4_PHY_SYS_PIPEGMUX_CLK_SRC,
  38. DT_USB4_PHY_GCC_USB4_PCIE_PIPE_CLK,
  39. DT_USB4_PHY_GCC_USB4RTR_MAX_PIPE_CLK,
  40. DT_QUSB4PHY_GCC_USB4_RX0_CLK,
  41. DT_QUSB4PHY_GCC_USB4_RX1_CLK,
  42. DT_USB3_UNI_PHY_SEC_GCC_USB30_PIPE_CLK,
  43. DT_GCC_USB4_1_PHY_PIPEGMUX_CLK_SRC,
  44. DT_GCC_USB4_1_PHY_DP_GMUX_CLK_SRC,
  45. DT_GCC_USB4_1_PHY_SYS_PIPEGMUX_CLK_SRC,
  46. DT_USB4_1_PHY_GCC_USB4_PCIE_PIPE_CLK,
  47. DT_USB4_1_PHY_GCC_USB4RTR_MAX_PIPE_CLK,
  48. DT_QUSB4PHY_1_GCC_USB4_RX0_CLK,
  49. DT_QUSB4PHY_1_GCC_USB4_RX1_CLK,
  50. DT_USB3_UNI_PHY_MP_GCC_USB30_PIPE_0_CLK,
  51. DT_USB3_UNI_PHY_MP_GCC_USB30_PIPE_1_CLK,
  52. DT_PCIE_2A_PIPE_CLK,
  53. DT_PCIE_2B_PIPE_CLK,
  54. DT_PCIE_3A_PIPE_CLK,
  55. DT_PCIE_3B_PIPE_CLK,
  56. DT_PCIE_4_PIPE_CLK,
  57. DT_RXC0_REF_CLK,
  58. DT_RXC1_REF_CLK,
  59. };
  60. enum {
  61. P_BI_TCXO,
  62. P_GCC_GPLL0_OUT_EVEN,
  63. P_GCC_GPLL0_OUT_MAIN,
  64. P_GCC_GPLL2_OUT_MAIN,
  65. P_GCC_GPLL4_OUT_MAIN,
  66. P_GCC_GPLL7_OUT_MAIN,
  67. P_GCC_GPLL8_OUT_MAIN,
  68. P_GCC_GPLL9_OUT_MAIN,
  69. P_GCC_USB3_PRIM_PHY_PIPE_CLK_SRC,
  70. P_GCC_USB3_SEC_PHY_PIPE_CLK_SRC,
  71. P_GCC_USB4_1_PHY_DP_GMUX_CLK_SRC,
  72. P_GCC_USB4_1_PHY_PCIE_PIPE_CLK_SRC,
  73. P_GCC_USB4_1_PHY_PCIE_PIPEGMUX_CLK_SRC,
  74. P_GCC_USB4_1_PHY_PIPEGMUX_CLK_SRC,
  75. P_GCC_USB4_1_PHY_SYS_PIPEGMUX_CLK_SRC,
  76. P_GCC_USB4_PHY_DP_GMUX_CLK_SRC,
  77. P_GCC_USB4_PHY_PCIE_PIPE_CLK_SRC,
  78. P_GCC_USB4_PHY_PCIE_PIPEGMUX_CLK_SRC,
  79. P_GCC_USB4_PHY_PIPEGMUX_CLK_SRC,
  80. P_GCC_USB4_PHY_SYS_PIPEGMUX_CLK_SRC,
  81. P_QUSB4PHY_1_GCC_USB4_RX0_CLK,
  82. P_QUSB4PHY_1_GCC_USB4_RX1_CLK,
  83. P_QUSB4PHY_GCC_USB4_RX0_CLK,
  84. P_QUSB4PHY_GCC_USB4_RX1_CLK,
  85. P_RXC0_REF_CLK,
  86. P_RXC1_REF_CLK,
  87. P_SLEEP_CLK,
  88. P_UFS_CARD_RX_SYMBOL_0_CLK,
  89. P_UFS_CARD_RX_SYMBOL_1_CLK,
  90. P_UFS_CARD_TX_SYMBOL_0_CLK,
  91. P_UFS_PHY_RX_SYMBOL_0_CLK,
  92. P_UFS_PHY_RX_SYMBOL_1_CLK,
  93. P_UFS_PHY_TX_SYMBOL_0_CLK,
  94. P_USB3_PHY_WRAPPER_GCC_USB30_PIPE_CLK,
  95. P_USB3_UNI_PHY_MP_GCC_USB30_PIPE_0_CLK,
  96. P_USB3_UNI_PHY_MP_GCC_USB30_PIPE_1_CLK,
  97. P_USB3_UNI_PHY_SEC_GCC_USB30_PIPE_CLK,
  98. P_USB4_1_PHY_GCC_USB4_PCIE_PIPE_CLK,
  99. P_USB4_1_PHY_GCC_USB4RTR_MAX_PIPE_CLK,
  100. P_USB4_PHY_GCC_USB4_PCIE_PIPE_CLK,
  101. P_USB4_PHY_GCC_USB4RTR_MAX_PIPE_CLK,
  102. };
  103. static const struct clk_parent_data gcc_parent_data_tcxo = { .index = DT_BI_TCXO };
  104. static struct clk_alpha_pll gcc_gpll0 = {
  105. .offset = 0x0,
  106. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
  107. .clkr = {
  108. .enable_reg = 0x52028,
  109. .enable_mask = BIT(0),
  110. .hw.init = &(const struct clk_init_data) {
  111. .name = "gcc_gpll0",
  112. .parent_data = &gcc_parent_data_tcxo,
  113. .num_parents = 1,
  114. .ops = &clk_alpha_pll_fixed_lucid_5lpe_ops,
  115. },
  116. },
  117. };
  118. static const struct clk_div_table post_div_table_gcc_gpll0_out_even[] = {
  119. { 0x1, 2 },
  120. { }
  121. };
  122. static struct clk_alpha_pll_postdiv gcc_gpll0_out_even = {
  123. .offset = 0x0,
  124. .post_div_shift = 8,
  125. .post_div_table = post_div_table_gcc_gpll0_out_even,
  126. .num_post_div = ARRAY_SIZE(post_div_table_gcc_gpll0_out_even),
  127. .width = 4,
  128. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
  129. .clkr.hw.init = &(const struct clk_init_data) {
  130. .name = "gcc_gpll0_out_even",
  131. .parent_hws = (const struct clk_hw*[]){
  132. &gcc_gpll0.clkr.hw,
  133. },
  134. .num_parents = 1,
  135. .ops = &clk_alpha_pll_postdiv_lucid_5lpe_ops,
  136. },
  137. };
  138. static struct clk_alpha_pll gcc_gpll2 = {
  139. .offset = 0x2000,
  140. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
  141. .clkr = {
  142. .enable_reg = 0x52028,
  143. .enable_mask = BIT(2),
  144. .hw.init = &(const struct clk_init_data) {
  145. .name = "gcc_gpll2",
  146. .parent_data = &gcc_parent_data_tcxo,
  147. .num_parents = 1,
  148. .ops = &clk_alpha_pll_fixed_lucid_5lpe_ops,
  149. },
  150. },
  151. };
  152. static struct clk_alpha_pll gcc_gpll4 = {
  153. .offset = 0x76000,
  154. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
  155. .clkr = {
  156. .enable_reg = 0x52028,
  157. .enable_mask = BIT(4),
  158. .hw.init = &(const struct clk_init_data) {
  159. .name = "gcc_gpll4",
  160. .parent_data = &gcc_parent_data_tcxo,
  161. .num_parents = 1,
  162. .ops = &clk_alpha_pll_fixed_lucid_5lpe_ops,
  163. },
  164. },
  165. };
  166. static struct clk_alpha_pll gcc_gpll7 = {
  167. .offset = 0x1a000,
  168. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
  169. .clkr = {
  170. .enable_reg = 0x52028,
  171. .enable_mask = BIT(7),
  172. .hw.init = &(const struct clk_init_data) {
  173. .name = "gcc_gpll7",
  174. .parent_data = &gcc_parent_data_tcxo,
  175. .num_parents = 1,
  176. .ops = &clk_alpha_pll_fixed_lucid_5lpe_ops,
  177. },
  178. },
  179. };
  180. static struct clk_alpha_pll gcc_gpll8 = {
  181. .offset = 0x1b000,
  182. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
  183. .clkr = {
  184. .enable_reg = 0x52028,
  185. .enable_mask = BIT(8),
  186. .hw.init = &(const struct clk_init_data) {
  187. .name = "gcc_gpll8",
  188. .parent_data = &gcc_parent_data_tcxo,
  189. .num_parents = 1,
  190. .ops = &clk_alpha_pll_fixed_lucid_5lpe_ops,
  191. },
  192. },
  193. };
  194. static struct clk_alpha_pll gcc_gpll9 = {
  195. .offset = 0x1c000,
  196. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
  197. .clkr = {
  198. .enable_reg = 0x52028,
  199. .enable_mask = BIT(9),
  200. .hw.init = &(const struct clk_init_data) {
  201. .name = "gcc_gpll9",
  202. .parent_data = &gcc_parent_data_tcxo,
  203. .num_parents = 1,
  204. .ops = &clk_alpha_pll_fixed_lucid_5lpe_ops,
  205. },
  206. },
  207. };
  208. static struct clk_rcg2 gcc_usb4_1_phy_pcie_pipe_clk_src;
  209. static struct clk_rcg2 gcc_usb4_phy_pcie_pipe_clk_src;
  210. static const struct parent_map gcc_parent_map_0[] = {
  211. { P_BI_TCXO, 0 },
  212. { P_GCC_GPLL0_OUT_MAIN, 1 },
  213. { P_GCC_GPLL0_OUT_EVEN, 6 },
  214. };
  215. static const struct clk_parent_data gcc_parent_data_0[] = {
  216. { .index = DT_BI_TCXO },
  217. { .hw = &gcc_gpll0.clkr.hw },
  218. { .hw = &gcc_gpll0_out_even.clkr.hw },
  219. };
  220. static const struct parent_map gcc_parent_map_1[] = {
  221. { P_BI_TCXO, 0 },
  222. { P_SLEEP_CLK, 5 },
  223. };
  224. static const struct clk_parent_data gcc_parent_data_1[] = {
  225. { .index = DT_BI_TCXO },
  226. { .index = DT_SLEEP_CLK },
  227. };
  228. static const struct parent_map gcc_parent_map_2[] = {
  229. { P_BI_TCXO, 0 },
  230. { P_GCC_GPLL0_OUT_MAIN, 1 },
  231. { P_SLEEP_CLK, 5 },
  232. { P_GCC_GPLL0_OUT_EVEN, 6 },
  233. };
  234. static const struct clk_parent_data gcc_parent_data_2[] = {
  235. { .index = DT_BI_TCXO },
  236. { .hw = &gcc_gpll0.clkr.hw },
  237. { .index = DT_SLEEP_CLK },
  238. { .hw = &gcc_gpll0_out_even.clkr.hw },
  239. };
  240. static const struct parent_map gcc_parent_map_3[] = {
  241. { P_BI_TCXO, 0 },
  242. };
  243. static const struct clk_parent_data gcc_parent_data_3[] = {
  244. { .index = DT_BI_TCXO },
  245. };
  246. static const struct parent_map gcc_parent_map_4[] = {
  247. { P_BI_TCXO, 0 },
  248. { P_GCC_GPLL7_OUT_MAIN, 2 },
  249. { P_GCC_GPLL4_OUT_MAIN, 5 },
  250. { P_GCC_GPLL0_OUT_EVEN, 6 },
  251. };
  252. static const struct clk_parent_data gcc_parent_data_4[] = {
  253. { .index = DT_BI_TCXO },
  254. { .hw = &gcc_gpll7.clkr.hw },
  255. { .hw = &gcc_gpll4.clkr.hw },
  256. { .hw = &gcc_gpll0_out_even.clkr.hw },
  257. };
  258. static const struct parent_map gcc_parent_map_5[] = {
  259. { P_BI_TCXO, 0 },
  260. { P_GCC_GPLL0_OUT_MAIN, 1 },
  261. { P_GCC_GPLL8_OUT_MAIN, 2 },
  262. { P_GCC_GPLL0_OUT_EVEN, 6 },
  263. };
  264. static const struct clk_parent_data gcc_parent_data_5[] = {
  265. { .index = DT_BI_TCXO },
  266. { .hw = &gcc_gpll0.clkr.hw },
  267. { .hw = &gcc_gpll8.clkr.hw },
  268. { .hw = &gcc_gpll0_out_even.clkr.hw },
  269. };
  270. static const struct parent_map gcc_parent_map_6[] = {
  271. { P_BI_TCXO, 0 },
  272. { P_GCC_GPLL0_OUT_MAIN, 1 },
  273. { P_GCC_GPLL7_OUT_MAIN, 2 },
  274. };
  275. static const struct clk_parent_data gcc_parent_data_6[] = {
  276. { .index = DT_BI_TCXO },
  277. { .hw = &gcc_gpll0.clkr.hw },
  278. { .hw = &gcc_gpll7.clkr.hw },
  279. };
  280. static const struct parent_map gcc_parent_map_7[] = {
  281. { P_BI_TCXO, 0 },
  282. { P_GCC_GPLL0_OUT_MAIN, 1 },
  283. { P_GCC_GPLL2_OUT_MAIN, 2 },
  284. };
  285. static const struct clk_parent_data gcc_parent_data_7[] = {
  286. { .index = DT_BI_TCXO },
  287. { .hw = &gcc_gpll0.clkr.hw },
  288. { .hw = &gcc_gpll2.clkr.hw },
  289. };
  290. static const struct parent_map gcc_parent_map_8[] = {
  291. { P_BI_TCXO, 0 },
  292. { P_GCC_GPLL7_OUT_MAIN, 2 },
  293. { P_RXC0_REF_CLK, 3 },
  294. { P_GCC_GPLL0_OUT_EVEN, 6 },
  295. };
  296. static const struct clk_parent_data gcc_parent_data_8[] = {
  297. { .index = DT_BI_TCXO },
  298. { .hw = &gcc_gpll7.clkr.hw },
  299. { .index = DT_RXC0_REF_CLK },
  300. { .hw = &gcc_gpll0_out_even.clkr.hw },
  301. };
  302. static const struct parent_map gcc_parent_map_9[] = {
  303. { P_BI_TCXO, 0 },
  304. { P_GCC_GPLL7_OUT_MAIN, 2 },
  305. { P_RXC1_REF_CLK, 3 },
  306. { P_GCC_GPLL0_OUT_EVEN, 6 },
  307. };
  308. static const struct clk_parent_data gcc_parent_data_9[] = {
  309. { .index = DT_BI_TCXO },
  310. { .hw = &gcc_gpll7.clkr.hw },
  311. { .index = DT_RXC1_REF_CLK },
  312. { .hw = &gcc_gpll0_out_even.clkr.hw },
  313. };
  314. static const struct parent_map gcc_parent_map_15[] = {
  315. { P_BI_TCXO, 0 },
  316. { P_GCC_GPLL0_OUT_MAIN, 1 },
  317. { P_GCC_GPLL9_OUT_MAIN, 2 },
  318. { P_GCC_GPLL4_OUT_MAIN, 5 },
  319. { P_GCC_GPLL0_OUT_EVEN, 6 },
  320. };
  321. static const struct clk_parent_data gcc_parent_data_15[] = {
  322. { .index = DT_BI_TCXO },
  323. { .hw = &gcc_gpll0.clkr.hw },
  324. { .hw = &gcc_gpll9.clkr.hw },
  325. { .hw = &gcc_gpll4.clkr.hw },
  326. { .hw = &gcc_gpll0_out_even.clkr.hw },
  327. };
  328. static const struct parent_map gcc_parent_map_16[] = {
  329. { P_UFS_CARD_RX_SYMBOL_0_CLK, 0 },
  330. { P_BI_TCXO, 2 },
  331. };
  332. static const struct clk_parent_data gcc_parent_data_16[] = {
  333. { .index = DT_UFS_CARD_RX_SYMBOL_0_CLK },
  334. { .index = DT_BI_TCXO },
  335. };
  336. static const struct parent_map gcc_parent_map_17[] = {
  337. { P_UFS_CARD_RX_SYMBOL_1_CLK, 0 },
  338. { P_BI_TCXO, 2 },
  339. };
  340. static const struct clk_parent_data gcc_parent_data_17[] = {
  341. { .index = DT_UFS_CARD_RX_SYMBOL_1_CLK },
  342. { .index = DT_BI_TCXO },
  343. };
  344. static const struct parent_map gcc_parent_map_18[] = {
  345. { P_UFS_CARD_TX_SYMBOL_0_CLK, 0 },
  346. { P_BI_TCXO, 2 },
  347. };
  348. static const struct clk_parent_data gcc_parent_data_18[] = {
  349. { .index = DT_UFS_CARD_TX_SYMBOL_0_CLK },
  350. { .index = DT_BI_TCXO },
  351. };
  352. static const struct parent_map gcc_parent_map_19[] = {
  353. { P_UFS_PHY_RX_SYMBOL_0_CLK, 0 },
  354. { P_BI_TCXO, 2 },
  355. };
  356. static const struct clk_parent_data gcc_parent_data_19[] = {
  357. { .index = DT_UFS_PHY_RX_SYMBOL_0_CLK },
  358. { .index = DT_BI_TCXO },
  359. };
  360. static const struct parent_map gcc_parent_map_20[] = {
  361. { P_UFS_PHY_RX_SYMBOL_1_CLK, 0 },
  362. { P_BI_TCXO, 2 },
  363. };
  364. static const struct clk_parent_data gcc_parent_data_20[] = {
  365. { .index = DT_UFS_PHY_RX_SYMBOL_1_CLK },
  366. { .index = DT_BI_TCXO },
  367. };
  368. static const struct parent_map gcc_parent_map_21[] = {
  369. { P_UFS_PHY_TX_SYMBOL_0_CLK, 0 },
  370. { P_BI_TCXO, 2 },
  371. };
  372. static const struct clk_parent_data gcc_parent_data_21[] = {
  373. { .index = DT_UFS_PHY_TX_SYMBOL_0_CLK },
  374. { .index = DT_BI_TCXO },
  375. };
  376. static const struct parent_map gcc_parent_map_22[] = {
  377. { P_USB3_PHY_WRAPPER_GCC_USB30_PIPE_CLK, 0 },
  378. { P_BI_TCXO, 2 },
  379. };
  380. static const struct clk_parent_data gcc_parent_data_22[] = {
  381. { .index = DT_USB3_PHY_WRAPPER_GCC_USB30_PIPE_CLK },
  382. { .index = DT_BI_TCXO },
  383. };
  384. static const struct parent_map gcc_parent_map_23[] = {
  385. { P_USB3_UNI_PHY_SEC_GCC_USB30_PIPE_CLK, 0 },
  386. { P_BI_TCXO, 2 },
  387. };
  388. static const struct clk_parent_data gcc_parent_data_23[] = {
  389. { .index = DT_USB3_UNI_PHY_SEC_GCC_USB30_PIPE_CLK },
  390. { .index = DT_BI_TCXO },
  391. };
  392. static struct clk_regmap_mux gcc_usb3_prim_phy_pipe_clk_src = {
  393. .reg = 0xf060,
  394. .shift = 0,
  395. .width = 2,
  396. .parent_map = gcc_parent_map_22,
  397. .clkr = {
  398. .hw.init = &(const struct clk_init_data) {
  399. .name = "gcc_usb3_prim_phy_pipe_clk_src",
  400. .parent_data = gcc_parent_data_22,
  401. .num_parents = ARRAY_SIZE(gcc_parent_data_22),
  402. .ops = &clk_regmap_mux_closest_ops,
  403. },
  404. },
  405. };
  406. static struct clk_regmap_mux gcc_usb3_sec_phy_pipe_clk_src = {
  407. .reg = 0x10060,
  408. .shift = 0,
  409. .width = 2,
  410. .parent_map = gcc_parent_map_23,
  411. .clkr = {
  412. .hw.init = &(const struct clk_init_data) {
  413. .name = "gcc_usb3_sec_phy_pipe_clk_src",
  414. .parent_data = gcc_parent_data_23,
  415. .num_parents = ARRAY_SIZE(gcc_parent_data_23),
  416. .ops = &clk_regmap_mux_closest_ops,
  417. },
  418. },
  419. };
  420. static const struct parent_map gcc_parent_map_24[] = {
  421. { P_USB3_UNI_PHY_MP_GCC_USB30_PIPE_0_CLK, 0 },
  422. { P_BI_TCXO, 2 },
  423. };
  424. static const struct clk_parent_data gcc_parent_data_24[] = {
  425. { .index = DT_USB3_UNI_PHY_MP_GCC_USB30_PIPE_0_CLK },
  426. { .index = DT_BI_TCXO },
  427. };
  428. static const struct parent_map gcc_parent_map_25[] = {
  429. { P_USB3_UNI_PHY_MP_GCC_USB30_PIPE_1_CLK, 0 },
  430. { P_BI_TCXO, 2 },
  431. };
  432. static const struct clk_parent_data gcc_parent_data_25[] = {
  433. { .index = DT_USB3_UNI_PHY_MP_GCC_USB30_PIPE_1_CLK },
  434. { .index = DT_BI_TCXO },
  435. };
  436. static const struct parent_map gcc_parent_map_26[] = {
  437. { P_GCC_USB3_PRIM_PHY_PIPE_CLK_SRC, 0 },
  438. { P_USB4_PHY_GCC_USB4RTR_MAX_PIPE_CLK, 1 },
  439. { P_GCC_USB4_PHY_PIPEGMUX_CLK_SRC, 3 },
  440. };
  441. static const struct clk_parent_data gcc_parent_data_26[] = {
  442. { .hw = &gcc_usb3_prim_phy_pipe_clk_src.clkr.hw },
  443. { .index = DT_USB4_PHY_GCC_USB4RTR_MAX_PIPE_CLK },
  444. { .index = DT_GCC_USB4_PHY_PIPEGMUX_CLK_SRC },
  445. };
  446. static const struct parent_map gcc_parent_map_27[] = {
  447. { P_GCC_USB3_SEC_PHY_PIPE_CLK_SRC, 0 },
  448. { P_USB4_1_PHY_GCC_USB4RTR_MAX_PIPE_CLK, 1 },
  449. { P_GCC_USB4_1_PHY_PIPEGMUX_CLK_SRC, 3 },
  450. };
  451. static const struct clk_parent_data gcc_parent_data_27[] = {
  452. { .hw = &gcc_usb3_sec_phy_pipe_clk_src.clkr.hw },
  453. { .index = DT_USB4_1_PHY_GCC_USB4RTR_MAX_PIPE_CLK },
  454. { .index = DT_GCC_USB4_1_PHY_PIPEGMUX_CLK_SRC },
  455. };
  456. static const struct parent_map gcc_parent_map_28[] = {
  457. { P_GCC_USB4_1_PHY_DP_GMUX_CLK_SRC, 0 },
  458. { P_USB4_1_PHY_GCC_USB4RTR_MAX_PIPE_CLK, 2 },
  459. };
  460. static const struct clk_parent_data gcc_parent_data_28[] = {
  461. { .index = DT_GCC_USB4_1_PHY_DP_GMUX_CLK_SRC },
  462. { .index = DT_USB4_1_PHY_GCC_USB4RTR_MAX_PIPE_CLK },
  463. };
  464. static const struct parent_map gcc_parent_map_29[] = {
  465. { P_USB4_1_PHY_GCC_USB4_PCIE_PIPE_CLK, 0 },
  466. { P_BI_TCXO, 2 },
  467. };
  468. static const struct clk_parent_data gcc_parent_data_29[] = {
  469. { .index = DT_USB4_1_PHY_GCC_USB4_PCIE_PIPE_CLK },
  470. { .index = DT_BI_TCXO },
  471. };
  472. static const struct parent_map gcc_parent_map_30[] = {
  473. { P_GCC_USB4_1_PHY_SYS_PIPEGMUX_CLK_SRC, 0 },
  474. { P_GCC_USB4_1_PHY_PCIE_PIPE_CLK_SRC, 1 },
  475. };
  476. static const struct clk_parent_data gcc_parent_data_30[] = {
  477. { .index = DT_GCC_USB4_1_PHY_SYS_PIPEGMUX_CLK_SRC },
  478. { .hw = &gcc_usb4_1_phy_pcie_pipe_clk_src.clkr.hw },
  479. };
  480. static struct clk_regmap_mux gcc_usb4_1_phy_pcie_pipegmux_clk_src = {
  481. .reg = 0xb80dc,
  482. .shift = 0,
  483. .width = 1,
  484. .parent_map = gcc_parent_map_30,
  485. .clkr = {
  486. .hw.init = &(const struct clk_init_data) {
  487. .name = "gcc_usb4_1_phy_pcie_pipegmux_clk_src",
  488. .parent_data = gcc_parent_data_30,
  489. .num_parents = ARRAY_SIZE(gcc_parent_data_30),
  490. .ops = &clk_regmap_mux_closest_ops,
  491. },
  492. },
  493. };
  494. static const struct parent_map gcc_parent_map_31[] = {
  495. { P_GCC_USB4_1_PHY_PCIE_PIPEGMUX_CLK_SRC, 0 },
  496. { P_USB4_1_PHY_GCC_USB4_PCIE_PIPE_CLK, 2 },
  497. };
  498. static const struct clk_parent_data gcc_parent_data_31[] = {
  499. { .hw = &gcc_usb4_1_phy_pcie_pipegmux_clk_src.clkr.hw },
  500. { .index = DT_USB4_1_PHY_GCC_USB4_PCIE_PIPE_CLK },
  501. };
  502. static const struct parent_map gcc_parent_map_32[] = {
  503. { P_QUSB4PHY_1_GCC_USB4_RX0_CLK, 0 },
  504. { P_BI_TCXO, 2 },
  505. };
  506. static const struct clk_parent_data gcc_parent_data_32[] = {
  507. { .index = DT_QUSB4PHY_1_GCC_USB4_RX0_CLK },
  508. { .index = DT_BI_TCXO },
  509. };
  510. static const struct parent_map gcc_parent_map_33[] = {
  511. { P_QUSB4PHY_1_GCC_USB4_RX1_CLK, 0 },
  512. { P_BI_TCXO, 2 },
  513. };
  514. static const struct clk_parent_data gcc_parent_data_33[] = {
  515. { .index = DT_QUSB4PHY_1_GCC_USB4_RX1_CLK },
  516. { .index = DT_BI_TCXO },
  517. };
  518. static const struct parent_map gcc_parent_map_34[] = {
  519. { P_GCC_USB4_1_PHY_SYS_PIPEGMUX_CLK_SRC, 0 },
  520. { P_USB4_1_PHY_GCC_USB4_PCIE_PIPE_CLK, 2 },
  521. };
  522. static const struct clk_parent_data gcc_parent_data_34[] = {
  523. { .index = DT_GCC_USB4_1_PHY_SYS_PIPEGMUX_CLK_SRC },
  524. { .index = DT_USB4_1_PHY_GCC_USB4_PCIE_PIPE_CLK },
  525. };
  526. static const struct parent_map gcc_parent_map_35[] = {
  527. { P_GCC_USB4_PHY_DP_GMUX_CLK_SRC, 0 },
  528. { P_USB4_PHY_GCC_USB4RTR_MAX_PIPE_CLK, 2 },
  529. };
  530. static const struct clk_parent_data gcc_parent_data_35[] = {
  531. { .index = DT_GCC_USB4_PHY_DP_GMUX_CLK_SRC },
  532. { .index = DT_USB4_PHY_GCC_USB4RTR_MAX_PIPE_CLK },
  533. };
  534. static const struct parent_map gcc_parent_map_36[] = {
  535. { P_USB4_PHY_GCC_USB4_PCIE_PIPE_CLK, 0 },
  536. { P_BI_TCXO, 2 },
  537. };
  538. static const struct clk_parent_data gcc_parent_data_36[] = {
  539. { .index = DT_USB4_PHY_GCC_USB4_PCIE_PIPE_CLK },
  540. { .index = DT_BI_TCXO },
  541. };
  542. static const struct parent_map gcc_parent_map_37[] = {
  543. { P_GCC_USB4_PHY_SYS_PIPEGMUX_CLK_SRC, 0 },
  544. { P_GCC_USB4_PHY_PCIE_PIPE_CLK_SRC, 1 },
  545. };
  546. static const struct clk_parent_data gcc_parent_data_37[] = {
  547. { .index = DT_GCC_USB4_PHY_SYS_PIPEGMUX_CLK_SRC },
  548. { .hw = &gcc_usb4_phy_pcie_pipe_clk_src.clkr.hw },
  549. };
  550. static struct clk_regmap_mux gcc_usb4_phy_pcie_pipegmux_clk_src = {
  551. .reg = 0x2a0dc,
  552. .shift = 0,
  553. .width = 1,
  554. .parent_map = gcc_parent_map_37,
  555. .clkr = {
  556. .hw.init = &(const struct clk_init_data) {
  557. .name = "gcc_usb4_phy_pcie_pipegmux_clk_src",
  558. .parent_data = gcc_parent_data_37,
  559. .num_parents = ARRAY_SIZE(gcc_parent_data_37),
  560. .ops = &clk_regmap_mux_closest_ops,
  561. },
  562. },
  563. };
  564. static const struct parent_map gcc_parent_map_38[] = {
  565. { P_GCC_USB4_PHY_PCIE_PIPEGMUX_CLK_SRC, 0 },
  566. { P_USB4_PHY_GCC_USB4_PCIE_PIPE_CLK, 2 },
  567. };
  568. static const struct clk_parent_data gcc_parent_data_38[] = {
  569. { .hw = &gcc_usb4_phy_pcie_pipegmux_clk_src.clkr.hw },
  570. { .index = DT_USB4_PHY_GCC_USB4_PCIE_PIPE_CLK },
  571. };
  572. static const struct parent_map gcc_parent_map_39[] = {
  573. { P_QUSB4PHY_GCC_USB4_RX0_CLK, 0 },
  574. { P_BI_TCXO, 2 },
  575. };
  576. static const struct clk_parent_data gcc_parent_data_39[] = {
  577. { .index = DT_QUSB4PHY_GCC_USB4_RX0_CLK },
  578. { .index = DT_BI_TCXO },
  579. };
  580. static const struct parent_map gcc_parent_map_40[] = {
  581. { P_QUSB4PHY_GCC_USB4_RX1_CLK, 0 },
  582. { P_BI_TCXO, 2 },
  583. };
  584. static const struct clk_parent_data gcc_parent_data_40[] = {
  585. { .index = DT_QUSB4PHY_GCC_USB4_RX1_CLK },
  586. { .index = DT_BI_TCXO },
  587. };
  588. static const struct parent_map gcc_parent_map_41[] = {
  589. { P_GCC_USB4_PHY_SYS_PIPEGMUX_CLK_SRC, 0 },
  590. { P_USB4_PHY_GCC_USB4_PCIE_PIPE_CLK, 2 },
  591. };
  592. static const struct clk_parent_data gcc_parent_data_41[] = {
  593. { .index = DT_GCC_USB4_PHY_SYS_PIPEGMUX_CLK_SRC },
  594. { .index = DT_USB4_PHY_GCC_USB4_PCIE_PIPE_CLK },
  595. };
  596. static struct clk_regmap_phy_mux gcc_pcie_2a_pipe_clk_src = {
  597. .reg = 0x9d05c,
  598. .clkr = {
  599. .hw.init = &(const struct clk_init_data) {
  600. .name = "gcc_pcie_2a_pipe_clk_src",
  601. .parent_data = &(const struct clk_parent_data){
  602. .index = DT_PCIE_2A_PIPE_CLK,
  603. },
  604. .num_parents = 1,
  605. .ops = &clk_regmap_phy_mux_ops,
  606. },
  607. },
  608. };
  609. static struct clk_regmap_phy_mux gcc_pcie_2b_pipe_clk_src = {
  610. .reg = 0x9e05c,
  611. .clkr = {
  612. .hw.init = &(const struct clk_init_data) {
  613. .name = "gcc_pcie_2b_pipe_clk_src",
  614. .parent_data = &(const struct clk_parent_data){
  615. .index = DT_PCIE_2B_PIPE_CLK,
  616. },
  617. .num_parents = 1,
  618. .ops = &clk_regmap_phy_mux_ops,
  619. },
  620. },
  621. };
  622. static struct clk_regmap_phy_mux gcc_pcie_3a_pipe_clk_src = {
  623. .reg = 0xa005c,
  624. .clkr = {
  625. .hw.init = &(const struct clk_init_data) {
  626. .name = "gcc_pcie_3a_pipe_clk_src",
  627. .parent_data = &(const struct clk_parent_data){
  628. .index = DT_PCIE_3A_PIPE_CLK,
  629. },
  630. .num_parents = 1,
  631. .ops = &clk_regmap_phy_mux_ops,
  632. },
  633. },
  634. };
  635. static struct clk_regmap_phy_mux gcc_pcie_3b_pipe_clk_src = {
  636. .reg = 0xa205c,
  637. .clkr = {
  638. .hw.init = &(const struct clk_init_data) {
  639. .name = "gcc_pcie_3b_pipe_clk_src",
  640. .parent_data = &(const struct clk_parent_data){
  641. .index = DT_PCIE_3B_PIPE_CLK,
  642. },
  643. .num_parents = 1,
  644. .ops = &clk_regmap_phy_mux_ops,
  645. },
  646. },
  647. };
  648. static struct clk_regmap_phy_mux gcc_pcie_4_pipe_clk_src = {
  649. .reg = 0x6b05c,
  650. .clkr = {
  651. .hw.init = &(const struct clk_init_data) {
  652. .name = "gcc_pcie_4_pipe_clk_src",
  653. .parent_data = &(const struct clk_parent_data){
  654. .index = DT_PCIE_4_PIPE_CLK,
  655. },
  656. .num_parents = 1,
  657. .ops = &clk_regmap_phy_mux_ops,
  658. },
  659. },
  660. };
  661. static struct clk_regmap_mux gcc_ufs_card_rx_symbol_0_clk_src = {
  662. .reg = 0x75058,
  663. .shift = 0,
  664. .width = 2,
  665. .parent_map = gcc_parent_map_16,
  666. .clkr = {
  667. .hw.init = &(const struct clk_init_data) {
  668. .name = "gcc_ufs_card_rx_symbol_0_clk_src",
  669. .parent_data = gcc_parent_data_16,
  670. .num_parents = ARRAY_SIZE(gcc_parent_data_16),
  671. .ops = &clk_regmap_mux_closest_ops,
  672. },
  673. },
  674. };
  675. static struct clk_regmap_mux gcc_ufs_card_rx_symbol_1_clk_src = {
  676. .reg = 0x750c8,
  677. .shift = 0,
  678. .width = 2,
  679. .parent_map = gcc_parent_map_17,
  680. .clkr = {
  681. .hw.init = &(const struct clk_init_data) {
  682. .name = "gcc_ufs_card_rx_symbol_1_clk_src",
  683. .parent_data = gcc_parent_data_17,
  684. .num_parents = ARRAY_SIZE(gcc_parent_data_17),
  685. .ops = &clk_regmap_mux_closest_ops,
  686. },
  687. },
  688. };
  689. static struct clk_regmap_mux gcc_ufs_card_tx_symbol_0_clk_src = {
  690. .reg = 0x75048,
  691. .shift = 0,
  692. .width = 2,
  693. .parent_map = gcc_parent_map_18,
  694. .clkr = {
  695. .hw.init = &(const struct clk_init_data) {
  696. .name = "gcc_ufs_card_tx_symbol_0_clk_src",
  697. .parent_data = gcc_parent_data_18,
  698. .num_parents = ARRAY_SIZE(gcc_parent_data_18),
  699. .ops = &clk_regmap_mux_closest_ops,
  700. },
  701. },
  702. };
  703. static struct clk_regmap_mux gcc_ufs_phy_rx_symbol_0_clk_src = {
  704. .reg = 0x77058,
  705. .shift = 0,
  706. .width = 2,
  707. .parent_map = gcc_parent_map_19,
  708. .clkr = {
  709. .hw.init = &(const struct clk_init_data) {
  710. .name = "gcc_ufs_phy_rx_symbol_0_clk_src",
  711. .parent_data = gcc_parent_data_19,
  712. .num_parents = ARRAY_SIZE(gcc_parent_data_19),
  713. .ops = &clk_regmap_mux_closest_ops,
  714. },
  715. },
  716. };
  717. static struct clk_regmap_mux gcc_ufs_phy_rx_symbol_1_clk_src = {
  718. .reg = 0x770c8,
  719. .shift = 0,
  720. .width = 2,
  721. .parent_map = gcc_parent_map_20,
  722. .clkr = {
  723. .hw.init = &(const struct clk_init_data) {
  724. .name = "gcc_ufs_phy_rx_symbol_1_clk_src",
  725. .parent_data = gcc_parent_data_20,
  726. .num_parents = ARRAY_SIZE(gcc_parent_data_20),
  727. .ops = &clk_regmap_mux_closest_ops,
  728. },
  729. },
  730. };
  731. static struct clk_regmap_mux gcc_ufs_phy_tx_symbol_0_clk_src = {
  732. .reg = 0x77048,
  733. .shift = 0,
  734. .width = 2,
  735. .parent_map = gcc_parent_map_21,
  736. .clkr = {
  737. .hw.init = &(const struct clk_init_data) {
  738. .name = "gcc_ufs_phy_tx_symbol_0_clk_src",
  739. .parent_data = gcc_parent_data_21,
  740. .num_parents = ARRAY_SIZE(gcc_parent_data_21),
  741. .ops = &clk_regmap_mux_closest_ops,
  742. },
  743. },
  744. };
  745. static struct clk_regmap_mux gcc_usb34_prim_phy_pipe_clk_src = {
  746. .reg = 0xf064,
  747. .shift = 0,
  748. .width = 2,
  749. .parent_map = gcc_parent_map_26,
  750. .clkr = {
  751. .hw.init = &(const struct clk_init_data) {
  752. .name = "gcc_usb34_prim_phy_pipe_clk_src",
  753. .parent_data = gcc_parent_data_26,
  754. .num_parents = ARRAY_SIZE(gcc_parent_data_26),
  755. .ops = &clk_regmap_mux_closest_ops,
  756. },
  757. },
  758. };
  759. static struct clk_regmap_mux gcc_usb34_sec_phy_pipe_clk_src = {
  760. .reg = 0x10064,
  761. .shift = 0,
  762. .width = 2,
  763. .parent_map = gcc_parent_map_27,
  764. .clkr = {
  765. .hw.init = &(const struct clk_init_data) {
  766. .name = "gcc_usb34_sec_phy_pipe_clk_src",
  767. .parent_data = gcc_parent_data_27,
  768. .num_parents = ARRAY_SIZE(gcc_parent_data_27),
  769. .ops = &clk_regmap_mux_closest_ops,
  770. },
  771. },
  772. };
  773. static struct clk_regmap_mux gcc_usb3_mp_phy_pipe_0_clk_src = {
  774. .reg = 0xab060,
  775. .shift = 0,
  776. .width = 2,
  777. .parent_map = gcc_parent_map_24,
  778. .clkr = {
  779. .hw.init = &(const struct clk_init_data) {
  780. .name = "gcc_usb3_mp_phy_pipe_0_clk_src",
  781. .parent_data = gcc_parent_data_24,
  782. .num_parents = ARRAY_SIZE(gcc_parent_data_24),
  783. .ops = &clk_regmap_mux_closest_ops,
  784. },
  785. },
  786. };
  787. static struct clk_regmap_mux gcc_usb3_mp_phy_pipe_1_clk_src = {
  788. .reg = 0xab068,
  789. .shift = 0,
  790. .width = 2,
  791. .parent_map = gcc_parent_map_25,
  792. .clkr = {
  793. .hw.init = &(const struct clk_init_data) {
  794. .name = "gcc_usb3_mp_phy_pipe_1_clk_src",
  795. .parent_data = gcc_parent_data_25,
  796. .num_parents = ARRAY_SIZE(gcc_parent_data_25),
  797. .ops = &clk_regmap_mux_closest_ops,
  798. },
  799. },
  800. };
  801. static struct clk_regmap_mux gcc_usb4_1_phy_dp_clk_src = {
  802. .reg = 0xb8050,
  803. .shift = 0,
  804. .width = 2,
  805. .parent_map = gcc_parent_map_28,
  806. .clkr = {
  807. .hw.init = &(const struct clk_init_data) {
  808. .name = "gcc_usb4_1_phy_dp_clk_src",
  809. .parent_data = gcc_parent_data_28,
  810. .num_parents = ARRAY_SIZE(gcc_parent_data_28),
  811. .ops = &clk_regmap_mux_closest_ops,
  812. },
  813. },
  814. };
  815. static struct clk_regmap_mux gcc_usb4_1_phy_p2rr2p_pipe_clk_src = {
  816. .reg = 0xb80b0,
  817. .shift = 0,
  818. .width = 2,
  819. .parent_map = gcc_parent_map_29,
  820. .clkr = {
  821. .hw.init = &(const struct clk_init_data) {
  822. .name = "gcc_usb4_1_phy_p2rr2p_pipe_clk_src",
  823. .parent_data = gcc_parent_data_29,
  824. .num_parents = ARRAY_SIZE(gcc_parent_data_29),
  825. .ops = &clk_regmap_mux_closest_ops,
  826. },
  827. },
  828. };
  829. static struct clk_regmap_mux gcc_usb4_1_phy_pcie_pipe_mux_clk_src = {
  830. .reg = 0xb80e0,
  831. .shift = 0,
  832. .width = 2,
  833. .parent_map = gcc_parent_map_31,
  834. .clkr = {
  835. .hw.init = &(const struct clk_init_data) {
  836. .name = "gcc_usb4_1_phy_pcie_pipe_mux_clk_src",
  837. .parent_data = gcc_parent_data_31,
  838. .num_parents = ARRAY_SIZE(gcc_parent_data_31),
  839. .ops = &clk_regmap_mux_closest_ops,
  840. },
  841. },
  842. };
  843. static struct clk_regmap_mux gcc_usb4_1_phy_rx0_clk_src = {
  844. .reg = 0xb8090,
  845. .shift = 0,
  846. .width = 2,
  847. .parent_map = gcc_parent_map_32,
  848. .clkr = {
  849. .hw.init = &(const struct clk_init_data) {
  850. .name = "gcc_usb4_1_phy_rx0_clk_src",
  851. .parent_data = gcc_parent_data_32,
  852. .num_parents = ARRAY_SIZE(gcc_parent_data_32),
  853. .ops = &clk_regmap_mux_closest_ops,
  854. },
  855. },
  856. };
  857. static struct clk_regmap_mux gcc_usb4_1_phy_rx1_clk_src = {
  858. .reg = 0xb809c,
  859. .shift = 0,
  860. .width = 2,
  861. .parent_map = gcc_parent_map_33,
  862. .clkr = {
  863. .hw.init = &(const struct clk_init_data) {
  864. .name = "gcc_usb4_1_phy_rx1_clk_src",
  865. .parent_data = gcc_parent_data_33,
  866. .num_parents = ARRAY_SIZE(gcc_parent_data_33),
  867. .ops = &clk_regmap_mux_closest_ops,
  868. },
  869. },
  870. };
  871. static struct clk_regmap_mux gcc_usb4_1_phy_sys_clk_src = {
  872. .reg = 0xb80c0,
  873. .shift = 0,
  874. .width = 2,
  875. .parent_map = gcc_parent_map_34,
  876. .clkr = {
  877. .hw.init = &(const struct clk_init_data) {
  878. .name = "gcc_usb4_1_phy_sys_clk_src",
  879. .parent_data = gcc_parent_data_34,
  880. .num_parents = ARRAY_SIZE(gcc_parent_data_34),
  881. .ops = &clk_regmap_mux_closest_ops,
  882. },
  883. },
  884. };
  885. static struct clk_regmap_mux gcc_usb4_phy_dp_clk_src = {
  886. .reg = 0x2a050,
  887. .shift = 0,
  888. .width = 2,
  889. .parent_map = gcc_parent_map_35,
  890. .clkr = {
  891. .hw.init = &(const struct clk_init_data) {
  892. .name = "gcc_usb4_phy_dp_clk_src",
  893. .parent_data = gcc_parent_data_35,
  894. .num_parents = ARRAY_SIZE(gcc_parent_data_35),
  895. .ops = &clk_regmap_mux_closest_ops,
  896. },
  897. },
  898. };
  899. static struct clk_regmap_mux gcc_usb4_phy_p2rr2p_pipe_clk_src = {
  900. .reg = 0x2a0b0,
  901. .shift = 0,
  902. .width = 2,
  903. .parent_map = gcc_parent_map_36,
  904. .clkr = {
  905. .hw.init = &(const struct clk_init_data) {
  906. .name = "gcc_usb4_phy_p2rr2p_pipe_clk_src",
  907. .parent_data = gcc_parent_data_36,
  908. .num_parents = ARRAY_SIZE(gcc_parent_data_36),
  909. .ops = &clk_regmap_mux_closest_ops,
  910. },
  911. },
  912. };
  913. static struct clk_regmap_mux gcc_usb4_phy_pcie_pipe_mux_clk_src = {
  914. .reg = 0x2a0e0,
  915. .shift = 0,
  916. .width = 2,
  917. .parent_map = gcc_parent_map_38,
  918. .clkr = {
  919. .hw.init = &(const struct clk_init_data) {
  920. .name = "gcc_usb4_phy_pcie_pipe_mux_clk_src",
  921. .parent_data = gcc_parent_data_38,
  922. .num_parents = ARRAY_SIZE(gcc_parent_data_38),
  923. .ops = &clk_regmap_mux_closest_ops,
  924. },
  925. },
  926. };
  927. static struct clk_regmap_mux gcc_usb4_phy_rx0_clk_src = {
  928. .reg = 0x2a090,
  929. .shift = 0,
  930. .width = 2,
  931. .parent_map = gcc_parent_map_39,
  932. .clkr = {
  933. .hw.init = &(const struct clk_init_data) {
  934. .name = "gcc_usb4_phy_rx0_clk_src",
  935. .parent_data = gcc_parent_data_39,
  936. .num_parents = ARRAY_SIZE(gcc_parent_data_39),
  937. .ops = &clk_regmap_mux_closest_ops,
  938. },
  939. },
  940. };
  941. static struct clk_regmap_mux gcc_usb4_phy_rx1_clk_src = {
  942. .reg = 0x2a09c,
  943. .shift = 0,
  944. .width = 2,
  945. .parent_map = gcc_parent_map_40,
  946. .clkr = {
  947. .hw.init = &(const struct clk_init_data) {
  948. .name = "gcc_usb4_phy_rx1_clk_src",
  949. .parent_data = gcc_parent_data_40,
  950. .num_parents = ARRAY_SIZE(gcc_parent_data_40),
  951. .ops = &clk_regmap_mux_closest_ops,
  952. },
  953. },
  954. };
  955. static struct clk_regmap_mux gcc_usb4_phy_sys_clk_src = {
  956. .reg = 0x2a0c0,
  957. .shift = 0,
  958. .width = 2,
  959. .parent_map = gcc_parent_map_41,
  960. .clkr = {
  961. .hw.init = &(const struct clk_init_data) {
  962. .name = "gcc_usb4_phy_sys_clk_src",
  963. .parent_data = gcc_parent_data_41,
  964. .num_parents = ARRAY_SIZE(gcc_parent_data_41),
  965. .ops = &clk_regmap_mux_closest_ops,
  966. },
  967. },
  968. };
  969. static const struct freq_tbl ftbl_gcc_emac0_ptp_clk_src[] = {
  970. F(75000000, P_GCC_GPLL0_OUT_EVEN, 4, 0, 0),
  971. F(125000000, P_GCC_GPLL7_OUT_MAIN, 4, 0, 0),
  972. F(230400000, P_GCC_GPLL4_OUT_MAIN, 3.5, 0, 0),
  973. { }
  974. };
  975. static struct clk_rcg2 gcc_emac0_ptp_clk_src = {
  976. .cmd_rcgr = 0xaa020,
  977. .mnd_width = 0,
  978. .hid_width = 5,
  979. .parent_map = gcc_parent_map_4,
  980. .freq_tbl = ftbl_gcc_emac0_ptp_clk_src,
  981. .clkr.hw.init = &(const struct clk_init_data) {
  982. .name = "gcc_emac0_ptp_clk_src",
  983. .parent_data = gcc_parent_data_4,
  984. .num_parents = ARRAY_SIZE(gcc_parent_data_4),
  985. .ops = &clk_rcg2_shared_ops,
  986. },
  987. };
  988. static const struct freq_tbl ftbl_gcc_emac0_rgmii_clk_src[] = {
  989. F(50000000, P_GCC_GPLL0_OUT_EVEN, 6, 0, 0),
  990. F(125000000, P_GCC_GPLL7_OUT_MAIN, 4, 0, 0),
  991. F(250000000, P_GCC_GPLL7_OUT_MAIN, 2, 0, 0),
  992. { }
  993. };
  994. static struct clk_rcg2 gcc_emac0_rgmii_clk_src = {
  995. .cmd_rcgr = 0xaa040,
  996. .mnd_width = 8,
  997. .hid_width = 5,
  998. .parent_map = gcc_parent_map_8,
  999. .freq_tbl = ftbl_gcc_emac0_rgmii_clk_src,
  1000. .clkr.hw.init = &(const struct clk_init_data) {
  1001. .name = "gcc_emac0_rgmii_clk_src",
  1002. .parent_data = gcc_parent_data_8,
  1003. .num_parents = ARRAY_SIZE(gcc_parent_data_8),
  1004. .ops = &clk_rcg2_shared_ops,
  1005. },
  1006. };
  1007. static struct clk_rcg2 gcc_emac1_ptp_clk_src = {
  1008. .cmd_rcgr = 0xba020,
  1009. .mnd_width = 0,
  1010. .hid_width = 5,
  1011. .parent_map = gcc_parent_map_4,
  1012. .freq_tbl = ftbl_gcc_emac0_ptp_clk_src,
  1013. .clkr.hw.init = &(const struct clk_init_data) {
  1014. .name = "gcc_emac1_ptp_clk_src",
  1015. .parent_data = gcc_parent_data_4,
  1016. .num_parents = ARRAY_SIZE(gcc_parent_data_4),
  1017. .ops = &clk_rcg2_shared_ops,
  1018. },
  1019. };
  1020. static struct clk_rcg2 gcc_emac1_rgmii_clk_src = {
  1021. .cmd_rcgr = 0xba040,
  1022. .mnd_width = 8,
  1023. .hid_width = 5,
  1024. .parent_map = gcc_parent_map_9,
  1025. .freq_tbl = ftbl_gcc_emac0_rgmii_clk_src,
  1026. .clkr.hw.init = &(const struct clk_init_data) {
  1027. .name = "gcc_emac1_rgmii_clk_src",
  1028. .parent_data = gcc_parent_data_9,
  1029. .num_parents = ARRAY_SIZE(gcc_parent_data_9),
  1030. .ops = &clk_rcg2_shared_ops,
  1031. },
  1032. };
  1033. static const struct freq_tbl ftbl_gcc_gp1_clk_src[] = {
  1034. F(50000000, P_GCC_GPLL0_OUT_EVEN, 6, 0, 0),
  1035. F(100000000, P_GCC_GPLL0_OUT_MAIN, 6, 0, 0),
  1036. F(200000000, P_GCC_GPLL0_OUT_MAIN, 3, 0, 0),
  1037. { }
  1038. };
  1039. static struct clk_rcg2 gcc_gp1_clk_src = {
  1040. .cmd_rcgr = 0x64004,
  1041. .mnd_width = 16,
  1042. .hid_width = 5,
  1043. .parent_map = gcc_parent_map_2,
  1044. .freq_tbl = ftbl_gcc_gp1_clk_src,
  1045. .clkr.hw.init = &(const struct clk_init_data) {
  1046. .name = "gcc_gp1_clk_src",
  1047. .parent_data = gcc_parent_data_2,
  1048. .num_parents = ARRAY_SIZE(gcc_parent_data_2),
  1049. .ops = &clk_rcg2_shared_ops,
  1050. },
  1051. };
  1052. static struct clk_rcg2 gcc_gp2_clk_src = {
  1053. .cmd_rcgr = 0x65004,
  1054. .mnd_width = 16,
  1055. .hid_width = 5,
  1056. .parent_map = gcc_parent_map_2,
  1057. .freq_tbl = ftbl_gcc_gp1_clk_src,
  1058. .clkr.hw.init = &(const struct clk_init_data) {
  1059. .name = "gcc_gp2_clk_src",
  1060. .parent_data = gcc_parent_data_2,
  1061. .num_parents = ARRAY_SIZE(gcc_parent_data_2),
  1062. .ops = &clk_rcg2_shared_ops,
  1063. },
  1064. };
  1065. static struct clk_rcg2 gcc_gp3_clk_src = {
  1066. .cmd_rcgr = 0x66004,
  1067. .mnd_width = 16,
  1068. .hid_width = 5,
  1069. .parent_map = gcc_parent_map_2,
  1070. .freq_tbl = ftbl_gcc_gp1_clk_src,
  1071. .clkr.hw.init = &(const struct clk_init_data) {
  1072. .name = "gcc_gp3_clk_src",
  1073. .parent_data = gcc_parent_data_2,
  1074. .num_parents = ARRAY_SIZE(gcc_parent_data_2),
  1075. .ops = &clk_rcg2_shared_ops,
  1076. },
  1077. };
  1078. static struct clk_rcg2 gcc_gp4_clk_src = {
  1079. .cmd_rcgr = 0xc2004,
  1080. .mnd_width = 16,
  1081. .hid_width = 5,
  1082. .parent_map = gcc_parent_map_2,
  1083. .freq_tbl = ftbl_gcc_gp1_clk_src,
  1084. .clkr.hw.init = &(const struct clk_init_data) {
  1085. .name = "gcc_gp4_clk_src",
  1086. .parent_data = gcc_parent_data_2,
  1087. .num_parents = ARRAY_SIZE(gcc_parent_data_2),
  1088. .ops = &clk_rcg2_shared_ops,
  1089. },
  1090. };
  1091. static struct clk_rcg2 gcc_gp5_clk_src = {
  1092. .cmd_rcgr = 0xc3004,
  1093. .mnd_width = 16,
  1094. .hid_width = 5,
  1095. .parent_map = gcc_parent_map_2,
  1096. .freq_tbl = ftbl_gcc_gp1_clk_src,
  1097. .clkr.hw.init = &(const struct clk_init_data) {
  1098. .name = "gcc_gp5_clk_src",
  1099. .parent_data = gcc_parent_data_2,
  1100. .num_parents = ARRAY_SIZE(gcc_parent_data_2),
  1101. .ops = &clk_rcg2_shared_ops,
  1102. },
  1103. };
  1104. static const struct freq_tbl ftbl_gcc_pcie_0_aux_clk_src[] = {
  1105. F(9600000, P_BI_TCXO, 2, 0, 0),
  1106. F(19200000, P_BI_TCXO, 1, 0, 0),
  1107. { }
  1108. };
  1109. static struct clk_rcg2 gcc_pcie_0_aux_clk_src = {
  1110. .cmd_rcgr = 0xa4054,
  1111. .mnd_width = 16,
  1112. .hid_width = 5,
  1113. .parent_map = gcc_parent_map_1,
  1114. .freq_tbl = ftbl_gcc_pcie_0_aux_clk_src,
  1115. .clkr.hw.init = &(const struct clk_init_data) {
  1116. .name = "gcc_pcie_0_aux_clk_src",
  1117. .parent_data = gcc_parent_data_1,
  1118. .num_parents = ARRAY_SIZE(gcc_parent_data_1),
  1119. .ops = &clk_rcg2_shared_ops,
  1120. },
  1121. };
  1122. static const struct freq_tbl ftbl_gcc_pcie_0_phy_rchng_clk_src[] = {
  1123. F(100000000, P_GCC_GPLL0_OUT_EVEN, 3, 0, 0),
  1124. { }
  1125. };
  1126. static struct clk_rcg2 gcc_pcie_0_phy_rchng_clk_src = {
  1127. .cmd_rcgr = 0xa403c,
  1128. .mnd_width = 0,
  1129. .hid_width = 5,
  1130. .parent_map = gcc_parent_map_0,
  1131. .freq_tbl = ftbl_gcc_pcie_0_phy_rchng_clk_src,
  1132. .clkr.hw.init = &(const struct clk_init_data) {
  1133. .name = "gcc_pcie_0_phy_rchng_clk_src",
  1134. .parent_data = gcc_parent_data_0,
  1135. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  1136. .ops = &clk_rcg2_shared_ops,
  1137. },
  1138. };
  1139. static const struct freq_tbl ftbl_gcc_pcie_1_aux_clk_src[] = {
  1140. F(19200000, P_BI_TCXO, 1, 0, 0),
  1141. { }
  1142. };
  1143. static struct clk_rcg2 gcc_pcie_1_aux_clk_src = {
  1144. .cmd_rcgr = 0x8d054,
  1145. .mnd_width = 16,
  1146. .hid_width = 5,
  1147. .parent_map = gcc_parent_map_1,
  1148. .freq_tbl = ftbl_gcc_pcie_1_aux_clk_src,
  1149. .clkr.hw.init = &(const struct clk_init_data) {
  1150. .name = "gcc_pcie_1_aux_clk_src",
  1151. .parent_data = gcc_parent_data_1,
  1152. .num_parents = ARRAY_SIZE(gcc_parent_data_1),
  1153. .ops = &clk_rcg2_shared_ops,
  1154. },
  1155. };
  1156. static struct clk_rcg2 gcc_pcie_1_phy_rchng_clk_src = {
  1157. .cmd_rcgr = 0x8d03c,
  1158. .mnd_width = 0,
  1159. .hid_width = 5,
  1160. .parent_map = gcc_parent_map_0,
  1161. .freq_tbl = ftbl_gcc_pcie_0_phy_rchng_clk_src,
  1162. .clkr.hw.init = &(const struct clk_init_data) {
  1163. .name = "gcc_pcie_1_phy_rchng_clk_src",
  1164. .parent_data = gcc_parent_data_0,
  1165. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  1166. .ops = &clk_rcg2_shared_ops,
  1167. },
  1168. };
  1169. static struct clk_rcg2 gcc_pcie_2a_aux_clk_src = {
  1170. .cmd_rcgr = 0x9d064,
  1171. .mnd_width = 16,
  1172. .hid_width = 5,
  1173. .parent_map = gcc_parent_map_1,
  1174. .freq_tbl = ftbl_gcc_pcie_1_aux_clk_src,
  1175. .clkr.hw.init = &(const struct clk_init_data) {
  1176. .name = "gcc_pcie_2a_aux_clk_src",
  1177. .parent_data = gcc_parent_data_1,
  1178. .num_parents = ARRAY_SIZE(gcc_parent_data_1),
  1179. .ops = &clk_rcg2_shared_ops,
  1180. },
  1181. };
  1182. static struct clk_rcg2 gcc_pcie_2a_phy_rchng_clk_src = {
  1183. .cmd_rcgr = 0x9d044,
  1184. .mnd_width = 0,
  1185. .hid_width = 5,
  1186. .parent_map = gcc_parent_map_0,
  1187. .freq_tbl = ftbl_gcc_pcie_0_phy_rchng_clk_src,
  1188. .clkr.hw.init = &(const struct clk_init_data) {
  1189. .name = "gcc_pcie_2a_phy_rchng_clk_src",
  1190. .parent_data = gcc_parent_data_0,
  1191. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  1192. .ops = &clk_rcg2_shared_ops,
  1193. },
  1194. };
  1195. static struct clk_rcg2 gcc_pcie_2b_aux_clk_src = {
  1196. .cmd_rcgr = 0x9e064,
  1197. .mnd_width = 16,
  1198. .hid_width = 5,
  1199. .parent_map = gcc_parent_map_1,
  1200. .freq_tbl = ftbl_gcc_pcie_1_aux_clk_src,
  1201. .clkr.hw.init = &(const struct clk_init_data) {
  1202. .name = "gcc_pcie_2b_aux_clk_src",
  1203. .parent_data = gcc_parent_data_1,
  1204. .num_parents = ARRAY_SIZE(gcc_parent_data_1),
  1205. .ops = &clk_rcg2_shared_ops,
  1206. },
  1207. };
  1208. static struct clk_rcg2 gcc_pcie_2b_phy_rchng_clk_src = {
  1209. .cmd_rcgr = 0x9e044,
  1210. .mnd_width = 0,
  1211. .hid_width = 5,
  1212. .parent_map = gcc_parent_map_0,
  1213. .freq_tbl = ftbl_gcc_pcie_0_phy_rchng_clk_src,
  1214. .clkr.hw.init = &(const struct clk_init_data) {
  1215. .name = "gcc_pcie_2b_phy_rchng_clk_src",
  1216. .parent_data = gcc_parent_data_0,
  1217. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  1218. .ops = &clk_rcg2_shared_ops,
  1219. },
  1220. };
  1221. static struct clk_rcg2 gcc_pcie_3a_aux_clk_src = {
  1222. .cmd_rcgr = 0xa0064,
  1223. .mnd_width = 16,
  1224. .hid_width = 5,
  1225. .parent_map = gcc_parent_map_1,
  1226. .freq_tbl = ftbl_gcc_pcie_1_aux_clk_src,
  1227. .clkr.hw.init = &(const struct clk_init_data) {
  1228. .name = "gcc_pcie_3a_aux_clk_src",
  1229. .parent_data = gcc_parent_data_1,
  1230. .num_parents = ARRAY_SIZE(gcc_parent_data_1),
  1231. .ops = &clk_rcg2_shared_ops,
  1232. },
  1233. };
  1234. static struct clk_rcg2 gcc_pcie_3a_phy_rchng_clk_src = {
  1235. .cmd_rcgr = 0xa0044,
  1236. .mnd_width = 0,
  1237. .hid_width = 5,
  1238. .parent_map = gcc_parent_map_0,
  1239. .freq_tbl = ftbl_gcc_pcie_0_phy_rchng_clk_src,
  1240. .clkr.hw.init = &(const struct clk_init_data) {
  1241. .name = "gcc_pcie_3a_phy_rchng_clk_src",
  1242. .parent_data = gcc_parent_data_0,
  1243. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  1244. .ops = &clk_rcg2_shared_ops,
  1245. },
  1246. };
  1247. static struct clk_rcg2 gcc_pcie_3b_aux_clk_src = {
  1248. .cmd_rcgr = 0xa2064,
  1249. .mnd_width = 16,
  1250. .hid_width = 5,
  1251. .parent_map = gcc_parent_map_1,
  1252. .freq_tbl = ftbl_gcc_pcie_1_aux_clk_src,
  1253. .clkr.hw.init = &(const struct clk_init_data) {
  1254. .name = "gcc_pcie_3b_aux_clk_src",
  1255. .parent_data = gcc_parent_data_1,
  1256. .num_parents = ARRAY_SIZE(gcc_parent_data_1),
  1257. .ops = &clk_rcg2_shared_ops,
  1258. },
  1259. };
  1260. static struct clk_rcg2 gcc_pcie_3b_phy_rchng_clk_src = {
  1261. .cmd_rcgr = 0xa2044,
  1262. .mnd_width = 0,
  1263. .hid_width = 5,
  1264. .parent_map = gcc_parent_map_0,
  1265. .freq_tbl = ftbl_gcc_pcie_0_phy_rchng_clk_src,
  1266. .clkr.hw.init = &(const struct clk_init_data) {
  1267. .name = "gcc_pcie_3b_phy_rchng_clk_src",
  1268. .parent_data = gcc_parent_data_0,
  1269. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  1270. .ops = &clk_rcg2_shared_ops,
  1271. },
  1272. };
  1273. static struct clk_rcg2 gcc_pcie_4_aux_clk_src = {
  1274. .cmd_rcgr = 0x6b064,
  1275. .mnd_width = 16,
  1276. .hid_width = 5,
  1277. .parent_map = gcc_parent_map_1,
  1278. .freq_tbl = ftbl_gcc_pcie_0_aux_clk_src,
  1279. .clkr.hw.init = &(const struct clk_init_data) {
  1280. .name = "gcc_pcie_4_aux_clk_src",
  1281. .parent_data = gcc_parent_data_1,
  1282. .num_parents = ARRAY_SIZE(gcc_parent_data_1),
  1283. .ops = &clk_rcg2_shared_ops,
  1284. },
  1285. };
  1286. static struct clk_rcg2 gcc_pcie_4_phy_rchng_clk_src = {
  1287. .cmd_rcgr = 0x6b044,
  1288. .mnd_width = 0,
  1289. .hid_width = 5,
  1290. .parent_map = gcc_parent_map_0,
  1291. .freq_tbl = ftbl_gcc_pcie_0_phy_rchng_clk_src,
  1292. .clkr.hw.init = &(const struct clk_init_data) {
  1293. .name = "gcc_pcie_4_phy_rchng_clk_src",
  1294. .parent_data = gcc_parent_data_0,
  1295. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  1296. .ops = &clk_rcg2_shared_ops,
  1297. },
  1298. };
  1299. static struct clk_rcg2 gcc_pcie_rscc_xo_clk_src = {
  1300. .cmd_rcgr = 0xae00c,
  1301. .mnd_width = 0,
  1302. .hid_width = 5,
  1303. .parent_map = gcc_parent_map_3,
  1304. .freq_tbl = ftbl_gcc_pcie_1_aux_clk_src,
  1305. .clkr.hw.init = &(const struct clk_init_data) {
  1306. .name = "gcc_pcie_rscc_xo_clk_src",
  1307. .parent_data = gcc_parent_data_3,
  1308. .num_parents = ARRAY_SIZE(gcc_parent_data_3),
  1309. .ops = &clk_rcg2_shared_ops,
  1310. },
  1311. };
  1312. static const struct freq_tbl ftbl_gcc_pdm2_clk_src[] = {
  1313. F(60000000, P_GCC_GPLL0_OUT_EVEN, 5, 0, 0),
  1314. { }
  1315. };
  1316. static struct clk_rcg2 gcc_pdm2_clk_src = {
  1317. .cmd_rcgr = 0x33010,
  1318. .mnd_width = 0,
  1319. .hid_width = 5,
  1320. .parent_map = gcc_parent_map_0,
  1321. .freq_tbl = ftbl_gcc_pdm2_clk_src,
  1322. .clkr.hw.init = &(const struct clk_init_data) {
  1323. .name = "gcc_pdm2_clk_src",
  1324. .parent_data = gcc_parent_data_0,
  1325. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  1326. .ops = &clk_rcg2_shared_ops,
  1327. },
  1328. };
  1329. static const struct freq_tbl ftbl_gcc_qupv3_wrap0_s0_clk_src[] = {
  1330. F(7372800, P_GCC_GPLL0_OUT_EVEN, 1, 384, 15625),
  1331. F(14745600, P_GCC_GPLL0_OUT_EVEN, 1, 768, 15625),
  1332. F(19200000, P_BI_TCXO, 1, 0, 0),
  1333. F(29491200, P_GCC_GPLL0_OUT_EVEN, 1, 1536, 15625),
  1334. F(32000000, P_GCC_GPLL0_OUT_EVEN, 1, 8, 75),
  1335. F(48000000, P_GCC_GPLL0_OUT_EVEN, 1, 4, 25),
  1336. F(64000000, P_GCC_GPLL0_OUT_EVEN, 1, 16, 75),
  1337. F(75000000, P_GCC_GPLL0_OUT_EVEN, 4, 0, 0),
  1338. F(80000000, P_GCC_GPLL0_OUT_EVEN, 1, 4, 15),
  1339. F(96000000, P_GCC_GPLL0_OUT_EVEN, 1, 8, 25),
  1340. F(100000000, P_GCC_GPLL0_OUT_MAIN, 6, 0, 0),
  1341. { }
  1342. };
  1343. static struct clk_init_data gcc_qupv3_wrap0_s0_clk_src_init = {
  1344. .name = "gcc_qupv3_wrap0_s0_clk_src",
  1345. .parent_data = gcc_parent_data_0,
  1346. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  1347. .flags = CLK_SET_RATE_PARENT,
  1348. .ops = &clk_rcg2_shared_ops,
  1349. };
  1350. static struct clk_rcg2 gcc_qupv3_wrap0_s0_clk_src = {
  1351. .cmd_rcgr = 0x17148,
  1352. .mnd_width = 16,
  1353. .hid_width = 5,
  1354. .parent_map = gcc_parent_map_0,
  1355. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  1356. .clkr.hw.init = &gcc_qupv3_wrap0_s0_clk_src_init,
  1357. };
  1358. static struct clk_init_data gcc_qupv3_wrap0_s1_clk_src_init = {
  1359. .name = "gcc_qupv3_wrap0_s1_clk_src",
  1360. .parent_data = gcc_parent_data_0,
  1361. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  1362. .flags = CLK_SET_RATE_PARENT,
  1363. .ops = &clk_rcg2_shared_ops,
  1364. };
  1365. static struct clk_rcg2 gcc_qupv3_wrap0_s1_clk_src = {
  1366. .cmd_rcgr = 0x17278,
  1367. .mnd_width = 16,
  1368. .hid_width = 5,
  1369. .parent_map = gcc_parent_map_0,
  1370. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  1371. .clkr.hw.init = &gcc_qupv3_wrap0_s1_clk_src_init,
  1372. };
  1373. static struct clk_init_data gcc_qupv3_wrap0_s2_clk_src_init = {
  1374. .name = "gcc_qupv3_wrap0_s2_clk_src",
  1375. .parent_data = gcc_parent_data_0,
  1376. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  1377. .flags = CLK_SET_RATE_PARENT,
  1378. .ops = &clk_rcg2_shared_ops,
  1379. };
  1380. static struct clk_rcg2 gcc_qupv3_wrap0_s2_clk_src = {
  1381. .cmd_rcgr = 0x173a8,
  1382. .mnd_width = 16,
  1383. .hid_width = 5,
  1384. .parent_map = gcc_parent_map_0,
  1385. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  1386. .clkr.hw.init = &gcc_qupv3_wrap0_s2_clk_src_init,
  1387. };
  1388. static struct clk_init_data gcc_qupv3_wrap0_s3_clk_src_init = {
  1389. .name = "gcc_qupv3_wrap0_s3_clk_src",
  1390. .parent_data = gcc_parent_data_0,
  1391. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  1392. .flags = CLK_SET_RATE_PARENT,
  1393. .ops = &clk_rcg2_shared_ops,
  1394. };
  1395. static struct clk_rcg2 gcc_qupv3_wrap0_s3_clk_src = {
  1396. .cmd_rcgr = 0x174d8,
  1397. .mnd_width = 16,
  1398. .hid_width = 5,
  1399. .parent_map = gcc_parent_map_0,
  1400. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  1401. .clkr.hw.init = &gcc_qupv3_wrap0_s3_clk_src_init,
  1402. };
  1403. static struct clk_init_data gcc_qupv3_wrap0_s4_clk_src_init = {
  1404. .name = "gcc_qupv3_wrap0_s4_clk_src",
  1405. .parent_data = gcc_parent_data_0,
  1406. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  1407. .flags = CLK_SET_RATE_PARENT,
  1408. .ops = &clk_rcg2_shared_ops,
  1409. };
  1410. static struct clk_rcg2 gcc_qupv3_wrap0_s4_clk_src = {
  1411. .cmd_rcgr = 0x17608,
  1412. .mnd_width = 16,
  1413. .hid_width = 5,
  1414. .parent_map = gcc_parent_map_0,
  1415. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  1416. .clkr.hw.init = &gcc_qupv3_wrap0_s4_clk_src_init,
  1417. };
  1418. static struct clk_init_data gcc_qupv3_wrap0_s5_clk_src_init = {
  1419. .name = "gcc_qupv3_wrap0_s5_clk_src",
  1420. .parent_data = gcc_parent_data_0,
  1421. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  1422. .flags = CLK_SET_RATE_PARENT,
  1423. .ops = &clk_rcg2_shared_ops,
  1424. };
  1425. static struct clk_rcg2 gcc_qupv3_wrap0_s5_clk_src = {
  1426. .cmd_rcgr = 0x17738,
  1427. .mnd_width = 16,
  1428. .hid_width = 5,
  1429. .parent_map = gcc_parent_map_0,
  1430. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  1431. .clkr.hw.init = &gcc_qupv3_wrap0_s5_clk_src_init,
  1432. };
  1433. static const struct freq_tbl ftbl_gcc_qupv3_wrap0_s6_clk_src[] = {
  1434. F(7372800, P_GCC_GPLL0_OUT_EVEN, 1, 384, 15625),
  1435. F(14745600, P_GCC_GPLL0_OUT_EVEN, 1, 768, 15625),
  1436. F(19200000, P_BI_TCXO, 1, 0, 0),
  1437. F(29491200, P_GCC_GPLL0_OUT_EVEN, 1, 1536, 15625),
  1438. F(32000000, P_GCC_GPLL0_OUT_EVEN, 1, 8, 75),
  1439. F(48000000, P_GCC_GPLL0_OUT_EVEN, 1, 4, 25),
  1440. F(64000000, P_GCC_GPLL0_OUT_EVEN, 1, 16, 75),
  1441. F(75000000, P_GCC_GPLL0_OUT_EVEN, 4, 0, 0),
  1442. F(80000000, P_GCC_GPLL0_OUT_EVEN, 1, 4, 15),
  1443. F(96000000, P_GCC_GPLL0_OUT_EVEN, 1, 8, 25),
  1444. F(120000000, P_GCC_GPLL0_OUT_MAIN, 5, 0, 0),
  1445. { }
  1446. };
  1447. static struct clk_init_data gcc_qupv3_wrap0_s6_clk_src_init = {
  1448. .name = "gcc_qupv3_wrap0_s6_clk_src",
  1449. .parent_data = gcc_parent_data_0,
  1450. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  1451. .flags = CLK_SET_RATE_PARENT,
  1452. .ops = &clk_rcg2_shared_ops,
  1453. };
  1454. static struct clk_rcg2 gcc_qupv3_wrap0_s6_clk_src = {
  1455. .cmd_rcgr = 0x17868,
  1456. .mnd_width = 16,
  1457. .hid_width = 5,
  1458. .parent_map = gcc_parent_map_0,
  1459. .freq_tbl = ftbl_gcc_qupv3_wrap0_s6_clk_src,
  1460. .clkr.hw.init = &gcc_qupv3_wrap0_s6_clk_src_init,
  1461. };
  1462. static struct clk_init_data gcc_qupv3_wrap0_s7_clk_src_init = {
  1463. .name = "gcc_qupv3_wrap0_s7_clk_src",
  1464. .parent_data = gcc_parent_data_0,
  1465. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  1466. .flags = CLK_SET_RATE_PARENT,
  1467. .ops = &clk_rcg2_shared_ops,
  1468. };
  1469. static struct clk_rcg2 gcc_qupv3_wrap0_s7_clk_src = {
  1470. .cmd_rcgr = 0x17998,
  1471. .mnd_width = 16,
  1472. .hid_width = 5,
  1473. .parent_map = gcc_parent_map_0,
  1474. .freq_tbl = ftbl_gcc_qupv3_wrap0_s6_clk_src,
  1475. .clkr.hw.init = &gcc_qupv3_wrap0_s7_clk_src_init,
  1476. };
  1477. static struct clk_init_data gcc_qupv3_wrap1_s0_clk_src_init = {
  1478. .name = "gcc_qupv3_wrap1_s0_clk_src",
  1479. .parent_data = gcc_parent_data_0,
  1480. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  1481. .flags = CLK_SET_RATE_PARENT,
  1482. .ops = &clk_rcg2_shared_ops,
  1483. };
  1484. static struct clk_rcg2 gcc_qupv3_wrap1_s0_clk_src = {
  1485. .cmd_rcgr = 0x18148,
  1486. .mnd_width = 16,
  1487. .hid_width = 5,
  1488. .parent_map = gcc_parent_map_0,
  1489. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  1490. .clkr.hw.init = &gcc_qupv3_wrap1_s0_clk_src_init,
  1491. };
  1492. static struct clk_init_data gcc_qupv3_wrap1_s1_clk_src_init = {
  1493. .name = "gcc_qupv3_wrap1_s1_clk_src",
  1494. .parent_data = gcc_parent_data_0,
  1495. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  1496. .flags = CLK_SET_RATE_PARENT,
  1497. .ops = &clk_rcg2_shared_ops,
  1498. };
  1499. static struct clk_rcg2 gcc_qupv3_wrap1_s1_clk_src = {
  1500. .cmd_rcgr = 0x18278,
  1501. .mnd_width = 16,
  1502. .hid_width = 5,
  1503. .parent_map = gcc_parent_map_0,
  1504. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  1505. .clkr.hw.init = &gcc_qupv3_wrap1_s1_clk_src_init,
  1506. };
  1507. static struct clk_init_data gcc_qupv3_wrap1_s2_clk_src_init = {
  1508. .name = "gcc_qupv3_wrap1_s2_clk_src",
  1509. .parent_data = gcc_parent_data_0,
  1510. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  1511. .flags = CLK_SET_RATE_PARENT,
  1512. .ops = &clk_rcg2_shared_ops,
  1513. };
  1514. static struct clk_rcg2 gcc_qupv3_wrap1_s2_clk_src = {
  1515. .cmd_rcgr = 0x183a8,
  1516. .mnd_width = 16,
  1517. .hid_width = 5,
  1518. .parent_map = gcc_parent_map_0,
  1519. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  1520. .clkr.hw.init = &gcc_qupv3_wrap1_s2_clk_src_init,
  1521. };
  1522. static struct clk_init_data gcc_qupv3_wrap1_s3_clk_src_init = {
  1523. .name = "gcc_qupv3_wrap1_s3_clk_src",
  1524. .parent_data = gcc_parent_data_0,
  1525. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  1526. .flags = CLK_SET_RATE_PARENT,
  1527. .ops = &clk_rcg2_shared_ops,
  1528. };
  1529. static struct clk_rcg2 gcc_qupv3_wrap1_s3_clk_src = {
  1530. .cmd_rcgr = 0x184d8,
  1531. .mnd_width = 16,
  1532. .hid_width = 5,
  1533. .parent_map = gcc_parent_map_0,
  1534. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  1535. .clkr.hw.init = &gcc_qupv3_wrap1_s3_clk_src_init,
  1536. };
  1537. static struct clk_init_data gcc_qupv3_wrap1_s4_clk_src_init = {
  1538. .name = "gcc_qupv3_wrap1_s4_clk_src",
  1539. .parent_data = gcc_parent_data_0,
  1540. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  1541. .flags = CLK_SET_RATE_PARENT,
  1542. .ops = &clk_rcg2_shared_ops,
  1543. };
  1544. static struct clk_rcg2 gcc_qupv3_wrap1_s4_clk_src = {
  1545. .cmd_rcgr = 0x18608,
  1546. .mnd_width = 16,
  1547. .hid_width = 5,
  1548. .parent_map = gcc_parent_map_0,
  1549. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  1550. .clkr.hw.init = &gcc_qupv3_wrap1_s4_clk_src_init,
  1551. };
  1552. static struct clk_init_data gcc_qupv3_wrap1_s5_clk_src_init = {
  1553. .name = "gcc_qupv3_wrap1_s5_clk_src",
  1554. .parent_data = gcc_parent_data_0,
  1555. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  1556. .flags = CLK_SET_RATE_PARENT,
  1557. .ops = &clk_rcg2_shared_ops,
  1558. };
  1559. static struct clk_rcg2 gcc_qupv3_wrap1_s5_clk_src = {
  1560. .cmd_rcgr = 0x18738,
  1561. .mnd_width = 16,
  1562. .hid_width = 5,
  1563. .parent_map = gcc_parent_map_0,
  1564. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  1565. .clkr.hw.init = &gcc_qupv3_wrap1_s5_clk_src_init,
  1566. };
  1567. static struct clk_init_data gcc_qupv3_wrap1_s6_clk_src_init = {
  1568. .name = "gcc_qupv3_wrap1_s6_clk_src",
  1569. .parent_data = gcc_parent_data_0,
  1570. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  1571. .flags = CLK_SET_RATE_PARENT,
  1572. .ops = &clk_rcg2_shared_ops,
  1573. };
  1574. static struct clk_rcg2 gcc_qupv3_wrap1_s6_clk_src = {
  1575. .cmd_rcgr = 0x18868,
  1576. .mnd_width = 16,
  1577. .hid_width = 5,
  1578. .parent_map = gcc_parent_map_0,
  1579. .freq_tbl = ftbl_gcc_qupv3_wrap0_s6_clk_src,
  1580. .clkr.hw.init = &gcc_qupv3_wrap1_s6_clk_src_init,
  1581. };
  1582. static struct clk_init_data gcc_qupv3_wrap1_s7_clk_src_init = {
  1583. .name = "gcc_qupv3_wrap1_s7_clk_src",
  1584. .parent_data = gcc_parent_data_0,
  1585. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  1586. .flags = CLK_SET_RATE_PARENT,
  1587. .ops = &clk_rcg2_shared_ops,
  1588. };
  1589. static struct clk_rcg2 gcc_qupv3_wrap1_s7_clk_src = {
  1590. .cmd_rcgr = 0x18998,
  1591. .mnd_width = 16,
  1592. .hid_width = 5,
  1593. .parent_map = gcc_parent_map_0,
  1594. .freq_tbl = ftbl_gcc_qupv3_wrap0_s6_clk_src,
  1595. .clkr.hw.init = &gcc_qupv3_wrap1_s7_clk_src_init,
  1596. };
  1597. static struct clk_init_data gcc_qupv3_wrap2_s0_clk_src_init = {
  1598. .name = "gcc_qupv3_wrap2_s0_clk_src",
  1599. .parent_data = gcc_parent_data_0,
  1600. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  1601. .flags = CLK_SET_RATE_PARENT,
  1602. .ops = &clk_rcg2_shared_ops,
  1603. };
  1604. static struct clk_rcg2 gcc_qupv3_wrap2_s0_clk_src = {
  1605. .cmd_rcgr = 0x1e148,
  1606. .mnd_width = 16,
  1607. .hid_width = 5,
  1608. .parent_map = gcc_parent_map_0,
  1609. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  1610. .clkr.hw.init = &gcc_qupv3_wrap2_s0_clk_src_init,
  1611. };
  1612. static struct clk_init_data gcc_qupv3_wrap2_s1_clk_src_init = {
  1613. .name = "gcc_qupv3_wrap2_s1_clk_src",
  1614. .parent_data = gcc_parent_data_0,
  1615. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  1616. .flags = CLK_SET_RATE_PARENT,
  1617. .ops = &clk_rcg2_shared_ops,
  1618. };
  1619. static struct clk_rcg2 gcc_qupv3_wrap2_s1_clk_src = {
  1620. .cmd_rcgr = 0x1e278,
  1621. .mnd_width = 16,
  1622. .hid_width = 5,
  1623. .parent_map = gcc_parent_map_0,
  1624. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  1625. .clkr.hw.init = &gcc_qupv3_wrap2_s1_clk_src_init,
  1626. };
  1627. static struct clk_init_data gcc_qupv3_wrap2_s2_clk_src_init = {
  1628. .name = "gcc_qupv3_wrap2_s2_clk_src",
  1629. .parent_data = gcc_parent_data_0,
  1630. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  1631. .flags = CLK_SET_RATE_PARENT,
  1632. .ops = &clk_rcg2_shared_ops,
  1633. };
  1634. static struct clk_rcg2 gcc_qupv3_wrap2_s2_clk_src = {
  1635. .cmd_rcgr = 0x1e3a8,
  1636. .mnd_width = 16,
  1637. .hid_width = 5,
  1638. .parent_map = gcc_parent_map_0,
  1639. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  1640. .clkr.hw.init = &gcc_qupv3_wrap2_s2_clk_src_init,
  1641. };
  1642. static struct clk_init_data gcc_qupv3_wrap2_s3_clk_src_init = {
  1643. .name = "gcc_qupv3_wrap2_s3_clk_src",
  1644. .parent_data = gcc_parent_data_0,
  1645. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  1646. .flags = CLK_SET_RATE_PARENT,
  1647. .ops = &clk_rcg2_shared_ops,
  1648. };
  1649. static struct clk_rcg2 gcc_qupv3_wrap2_s3_clk_src = {
  1650. .cmd_rcgr = 0x1e4d8,
  1651. .mnd_width = 16,
  1652. .hid_width = 5,
  1653. .parent_map = gcc_parent_map_0,
  1654. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  1655. .clkr.hw.init = &gcc_qupv3_wrap2_s3_clk_src_init,
  1656. };
  1657. static struct clk_init_data gcc_qupv3_wrap2_s4_clk_src_init = {
  1658. .name = "gcc_qupv3_wrap2_s4_clk_src",
  1659. .parent_data = gcc_parent_data_0,
  1660. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  1661. .flags = CLK_SET_RATE_PARENT,
  1662. .ops = &clk_rcg2_shared_ops,
  1663. };
  1664. static struct clk_rcg2 gcc_qupv3_wrap2_s4_clk_src = {
  1665. .cmd_rcgr = 0x1e608,
  1666. .mnd_width = 16,
  1667. .hid_width = 5,
  1668. .parent_map = gcc_parent_map_0,
  1669. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  1670. .clkr.hw.init = &gcc_qupv3_wrap2_s4_clk_src_init,
  1671. };
  1672. static struct clk_init_data gcc_qupv3_wrap2_s5_clk_src_init = {
  1673. .name = "gcc_qupv3_wrap2_s5_clk_src",
  1674. .parent_data = gcc_parent_data_0,
  1675. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  1676. .flags = CLK_SET_RATE_PARENT,
  1677. .ops = &clk_rcg2_shared_ops,
  1678. };
  1679. static struct clk_rcg2 gcc_qupv3_wrap2_s5_clk_src = {
  1680. .cmd_rcgr = 0x1e738,
  1681. .mnd_width = 16,
  1682. .hid_width = 5,
  1683. .parent_map = gcc_parent_map_0,
  1684. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  1685. .clkr.hw.init = &gcc_qupv3_wrap2_s5_clk_src_init,
  1686. };
  1687. static struct clk_init_data gcc_qupv3_wrap2_s6_clk_src_init = {
  1688. .name = "gcc_qupv3_wrap2_s6_clk_src",
  1689. .parent_data = gcc_parent_data_0,
  1690. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  1691. .flags = CLK_SET_RATE_PARENT,
  1692. .ops = &clk_rcg2_shared_ops,
  1693. };
  1694. static struct clk_rcg2 gcc_qupv3_wrap2_s6_clk_src = {
  1695. .cmd_rcgr = 0x1e868,
  1696. .mnd_width = 16,
  1697. .hid_width = 5,
  1698. .parent_map = gcc_parent_map_0,
  1699. .freq_tbl = ftbl_gcc_qupv3_wrap0_s6_clk_src,
  1700. .clkr.hw.init = &gcc_qupv3_wrap2_s6_clk_src_init,
  1701. };
  1702. static struct clk_init_data gcc_qupv3_wrap2_s7_clk_src_init = {
  1703. .name = "gcc_qupv3_wrap2_s7_clk_src",
  1704. .parent_data = gcc_parent_data_0,
  1705. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  1706. .flags = CLK_SET_RATE_PARENT,
  1707. .ops = &clk_rcg2_shared_ops,
  1708. };
  1709. static struct clk_rcg2 gcc_qupv3_wrap2_s7_clk_src = {
  1710. .cmd_rcgr = 0x1e998,
  1711. .mnd_width = 16,
  1712. .hid_width = 5,
  1713. .parent_map = gcc_parent_map_0,
  1714. .freq_tbl = ftbl_gcc_qupv3_wrap0_s6_clk_src,
  1715. .clkr.hw.init = &gcc_qupv3_wrap2_s7_clk_src_init,
  1716. };
  1717. static const struct freq_tbl ftbl_gcc_sdcc2_apps_clk_src[] = {
  1718. F(400000, P_BI_TCXO, 12, 1, 4),
  1719. F(25000000, P_GCC_GPLL0_OUT_EVEN, 12, 0, 0),
  1720. F(50000000, P_GCC_GPLL0_OUT_EVEN, 6, 0, 0),
  1721. F(100000000, P_GCC_GPLL0_OUT_EVEN, 3, 0, 0),
  1722. F(202000000, P_GCC_GPLL9_OUT_MAIN, 4, 0, 0),
  1723. { }
  1724. };
  1725. static struct clk_rcg2 gcc_sdcc2_apps_clk_src = {
  1726. .cmd_rcgr = 0x1400c,
  1727. .mnd_width = 8,
  1728. .hid_width = 5,
  1729. .parent_map = gcc_parent_map_15,
  1730. .freq_tbl = ftbl_gcc_sdcc2_apps_clk_src,
  1731. .clkr.hw.init = &(const struct clk_init_data) {
  1732. .name = "gcc_sdcc2_apps_clk_src",
  1733. .parent_data = gcc_parent_data_15,
  1734. .num_parents = ARRAY_SIZE(gcc_parent_data_15),
  1735. .ops = &clk_rcg2_shared_ops,
  1736. },
  1737. };
  1738. static const struct freq_tbl ftbl_gcc_sdcc4_apps_clk_src[] = {
  1739. F(400000, P_BI_TCXO, 12, 1, 4),
  1740. F(25000000, P_GCC_GPLL0_OUT_EVEN, 12, 0, 0),
  1741. F(100000000, P_GCC_GPLL0_OUT_EVEN, 3, 0, 0),
  1742. { }
  1743. };
  1744. static struct clk_rcg2 gcc_sdcc4_apps_clk_src = {
  1745. .cmd_rcgr = 0x1600c,
  1746. .mnd_width = 8,
  1747. .hid_width = 5,
  1748. .parent_map = gcc_parent_map_0,
  1749. .freq_tbl = ftbl_gcc_sdcc4_apps_clk_src,
  1750. .clkr.hw.init = &(const struct clk_init_data) {
  1751. .name = "gcc_sdcc4_apps_clk_src",
  1752. .parent_data = gcc_parent_data_0,
  1753. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  1754. .ops = &clk_rcg2_shared_ops,
  1755. },
  1756. };
  1757. static const struct freq_tbl ftbl_gcc_ufs_card_axi_clk_src[] = {
  1758. F(25000000, P_GCC_GPLL0_OUT_EVEN, 12, 0, 0),
  1759. F(75000000, P_GCC_GPLL0_OUT_EVEN, 4, 0, 0),
  1760. F(150000000, P_GCC_GPLL0_OUT_MAIN, 4, 0, 0),
  1761. F(300000000, P_GCC_GPLL0_OUT_MAIN, 2, 0, 0),
  1762. { }
  1763. };
  1764. static struct clk_rcg2 gcc_ufs_card_axi_clk_src = {
  1765. .cmd_rcgr = 0x75024,
  1766. .mnd_width = 8,
  1767. .hid_width = 5,
  1768. .parent_map = gcc_parent_map_0,
  1769. .freq_tbl = ftbl_gcc_ufs_card_axi_clk_src,
  1770. .clkr.hw.init = &(const struct clk_init_data) {
  1771. .name = "gcc_ufs_card_axi_clk_src",
  1772. .parent_data = gcc_parent_data_0,
  1773. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  1774. .ops = &clk_rcg2_shared_ops,
  1775. },
  1776. };
  1777. static const struct freq_tbl ftbl_gcc_ufs_card_ice_core_clk_src[] = {
  1778. F(75000000, P_GCC_GPLL0_OUT_EVEN, 4, 0, 0),
  1779. F(150000000, P_GCC_GPLL0_OUT_MAIN, 4, 0, 0),
  1780. F(300000000, P_GCC_GPLL0_OUT_MAIN, 2, 0, 0),
  1781. { }
  1782. };
  1783. static struct clk_rcg2 gcc_ufs_card_ice_core_clk_src = {
  1784. .cmd_rcgr = 0x7506c,
  1785. .mnd_width = 0,
  1786. .hid_width = 5,
  1787. .parent_map = gcc_parent_map_0,
  1788. .freq_tbl = ftbl_gcc_ufs_card_ice_core_clk_src,
  1789. .clkr.hw.init = &(const struct clk_init_data) {
  1790. .name = "gcc_ufs_card_ice_core_clk_src",
  1791. .parent_data = gcc_parent_data_0,
  1792. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  1793. .ops = &clk_rcg2_shared_ops,
  1794. },
  1795. };
  1796. static struct clk_rcg2 gcc_ufs_card_phy_aux_clk_src = {
  1797. .cmd_rcgr = 0x750a0,
  1798. .mnd_width = 0,
  1799. .hid_width = 5,
  1800. .parent_map = gcc_parent_map_3,
  1801. .freq_tbl = ftbl_gcc_pcie_1_aux_clk_src,
  1802. .clkr.hw.init = &(const struct clk_init_data) {
  1803. .name = "gcc_ufs_card_phy_aux_clk_src",
  1804. .parent_data = gcc_parent_data_3,
  1805. .num_parents = ARRAY_SIZE(gcc_parent_data_3),
  1806. .ops = &clk_rcg2_shared_ops,
  1807. },
  1808. };
  1809. static struct clk_rcg2 gcc_ufs_card_unipro_core_clk_src = {
  1810. .cmd_rcgr = 0x75084,
  1811. .mnd_width = 0,
  1812. .hid_width = 5,
  1813. .parent_map = gcc_parent_map_0,
  1814. .freq_tbl = ftbl_gcc_ufs_card_ice_core_clk_src,
  1815. .clkr.hw.init = &(const struct clk_init_data) {
  1816. .name = "gcc_ufs_card_unipro_core_clk_src",
  1817. .parent_data = gcc_parent_data_0,
  1818. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  1819. .ops = &clk_rcg2_shared_ops,
  1820. },
  1821. };
  1822. static struct clk_rcg2 gcc_ufs_phy_axi_clk_src = {
  1823. .cmd_rcgr = 0x77024,
  1824. .mnd_width = 8,
  1825. .hid_width = 5,
  1826. .parent_map = gcc_parent_map_0,
  1827. .freq_tbl = ftbl_gcc_ufs_card_axi_clk_src,
  1828. .clkr.hw.init = &(const struct clk_init_data) {
  1829. .name = "gcc_ufs_phy_axi_clk_src",
  1830. .parent_data = gcc_parent_data_0,
  1831. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  1832. .ops = &clk_rcg2_shared_ops,
  1833. },
  1834. };
  1835. static struct clk_rcg2 gcc_ufs_phy_ice_core_clk_src = {
  1836. .cmd_rcgr = 0x7706c,
  1837. .mnd_width = 0,
  1838. .hid_width = 5,
  1839. .parent_map = gcc_parent_map_0,
  1840. .freq_tbl = ftbl_gcc_ufs_card_ice_core_clk_src,
  1841. .clkr.hw.init = &(const struct clk_init_data) {
  1842. .name = "gcc_ufs_phy_ice_core_clk_src",
  1843. .parent_data = gcc_parent_data_0,
  1844. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  1845. .ops = &clk_rcg2_shared_ops,
  1846. },
  1847. };
  1848. static struct clk_rcg2 gcc_ufs_phy_phy_aux_clk_src = {
  1849. .cmd_rcgr = 0x770a0,
  1850. .mnd_width = 0,
  1851. .hid_width = 5,
  1852. .parent_map = gcc_parent_map_3,
  1853. .freq_tbl = ftbl_gcc_pcie_0_aux_clk_src,
  1854. .clkr.hw.init = &(const struct clk_init_data) {
  1855. .name = "gcc_ufs_phy_phy_aux_clk_src",
  1856. .parent_data = gcc_parent_data_3,
  1857. .num_parents = ARRAY_SIZE(gcc_parent_data_3),
  1858. .ops = &clk_rcg2_shared_ops,
  1859. },
  1860. };
  1861. static struct clk_rcg2 gcc_ufs_phy_unipro_core_clk_src = {
  1862. .cmd_rcgr = 0x77084,
  1863. .mnd_width = 0,
  1864. .hid_width = 5,
  1865. .parent_map = gcc_parent_map_0,
  1866. .freq_tbl = ftbl_gcc_ufs_card_ice_core_clk_src,
  1867. .clkr.hw.init = &(const struct clk_init_data) {
  1868. .name = "gcc_ufs_phy_unipro_core_clk_src",
  1869. .parent_data = gcc_parent_data_0,
  1870. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  1871. .ops = &clk_rcg2_shared_ops,
  1872. },
  1873. };
  1874. static const struct freq_tbl ftbl_gcc_usb30_mp_master_clk_src[] = {
  1875. F(66666667, P_GCC_GPLL0_OUT_EVEN, 4.5, 0, 0),
  1876. F(133333333, P_GCC_GPLL0_OUT_MAIN, 4.5, 0, 0),
  1877. F(200000000, P_GCC_GPLL0_OUT_MAIN, 3, 0, 0),
  1878. F(240000000, P_GCC_GPLL0_OUT_MAIN, 2.5, 0, 0),
  1879. { }
  1880. };
  1881. static struct clk_rcg2 gcc_usb30_mp_master_clk_src = {
  1882. .cmd_rcgr = 0xab020,
  1883. .mnd_width = 8,
  1884. .hid_width = 5,
  1885. .parent_map = gcc_parent_map_0,
  1886. .freq_tbl = ftbl_gcc_usb30_mp_master_clk_src,
  1887. .clkr.hw.init = &(const struct clk_init_data) {
  1888. .name = "gcc_usb30_mp_master_clk_src",
  1889. .parent_data = gcc_parent_data_0,
  1890. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  1891. .ops = &clk_rcg2_shared_ops,
  1892. },
  1893. };
  1894. static struct clk_rcg2 gcc_usb30_mp_mock_utmi_clk_src = {
  1895. .cmd_rcgr = 0xab038,
  1896. .mnd_width = 0,
  1897. .hid_width = 5,
  1898. .parent_map = gcc_parent_map_0,
  1899. .freq_tbl = ftbl_gcc_pcie_1_aux_clk_src,
  1900. .clkr.hw.init = &(const struct clk_init_data) {
  1901. .name = "gcc_usb30_mp_mock_utmi_clk_src",
  1902. .parent_data = gcc_parent_data_0,
  1903. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  1904. .ops = &clk_rcg2_shared_ops,
  1905. },
  1906. };
  1907. static struct clk_rcg2 gcc_usb30_prim_master_clk_src = {
  1908. .cmd_rcgr = 0xf020,
  1909. .mnd_width = 8,
  1910. .hid_width = 5,
  1911. .parent_map = gcc_parent_map_0,
  1912. .freq_tbl = ftbl_gcc_usb30_mp_master_clk_src,
  1913. .clkr.hw.init = &(const struct clk_init_data) {
  1914. .name = "gcc_usb30_prim_master_clk_src",
  1915. .parent_data = gcc_parent_data_0,
  1916. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  1917. .ops = &clk_rcg2_shared_ops,
  1918. },
  1919. };
  1920. static struct clk_rcg2 gcc_usb30_prim_mock_utmi_clk_src = {
  1921. .cmd_rcgr = 0xf038,
  1922. .mnd_width = 0,
  1923. .hid_width = 5,
  1924. .parent_map = gcc_parent_map_0,
  1925. .freq_tbl = ftbl_gcc_pcie_1_aux_clk_src,
  1926. .clkr.hw.init = &(const struct clk_init_data) {
  1927. .name = "gcc_usb30_prim_mock_utmi_clk_src",
  1928. .parent_data = gcc_parent_data_0,
  1929. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  1930. .ops = &clk_rcg2_shared_ops,
  1931. },
  1932. };
  1933. static struct clk_rcg2 gcc_usb30_sec_master_clk_src = {
  1934. .cmd_rcgr = 0x10020,
  1935. .mnd_width = 8,
  1936. .hid_width = 5,
  1937. .parent_map = gcc_parent_map_0,
  1938. .freq_tbl = ftbl_gcc_usb30_mp_master_clk_src,
  1939. .clkr.hw.init = &(const struct clk_init_data) {
  1940. .name = "gcc_usb30_sec_master_clk_src",
  1941. .parent_data = gcc_parent_data_0,
  1942. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  1943. .ops = &clk_rcg2_shared_ops,
  1944. },
  1945. };
  1946. static struct clk_rcg2 gcc_usb30_sec_mock_utmi_clk_src = {
  1947. .cmd_rcgr = 0x10038,
  1948. .mnd_width = 0,
  1949. .hid_width = 5,
  1950. .parent_map = gcc_parent_map_0,
  1951. .freq_tbl = ftbl_gcc_pcie_1_aux_clk_src,
  1952. .clkr.hw.init = &(const struct clk_init_data) {
  1953. .name = "gcc_usb30_sec_mock_utmi_clk_src",
  1954. .parent_data = gcc_parent_data_0,
  1955. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  1956. .ops = &clk_rcg2_shared_ops,
  1957. },
  1958. };
  1959. static struct clk_rcg2 gcc_usb3_mp_phy_aux_clk_src = {
  1960. .cmd_rcgr = 0xab06c,
  1961. .mnd_width = 0,
  1962. .hid_width = 5,
  1963. .parent_map = gcc_parent_map_1,
  1964. .freq_tbl = ftbl_gcc_pcie_1_aux_clk_src,
  1965. .clkr.hw.init = &(const struct clk_init_data) {
  1966. .name = "gcc_usb3_mp_phy_aux_clk_src",
  1967. .parent_data = gcc_parent_data_1,
  1968. .num_parents = ARRAY_SIZE(gcc_parent_data_1),
  1969. .ops = &clk_rcg2_shared_ops,
  1970. },
  1971. };
  1972. static struct clk_rcg2 gcc_usb3_prim_phy_aux_clk_src = {
  1973. .cmd_rcgr = 0xf068,
  1974. .mnd_width = 0,
  1975. .hid_width = 5,
  1976. .parent_map = gcc_parent_map_1,
  1977. .freq_tbl = ftbl_gcc_pcie_1_aux_clk_src,
  1978. .clkr.hw.init = &(const struct clk_init_data) {
  1979. .name = "gcc_usb3_prim_phy_aux_clk_src",
  1980. .parent_data = gcc_parent_data_1,
  1981. .num_parents = ARRAY_SIZE(gcc_parent_data_1),
  1982. .ops = &clk_rcg2_shared_ops,
  1983. },
  1984. };
  1985. static struct clk_rcg2 gcc_usb3_sec_phy_aux_clk_src = {
  1986. .cmd_rcgr = 0x10068,
  1987. .mnd_width = 0,
  1988. .hid_width = 5,
  1989. .parent_map = gcc_parent_map_1,
  1990. .freq_tbl = ftbl_gcc_pcie_1_aux_clk_src,
  1991. .clkr.hw.init = &(const struct clk_init_data) {
  1992. .name = "gcc_usb3_sec_phy_aux_clk_src",
  1993. .parent_data = gcc_parent_data_1,
  1994. .num_parents = ARRAY_SIZE(gcc_parent_data_1),
  1995. .ops = &clk_rcg2_shared_ops,
  1996. },
  1997. };
  1998. static const struct freq_tbl ftbl_gcc_usb4_1_master_clk_src[] = {
  1999. F(85714286, P_GCC_GPLL0_OUT_EVEN, 3.5, 0, 0),
  2000. F(175000000, P_GCC_GPLL8_OUT_MAIN, 4, 0, 0),
  2001. F(350000000, P_GCC_GPLL8_OUT_MAIN, 2, 0, 0),
  2002. { }
  2003. };
  2004. static struct clk_rcg2 gcc_usb4_1_master_clk_src = {
  2005. .cmd_rcgr = 0xb8018,
  2006. .mnd_width = 8,
  2007. .hid_width = 5,
  2008. .parent_map = gcc_parent_map_5,
  2009. .freq_tbl = ftbl_gcc_usb4_1_master_clk_src,
  2010. .clkr.hw.init = &(const struct clk_init_data) {
  2011. .name = "gcc_usb4_1_master_clk_src",
  2012. .parent_data = gcc_parent_data_5,
  2013. .num_parents = ARRAY_SIZE(gcc_parent_data_5),
  2014. .ops = &clk_rcg2_shared_ops,
  2015. },
  2016. };
  2017. static const struct freq_tbl ftbl_gcc_usb4_1_phy_pcie_pipe_clk_src[] = {
  2018. F(19200000, P_BI_TCXO, 1, 0, 0),
  2019. F(125000000, P_GCC_GPLL7_OUT_MAIN, 4, 0, 0),
  2020. F(250000000, P_GCC_GPLL7_OUT_MAIN, 2, 0, 0),
  2021. { }
  2022. };
  2023. static struct clk_rcg2 gcc_usb4_1_phy_pcie_pipe_clk_src = {
  2024. .cmd_rcgr = 0xb80c4,
  2025. .mnd_width = 0,
  2026. .hid_width = 5,
  2027. .parent_map = gcc_parent_map_6,
  2028. .freq_tbl = ftbl_gcc_usb4_1_phy_pcie_pipe_clk_src,
  2029. .clkr.hw.init = &(const struct clk_init_data) {
  2030. .name = "gcc_usb4_1_phy_pcie_pipe_clk_src",
  2031. .parent_data = gcc_parent_data_6,
  2032. .num_parents = ARRAY_SIZE(gcc_parent_data_6),
  2033. .ops = &clk_rcg2_shared_ops,
  2034. },
  2035. };
  2036. static struct clk_rcg2 gcc_usb4_1_sb_if_clk_src = {
  2037. .cmd_rcgr = 0xb8070,
  2038. .mnd_width = 0,
  2039. .hid_width = 5,
  2040. .parent_map = gcc_parent_map_1,
  2041. .freq_tbl = ftbl_gcc_pcie_1_aux_clk_src,
  2042. .clkr.hw.init = &(const struct clk_init_data) {
  2043. .name = "gcc_usb4_1_sb_if_clk_src",
  2044. .parent_data = gcc_parent_data_1,
  2045. .num_parents = ARRAY_SIZE(gcc_parent_data_1),
  2046. .ops = &clk_rcg2_shared_ops,
  2047. },
  2048. };
  2049. static const struct freq_tbl ftbl_gcc_usb4_1_tmu_clk_src[] = {
  2050. F(19200000, P_BI_TCXO, 1, 0, 0),
  2051. F(250000000, P_GCC_GPLL2_OUT_MAIN, 4, 0, 0),
  2052. { }
  2053. };
  2054. static struct clk_rcg2 gcc_usb4_1_tmu_clk_src = {
  2055. .cmd_rcgr = 0xb8054,
  2056. .mnd_width = 0,
  2057. .hid_width = 5,
  2058. .parent_map = gcc_parent_map_7,
  2059. .freq_tbl = ftbl_gcc_usb4_1_tmu_clk_src,
  2060. .clkr.hw.init = &(const struct clk_init_data) {
  2061. .name = "gcc_usb4_1_tmu_clk_src",
  2062. .parent_data = gcc_parent_data_7,
  2063. .num_parents = ARRAY_SIZE(gcc_parent_data_7),
  2064. .ops = &clk_rcg2_shared_ops,
  2065. },
  2066. };
  2067. static struct clk_rcg2 gcc_usb4_master_clk_src = {
  2068. .cmd_rcgr = 0x2a018,
  2069. .mnd_width = 8,
  2070. .hid_width = 5,
  2071. .parent_map = gcc_parent_map_5,
  2072. .freq_tbl = ftbl_gcc_usb4_1_master_clk_src,
  2073. .clkr.hw.init = &(const struct clk_init_data) {
  2074. .name = "gcc_usb4_master_clk_src",
  2075. .parent_data = gcc_parent_data_5,
  2076. .num_parents = ARRAY_SIZE(gcc_parent_data_5),
  2077. .ops = &clk_rcg2_shared_ops,
  2078. },
  2079. };
  2080. static struct clk_rcg2 gcc_usb4_phy_pcie_pipe_clk_src = {
  2081. .cmd_rcgr = 0x2a0c4,
  2082. .mnd_width = 0,
  2083. .hid_width = 5,
  2084. .parent_map = gcc_parent_map_6,
  2085. .freq_tbl = ftbl_gcc_usb4_1_phy_pcie_pipe_clk_src,
  2086. .clkr.hw.init = &(const struct clk_init_data) {
  2087. .name = "gcc_usb4_phy_pcie_pipe_clk_src",
  2088. .parent_data = gcc_parent_data_6,
  2089. .num_parents = ARRAY_SIZE(gcc_parent_data_6),
  2090. .ops = &clk_rcg2_shared_ops,
  2091. },
  2092. };
  2093. static struct clk_rcg2 gcc_usb4_sb_if_clk_src = {
  2094. .cmd_rcgr = 0x2a070,
  2095. .mnd_width = 0,
  2096. .hid_width = 5,
  2097. .parent_map = gcc_parent_map_1,
  2098. .freq_tbl = ftbl_gcc_pcie_1_aux_clk_src,
  2099. .clkr.hw.init = &(const struct clk_init_data) {
  2100. .name = "gcc_usb4_sb_if_clk_src",
  2101. .parent_data = gcc_parent_data_1,
  2102. .num_parents = ARRAY_SIZE(gcc_parent_data_1),
  2103. .ops = &clk_rcg2_shared_ops,
  2104. },
  2105. };
  2106. static struct clk_rcg2 gcc_usb4_tmu_clk_src = {
  2107. .cmd_rcgr = 0x2a054,
  2108. .mnd_width = 0,
  2109. .hid_width = 5,
  2110. .parent_map = gcc_parent_map_7,
  2111. .freq_tbl = ftbl_gcc_usb4_1_tmu_clk_src,
  2112. .clkr.hw.init = &(const struct clk_init_data) {
  2113. .name = "gcc_usb4_tmu_clk_src",
  2114. .parent_data = gcc_parent_data_7,
  2115. .num_parents = ARRAY_SIZE(gcc_parent_data_7),
  2116. .ops = &clk_rcg2_shared_ops,
  2117. },
  2118. };
  2119. static struct clk_regmap_div gcc_pcie_2a_pipe_div_clk_src = {
  2120. .reg = 0x9d060,
  2121. .shift = 0,
  2122. .width = 4,
  2123. .clkr.hw.init = &(const struct clk_init_data) {
  2124. .name = "gcc_pcie_2a_pipe_div_clk_src",
  2125. .parent_hws = (const struct clk_hw*[]){
  2126. &gcc_pcie_2a_pipe_clk_src.clkr.hw,
  2127. },
  2128. .num_parents = 1,
  2129. .flags = CLK_SET_RATE_PARENT,
  2130. .ops = &clk_regmap_div_ro_ops,
  2131. },
  2132. };
  2133. static struct clk_regmap_div gcc_pcie_2b_pipe_div_clk_src = {
  2134. .reg = 0x9e060,
  2135. .shift = 0,
  2136. .width = 4,
  2137. .clkr.hw.init = &(const struct clk_init_data) {
  2138. .name = "gcc_pcie_2b_pipe_div_clk_src",
  2139. .parent_hws = (const struct clk_hw*[]){
  2140. &gcc_pcie_2b_pipe_clk_src.clkr.hw,
  2141. },
  2142. .num_parents = 1,
  2143. .flags = CLK_SET_RATE_PARENT,
  2144. .ops = &clk_regmap_div_ro_ops,
  2145. },
  2146. };
  2147. static struct clk_regmap_div gcc_pcie_3a_pipe_div_clk_src = {
  2148. .reg = 0xa0060,
  2149. .shift = 0,
  2150. .width = 4,
  2151. .clkr.hw.init = &(const struct clk_init_data) {
  2152. .name = "gcc_pcie_3a_pipe_div_clk_src",
  2153. .parent_hws = (const struct clk_hw*[]){
  2154. &gcc_pcie_3a_pipe_clk_src.clkr.hw,
  2155. },
  2156. .num_parents = 1,
  2157. .flags = CLK_SET_RATE_PARENT,
  2158. .ops = &clk_regmap_div_ro_ops,
  2159. },
  2160. };
  2161. static struct clk_regmap_div gcc_pcie_3b_pipe_div_clk_src = {
  2162. .reg = 0xa2060,
  2163. .shift = 0,
  2164. .width = 4,
  2165. .clkr.hw.init = &(const struct clk_init_data) {
  2166. .name = "gcc_pcie_3b_pipe_div_clk_src",
  2167. .parent_hws = (const struct clk_hw*[]){
  2168. &gcc_pcie_3b_pipe_clk_src.clkr.hw,
  2169. },
  2170. .num_parents = 1,
  2171. .flags = CLK_SET_RATE_PARENT,
  2172. .ops = &clk_regmap_div_ro_ops,
  2173. },
  2174. };
  2175. static struct clk_regmap_div gcc_pcie_4_pipe_div_clk_src = {
  2176. .reg = 0x6b060,
  2177. .shift = 0,
  2178. .width = 4,
  2179. .clkr.hw.init = &(const struct clk_init_data) {
  2180. .name = "gcc_pcie_4_pipe_div_clk_src",
  2181. .parent_hws = (const struct clk_hw*[]){
  2182. &gcc_pcie_4_pipe_clk_src.clkr.hw,
  2183. },
  2184. .num_parents = 1,
  2185. .flags = CLK_SET_RATE_PARENT,
  2186. .ops = &clk_regmap_div_ro_ops,
  2187. },
  2188. };
  2189. static struct clk_regmap_div gcc_qupv3_wrap0_s4_div_clk_src = {
  2190. .reg = 0x17ac8,
  2191. .shift = 0,
  2192. .width = 4,
  2193. .clkr.hw.init = &(const struct clk_init_data) {
  2194. .name = "gcc_qupv3_wrap0_s4_div_clk_src",
  2195. .parent_hws = (const struct clk_hw*[]){
  2196. &gcc_qupv3_wrap0_s4_clk_src.clkr.hw,
  2197. },
  2198. .num_parents = 1,
  2199. .flags = CLK_SET_RATE_PARENT,
  2200. .ops = &clk_regmap_div_ro_ops,
  2201. },
  2202. };
  2203. static struct clk_regmap_div gcc_qupv3_wrap1_s4_div_clk_src = {
  2204. .reg = 0x18ac8,
  2205. .shift = 0,
  2206. .width = 4,
  2207. .clkr.hw.init = &(const struct clk_init_data) {
  2208. .name = "gcc_qupv3_wrap1_s4_div_clk_src",
  2209. .parent_hws = (const struct clk_hw*[]){
  2210. &gcc_qupv3_wrap1_s4_clk_src.clkr.hw,
  2211. },
  2212. .num_parents = 1,
  2213. .flags = CLK_SET_RATE_PARENT,
  2214. .ops = &clk_regmap_div_ro_ops,
  2215. },
  2216. };
  2217. static struct clk_regmap_div gcc_qupv3_wrap2_s4_div_clk_src = {
  2218. .reg = 0x1eac8,
  2219. .shift = 0,
  2220. .width = 4,
  2221. .clkr.hw.init = &(const struct clk_init_data) {
  2222. .name = "gcc_qupv3_wrap2_s4_div_clk_src",
  2223. .parent_hws = (const struct clk_hw*[]){
  2224. &gcc_qupv3_wrap2_s4_clk_src.clkr.hw,
  2225. },
  2226. .num_parents = 1,
  2227. .flags = CLK_SET_RATE_PARENT,
  2228. .ops = &clk_regmap_div_ro_ops,
  2229. },
  2230. };
  2231. static struct clk_regmap_div gcc_usb30_mp_mock_utmi_postdiv_clk_src = {
  2232. .reg = 0xab050,
  2233. .shift = 0,
  2234. .width = 4,
  2235. .clkr.hw.init = &(const struct clk_init_data) {
  2236. .name = "gcc_usb30_mp_mock_utmi_postdiv_clk_src",
  2237. .parent_hws = (const struct clk_hw*[]){
  2238. &gcc_usb30_mp_mock_utmi_clk_src.clkr.hw,
  2239. },
  2240. .num_parents = 1,
  2241. .flags = CLK_SET_RATE_PARENT,
  2242. .ops = &clk_regmap_div_ro_ops,
  2243. },
  2244. };
  2245. static struct clk_regmap_div gcc_usb30_prim_mock_utmi_postdiv_clk_src = {
  2246. .reg = 0xf050,
  2247. .shift = 0,
  2248. .width = 4,
  2249. .clkr.hw.init = &(const struct clk_init_data) {
  2250. .name = "gcc_usb30_prim_mock_utmi_postdiv_clk_src",
  2251. .parent_hws = (const struct clk_hw*[]){
  2252. &gcc_usb30_prim_mock_utmi_clk_src.clkr.hw,
  2253. },
  2254. .num_parents = 1,
  2255. .flags = CLK_SET_RATE_PARENT,
  2256. .ops = &clk_regmap_div_ro_ops,
  2257. },
  2258. };
  2259. static struct clk_regmap_div gcc_usb30_sec_mock_utmi_postdiv_clk_src = {
  2260. .reg = 0x10050,
  2261. .shift = 0,
  2262. .width = 4,
  2263. .clkr.hw.init = &(const struct clk_init_data) {
  2264. .name = "gcc_usb30_sec_mock_utmi_postdiv_clk_src",
  2265. .parent_hws = (const struct clk_hw*[]){
  2266. &gcc_usb30_sec_mock_utmi_clk_src.clkr.hw,
  2267. },
  2268. .num_parents = 1,
  2269. .flags = CLK_SET_RATE_PARENT,
  2270. .ops = &clk_regmap_div_ro_ops,
  2271. },
  2272. };
  2273. static struct clk_branch gcc_aggre_noc_pcie0_tunnel_axi_clk = {
  2274. .halt_reg = 0xa41a8,
  2275. .halt_check = BRANCH_HALT_SKIP,
  2276. .hwcg_reg = 0xa41a8,
  2277. .hwcg_bit = 1,
  2278. .clkr = {
  2279. .enable_reg = 0x52018,
  2280. .enable_mask = BIT(14),
  2281. .hw.init = &(const struct clk_init_data) {
  2282. .name = "gcc_aggre_noc_pcie0_tunnel_axi_clk",
  2283. .ops = &clk_branch2_ops,
  2284. },
  2285. },
  2286. };
  2287. static struct clk_branch gcc_aggre_noc_pcie1_tunnel_axi_clk = {
  2288. .halt_reg = 0x8d07c,
  2289. .halt_check = BRANCH_HALT_SKIP,
  2290. .hwcg_reg = 0x8d07c,
  2291. .hwcg_bit = 1,
  2292. .clkr = {
  2293. .enable_reg = 0x52018,
  2294. .enable_mask = BIT(21),
  2295. .hw.init = &(const struct clk_init_data) {
  2296. .name = "gcc_aggre_noc_pcie1_tunnel_axi_clk",
  2297. .ops = &clk_branch2_ops,
  2298. },
  2299. },
  2300. };
  2301. static struct clk_branch gcc_aggre_noc_pcie_4_axi_clk = {
  2302. .halt_reg = 0x6b1b8,
  2303. .halt_check = BRANCH_HALT_SKIP,
  2304. .hwcg_reg = 0x6b1b8,
  2305. .hwcg_bit = 1,
  2306. .clkr = {
  2307. .enable_reg = 0x52000,
  2308. .enable_mask = BIT(12),
  2309. .hw.init = &(const struct clk_init_data) {
  2310. .name = "gcc_aggre_noc_pcie_4_axi_clk",
  2311. .ops = &clk_branch2_ops,
  2312. },
  2313. },
  2314. };
  2315. static struct clk_branch gcc_aggre_noc_pcie_south_sf_axi_clk = {
  2316. .halt_reg = 0xbf13c,
  2317. .halt_check = BRANCH_HALT_SKIP,
  2318. .hwcg_reg = 0xbf13c,
  2319. .hwcg_bit = 1,
  2320. .clkr = {
  2321. .enable_reg = 0x52018,
  2322. .enable_mask = BIT(13),
  2323. .hw.init = &(const struct clk_init_data) {
  2324. .name = "gcc_aggre_noc_pcie_south_sf_axi_clk",
  2325. .ops = &clk_branch2_ops,
  2326. },
  2327. },
  2328. };
  2329. static struct clk_branch gcc_aggre_ufs_card_axi_clk = {
  2330. .halt_reg = 0x750cc,
  2331. .halt_check = BRANCH_HALT_VOTED,
  2332. .hwcg_reg = 0x750cc,
  2333. .hwcg_bit = 1,
  2334. .clkr = {
  2335. .enable_reg = 0x750cc,
  2336. .enable_mask = BIT(0),
  2337. .hw.init = &(const struct clk_init_data) {
  2338. .name = "gcc_aggre_ufs_card_axi_clk",
  2339. .parent_hws = (const struct clk_hw*[]){
  2340. &gcc_ufs_card_axi_clk_src.clkr.hw,
  2341. },
  2342. .num_parents = 1,
  2343. .flags = CLK_SET_RATE_PARENT,
  2344. .ops = &clk_branch2_ops,
  2345. },
  2346. },
  2347. };
  2348. static struct clk_branch gcc_aggre_ufs_card_axi_hw_ctl_clk = {
  2349. .halt_reg = 0x750cc,
  2350. .halt_check = BRANCH_HALT_VOTED,
  2351. .hwcg_reg = 0x750cc,
  2352. .hwcg_bit = 1,
  2353. .clkr = {
  2354. .enable_reg = 0x750cc,
  2355. .enable_mask = BIT(1),
  2356. .hw.init = &(const struct clk_init_data) {
  2357. .name = "gcc_aggre_ufs_card_axi_hw_ctl_clk",
  2358. .parent_hws = (const struct clk_hw*[]){
  2359. &gcc_ufs_card_axi_clk_src.clkr.hw,
  2360. },
  2361. .num_parents = 1,
  2362. .flags = CLK_SET_RATE_PARENT,
  2363. .ops = &clk_branch2_ops,
  2364. },
  2365. },
  2366. };
  2367. static struct clk_branch gcc_aggre_ufs_phy_axi_clk = {
  2368. .halt_reg = 0x770cc,
  2369. .halt_check = BRANCH_HALT_VOTED,
  2370. .hwcg_reg = 0x770cc,
  2371. .hwcg_bit = 1,
  2372. .clkr = {
  2373. .enable_reg = 0x770cc,
  2374. .enable_mask = BIT(0),
  2375. .hw.init = &(const struct clk_init_data) {
  2376. .name = "gcc_aggre_ufs_phy_axi_clk",
  2377. .parent_hws = (const struct clk_hw*[]){
  2378. &gcc_ufs_phy_axi_clk_src.clkr.hw,
  2379. },
  2380. .num_parents = 1,
  2381. .flags = CLK_SET_RATE_PARENT,
  2382. .ops = &clk_branch2_ops,
  2383. },
  2384. },
  2385. };
  2386. static struct clk_branch gcc_aggre_ufs_phy_axi_hw_ctl_clk = {
  2387. .halt_reg = 0x770cc,
  2388. .halt_check = BRANCH_HALT_VOTED,
  2389. .hwcg_reg = 0x770cc,
  2390. .hwcg_bit = 1,
  2391. .clkr = {
  2392. .enable_reg = 0x770cc,
  2393. .enable_mask = BIT(1),
  2394. .hw.init = &(const struct clk_init_data) {
  2395. .name = "gcc_aggre_ufs_phy_axi_hw_ctl_clk",
  2396. .parent_hws = (const struct clk_hw*[]){
  2397. &gcc_ufs_phy_axi_clk_src.clkr.hw,
  2398. },
  2399. .num_parents = 1,
  2400. .flags = CLK_SET_RATE_PARENT,
  2401. .ops = &clk_branch2_ops,
  2402. },
  2403. },
  2404. };
  2405. static struct clk_branch gcc_aggre_usb3_mp_axi_clk = {
  2406. .halt_reg = 0xab084,
  2407. .halt_check = BRANCH_HALT_VOTED,
  2408. .hwcg_reg = 0xab084,
  2409. .hwcg_bit = 1,
  2410. .clkr = {
  2411. .enable_reg = 0xab084,
  2412. .enable_mask = BIT(0),
  2413. .hw.init = &(const struct clk_init_data) {
  2414. .name = "gcc_aggre_usb3_mp_axi_clk",
  2415. .parent_hws = (const struct clk_hw*[]){
  2416. &gcc_usb30_mp_master_clk_src.clkr.hw,
  2417. },
  2418. .num_parents = 1,
  2419. .flags = CLK_SET_RATE_PARENT,
  2420. .ops = &clk_branch2_ops,
  2421. },
  2422. },
  2423. };
  2424. static struct clk_branch gcc_aggre_usb3_prim_axi_clk = {
  2425. .halt_reg = 0xf080,
  2426. .halt_check = BRANCH_HALT_VOTED,
  2427. .hwcg_reg = 0xf080,
  2428. .hwcg_bit = 1,
  2429. .clkr = {
  2430. .enable_reg = 0xf080,
  2431. .enable_mask = BIT(0),
  2432. .hw.init = &(const struct clk_init_data) {
  2433. .name = "gcc_aggre_usb3_prim_axi_clk",
  2434. .parent_hws = (const struct clk_hw*[]){
  2435. &gcc_usb30_prim_master_clk_src.clkr.hw,
  2436. },
  2437. .num_parents = 1,
  2438. .flags = CLK_SET_RATE_PARENT,
  2439. .ops = &clk_branch2_ops,
  2440. },
  2441. },
  2442. };
  2443. static struct clk_branch gcc_aggre_usb3_sec_axi_clk = {
  2444. .halt_reg = 0x10080,
  2445. .halt_check = BRANCH_HALT_VOTED,
  2446. .hwcg_reg = 0x10080,
  2447. .hwcg_bit = 1,
  2448. .clkr = {
  2449. .enable_reg = 0x10080,
  2450. .enable_mask = BIT(0),
  2451. .hw.init = &(const struct clk_init_data) {
  2452. .name = "gcc_aggre_usb3_sec_axi_clk",
  2453. .parent_hws = (const struct clk_hw*[]){
  2454. &gcc_usb30_sec_master_clk_src.clkr.hw,
  2455. },
  2456. .num_parents = 1,
  2457. .flags = CLK_SET_RATE_PARENT,
  2458. .ops = &clk_branch2_ops,
  2459. },
  2460. },
  2461. };
  2462. static struct clk_branch gcc_aggre_usb4_1_axi_clk = {
  2463. .halt_reg = 0xb80e4,
  2464. .halt_check = BRANCH_HALT_VOTED,
  2465. .hwcg_reg = 0xb80e4,
  2466. .hwcg_bit = 1,
  2467. .clkr = {
  2468. .enable_reg = 0xb80e4,
  2469. .enable_mask = BIT(0),
  2470. .hw.init = &(const struct clk_init_data) {
  2471. .name = "gcc_aggre_usb4_1_axi_clk",
  2472. .parent_hws = (const struct clk_hw*[]){
  2473. &gcc_usb4_1_master_clk_src.clkr.hw,
  2474. },
  2475. .num_parents = 1,
  2476. .flags = CLK_SET_RATE_PARENT,
  2477. .ops = &clk_branch2_ops,
  2478. },
  2479. },
  2480. };
  2481. static struct clk_branch gcc_aggre_usb4_axi_clk = {
  2482. .halt_reg = 0x2a0e4,
  2483. .halt_check = BRANCH_HALT_VOTED,
  2484. .hwcg_reg = 0x2a0e4,
  2485. .hwcg_bit = 1,
  2486. .clkr = {
  2487. .enable_reg = 0x2a0e4,
  2488. .enable_mask = BIT(0),
  2489. .hw.init = &(const struct clk_init_data) {
  2490. .name = "gcc_aggre_usb4_axi_clk",
  2491. .parent_hws = (const struct clk_hw*[]){
  2492. &gcc_usb4_master_clk_src.clkr.hw,
  2493. },
  2494. .num_parents = 1,
  2495. .flags = CLK_SET_RATE_PARENT,
  2496. .ops = &clk_branch2_ops,
  2497. },
  2498. },
  2499. };
  2500. static struct clk_branch gcc_aggre_usb_noc_axi_clk = {
  2501. .halt_reg = 0x5d024,
  2502. .halt_check = BRANCH_HALT_VOTED,
  2503. .hwcg_reg = 0x5d024,
  2504. .hwcg_bit = 1,
  2505. .clkr = {
  2506. .enable_reg = 0x5d024,
  2507. .enable_mask = BIT(0),
  2508. .hw.init = &(const struct clk_init_data) {
  2509. .name = "gcc_aggre_usb_noc_axi_clk",
  2510. .ops = &clk_branch2_ops,
  2511. },
  2512. },
  2513. };
  2514. static struct clk_branch gcc_aggre_usb_noc_north_axi_clk = {
  2515. .halt_reg = 0x5d020,
  2516. .halt_check = BRANCH_HALT_VOTED,
  2517. .hwcg_reg = 0x5d020,
  2518. .hwcg_bit = 1,
  2519. .clkr = {
  2520. .enable_reg = 0x5d020,
  2521. .enable_mask = BIT(0),
  2522. .hw.init = &(const struct clk_init_data) {
  2523. .name = "gcc_aggre_usb_noc_north_axi_clk",
  2524. .ops = &clk_branch2_ops,
  2525. },
  2526. },
  2527. };
  2528. static struct clk_branch gcc_aggre_usb_noc_south_axi_clk = {
  2529. .halt_reg = 0x5d01c,
  2530. .halt_check = BRANCH_HALT_VOTED,
  2531. .hwcg_reg = 0x5d01c,
  2532. .hwcg_bit = 1,
  2533. .clkr = {
  2534. .enable_reg = 0x5d01c,
  2535. .enable_mask = BIT(0),
  2536. .hw.init = &(const struct clk_init_data) {
  2537. .name = "gcc_aggre_usb_noc_south_axi_clk",
  2538. .ops = &clk_branch2_ops,
  2539. },
  2540. },
  2541. };
  2542. static struct clk_branch gcc_ahb2phy0_clk = {
  2543. .halt_reg = 0x6a004,
  2544. .halt_check = BRANCH_HALT_VOTED,
  2545. .hwcg_reg = 0x6a004,
  2546. .hwcg_bit = 1,
  2547. .clkr = {
  2548. .enable_reg = 0x6a004,
  2549. .enable_mask = BIT(0),
  2550. .hw.init = &(const struct clk_init_data) {
  2551. .name = "gcc_ahb2phy0_clk",
  2552. .ops = &clk_branch2_ops,
  2553. },
  2554. },
  2555. };
  2556. static struct clk_branch gcc_ahb2phy2_clk = {
  2557. .halt_reg = 0x6a008,
  2558. .halt_check = BRANCH_HALT_VOTED,
  2559. .hwcg_reg = 0x6a008,
  2560. .hwcg_bit = 1,
  2561. .clkr = {
  2562. .enable_reg = 0x6a008,
  2563. .enable_mask = BIT(0),
  2564. .hw.init = &(const struct clk_init_data) {
  2565. .name = "gcc_ahb2phy2_clk",
  2566. .ops = &clk_branch2_ops,
  2567. },
  2568. },
  2569. };
  2570. static struct clk_branch gcc_boot_rom_ahb_clk = {
  2571. .halt_reg = 0x38004,
  2572. .halt_check = BRANCH_HALT_VOTED,
  2573. .hwcg_reg = 0x38004,
  2574. .hwcg_bit = 1,
  2575. .clkr = {
  2576. .enable_reg = 0x52000,
  2577. .enable_mask = BIT(10),
  2578. .hw.init = &(const struct clk_init_data) {
  2579. .name = "gcc_boot_rom_ahb_clk",
  2580. .ops = &clk_branch2_ops,
  2581. },
  2582. },
  2583. };
  2584. static struct clk_branch gcc_camera_hf_axi_clk = {
  2585. .halt_reg = 0x26010,
  2586. .halt_check = BRANCH_HALT_SKIP,
  2587. .hwcg_reg = 0x26010,
  2588. .hwcg_bit = 1,
  2589. .clkr = {
  2590. .enable_reg = 0x26010,
  2591. .enable_mask = BIT(0),
  2592. .hw.init = &(const struct clk_init_data) {
  2593. .name = "gcc_camera_hf_axi_clk",
  2594. .ops = &clk_branch2_ops,
  2595. },
  2596. },
  2597. };
  2598. static struct clk_branch gcc_camera_sf_axi_clk = {
  2599. .halt_reg = 0x26014,
  2600. .halt_check = BRANCH_HALT_SKIP,
  2601. .hwcg_reg = 0x26014,
  2602. .hwcg_bit = 1,
  2603. .clkr = {
  2604. .enable_reg = 0x26014,
  2605. .enable_mask = BIT(0),
  2606. .hw.init = &(const struct clk_init_data) {
  2607. .name = "gcc_camera_sf_axi_clk",
  2608. .ops = &clk_branch2_ops,
  2609. },
  2610. },
  2611. };
  2612. static struct clk_branch gcc_camera_throttle_nrt_axi_clk = {
  2613. .halt_reg = 0x2601c,
  2614. .halt_check = BRANCH_HALT_SKIP,
  2615. .hwcg_reg = 0x2601c,
  2616. .hwcg_bit = 1,
  2617. .clkr = {
  2618. .enable_reg = 0x2601c,
  2619. .enable_mask = BIT(0),
  2620. .hw.init = &(const struct clk_init_data) {
  2621. .name = "gcc_camera_throttle_nrt_axi_clk",
  2622. .ops = &clk_branch2_ops,
  2623. },
  2624. },
  2625. };
  2626. static struct clk_branch gcc_camera_throttle_rt_axi_clk = {
  2627. .halt_reg = 0x26018,
  2628. .halt_check = BRANCH_HALT_SKIP,
  2629. .hwcg_reg = 0x26018,
  2630. .hwcg_bit = 1,
  2631. .clkr = {
  2632. .enable_reg = 0x26018,
  2633. .enable_mask = BIT(0),
  2634. .hw.init = &(const struct clk_init_data) {
  2635. .name = "gcc_camera_throttle_rt_axi_clk",
  2636. .ops = &clk_branch2_ops,
  2637. },
  2638. },
  2639. };
  2640. static struct clk_branch gcc_camera_throttle_xo_clk = {
  2641. .halt_reg = 0x26024,
  2642. .halt_check = BRANCH_HALT,
  2643. .clkr = {
  2644. .enable_reg = 0x26024,
  2645. .enable_mask = BIT(0),
  2646. .hw.init = &(const struct clk_init_data) {
  2647. .name = "gcc_camera_throttle_xo_clk",
  2648. .ops = &clk_branch2_ops,
  2649. },
  2650. },
  2651. };
  2652. static struct clk_branch gcc_cfg_noc_usb3_mp_axi_clk = {
  2653. .halt_reg = 0xab088,
  2654. .halt_check = BRANCH_HALT_VOTED,
  2655. .hwcg_reg = 0xab088,
  2656. .hwcg_bit = 1,
  2657. .clkr = {
  2658. .enable_reg = 0xab088,
  2659. .enable_mask = BIT(0),
  2660. .hw.init = &(const struct clk_init_data) {
  2661. .name = "gcc_cfg_noc_usb3_mp_axi_clk",
  2662. .parent_hws = (const struct clk_hw*[]){
  2663. &gcc_usb30_mp_master_clk_src.clkr.hw,
  2664. },
  2665. .num_parents = 1,
  2666. .flags = CLK_SET_RATE_PARENT,
  2667. .ops = &clk_branch2_ops,
  2668. },
  2669. },
  2670. };
  2671. static struct clk_branch gcc_cfg_noc_usb3_prim_axi_clk = {
  2672. .halt_reg = 0xf084,
  2673. .halt_check = BRANCH_HALT_VOTED,
  2674. .hwcg_reg = 0xf084,
  2675. .hwcg_bit = 1,
  2676. .clkr = {
  2677. .enable_reg = 0xf084,
  2678. .enable_mask = BIT(0),
  2679. .hw.init = &(const struct clk_init_data) {
  2680. .name = "gcc_cfg_noc_usb3_prim_axi_clk",
  2681. .parent_hws = (const struct clk_hw*[]){
  2682. &gcc_usb30_prim_master_clk_src.clkr.hw,
  2683. },
  2684. .num_parents = 1,
  2685. .flags = CLK_SET_RATE_PARENT,
  2686. .ops = &clk_branch2_ops,
  2687. },
  2688. },
  2689. };
  2690. static struct clk_branch gcc_cfg_noc_usb3_sec_axi_clk = {
  2691. .halt_reg = 0x10084,
  2692. .halt_check = BRANCH_HALT_VOTED,
  2693. .hwcg_reg = 0x10084,
  2694. .hwcg_bit = 1,
  2695. .clkr = {
  2696. .enable_reg = 0x10084,
  2697. .enable_mask = BIT(0),
  2698. .hw.init = &(const struct clk_init_data) {
  2699. .name = "gcc_cfg_noc_usb3_sec_axi_clk",
  2700. .parent_hws = (const struct clk_hw*[]){
  2701. &gcc_usb30_sec_master_clk_src.clkr.hw,
  2702. },
  2703. .num_parents = 1,
  2704. .flags = CLK_SET_RATE_PARENT,
  2705. .ops = &clk_branch2_ops,
  2706. },
  2707. },
  2708. };
  2709. static struct clk_branch gcc_cnoc_pcie0_tunnel_clk = {
  2710. .halt_reg = 0xa4074,
  2711. .halt_check = BRANCH_HALT_VOTED,
  2712. .clkr = {
  2713. .enable_reg = 0x52020,
  2714. .enable_mask = BIT(8),
  2715. .hw.init = &(const struct clk_init_data) {
  2716. .name = "gcc_cnoc_pcie0_tunnel_clk",
  2717. .ops = &clk_branch2_ops,
  2718. },
  2719. },
  2720. };
  2721. static struct clk_branch gcc_cnoc_pcie1_tunnel_clk = {
  2722. .halt_reg = 0x8d074,
  2723. .halt_check = BRANCH_HALT_VOTED,
  2724. .clkr = {
  2725. .enable_reg = 0x52020,
  2726. .enable_mask = BIT(9),
  2727. .hw.init = &(const struct clk_init_data) {
  2728. .name = "gcc_cnoc_pcie1_tunnel_clk",
  2729. .ops = &clk_branch2_ops,
  2730. },
  2731. },
  2732. };
  2733. static struct clk_branch gcc_cnoc_pcie4_qx_clk = {
  2734. .halt_reg = 0x6b084,
  2735. .halt_check = BRANCH_HALT_VOTED,
  2736. .hwcg_reg = 0x6b084,
  2737. .hwcg_bit = 1,
  2738. .clkr = {
  2739. .enable_reg = 0x52020,
  2740. .enable_mask = BIT(10),
  2741. .hw.init = &(const struct clk_init_data) {
  2742. .name = "gcc_cnoc_pcie4_qx_clk",
  2743. .ops = &clk_branch2_ops,
  2744. },
  2745. },
  2746. };
  2747. static struct clk_branch gcc_ddrss_gpu_axi_clk = {
  2748. .halt_reg = 0x7115c,
  2749. .halt_check = BRANCH_HALT_SKIP,
  2750. .hwcg_reg = 0x7115c,
  2751. .hwcg_bit = 1,
  2752. .clkr = {
  2753. .enable_reg = 0x7115c,
  2754. .enable_mask = BIT(0),
  2755. .hw.init = &(const struct clk_init_data) {
  2756. .name = "gcc_ddrss_gpu_axi_clk",
  2757. .ops = &clk_branch2_aon_ops,
  2758. },
  2759. },
  2760. };
  2761. static struct clk_branch gcc_ddrss_pcie_sf_tbu_clk = {
  2762. .halt_reg = 0xa602c,
  2763. .halt_check = BRANCH_HALT_SKIP,
  2764. .hwcg_reg = 0xa602c,
  2765. .hwcg_bit = 1,
  2766. .clkr = {
  2767. .enable_reg = 0x52000,
  2768. .enable_mask = BIT(19),
  2769. .hw.init = &(const struct clk_init_data) {
  2770. .name = "gcc_ddrss_pcie_sf_tbu_clk",
  2771. .ops = &clk_branch2_ops,
  2772. },
  2773. },
  2774. };
  2775. static struct clk_branch gcc_disp1_hf_axi_clk = {
  2776. .halt_reg = 0xbb010,
  2777. .halt_check = BRANCH_HALT_SKIP,
  2778. .hwcg_reg = 0xbb010,
  2779. .hwcg_bit = 1,
  2780. .clkr = {
  2781. .enable_reg = 0xbb010,
  2782. .enable_mask = BIT(0),
  2783. .hw.init = &(const struct clk_init_data) {
  2784. .name = "gcc_disp1_hf_axi_clk",
  2785. .ops = &clk_branch2_ops,
  2786. },
  2787. },
  2788. };
  2789. static struct clk_branch gcc_disp1_sf_axi_clk = {
  2790. .halt_reg = 0xbb018,
  2791. .halt_check = BRANCH_HALT_SKIP,
  2792. .hwcg_reg = 0xbb018,
  2793. .hwcg_bit = 1,
  2794. .clkr = {
  2795. .enable_reg = 0xbb018,
  2796. .enable_mask = BIT(0),
  2797. .hw.init = &(const struct clk_init_data) {
  2798. .name = "gcc_disp1_sf_axi_clk",
  2799. .ops = &clk_branch2_ops,
  2800. },
  2801. },
  2802. };
  2803. static struct clk_branch gcc_disp1_throttle_nrt_axi_clk = {
  2804. .halt_reg = 0xbb024,
  2805. .halt_check = BRANCH_HALT_SKIP,
  2806. .hwcg_reg = 0xbb024,
  2807. .hwcg_bit = 1,
  2808. .clkr = {
  2809. .enable_reg = 0xbb024,
  2810. .enable_mask = BIT(0),
  2811. .hw.init = &(const struct clk_init_data) {
  2812. .name = "gcc_disp1_throttle_nrt_axi_clk",
  2813. .ops = &clk_branch2_ops,
  2814. },
  2815. },
  2816. };
  2817. static struct clk_branch gcc_disp1_throttle_rt_axi_clk = {
  2818. .halt_reg = 0xbb020,
  2819. .halt_check = BRANCH_HALT_SKIP,
  2820. .hwcg_reg = 0xbb020,
  2821. .hwcg_bit = 1,
  2822. .clkr = {
  2823. .enable_reg = 0xbb020,
  2824. .enable_mask = BIT(0),
  2825. .hw.init = &(const struct clk_init_data) {
  2826. .name = "gcc_disp1_throttle_rt_axi_clk",
  2827. .ops = &clk_branch2_ops,
  2828. },
  2829. },
  2830. };
  2831. static struct clk_branch gcc_disp_hf_axi_clk = {
  2832. .halt_reg = 0x27010,
  2833. .halt_check = BRANCH_HALT_SKIP,
  2834. .hwcg_reg = 0x27010,
  2835. .hwcg_bit = 1,
  2836. .clkr = {
  2837. .enable_reg = 0x27010,
  2838. .enable_mask = BIT(0),
  2839. .hw.init = &(const struct clk_init_data) {
  2840. .name = "gcc_disp_hf_axi_clk",
  2841. .ops = &clk_branch2_ops,
  2842. },
  2843. },
  2844. };
  2845. static struct clk_branch gcc_disp_sf_axi_clk = {
  2846. .halt_reg = 0x27018,
  2847. .halt_check = BRANCH_HALT_SKIP,
  2848. .hwcg_reg = 0x27018,
  2849. .hwcg_bit = 1,
  2850. .clkr = {
  2851. .enable_reg = 0x27018,
  2852. .enable_mask = BIT(0),
  2853. .hw.init = &(const struct clk_init_data) {
  2854. .name = "gcc_disp_sf_axi_clk",
  2855. .ops = &clk_branch2_ops,
  2856. },
  2857. },
  2858. };
  2859. static struct clk_branch gcc_disp_throttle_nrt_axi_clk = {
  2860. .halt_reg = 0x27024,
  2861. .halt_check = BRANCH_HALT_SKIP,
  2862. .hwcg_reg = 0x27024,
  2863. .hwcg_bit = 1,
  2864. .clkr = {
  2865. .enable_reg = 0x27024,
  2866. .enable_mask = BIT(0),
  2867. .hw.init = &(const struct clk_init_data) {
  2868. .name = "gcc_disp_throttle_nrt_axi_clk",
  2869. .ops = &clk_branch2_ops,
  2870. },
  2871. },
  2872. };
  2873. static struct clk_branch gcc_disp_throttle_rt_axi_clk = {
  2874. .halt_reg = 0x27020,
  2875. .halt_check = BRANCH_HALT_SKIP,
  2876. .hwcg_reg = 0x27020,
  2877. .hwcg_bit = 1,
  2878. .clkr = {
  2879. .enable_reg = 0x27020,
  2880. .enable_mask = BIT(0),
  2881. .hw.init = &(const struct clk_init_data) {
  2882. .name = "gcc_disp_throttle_rt_axi_clk",
  2883. .ops = &clk_branch2_ops,
  2884. },
  2885. },
  2886. };
  2887. static struct clk_branch gcc_emac0_axi_clk = {
  2888. .halt_reg = 0xaa010,
  2889. .halt_check = BRANCH_HALT_VOTED,
  2890. .hwcg_reg = 0xaa010,
  2891. .hwcg_bit = 1,
  2892. .clkr = {
  2893. .enable_reg = 0xaa010,
  2894. .enable_mask = BIT(0),
  2895. .hw.init = &(const struct clk_init_data) {
  2896. .name = "gcc_emac0_axi_clk",
  2897. .ops = &clk_branch2_ops,
  2898. },
  2899. },
  2900. };
  2901. static struct clk_branch gcc_emac0_ptp_clk = {
  2902. .halt_reg = 0xaa01c,
  2903. .halt_check = BRANCH_HALT,
  2904. .clkr = {
  2905. .enable_reg = 0xaa01c,
  2906. .enable_mask = BIT(0),
  2907. .hw.init = &(const struct clk_init_data) {
  2908. .name = "gcc_emac0_ptp_clk",
  2909. .parent_hws = (const struct clk_hw*[]){
  2910. &gcc_emac0_ptp_clk_src.clkr.hw,
  2911. },
  2912. .num_parents = 1,
  2913. .flags = CLK_SET_RATE_PARENT,
  2914. .ops = &clk_branch2_ops,
  2915. },
  2916. },
  2917. };
  2918. static struct clk_branch gcc_emac0_rgmii_clk = {
  2919. .halt_reg = 0xaa038,
  2920. .halt_check = BRANCH_HALT,
  2921. .clkr = {
  2922. .enable_reg = 0xaa038,
  2923. .enable_mask = BIT(0),
  2924. .hw.init = &(const struct clk_init_data) {
  2925. .name = "gcc_emac0_rgmii_clk",
  2926. .parent_hws = (const struct clk_hw*[]){
  2927. &gcc_emac0_rgmii_clk_src.clkr.hw,
  2928. },
  2929. .num_parents = 1,
  2930. .flags = CLK_SET_RATE_PARENT,
  2931. .ops = &clk_branch2_ops,
  2932. },
  2933. },
  2934. };
  2935. static struct clk_branch gcc_emac0_slv_ahb_clk = {
  2936. .halt_reg = 0xaa018,
  2937. .halt_check = BRANCH_HALT_VOTED,
  2938. .hwcg_reg = 0xaa018,
  2939. .hwcg_bit = 1,
  2940. .clkr = {
  2941. .enable_reg = 0xaa018,
  2942. .enable_mask = BIT(0),
  2943. .hw.init = &(const struct clk_init_data) {
  2944. .name = "gcc_emac0_slv_ahb_clk",
  2945. .ops = &clk_branch2_ops,
  2946. },
  2947. },
  2948. };
  2949. static struct clk_branch gcc_emac1_axi_clk = {
  2950. .halt_reg = 0xba010,
  2951. .halt_check = BRANCH_HALT_VOTED,
  2952. .hwcg_reg = 0xba010,
  2953. .hwcg_bit = 1,
  2954. .clkr = {
  2955. .enable_reg = 0xba010,
  2956. .enable_mask = BIT(0),
  2957. .hw.init = &(const struct clk_init_data) {
  2958. .name = "gcc_emac1_axi_clk",
  2959. .ops = &clk_branch2_ops,
  2960. },
  2961. },
  2962. };
  2963. static struct clk_branch gcc_emac1_ptp_clk = {
  2964. .halt_reg = 0xba01c,
  2965. .halt_check = BRANCH_HALT,
  2966. .clkr = {
  2967. .enable_reg = 0xba01c,
  2968. .enable_mask = BIT(0),
  2969. .hw.init = &(const struct clk_init_data) {
  2970. .name = "gcc_emac1_ptp_clk",
  2971. .parent_hws = (const struct clk_hw*[]){
  2972. &gcc_emac1_ptp_clk_src.clkr.hw,
  2973. },
  2974. .num_parents = 1,
  2975. .flags = CLK_SET_RATE_PARENT,
  2976. .ops = &clk_branch2_ops,
  2977. },
  2978. },
  2979. };
  2980. static struct clk_branch gcc_emac1_rgmii_clk = {
  2981. .halt_reg = 0xba038,
  2982. .halt_check = BRANCH_HALT,
  2983. .clkr = {
  2984. .enable_reg = 0xba038,
  2985. .enable_mask = BIT(0),
  2986. .hw.init = &(const struct clk_init_data) {
  2987. .name = "gcc_emac1_rgmii_clk",
  2988. .parent_hws = (const struct clk_hw*[]){
  2989. &gcc_emac1_rgmii_clk_src.clkr.hw,
  2990. },
  2991. .num_parents = 1,
  2992. .flags = CLK_SET_RATE_PARENT,
  2993. .ops = &clk_branch2_ops,
  2994. },
  2995. },
  2996. };
  2997. static struct clk_branch gcc_emac1_slv_ahb_clk = {
  2998. .halt_reg = 0xba018,
  2999. .halt_check = BRANCH_HALT_VOTED,
  3000. .hwcg_reg = 0xba018,
  3001. .hwcg_bit = 1,
  3002. .clkr = {
  3003. .enable_reg = 0xba018,
  3004. .enable_mask = BIT(0),
  3005. .hw.init = &(const struct clk_init_data) {
  3006. .name = "gcc_emac1_slv_ahb_clk",
  3007. .ops = &clk_branch2_ops,
  3008. },
  3009. },
  3010. };
  3011. static struct clk_branch gcc_gp1_clk = {
  3012. .halt_reg = 0x64000,
  3013. .halt_check = BRANCH_HALT,
  3014. .clkr = {
  3015. .enable_reg = 0x64000,
  3016. .enable_mask = BIT(0),
  3017. .hw.init = &(const struct clk_init_data) {
  3018. .name = "gcc_gp1_clk",
  3019. .parent_hws = (const struct clk_hw*[]){
  3020. &gcc_gp1_clk_src.clkr.hw,
  3021. },
  3022. .num_parents = 1,
  3023. .flags = CLK_SET_RATE_PARENT,
  3024. .ops = &clk_branch2_ops,
  3025. },
  3026. },
  3027. };
  3028. static struct clk_branch gcc_gp2_clk = {
  3029. .halt_reg = 0x65000,
  3030. .halt_check = BRANCH_HALT,
  3031. .clkr = {
  3032. .enable_reg = 0x65000,
  3033. .enable_mask = BIT(0),
  3034. .hw.init = &(const struct clk_init_data) {
  3035. .name = "gcc_gp2_clk",
  3036. .parent_hws = (const struct clk_hw*[]){
  3037. &gcc_gp2_clk_src.clkr.hw,
  3038. },
  3039. .num_parents = 1,
  3040. .flags = CLK_SET_RATE_PARENT,
  3041. .ops = &clk_branch2_ops,
  3042. },
  3043. },
  3044. };
  3045. static struct clk_branch gcc_gp3_clk = {
  3046. .halt_reg = 0x66000,
  3047. .halt_check = BRANCH_HALT,
  3048. .clkr = {
  3049. .enable_reg = 0x66000,
  3050. .enable_mask = BIT(0),
  3051. .hw.init = &(const struct clk_init_data) {
  3052. .name = "gcc_gp3_clk",
  3053. .parent_hws = (const struct clk_hw*[]){
  3054. &gcc_gp3_clk_src.clkr.hw,
  3055. },
  3056. .num_parents = 1,
  3057. .flags = CLK_SET_RATE_PARENT,
  3058. .ops = &clk_branch2_ops,
  3059. },
  3060. },
  3061. };
  3062. static struct clk_branch gcc_gp4_clk = {
  3063. .halt_reg = 0xc2000,
  3064. .halt_check = BRANCH_HALT,
  3065. .clkr = {
  3066. .enable_reg = 0xc2000,
  3067. .enable_mask = BIT(0),
  3068. .hw.init = &(const struct clk_init_data) {
  3069. .name = "gcc_gp4_clk",
  3070. .parent_hws = (const struct clk_hw*[]){
  3071. &gcc_gp4_clk_src.clkr.hw,
  3072. },
  3073. .num_parents = 1,
  3074. .flags = CLK_SET_RATE_PARENT,
  3075. .ops = &clk_branch2_ops,
  3076. },
  3077. },
  3078. };
  3079. static struct clk_branch gcc_gp5_clk = {
  3080. .halt_reg = 0xc3000,
  3081. .halt_check = BRANCH_HALT,
  3082. .clkr = {
  3083. .enable_reg = 0xc3000,
  3084. .enable_mask = BIT(0),
  3085. .hw.init = &(const struct clk_init_data) {
  3086. .name = "gcc_gp5_clk",
  3087. .parent_hws = (const struct clk_hw*[]){
  3088. &gcc_gp5_clk_src.clkr.hw,
  3089. },
  3090. .num_parents = 1,
  3091. .flags = CLK_SET_RATE_PARENT,
  3092. .ops = &clk_branch2_ops,
  3093. },
  3094. },
  3095. };
  3096. static struct clk_branch gcc_gpu_gpll0_clk_src = {
  3097. .halt_check = BRANCH_HALT_DELAY,
  3098. .clkr = {
  3099. .enable_reg = 0x52000,
  3100. .enable_mask = BIT(15),
  3101. .hw.init = &(const struct clk_init_data) {
  3102. .name = "gcc_gpu_gpll0_clk_src",
  3103. .parent_hws = (const struct clk_hw*[]){
  3104. &gcc_gpll0.clkr.hw,
  3105. },
  3106. .num_parents = 1,
  3107. .flags = CLK_SET_RATE_PARENT,
  3108. .ops = &clk_branch2_ops,
  3109. },
  3110. },
  3111. };
  3112. static struct clk_branch gcc_gpu_gpll0_div_clk_src = {
  3113. .halt_check = BRANCH_HALT_DELAY,
  3114. .clkr = {
  3115. .enable_reg = 0x52000,
  3116. .enable_mask = BIT(16),
  3117. .hw.init = &(const struct clk_init_data) {
  3118. .name = "gcc_gpu_gpll0_div_clk_src",
  3119. .parent_hws = (const struct clk_hw*[]){
  3120. &gcc_gpll0_out_even.clkr.hw,
  3121. },
  3122. .num_parents = 1,
  3123. .flags = CLK_SET_RATE_PARENT,
  3124. .ops = &clk_branch2_ops,
  3125. },
  3126. },
  3127. };
  3128. static struct clk_branch gcc_gpu_iref_en = {
  3129. .halt_reg = 0x8c014,
  3130. .halt_check = BRANCH_HALT,
  3131. .clkr = {
  3132. .enable_reg = 0x8c014,
  3133. .enable_mask = BIT(0),
  3134. .hw.init = &(const struct clk_init_data) {
  3135. .name = "gcc_gpu_iref_en",
  3136. .ops = &clk_branch2_ops,
  3137. },
  3138. },
  3139. };
  3140. static struct clk_branch gcc_gpu_memnoc_gfx_clk = {
  3141. .halt_reg = 0x71010,
  3142. .halt_check = BRANCH_HALT_VOTED,
  3143. .hwcg_reg = 0x71010,
  3144. .hwcg_bit = 1,
  3145. .clkr = {
  3146. .enable_reg = 0x71010,
  3147. .enable_mask = BIT(0),
  3148. .hw.init = &(const struct clk_init_data) {
  3149. .name = "gcc_gpu_memnoc_gfx_clk",
  3150. .ops = &clk_branch2_aon_ops,
  3151. },
  3152. },
  3153. };
  3154. static struct clk_branch gcc_gpu_snoc_dvm_gfx_clk = {
  3155. .halt_reg = 0x71020,
  3156. .halt_check = BRANCH_HALT,
  3157. .clkr = {
  3158. .enable_reg = 0x71020,
  3159. .enable_mask = BIT(0),
  3160. .hw.init = &(const struct clk_init_data) {
  3161. .name = "gcc_gpu_snoc_dvm_gfx_clk",
  3162. .ops = &clk_branch2_aon_ops,
  3163. },
  3164. },
  3165. };
  3166. static struct clk_branch gcc_gpu_tcu_throttle_ahb_clk = {
  3167. .halt_reg = 0x71008,
  3168. .halt_check = BRANCH_HALT_VOTED,
  3169. .hwcg_reg = 0x71008,
  3170. .hwcg_bit = 1,
  3171. .clkr = {
  3172. .enable_reg = 0x71008,
  3173. .enable_mask = BIT(0),
  3174. .hw.init = &(const struct clk_init_data) {
  3175. .name = "gcc_gpu_tcu_throttle_ahb_clk",
  3176. .ops = &clk_branch2_ops,
  3177. },
  3178. },
  3179. };
  3180. static struct clk_branch gcc_gpu_tcu_throttle_clk = {
  3181. .halt_reg = 0x71018,
  3182. .halt_check = BRANCH_HALT_VOTED,
  3183. .hwcg_reg = 0x71018,
  3184. .hwcg_bit = 1,
  3185. .clkr = {
  3186. .enable_reg = 0x71018,
  3187. .enable_mask = BIT(0),
  3188. .hw.init = &(const struct clk_init_data) {
  3189. .name = "gcc_gpu_tcu_throttle_clk",
  3190. .ops = &clk_branch2_ops,
  3191. },
  3192. },
  3193. };
  3194. static struct clk_branch gcc_pcie0_phy_rchng_clk = {
  3195. .halt_reg = 0xa4038,
  3196. .halt_check = BRANCH_HALT_VOTED,
  3197. .clkr = {
  3198. .enable_reg = 0x52018,
  3199. .enable_mask = BIT(11),
  3200. .hw.init = &(const struct clk_init_data) {
  3201. .name = "gcc_pcie0_phy_rchng_clk",
  3202. .parent_hws = (const struct clk_hw*[]){
  3203. &gcc_pcie_0_phy_rchng_clk_src.clkr.hw,
  3204. },
  3205. .num_parents = 1,
  3206. .flags = CLK_SET_RATE_PARENT,
  3207. .ops = &clk_branch2_ops,
  3208. },
  3209. },
  3210. };
  3211. static struct clk_branch gcc_pcie1_phy_rchng_clk = {
  3212. .halt_reg = 0x8d038,
  3213. .halt_check = BRANCH_HALT_VOTED,
  3214. .clkr = {
  3215. .enable_reg = 0x52000,
  3216. .enable_mask = BIT(23),
  3217. .hw.init = &(const struct clk_init_data) {
  3218. .name = "gcc_pcie1_phy_rchng_clk",
  3219. .parent_hws = (const struct clk_hw*[]){
  3220. &gcc_pcie_1_phy_rchng_clk_src.clkr.hw,
  3221. },
  3222. .num_parents = 1,
  3223. .flags = CLK_SET_RATE_PARENT,
  3224. .ops = &clk_branch2_ops,
  3225. },
  3226. },
  3227. };
  3228. static struct clk_branch gcc_pcie2a_phy_rchng_clk = {
  3229. .halt_reg = 0x9d040,
  3230. .halt_check = BRANCH_HALT_VOTED,
  3231. .clkr = {
  3232. .enable_reg = 0x52010,
  3233. .enable_mask = BIT(15),
  3234. .hw.init = &(const struct clk_init_data) {
  3235. .name = "gcc_pcie2a_phy_rchng_clk",
  3236. .parent_hws = (const struct clk_hw*[]){
  3237. &gcc_pcie_2a_phy_rchng_clk_src.clkr.hw,
  3238. },
  3239. .num_parents = 1,
  3240. .flags = CLK_SET_RATE_PARENT,
  3241. .ops = &clk_branch2_ops,
  3242. },
  3243. },
  3244. };
  3245. static struct clk_branch gcc_pcie2b_phy_rchng_clk = {
  3246. .halt_reg = 0x9e040,
  3247. .halt_check = BRANCH_HALT_VOTED,
  3248. .clkr = {
  3249. .enable_reg = 0x52010,
  3250. .enable_mask = BIT(22),
  3251. .hw.init = &(const struct clk_init_data) {
  3252. .name = "gcc_pcie2b_phy_rchng_clk",
  3253. .parent_hws = (const struct clk_hw*[]){
  3254. &gcc_pcie_2b_phy_rchng_clk_src.clkr.hw,
  3255. },
  3256. .num_parents = 1,
  3257. .flags = CLK_SET_RATE_PARENT,
  3258. .ops = &clk_branch2_ops,
  3259. },
  3260. },
  3261. };
  3262. static struct clk_branch gcc_pcie3a_phy_rchng_clk = {
  3263. .halt_reg = 0xa0040,
  3264. .halt_check = BRANCH_HALT_VOTED,
  3265. .clkr = {
  3266. .enable_reg = 0x52010,
  3267. .enable_mask = BIT(29),
  3268. .hw.init = &(const struct clk_init_data) {
  3269. .name = "gcc_pcie3a_phy_rchng_clk",
  3270. .parent_hws = (const struct clk_hw*[]){
  3271. &gcc_pcie_3a_phy_rchng_clk_src.clkr.hw,
  3272. },
  3273. .num_parents = 1,
  3274. .flags = CLK_SET_RATE_PARENT,
  3275. .ops = &clk_branch2_ops,
  3276. },
  3277. },
  3278. };
  3279. static struct clk_branch gcc_pcie3b_phy_rchng_clk = {
  3280. .halt_reg = 0xa2040,
  3281. .halt_check = BRANCH_HALT_VOTED,
  3282. .clkr = {
  3283. .enable_reg = 0x52018,
  3284. .enable_mask = BIT(4),
  3285. .hw.init = &(const struct clk_init_data) {
  3286. .name = "gcc_pcie3b_phy_rchng_clk",
  3287. .parent_hws = (const struct clk_hw*[]){
  3288. &gcc_pcie_3b_phy_rchng_clk_src.clkr.hw,
  3289. },
  3290. .num_parents = 1,
  3291. .flags = CLK_SET_RATE_PARENT,
  3292. .ops = &clk_branch2_ops,
  3293. },
  3294. },
  3295. };
  3296. static struct clk_branch gcc_pcie4_phy_rchng_clk = {
  3297. .halt_reg = 0x6b040,
  3298. .halt_check = BRANCH_HALT_VOTED,
  3299. .clkr = {
  3300. .enable_reg = 0x52000,
  3301. .enable_mask = BIT(22),
  3302. .hw.init = &(const struct clk_init_data) {
  3303. .name = "gcc_pcie4_phy_rchng_clk",
  3304. .parent_hws = (const struct clk_hw*[]){
  3305. &gcc_pcie_4_phy_rchng_clk_src.clkr.hw,
  3306. },
  3307. .num_parents = 1,
  3308. .flags = CLK_SET_RATE_PARENT,
  3309. .ops = &clk_branch2_ops,
  3310. },
  3311. },
  3312. };
  3313. static struct clk_branch gcc_pcie_0_aux_clk = {
  3314. .halt_reg = 0xa4028,
  3315. .halt_check = BRANCH_HALT_VOTED,
  3316. .clkr = {
  3317. .enable_reg = 0x52018,
  3318. .enable_mask = BIT(9),
  3319. .hw.init = &(const struct clk_init_data) {
  3320. .name = "gcc_pcie_0_aux_clk",
  3321. .parent_hws = (const struct clk_hw*[]){
  3322. &gcc_pcie_0_aux_clk_src.clkr.hw,
  3323. },
  3324. .num_parents = 1,
  3325. .flags = CLK_SET_RATE_PARENT,
  3326. .ops = &clk_branch2_ops,
  3327. },
  3328. },
  3329. };
  3330. static struct clk_branch gcc_pcie_0_cfg_ahb_clk = {
  3331. .halt_reg = 0xa4024,
  3332. .halt_check = BRANCH_HALT_VOTED,
  3333. .hwcg_reg = 0xa4024,
  3334. .hwcg_bit = 1,
  3335. .clkr = {
  3336. .enable_reg = 0x52018,
  3337. .enable_mask = BIT(8),
  3338. .hw.init = &(const struct clk_init_data) {
  3339. .name = "gcc_pcie_0_cfg_ahb_clk",
  3340. .ops = &clk_branch2_ops,
  3341. },
  3342. },
  3343. };
  3344. static struct clk_branch gcc_pcie_0_mstr_axi_clk = {
  3345. .halt_reg = 0xa401c,
  3346. .halt_check = BRANCH_HALT_SKIP,
  3347. .hwcg_reg = 0xa401c,
  3348. .hwcg_bit = 1,
  3349. .clkr = {
  3350. .enable_reg = 0x52018,
  3351. .enable_mask = BIT(7),
  3352. .hw.init = &(const struct clk_init_data) {
  3353. .name = "gcc_pcie_0_mstr_axi_clk",
  3354. .ops = &clk_branch2_ops,
  3355. },
  3356. },
  3357. };
  3358. static struct clk_branch gcc_pcie_0_pipe_clk = {
  3359. .halt_reg = 0xa4030,
  3360. .halt_check = BRANCH_HALT_SKIP,
  3361. .clkr = {
  3362. .enable_reg = 0x52018,
  3363. .enable_mask = BIT(10),
  3364. .hw.init = &(const struct clk_init_data) {
  3365. .name = "gcc_pcie_0_pipe_clk",
  3366. .parent_hws = (const struct clk_hw*[]){
  3367. &gcc_usb4_phy_pcie_pipe_mux_clk_src.clkr.hw,
  3368. },
  3369. .num_parents = 1,
  3370. .flags = CLK_SET_RATE_PARENT,
  3371. .ops = &clk_branch2_ops,
  3372. },
  3373. },
  3374. };
  3375. static struct clk_branch gcc_pcie_0_slv_axi_clk = {
  3376. .halt_reg = 0xa4014,
  3377. .halt_check = BRANCH_HALT_VOTED,
  3378. .hwcg_reg = 0xa4014,
  3379. .hwcg_bit = 1,
  3380. .clkr = {
  3381. .enable_reg = 0x52018,
  3382. .enable_mask = BIT(6),
  3383. .hw.init = &(const struct clk_init_data) {
  3384. .name = "gcc_pcie_0_slv_axi_clk",
  3385. .ops = &clk_branch2_ops,
  3386. },
  3387. },
  3388. };
  3389. static struct clk_branch gcc_pcie_0_slv_q2a_axi_clk = {
  3390. .halt_reg = 0xa4010,
  3391. .halt_check = BRANCH_HALT_VOTED,
  3392. .clkr = {
  3393. .enable_reg = 0x52018,
  3394. .enable_mask = BIT(5),
  3395. .hw.init = &(const struct clk_init_data) {
  3396. .name = "gcc_pcie_0_slv_q2a_axi_clk",
  3397. .ops = &clk_branch2_ops,
  3398. },
  3399. },
  3400. };
  3401. static struct clk_branch gcc_pcie_1_aux_clk = {
  3402. .halt_reg = 0x8d028,
  3403. .halt_check = BRANCH_HALT_VOTED,
  3404. .clkr = {
  3405. .enable_reg = 0x52000,
  3406. .enable_mask = BIT(29),
  3407. .hw.init = &(const struct clk_init_data) {
  3408. .name = "gcc_pcie_1_aux_clk",
  3409. .parent_hws = (const struct clk_hw*[]){
  3410. &gcc_pcie_1_aux_clk_src.clkr.hw,
  3411. },
  3412. .num_parents = 1,
  3413. .flags = CLK_SET_RATE_PARENT,
  3414. .ops = &clk_branch2_ops,
  3415. },
  3416. },
  3417. };
  3418. static struct clk_branch gcc_pcie_1_cfg_ahb_clk = {
  3419. .halt_reg = 0x8d024,
  3420. .halt_check = BRANCH_HALT_VOTED,
  3421. .hwcg_reg = 0x8d024,
  3422. .hwcg_bit = 1,
  3423. .clkr = {
  3424. .enable_reg = 0x52000,
  3425. .enable_mask = BIT(28),
  3426. .hw.init = &(const struct clk_init_data) {
  3427. .name = "gcc_pcie_1_cfg_ahb_clk",
  3428. .ops = &clk_branch2_ops,
  3429. },
  3430. },
  3431. };
  3432. static struct clk_branch gcc_pcie_1_mstr_axi_clk = {
  3433. .halt_reg = 0x8d01c,
  3434. .halt_check = BRANCH_HALT_SKIP,
  3435. .hwcg_reg = 0x8d01c,
  3436. .hwcg_bit = 1,
  3437. .clkr = {
  3438. .enable_reg = 0x52000,
  3439. .enable_mask = BIT(27),
  3440. .hw.init = &(const struct clk_init_data) {
  3441. .name = "gcc_pcie_1_mstr_axi_clk",
  3442. .ops = &clk_branch2_ops,
  3443. },
  3444. },
  3445. };
  3446. static struct clk_branch gcc_pcie_1_pipe_clk = {
  3447. .halt_reg = 0x8d030,
  3448. .halt_check = BRANCH_HALT_SKIP,
  3449. .clkr = {
  3450. .enable_reg = 0x52000,
  3451. .enable_mask = BIT(30),
  3452. .hw.init = &(const struct clk_init_data) {
  3453. .name = "gcc_pcie_1_pipe_clk",
  3454. .parent_hws = (const struct clk_hw*[]){
  3455. &gcc_usb4_1_phy_pcie_pipe_mux_clk_src.clkr.hw,
  3456. },
  3457. .num_parents = 1,
  3458. .flags = CLK_SET_RATE_PARENT,
  3459. .ops = &clk_branch2_ops,
  3460. },
  3461. },
  3462. };
  3463. static struct clk_branch gcc_pcie_1_slv_axi_clk = {
  3464. .halt_reg = 0x8d014,
  3465. .halt_check = BRANCH_HALT_VOTED,
  3466. .hwcg_reg = 0x8d014,
  3467. .hwcg_bit = 1,
  3468. .clkr = {
  3469. .enable_reg = 0x52000,
  3470. .enable_mask = BIT(26),
  3471. .hw.init = &(const struct clk_init_data) {
  3472. .name = "gcc_pcie_1_slv_axi_clk",
  3473. .ops = &clk_branch2_ops,
  3474. },
  3475. },
  3476. };
  3477. static struct clk_branch gcc_pcie_1_slv_q2a_axi_clk = {
  3478. .halt_reg = 0x8d010,
  3479. .halt_check = BRANCH_HALT_VOTED,
  3480. .clkr = {
  3481. .enable_reg = 0x52000,
  3482. .enable_mask = BIT(25),
  3483. .hw.init = &(const struct clk_init_data) {
  3484. .name = "gcc_pcie_1_slv_q2a_axi_clk",
  3485. .ops = &clk_branch2_ops,
  3486. },
  3487. },
  3488. };
  3489. static struct clk_branch gcc_pcie_2a2b_clkref_clk = {
  3490. .halt_reg = 0x8c034,
  3491. .halt_check = BRANCH_HALT,
  3492. .clkr = {
  3493. .enable_reg = 0x8c034,
  3494. .enable_mask = BIT(0),
  3495. .hw.init = &(const struct clk_init_data) {
  3496. .name = "gcc_pcie_2a2b_clkref_clk",
  3497. .ops = &clk_branch2_ops,
  3498. },
  3499. },
  3500. };
  3501. static struct clk_branch gcc_pcie_2a_aux_clk = {
  3502. .halt_reg = 0x9d028,
  3503. .halt_check = BRANCH_HALT_VOTED,
  3504. .clkr = {
  3505. .enable_reg = 0x52010,
  3506. .enable_mask = BIT(13),
  3507. .hw.init = &(const struct clk_init_data) {
  3508. .name = "gcc_pcie_2a_aux_clk",
  3509. .parent_hws = (const struct clk_hw*[]){
  3510. &gcc_pcie_2a_aux_clk_src.clkr.hw,
  3511. },
  3512. .num_parents = 1,
  3513. .flags = CLK_SET_RATE_PARENT,
  3514. .ops = &clk_branch2_ops,
  3515. },
  3516. },
  3517. };
  3518. static struct clk_branch gcc_pcie_2a_cfg_ahb_clk = {
  3519. .halt_reg = 0x9d024,
  3520. .halt_check = BRANCH_HALT_VOTED,
  3521. .hwcg_reg = 0x9d024,
  3522. .hwcg_bit = 1,
  3523. .clkr = {
  3524. .enable_reg = 0x52010,
  3525. .enable_mask = BIT(12),
  3526. .hw.init = &(const struct clk_init_data) {
  3527. .name = "gcc_pcie_2a_cfg_ahb_clk",
  3528. .ops = &clk_branch2_ops,
  3529. },
  3530. },
  3531. };
  3532. static struct clk_branch gcc_pcie_2a_mstr_axi_clk = {
  3533. .halt_reg = 0x9d01c,
  3534. .halt_check = BRANCH_HALT_SKIP,
  3535. .hwcg_reg = 0x9d01c,
  3536. .hwcg_bit = 1,
  3537. .clkr = {
  3538. .enable_reg = 0x52010,
  3539. .enable_mask = BIT(11),
  3540. .hw.init = &(const struct clk_init_data) {
  3541. .name = "gcc_pcie_2a_mstr_axi_clk",
  3542. .ops = &clk_branch2_ops,
  3543. },
  3544. },
  3545. };
  3546. static struct clk_branch gcc_pcie_2a_pipe_clk = {
  3547. .halt_reg = 0x9d030,
  3548. .halt_check = BRANCH_HALT_SKIP,
  3549. .clkr = {
  3550. .enable_reg = 0x52010,
  3551. .enable_mask = BIT(14),
  3552. .hw.init = &(const struct clk_init_data) {
  3553. .name = "gcc_pcie_2a_pipe_clk",
  3554. .parent_hws = (const struct clk_hw*[]){
  3555. &gcc_pcie_2a_pipe_clk_src.clkr.hw,
  3556. },
  3557. .num_parents = 1,
  3558. .flags = CLK_SET_RATE_PARENT,
  3559. .ops = &clk_branch2_ops,
  3560. },
  3561. },
  3562. };
  3563. static struct clk_branch gcc_pcie_2a_pipediv2_clk = {
  3564. .halt_reg = 0x9d038,
  3565. .halt_check = BRANCH_HALT_SKIP,
  3566. .clkr = {
  3567. .enable_reg = 0x52018,
  3568. .enable_mask = BIT(22),
  3569. .hw.init = &(const struct clk_init_data) {
  3570. .name = "gcc_pcie_2a_pipediv2_clk",
  3571. .parent_hws = (const struct clk_hw*[]){
  3572. &gcc_pcie_2a_pipe_div_clk_src.clkr.hw,
  3573. },
  3574. .num_parents = 1,
  3575. .flags = CLK_SET_RATE_PARENT,
  3576. .ops = &clk_branch2_ops,
  3577. },
  3578. },
  3579. };
  3580. static struct clk_branch gcc_pcie_2a_slv_axi_clk = {
  3581. .halt_reg = 0x9d014,
  3582. .halt_check = BRANCH_HALT_VOTED,
  3583. .hwcg_reg = 0x9d014,
  3584. .hwcg_bit = 1,
  3585. .clkr = {
  3586. .enable_reg = 0x52010,
  3587. .enable_mask = BIT(10),
  3588. .hw.init = &(const struct clk_init_data) {
  3589. .name = "gcc_pcie_2a_slv_axi_clk",
  3590. .ops = &clk_branch2_ops,
  3591. },
  3592. },
  3593. };
  3594. static struct clk_branch gcc_pcie_2a_slv_q2a_axi_clk = {
  3595. .halt_reg = 0x9d010,
  3596. .halt_check = BRANCH_HALT_VOTED,
  3597. .clkr = {
  3598. .enable_reg = 0x52018,
  3599. .enable_mask = BIT(12),
  3600. .hw.init = &(const struct clk_init_data) {
  3601. .name = "gcc_pcie_2a_slv_q2a_axi_clk",
  3602. .ops = &clk_branch2_ops,
  3603. },
  3604. },
  3605. };
  3606. static struct clk_branch gcc_pcie_2b_aux_clk = {
  3607. .halt_reg = 0x9e028,
  3608. .halt_check = BRANCH_HALT_VOTED,
  3609. .clkr = {
  3610. .enable_reg = 0x52010,
  3611. .enable_mask = BIT(20),
  3612. .hw.init = &(const struct clk_init_data) {
  3613. .name = "gcc_pcie_2b_aux_clk",
  3614. .parent_hws = (const struct clk_hw*[]){
  3615. &gcc_pcie_2b_aux_clk_src.clkr.hw,
  3616. },
  3617. .num_parents = 1,
  3618. .flags = CLK_SET_RATE_PARENT,
  3619. .ops = &clk_branch2_ops,
  3620. },
  3621. },
  3622. };
  3623. static struct clk_branch gcc_pcie_2b_cfg_ahb_clk = {
  3624. .halt_reg = 0x9e024,
  3625. .halt_check = BRANCH_HALT_VOTED,
  3626. .hwcg_reg = 0x9e024,
  3627. .hwcg_bit = 1,
  3628. .clkr = {
  3629. .enable_reg = 0x52010,
  3630. .enable_mask = BIT(19),
  3631. .hw.init = &(const struct clk_init_data) {
  3632. .name = "gcc_pcie_2b_cfg_ahb_clk",
  3633. .ops = &clk_branch2_ops,
  3634. },
  3635. },
  3636. };
  3637. static struct clk_branch gcc_pcie_2b_mstr_axi_clk = {
  3638. .halt_reg = 0x9e01c,
  3639. .halt_check = BRANCH_HALT_SKIP,
  3640. .hwcg_reg = 0x9e01c,
  3641. .hwcg_bit = 1,
  3642. .clkr = {
  3643. .enable_reg = 0x52010,
  3644. .enable_mask = BIT(18),
  3645. .hw.init = &(const struct clk_init_data) {
  3646. .name = "gcc_pcie_2b_mstr_axi_clk",
  3647. .ops = &clk_branch2_ops,
  3648. },
  3649. },
  3650. };
  3651. static struct clk_branch gcc_pcie_2b_pipe_clk = {
  3652. .halt_reg = 0x9e030,
  3653. .halt_check = BRANCH_HALT_SKIP,
  3654. .clkr = {
  3655. .enable_reg = 0x52010,
  3656. .enable_mask = BIT(21),
  3657. .hw.init = &(const struct clk_init_data) {
  3658. .name = "gcc_pcie_2b_pipe_clk",
  3659. .parent_hws = (const struct clk_hw*[]){
  3660. &gcc_pcie_2b_pipe_clk_src.clkr.hw,
  3661. },
  3662. .num_parents = 1,
  3663. .flags = CLK_SET_RATE_PARENT,
  3664. .ops = &clk_branch2_ops,
  3665. },
  3666. },
  3667. };
  3668. static struct clk_branch gcc_pcie_2b_pipediv2_clk = {
  3669. .halt_reg = 0x9e038,
  3670. .halt_check = BRANCH_HALT_SKIP,
  3671. .clkr = {
  3672. .enable_reg = 0x52018,
  3673. .enable_mask = BIT(23),
  3674. .hw.init = &(const struct clk_init_data) {
  3675. .name = "gcc_pcie_2b_pipediv2_clk",
  3676. .parent_hws = (const struct clk_hw*[]){
  3677. &gcc_pcie_2b_pipe_div_clk_src.clkr.hw,
  3678. },
  3679. .num_parents = 1,
  3680. .flags = CLK_SET_RATE_PARENT,
  3681. .ops = &clk_branch2_ops,
  3682. },
  3683. },
  3684. };
  3685. static struct clk_branch gcc_pcie_2b_slv_axi_clk = {
  3686. .halt_reg = 0x9e014,
  3687. .halt_check = BRANCH_HALT_VOTED,
  3688. .hwcg_reg = 0x9e014,
  3689. .hwcg_bit = 1,
  3690. .clkr = {
  3691. .enable_reg = 0x52010,
  3692. .enable_mask = BIT(17),
  3693. .hw.init = &(const struct clk_init_data) {
  3694. .name = "gcc_pcie_2b_slv_axi_clk",
  3695. .ops = &clk_branch2_ops,
  3696. },
  3697. },
  3698. };
  3699. static struct clk_branch gcc_pcie_2b_slv_q2a_axi_clk = {
  3700. .halt_reg = 0x9e010,
  3701. .halt_check = BRANCH_HALT_VOTED,
  3702. .clkr = {
  3703. .enable_reg = 0x52010,
  3704. .enable_mask = BIT(16),
  3705. .hw.init = &(const struct clk_init_data) {
  3706. .name = "gcc_pcie_2b_slv_q2a_axi_clk",
  3707. .ops = &clk_branch2_ops,
  3708. },
  3709. },
  3710. };
  3711. static struct clk_branch gcc_pcie_3a3b_clkref_clk = {
  3712. .halt_reg = 0x8c038,
  3713. .halt_check = BRANCH_HALT,
  3714. .clkr = {
  3715. .enable_reg = 0x8c038,
  3716. .enable_mask = BIT(0),
  3717. .hw.init = &(const struct clk_init_data) {
  3718. .name = "gcc_pcie_3a3b_clkref_clk",
  3719. .ops = &clk_branch2_ops,
  3720. },
  3721. },
  3722. };
  3723. static struct clk_branch gcc_pcie_3a_aux_clk = {
  3724. .halt_reg = 0xa0028,
  3725. .halt_check = BRANCH_HALT_VOTED,
  3726. .clkr = {
  3727. .enable_reg = 0x52010,
  3728. .enable_mask = BIT(27),
  3729. .hw.init = &(const struct clk_init_data) {
  3730. .name = "gcc_pcie_3a_aux_clk",
  3731. .parent_hws = (const struct clk_hw*[]){
  3732. &gcc_pcie_3a_aux_clk_src.clkr.hw,
  3733. },
  3734. .num_parents = 1,
  3735. .flags = CLK_SET_RATE_PARENT,
  3736. .ops = &clk_branch2_ops,
  3737. },
  3738. },
  3739. };
  3740. static struct clk_branch gcc_pcie_3a_cfg_ahb_clk = {
  3741. .halt_reg = 0xa0024,
  3742. .halt_check = BRANCH_HALT_VOTED,
  3743. .hwcg_reg = 0xa0024,
  3744. .hwcg_bit = 1,
  3745. .clkr = {
  3746. .enable_reg = 0x52010,
  3747. .enable_mask = BIT(26),
  3748. .hw.init = &(const struct clk_init_data) {
  3749. .name = "gcc_pcie_3a_cfg_ahb_clk",
  3750. .ops = &clk_branch2_ops,
  3751. },
  3752. },
  3753. };
  3754. static struct clk_branch gcc_pcie_3a_mstr_axi_clk = {
  3755. .halt_reg = 0xa001c,
  3756. .halt_check = BRANCH_HALT_SKIP,
  3757. .hwcg_reg = 0xa001c,
  3758. .hwcg_bit = 1,
  3759. .clkr = {
  3760. .enable_reg = 0x52010,
  3761. .enable_mask = BIT(25),
  3762. .hw.init = &(const struct clk_init_data) {
  3763. .name = "gcc_pcie_3a_mstr_axi_clk",
  3764. .ops = &clk_branch2_ops,
  3765. },
  3766. },
  3767. };
  3768. static struct clk_branch gcc_pcie_3a_pipe_clk = {
  3769. .halt_reg = 0xa0030,
  3770. .halt_check = BRANCH_HALT_SKIP,
  3771. .clkr = {
  3772. .enable_reg = 0x52010,
  3773. .enable_mask = BIT(28),
  3774. .hw.init = &(const struct clk_init_data) {
  3775. .name = "gcc_pcie_3a_pipe_clk",
  3776. .parent_hws = (const struct clk_hw*[]){
  3777. &gcc_pcie_3a_pipe_clk_src.clkr.hw,
  3778. },
  3779. .num_parents = 1,
  3780. .flags = CLK_SET_RATE_PARENT,
  3781. .ops = &clk_branch2_ops,
  3782. },
  3783. },
  3784. };
  3785. static struct clk_branch gcc_pcie_3a_pipediv2_clk = {
  3786. .halt_reg = 0xa0038,
  3787. .halt_check = BRANCH_HALT_SKIP,
  3788. .clkr = {
  3789. .enable_reg = 0x52018,
  3790. .enable_mask = BIT(24),
  3791. .hw.init = &(const struct clk_init_data) {
  3792. .name = "gcc_pcie_3a_pipediv2_clk",
  3793. .parent_hws = (const struct clk_hw*[]){
  3794. &gcc_pcie_3a_pipe_div_clk_src.clkr.hw,
  3795. },
  3796. .num_parents = 1,
  3797. .flags = CLK_SET_RATE_PARENT,
  3798. .ops = &clk_branch2_ops,
  3799. },
  3800. },
  3801. };
  3802. static struct clk_branch gcc_pcie_3a_slv_axi_clk = {
  3803. .halt_reg = 0xa0014,
  3804. .halt_check = BRANCH_HALT_VOTED,
  3805. .hwcg_reg = 0xa0014,
  3806. .hwcg_bit = 1,
  3807. .clkr = {
  3808. .enable_reg = 0x52010,
  3809. .enable_mask = BIT(24),
  3810. .hw.init = &(const struct clk_init_data) {
  3811. .name = "gcc_pcie_3a_slv_axi_clk",
  3812. .ops = &clk_branch2_ops,
  3813. },
  3814. },
  3815. };
  3816. static struct clk_branch gcc_pcie_3a_slv_q2a_axi_clk = {
  3817. .halt_reg = 0xa0010,
  3818. .halt_check = BRANCH_HALT_VOTED,
  3819. .clkr = {
  3820. .enable_reg = 0x52010,
  3821. .enable_mask = BIT(23),
  3822. .hw.init = &(const struct clk_init_data) {
  3823. .name = "gcc_pcie_3a_slv_q2a_axi_clk",
  3824. .ops = &clk_branch2_ops,
  3825. },
  3826. },
  3827. };
  3828. static struct clk_branch gcc_pcie_3b_aux_clk = {
  3829. .halt_reg = 0xa2028,
  3830. .halt_check = BRANCH_HALT_VOTED,
  3831. .clkr = {
  3832. .enable_reg = 0x52018,
  3833. .enable_mask = BIT(2),
  3834. .hw.init = &(const struct clk_init_data) {
  3835. .name = "gcc_pcie_3b_aux_clk",
  3836. .parent_hws = (const struct clk_hw*[]){
  3837. &gcc_pcie_3b_aux_clk_src.clkr.hw,
  3838. },
  3839. .num_parents = 1,
  3840. .flags = CLK_SET_RATE_PARENT,
  3841. .ops = &clk_branch2_ops,
  3842. },
  3843. },
  3844. };
  3845. static struct clk_branch gcc_pcie_3b_cfg_ahb_clk = {
  3846. .halt_reg = 0xa2024,
  3847. .halt_check = BRANCH_HALT_VOTED,
  3848. .hwcg_reg = 0xa2024,
  3849. .hwcg_bit = 1,
  3850. .clkr = {
  3851. .enable_reg = 0x52018,
  3852. .enable_mask = BIT(1),
  3853. .hw.init = &(const struct clk_init_data) {
  3854. .name = "gcc_pcie_3b_cfg_ahb_clk",
  3855. .ops = &clk_branch2_ops,
  3856. },
  3857. },
  3858. };
  3859. static struct clk_branch gcc_pcie_3b_mstr_axi_clk = {
  3860. .halt_reg = 0xa201c,
  3861. .halt_check = BRANCH_HALT_SKIP,
  3862. .hwcg_reg = 0xa201c,
  3863. .hwcg_bit = 1,
  3864. .clkr = {
  3865. .enable_reg = 0x52018,
  3866. .enable_mask = BIT(0),
  3867. .hw.init = &(const struct clk_init_data) {
  3868. .name = "gcc_pcie_3b_mstr_axi_clk",
  3869. .ops = &clk_branch2_ops,
  3870. },
  3871. },
  3872. };
  3873. static struct clk_branch gcc_pcie_3b_pipe_clk = {
  3874. .halt_reg = 0xa2030,
  3875. .halt_check = BRANCH_HALT_SKIP,
  3876. .clkr = {
  3877. .enable_reg = 0x52018,
  3878. .enable_mask = BIT(3),
  3879. .hw.init = &(const struct clk_init_data) {
  3880. .name = "gcc_pcie_3b_pipe_clk",
  3881. .parent_hws = (const struct clk_hw*[]){
  3882. &gcc_pcie_3b_pipe_clk_src.clkr.hw,
  3883. },
  3884. .num_parents = 1,
  3885. .flags = CLK_SET_RATE_PARENT,
  3886. .ops = &clk_branch2_ops,
  3887. },
  3888. },
  3889. };
  3890. static struct clk_branch gcc_pcie_3b_pipediv2_clk = {
  3891. .halt_reg = 0xa2038,
  3892. .halt_check = BRANCH_HALT_SKIP,
  3893. .clkr = {
  3894. .enable_reg = 0x52018,
  3895. .enable_mask = BIT(25),
  3896. .hw.init = &(const struct clk_init_data) {
  3897. .name = "gcc_pcie_3b_pipediv2_clk",
  3898. .parent_hws = (const struct clk_hw*[]){
  3899. &gcc_pcie_3b_pipe_div_clk_src.clkr.hw,
  3900. },
  3901. .num_parents = 1,
  3902. .flags = CLK_SET_RATE_PARENT,
  3903. .ops = &clk_branch2_ops,
  3904. },
  3905. },
  3906. };
  3907. static struct clk_branch gcc_pcie_3b_slv_axi_clk = {
  3908. .halt_reg = 0xa2014,
  3909. .halt_check = BRANCH_HALT_VOTED,
  3910. .hwcg_reg = 0xa2014,
  3911. .hwcg_bit = 1,
  3912. .clkr = {
  3913. .enable_reg = 0x52010,
  3914. .enable_mask = BIT(31),
  3915. .hw.init = &(const struct clk_init_data) {
  3916. .name = "gcc_pcie_3b_slv_axi_clk",
  3917. .ops = &clk_branch2_ops,
  3918. },
  3919. },
  3920. };
  3921. static struct clk_branch gcc_pcie_3b_slv_q2a_axi_clk = {
  3922. .halt_reg = 0xa2010,
  3923. .halt_check = BRANCH_HALT_VOTED,
  3924. .clkr = {
  3925. .enable_reg = 0x52010,
  3926. .enable_mask = BIT(30),
  3927. .hw.init = &(const struct clk_init_data) {
  3928. .name = "gcc_pcie_3b_slv_q2a_axi_clk",
  3929. .ops = &clk_branch2_ops,
  3930. },
  3931. },
  3932. };
  3933. static struct clk_branch gcc_pcie_4_aux_clk = {
  3934. .halt_reg = 0x6b028,
  3935. .halt_check = BRANCH_HALT_VOTED,
  3936. .clkr = {
  3937. .enable_reg = 0x52008,
  3938. .enable_mask = BIT(3),
  3939. .hw.init = &(const struct clk_init_data) {
  3940. .name = "gcc_pcie_4_aux_clk",
  3941. .parent_hws = (const struct clk_hw*[]){
  3942. &gcc_pcie_4_aux_clk_src.clkr.hw,
  3943. },
  3944. .num_parents = 1,
  3945. .flags = CLK_SET_RATE_PARENT,
  3946. .ops = &clk_branch2_ops,
  3947. },
  3948. },
  3949. };
  3950. static struct clk_branch gcc_pcie_4_cfg_ahb_clk = {
  3951. .halt_reg = 0x6b024,
  3952. .halt_check = BRANCH_HALT_VOTED,
  3953. .hwcg_reg = 0x6b024,
  3954. .hwcg_bit = 1,
  3955. .clkr = {
  3956. .enable_reg = 0x52008,
  3957. .enable_mask = BIT(2),
  3958. .hw.init = &(const struct clk_init_data) {
  3959. .name = "gcc_pcie_4_cfg_ahb_clk",
  3960. .ops = &clk_branch2_ops,
  3961. },
  3962. },
  3963. };
  3964. static struct clk_branch gcc_pcie_4_clkref_clk = {
  3965. .halt_reg = 0x8c030,
  3966. .halt_check = BRANCH_HALT,
  3967. .clkr = {
  3968. .enable_reg = 0x8c030,
  3969. .enable_mask = BIT(0),
  3970. .hw.init = &(const struct clk_init_data) {
  3971. .name = "gcc_pcie_4_clkref_clk",
  3972. .ops = &clk_branch2_ops,
  3973. },
  3974. },
  3975. };
  3976. static struct clk_branch gcc_pcie_4_mstr_axi_clk = {
  3977. .halt_reg = 0x6b01c,
  3978. .halt_check = BRANCH_HALT_SKIP,
  3979. .hwcg_reg = 0x6b01c,
  3980. .hwcg_bit = 1,
  3981. .clkr = {
  3982. .enable_reg = 0x52008,
  3983. .enable_mask = BIT(1),
  3984. .hw.init = &(const struct clk_init_data) {
  3985. .name = "gcc_pcie_4_mstr_axi_clk",
  3986. .ops = &clk_branch2_ops,
  3987. },
  3988. },
  3989. };
  3990. static struct clk_branch gcc_pcie_4_pipe_clk = {
  3991. .halt_reg = 0x6b030,
  3992. .halt_check = BRANCH_HALT_SKIP,
  3993. .clkr = {
  3994. .enable_reg = 0x52008,
  3995. .enable_mask = BIT(4),
  3996. .hw.init = &(const struct clk_init_data) {
  3997. .name = "gcc_pcie_4_pipe_clk",
  3998. .parent_hws = (const struct clk_hw*[]){
  3999. &gcc_pcie_4_pipe_clk_src.clkr.hw,
  4000. },
  4001. .num_parents = 1,
  4002. .flags = CLK_SET_RATE_PARENT,
  4003. .ops = &clk_branch2_ops,
  4004. },
  4005. },
  4006. };
  4007. static struct clk_branch gcc_pcie_4_pipediv2_clk = {
  4008. .halt_reg = 0x6b038,
  4009. .halt_check = BRANCH_HALT_SKIP,
  4010. .clkr = {
  4011. .enable_reg = 0x52018,
  4012. .enable_mask = BIT(16),
  4013. .hw.init = &(const struct clk_init_data) {
  4014. .name = "gcc_pcie_4_pipediv2_clk",
  4015. .parent_hws = (const struct clk_hw*[]){
  4016. &gcc_pcie_4_pipe_div_clk_src.clkr.hw,
  4017. },
  4018. .num_parents = 1,
  4019. .flags = CLK_SET_RATE_PARENT,
  4020. .ops = &clk_branch2_ops,
  4021. },
  4022. },
  4023. };
  4024. static struct clk_branch gcc_pcie_4_slv_axi_clk = {
  4025. .halt_reg = 0x6b014,
  4026. .halt_check = BRANCH_HALT_VOTED,
  4027. .hwcg_reg = 0x6b014,
  4028. .hwcg_bit = 1,
  4029. .clkr = {
  4030. .enable_reg = 0x52008,
  4031. .enable_mask = BIT(0),
  4032. .hw.init = &(const struct clk_init_data) {
  4033. .name = "gcc_pcie_4_slv_axi_clk",
  4034. .ops = &clk_branch2_ops,
  4035. },
  4036. },
  4037. };
  4038. static struct clk_branch gcc_pcie_4_slv_q2a_axi_clk = {
  4039. .halt_reg = 0x6b010,
  4040. .halt_check = BRANCH_HALT_VOTED,
  4041. .clkr = {
  4042. .enable_reg = 0x52008,
  4043. .enable_mask = BIT(5),
  4044. .hw.init = &(const struct clk_init_data) {
  4045. .name = "gcc_pcie_4_slv_q2a_axi_clk",
  4046. .ops = &clk_branch2_ops,
  4047. },
  4048. },
  4049. };
  4050. static struct clk_branch gcc_pcie_rscc_ahb_clk = {
  4051. .halt_reg = 0xae008,
  4052. .halt_check = BRANCH_HALT_VOTED,
  4053. .hwcg_reg = 0xae008,
  4054. .hwcg_bit = 1,
  4055. .clkr = {
  4056. .enable_reg = 0x52020,
  4057. .enable_mask = BIT(17),
  4058. .hw.init = &(const struct clk_init_data) {
  4059. .name = "gcc_pcie_rscc_ahb_clk",
  4060. .ops = &clk_branch2_ops,
  4061. },
  4062. },
  4063. };
  4064. static struct clk_branch gcc_pcie_rscc_xo_clk = {
  4065. .halt_reg = 0xae004,
  4066. .halt_check = BRANCH_HALT_VOTED,
  4067. .clkr = {
  4068. .enable_reg = 0x52020,
  4069. .enable_mask = BIT(16),
  4070. .hw.init = &(const struct clk_init_data) {
  4071. .name = "gcc_pcie_rscc_xo_clk",
  4072. .parent_hws = (const struct clk_hw*[]){
  4073. &gcc_pcie_rscc_xo_clk_src.clkr.hw,
  4074. },
  4075. .num_parents = 1,
  4076. .flags = CLK_SET_RATE_PARENT,
  4077. .ops = &clk_branch2_ops,
  4078. },
  4079. },
  4080. };
  4081. static struct clk_branch gcc_pcie_throttle_cfg_clk = {
  4082. .halt_reg = 0xa6028,
  4083. .halt_check = BRANCH_HALT_VOTED,
  4084. .clkr = {
  4085. .enable_reg = 0x52020,
  4086. .enable_mask = BIT(15),
  4087. .hw.init = &(const struct clk_init_data) {
  4088. .name = "gcc_pcie_throttle_cfg_clk",
  4089. .ops = &clk_branch2_ops,
  4090. },
  4091. },
  4092. };
  4093. static struct clk_branch gcc_pdm2_clk = {
  4094. .halt_reg = 0x3300c,
  4095. .halt_check = BRANCH_HALT,
  4096. .clkr = {
  4097. .enable_reg = 0x3300c,
  4098. .enable_mask = BIT(0),
  4099. .hw.init = &(const struct clk_init_data) {
  4100. .name = "gcc_pdm2_clk",
  4101. .parent_hws = (const struct clk_hw*[]){
  4102. &gcc_pdm2_clk_src.clkr.hw,
  4103. },
  4104. .num_parents = 1,
  4105. .flags = CLK_SET_RATE_PARENT,
  4106. .ops = &clk_branch2_ops,
  4107. },
  4108. },
  4109. };
  4110. static struct clk_branch gcc_pdm_ahb_clk = {
  4111. .halt_reg = 0x33004,
  4112. .halt_check = BRANCH_HALT_VOTED,
  4113. .hwcg_reg = 0x33004,
  4114. .hwcg_bit = 1,
  4115. .clkr = {
  4116. .enable_reg = 0x33004,
  4117. .enable_mask = BIT(0),
  4118. .hw.init = &(const struct clk_init_data) {
  4119. .name = "gcc_pdm_ahb_clk",
  4120. .ops = &clk_branch2_ops,
  4121. },
  4122. },
  4123. };
  4124. static struct clk_branch gcc_pdm_xo4_clk = {
  4125. .halt_reg = 0x33008,
  4126. .halt_check = BRANCH_HALT,
  4127. .clkr = {
  4128. .enable_reg = 0x33008,
  4129. .enable_mask = BIT(0),
  4130. .hw.init = &(const struct clk_init_data) {
  4131. .name = "gcc_pdm_xo4_clk",
  4132. .ops = &clk_branch2_ops,
  4133. },
  4134. },
  4135. };
  4136. static struct clk_branch gcc_qmip_camera_nrt_ahb_clk = {
  4137. .halt_reg = 0x26008,
  4138. .halt_check = BRANCH_HALT_VOTED,
  4139. .hwcg_reg = 0x26008,
  4140. .hwcg_bit = 1,
  4141. .clkr = {
  4142. .enable_reg = 0x26008,
  4143. .enable_mask = BIT(0),
  4144. .hw.init = &(const struct clk_init_data) {
  4145. .name = "gcc_qmip_camera_nrt_ahb_clk",
  4146. .ops = &clk_branch2_ops,
  4147. },
  4148. },
  4149. };
  4150. static struct clk_branch gcc_qmip_camera_rt_ahb_clk = {
  4151. .halt_reg = 0x2600c,
  4152. .halt_check = BRANCH_HALT_VOTED,
  4153. .hwcg_reg = 0x2600c,
  4154. .hwcg_bit = 1,
  4155. .clkr = {
  4156. .enable_reg = 0x2600c,
  4157. .enable_mask = BIT(0),
  4158. .hw.init = &(const struct clk_init_data) {
  4159. .name = "gcc_qmip_camera_rt_ahb_clk",
  4160. .ops = &clk_branch2_ops,
  4161. },
  4162. },
  4163. };
  4164. static struct clk_branch gcc_qmip_disp1_ahb_clk = {
  4165. .halt_reg = 0xbb008,
  4166. .halt_check = BRANCH_HALT_VOTED,
  4167. .hwcg_reg = 0xbb008,
  4168. .hwcg_bit = 1,
  4169. .clkr = {
  4170. .enable_reg = 0xbb008,
  4171. .enable_mask = BIT(0),
  4172. .hw.init = &(const struct clk_init_data) {
  4173. .name = "gcc_qmip_disp1_ahb_clk",
  4174. .ops = &clk_branch2_ops,
  4175. },
  4176. },
  4177. };
  4178. static struct clk_branch gcc_qmip_disp1_rot_ahb_clk = {
  4179. .halt_reg = 0xbb00c,
  4180. .halt_check = BRANCH_HALT_VOTED,
  4181. .hwcg_reg = 0xbb00c,
  4182. .hwcg_bit = 1,
  4183. .clkr = {
  4184. .enable_reg = 0xbb00c,
  4185. .enable_mask = BIT(0),
  4186. .hw.init = &(const struct clk_init_data) {
  4187. .name = "gcc_qmip_disp1_rot_ahb_clk",
  4188. .ops = &clk_branch2_ops,
  4189. },
  4190. },
  4191. };
  4192. static struct clk_branch gcc_qmip_disp_ahb_clk = {
  4193. .halt_reg = 0x27008,
  4194. .halt_check = BRANCH_HALT_VOTED,
  4195. .hwcg_reg = 0x27008,
  4196. .hwcg_bit = 1,
  4197. .clkr = {
  4198. .enable_reg = 0x27008,
  4199. .enable_mask = BIT(0),
  4200. .hw.init = &(const struct clk_init_data) {
  4201. .name = "gcc_qmip_disp_ahb_clk",
  4202. .ops = &clk_branch2_ops,
  4203. },
  4204. },
  4205. };
  4206. static struct clk_branch gcc_qmip_disp_rot_ahb_clk = {
  4207. .halt_reg = 0x2700c,
  4208. .halt_check = BRANCH_HALT_VOTED,
  4209. .hwcg_reg = 0x2700c,
  4210. .hwcg_bit = 1,
  4211. .clkr = {
  4212. .enable_reg = 0x2700c,
  4213. .enable_mask = BIT(0),
  4214. .hw.init = &(const struct clk_init_data) {
  4215. .name = "gcc_qmip_disp_rot_ahb_clk",
  4216. .ops = &clk_branch2_ops,
  4217. },
  4218. },
  4219. };
  4220. static struct clk_branch gcc_qmip_video_cvp_ahb_clk = {
  4221. .halt_reg = 0x28008,
  4222. .halt_check = BRANCH_HALT_VOTED,
  4223. .hwcg_reg = 0x28008,
  4224. .hwcg_bit = 1,
  4225. .clkr = {
  4226. .enable_reg = 0x28008,
  4227. .enable_mask = BIT(0),
  4228. .hw.init = &(const struct clk_init_data) {
  4229. .name = "gcc_qmip_video_cvp_ahb_clk",
  4230. .ops = &clk_branch2_ops,
  4231. },
  4232. },
  4233. };
  4234. static struct clk_branch gcc_qmip_video_vcodec_ahb_clk = {
  4235. .halt_reg = 0x2800c,
  4236. .halt_check = BRANCH_HALT_VOTED,
  4237. .hwcg_reg = 0x2800c,
  4238. .hwcg_bit = 1,
  4239. .clkr = {
  4240. .enable_reg = 0x2800c,
  4241. .enable_mask = BIT(0),
  4242. .hw.init = &(const struct clk_init_data) {
  4243. .name = "gcc_qmip_video_vcodec_ahb_clk",
  4244. .ops = &clk_branch2_ops,
  4245. },
  4246. },
  4247. };
  4248. static struct clk_branch gcc_qupv3_wrap0_core_2x_clk = {
  4249. .halt_reg = 0x17014,
  4250. .halt_check = BRANCH_HALT_VOTED,
  4251. .clkr = {
  4252. .enable_reg = 0x52008,
  4253. .enable_mask = BIT(9),
  4254. .hw.init = &(const struct clk_init_data) {
  4255. .name = "gcc_qupv3_wrap0_core_2x_clk",
  4256. .ops = &clk_branch2_ops,
  4257. },
  4258. },
  4259. };
  4260. static struct clk_branch gcc_qupv3_wrap0_core_clk = {
  4261. .halt_reg = 0x1700c,
  4262. .halt_check = BRANCH_HALT_VOTED,
  4263. .clkr = {
  4264. .enable_reg = 0x52008,
  4265. .enable_mask = BIT(8),
  4266. .hw.init = &(const struct clk_init_data) {
  4267. .name = "gcc_qupv3_wrap0_core_clk",
  4268. .ops = &clk_branch2_ops,
  4269. },
  4270. },
  4271. };
  4272. static struct clk_branch gcc_qupv3_wrap0_qspi0_clk = {
  4273. .halt_reg = 0x17ac4,
  4274. .halt_check = BRANCH_HALT_VOTED,
  4275. .clkr = {
  4276. .enable_reg = 0x52020,
  4277. .enable_mask = BIT(0),
  4278. .hw.init = &(const struct clk_init_data) {
  4279. .name = "gcc_qupv3_wrap0_qspi0_clk",
  4280. .parent_hws = (const struct clk_hw*[]){
  4281. &gcc_qupv3_wrap0_s4_clk_src.clkr.hw,
  4282. },
  4283. .num_parents = 1,
  4284. .flags = CLK_SET_RATE_PARENT,
  4285. .ops = &clk_branch2_ops,
  4286. },
  4287. },
  4288. };
  4289. static struct clk_branch gcc_qupv3_wrap0_s0_clk = {
  4290. .halt_reg = 0x17144,
  4291. .halt_check = BRANCH_HALT_VOTED,
  4292. .clkr = {
  4293. .enable_reg = 0x52008,
  4294. .enable_mask = BIT(10),
  4295. .hw.init = &(const struct clk_init_data) {
  4296. .name = "gcc_qupv3_wrap0_s0_clk",
  4297. .parent_hws = (const struct clk_hw*[]){
  4298. &gcc_qupv3_wrap0_s0_clk_src.clkr.hw,
  4299. },
  4300. .num_parents = 1,
  4301. .flags = CLK_SET_RATE_PARENT,
  4302. .ops = &clk_branch2_ops,
  4303. },
  4304. },
  4305. };
  4306. static struct clk_branch gcc_qupv3_wrap0_s1_clk = {
  4307. .halt_reg = 0x17274,
  4308. .halt_check = BRANCH_HALT_VOTED,
  4309. .clkr = {
  4310. .enable_reg = 0x52008,
  4311. .enable_mask = BIT(11),
  4312. .hw.init = &(const struct clk_init_data) {
  4313. .name = "gcc_qupv3_wrap0_s1_clk",
  4314. .parent_hws = (const struct clk_hw*[]){
  4315. &gcc_qupv3_wrap0_s1_clk_src.clkr.hw,
  4316. },
  4317. .num_parents = 1,
  4318. .flags = CLK_SET_RATE_PARENT,
  4319. .ops = &clk_branch2_ops,
  4320. },
  4321. },
  4322. };
  4323. static struct clk_branch gcc_qupv3_wrap0_s2_clk = {
  4324. .halt_reg = 0x173a4,
  4325. .halt_check = BRANCH_HALT_VOTED,
  4326. .clkr = {
  4327. .enable_reg = 0x52008,
  4328. .enable_mask = BIT(12),
  4329. .hw.init = &(const struct clk_init_data) {
  4330. .name = "gcc_qupv3_wrap0_s2_clk",
  4331. .parent_hws = (const struct clk_hw*[]){
  4332. &gcc_qupv3_wrap0_s2_clk_src.clkr.hw,
  4333. },
  4334. .num_parents = 1,
  4335. .flags = CLK_SET_RATE_PARENT,
  4336. .ops = &clk_branch2_ops,
  4337. },
  4338. },
  4339. };
  4340. static struct clk_branch gcc_qupv3_wrap0_s3_clk = {
  4341. .halt_reg = 0x174d4,
  4342. .halt_check = BRANCH_HALT_VOTED,
  4343. .clkr = {
  4344. .enable_reg = 0x52008,
  4345. .enable_mask = BIT(13),
  4346. .hw.init = &(const struct clk_init_data) {
  4347. .name = "gcc_qupv3_wrap0_s3_clk",
  4348. .parent_hws = (const struct clk_hw*[]){
  4349. &gcc_qupv3_wrap0_s3_clk_src.clkr.hw,
  4350. },
  4351. .num_parents = 1,
  4352. .flags = CLK_SET_RATE_PARENT,
  4353. .ops = &clk_branch2_ops,
  4354. },
  4355. },
  4356. };
  4357. static struct clk_branch gcc_qupv3_wrap0_s4_clk = {
  4358. .halt_reg = 0x17604,
  4359. .halt_check = BRANCH_HALT_VOTED,
  4360. .clkr = {
  4361. .enable_reg = 0x52008,
  4362. .enable_mask = BIT(14),
  4363. .hw.init = &(const struct clk_init_data) {
  4364. .name = "gcc_qupv3_wrap0_s4_clk",
  4365. .parent_hws = (const struct clk_hw*[]){
  4366. &gcc_qupv3_wrap0_s4_div_clk_src.clkr.hw,
  4367. },
  4368. .num_parents = 1,
  4369. .flags = CLK_SET_RATE_PARENT,
  4370. .ops = &clk_branch2_ops,
  4371. },
  4372. },
  4373. };
  4374. static struct clk_branch gcc_qupv3_wrap0_s5_clk = {
  4375. .halt_reg = 0x17734,
  4376. .halt_check = BRANCH_HALT_VOTED,
  4377. .clkr = {
  4378. .enable_reg = 0x52008,
  4379. .enable_mask = BIT(15),
  4380. .hw.init = &(const struct clk_init_data) {
  4381. .name = "gcc_qupv3_wrap0_s5_clk",
  4382. .parent_hws = (const struct clk_hw*[]){
  4383. &gcc_qupv3_wrap0_s5_clk_src.clkr.hw,
  4384. },
  4385. .num_parents = 1,
  4386. .flags = CLK_SET_RATE_PARENT,
  4387. .ops = &clk_branch2_ops,
  4388. },
  4389. },
  4390. };
  4391. static struct clk_branch gcc_qupv3_wrap0_s6_clk = {
  4392. .halt_reg = 0x17864,
  4393. .halt_check = BRANCH_HALT_VOTED,
  4394. .clkr = {
  4395. .enable_reg = 0x52008,
  4396. .enable_mask = BIT(16),
  4397. .hw.init = &(const struct clk_init_data) {
  4398. .name = "gcc_qupv3_wrap0_s6_clk",
  4399. .parent_hws = (const struct clk_hw*[]){
  4400. &gcc_qupv3_wrap0_s6_clk_src.clkr.hw,
  4401. },
  4402. .num_parents = 1,
  4403. .flags = CLK_SET_RATE_PARENT,
  4404. .ops = &clk_branch2_ops,
  4405. },
  4406. },
  4407. };
  4408. static struct clk_branch gcc_qupv3_wrap0_s7_clk = {
  4409. .halt_reg = 0x17994,
  4410. .halt_check = BRANCH_HALT_VOTED,
  4411. .clkr = {
  4412. .enable_reg = 0x52008,
  4413. .enable_mask = BIT(17),
  4414. .hw.init = &(const struct clk_init_data) {
  4415. .name = "gcc_qupv3_wrap0_s7_clk",
  4416. .parent_hws = (const struct clk_hw*[]){
  4417. &gcc_qupv3_wrap0_s7_clk_src.clkr.hw,
  4418. },
  4419. .num_parents = 1,
  4420. .flags = CLK_SET_RATE_PARENT,
  4421. .ops = &clk_branch2_ops,
  4422. },
  4423. },
  4424. };
  4425. static struct clk_branch gcc_qupv3_wrap1_core_2x_clk = {
  4426. .halt_reg = 0x18014,
  4427. .halt_check = BRANCH_HALT_VOTED,
  4428. .clkr = {
  4429. .enable_reg = 0x52008,
  4430. .enable_mask = BIT(18),
  4431. .hw.init = &(const struct clk_init_data) {
  4432. .name = "gcc_qupv3_wrap1_core_2x_clk",
  4433. .ops = &clk_branch2_ops,
  4434. },
  4435. },
  4436. };
  4437. static struct clk_branch gcc_qupv3_wrap1_core_clk = {
  4438. .halt_reg = 0x1800c,
  4439. .halt_check = BRANCH_HALT_VOTED,
  4440. .clkr = {
  4441. .enable_reg = 0x52008,
  4442. .enable_mask = BIT(19),
  4443. .hw.init = &(const struct clk_init_data) {
  4444. .name = "gcc_qupv3_wrap1_core_clk",
  4445. .ops = &clk_branch2_ops,
  4446. },
  4447. },
  4448. };
  4449. static struct clk_branch gcc_qupv3_wrap1_qspi0_clk = {
  4450. .halt_reg = 0x18ac4,
  4451. .halt_check = BRANCH_HALT_VOTED,
  4452. .clkr = {
  4453. .enable_reg = 0x52020,
  4454. .enable_mask = BIT(2),
  4455. .hw.init = &(const struct clk_init_data) {
  4456. .name = "gcc_qupv3_wrap1_qspi0_clk",
  4457. .parent_hws = (const struct clk_hw*[]){
  4458. &gcc_qupv3_wrap1_s4_clk_src.clkr.hw,
  4459. },
  4460. .num_parents = 1,
  4461. .flags = CLK_SET_RATE_PARENT,
  4462. .ops = &clk_branch2_ops,
  4463. },
  4464. },
  4465. };
  4466. static struct clk_branch gcc_qupv3_wrap1_s0_clk = {
  4467. .halt_reg = 0x18144,
  4468. .halt_check = BRANCH_HALT_VOTED,
  4469. .clkr = {
  4470. .enable_reg = 0x52008,
  4471. .enable_mask = BIT(22),
  4472. .hw.init = &(const struct clk_init_data) {
  4473. .name = "gcc_qupv3_wrap1_s0_clk",
  4474. .parent_hws = (const struct clk_hw*[]){
  4475. &gcc_qupv3_wrap1_s0_clk_src.clkr.hw,
  4476. },
  4477. .num_parents = 1,
  4478. .flags = CLK_SET_RATE_PARENT,
  4479. .ops = &clk_branch2_ops,
  4480. },
  4481. },
  4482. };
  4483. static struct clk_branch gcc_qupv3_wrap1_s1_clk = {
  4484. .halt_reg = 0x18274,
  4485. .halt_check = BRANCH_HALT_VOTED,
  4486. .clkr = {
  4487. .enable_reg = 0x52008,
  4488. .enable_mask = BIT(23),
  4489. .hw.init = &(const struct clk_init_data) {
  4490. .name = "gcc_qupv3_wrap1_s1_clk",
  4491. .parent_hws = (const struct clk_hw*[]){
  4492. &gcc_qupv3_wrap1_s1_clk_src.clkr.hw,
  4493. },
  4494. .num_parents = 1,
  4495. .flags = CLK_SET_RATE_PARENT,
  4496. .ops = &clk_branch2_ops,
  4497. },
  4498. },
  4499. };
  4500. static struct clk_branch gcc_qupv3_wrap1_s2_clk = {
  4501. .halt_reg = 0x183a4,
  4502. .halt_check = BRANCH_HALT_VOTED,
  4503. .clkr = {
  4504. .enable_reg = 0x52008,
  4505. .enable_mask = BIT(24),
  4506. .hw.init = &(const struct clk_init_data) {
  4507. .name = "gcc_qupv3_wrap1_s2_clk",
  4508. .parent_hws = (const struct clk_hw*[]){
  4509. &gcc_qupv3_wrap1_s2_clk_src.clkr.hw,
  4510. },
  4511. .num_parents = 1,
  4512. .flags = CLK_SET_RATE_PARENT,
  4513. .ops = &clk_branch2_ops,
  4514. },
  4515. },
  4516. };
  4517. static struct clk_branch gcc_qupv3_wrap1_s3_clk = {
  4518. .halt_reg = 0x184d4,
  4519. .halt_check = BRANCH_HALT_VOTED,
  4520. .clkr = {
  4521. .enable_reg = 0x52008,
  4522. .enable_mask = BIT(25),
  4523. .hw.init = &(const struct clk_init_data) {
  4524. .name = "gcc_qupv3_wrap1_s3_clk",
  4525. .parent_hws = (const struct clk_hw*[]){
  4526. &gcc_qupv3_wrap1_s3_clk_src.clkr.hw,
  4527. },
  4528. .num_parents = 1,
  4529. .flags = CLK_SET_RATE_PARENT,
  4530. .ops = &clk_branch2_ops,
  4531. },
  4532. },
  4533. };
  4534. static struct clk_branch gcc_qupv3_wrap1_s4_clk = {
  4535. .halt_reg = 0x18604,
  4536. .halt_check = BRANCH_HALT_VOTED,
  4537. .clkr = {
  4538. .enable_reg = 0x52008,
  4539. .enable_mask = BIT(26),
  4540. .hw.init = &(const struct clk_init_data) {
  4541. .name = "gcc_qupv3_wrap1_s4_clk",
  4542. .parent_hws = (const struct clk_hw*[]){
  4543. &gcc_qupv3_wrap1_s4_div_clk_src.clkr.hw,
  4544. },
  4545. .num_parents = 1,
  4546. .flags = CLK_SET_RATE_PARENT,
  4547. .ops = &clk_branch2_ops,
  4548. },
  4549. },
  4550. };
  4551. static struct clk_branch gcc_qupv3_wrap1_s5_clk = {
  4552. .halt_reg = 0x18734,
  4553. .halt_check = BRANCH_HALT_VOTED,
  4554. .clkr = {
  4555. .enable_reg = 0x52008,
  4556. .enable_mask = BIT(27),
  4557. .hw.init = &(const struct clk_init_data) {
  4558. .name = "gcc_qupv3_wrap1_s5_clk",
  4559. .parent_hws = (const struct clk_hw*[]){
  4560. &gcc_qupv3_wrap1_s5_clk_src.clkr.hw,
  4561. },
  4562. .num_parents = 1,
  4563. .flags = CLK_SET_RATE_PARENT,
  4564. .ops = &clk_branch2_ops,
  4565. },
  4566. },
  4567. };
  4568. static struct clk_branch gcc_qupv3_wrap1_s6_clk = {
  4569. .halt_reg = 0x18864,
  4570. .halt_check = BRANCH_HALT_VOTED,
  4571. .clkr = {
  4572. .enable_reg = 0x52018,
  4573. .enable_mask = BIT(27),
  4574. .hw.init = &(const struct clk_init_data) {
  4575. .name = "gcc_qupv3_wrap1_s6_clk",
  4576. .parent_hws = (const struct clk_hw*[]){
  4577. &gcc_qupv3_wrap1_s6_clk_src.clkr.hw,
  4578. },
  4579. .num_parents = 1,
  4580. .flags = CLK_SET_RATE_PARENT,
  4581. .ops = &clk_branch2_ops,
  4582. },
  4583. },
  4584. };
  4585. static struct clk_branch gcc_qupv3_wrap1_s7_clk = {
  4586. .halt_reg = 0x18994,
  4587. .halt_check = BRANCH_HALT_VOTED,
  4588. .clkr = {
  4589. .enable_reg = 0x52018,
  4590. .enable_mask = BIT(28),
  4591. .hw.init = &(const struct clk_init_data) {
  4592. .name = "gcc_qupv3_wrap1_s7_clk",
  4593. .parent_hws = (const struct clk_hw*[]){
  4594. &gcc_qupv3_wrap1_s7_clk_src.clkr.hw,
  4595. },
  4596. .num_parents = 1,
  4597. .flags = CLK_SET_RATE_PARENT,
  4598. .ops = &clk_branch2_ops,
  4599. },
  4600. },
  4601. };
  4602. static struct clk_branch gcc_qupv3_wrap2_core_2x_clk = {
  4603. .halt_reg = 0x1e014,
  4604. .halt_check = BRANCH_HALT_VOTED,
  4605. .clkr = {
  4606. .enable_reg = 0x52010,
  4607. .enable_mask = BIT(3),
  4608. .hw.init = &(const struct clk_init_data) {
  4609. .name = "gcc_qupv3_wrap2_core_2x_clk",
  4610. .ops = &clk_branch2_ops,
  4611. },
  4612. },
  4613. };
  4614. static struct clk_branch gcc_qupv3_wrap2_core_clk = {
  4615. .halt_reg = 0x1e00c,
  4616. .halt_check = BRANCH_HALT_VOTED,
  4617. .clkr = {
  4618. .enable_reg = 0x52010,
  4619. .enable_mask = BIT(0),
  4620. .hw.init = &(const struct clk_init_data) {
  4621. .name = "gcc_qupv3_wrap2_core_clk",
  4622. .ops = &clk_branch2_ops,
  4623. },
  4624. },
  4625. };
  4626. static struct clk_branch gcc_qupv3_wrap2_qspi0_clk = {
  4627. .halt_reg = 0x1eac4,
  4628. .halt_check = BRANCH_HALT_VOTED,
  4629. .clkr = {
  4630. .enable_reg = 0x52020,
  4631. .enable_mask = BIT(4),
  4632. .hw.init = &(const struct clk_init_data) {
  4633. .name = "gcc_qupv3_wrap2_qspi0_clk",
  4634. .parent_hws = (const struct clk_hw*[]){
  4635. &gcc_qupv3_wrap2_s4_clk_src.clkr.hw,
  4636. },
  4637. .num_parents = 1,
  4638. .flags = CLK_SET_RATE_PARENT,
  4639. .ops = &clk_branch2_ops,
  4640. },
  4641. },
  4642. };
  4643. static struct clk_branch gcc_qupv3_wrap2_s0_clk = {
  4644. .halt_reg = 0x1e144,
  4645. .halt_check = BRANCH_HALT_VOTED,
  4646. .clkr = {
  4647. .enable_reg = 0x52010,
  4648. .enable_mask = BIT(4),
  4649. .hw.init = &(const struct clk_init_data) {
  4650. .name = "gcc_qupv3_wrap2_s0_clk",
  4651. .parent_hws = (const struct clk_hw*[]){
  4652. &gcc_qupv3_wrap2_s0_clk_src.clkr.hw,
  4653. },
  4654. .num_parents = 1,
  4655. .flags = CLK_SET_RATE_PARENT,
  4656. .ops = &clk_branch2_ops,
  4657. },
  4658. },
  4659. };
  4660. static struct clk_branch gcc_qupv3_wrap2_s1_clk = {
  4661. .halt_reg = 0x1e274,
  4662. .halt_check = BRANCH_HALT_VOTED,
  4663. .clkr = {
  4664. .enable_reg = 0x52010,
  4665. .enable_mask = BIT(5),
  4666. .hw.init = &(const struct clk_init_data) {
  4667. .name = "gcc_qupv3_wrap2_s1_clk",
  4668. .parent_hws = (const struct clk_hw*[]){
  4669. &gcc_qupv3_wrap2_s1_clk_src.clkr.hw,
  4670. },
  4671. .num_parents = 1,
  4672. .flags = CLK_SET_RATE_PARENT,
  4673. .ops = &clk_branch2_ops,
  4674. },
  4675. },
  4676. };
  4677. static struct clk_branch gcc_qupv3_wrap2_s2_clk = {
  4678. .halt_reg = 0x1e3a4,
  4679. .halt_check = BRANCH_HALT_VOTED,
  4680. .clkr = {
  4681. .enable_reg = 0x52010,
  4682. .enable_mask = BIT(6),
  4683. .hw.init = &(const struct clk_init_data) {
  4684. .name = "gcc_qupv3_wrap2_s2_clk",
  4685. .parent_hws = (const struct clk_hw*[]){
  4686. &gcc_qupv3_wrap2_s2_clk_src.clkr.hw,
  4687. },
  4688. .num_parents = 1,
  4689. .flags = CLK_SET_RATE_PARENT,
  4690. .ops = &clk_branch2_ops,
  4691. },
  4692. },
  4693. };
  4694. static struct clk_branch gcc_qupv3_wrap2_s3_clk = {
  4695. .halt_reg = 0x1e4d4,
  4696. .halt_check = BRANCH_HALT_VOTED,
  4697. .clkr = {
  4698. .enable_reg = 0x52010,
  4699. .enable_mask = BIT(7),
  4700. .hw.init = &(const struct clk_init_data) {
  4701. .name = "gcc_qupv3_wrap2_s3_clk",
  4702. .parent_hws = (const struct clk_hw*[]){
  4703. &gcc_qupv3_wrap2_s3_clk_src.clkr.hw,
  4704. },
  4705. .num_parents = 1,
  4706. .flags = CLK_SET_RATE_PARENT,
  4707. .ops = &clk_branch2_ops,
  4708. },
  4709. },
  4710. };
  4711. static struct clk_branch gcc_qupv3_wrap2_s4_clk = {
  4712. .halt_reg = 0x1e604,
  4713. .halt_check = BRANCH_HALT_VOTED,
  4714. .clkr = {
  4715. .enable_reg = 0x52010,
  4716. .enable_mask = BIT(8),
  4717. .hw.init = &(const struct clk_init_data) {
  4718. .name = "gcc_qupv3_wrap2_s4_clk",
  4719. .parent_hws = (const struct clk_hw*[]){
  4720. &gcc_qupv3_wrap2_s4_div_clk_src.clkr.hw,
  4721. },
  4722. .num_parents = 1,
  4723. .flags = CLK_SET_RATE_PARENT,
  4724. .ops = &clk_branch2_ops,
  4725. },
  4726. },
  4727. };
  4728. static struct clk_branch gcc_qupv3_wrap2_s5_clk = {
  4729. .halt_reg = 0x1e734,
  4730. .halt_check = BRANCH_HALT_VOTED,
  4731. .clkr = {
  4732. .enable_reg = 0x52010,
  4733. .enable_mask = BIT(9),
  4734. .hw.init = &(const struct clk_init_data) {
  4735. .name = "gcc_qupv3_wrap2_s5_clk",
  4736. .parent_hws = (const struct clk_hw*[]){
  4737. &gcc_qupv3_wrap2_s5_clk_src.clkr.hw,
  4738. },
  4739. .num_parents = 1,
  4740. .flags = CLK_SET_RATE_PARENT,
  4741. .ops = &clk_branch2_ops,
  4742. },
  4743. },
  4744. };
  4745. static struct clk_branch gcc_qupv3_wrap2_s6_clk = {
  4746. .halt_reg = 0x1e864,
  4747. .halt_check = BRANCH_HALT_VOTED,
  4748. .clkr = {
  4749. .enable_reg = 0x52018,
  4750. .enable_mask = BIT(29),
  4751. .hw.init = &(const struct clk_init_data) {
  4752. .name = "gcc_qupv3_wrap2_s6_clk",
  4753. .parent_hws = (const struct clk_hw*[]){
  4754. &gcc_qupv3_wrap2_s6_clk_src.clkr.hw,
  4755. },
  4756. .num_parents = 1,
  4757. .flags = CLK_SET_RATE_PARENT,
  4758. .ops = &clk_branch2_ops,
  4759. },
  4760. },
  4761. };
  4762. static struct clk_branch gcc_qupv3_wrap2_s7_clk = {
  4763. .halt_reg = 0x1e994,
  4764. .halt_check = BRANCH_HALT_VOTED,
  4765. .clkr = {
  4766. .enable_reg = 0x52018,
  4767. .enable_mask = BIT(30),
  4768. .hw.init = &(const struct clk_init_data) {
  4769. .name = "gcc_qupv3_wrap2_s7_clk",
  4770. .parent_hws = (const struct clk_hw*[]){
  4771. &gcc_qupv3_wrap2_s7_clk_src.clkr.hw,
  4772. },
  4773. .num_parents = 1,
  4774. .flags = CLK_SET_RATE_PARENT,
  4775. .ops = &clk_branch2_ops,
  4776. },
  4777. },
  4778. };
  4779. static struct clk_branch gcc_qupv3_wrap_0_m_ahb_clk = {
  4780. .halt_reg = 0x17004,
  4781. .halt_check = BRANCH_HALT_VOTED,
  4782. .hwcg_reg = 0x17004,
  4783. .hwcg_bit = 1,
  4784. .clkr = {
  4785. .enable_reg = 0x52008,
  4786. .enable_mask = BIT(6),
  4787. .hw.init = &(const struct clk_init_data) {
  4788. .name = "gcc_qupv3_wrap_0_m_ahb_clk",
  4789. .ops = &clk_branch2_ops,
  4790. },
  4791. },
  4792. };
  4793. static struct clk_branch gcc_qupv3_wrap_0_s_ahb_clk = {
  4794. .halt_reg = 0x17008,
  4795. .halt_check = BRANCH_HALT_VOTED,
  4796. .hwcg_reg = 0x17008,
  4797. .hwcg_bit = 1,
  4798. .clkr = {
  4799. .enable_reg = 0x52008,
  4800. .enable_mask = BIT(7),
  4801. .hw.init = &(const struct clk_init_data) {
  4802. .name = "gcc_qupv3_wrap_0_s_ahb_clk",
  4803. .ops = &clk_branch2_ops,
  4804. },
  4805. },
  4806. };
  4807. static struct clk_branch gcc_qupv3_wrap_1_m_ahb_clk = {
  4808. .halt_reg = 0x18004,
  4809. .halt_check = BRANCH_HALT_VOTED,
  4810. .hwcg_reg = 0x18004,
  4811. .hwcg_bit = 1,
  4812. .clkr = {
  4813. .enable_reg = 0x52008,
  4814. .enable_mask = BIT(20),
  4815. .hw.init = &(const struct clk_init_data) {
  4816. .name = "gcc_qupv3_wrap_1_m_ahb_clk",
  4817. .ops = &clk_branch2_ops,
  4818. },
  4819. },
  4820. };
  4821. static struct clk_branch gcc_qupv3_wrap_1_s_ahb_clk = {
  4822. .halt_reg = 0x18008,
  4823. .halt_check = BRANCH_HALT_VOTED,
  4824. .hwcg_reg = 0x18008,
  4825. .hwcg_bit = 1,
  4826. .clkr = {
  4827. .enable_reg = 0x52008,
  4828. .enable_mask = BIT(21),
  4829. .hw.init = &(const struct clk_init_data) {
  4830. .name = "gcc_qupv3_wrap_1_s_ahb_clk",
  4831. .ops = &clk_branch2_ops,
  4832. },
  4833. },
  4834. };
  4835. static struct clk_branch gcc_qupv3_wrap_2_m_ahb_clk = {
  4836. .halt_reg = 0x1e004,
  4837. .halt_check = BRANCH_HALT_VOTED,
  4838. .hwcg_reg = 0x1e004,
  4839. .hwcg_bit = 1,
  4840. .clkr = {
  4841. .enable_reg = 0x52010,
  4842. .enable_mask = BIT(2),
  4843. .hw.init = &(const struct clk_init_data) {
  4844. .name = "gcc_qupv3_wrap_2_m_ahb_clk",
  4845. .ops = &clk_branch2_ops,
  4846. },
  4847. },
  4848. };
  4849. static struct clk_branch gcc_qupv3_wrap_2_s_ahb_clk = {
  4850. .halt_reg = 0x1e008,
  4851. .halt_check = BRANCH_HALT_VOTED,
  4852. .hwcg_reg = 0x1e008,
  4853. .hwcg_bit = 1,
  4854. .clkr = {
  4855. .enable_reg = 0x52010,
  4856. .enable_mask = BIT(1),
  4857. .hw.init = &(const struct clk_init_data) {
  4858. .name = "gcc_qupv3_wrap_2_s_ahb_clk",
  4859. .ops = &clk_branch2_ops,
  4860. },
  4861. },
  4862. };
  4863. static struct clk_branch gcc_sdcc2_ahb_clk = {
  4864. .halt_reg = 0x14008,
  4865. .halt_check = BRANCH_HALT,
  4866. .clkr = {
  4867. .enable_reg = 0x14008,
  4868. .enable_mask = BIT(0),
  4869. .hw.init = &(const struct clk_init_data) {
  4870. .name = "gcc_sdcc2_ahb_clk",
  4871. .ops = &clk_branch2_ops,
  4872. },
  4873. },
  4874. };
  4875. static struct clk_branch gcc_sdcc2_apps_clk = {
  4876. .halt_reg = 0x14004,
  4877. .halt_check = BRANCH_HALT,
  4878. .clkr = {
  4879. .enable_reg = 0x14004,
  4880. .enable_mask = BIT(0),
  4881. .hw.init = &(const struct clk_init_data) {
  4882. .name = "gcc_sdcc2_apps_clk",
  4883. .parent_hws = (const struct clk_hw*[]){
  4884. &gcc_sdcc2_apps_clk_src.clkr.hw,
  4885. },
  4886. .num_parents = 1,
  4887. .flags = CLK_SET_RATE_PARENT,
  4888. .ops = &clk_branch2_ops,
  4889. },
  4890. },
  4891. };
  4892. static struct clk_branch gcc_sdcc4_ahb_clk = {
  4893. .halt_reg = 0x16008,
  4894. .halt_check = BRANCH_HALT,
  4895. .clkr = {
  4896. .enable_reg = 0x16008,
  4897. .enable_mask = BIT(0),
  4898. .hw.init = &(const struct clk_init_data) {
  4899. .name = "gcc_sdcc4_ahb_clk",
  4900. .ops = &clk_branch2_ops,
  4901. },
  4902. },
  4903. };
  4904. static struct clk_branch gcc_sdcc4_apps_clk = {
  4905. .halt_reg = 0x16004,
  4906. .halt_check = BRANCH_HALT,
  4907. .clkr = {
  4908. .enable_reg = 0x16004,
  4909. .enable_mask = BIT(0),
  4910. .hw.init = &(const struct clk_init_data) {
  4911. .name = "gcc_sdcc4_apps_clk",
  4912. .parent_hws = (const struct clk_hw*[]){
  4913. &gcc_sdcc4_apps_clk_src.clkr.hw,
  4914. },
  4915. .num_parents = 1,
  4916. .flags = CLK_SET_RATE_PARENT,
  4917. .ops = &clk_branch2_ops,
  4918. },
  4919. },
  4920. };
  4921. static struct clk_branch gcc_sys_noc_usb_axi_clk = {
  4922. .halt_reg = 0x5d000,
  4923. .halt_check = BRANCH_HALT_VOTED,
  4924. .hwcg_reg = 0x5d000,
  4925. .hwcg_bit = 1,
  4926. .clkr = {
  4927. .enable_reg = 0x5d000,
  4928. .enable_mask = BIT(0),
  4929. .hw.init = &(const struct clk_init_data) {
  4930. .name = "gcc_sys_noc_usb_axi_clk",
  4931. .ops = &clk_branch2_ops,
  4932. },
  4933. },
  4934. };
  4935. static struct clk_branch gcc_ufs_1_card_clkref_clk = {
  4936. .halt_reg = 0x8c000,
  4937. .halt_check = BRANCH_HALT,
  4938. .clkr = {
  4939. .enable_reg = 0x8c000,
  4940. .enable_mask = BIT(0),
  4941. .hw.init = &(const struct clk_init_data) {
  4942. .name = "gcc_ufs_1_card_clkref_clk",
  4943. .parent_data = &gcc_parent_data_tcxo,
  4944. .num_parents = 1,
  4945. .ops = &clk_branch2_ops,
  4946. },
  4947. },
  4948. };
  4949. static struct clk_branch gcc_ufs_card_ahb_clk = {
  4950. .halt_reg = 0x75018,
  4951. .halt_check = BRANCH_HALT_VOTED,
  4952. .hwcg_reg = 0x75018,
  4953. .hwcg_bit = 1,
  4954. .clkr = {
  4955. .enable_reg = 0x75018,
  4956. .enable_mask = BIT(0),
  4957. .hw.init = &(const struct clk_init_data) {
  4958. .name = "gcc_ufs_card_ahb_clk",
  4959. .ops = &clk_branch2_ops,
  4960. },
  4961. },
  4962. };
  4963. static struct clk_branch gcc_ufs_card_axi_clk = {
  4964. .halt_reg = 0x75010,
  4965. .halt_check = BRANCH_HALT_VOTED,
  4966. .hwcg_reg = 0x75010,
  4967. .hwcg_bit = 1,
  4968. .clkr = {
  4969. .enable_reg = 0x75010,
  4970. .enable_mask = BIT(0),
  4971. .hw.init = &(const struct clk_init_data) {
  4972. .name = "gcc_ufs_card_axi_clk",
  4973. .parent_hws = (const struct clk_hw*[]){
  4974. &gcc_ufs_card_axi_clk_src.clkr.hw,
  4975. },
  4976. .num_parents = 1,
  4977. .flags = CLK_SET_RATE_PARENT,
  4978. .ops = &clk_branch2_ops,
  4979. },
  4980. },
  4981. };
  4982. static struct clk_branch gcc_ufs_card_axi_hw_ctl_clk = {
  4983. .halt_reg = 0x75010,
  4984. .halt_check = BRANCH_HALT_VOTED,
  4985. .hwcg_reg = 0x75010,
  4986. .hwcg_bit = 1,
  4987. .clkr = {
  4988. .enable_reg = 0x75010,
  4989. .enable_mask = BIT(1),
  4990. .hw.init = &(const struct clk_init_data) {
  4991. .name = "gcc_ufs_card_axi_hw_ctl_clk",
  4992. .parent_hws = (const struct clk_hw*[]){
  4993. &gcc_ufs_card_axi_clk_src.clkr.hw,
  4994. },
  4995. .num_parents = 1,
  4996. .flags = CLK_SET_RATE_PARENT,
  4997. .ops = &clk_branch2_ops,
  4998. },
  4999. },
  5000. };
  5001. static struct clk_branch gcc_ufs_card_clkref_clk = {
  5002. .halt_reg = 0x8c054,
  5003. .halt_check = BRANCH_HALT,
  5004. .clkr = {
  5005. .enable_reg = 0x8c054,
  5006. .enable_mask = BIT(0),
  5007. .hw.init = &(const struct clk_init_data) {
  5008. .name = "gcc_ufs_card_clkref_clk",
  5009. .parent_data = &gcc_parent_data_tcxo,
  5010. .num_parents = 1,
  5011. .ops = &clk_branch2_ops,
  5012. },
  5013. },
  5014. };
  5015. static struct clk_branch gcc_ufs_card_ice_core_clk = {
  5016. .halt_reg = 0x75064,
  5017. .halt_check = BRANCH_HALT_VOTED,
  5018. .hwcg_reg = 0x75064,
  5019. .hwcg_bit = 1,
  5020. .clkr = {
  5021. .enable_reg = 0x75064,
  5022. .enable_mask = BIT(0),
  5023. .hw.init = &(const struct clk_init_data) {
  5024. .name = "gcc_ufs_card_ice_core_clk",
  5025. .parent_hws = (const struct clk_hw*[]){
  5026. &gcc_ufs_card_ice_core_clk_src.clkr.hw,
  5027. },
  5028. .num_parents = 1,
  5029. .flags = CLK_SET_RATE_PARENT,
  5030. .ops = &clk_branch2_ops,
  5031. },
  5032. },
  5033. };
  5034. static struct clk_branch gcc_ufs_card_ice_core_hw_ctl_clk = {
  5035. .halt_reg = 0x75064,
  5036. .halt_check = BRANCH_HALT_VOTED,
  5037. .hwcg_reg = 0x75064,
  5038. .hwcg_bit = 1,
  5039. .clkr = {
  5040. .enable_reg = 0x75064,
  5041. .enable_mask = BIT(1),
  5042. .hw.init = &(const struct clk_init_data) {
  5043. .name = "gcc_ufs_card_ice_core_hw_ctl_clk",
  5044. .parent_hws = (const struct clk_hw*[]){
  5045. &gcc_ufs_card_ice_core_clk_src.clkr.hw,
  5046. },
  5047. .num_parents = 1,
  5048. .flags = CLK_SET_RATE_PARENT,
  5049. .ops = &clk_branch2_ops,
  5050. },
  5051. },
  5052. };
  5053. static struct clk_branch gcc_ufs_card_phy_aux_clk = {
  5054. .halt_reg = 0x7509c,
  5055. .halt_check = BRANCH_HALT_VOTED,
  5056. .hwcg_reg = 0x7509c,
  5057. .hwcg_bit = 1,
  5058. .clkr = {
  5059. .enable_reg = 0x7509c,
  5060. .enable_mask = BIT(0),
  5061. .hw.init = &(const struct clk_init_data) {
  5062. .name = "gcc_ufs_card_phy_aux_clk",
  5063. .parent_hws = (const struct clk_hw*[]){
  5064. &gcc_ufs_card_phy_aux_clk_src.clkr.hw,
  5065. },
  5066. .num_parents = 1,
  5067. .flags = CLK_SET_RATE_PARENT,
  5068. .ops = &clk_branch2_ops,
  5069. },
  5070. },
  5071. };
  5072. static struct clk_branch gcc_ufs_card_phy_aux_hw_ctl_clk = {
  5073. .halt_reg = 0x7509c,
  5074. .halt_check = BRANCH_HALT_VOTED,
  5075. .hwcg_reg = 0x7509c,
  5076. .hwcg_bit = 1,
  5077. .clkr = {
  5078. .enable_reg = 0x7509c,
  5079. .enable_mask = BIT(1),
  5080. .hw.init = &(const struct clk_init_data) {
  5081. .name = "gcc_ufs_card_phy_aux_hw_ctl_clk",
  5082. .parent_hws = (const struct clk_hw*[]){
  5083. &gcc_ufs_card_phy_aux_clk_src.clkr.hw,
  5084. },
  5085. .num_parents = 1,
  5086. .flags = CLK_SET_RATE_PARENT,
  5087. .ops = &clk_branch2_ops,
  5088. },
  5089. },
  5090. };
  5091. static struct clk_branch gcc_ufs_card_rx_symbol_0_clk = {
  5092. .halt_reg = 0x75020,
  5093. .halt_check = BRANCH_HALT_DELAY,
  5094. .clkr = {
  5095. .enable_reg = 0x75020,
  5096. .enable_mask = BIT(0),
  5097. .hw.init = &(const struct clk_init_data) {
  5098. .name = "gcc_ufs_card_rx_symbol_0_clk",
  5099. .parent_hws = (const struct clk_hw*[]){
  5100. &gcc_ufs_card_rx_symbol_0_clk_src.clkr.hw,
  5101. },
  5102. .num_parents = 1,
  5103. .flags = CLK_SET_RATE_PARENT,
  5104. .ops = &clk_branch2_ops,
  5105. },
  5106. },
  5107. };
  5108. static struct clk_branch gcc_ufs_card_rx_symbol_1_clk = {
  5109. .halt_reg = 0x750b8,
  5110. .halt_check = BRANCH_HALT_DELAY,
  5111. .clkr = {
  5112. .enable_reg = 0x750b8,
  5113. .enable_mask = BIT(0),
  5114. .hw.init = &(const struct clk_init_data) {
  5115. .name = "gcc_ufs_card_rx_symbol_1_clk",
  5116. .parent_hws = (const struct clk_hw*[]){
  5117. &gcc_ufs_card_rx_symbol_1_clk_src.clkr.hw,
  5118. },
  5119. .num_parents = 1,
  5120. .flags = CLK_SET_RATE_PARENT,
  5121. .ops = &clk_branch2_ops,
  5122. },
  5123. },
  5124. };
  5125. static struct clk_branch gcc_ufs_card_tx_symbol_0_clk = {
  5126. .halt_reg = 0x7501c,
  5127. .halt_check = BRANCH_HALT_DELAY,
  5128. .clkr = {
  5129. .enable_reg = 0x7501c,
  5130. .enable_mask = BIT(0),
  5131. .hw.init = &(const struct clk_init_data) {
  5132. .name = "gcc_ufs_card_tx_symbol_0_clk",
  5133. .parent_hws = (const struct clk_hw*[]){
  5134. &gcc_ufs_card_tx_symbol_0_clk_src.clkr.hw,
  5135. },
  5136. .num_parents = 1,
  5137. .flags = CLK_SET_RATE_PARENT,
  5138. .ops = &clk_branch2_ops,
  5139. },
  5140. },
  5141. };
  5142. static struct clk_branch gcc_ufs_card_unipro_core_clk = {
  5143. .halt_reg = 0x7505c,
  5144. .halt_check = BRANCH_HALT_VOTED,
  5145. .hwcg_reg = 0x7505c,
  5146. .hwcg_bit = 1,
  5147. .clkr = {
  5148. .enable_reg = 0x7505c,
  5149. .enable_mask = BIT(0),
  5150. .hw.init = &(const struct clk_init_data) {
  5151. .name = "gcc_ufs_card_unipro_core_clk",
  5152. .parent_hws = (const struct clk_hw*[]){
  5153. &gcc_ufs_card_unipro_core_clk_src.clkr.hw,
  5154. },
  5155. .num_parents = 1,
  5156. .flags = CLK_SET_RATE_PARENT,
  5157. .ops = &clk_branch2_ops,
  5158. },
  5159. },
  5160. };
  5161. static struct clk_branch gcc_ufs_card_unipro_core_hw_ctl_clk = {
  5162. .halt_reg = 0x7505c,
  5163. .halt_check = BRANCH_HALT_VOTED,
  5164. .hwcg_reg = 0x7505c,
  5165. .hwcg_bit = 1,
  5166. .clkr = {
  5167. .enable_reg = 0x7505c,
  5168. .enable_mask = BIT(1),
  5169. .hw.init = &(const struct clk_init_data) {
  5170. .name = "gcc_ufs_card_unipro_core_hw_ctl_clk",
  5171. .parent_hws = (const struct clk_hw*[]){
  5172. &gcc_ufs_card_unipro_core_clk_src.clkr.hw,
  5173. },
  5174. .num_parents = 1,
  5175. .flags = CLK_SET_RATE_PARENT,
  5176. .ops = &clk_branch2_ops,
  5177. },
  5178. },
  5179. };
  5180. static struct clk_branch gcc_ufs_phy_ahb_clk = {
  5181. .halt_reg = 0x77018,
  5182. .halt_check = BRANCH_HALT_VOTED,
  5183. .hwcg_reg = 0x77018,
  5184. .hwcg_bit = 1,
  5185. .clkr = {
  5186. .enable_reg = 0x77018,
  5187. .enable_mask = BIT(0),
  5188. .hw.init = &(const struct clk_init_data) {
  5189. .name = "gcc_ufs_phy_ahb_clk",
  5190. .ops = &clk_branch2_ops,
  5191. },
  5192. },
  5193. };
  5194. static struct clk_branch gcc_ufs_phy_axi_clk = {
  5195. .halt_reg = 0x77010,
  5196. .halt_check = BRANCH_HALT_VOTED,
  5197. .hwcg_reg = 0x77010,
  5198. .hwcg_bit = 1,
  5199. .clkr = {
  5200. .enable_reg = 0x77010,
  5201. .enable_mask = BIT(0),
  5202. .hw.init = &(const struct clk_init_data) {
  5203. .name = "gcc_ufs_phy_axi_clk",
  5204. .parent_hws = (const struct clk_hw*[]){
  5205. &gcc_ufs_phy_axi_clk_src.clkr.hw,
  5206. },
  5207. .num_parents = 1,
  5208. .flags = CLK_SET_RATE_PARENT,
  5209. .ops = &clk_branch2_ops,
  5210. },
  5211. },
  5212. };
  5213. static struct clk_branch gcc_ufs_phy_axi_hw_ctl_clk = {
  5214. .halt_reg = 0x77010,
  5215. .halt_check = BRANCH_HALT_VOTED,
  5216. .hwcg_reg = 0x77010,
  5217. .hwcg_bit = 1,
  5218. .clkr = {
  5219. .enable_reg = 0x77010,
  5220. .enable_mask = BIT(1),
  5221. .hw.init = &(const struct clk_init_data) {
  5222. .name = "gcc_ufs_phy_axi_hw_ctl_clk",
  5223. .parent_hws = (const struct clk_hw*[]){
  5224. &gcc_ufs_phy_axi_clk_src.clkr.hw,
  5225. },
  5226. .num_parents = 1,
  5227. .flags = CLK_SET_RATE_PARENT,
  5228. .ops = &clk_branch2_ops,
  5229. },
  5230. },
  5231. };
  5232. static struct clk_branch gcc_ufs_phy_ice_core_clk = {
  5233. .halt_reg = 0x77064,
  5234. .halt_check = BRANCH_HALT_VOTED,
  5235. .hwcg_reg = 0x77064,
  5236. .hwcg_bit = 1,
  5237. .clkr = {
  5238. .enable_reg = 0x77064,
  5239. .enable_mask = BIT(0),
  5240. .hw.init = &(const struct clk_init_data) {
  5241. .name = "gcc_ufs_phy_ice_core_clk",
  5242. .parent_hws = (const struct clk_hw*[]){
  5243. &gcc_ufs_phy_ice_core_clk_src.clkr.hw,
  5244. },
  5245. .num_parents = 1,
  5246. .flags = CLK_SET_RATE_PARENT,
  5247. .ops = &clk_branch2_ops,
  5248. },
  5249. },
  5250. };
  5251. static struct clk_branch gcc_ufs_phy_ice_core_hw_ctl_clk = {
  5252. .halt_reg = 0x77064,
  5253. .halt_check = BRANCH_HALT_VOTED,
  5254. .hwcg_reg = 0x77064,
  5255. .hwcg_bit = 1,
  5256. .clkr = {
  5257. .enable_reg = 0x77064,
  5258. .enable_mask = BIT(1),
  5259. .hw.init = &(const struct clk_init_data) {
  5260. .name = "gcc_ufs_phy_ice_core_hw_ctl_clk",
  5261. .parent_hws = (const struct clk_hw*[]){
  5262. &gcc_ufs_phy_ice_core_clk_src.clkr.hw,
  5263. },
  5264. .num_parents = 1,
  5265. .flags = CLK_SET_RATE_PARENT,
  5266. .ops = &clk_branch2_ops,
  5267. },
  5268. },
  5269. };
  5270. static struct clk_branch gcc_ufs_phy_phy_aux_clk = {
  5271. .halt_reg = 0x7709c,
  5272. .halt_check = BRANCH_HALT_VOTED,
  5273. .hwcg_reg = 0x7709c,
  5274. .hwcg_bit = 1,
  5275. .clkr = {
  5276. .enable_reg = 0x7709c,
  5277. .enable_mask = BIT(0),
  5278. .hw.init = &(const struct clk_init_data) {
  5279. .name = "gcc_ufs_phy_phy_aux_clk",
  5280. .parent_hws = (const struct clk_hw*[]){
  5281. &gcc_ufs_phy_phy_aux_clk_src.clkr.hw,
  5282. },
  5283. .num_parents = 1,
  5284. .flags = CLK_SET_RATE_PARENT,
  5285. .ops = &clk_branch2_ops,
  5286. },
  5287. },
  5288. };
  5289. static struct clk_branch gcc_ufs_phy_phy_aux_hw_ctl_clk = {
  5290. .halt_reg = 0x7709c,
  5291. .halt_check = BRANCH_HALT_VOTED,
  5292. .hwcg_reg = 0x7709c,
  5293. .hwcg_bit = 1,
  5294. .clkr = {
  5295. .enable_reg = 0x7709c,
  5296. .enable_mask = BIT(1),
  5297. .hw.init = &(const struct clk_init_data) {
  5298. .name = "gcc_ufs_phy_phy_aux_hw_ctl_clk",
  5299. .parent_hws = (const struct clk_hw*[]){
  5300. &gcc_ufs_phy_phy_aux_clk_src.clkr.hw,
  5301. },
  5302. .num_parents = 1,
  5303. .flags = CLK_SET_RATE_PARENT,
  5304. .ops = &clk_branch2_ops,
  5305. },
  5306. },
  5307. };
  5308. static struct clk_branch gcc_ufs_phy_rx_symbol_0_clk = {
  5309. .halt_reg = 0x77020,
  5310. .halt_check = BRANCH_HALT_DELAY,
  5311. .clkr = {
  5312. .enable_reg = 0x77020,
  5313. .enable_mask = BIT(0),
  5314. .hw.init = &(const struct clk_init_data) {
  5315. .name = "gcc_ufs_phy_rx_symbol_0_clk",
  5316. .parent_hws = (const struct clk_hw*[]){
  5317. &gcc_ufs_phy_rx_symbol_0_clk_src.clkr.hw,
  5318. },
  5319. .num_parents = 1,
  5320. .flags = CLK_SET_RATE_PARENT,
  5321. .ops = &clk_branch2_ops,
  5322. },
  5323. },
  5324. };
  5325. static struct clk_branch gcc_ufs_phy_rx_symbol_1_clk = {
  5326. .halt_reg = 0x770b8,
  5327. .halt_check = BRANCH_HALT_DELAY,
  5328. .clkr = {
  5329. .enable_reg = 0x770b8,
  5330. .enable_mask = BIT(0),
  5331. .hw.init = &(const struct clk_init_data) {
  5332. .name = "gcc_ufs_phy_rx_symbol_1_clk",
  5333. .parent_hws = (const struct clk_hw*[]){
  5334. &gcc_ufs_phy_rx_symbol_1_clk_src.clkr.hw,
  5335. },
  5336. .num_parents = 1,
  5337. .flags = CLK_SET_RATE_PARENT,
  5338. .ops = &clk_branch2_ops,
  5339. },
  5340. },
  5341. };
  5342. static struct clk_branch gcc_ufs_phy_tx_symbol_0_clk = {
  5343. .halt_reg = 0x7701c,
  5344. .halt_check = BRANCH_HALT_DELAY,
  5345. .clkr = {
  5346. .enable_reg = 0x7701c,
  5347. .enable_mask = BIT(0),
  5348. .hw.init = &(const struct clk_init_data) {
  5349. .name = "gcc_ufs_phy_tx_symbol_0_clk",
  5350. .parent_hws = (const struct clk_hw*[]){
  5351. &gcc_ufs_phy_tx_symbol_0_clk_src.clkr.hw,
  5352. },
  5353. .num_parents = 1,
  5354. .flags = CLK_SET_RATE_PARENT,
  5355. .ops = &clk_branch2_ops,
  5356. },
  5357. },
  5358. };
  5359. static struct clk_branch gcc_ufs_phy_unipro_core_clk = {
  5360. .halt_reg = 0x7705c,
  5361. .halt_check = BRANCH_HALT_VOTED,
  5362. .hwcg_reg = 0x7705c,
  5363. .hwcg_bit = 1,
  5364. .clkr = {
  5365. .enable_reg = 0x7705c,
  5366. .enable_mask = BIT(0),
  5367. .hw.init = &(const struct clk_init_data) {
  5368. .name = "gcc_ufs_phy_unipro_core_clk",
  5369. .parent_hws = (const struct clk_hw*[]){
  5370. &gcc_ufs_phy_unipro_core_clk_src.clkr.hw,
  5371. },
  5372. .num_parents = 1,
  5373. .flags = CLK_SET_RATE_PARENT,
  5374. .ops = &clk_branch2_ops,
  5375. },
  5376. },
  5377. };
  5378. static struct clk_branch gcc_ufs_phy_unipro_core_hw_ctl_clk = {
  5379. .halt_reg = 0x7705c,
  5380. .halt_check = BRANCH_HALT_VOTED,
  5381. .hwcg_reg = 0x7705c,
  5382. .hwcg_bit = 1,
  5383. .clkr = {
  5384. .enable_reg = 0x7705c,
  5385. .enable_mask = BIT(1),
  5386. .hw.init = &(const struct clk_init_data) {
  5387. .name = "gcc_ufs_phy_unipro_core_hw_ctl_clk",
  5388. .parent_hws = (const struct clk_hw*[]){
  5389. &gcc_ufs_phy_unipro_core_clk_src.clkr.hw,
  5390. },
  5391. .num_parents = 1,
  5392. .flags = CLK_SET_RATE_PARENT,
  5393. .ops = &clk_branch2_ops,
  5394. },
  5395. },
  5396. };
  5397. static struct clk_branch gcc_ufs_ref_clkref_clk = {
  5398. .halt_reg = 0x8c058,
  5399. .halt_check = BRANCH_HALT,
  5400. .clkr = {
  5401. .enable_reg = 0x8c058,
  5402. .enable_mask = BIT(0),
  5403. .hw.init = &(const struct clk_init_data) {
  5404. .name = "gcc_ufs_ref_clkref_clk",
  5405. .parent_data = &gcc_parent_data_tcxo,
  5406. .num_parents = 1,
  5407. .ops = &clk_branch2_ops,
  5408. },
  5409. },
  5410. };
  5411. static struct clk_branch gcc_usb2_hs0_clkref_clk = {
  5412. .halt_reg = 0x8c044,
  5413. .halt_check = BRANCH_HALT,
  5414. .clkr = {
  5415. .enable_reg = 0x8c044,
  5416. .enable_mask = BIT(0),
  5417. .hw.init = &(const struct clk_init_data) {
  5418. .name = "gcc_usb2_hs0_clkref_clk",
  5419. .ops = &clk_branch2_ops,
  5420. },
  5421. },
  5422. };
  5423. static struct clk_branch gcc_usb2_hs1_clkref_clk = {
  5424. .halt_reg = 0x8c048,
  5425. .halt_check = BRANCH_HALT,
  5426. .clkr = {
  5427. .enable_reg = 0x8c048,
  5428. .enable_mask = BIT(0),
  5429. .hw.init = &(const struct clk_init_data) {
  5430. .name = "gcc_usb2_hs1_clkref_clk",
  5431. .ops = &clk_branch2_ops,
  5432. },
  5433. },
  5434. };
  5435. static struct clk_branch gcc_usb2_hs2_clkref_clk = {
  5436. .halt_reg = 0x8c04c,
  5437. .halt_check = BRANCH_HALT,
  5438. .clkr = {
  5439. .enable_reg = 0x8c04c,
  5440. .enable_mask = BIT(0),
  5441. .hw.init = &(const struct clk_init_data) {
  5442. .name = "gcc_usb2_hs2_clkref_clk",
  5443. .ops = &clk_branch2_ops,
  5444. },
  5445. },
  5446. };
  5447. static struct clk_branch gcc_usb2_hs3_clkref_clk = {
  5448. .halt_reg = 0x8c050,
  5449. .halt_check = BRANCH_HALT,
  5450. .clkr = {
  5451. .enable_reg = 0x8c050,
  5452. .enable_mask = BIT(0),
  5453. .hw.init = &(const struct clk_init_data) {
  5454. .name = "gcc_usb2_hs3_clkref_clk",
  5455. .ops = &clk_branch2_ops,
  5456. },
  5457. },
  5458. };
  5459. static struct clk_branch gcc_usb30_mp_master_clk = {
  5460. .halt_reg = 0xab010,
  5461. .halt_check = BRANCH_HALT,
  5462. .clkr = {
  5463. .enable_reg = 0xab010,
  5464. .enable_mask = BIT(0),
  5465. .hw.init = &(const struct clk_init_data) {
  5466. .name = "gcc_usb30_mp_master_clk",
  5467. .parent_hws = (const struct clk_hw*[]){
  5468. &gcc_usb30_mp_master_clk_src.clkr.hw,
  5469. },
  5470. .num_parents = 1,
  5471. .flags = CLK_SET_RATE_PARENT,
  5472. .ops = &clk_branch2_ops,
  5473. },
  5474. },
  5475. };
  5476. static struct clk_branch gcc_usb30_mp_mock_utmi_clk = {
  5477. .halt_reg = 0xab01c,
  5478. .halt_check = BRANCH_HALT,
  5479. .clkr = {
  5480. .enable_reg = 0xab01c,
  5481. .enable_mask = BIT(0),
  5482. .hw.init = &(const struct clk_init_data) {
  5483. .name = "gcc_usb30_mp_mock_utmi_clk",
  5484. .parent_hws = (const struct clk_hw*[]){
  5485. &gcc_usb30_mp_mock_utmi_postdiv_clk_src.clkr.hw,
  5486. },
  5487. .num_parents = 1,
  5488. .flags = CLK_SET_RATE_PARENT,
  5489. .ops = &clk_branch2_ops,
  5490. },
  5491. },
  5492. };
  5493. static struct clk_branch gcc_usb30_mp_sleep_clk = {
  5494. .halt_reg = 0xab018,
  5495. .halt_check = BRANCH_HALT,
  5496. .clkr = {
  5497. .enable_reg = 0xab018,
  5498. .enable_mask = BIT(0),
  5499. .hw.init = &(const struct clk_init_data) {
  5500. .name = "gcc_usb30_mp_sleep_clk",
  5501. .ops = &clk_branch2_ops,
  5502. },
  5503. },
  5504. };
  5505. static struct clk_branch gcc_usb30_prim_master_clk = {
  5506. .halt_reg = 0xf010,
  5507. .halt_check = BRANCH_HALT,
  5508. .clkr = {
  5509. .enable_reg = 0xf010,
  5510. .enable_mask = BIT(0),
  5511. .hw.init = &(const struct clk_init_data) {
  5512. .name = "gcc_usb30_prim_master_clk",
  5513. .parent_hws = (const struct clk_hw*[]){
  5514. &gcc_usb30_prim_master_clk_src.clkr.hw,
  5515. },
  5516. .num_parents = 1,
  5517. .flags = CLK_SET_RATE_PARENT,
  5518. .ops = &clk_branch2_ops,
  5519. },
  5520. },
  5521. };
  5522. static struct clk_branch gcc_usb30_prim_mock_utmi_clk = {
  5523. .halt_reg = 0xf01c,
  5524. .halt_check = BRANCH_HALT,
  5525. .clkr = {
  5526. .enable_reg = 0xf01c,
  5527. .enable_mask = BIT(0),
  5528. .hw.init = &(const struct clk_init_data) {
  5529. .name = "gcc_usb30_prim_mock_utmi_clk",
  5530. .parent_hws = (const struct clk_hw*[]){
  5531. &gcc_usb30_prim_mock_utmi_postdiv_clk_src.clkr.hw,
  5532. },
  5533. .num_parents = 1,
  5534. .flags = CLK_SET_RATE_PARENT,
  5535. .ops = &clk_branch2_ops,
  5536. },
  5537. },
  5538. };
  5539. static struct clk_branch gcc_usb30_prim_sleep_clk = {
  5540. .halt_reg = 0xf018,
  5541. .halt_check = BRANCH_HALT,
  5542. .clkr = {
  5543. .enable_reg = 0xf018,
  5544. .enable_mask = BIT(0),
  5545. .hw.init = &(const struct clk_init_data) {
  5546. .name = "gcc_usb30_prim_sleep_clk",
  5547. .ops = &clk_branch2_ops,
  5548. },
  5549. },
  5550. };
  5551. static struct clk_branch gcc_usb30_sec_master_clk = {
  5552. .halt_reg = 0x10010,
  5553. .halt_check = BRANCH_HALT,
  5554. .clkr = {
  5555. .enable_reg = 0x10010,
  5556. .enable_mask = BIT(0),
  5557. .hw.init = &(const struct clk_init_data) {
  5558. .name = "gcc_usb30_sec_master_clk",
  5559. .parent_hws = (const struct clk_hw*[]){
  5560. &gcc_usb30_sec_master_clk_src.clkr.hw,
  5561. },
  5562. .num_parents = 1,
  5563. .flags = CLK_SET_RATE_PARENT,
  5564. .ops = &clk_branch2_ops,
  5565. },
  5566. },
  5567. };
  5568. static struct clk_branch gcc_usb30_sec_mock_utmi_clk = {
  5569. .halt_reg = 0x1001c,
  5570. .halt_check = BRANCH_HALT,
  5571. .clkr = {
  5572. .enable_reg = 0x1001c,
  5573. .enable_mask = BIT(0),
  5574. .hw.init = &(const struct clk_init_data) {
  5575. .name = "gcc_usb30_sec_mock_utmi_clk",
  5576. .parent_hws = (const struct clk_hw*[]){
  5577. &gcc_usb30_sec_mock_utmi_postdiv_clk_src.clkr.hw,
  5578. },
  5579. .num_parents = 1,
  5580. .flags = CLK_SET_RATE_PARENT,
  5581. .ops = &clk_branch2_ops,
  5582. },
  5583. },
  5584. };
  5585. static struct clk_branch gcc_usb30_sec_sleep_clk = {
  5586. .halt_reg = 0x10018,
  5587. .halt_check = BRANCH_HALT,
  5588. .clkr = {
  5589. .enable_reg = 0x10018,
  5590. .enable_mask = BIT(0),
  5591. .hw.init = &(const struct clk_init_data) {
  5592. .name = "gcc_usb30_sec_sleep_clk",
  5593. .ops = &clk_branch2_ops,
  5594. },
  5595. },
  5596. };
  5597. static struct clk_branch gcc_usb3_mp0_clkref_clk = {
  5598. .halt_reg = 0x8c03c,
  5599. .halt_check = BRANCH_HALT,
  5600. .clkr = {
  5601. .enable_reg = 0x8c03c,
  5602. .enable_mask = BIT(0),
  5603. .hw.init = &(const struct clk_init_data) {
  5604. .name = "gcc_usb3_mp0_clkref_clk",
  5605. .ops = &clk_branch2_ops,
  5606. },
  5607. },
  5608. };
  5609. static struct clk_branch gcc_usb3_mp1_clkref_clk = {
  5610. .halt_reg = 0x8c040,
  5611. .halt_check = BRANCH_HALT,
  5612. .clkr = {
  5613. .enable_reg = 0x8c040,
  5614. .enable_mask = BIT(0),
  5615. .hw.init = &(const struct clk_init_data) {
  5616. .name = "gcc_usb3_mp1_clkref_clk",
  5617. .ops = &clk_branch2_ops,
  5618. },
  5619. },
  5620. };
  5621. static struct clk_branch gcc_usb3_mp_phy_aux_clk = {
  5622. .halt_reg = 0xab054,
  5623. .halt_check = BRANCH_HALT,
  5624. .clkr = {
  5625. .enable_reg = 0xab054,
  5626. .enable_mask = BIT(0),
  5627. .hw.init = &(const struct clk_init_data) {
  5628. .name = "gcc_usb3_mp_phy_aux_clk",
  5629. .parent_hws = (const struct clk_hw*[]){
  5630. &gcc_usb3_mp_phy_aux_clk_src.clkr.hw,
  5631. },
  5632. .num_parents = 1,
  5633. .flags = CLK_SET_RATE_PARENT,
  5634. .ops = &clk_branch2_ops,
  5635. },
  5636. },
  5637. };
  5638. static struct clk_branch gcc_usb3_mp_phy_com_aux_clk = {
  5639. .halt_reg = 0xab058,
  5640. .halt_check = BRANCH_HALT,
  5641. .clkr = {
  5642. .enable_reg = 0xab058,
  5643. .enable_mask = BIT(0),
  5644. .hw.init = &(const struct clk_init_data) {
  5645. .name = "gcc_usb3_mp_phy_com_aux_clk",
  5646. .parent_hws = (const struct clk_hw*[]){
  5647. &gcc_usb3_mp_phy_aux_clk_src.clkr.hw,
  5648. },
  5649. .num_parents = 1,
  5650. .flags = CLK_SET_RATE_PARENT,
  5651. .ops = &clk_branch2_ops,
  5652. },
  5653. },
  5654. };
  5655. static struct clk_branch gcc_usb3_mp_phy_pipe_0_clk = {
  5656. .halt_reg = 0xab05c,
  5657. .halt_check = BRANCH_HALT_DELAY,
  5658. .clkr = {
  5659. .enable_reg = 0xab05c,
  5660. .enable_mask = BIT(0),
  5661. .hw.init = &(const struct clk_init_data) {
  5662. .name = "gcc_usb3_mp_phy_pipe_0_clk",
  5663. .parent_hws = (const struct clk_hw*[]){
  5664. &gcc_usb3_mp_phy_pipe_0_clk_src.clkr.hw,
  5665. },
  5666. .num_parents = 1,
  5667. .flags = CLK_SET_RATE_PARENT,
  5668. .ops = &clk_branch2_ops,
  5669. },
  5670. },
  5671. };
  5672. static struct clk_branch gcc_usb3_mp_phy_pipe_1_clk = {
  5673. .halt_reg = 0xab064,
  5674. .halt_check = BRANCH_HALT_DELAY,
  5675. .clkr = {
  5676. .enable_reg = 0xab064,
  5677. .enable_mask = BIT(0),
  5678. .hw.init = &(const struct clk_init_data) {
  5679. .name = "gcc_usb3_mp_phy_pipe_1_clk",
  5680. .parent_hws = (const struct clk_hw*[]){
  5681. &gcc_usb3_mp_phy_pipe_1_clk_src.clkr.hw,
  5682. },
  5683. .num_parents = 1,
  5684. .flags = CLK_SET_RATE_PARENT,
  5685. .ops = &clk_branch2_ops,
  5686. },
  5687. },
  5688. };
  5689. static struct clk_branch gcc_usb3_prim_phy_aux_clk = {
  5690. .halt_reg = 0xf054,
  5691. .halt_check = BRANCH_HALT,
  5692. .clkr = {
  5693. .enable_reg = 0xf054,
  5694. .enable_mask = BIT(0),
  5695. .hw.init = &(const struct clk_init_data) {
  5696. .name = "gcc_usb3_prim_phy_aux_clk",
  5697. .parent_hws = (const struct clk_hw*[]){
  5698. &gcc_usb3_prim_phy_aux_clk_src.clkr.hw,
  5699. },
  5700. .num_parents = 1,
  5701. .flags = CLK_SET_RATE_PARENT,
  5702. .ops = &clk_branch2_ops,
  5703. },
  5704. },
  5705. };
  5706. static struct clk_branch gcc_usb3_prim_phy_com_aux_clk = {
  5707. .halt_reg = 0xf058,
  5708. .halt_check = BRANCH_HALT,
  5709. .clkr = {
  5710. .enable_reg = 0xf058,
  5711. .enable_mask = BIT(0),
  5712. .hw.init = &(const struct clk_init_data) {
  5713. .name = "gcc_usb3_prim_phy_com_aux_clk",
  5714. .parent_hws = (const struct clk_hw*[]){
  5715. &gcc_usb3_prim_phy_aux_clk_src.clkr.hw,
  5716. },
  5717. .num_parents = 1,
  5718. .flags = CLK_SET_RATE_PARENT,
  5719. .ops = &clk_branch2_ops,
  5720. },
  5721. },
  5722. };
  5723. static struct clk_branch gcc_usb3_prim_phy_pipe_clk = {
  5724. .halt_reg = 0xf05c,
  5725. .halt_check = BRANCH_HALT_DELAY,
  5726. .hwcg_reg = 0xf05c,
  5727. .hwcg_bit = 1,
  5728. .clkr = {
  5729. .enable_reg = 0xf05c,
  5730. .enable_mask = BIT(0),
  5731. .hw.init = &(const struct clk_init_data) {
  5732. .name = "gcc_usb3_prim_phy_pipe_clk",
  5733. .parent_hws = (const struct clk_hw*[]){
  5734. &gcc_usb34_prim_phy_pipe_clk_src.clkr.hw,
  5735. },
  5736. .num_parents = 1,
  5737. .flags = CLK_SET_RATE_PARENT,
  5738. .ops = &clk_branch2_ops,
  5739. },
  5740. },
  5741. };
  5742. static struct clk_branch gcc_usb3_sec_phy_aux_clk = {
  5743. .halt_reg = 0x10054,
  5744. .halt_check = BRANCH_HALT,
  5745. .clkr = {
  5746. .enable_reg = 0x10054,
  5747. .enable_mask = BIT(0),
  5748. .hw.init = &(const struct clk_init_data) {
  5749. .name = "gcc_usb3_sec_phy_aux_clk",
  5750. .parent_hws = (const struct clk_hw*[]){
  5751. &gcc_usb3_sec_phy_aux_clk_src.clkr.hw,
  5752. },
  5753. .num_parents = 1,
  5754. .flags = CLK_SET_RATE_PARENT,
  5755. .ops = &clk_branch2_ops,
  5756. },
  5757. },
  5758. };
  5759. static struct clk_branch gcc_usb3_sec_phy_com_aux_clk = {
  5760. .halt_reg = 0x10058,
  5761. .halt_check = BRANCH_HALT,
  5762. .clkr = {
  5763. .enable_reg = 0x10058,
  5764. .enable_mask = BIT(0),
  5765. .hw.init = &(const struct clk_init_data) {
  5766. .name = "gcc_usb3_sec_phy_com_aux_clk",
  5767. .parent_hws = (const struct clk_hw*[]){
  5768. &gcc_usb3_sec_phy_aux_clk_src.clkr.hw,
  5769. },
  5770. .num_parents = 1,
  5771. .flags = CLK_SET_RATE_PARENT,
  5772. .ops = &clk_branch2_ops,
  5773. },
  5774. },
  5775. };
  5776. static struct clk_branch gcc_usb3_sec_phy_pipe_clk = {
  5777. .halt_reg = 0x1005c,
  5778. .halt_check = BRANCH_HALT_DELAY,
  5779. .hwcg_reg = 0x1005c,
  5780. .hwcg_bit = 1,
  5781. .clkr = {
  5782. .enable_reg = 0x1005c,
  5783. .enable_mask = BIT(0),
  5784. .hw.init = &(const struct clk_init_data) {
  5785. .name = "gcc_usb3_sec_phy_pipe_clk",
  5786. .parent_hws = (const struct clk_hw*[]){
  5787. &gcc_usb34_sec_phy_pipe_clk_src.clkr.hw,
  5788. },
  5789. .num_parents = 1,
  5790. .flags = CLK_SET_RATE_PARENT,
  5791. .ops = &clk_branch2_ops,
  5792. },
  5793. },
  5794. };
  5795. static struct clk_branch gcc_usb4_1_cfg_ahb_clk = {
  5796. .halt_reg = 0xb808c,
  5797. .halt_check = BRANCH_HALT_VOTED,
  5798. .hwcg_reg = 0xb808c,
  5799. .hwcg_bit = 1,
  5800. .clkr = {
  5801. .enable_reg = 0xb808c,
  5802. .enable_mask = BIT(0),
  5803. .hw.init = &(const struct clk_init_data) {
  5804. .name = "gcc_usb4_1_cfg_ahb_clk",
  5805. .ops = &clk_branch2_ops,
  5806. },
  5807. },
  5808. };
  5809. static struct clk_branch gcc_usb4_1_dp_clk = {
  5810. .halt_reg = 0xb8048,
  5811. .halt_check = BRANCH_HALT,
  5812. .clkr = {
  5813. .enable_reg = 0xb8048,
  5814. .enable_mask = BIT(0),
  5815. .hw.init = &(const struct clk_init_data) {
  5816. .name = "gcc_usb4_1_dp_clk",
  5817. .parent_hws = (const struct clk_hw*[]){
  5818. &gcc_usb4_1_phy_dp_clk_src.clkr.hw,
  5819. },
  5820. .num_parents = 1,
  5821. .flags = CLK_SET_RATE_PARENT,
  5822. .ops = &clk_branch2_ops,
  5823. },
  5824. },
  5825. };
  5826. static struct clk_branch gcc_usb4_1_master_clk = {
  5827. .halt_reg = 0xb8010,
  5828. .halt_check = BRANCH_HALT,
  5829. .clkr = {
  5830. .enable_reg = 0xb8010,
  5831. .enable_mask = BIT(0),
  5832. .hw.init = &(const struct clk_init_data) {
  5833. .name = "gcc_usb4_1_master_clk",
  5834. .parent_hws = (const struct clk_hw*[]){
  5835. &gcc_usb4_1_master_clk_src.clkr.hw,
  5836. },
  5837. .num_parents = 1,
  5838. .flags = CLK_SET_RATE_PARENT,
  5839. .ops = &clk_branch2_ops,
  5840. },
  5841. },
  5842. };
  5843. static struct clk_branch gcc_usb4_1_phy_p2rr2p_pipe_clk = {
  5844. .halt_reg = 0xb80b4,
  5845. .halt_check = BRANCH_HALT_DELAY,
  5846. .clkr = {
  5847. .enable_reg = 0xb80b4,
  5848. .enable_mask = BIT(0),
  5849. .hw.init = &(const struct clk_init_data) {
  5850. .name = "gcc_usb4_1_phy_p2rr2p_pipe_clk",
  5851. .parent_hws = (const struct clk_hw*[]){
  5852. &gcc_usb4_1_phy_p2rr2p_pipe_clk_src.clkr.hw,
  5853. },
  5854. .num_parents = 1,
  5855. .flags = CLK_SET_RATE_PARENT,
  5856. .ops = &clk_branch2_ops,
  5857. },
  5858. },
  5859. };
  5860. static struct clk_branch gcc_usb4_1_phy_pcie_pipe_clk = {
  5861. .halt_reg = 0xb8038,
  5862. .halt_check = BRANCH_HALT_DELAY,
  5863. .clkr = {
  5864. .enable_reg = 0x52020,
  5865. .enable_mask = BIT(19),
  5866. .hw.init = &(const struct clk_init_data) {
  5867. .name = "gcc_usb4_1_phy_pcie_pipe_clk",
  5868. .parent_hws = (const struct clk_hw*[]){
  5869. &gcc_usb4_1_phy_pcie_pipe_mux_clk_src.clkr.hw,
  5870. },
  5871. .num_parents = 1,
  5872. .flags = CLK_SET_RATE_PARENT,
  5873. .ops = &clk_branch2_ops,
  5874. },
  5875. },
  5876. };
  5877. static struct clk_branch gcc_usb4_1_phy_rx0_clk = {
  5878. .halt_reg = 0xb8094,
  5879. .halt_check = BRANCH_HALT,
  5880. .clkr = {
  5881. .enable_reg = 0xb8094,
  5882. .enable_mask = BIT(0),
  5883. .hw.init = &(const struct clk_init_data) {
  5884. .name = "gcc_usb4_1_phy_rx0_clk",
  5885. .parent_hws = (const struct clk_hw*[]){
  5886. &gcc_usb4_1_phy_rx0_clk_src.clkr.hw,
  5887. },
  5888. .num_parents = 1,
  5889. .flags = CLK_SET_RATE_PARENT,
  5890. .ops = &clk_branch2_ops,
  5891. },
  5892. },
  5893. };
  5894. static struct clk_branch gcc_usb4_1_phy_rx1_clk = {
  5895. .halt_reg = 0xb80a0,
  5896. .halt_check = BRANCH_HALT,
  5897. .clkr = {
  5898. .enable_reg = 0xb80a0,
  5899. .enable_mask = BIT(0),
  5900. .hw.init = &(const struct clk_init_data) {
  5901. .name = "gcc_usb4_1_phy_rx1_clk",
  5902. .parent_hws = (const struct clk_hw*[]){
  5903. &gcc_usb4_1_phy_rx1_clk_src.clkr.hw,
  5904. },
  5905. .num_parents = 1,
  5906. .flags = CLK_SET_RATE_PARENT,
  5907. .ops = &clk_branch2_ops,
  5908. },
  5909. },
  5910. };
  5911. static struct clk_branch gcc_usb4_1_phy_usb_pipe_clk = {
  5912. .halt_reg = 0xb8088,
  5913. .halt_check = BRANCH_HALT_DELAY,
  5914. .hwcg_reg = 0xb8088,
  5915. .hwcg_bit = 1,
  5916. .clkr = {
  5917. .enable_reg = 0xb8088,
  5918. .enable_mask = BIT(0),
  5919. .hw.init = &(const struct clk_init_data) {
  5920. .name = "gcc_usb4_1_phy_usb_pipe_clk",
  5921. .parent_hws = (const struct clk_hw*[]){
  5922. &gcc_usb34_sec_phy_pipe_clk_src.clkr.hw,
  5923. },
  5924. .num_parents = 1,
  5925. .flags = CLK_SET_RATE_PARENT,
  5926. .ops = &clk_branch2_ops,
  5927. },
  5928. },
  5929. };
  5930. static struct clk_branch gcc_usb4_1_sb_if_clk = {
  5931. .halt_reg = 0xb8034,
  5932. .halt_check = BRANCH_HALT,
  5933. .clkr = {
  5934. .enable_reg = 0xb8034,
  5935. .enable_mask = BIT(0),
  5936. .hw.init = &(const struct clk_init_data) {
  5937. .name = "gcc_usb4_1_sb_if_clk",
  5938. .parent_hws = (const struct clk_hw*[]){
  5939. &gcc_usb4_1_sb_if_clk_src.clkr.hw,
  5940. },
  5941. .num_parents = 1,
  5942. .flags = CLK_SET_RATE_PARENT,
  5943. .ops = &clk_branch2_ops,
  5944. },
  5945. },
  5946. };
  5947. static struct clk_branch gcc_usb4_1_sys_clk = {
  5948. .halt_reg = 0xb8040,
  5949. .halt_check = BRANCH_HALT,
  5950. .clkr = {
  5951. .enable_reg = 0xb8040,
  5952. .enable_mask = BIT(0),
  5953. .hw.init = &(const struct clk_init_data) {
  5954. .name = "gcc_usb4_1_sys_clk",
  5955. .parent_hws = (const struct clk_hw*[]){
  5956. &gcc_usb4_1_phy_sys_clk_src.clkr.hw,
  5957. },
  5958. .num_parents = 1,
  5959. .flags = CLK_SET_RATE_PARENT,
  5960. .ops = &clk_branch2_ops,
  5961. },
  5962. },
  5963. };
  5964. static struct clk_branch gcc_usb4_1_tmu_clk = {
  5965. .halt_reg = 0xb806c,
  5966. .halt_check = BRANCH_HALT_VOTED,
  5967. .hwcg_reg = 0xb806c,
  5968. .hwcg_bit = 1,
  5969. .clkr = {
  5970. .enable_reg = 0xb806c,
  5971. .enable_mask = BIT(0),
  5972. .hw.init = &(const struct clk_init_data) {
  5973. .name = "gcc_usb4_1_tmu_clk",
  5974. .parent_hws = (const struct clk_hw*[]){
  5975. &gcc_usb4_1_tmu_clk_src.clkr.hw,
  5976. },
  5977. .num_parents = 1,
  5978. .flags = CLK_SET_RATE_PARENT,
  5979. .ops = &clk_branch2_ops,
  5980. },
  5981. },
  5982. };
  5983. static struct clk_branch gcc_usb4_cfg_ahb_clk = {
  5984. .halt_reg = 0x2a08c,
  5985. .halt_check = BRANCH_HALT_VOTED,
  5986. .hwcg_reg = 0x2a08c,
  5987. .hwcg_bit = 1,
  5988. .clkr = {
  5989. .enable_reg = 0x2a08c,
  5990. .enable_mask = BIT(0),
  5991. .hw.init = &(const struct clk_init_data) {
  5992. .name = "gcc_usb4_cfg_ahb_clk",
  5993. .ops = &clk_branch2_ops,
  5994. },
  5995. },
  5996. };
  5997. static struct clk_branch gcc_usb4_clkref_clk = {
  5998. .halt_reg = 0x8c010,
  5999. .halt_check = BRANCH_HALT,
  6000. .clkr = {
  6001. .enable_reg = 0x8c010,
  6002. .enable_mask = BIT(0),
  6003. .hw.init = &(const struct clk_init_data) {
  6004. .name = "gcc_usb4_clkref_clk",
  6005. .ops = &clk_branch2_ops,
  6006. },
  6007. },
  6008. };
  6009. static struct clk_branch gcc_usb4_dp_clk = {
  6010. .halt_reg = 0x2a048,
  6011. .halt_check = BRANCH_HALT,
  6012. .clkr = {
  6013. .enable_reg = 0x2a048,
  6014. .enable_mask = BIT(0),
  6015. .hw.init = &(const struct clk_init_data) {
  6016. .name = "gcc_usb4_dp_clk",
  6017. .parent_hws = (const struct clk_hw*[]){
  6018. &gcc_usb4_phy_dp_clk_src.clkr.hw,
  6019. },
  6020. .num_parents = 1,
  6021. .flags = CLK_SET_RATE_PARENT,
  6022. .ops = &clk_branch2_ops,
  6023. },
  6024. },
  6025. };
  6026. static struct clk_branch gcc_usb4_eud_clkref_clk = {
  6027. .halt_reg = 0x8c02c,
  6028. .halt_check = BRANCH_HALT,
  6029. .clkr = {
  6030. .enable_reg = 0x8c02c,
  6031. .enable_mask = BIT(0),
  6032. .hw.init = &(const struct clk_init_data) {
  6033. .name = "gcc_usb4_eud_clkref_clk",
  6034. .ops = &clk_branch2_ops,
  6035. },
  6036. },
  6037. };
  6038. static struct clk_branch gcc_usb4_master_clk = {
  6039. .halt_reg = 0x2a010,
  6040. .halt_check = BRANCH_HALT,
  6041. .clkr = {
  6042. .enable_reg = 0x2a010,
  6043. .enable_mask = BIT(0),
  6044. .hw.init = &(const struct clk_init_data) {
  6045. .name = "gcc_usb4_master_clk",
  6046. .parent_hws = (const struct clk_hw*[]){
  6047. &gcc_usb4_master_clk_src.clkr.hw,
  6048. },
  6049. .num_parents = 1,
  6050. .flags = CLK_SET_RATE_PARENT,
  6051. .ops = &clk_branch2_ops,
  6052. },
  6053. },
  6054. };
  6055. static struct clk_branch gcc_usb4_phy_p2rr2p_pipe_clk = {
  6056. .halt_reg = 0x2a0b4,
  6057. .halt_check = BRANCH_HALT_DELAY,
  6058. .clkr = {
  6059. .enable_reg = 0x2a0b4,
  6060. .enable_mask = BIT(0),
  6061. .hw.init = &(const struct clk_init_data) {
  6062. .name = "gcc_usb4_phy_p2rr2p_pipe_clk",
  6063. .parent_hws = (const struct clk_hw*[]){
  6064. &gcc_usb4_phy_p2rr2p_pipe_clk_src.clkr.hw,
  6065. },
  6066. .num_parents = 1,
  6067. .flags = CLK_SET_RATE_PARENT,
  6068. .ops = &clk_branch2_ops,
  6069. },
  6070. },
  6071. };
  6072. static struct clk_branch gcc_usb4_phy_pcie_pipe_clk = {
  6073. .halt_reg = 0x2a038,
  6074. .halt_check = BRANCH_HALT_DELAY,
  6075. .clkr = {
  6076. .enable_reg = 0x52020,
  6077. .enable_mask = BIT(18),
  6078. .hw.init = &(const struct clk_init_data) {
  6079. .name = "gcc_usb4_phy_pcie_pipe_clk",
  6080. .parent_hws = (const struct clk_hw*[]){
  6081. &gcc_usb4_phy_pcie_pipe_mux_clk_src.clkr.hw,
  6082. },
  6083. .num_parents = 1,
  6084. .flags = CLK_SET_RATE_PARENT,
  6085. .ops = &clk_branch2_ops,
  6086. },
  6087. },
  6088. };
  6089. static struct clk_branch gcc_usb4_phy_rx0_clk = {
  6090. .halt_reg = 0x2a094,
  6091. .halt_check = BRANCH_HALT,
  6092. .clkr = {
  6093. .enable_reg = 0x2a094,
  6094. .enable_mask = BIT(0),
  6095. .hw.init = &(const struct clk_init_data) {
  6096. .name = "gcc_usb4_phy_rx0_clk",
  6097. .parent_hws = (const struct clk_hw*[]){
  6098. &gcc_usb4_phy_rx0_clk_src.clkr.hw,
  6099. },
  6100. .num_parents = 1,
  6101. .flags = CLK_SET_RATE_PARENT,
  6102. .ops = &clk_branch2_ops,
  6103. },
  6104. },
  6105. };
  6106. static struct clk_branch gcc_usb4_phy_rx1_clk = {
  6107. .halt_reg = 0x2a0a0,
  6108. .halt_check = BRANCH_HALT,
  6109. .clkr = {
  6110. .enable_reg = 0x2a0a0,
  6111. .enable_mask = BIT(0),
  6112. .hw.init = &(const struct clk_init_data) {
  6113. .name = "gcc_usb4_phy_rx1_clk",
  6114. .parent_hws = (const struct clk_hw*[]){
  6115. &gcc_usb4_phy_rx1_clk_src.clkr.hw,
  6116. },
  6117. .num_parents = 1,
  6118. .flags = CLK_SET_RATE_PARENT,
  6119. .ops = &clk_branch2_ops,
  6120. },
  6121. },
  6122. };
  6123. static struct clk_branch gcc_usb4_phy_usb_pipe_clk = {
  6124. .halt_reg = 0x2a088,
  6125. .halt_check = BRANCH_HALT_DELAY,
  6126. .hwcg_reg = 0x2a088,
  6127. .hwcg_bit = 1,
  6128. .clkr = {
  6129. .enable_reg = 0x2a088,
  6130. .enable_mask = BIT(0),
  6131. .hw.init = &(const struct clk_init_data) {
  6132. .name = "gcc_usb4_phy_usb_pipe_clk",
  6133. .parent_hws = (const struct clk_hw*[]){
  6134. &gcc_usb34_prim_phy_pipe_clk_src.clkr.hw,
  6135. },
  6136. .num_parents = 1,
  6137. .flags = CLK_SET_RATE_PARENT,
  6138. .ops = &clk_branch2_ops,
  6139. },
  6140. },
  6141. };
  6142. static struct clk_branch gcc_usb4_sb_if_clk = {
  6143. .halt_reg = 0x2a034,
  6144. .halt_check = BRANCH_HALT,
  6145. .clkr = {
  6146. .enable_reg = 0x2a034,
  6147. .enable_mask = BIT(0),
  6148. .hw.init = &(const struct clk_init_data) {
  6149. .name = "gcc_usb4_sb_if_clk",
  6150. .parent_hws = (const struct clk_hw*[]){
  6151. &gcc_usb4_sb_if_clk_src.clkr.hw,
  6152. },
  6153. .num_parents = 1,
  6154. .flags = CLK_SET_RATE_PARENT,
  6155. .ops = &clk_branch2_ops,
  6156. },
  6157. },
  6158. };
  6159. static struct clk_branch gcc_usb4_sys_clk = {
  6160. .halt_reg = 0x2a040,
  6161. .halt_check = BRANCH_HALT,
  6162. .clkr = {
  6163. .enable_reg = 0x2a040,
  6164. .enable_mask = BIT(0),
  6165. .hw.init = &(const struct clk_init_data) {
  6166. .name = "gcc_usb4_sys_clk",
  6167. .parent_hws = (const struct clk_hw*[]){
  6168. &gcc_usb4_phy_sys_clk_src.clkr.hw,
  6169. },
  6170. .num_parents = 1,
  6171. .flags = CLK_SET_RATE_PARENT,
  6172. .ops = &clk_branch2_ops,
  6173. },
  6174. },
  6175. };
  6176. static struct clk_branch gcc_usb4_tmu_clk = {
  6177. .halt_reg = 0x2a06c,
  6178. .halt_check = BRANCH_HALT_VOTED,
  6179. .hwcg_reg = 0x2a06c,
  6180. .hwcg_bit = 1,
  6181. .clkr = {
  6182. .enable_reg = 0x2a06c,
  6183. .enable_mask = BIT(0),
  6184. .hw.init = &(const struct clk_init_data) {
  6185. .name = "gcc_usb4_tmu_clk",
  6186. .parent_hws = (const struct clk_hw*[]){
  6187. &gcc_usb4_tmu_clk_src.clkr.hw,
  6188. },
  6189. .num_parents = 1,
  6190. .flags = CLK_SET_RATE_PARENT,
  6191. .ops = &clk_branch2_ops,
  6192. },
  6193. },
  6194. };
  6195. static struct clk_branch gcc_video_axi0_clk = {
  6196. .halt_reg = 0x28010,
  6197. .halt_check = BRANCH_HALT_SKIP,
  6198. .hwcg_reg = 0x28010,
  6199. .hwcg_bit = 1,
  6200. .clkr = {
  6201. .enable_reg = 0x28010,
  6202. .enable_mask = BIT(0),
  6203. .hw.init = &(const struct clk_init_data) {
  6204. .name = "gcc_video_axi0_clk",
  6205. .ops = &clk_branch2_ops,
  6206. },
  6207. },
  6208. };
  6209. static struct clk_branch gcc_video_axi1_clk = {
  6210. .halt_reg = 0x28018,
  6211. .halt_check = BRANCH_HALT_SKIP,
  6212. .hwcg_reg = 0x28018,
  6213. .hwcg_bit = 1,
  6214. .clkr = {
  6215. .enable_reg = 0x28018,
  6216. .enable_mask = BIT(0),
  6217. .hw.init = &(const struct clk_init_data) {
  6218. .name = "gcc_video_axi1_clk",
  6219. .ops = &clk_branch2_ops,
  6220. },
  6221. },
  6222. };
  6223. static struct clk_branch gcc_video_cvp_throttle_clk = {
  6224. .halt_reg = 0x28024,
  6225. .halt_check = BRANCH_HALT_SKIP,
  6226. .hwcg_reg = 0x28024,
  6227. .hwcg_bit = 1,
  6228. .clkr = {
  6229. .enable_reg = 0x28024,
  6230. .enable_mask = BIT(0),
  6231. .hw.init = &(const struct clk_init_data) {
  6232. .name = "gcc_video_cvp_throttle_clk",
  6233. .ops = &clk_branch2_ops,
  6234. },
  6235. },
  6236. };
  6237. static struct clk_branch gcc_video_vcodec_throttle_clk = {
  6238. .halt_reg = 0x28020,
  6239. .halt_check = BRANCH_HALT_SKIP,
  6240. .hwcg_reg = 0x28020,
  6241. .hwcg_bit = 1,
  6242. .clkr = {
  6243. .enable_reg = 0x28020,
  6244. .enable_mask = BIT(0),
  6245. .hw.init = &(const struct clk_init_data) {
  6246. .name = "gcc_video_vcodec_throttle_clk",
  6247. .ops = &clk_branch2_ops,
  6248. },
  6249. },
  6250. };
  6251. static struct gdsc pcie_0_tunnel_gdsc = {
  6252. .gdscr = 0xa4004,
  6253. .collapse_ctrl = 0x52128,
  6254. .collapse_mask = BIT(0),
  6255. .pd = {
  6256. .name = "pcie_0_tunnel_gdsc",
  6257. },
  6258. .pwrsts = PWRSTS_OFF_ON,
  6259. .flags = VOTABLE | RETAIN_FF_ENABLE,
  6260. };
  6261. static struct gdsc pcie_1_tunnel_gdsc = {
  6262. .gdscr = 0x8d004,
  6263. .collapse_ctrl = 0x52128,
  6264. .collapse_mask = BIT(1),
  6265. .pd = {
  6266. .name = "pcie_1_tunnel_gdsc",
  6267. },
  6268. .pwrsts = PWRSTS_OFF_ON,
  6269. .flags = VOTABLE | RETAIN_FF_ENABLE,
  6270. };
  6271. /*
  6272. * The Qualcomm PCIe driver does not yet implement suspend so to keep the
  6273. * PCIe power domains always-on for now.
  6274. */
  6275. static struct gdsc pcie_2a_gdsc = {
  6276. .gdscr = 0x9d004,
  6277. .collapse_ctrl = 0x52128,
  6278. .collapse_mask = BIT(2),
  6279. .pd = {
  6280. .name = "pcie_2a_gdsc",
  6281. },
  6282. .pwrsts = PWRSTS_OFF_ON,
  6283. .flags = VOTABLE | RETAIN_FF_ENABLE | ALWAYS_ON,
  6284. };
  6285. static struct gdsc pcie_2b_gdsc = {
  6286. .gdscr = 0x9e004,
  6287. .collapse_ctrl = 0x52128,
  6288. .collapse_mask = BIT(3),
  6289. .pd = {
  6290. .name = "pcie_2b_gdsc",
  6291. },
  6292. .pwrsts = PWRSTS_OFF_ON,
  6293. .flags = VOTABLE | RETAIN_FF_ENABLE | ALWAYS_ON,
  6294. };
  6295. static struct gdsc pcie_3a_gdsc = {
  6296. .gdscr = 0xa0004,
  6297. .collapse_ctrl = 0x52128,
  6298. .collapse_mask = BIT(4),
  6299. .pd = {
  6300. .name = "pcie_3a_gdsc",
  6301. },
  6302. .pwrsts = PWRSTS_OFF_ON,
  6303. .flags = VOTABLE | RETAIN_FF_ENABLE | ALWAYS_ON,
  6304. };
  6305. static struct gdsc pcie_3b_gdsc = {
  6306. .gdscr = 0xa2004,
  6307. .collapse_ctrl = 0x52128,
  6308. .collapse_mask = BIT(5),
  6309. .pd = {
  6310. .name = "pcie_3b_gdsc",
  6311. },
  6312. .pwrsts = PWRSTS_OFF_ON,
  6313. .flags = VOTABLE | RETAIN_FF_ENABLE | ALWAYS_ON,
  6314. };
  6315. static struct gdsc pcie_4_gdsc = {
  6316. .gdscr = 0x6b004,
  6317. .collapse_ctrl = 0x52128,
  6318. .collapse_mask = BIT(6),
  6319. .pd = {
  6320. .name = "pcie_4_gdsc",
  6321. },
  6322. .pwrsts = PWRSTS_OFF_ON,
  6323. .flags = VOTABLE | RETAIN_FF_ENABLE | ALWAYS_ON,
  6324. };
  6325. static struct gdsc ufs_card_gdsc = {
  6326. .gdscr = 0x75004,
  6327. .pd = {
  6328. .name = "ufs_card_gdsc",
  6329. },
  6330. .pwrsts = PWRSTS_OFF_ON,
  6331. .flags = RETAIN_FF_ENABLE,
  6332. };
  6333. static struct gdsc ufs_phy_gdsc = {
  6334. .gdscr = 0x77004,
  6335. .pd = {
  6336. .name = "ufs_phy_gdsc",
  6337. },
  6338. .pwrsts = PWRSTS_OFF_ON,
  6339. .flags = RETAIN_FF_ENABLE,
  6340. };
  6341. static struct gdsc usb30_mp_gdsc = {
  6342. .gdscr = 0xab004,
  6343. .pd = {
  6344. .name = "usb30_mp_gdsc",
  6345. },
  6346. .pwrsts = PWRSTS_RET_ON,
  6347. .flags = RETAIN_FF_ENABLE,
  6348. };
  6349. static struct gdsc usb30_prim_gdsc = {
  6350. .gdscr = 0xf004,
  6351. .pd = {
  6352. .name = "usb30_prim_gdsc",
  6353. },
  6354. .pwrsts = PWRSTS_RET_ON,
  6355. .flags = RETAIN_FF_ENABLE,
  6356. };
  6357. static struct gdsc usb30_sec_gdsc = {
  6358. .gdscr = 0x10004,
  6359. .pd = {
  6360. .name = "usb30_sec_gdsc",
  6361. },
  6362. .pwrsts = PWRSTS_RET_ON,
  6363. .flags = RETAIN_FF_ENABLE,
  6364. };
  6365. static struct gdsc emac_0_gdsc = {
  6366. .gdscr = 0xaa004,
  6367. .pd = {
  6368. .name = "emac_0_gdsc",
  6369. },
  6370. .pwrsts = PWRSTS_OFF_ON,
  6371. .flags = RETAIN_FF_ENABLE,
  6372. };
  6373. static struct gdsc emac_1_gdsc = {
  6374. .gdscr = 0xba004,
  6375. .pd = {
  6376. .name = "emac_1_gdsc",
  6377. },
  6378. .pwrsts = PWRSTS_OFF_ON,
  6379. .flags = RETAIN_FF_ENABLE,
  6380. };
  6381. static struct gdsc usb4_1_gdsc = {
  6382. .gdscr = 0xb8004,
  6383. .pd = {
  6384. .name = "usb4_1_gdsc",
  6385. },
  6386. .pwrsts = PWRSTS_OFF_ON,
  6387. .flags = RETAIN_FF_ENABLE,
  6388. };
  6389. static struct gdsc usb4_gdsc = {
  6390. .gdscr = 0x2a004,
  6391. .pd = {
  6392. .name = "usb4_gdsc",
  6393. },
  6394. .pwrsts = PWRSTS_OFF_ON,
  6395. .flags = RETAIN_FF_ENABLE,
  6396. };
  6397. static struct gdsc hlos1_vote_mmnoc_mmu_tbu_hf0_gdsc = {
  6398. .gdscr = 0x7d050,
  6399. .pd = {
  6400. .name = "hlos1_vote_mmnoc_mmu_tbu_hf0_gdsc",
  6401. },
  6402. .pwrsts = PWRSTS_OFF_ON,
  6403. .flags = VOTABLE,
  6404. };
  6405. static struct gdsc hlos1_vote_mmnoc_mmu_tbu_hf1_gdsc = {
  6406. .gdscr = 0x7d058,
  6407. .pd = {
  6408. .name = "hlos1_vote_mmnoc_mmu_tbu_hf1_gdsc",
  6409. },
  6410. .pwrsts = PWRSTS_OFF_ON,
  6411. .flags = VOTABLE,
  6412. };
  6413. static struct gdsc hlos1_vote_mmnoc_mmu_tbu_sf0_gdsc = {
  6414. .gdscr = 0x7d054,
  6415. .pd = {
  6416. .name = "hlos1_vote_mmnoc_mmu_tbu_sf0_gdsc",
  6417. },
  6418. .pwrsts = PWRSTS_OFF_ON,
  6419. .flags = VOTABLE,
  6420. };
  6421. static struct gdsc hlos1_vote_mmnoc_mmu_tbu_sf1_gdsc = {
  6422. .gdscr = 0x7d06c,
  6423. .pd = {
  6424. .name = "hlos1_vote_mmnoc_mmu_tbu_sf1_gdsc",
  6425. },
  6426. .pwrsts = PWRSTS_OFF_ON,
  6427. .flags = VOTABLE,
  6428. };
  6429. static struct gdsc hlos1_vote_turing_mmu_tbu0_gdsc = {
  6430. .gdscr = 0x7d05c,
  6431. .pd = {
  6432. .name = "hlos1_vote_turing_mmu_tbu0_gdsc",
  6433. },
  6434. .pwrsts = PWRSTS_OFF_ON,
  6435. .flags = VOTABLE,
  6436. };
  6437. static struct gdsc hlos1_vote_turing_mmu_tbu1_gdsc = {
  6438. .gdscr = 0x7d060,
  6439. .pd = {
  6440. .name = "hlos1_vote_turing_mmu_tbu1_gdsc",
  6441. },
  6442. .pwrsts = PWRSTS_OFF_ON,
  6443. .flags = VOTABLE,
  6444. };
  6445. static struct gdsc hlos1_vote_turing_mmu_tbu2_gdsc = {
  6446. .gdscr = 0x7d0a0,
  6447. .pd = {
  6448. .name = "hlos1_vote_turing_mmu_tbu2_gdsc",
  6449. },
  6450. .pwrsts = PWRSTS_OFF_ON,
  6451. .flags = VOTABLE,
  6452. };
  6453. static struct gdsc hlos1_vote_turing_mmu_tbu3_gdsc = {
  6454. .gdscr = 0x7d0a4,
  6455. .pd = {
  6456. .name = "hlos1_vote_turing_mmu_tbu3_gdsc",
  6457. },
  6458. .pwrsts = PWRSTS_OFF_ON,
  6459. .flags = VOTABLE,
  6460. };
  6461. static struct clk_regmap *gcc_sc8280xp_clocks[] = {
  6462. [GCC_AGGRE_NOC_PCIE0_TUNNEL_AXI_CLK] = &gcc_aggre_noc_pcie0_tunnel_axi_clk.clkr,
  6463. [GCC_AGGRE_NOC_PCIE1_TUNNEL_AXI_CLK] = &gcc_aggre_noc_pcie1_tunnel_axi_clk.clkr,
  6464. [GCC_AGGRE_NOC_PCIE_4_AXI_CLK] = &gcc_aggre_noc_pcie_4_axi_clk.clkr,
  6465. [GCC_AGGRE_NOC_PCIE_SOUTH_SF_AXI_CLK] = &gcc_aggre_noc_pcie_south_sf_axi_clk.clkr,
  6466. [GCC_AGGRE_UFS_CARD_AXI_CLK] = &gcc_aggre_ufs_card_axi_clk.clkr,
  6467. [GCC_AGGRE_UFS_CARD_AXI_HW_CTL_CLK] = &gcc_aggre_ufs_card_axi_hw_ctl_clk.clkr,
  6468. [GCC_AGGRE_UFS_PHY_AXI_CLK] = &gcc_aggre_ufs_phy_axi_clk.clkr,
  6469. [GCC_AGGRE_UFS_PHY_AXI_HW_CTL_CLK] = &gcc_aggre_ufs_phy_axi_hw_ctl_clk.clkr,
  6470. [GCC_AGGRE_USB3_MP_AXI_CLK] = &gcc_aggre_usb3_mp_axi_clk.clkr,
  6471. [GCC_AGGRE_USB3_PRIM_AXI_CLK] = &gcc_aggre_usb3_prim_axi_clk.clkr,
  6472. [GCC_AGGRE_USB3_SEC_AXI_CLK] = &gcc_aggre_usb3_sec_axi_clk.clkr,
  6473. [GCC_AGGRE_USB4_1_AXI_CLK] = &gcc_aggre_usb4_1_axi_clk.clkr,
  6474. [GCC_AGGRE_USB4_AXI_CLK] = &gcc_aggre_usb4_axi_clk.clkr,
  6475. [GCC_AGGRE_USB_NOC_AXI_CLK] = &gcc_aggre_usb_noc_axi_clk.clkr,
  6476. [GCC_AGGRE_USB_NOC_NORTH_AXI_CLK] = &gcc_aggre_usb_noc_north_axi_clk.clkr,
  6477. [GCC_AGGRE_USB_NOC_SOUTH_AXI_CLK] = &gcc_aggre_usb_noc_south_axi_clk.clkr,
  6478. [GCC_AHB2PHY0_CLK] = &gcc_ahb2phy0_clk.clkr,
  6479. [GCC_AHB2PHY2_CLK] = &gcc_ahb2phy2_clk.clkr,
  6480. [GCC_BOOT_ROM_AHB_CLK] = &gcc_boot_rom_ahb_clk.clkr,
  6481. [GCC_CAMERA_HF_AXI_CLK] = &gcc_camera_hf_axi_clk.clkr,
  6482. [GCC_CAMERA_SF_AXI_CLK] = &gcc_camera_sf_axi_clk.clkr,
  6483. [GCC_CAMERA_THROTTLE_NRT_AXI_CLK] = &gcc_camera_throttle_nrt_axi_clk.clkr,
  6484. [GCC_CAMERA_THROTTLE_RT_AXI_CLK] = &gcc_camera_throttle_rt_axi_clk.clkr,
  6485. [GCC_CAMERA_THROTTLE_XO_CLK] = &gcc_camera_throttle_xo_clk.clkr,
  6486. [GCC_CFG_NOC_USB3_MP_AXI_CLK] = &gcc_cfg_noc_usb3_mp_axi_clk.clkr,
  6487. [GCC_CFG_NOC_USB3_PRIM_AXI_CLK] = &gcc_cfg_noc_usb3_prim_axi_clk.clkr,
  6488. [GCC_CFG_NOC_USB3_SEC_AXI_CLK] = &gcc_cfg_noc_usb3_sec_axi_clk.clkr,
  6489. [GCC_CNOC_PCIE0_TUNNEL_CLK] = &gcc_cnoc_pcie0_tunnel_clk.clkr,
  6490. [GCC_CNOC_PCIE1_TUNNEL_CLK] = &gcc_cnoc_pcie1_tunnel_clk.clkr,
  6491. [GCC_CNOC_PCIE4_QX_CLK] = &gcc_cnoc_pcie4_qx_clk.clkr,
  6492. [GCC_DDRSS_GPU_AXI_CLK] = &gcc_ddrss_gpu_axi_clk.clkr,
  6493. [GCC_DDRSS_PCIE_SF_TBU_CLK] = &gcc_ddrss_pcie_sf_tbu_clk.clkr,
  6494. [GCC_DISP1_HF_AXI_CLK] = &gcc_disp1_hf_axi_clk.clkr,
  6495. [GCC_DISP1_SF_AXI_CLK] = &gcc_disp1_sf_axi_clk.clkr,
  6496. [GCC_DISP1_THROTTLE_NRT_AXI_CLK] = &gcc_disp1_throttle_nrt_axi_clk.clkr,
  6497. [GCC_DISP1_THROTTLE_RT_AXI_CLK] = &gcc_disp1_throttle_rt_axi_clk.clkr,
  6498. [GCC_DISP_HF_AXI_CLK] = &gcc_disp_hf_axi_clk.clkr,
  6499. [GCC_DISP_SF_AXI_CLK] = &gcc_disp_sf_axi_clk.clkr,
  6500. [GCC_DISP_THROTTLE_NRT_AXI_CLK] = &gcc_disp_throttle_nrt_axi_clk.clkr,
  6501. [GCC_DISP_THROTTLE_RT_AXI_CLK] = &gcc_disp_throttle_rt_axi_clk.clkr,
  6502. [GCC_EMAC0_AXI_CLK] = &gcc_emac0_axi_clk.clkr,
  6503. [GCC_EMAC0_PTP_CLK] = &gcc_emac0_ptp_clk.clkr,
  6504. [GCC_EMAC0_PTP_CLK_SRC] = &gcc_emac0_ptp_clk_src.clkr,
  6505. [GCC_EMAC0_RGMII_CLK] = &gcc_emac0_rgmii_clk.clkr,
  6506. [GCC_EMAC0_RGMII_CLK_SRC] = &gcc_emac0_rgmii_clk_src.clkr,
  6507. [GCC_EMAC0_SLV_AHB_CLK] = &gcc_emac0_slv_ahb_clk.clkr,
  6508. [GCC_EMAC1_AXI_CLK] = &gcc_emac1_axi_clk.clkr,
  6509. [GCC_EMAC1_PTP_CLK] = &gcc_emac1_ptp_clk.clkr,
  6510. [GCC_EMAC1_PTP_CLK_SRC] = &gcc_emac1_ptp_clk_src.clkr,
  6511. [GCC_EMAC1_RGMII_CLK] = &gcc_emac1_rgmii_clk.clkr,
  6512. [GCC_EMAC1_RGMII_CLK_SRC] = &gcc_emac1_rgmii_clk_src.clkr,
  6513. [GCC_EMAC1_SLV_AHB_CLK] = &gcc_emac1_slv_ahb_clk.clkr,
  6514. [GCC_GP1_CLK] = &gcc_gp1_clk.clkr,
  6515. [GCC_GP1_CLK_SRC] = &gcc_gp1_clk_src.clkr,
  6516. [GCC_GP2_CLK] = &gcc_gp2_clk.clkr,
  6517. [GCC_GP2_CLK_SRC] = &gcc_gp2_clk_src.clkr,
  6518. [GCC_GP3_CLK] = &gcc_gp3_clk.clkr,
  6519. [GCC_GP3_CLK_SRC] = &gcc_gp3_clk_src.clkr,
  6520. [GCC_GP4_CLK] = &gcc_gp4_clk.clkr,
  6521. [GCC_GP4_CLK_SRC] = &gcc_gp4_clk_src.clkr,
  6522. [GCC_GP5_CLK] = &gcc_gp5_clk.clkr,
  6523. [GCC_GP5_CLK_SRC] = &gcc_gp5_clk_src.clkr,
  6524. [GCC_GPLL0] = &gcc_gpll0.clkr,
  6525. [GCC_GPLL0_OUT_EVEN] = &gcc_gpll0_out_even.clkr,
  6526. [GCC_GPLL2] = &gcc_gpll2.clkr,
  6527. [GCC_GPLL4] = &gcc_gpll4.clkr,
  6528. [GCC_GPLL7] = &gcc_gpll7.clkr,
  6529. [GCC_GPLL8] = &gcc_gpll8.clkr,
  6530. [GCC_GPLL9] = &gcc_gpll9.clkr,
  6531. [GCC_GPU_GPLL0_CLK_SRC] = &gcc_gpu_gpll0_clk_src.clkr,
  6532. [GCC_GPU_GPLL0_DIV_CLK_SRC] = &gcc_gpu_gpll0_div_clk_src.clkr,
  6533. [GCC_GPU_IREF_EN] = &gcc_gpu_iref_en.clkr,
  6534. [GCC_GPU_MEMNOC_GFX_CLK] = &gcc_gpu_memnoc_gfx_clk.clkr,
  6535. [GCC_GPU_SNOC_DVM_GFX_CLK] = &gcc_gpu_snoc_dvm_gfx_clk.clkr,
  6536. [GCC_GPU_TCU_THROTTLE_AHB_CLK] = &gcc_gpu_tcu_throttle_ahb_clk.clkr,
  6537. [GCC_GPU_TCU_THROTTLE_CLK] = &gcc_gpu_tcu_throttle_clk.clkr,
  6538. [GCC_PCIE0_PHY_RCHNG_CLK] = &gcc_pcie0_phy_rchng_clk.clkr,
  6539. [GCC_PCIE1_PHY_RCHNG_CLK] = &gcc_pcie1_phy_rchng_clk.clkr,
  6540. [GCC_PCIE2A_PHY_RCHNG_CLK] = &gcc_pcie2a_phy_rchng_clk.clkr,
  6541. [GCC_PCIE2B_PHY_RCHNG_CLK] = &gcc_pcie2b_phy_rchng_clk.clkr,
  6542. [GCC_PCIE3A_PHY_RCHNG_CLK] = &gcc_pcie3a_phy_rchng_clk.clkr,
  6543. [GCC_PCIE3B_PHY_RCHNG_CLK] = &gcc_pcie3b_phy_rchng_clk.clkr,
  6544. [GCC_PCIE4_PHY_RCHNG_CLK] = &gcc_pcie4_phy_rchng_clk.clkr,
  6545. [GCC_PCIE_0_AUX_CLK] = &gcc_pcie_0_aux_clk.clkr,
  6546. [GCC_PCIE_0_AUX_CLK_SRC] = &gcc_pcie_0_aux_clk_src.clkr,
  6547. [GCC_PCIE_0_CFG_AHB_CLK] = &gcc_pcie_0_cfg_ahb_clk.clkr,
  6548. [GCC_PCIE_0_MSTR_AXI_CLK] = &gcc_pcie_0_mstr_axi_clk.clkr,
  6549. [GCC_PCIE_0_PHY_RCHNG_CLK_SRC] = &gcc_pcie_0_phy_rchng_clk_src.clkr,
  6550. [GCC_PCIE_0_PIPE_CLK] = &gcc_pcie_0_pipe_clk.clkr,
  6551. [GCC_PCIE_0_SLV_AXI_CLK] = &gcc_pcie_0_slv_axi_clk.clkr,
  6552. [GCC_PCIE_0_SLV_Q2A_AXI_CLK] = &gcc_pcie_0_slv_q2a_axi_clk.clkr,
  6553. [GCC_PCIE_1_AUX_CLK] = &gcc_pcie_1_aux_clk.clkr,
  6554. [GCC_PCIE_1_AUX_CLK_SRC] = &gcc_pcie_1_aux_clk_src.clkr,
  6555. [GCC_PCIE_1_CFG_AHB_CLK] = &gcc_pcie_1_cfg_ahb_clk.clkr,
  6556. [GCC_PCIE_1_MSTR_AXI_CLK] = &gcc_pcie_1_mstr_axi_clk.clkr,
  6557. [GCC_PCIE_1_PHY_RCHNG_CLK_SRC] = &gcc_pcie_1_phy_rchng_clk_src.clkr,
  6558. [GCC_PCIE_1_PIPE_CLK] = &gcc_pcie_1_pipe_clk.clkr,
  6559. [GCC_PCIE_1_SLV_AXI_CLK] = &gcc_pcie_1_slv_axi_clk.clkr,
  6560. [GCC_PCIE_1_SLV_Q2A_AXI_CLK] = &gcc_pcie_1_slv_q2a_axi_clk.clkr,
  6561. [GCC_PCIE_2A2B_CLKREF_CLK] = &gcc_pcie_2a2b_clkref_clk.clkr,
  6562. [GCC_PCIE_2A_AUX_CLK] = &gcc_pcie_2a_aux_clk.clkr,
  6563. [GCC_PCIE_2A_AUX_CLK_SRC] = &gcc_pcie_2a_aux_clk_src.clkr,
  6564. [GCC_PCIE_2A_CFG_AHB_CLK] = &gcc_pcie_2a_cfg_ahb_clk.clkr,
  6565. [GCC_PCIE_2A_MSTR_AXI_CLK] = &gcc_pcie_2a_mstr_axi_clk.clkr,
  6566. [GCC_PCIE_2A_PHY_RCHNG_CLK_SRC] = &gcc_pcie_2a_phy_rchng_clk_src.clkr,
  6567. [GCC_PCIE_2A_PIPE_CLK] = &gcc_pcie_2a_pipe_clk.clkr,
  6568. [GCC_PCIE_2A_PIPE_CLK_SRC] = &gcc_pcie_2a_pipe_clk_src.clkr,
  6569. [GCC_PCIE_2A_PIPE_DIV_CLK_SRC] = &gcc_pcie_2a_pipe_div_clk_src.clkr,
  6570. [GCC_PCIE_2A_PIPEDIV2_CLK] = &gcc_pcie_2a_pipediv2_clk.clkr,
  6571. [GCC_PCIE_2A_SLV_AXI_CLK] = &gcc_pcie_2a_slv_axi_clk.clkr,
  6572. [GCC_PCIE_2A_SLV_Q2A_AXI_CLK] = &gcc_pcie_2a_slv_q2a_axi_clk.clkr,
  6573. [GCC_PCIE_2B_AUX_CLK] = &gcc_pcie_2b_aux_clk.clkr,
  6574. [GCC_PCIE_2B_AUX_CLK_SRC] = &gcc_pcie_2b_aux_clk_src.clkr,
  6575. [GCC_PCIE_2B_CFG_AHB_CLK] = &gcc_pcie_2b_cfg_ahb_clk.clkr,
  6576. [GCC_PCIE_2B_MSTR_AXI_CLK] = &gcc_pcie_2b_mstr_axi_clk.clkr,
  6577. [GCC_PCIE_2B_PHY_RCHNG_CLK_SRC] = &gcc_pcie_2b_phy_rchng_clk_src.clkr,
  6578. [GCC_PCIE_2B_PIPE_CLK] = &gcc_pcie_2b_pipe_clk.clkr,
  6579. [GCC_PCIE_2B_PIPE_CLK_SRC] = &gcc_pcie_2b_pipe_clk_src.clkr,
  6580. [GCC_PCIE_2B_PIPE_DIV_CLK_SRC] = &gcc_pcie_2b_pipe_div_clk_src.clkr,
  6581. [GCC_PCIE_2B_PIPEDIV2_CLK] = &gcc_pcie_2b_pipediv2_clk.clkr,
  6582. [GCC_PCIE_2B_SLV_AXI_CLK] = &gcc_pcie_2b_slv_axi_clk.clkr,
  6583. [GCC_PCIE_2B_SLV_Q2A_AXI_CLK] = &gcc_pcie_2b_slv_q2a_axi_clk.clkr,
  6584. [GCC_PCIE_3A3B_CLKREF_CLK] = &gcc_pcie_3a3b_clkref_clk.clkr,
  6585. [GCC_PCIE_3A_AUX_CLK] = &gcc_pcie_3a_aux_clk.clkr,
  6586. [GCC_PCIE_3A_AUX_CLK_SRC] = &gcc_pcie_3a_aux_clk_src.clkr,
  6587. [GCC_PCIE_3A_CFG_AHB_CLK] = &gcc_pcie_3a_cfg_ahb_clk.clkr,
  6588. [GCC_PCIE_3A_MSTR_AXI_CLK] = &gcc_pcie_3a_mstr_axi_clk.clkr,
  6589. [GCC_PCIE_3A_PHY_RCHNG_CLK_SRC] = &gcc_pcie_3a_phy_rchng_clk_src.clkr,
  6590. [GCC_PCIE_3A_PIPE_CLK] = &gcc_pcie_3a_pipe_clk.clkr,
  6591. [GCC_PCIE_3A_PIPE_CLK_SRC] = &gcc_pcie_3a_pipe_clk_src.clkr,
  6592. [GCC_PCIE_3A_PIPE_DIV_CLK_SRC] = &gcc_pcie_3a_pipe_div_clk_src.clkr,
  6593. [GCC_PCIE_3A_PIPEDIV2_CLK] = &gcc_pcie_3a_pipediv2_clk.clkr,
  6594. [GCC_PCIE_3A_SLV_AXI_CLK] = &gcc_pcie_3a_slv_axi_clk.clkr,
  6595. [GCC_PCIE_3A_SLV_Q2A_AXI_CLK] = &gcc_pcie_3a_slv_q2a_axi_clk.clkr,
  6596. [GCC_PCIE_3B_AUX_CLK] = &gcc_pcie_3b_aux_clk.clkr,
  6597. [GCC_PCIE_3B_AUX_CLK_SRC] = &gcc_pcie_3b_aux_clk_src.clkr,
  6598. [GCC_PCIE_3B_CFG_AHB_CLK] = &gcc_pcie_3b_cfg_ahb_clk.clkr,
  6599. [GCC_PCIE_3B_MSTR_AXI_CLK] = &gcc_pcie_3b_mstr_axi_clk.clkr,
  6600. [GCC_PCIE_3B_PHY_RCHNG_CLK_SRC] = &gcc_pcie_3b_phy_rchng_clk_src.clkr,
  6601. [GCC_PCIE_3B_PIPE_CLK] = &gcc_pcie_3b_pipe_clk.clkr,
  6602. [GCC_PCIE_3B_PIPE_CLK_SRC] = &gcc_pcie_3b_pipe_clk_src.clkr,
  6603. [GCC_PCIE_3B_PIPE_DIV_CLK_SRC] = &gcc_pcie_3b_pipe_div_clk_src.clkr,
  6604. [GCC_PCIE_3B_PIPEDIV2_CLK] = &gcc_pcie_3b_pipediv2_clk.clkr,
  6605. [GCC_PCIE_3B_SLV_AXI_CLK] = &gcc_pcie_3b_slv_axi_clk.clkr,
  6606. [GCC_PCIE_3B_SLV_Q2A_AXI_CLK] = &gcc_pcie_3b_slv_q2a_axi_clk.clkr,
  6607. [GCC_PCIE_4_AUX_CLK] = &gcc_pcie_4_aux_clk.clkr,
  6608. [GCC_PCIE_4_AUX_CLK_SRC] = &gcc_pcie_4_aux_clk_src.clkr,
  6609. [GCC_PCIE_4_CFG_AHB_CLK] = &gcc_pcie_4_cfg_ahb_clk.clkr,
  6610. [GCC_PCIE_4_CLKREF_CLK] = &gcc_pcie_4_clkref_clk.clkr,
  6611. [GCC_PCIE_4_MSTR_AXI_CLK] = &gcc_pcie_4_mstr_axi_clk.clkr,
  6612. [GCC_PCIE_4_PHY_RCHNG_CLK_SRC] = &gcc_pcie_4_phy_rchng_clk_src.clkr,
  6613. [GCC_PCIE_4_PIPE_CLK] = &gcc_pcie_4_pipe_clk.clkr,
  6614. [GCC_PCIE_4_PIPE_CLK_SRC] = &gcc_pcie_4_pipe_clk_src.clkr,
  6615. [GCC_PCIE_4_PIPE_DIV_CLK_SRC] = &gcc_pcie_4_pipe_div_clk_src.clkr,
  6616. [GCC_PCIE_4_PIPEDIV2_CLK] = &gcc_pcie_4_pipediv2_clk.clkr,
  6617. [GCC_PCIE_4_SLV_AXI_CLK] = &gcc_pcie_4_slv_axi_clk.clkr,
  6618. [GCC_PCIE_4_SLV_Q2A_AXI_CLK] = &gcc_pcie_4_slv_q2a_axi_clk.clkr,
  6619. [GCC_PCIE_RSCC_AHB_CLK] = &gcc_pcie_rscc_ahb_clk.clkr,
  6620. [GCC_PCIE_RSCC_XO_CLK] = &gcc_pcie_rscc_xo_clk.clkr,
  6621. [GCC_PCIE_RSCC_XO_CLK_SRC] = &gcc_pcie_rscc_xo_clk_src.clkr,
  6622. [GCC_PCIE_THROTTLE_CFG_CLK] = &gcc_pcie_throttle_cfg_clk.clkr,
  6623. [GCC_PDM2_CLK] = &gcc_pdm2_clk.clkr,
  6624. [GCC_PDM2_CLK_SRC] = &gcc_pdm2_clk_src.clkr,
  6625. [GCC_PDM_AHB_CLK] = &gcc_pdm_ahb_clk.clkr,
  6626. [GCC_PDM_XO4_CLK] = &gcc_pdm_xo4_clk.clkr,
  6627. [GCC_QMIP_CAMERA_NRT_AHB_CLK] = &gcc_qmip_camera_nrt_ahb_clk.clkr,
  6628. [GCC_QMIP_CAMERA_RT_AHB_CLK] = &gcc_qmip_camera_rt_ahb_clk.clkr,
  6629. [GCC_QMIP_DISP1_AHB_CLK] = &gcc_qmip_disp1_ahb_clk.clkr,
  6630. [GCC_QMIP_DISP1_ROT_AHB_CLK] = &gcc_qmip_disp1_rot_ahb_clk.clkr,
  6631. [GCC_QMIP_DISP_AHB_CLK] = &gcc_qmip_disp_ahb_clk.clkr,
  6632. [GCC_QMIP_DISP_ROT_AHB_CLK] = &gcc_qmip_disp_rot_ahb_clk.clkr,
  6633. [GCC_QMIP_VIDEO_CVP_AHB_CLK] = &gcc_qmip_video_cvp_ahb_clk.clkr,
  6634. [GCC_QMIP_VIDEO_VCODEC_AHB_CLK] = &gcc_qmip_video_vcodec_ahb_clk.clkr,
  6635. [GCC_QUPV3_WRAP0_CORE_2X_CLK] = &gcc_qupv3_wrap0_core_2x_clk.clkr,
  6636. [GCC_QUPV3_WRAP0_CORE_CLK] = &gcc_qupv3_wrap0_core_clk.clkr,
  6637. [GCC_QUPV3_WRAP0_QSPI0_CLK] = &gcc_qupv3_wrap0_qspi0_clk.clkr,
  6638. [GCC_QUPV3_WRAP0_S0_CLK] = &gcc_qupv3_wrap0_s0_clk.clkr,
  6639. [GCC_QUPV3_WRAP0_S0_CLK_SRC] = &gcc_qupv3_wrap0_s0_clk_src.clkr,
  6640. [GCC_QUPV3_WRAP0_S1_CLK] = &gcc_qupv3_wrap0_s1_clk.clkr,
  6641. [GCC_QUPV3_WRAP0_S1_CLK_SRC] = &gcc_qupv3_wrap0_s1_clk_src.clkr,
  6642. [GCC_QUPV3_WRAP0_S2_CLK] = &gcc_qupv3_wrap0_s2_clk.clkr,
  6643. [GCC_QUPV3_WRAP0_S2_CLK_SRC] = &gcc_qupv3_wrap0_s2_clk_src.clkr,
  6644. [GCC_QUPV3_WRAP0_S3_CLK] = &gcc_qupv3_wrap0_s3_clk.clkr,
  6645. [GCC_QUPV3_WRAP0_S3_CLK_SRC] = &gcc_qupv3_wrap0_s3_clk_src.clkr,
  6646. [GCC_QUPV3_WRAP0_S4_CLK] = &gcc_qupv3_wrap0_s4_clk.clkr,
  6647. [GCC_QUPV3_WRAP0_S4_CLK_SRC] = &gcc_qupv3_wrap0_s4_clk_src.clkr,
  6648. [GCC_QUPV3_WRAP0_S4_DIV_CLK_SRC] = &gcc_qupv3_wrap0_s4_div_clk_src.clkr,
  6649. [GCC_QUPV3_WRAP0_S5_CLK] = &gcc_qupv3_wrap0_s5_clk.clkr,
  6650. [GCC_QUPV3_WRAP0_S5_CLK_SRC] = &gcc_qupv3_wrap0_s5_clk_src.clkr,
  6651. [GCC_QUPV3_WRAP0_S6_CLK] = &gcc_qupv3_wrap0_s6_clk.clkr,
  6652. [GCC_QUPV3_WRAP0_S6_CLK_SRC] = &gcc_qupv3_wrap0_s6_clk_src.clkr,
  6653. [GCC_QUPV3_WRAP0_S7_CLK] = &gcc_qupv3_wrap0_s7_clk.clkr,
  6654. [GCC_QUPV3_WRAP0_S7_CLK_SRC] = &gcc_qupv3_wrap0_s7_clk_src.clkr,
  6655. [GCC_QUPV3_WRAP1_CORE_2X_CLK] = &gcc_qupv3_wrap1_core_2x_clk.clkr,
  6656. [GCC_QUPV3_WRAP1_CORE_CLK] = &gcc_qupv3_wrap1_core_clk.clkr,
  6657. [GCC_QUPV3_WRAP1_QSPI0_CLK] = &gcc_qupv3_wrap1_qspi0_clk.clkr,
  6658. [GCC_QUPV3_WRAP1_S0_CLK] = &gcc_qupv3_wrap1_s0_clk.clkr,
  6659. [GCC_QUPV3_WRAP1_S0_CLK_SRC] = &gcc_qupv3_wrap1_s0_clk_src.clkr,
  6660. [GCC_QUPV3_WRAP1_S1_CLK] = &gcc_qupv3_wrap1_s1_clk.clkr,
  6661. [GCC_QUPV3_WRAP1_S1_CLK_SRC] = &gcc_qupv3_wrap1_s1_clk_src.clkr,
  6662. [GCC_QUPV3_WRAP1_S2_CLK] = &gcc_qupv3_wrap1_s2_clk.clkr,
  6663. [GCC_QUPV3_WRAP1_S2_CLK_SRC] = &gcc_qupv3_wrap1_s2_clk_src.clkr,
  6664. [GCC_QUPV3_WRAP1_S3_CLK] = &gcc_qupv3_wrap1_s3_clk.clkr,
  6665. [GCC_QUPV3_WRAP1_S3_CLK_SRC] = &gcc_qupv3_wrap1_s3_clk_src.clkr,
  6666. [GCC_QUPV3_WRAP1_S4_CLK] = &gcc_qupv3_wrap1_s4_clk.clkr,
  6667. [GCC_QUPV3_WRAP1_S4_CLK_SRC] = &gcc_qupv3_wrap1_s4_clk_src.clkr,
  6668. [GCC_QUPV3_WRAP1_S4_DIV_CLK_SRC] = &gcc_qupv3_wrap1_s4_div_clk_src.clkr,
  6669. [GCC_QUPV3_WRAP1_S5_CLK] = &gcc_qupv3_wrap1_s5_clk.clkr,
  6670. [GCC_QUPV3_WRAP1_S5_CLK_SRC] = &gcc_qupv3_wrap1_s5_clk_src.clkr,
  6671. [GCC_QUPV3_WRAP1_S6_CLK] = &gcc_qupv3_wrap1_s6_clk.clkr,
  6672. [GCC_QUPV3_WRAP1_S6_CLK_SRC] = &gcc_qupv3_wrap1_s6_clk_src.clkr,
  6673. [GCC_QUPV3_WRAP1_S7_CLK] = &gcc_qupv3_wrap1_s7_clk.clkr,
  6674. [GCC_QUPV3_WRAP1_S7_CLK_SRC] = &gcc_qupv3_wrap1_s7_clk_src.clkr,
  6675. [GCC_QUPV3_WRAP2_CORE_2X_CLK] = &gcc_qupv3_wrap2_core_2x_clk.clkr,
  6676. [GCC_QUPV3_WRAP2_CORE_CLK] = &gcc_qupv3_wrap2_core_clk.clkr,
  6677. [GCC_QUPV3_WRAP2_QSPI0_CLK] = &gcc_qupv3_wrap2_qspi0_clk.clkr,
  6678. [GCC_QUPV3_WRAP2_S0_CLK] = &gcc_qupv3_wrap2_s0_clk.clkr,
  6679. [GCC_QUPV3_WRAP2_S0_CLK_SRC] = &gcc_qupv3_wrap2_s0_clk_src.clkr,
  6680. [GCC_QUPV3_WRAP2_S1_CLK] = &gcc_qupv3_wrap2_s1_clk.clkr,
  6681. [GCC_QUPV3_WRAP2_S1_CLK_SRC] = &gcc_qupv3_wrap2_s1_clk_src.clkr,
  6682. [GCC_QUPV3_WRAP2_S2_CLK] = &gcc_qupv3_wrap2_s2_clk.clkr,
  6683. [GCC_QUPV3_WRAP2_S2_CLK_SRC] = &gcc_qupv3_wrap2_s2_clk_src.clkr,
  6684. [GCC_QUPV3_WRAP2_S3_CLK] = &gcc_qupv3_wrap2_s3_clk.clkr,
  6685. [GCC_QUPV3_WRAP2_S3_CLK_SRC] = &gcc_qupv3_wrap2_s3_clk_src.clkr,
  6686. [GCC_QUPV3_WRAP2_S4_CLK] = &gcc_qupv3_wrap2_s4_clk.clkr,
  6687. [GCC_QUPV3_WRAP2_S4_CLK_SRC] = &gcc_qupv3_wrap2_s4_clk_src.clkr,
  6688. [GCC_QUPV3_WRAP2_S4_DIV_CLK_SRC] = &gcc_qupv3_wrap2_s4_div_clk_src.clkr,
  6689. [GCC_QUPV3_WRAP2_S5_CLK] = &gcc_qupv3_wrap2_s5_clk.clkr,
  6690. [GCC_QUPV3_WRAP2_S5_CLK_SRC] = &gcc_qupv3_wrap2_s5_clk_src.clkr,
  6691. [GCC_QUPV3_WRAP2_S6_CLK] = &gcc_qupv3_wrap2_s6_clk.clkr,
  6692. [GCC_QUPV3_WRAP2_S6_CLK_SRC] = &gcc_qupv3_wrap2_s6_clk_src.clkr,
  6693. [GCC_QUPV3_WRAP2_S7_CLK] = &gcc_qupv3_wrap2_s7_clk.clkr,
  6694. [GCC_QUPV3_WRAP2_S7_CLK_SRC] = &gcc_qupv3_wrap2_s7_clk_src.clkr,
  6695. [GCC_QUPV3_WRAP_0_M_AHB_CLK] = &gcc_qupv3_wrap_0_m_ahb_clk.clkr,
  6696. [GCC_QUPV3_WRAP_0_S_AHB_CLK] = &gcc_qupv3_wrap_0_s_ahb_clk.clkr,
  6697. [GCC_QUPV3_WRAP_1_M_AHB_CLK] = &gcc_qupv3_wrap_1_m_ahb_clk.clkr,
  6698. [GCC_QUPV3_WRAP_1_S_AHB_CLK] = &gcc_qupv3_wrap_1_s_ahb_clk.clkr,
  6699. [GCC_QUPV3_WRAP_2_M_AHB_CLK] = &gcc_qupv3_wrap_2_m_ahb_clk.clkr,
  6700. [GCC_QUPV3_WRAP_2_S_AHB_CLK] = &gcc_qupv3_wrap_2_s_ahb_clk.clkr,
  6701. [GCC_SDCC2_AHB_CLK] = &gcc_sdcc2_ahb_clk.clkr,
  6702. [GCC_SDCC2_APPS_CLK] = &gcc_sdcc2_apps_clk.clkr,
  6703. [GCC_SDCC2_APPS_CLK_SRC] = &gcc_sdcc2_apps_clk_src.clkr,
  6704. [GCC_SDCC4_AHB_CLK] = &gcc_sdcc4_ahb_clk.clkr,
  6705. [GCC_SDCC4_APPS_CLK] = &gcc_sdcc4_apps_clk.clkr,
  6706. [GCC_SDCC4_APPS_CLK_SRC] = &gcc_sdcc4_apps_clk_src.clkr,
  6707. [GCC_SYS_NOC_USB_AXI_CLK] = &gcc_sys_noc_usb_axi_clk.clkr,
  6708. [GCC_UFS_1_CARD_CLKREF_CLK] = &gcc_ufs_1_card_clkref_clk.clkr,
  6709. [GCC_UFS_CARD_AHB_CLK] = &gcc_ufs_card_ahb_clk.clkr,
  6710. [GCC_UFS_CARD_AXI_CLK] = &gcc_ufs_card_axi_clk.clkr,
  6711. [GCC_UFS_CARD_AXI_CLK_SRC] = &gcc_ufs_card_axi_clk_src.clkr,
  6712. [GCC_UFS_CARD_AXI_HW_CTL_CLK] = &gcc_ufs_card_axi_hw_ctl_clk.clkr,
  6713. [GCC_UFS_CARD_CLKREF_CLK] = &gcc_ufs_card_clkref_clk.clkr,
  6714. [GCC_UFS_CARD_ICE_CORE_CLK] = &gcc_ufs_card_ice_core_clk.clkr,
  6715. [GCC_UFS_CARD_ICE_CORE_CLK_SRC] = &gcc_ufs_card_ice_core_clk_src.clkr,
  6716. [GCC_UFS_CARD_ICE_CORE_HW_CTL_CLK] = &gcc_ufs_card_ice_core_hw_ctl_clk.clkr,
  6717. [GCC_UFS_CARD_PHY_AUX_CLK] = &gcc_ufs_card_phy_aux_clk.clkr,
  6718. [GCC_UFS_CARD_PHY_AUX_CLK_SRC] = &gcc_ufs_card_phy_aux_clk_src.clkr,
  6719. [GCC_UFS_CARD_PHY_AUX_HW_CTL_CLK] = &gcc_ufs_card_phy_aux_hw_ctl_clk.clkr,
  6720. [GCC_UFS_CARD_RX_SYMBOL_0_CLK] = &gcc_ufs_card_rx_symbol_0_clk.clkr,
  6721. [GCC_UFS_CARD_RX_SYMBOL_0_CLK_SRC] = &gcc_ufs_card_rx_symbol_0_clk_src.clkr,
  6722. [GCC_UFS_CARD_RX_SYMBOL_1_CLK] = &gcc_ufs_card_rx_symbol_1_clk.clkr,
  6723. [GCC_UFS_CARD_RX_SYMBOL_1_CLK_SRC] = &gcc_ufs_card_rx_symbol_1_clk_src.clkr,
  6724. [GCC_UFS_CARD_TX_SYMBOL_0_CLK] = &gcc_ufs_card_tx_symbol_0_clk.clkr,
  6725. [GCC_UFS_CARD_TX_SYMBOL_0_CLK_SRC] = &gcc_ufs_card_tx_symbol_0_clk_src.clkr,
  6726. [GCC_UFS_CARD_UNIPRO_CORE_CLK] = &gcc_ufs_card_unipro_core_clk.clkr,
  6727. [GCC_UFS_CARD_UNIPRO_CORE_CLK_SRC] = &gcc_ufs_card_unipro_core_clk_src.clkr,
  6728. [GCC_UFS_CARD_UNIPRO_CORE_HW_CTL_CLK] = &gcc_ufs_card_unipro_core_hw_ctl_clk.clkr,
  6729. [GCC_UFS_PHY_AHB_CLK] = &gcc_ufs_phy_ahb_clk.clkr,
  6730. [GCC_UFS_PHY_AXI_CLK] = &gcc_ufs_phy_axi_clk.clkr,
  6731. [GCC_UFS_PHY_AXI_CLK_SRC] = &gcc_ufs_phy_axi_clk_src.clkr,
  6732. [GCC_UFS_PHY_AXI_HW_CTL_CLK] = &gcc_ufs_phy_axi_hw_ctl_clk.clkr,
  6733. [GCC_UFS_PHY_ICE_CORE_CLK] = &gcc_ufs_phy_ice_core_clk.clkr,
  6734. [GCC_UFS_PHY_ICE_CORE_CLK_SRC] = &gcc_ufs_phy_ice_core_clk_src.clkr,
  6735. [GCC_UFS_PHY_ICE_CORE_HW_CTL_CLK] = &gcc_ufs_phy_ice_core_hw_ctl_clk.clkr,
  6736. [GCC_UFS_PHY_PHY_AUX_CLK] = &gcc_ufs_phy_phy_aux_clk.clkr,
  6737. [GCC_UFS_PHY_PHY_AUX_CLK_SRC] = &gcc_ufs_phy_phy_aux_clk_src.clkr,
  6738. [GCC_UFS_PHY_PHY_AUX_HW_CTL_CLK] = &gcc_ufs_phy_phy_aux_hw_ctl_clk.clkr,
  6739. [GCC_UFS_PHY_RX_SYMBOL_0_CLK] = &gcc_ufs_phy_rx_symbol_0_clk.clkr,
  6740. [GCC_UFS_PHY_RX_SYMBOL_0_CLK_SRC] = &gcc_ufs_phy_rx_symbol_0_clk_src.clkr,
  6741. [GCC_UFS_PHY_RX_SYMBOL_1_CLK] = &gcc_ufs_phy_rx_symbol_1_clk.clkr,
  6742. [GCC_UFS_PHY_RX_SYMBOL_1_CLK_SRC] = &gcc_ufs_phy_rx_symbol_1_clk_src.clkr,
  6743. [GCC_UFS_PHY_TX_SYMBOL_0_CLK] = &gcc_ufs_phy_tx_symbol_0_clk.clkr,
  6744. [GCC_UFS_PHY_TX_SYMBOL_0_CLK_SRC] = &gcc_ufs_phy_tx_symbol_0_clk_src.clkr,
  6745. [GCC_UFS_PHY_UNIPRO_CORE_CLK] = &gcc_ufs_phy_unipro_core_clk.clkr,
  6746. [GCC_UFS_PHY_UNIPRO_CORE_CLK_SRC] = &gcc_ufs_phy_unipro_core_clk_src.clkr,
  6747. [GCC_UFS_PHY_UNIPRO_CORE_HW_CTL_CLK] = &gcc_ufs_phy_unipro_core_hw_ctl_clk.clkr,
  6748. [GCC_UFS_REF_CLKREF_CLK] = &gcc_ufs_ref_clkref_clk.clkr,
  6749. [GCC_USB2_HS0_CLKREF_CLK] = &gcc_usb2_hs0_clkref_clk.clkr,
  6750. [GCC_USB2_HS1_CLKREF_CLK] = &gcc_usb2_hs1_clkref_clk.clkr,
  6751. [GCC_USB2_HS2_CLKREF_CLK] = &gcc_usb2_hs2_clkref_clk.clkr,
  6752. [GCC_USB2_HS3_CLKREF_CLK] = &gcc_usb2_hs3_clkref_clk.clkr,
  6753. [GCC_USB30_MP_MASTER_CLK] = &gcc_usb30_mp_master_clk.clkr,
  6754. [GCC_USB30_MP_MASTER_CLK_SRC] = &gcc_usb30_mp_master_clk_src.clkr,
  6755. [GCC_USB30_MP_MOCK_UTMI_CLK] = &gcc_usb30_mp_mock_utmi_clk.clkr,
  6756. [GCC_USB30_MP_MOCK_UTMI_CLK_SRC] = &gcc_usb30_mp_mock_utmi_clk_src.clkr,
  6757. [GCC_USB30_MP_MOCK_UTMI_POSTDIV_CLK_SRC] = &gcc_usb30_mp_mock_utmi_postdiv_clk_src.clkr,
  6758. [GCC_USB30_MP_SLEEP_CLK] = &gcc_usb30_mp_sleep_clk.clkr,
  6759. [GCC_USB30_PRIM_MASTER_CLK] = &gcc_usb30_prim_master_clk.clkr,
  6760. [GCC_USB30_PRIM_MASTER_CLK_SRC] = &gcc_usb30_prim_master_clk_src.clkr,
  6761. [GCC_USB30_PRIM_MOCK_UTMI_CLK] = &gcc_usb30_prim_mock_utmi_clk.clkr,
  6762. [GCC_USB30_PRIM_MOCK_UTMI_CLK_SRC] = &gcc_usb30_prim_mock_utmi_clk_src.clkr,
  6763. [GCC_USB30_PRIM_MOCK_UTMI_POSTDIV_CLK_SRC] = &gcc_usb30_prim_mock_utmi_postdiv_clk_src.clkr,
  6764. [GCC_USB30_PRIM_SLEEP_CLK] = &gcc_usb30_prim_sleep_clk.clkr,
  6765. [GCC_USB30_SEC_MASTER_CLK] = &gcc_usb30_sec_master_clk.clkr,
  6766. [GCC_USB30_SEC_MASTER_CLK_SRC] = &gcc_usb30_sec_master_clk_src.clkr,
  6767. [GCC_USB30_SEC_MOCK_UTMI_CLK] = &gcc_usb30_sec_mock_utmi_clk.clkr,
  6768. [GCC_USB30_SEC_MOCK_UTMI_CLK_SRC] = &gcc_usb30_sec_mock_utmi_clk_src.clkr,
  6769. [GCC_USB30_SEC_MOCK_UTMI_POSTDIV_CLK_SRC] = &gcc_usb30_sec_mock_utmi_postdiv_clk_src.clkr,
  6770. [GCC_USB30_SEC_SLEEP_CLK] = &gcc_usb30_sec_sleep_clk.clkr,
  6771. [GCC_USB34_PRIM_PHY_PIPE_CLK_SRC] = &gcc_usb34_prim_phy_pipe_clk_src.clkr,
  6772. [GCC_USB34_SEC_PHY_PIPE_CLK_SRC] = &gcc_usb34_sec_phy_pipe_clk_src.clkr,
  6773. [GCC_USB3_MP0_CLKREF_CLK] = &gcc_usb3_mp0_clkref_clk.clkr,
  6774. [GCC_USB3_MP1_CLKREF_CLK] = &gcc_usb3_mp1_clkref_clk.clkr,
  6775. [GCC_USB3_MP_PHY_AUX_CLK] = &gcc_usb3_mp_phy_aux_clk.clkr,
  6776. [GCC_USB3_MP_PHY_AUX_CLK_SRC] = &gcc_usb3_mp_phy_aux_clk_src.clkr,
  6777. [GCC_USB3_MP_PHY_COM_AUX_CLK] = &gcc_usb3_mp_phy_com_aux_clk.clkr,
  6778. [GCC_USB3_MP_PHY_PIPE_0_CLK] = &gcc_usb3_mp_phy_pipe_0_clk.clkr,
  6779. [GCC_USB3_MP_PHY_PIPE_0_CLK_SRC] = &gcc_usb3_mp_phy_pipe_0_clk_src.clkr,
  6780. [GCC_USB3_MP_PHY_PIPE_1_CLK] = &gcc_usb3_mp_phy_pipe_1_clk.clkr,
  6781. [GCC_USB3_MP_PHY_PIPE_1_CLK_SRC] = &gcc_usb3_mp_phy_pipe_1_clk_src.clkr,
  6782. [GCC_USB3_PRIM_PHY_AUX_CLK] = &gcc_usb3_prim_phy_aux_clk.clkr,
  6783. [GCC_USB3_PRIM_PHY_AUX_CLK_SRC] = &gcc_usb3_prim_phy_aux_clk_src.clkr,
  6784. [GCC_USB3_PRIM_PHY_COM_AUX_CLK] = &gcc_usb3_prim_phy_com_aux_clk.clkr,
  6785. [GCC_USB3_PRIM_PHY_PIPE_CLK] = &gcc_usb3_prim_phy_pipe_clk.clkr,
  6786. [GCC_USB3_PRIM_PHY_PIPE_CLK_SRC] = &gcc_usb3_prim_phy_pipe_clk_src.clkr,
  6787. [GCC_USB3_SEC_PHY_AUX_CLK] = &gcc_usb3_sec_phy_aux_clk.clkr,
  6788. [GCC_USB3_SEC_PHY_AUX_CLK_SRC] = &gcc_usb3_sec_phy_aux_clk_src.clkr,
  6789. [GCC_USB3_SEC_PHY_COM_AUX_CLK] = &gcc_usb3_sec_phy_com_aux_clk.clkr,
  6790. [GCC_USB3_SEC_PHY_PIPE_CLK] = &gcc_usb3_sec_phy_pipe_clk.clkr,
  6791. [GCC_USB3_SEC_PHY_PIPE_CLK_SRC] = &gcc_usb3_sec_phy_pipe_clk_src.clkr,
  6792. [GCC_USB4_1_CFG_AHB_CLK] = &gcc_usb4_1_cfg_ahb_clk.clkr,
  6793. [GCC_USB4_1_DP_CLK] = &gcc_usb4_1_dp_clk.clkr,
  6794. [GCC_USB4_1_MASTER_CLK] = &gcc_usb4_1_master_clk.clkr,
  6795. [GCC_USB4_1_MASTER_CLK_SRC] = &gcc_usb4_1_master_clk_src.clkr,
  6796. [GCC_USB4_1_PHY_DP_CLK_SRC] = &gcc_usb4_1_phy_dp_clk_src.clkr,
  6797. [GCC_USB4_1_PHY_P2RR2P_PIPE_CLK] = &gcc_usb4_1_phy_p2rr2p_pipe_clk.clkr,
  6798. [GCC_USB4_1_PHY_P2RR2P_PIPE_CLK_SRC] = &gcc_usb4_1_phy_p2rr2p_pipe_clk_src.clkr,
  6799. [GCC_USB4_1_PHY_PCIE_PIPE_CLK] = &gcc_usb4_1_phy_pcie_pipe_clk.clkr,
  6800. [GCC_USB4_1_PHY_PCIE_PIPE_CLK_SRC] = &gcc_usb4_1_phy_pcie_pipe_clk_src.clkr,
  6801. [GCC_USB4_1_PHY_PCIE_PIPE_MUX_CLK_SRC] = &gcc_usb4_1_phy_pcie_pipe_mux_clk_src.clkr,
  6802. [GCC_USB4_1_PHY_PCIE_PIPEGMUX_CLK_SRC] = &gcc_usb4_1_phy_pcie_pipegmux_clk_src.clkr,
  6803. [GCC_USB4_1_PHY_RX0_CLK] = &gcc_usb4_1_phy_rx0_clk.clkr,
  6804. [GCC_USB4_1_PHY_RX0_CLK_SRC] = &gcc_usb4_1_phy_rx0_clk_src.clkr,
  6805. [GCC_USB4_1_PHY_RX1_CLK] = &gcc_usb4_1_phy_rx1_clk.clkr,
  6806. [GCC_USB4_1_PHY_RX1_CLK_SRC] = &gcc_usb4_1_phy_rx1_clk_src.clkr,
  6807. [GCC_USB4_1_PHY_SYS_CLK_SRC] = &gcc_usb4_1_phy_sys_clk_src.clkr,
  6808. [GCC_USB4_1_PHY_USB_PIPE_CLK] = &gcc_usb4_1_phy_usb_pipe_clk.clkr,
  6809. [GCC_USB4_1_SB_IF_CLK] = &gcc_usb4_1_sb_if_clk.clkr,
  6810. [GCC_USB4_1_SB_IF_CLK_SRC] = &gcc_usb4_1_sb_if_clk_src.clkr,
  6811. [GCC_USB4_1_SYS_CLK] = &gcc_usb4_1_sys_clk.clkr,
  6812. [GCC_USB4_1_TMU_CLK] = &gcc_usb4_1_tmu_clk.clkr,
  6813. [GCC_USB4_1_TMU_CLK_SRC] = &gcc_usb4_1_tmu_clk_src.clkr,
  6814. [GCC_USB4_CFG_AHB_CLK] = &gcc_usb4_cfg_ahb_clk.clkr,
  6815. [GCC_USB4_CLKREF_CLK] = &gcc_usb4_clkref_clk.clkr,
  6816. [GCC_USB4_DP_CLK] = &gcc_usb4_dp_clk.clkr,
  6817. [GCC_USB4_EUD_CLKREF_CLK] = &gcc_usb4_eud_clkref_clk.clkr,
  6818. [GCC_USB4_MASTER_CLK] = &gcc_usb4_master_clk.clkr,
  6819. [GCC_USB4_MASTER_CLK_SRC] = &gcc_usb4_master_clk_src.clkr,
  6820. [GCC_USB4_PHY_DP_CLK_SRC] = &gcc_usb4_phy_dp_clk_src.clkr,
  6821. [GCC_USB4_PHY_P2RR2P_PIPE_CLK] = &gcc_usb4_phy_p2rr2p_pipe_clk.clkr,
  6822. [GCC_USB4_PHY_P2RR2P_PIPE_CLK_SRC] = &gcc_usb4_phy_p2rr2p_pipe_clk_src.clkr,
  6823. [GCC_USB4_PHY_PCIE_PIPE_CLK] = &gcc_usb4_phy_pcie_pipe_clk.clkr,
  6824. [GCC_USB4_PHY_PCIE_PIPE_CLK_SRC] = &gcc_usb4_phy_pcie_pipe_clk_src.clkr,
  6825. [GCC_USB4_PHY_PCIE_PIPE_MUX_CLK_SRC] = &gcc_usb4_phy_pcie_pipe_mux_clk_src.clkr,
  6826. [GCC_USB4_PHY_PCIE_PIPEGMUX_CLK_SRC] = &gcc_usb4_phy_pcie_pipegmux_clk_src.clkr,
  6827. [GCC_USB4_PHY_RX0_CLK] = &gcc_usb4_phy_rx0_clk.clkr,
  6828. [GCC_USB4_PHY_RX0_CLK_SRC] = &gcc_usb4_phy_rx0_clk_src.clkr,
  6829. [GCC_USB4_PHY_RX1_CLK] = &gcc_usb4_phy_rx1_clk.clkr,
  6830. [GCC_USB4_PHY_RX1_CLK_SRC] = &gcc_usb4_phy_rx1_clk_src.clkr,
  6831. [GCC_USB4_PHY_SYS_CLK_SRC] = &gcc_usb4_phy_sys_clk_src.clkr,
  6832. [GCC_USB4_PHY_USB_PIPE_CLK] = &gcc_usb4_phy_usb_pipe_clk.clkr,
  6833. [GCC_USB4_SB_IF_CLK] = &gcc_usb4_sb_if_clk.clkr,
  6834. [GCC_USB4_SB_IF_CLK_SRC] = &gcc_usb4_sb_if_clk_src.clkr,
  6835. [GCC_USB4_SYS_CLK] = &gcc_usb4_sys_clk.clkr,
  6836. [GCC_USB4_TMU_CLK] = &gcc_usb4_tmu_clk.clkr,
  6837. [GCC_USB4_TMU_CLK_SRC] = &gcc_usb4_tmu_clk_src.clkr,
  6838. [GCC_VIDEO_AXI0_CLK] = &gcc_video_axi0_clk.clkr,
  6839. [GCC_VIDEO_AXI1_CLK] = &gcc_video_axi1_clk.clkr,
  6840. [GCC_VIDEO_CVP_THROTTLE_CLK] = &gcc_video_cvp_throttle_clk.clkr,
  6841. [GCC_VIDEO_VCODEC_THROTTLE_CLK] = &gcc_video_vcodec_throttle_clk.clkr,
  6842. };
  6843. static const struct qcom_reset_map gcc_sc8280xp_resets[] = {
  6844. [GCC_EMAC0_BCR] = { 0xaa000 },
  6845. [GCC_EMAC1_BCR] = { 0xba000 },
  6846. [GCC_PCIE_0_LINK_DOWN_BCR] = { 0x6c014 },
  6847. [GCC_PCIE_0_NOCSR_COM_PHY_BCR] = { 0x6c020 },
  6848. [GCC_PCIE_0_PHY_BCR] = { 0x6c01c },
  6849. [GCC_PCIE_0_PHY_NOCSR_COM_PHY_BCR] = { 0x6c028 },
  6850. [GCC_PCIE_0_TUNNEL_BCR] = { 0xa4000 },
  6851. [GCC_PCIE_1_LINK_DOWN_BCR] = { 0x8e014 },
  6852. [GCC_PCIE_1_NOCSR_COM_PHY_BCR] = { 0x8e020 },
  6853. [GCC_PCIE_1_PHY_BCR] = { 0x8e01c },
  6854. [GCC_PCIE_1_PHY_NOCSR_COM_PHY_BCR] = { 0x8e000 },
  6855. [GCC_PCIE_1_TUNNEL_BCR] = { 0x8d000 },
  6856. [GCC_PCIE_2A_BCR] = { 0x9d000 },
  6857. [GCC_PCIE_2A_LINK_DOWN_BCR] = { 0x9d13c },
  6858. [GCC_PCIE_2A_NOCSR_COM_PHY_BCR] = { 0x9d148 },
  6859. [GCC_PCIE_2A_PHY_BCR] = { 0x9d144 },
  6860. [GCC_PCIE_2A_PHY_NOCSR_COM_PHY_BCR] = { 0x9d14c },
  6861. [GCC_PCIE_2B_BCR] = { 0x9e000 },
  6862. [GCC_PCIE_2B_LINK_DOWN_BCR] = { 0x9e084 },
  6863. [GCC_PCIE_2B_NOCSR_COM_PHY_BCR] = { 0x9e090 },
  6864. [GCC_PCIE_2B_PHY_BCR] = { 0x9e08c },
  6865. [GCC_PCIE_2B_PHY_NOCSR_COM_PHY_BCR] = { 0x9e094 },
  6866. [GCC_PCIE_3A_BCR] = { 0xa0000 },
  6867. [GCC_PCIE_3A_LINK_DOWN_BCR] = { 0xa00f0 },
  6868. [GCC_PCIE_3A_NOCSR_COM_PHY_BCR] = { 0xa00fc },
  6869. [GCC_PCIE_3A_PHY_BCR] = { 0xa00e0 },
  6870. [GCC_PCIE_3A_PHY_NOCSR_COM_PHY_BCR] = { 0xa00e4 },
  6871. [GCC_PCIE_3B_BCR] = { 0xa2000 },
  6872. [GCC_PCIE_3B_LINK_DOWN_BCR] = { 0xa20e0 },
  6873. [GCC_PCIE_3B_NOCSR_COM_PHY_BCR] = { 0xa20ec },
  6874. [GCC_PCIE_3B_PHY_BCR] = { 0xa20e8 },
  6875. [GCC_PCIE_3B_PHY_NOCSR_COM_PHY_BCR] = { 0xa20f0 },
  6876. [GCC_PCIE_4_BCR] = { 0x6b000 },
  6877. [GCC_PCIE_4_LINK_DOWN_BCR] = { 0x6b300 },
  6878. [GCC_PCIE_4_NOCSR_COM_PHY_BCR] = { 0x6b30c },
  6879. [GCC_PCIE_4_PHY_BCR] = { 0x6b308 },
  6880. [GCC_PCIE_4_PHY_NOCSR_COM_PHY_BCR] = { 0x6b310 },
  6881. [GCC_PCIE_PHY_CFG_AHB_BCR] = { 0x6f00c },
  6882. [GCC_PCIE_PHY_COM_BCR] = { 0x6f010 },
  6883. [GCC_PCIE_RSCC_BCR] = { 0xae000 },
  6884. [GCC_QUSB2PHY_HS0_MP_BCR] = { 0x12008 },
  6885. [GCC_QUSB2PHY_HS1_MP_BCR] = { 0x1200c },
  6886. [GCC_QUSB2PHY_HS2_MP_BCR] = { 0x12010 },
  6887. [GCC_QUSB2PHY_HS3_MP_BCR] = { 0x12014 },
  6888. [GCC_QUSB2PHY_PRIM_BCR] = { 0x12000 },
  6889. [GCC_QUSB2PHY_SEC_BCR] = { 0x12004 },
  6890. [GCC_SDCC2_BCR] = { 0x14000 },
  6891. [GCC_SDCC4_BCR] = { 0x16000 },
  6892. [GCC_UFS_CARD_BCR] = { 0x75000 },
  6893. [GCC_UFS_PHY_BCR] = { 0x77000 },
  6894. [GCC_USB2_PHY_PRIM_BCR] = { 0x50028 },
  6895. [GCC_USB2_PHY_SEC_BCR] = { 0x5002c },
  6896. [GCC_USB30_MP_BCR] = { 0xab000 },
  6897. [GCC_USB30_PRIM_BCR] = { 0xf000 },
  6898. [GCC_USB30_SEC_BCR] = { 0x10000 },
  6899. [GCC_USB3_DP_PHY_PRIM_BCR] = { 0x50008 },
  6900. [GCC_USB3_DP_PHY_SEC_BCR] = { 0x50014 },
  6901. [GCC_USB3_PHY_PRIM_BCR] = { 0x50000 },
  6902. [GCC_USB3_PHY_SEC_BCR] = { 0x5000c },
  6903. [GCC_USB3_UNIPHY_MP0_BCR] = { 0x50018 },
  6904. [GCC_USB3_UNIPHY_MP1_BCR] = { 0x5001c },
  6905. [GCC_USB3PHY_PHY_PRIM_BCR] = { 0x50004 },
  6906. [GCC_USB3PHY_PHY_SEC_BCR] = { 0x50010 },
  6907. [GCC_USB3UNIPHY_PHY_MP0_BCR] = { 0x50020 },
  6908. [GCC_USB3UNIPHY_PHY_MP1_BCR] = { 0x50024 },
  6909. [GCC_USB4_1_BCR] = { 0xb8000 },
  6910. [GCC_USB4_1_DP_PHY_PRIM_BCR] = { 0xb9020 },
  6911. [GCC_USB4_1_DPPHY_AUX_BCR] = { 0xb9024 },
  6912. [GCC_USB4_1_PHY_PRIM_BCR] = { 0xb9018 },
  6913. [GCC_USB4_BCR] = { 0x2a000 },
  6914. [GCC_USB4_DP_PHY_PRIM_BCR] = { 0x4a008 },
  6915. [GCC_USB4_DPPHY_AUX_BCR] = { 0x4a00c },
  6916. [GCC_USB4_PHY_PRIM_BCR] = { 0x4a000 },
  6917. [GCC_USB4PHY_1_PHY_PRIM_BCR] = { 0xb901c },
  6918. [GCC_USB4PHY_PHY_PRIM_BCR] = { 0x4a004 },
  6919. [GCC_USB_PHY_CFG_AHB2PHY_BCR] = { 0x6a000 },
  6920. [GCC_VIDEO_BCR] = { 0x28000 },
  6921. [GCC_VIDEO_AXI0_CLK_ARES] = { 0x28010, 2 },
  6922. [GCC_VIDEO_AXI1_CLK_ARES] = { 0x28018, 2 },
  6923. };
  6924. static struct gdsc *gcc_sc8280xp_gdscs[] = {
  6925. [PCIE_0_TUNNEL_GDSC] = &pcie_0_tunnel_gdsc,
  6926. [PCIE_1_TUNNEL_GDSC] = &pcie_1_tunnel_gdsc,
  6927. [PCIE_2A_GDSC] = &pcie_2a_gdsc,
  6928. [PCIE_2B_GDSC] = &pcie_2b_gdsc,
  6929. [PCIE_3A_GDSC] = &pcie_3a_gdsc,
  6930. [PCIE_3B_GDSC] = &pcie_3b_gdsc,
  6931. [PCIE_4_GDSC] = &pcie_4_gdsc,
  6932. [UFS_CARD_GDSC] = &ufs_card_gdsc,
  6933. [UFS_PHY_GDSC] = &ufs_phy_gdsc,
  6934. [USB30_MP_GDSC] = &usb30_mp_gdsc,
  6935. [USB30_PRIM_GDSC] = &usb30_prim_gdsc,
  6936. [USB30_SEC_GDSC] = &usb30_sec_gdsc,
  6937. [EMAC_0_GDSC] = &emac_0_gdsc,
  6938. [EMAC_1_GDSC] = &emac_1_gdsc,
  6939. [USB4_1_GDSC] = &usb4_1_gdsc,
  6940. [USB4_GDSC] = &usb4_gdsc,
  6941. [HLOS1_VOTE_MMNOC_MMU_TBU_HF0_GDSC] = &hlos1_vote_mmnoc_mmu_tbu_hf0_gdsc,
  6942. [HLOS1_VOTE_MMNOC_MMU_TBU_HF1_GDSC] = &hlos1_vote_mmnoc_mmu_tbu_hf1_gdsc,
  6943. [HLOS1_VOTE_MMNOC_MMU_TBU_SF0_GDSC] = &hlos1_vote_mmnoc_mmu_tbu_sf0_gdsc,
  6944. [HLOS1_VOTE_MMNOC_MMU_TBU_SF1_GDSC] = &hlos1_vote_mmnoc_mmu_tbu_sf1_gdsc,
  6945. [HLOS1_VOTE_TURING_MMU_TBU0_GDSC] = &hlos1_vote_turing_mmu_tbu0_gdsc,
  6946. [HLOS1_VOTE_TURING_MMU_TBU1_GDSC] = &hlos1_vote_turing_mmu_tbu1_gdsc,
  6947. [HLOS1_VOTE_TURING_MMU_TBU2_GDSC] = &hlos1_vote_turing_mmu_tbu2_gdsc,
  6948. [HLOS1_VOTE_TURING_MMU_TBU3_GDSC] = &hlos1_vote_turing_mmu_tbu3_gdsc,
  6949. };
  6950. static const struct clk_rcg_dfs_data gcc_dfs_clocks[] = {
  6951. DEFINE_RCG_DFS(gcc_qupv3_wrap0_s0_clk_src),
  6952. DEFINE_RCG_DFS(gcc_qupv3_wrap0_s1_clk_src),
  6953. DEFINE_RCG_DFS(gcc_qupv3_wrap0_s2_clk_src),
  6954. DEFINE_RCG_DFS(gcc_qupv3_wrap0_s3_clk_src),
  6955. DEFINE_RCG_DFS(gcc_qupv3_wrap0_s4_clk_src),
  6956. DEFINE_RCG_DFS(gcc_qupv3_wrap0_s5_clk_src),
  6957. DEFINE_RCG_DFS(gcc_qupv3_wrap0_s6_clk_src),
  6958. DEFINE_RCG_DFS(gcc_qupv3_wrap0_s7_clk_src),
  6959. DEFINE_RCG_DFS(gcc_qupv3_wrap1_s0_clk_src),
  6960. DEFINE_RCG_DFS(gcc_qupv3_wrap1_s1_clk_src),
  6961. DEFINE_RCG_DFS(gcc_qupv3_wrap1_s2_clk_src),
  6962. DEFINE_RCG_DFS(gcc_qupv3_wrap1_s3_clk_src),
  6963. DEFINE_RCG_DFS(gcc_qupv3_wrap1_s4_clk_src),
  6964. DEFINE_RCG_DFS(gcc_qupv3_wrap1_s5_clk_src),
  6965. DEFINE_RCG_DFS(gcc_qupv3_wrap1_s6_clk_src),
  6966. DEFINE_RCG_DFS(gcc_qupv3_wrap1_s7_clk_src),
  6967. DEFINE_RCG_DFS(gcc_qupv3_wrap2_s0_clk_src),
  6968. DEFINE_RCG_DFS(gcc_qupv3_wrap2_s1_clk_src),
  6969. DEFINE_RCG_DFS(gcc_qupv3_wrap2_s2_clk_src),
  6970. DEFINE_RCG_DFS(gcc_qupv3_wrap2_s3_clk_src),
  6971. DEFINE_RCG_DFS(gcc_qupv3_wrap2_s4_clk_src),
  6972. DEFINE_RCG_DFS(gcc_qupv3_wrap2_s5_clk_src),
  6973. DEFINE_RCG_DFS(gcc_qupv3_wrap2_s6_clk_src),
  6974. DEFINE_RCG_DFS(gcc_qupv3_wrap2_s7_clk_src),
  6975. };
  6976. static const struct regmap_config gcc_sc8280xp_regmap_config = {
  6977. .reg_bits = 32,
  6978. .reg_stride = 4,
  6979. .val_bits = 32,
  6980. .max_register = 0xc3014,
  6981. .fast_io = true,
  6982. };
  6983. static const struct qcom_cc_desc gcc_sc8280xp_desc = {
  6984. .config = &gcc_sc8280xp_regmap_config,
  6985. .clks = gcc_sc8280xp_clocks,
  6986. .num_clks = ARRAY_SIZE(gcc_sc8280xp_clocks),
  6987. .resets = gcc_sc8280xp_resets,
  6988. .num_resets = ARRAY_SIZE(gcc_sc8280xp_resets),
  6989. .gdscs = gcc_sc8280xp_gdscs,
  6990. .num_gdscs = ARRAY_SIZE(gcc_sc8280xp_gdscs),
  6991. };
  6992. static int gcc_sc8280xp_probe(struct platform_device *pdev)
  6993. {
  6994. struct regmap *regmap;
  6995. int ret;
  6996. regmap = qcom_cc_map(pdev, &gcc_sc8280xp_desc);
  6997. if (IS_ERR(regmap))
  6998. return PTR_ERR(regmap);
  6999. /*
  7000. * Keep the clocks always-ON
  7001. * GCC_CAMERA_AHB_CLK, GCC_CAMERA_XO_CLK, GCC_DISP_AHB_CLK,
  7002. * GCC_DISP_XO_CLK, GCC_GPU_CFG_AHB_CLK, GCC_VIDEO_AHB_CLK,
  7003. * GCC_VIDEO_XO_CLK, GCC_DISP1_AHB_CLK, GCC_DISP1_XO_CLK
  7004. */
  7005. regmap_update_bits(regmap, 0x26004, BIT(0), BIT(0));
  7006. regmap_update_bits(regmap, 0x26020, BIT(0), BIT(0));
  7007. regmap_update_bits(regmap, 0x27004, BIT(0), BIT(0));
  7008. regmap_update_bits(regmap, 0x27028, BIT(0), BIT(0));
  7009. regmap_update_bits(regmap, 0x71004, BIT(0), BIT(0));
  7010. regmap_update_bits(regmap, 0x28004, BIT(0), BIT(0));
  7011. regmap_update_bits(regmap, 0x28028, BIT(0), BIT(0));
  7012. regmap_update_bits(regmap, 0xbb004, BIT(0), BIT(0));
  7013. regmap_update_bits(regmap, 0xbb028, BIT(0), BIT(0));
  7014. ret = qcom_cc_register_rcg_dfs(regmap, gcc_dfs_clocks, ARRAY_SIZE(gcc_dfs_clocks));
  7015. if (ret)
  7016. return ret;
  7017. return qcom_cc_really_probe(pdev, &gcc_sc8280xp_desc, regmap);
  7018. }
  7019. static const struct of_device_id gcc_sc8280xp_match_table[] = {
  7020. { .compatible = "qcom,gcc-sc8280xp" },
  7021. { }
  7022. };
  7023. MODULE_DEVICE_TABLE(of, gcc_sc8280xp_match_table);
  7024. static struct platform_driver gcc_sc8280xp_driver = {
  7025. .probe = gcc_sc8280xp_probe,
  7026. .driver = {
  7027. .name = "gcc-sc8280xp",
  7028. .of_match_table = gcc_sc8280xp_match_table,
  7029. },
  7030. };
  7031. static int __init gcc_sc8280xp_init(void)
  7032. {
  7033. return platform_driver_register(&gcc_sc8280xp_driver);
  7034. }
  7035. subsys_initcall(gcc_sc8280xp_init);
  7036. static void __exit gcc_sc8280xp_exit(void)
  7037. {
  7038. platform_driver_unregister(&gcc_sc8280xp_driver);
  7039. }
  7040. module_exit(gcc_sc8280xp_exit);
  7041. MODULE_DESCRIPTION("Qualcomm SC8280XP GCC driver");
  7042. MODULE_LICENSE("GPL");