gcc-qcm2290.c 77 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2020, The Linux Foundation. All rights reserved.
  4. */
  5. #include <linux/clk-provider.h>
  6. #include <linux/err.h>
  7. #include <linux/kernel.h>
  8. #include <linux/module.h>
  9. #include <linux/platform_device.h>
  10. #include <linux/regmap.h>
  11. #include <dt-bindings/clock/qcom,gcc-qcm2290.h>
  12. #include "clk-alpha-pll.h"
  13. #include "clk-branch.h"
  14. #include "clk-rcg.h"
  15. #include "clk-regmap-divider.h"
  16. #include "common.h"
  17. #include "gdsc.h"
  18. #include "reset.h"
  19. enum {
  20. P_BI_TCXO,
  21. P_GPLL0_OUT_AUX2,
  22. P_GPLL0_OUT_EARLY,
  23. P_GPLL10_OUT_MAIN,
  24. P_GPLL11_OUT_AUX,
  25. P_GPLL11_OUT_AUX2,
  26. P_GPLL11_OUT_MAIN,
  27. P_GPLL3_OUT_EARLY,
  28. P_GPLL3_OUT_MAIN,
  29. P_GPLL4_OUT_MAIN,
  30. P_GPLL5_OUT_MAIN,
  31. P_GPLL6_OUT_EARLY,
  32. P_GPLL6_OUT_MAIN,
  33. P_GPLL7_OUT_MAIN,
  34. P_GPLL8_OUT_EARLY,
  35. P_GPLL8_OUT_MAIN,
  36. P_GPLL9_OUT_EARLY,
  37. P_GPLL9_OUT_MAIN,
  38. P_SLEEP_CLK,
  39. };
  40. static const struct pll_vco brammo_vco[] = {
  41. { 500000000, 1250000000, 0 },
  42. };
  43. static const struct pll_vco default_vco[] = {
  44. { 500000000, 1000000000, 2 },
  45. };
  46. static const struct pll_vco spark_vco[] = {
  47. { 750000000, 1500000000, 1 },
  48. };
  49. static struct clk_alpha_pll gpll0 = {
  50. .offset = 0x0,
  51. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT_EVO],
  52. .clkr = {
  53. .enable_reg = 0x79000,
  54. .enable_mask = BIT(0),
  55. .hw.init = &(struct clk_init_data){
  56. .name = "gpll0",
  57. .parent_data = &(const struct clk_parent_data){
  58. .fw_name = "bi_tcxo",
  59. },
  60. .num_parents = 1,
  61. .ops = &clk_alpha_pll_ops,
  62. },
  63. },
  64. };
  65. static const struct clk_div_table post_div_table_gpll0_out_aux2[] = {
  66. { 0x1, 2 },
  67. { }
  68. };
  69. static struct clk_alpha_pll_postdiv gpll0_out_aux2 = {
  70. .offset = 0x0,
  71. .post_div_shift = 8,
  72. .post_div_table = post_div_table_gpll0_out_aux2,
  73. .num_post_div = ARRAY_SIZE(post_div_table_gpll0_out_aux2),
  74. .width = 4,
  75. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT_EVO],
  76. .clkr.hw.init = &(struct clk_init_data){
  77. .name = "gpll0_out_aux2",
  78. .parent_hws = (const struct clk_hw *[]){ &gpll0.clkr.hw },
  79. .num_parents = 1,
  80. .ops = &clk_alpha_pll_postdiv_ro_ops,
  81. },
  82. };
  83. static struct clk_alpha_pll gpll1 = {
  84. .offset = 0x1000,
  85. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT_EVO],
  86. .clkr = {
  87. .enable_reg = 0x79000,
  88. .enable_mask = BIT(1),
  89. .hw.init = &(struct clk_init_data){
  90. .name = "gpll1",
  91. .parent_data = &(const struct clk_parent_data){
  92. .fw_name = "bi_tcxo",
  93. },
  94. .num_parents = 1,
  95. .ops = &clk_alpha_pll_ops,
  96. },
  97. },
  98. };
  99. /* 1152MHz configuration */
  100. static const struct alpha_pll_config gpll10_config = {
  101. .l = 0x3c,
  102. .alpha = 0x0,
  103. .vco_val = 0x1 << 20,
  104. .vco_mask = GENMASK(21, 20),
  105. .main_output_mask = BIT(0),
  106. .config_ctl_val = 0x4001055B,
  107. .test_ctl_hi1_val = 0x1,
  108. };
  109. static struct clk_alpha_pll gpll10 = {
  110. .offset = 0xa000,
  111. .vco_table = spark_vco,
  112. .num_vco = ARRAY_SIZE(spark_vco),
  113. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT_EVO],
  114. .clkr = {
  115. .enable_reg = 0x79000,
  116. .enable_mask = BIT(10),
  117. .hw.init = &(struct clk_init_data){
  118. .name = "gpll10",
  119. .parent_data = &(const struct clk_parent_data){
  120. .fw_name = "bi_tcxo",
  121. },
  122. .num_parents = 1,
  123. .ops = &clk_alpha_pll_ops,
  124. },
  125. },
  126. };
  127. /* 532MHz configuration */
  128. static const struct alpha_pll_config gpll11_config = {
  129. .l = 0x1B,
  130. .alpha = 0x55555555,
  131. .alpha_hi = 0xB5,
  132. .alpha_en_mask = BIT(24),
  133. .vco_val = 0x2 << 20,
  134. .vco_mask = GENMASK(21, 20),
  135. .main_output_mask = BIT(0),
  136. .config_ctl_val = 0x4001055B,
  137. .test_ctl_hi1_val = 0x1,
  138. };
  139. static struct clk_alpha_pll gpll11 = {
  140. .offset = 0xb000,
  141. .vco_table = default_vco,
  142. .num_vco = ARRAY_SIZE(default_vco),
  143. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT_EVO],
  144. .flags = SUPPORTS_DYNAMIC_UPDATE,
  145. .clkr = {
  146. .enable_reg = 0x79000,
  147. .enable_mask = BIT(11),
  148. .hw.init = &(struct clk_init_data){
  149. .name = "gpll11",
  150. .parent_data = &(const struct clk_parent_data){
  151. .fw_name = "bi_tcxo",
  152. },
  153. .num_parents = 1,
  154. .ops = &clk_alpha_pll_ops,
  155. },
  156. },
  157. };
  158. static struct clk_alpha_pll gpll3 = {
  159. .offset = 0x3000,
  160. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT_EVO],
  161. .clkr = {
  162. .enable_reg = 0x79000,
  163. .enable_mask = BIT(3),
  164. .hw.init = &(struct clk_init_data){
  165. .name = "gpll3",
  166. .parent_data = &(const struct clk_parent_data){
  167. .fw_name = "bi_tcxo",
  168. },
  169. .num_parents = 1,
  170. .ops = &clk_alpha_pll_ops,
  171. },
  172. },
  173. };
  174. static const struct clk_div_table post_div_table_gpll3_out_main[] = {
  175. { 0x1, 2 },
  176. { }
  177. };
  178. static struct clk_alpha_pll_postdiv gpll3_out_main = {
  179. .offset = 0x3000,
  180. .post_div_shift = 8,
  181. .post_div_table = post_div_table_gpll3_out_main,
  182. .num_post_div = ARRAY_SIZE(post_div_table_gpll3_out_main),
  183. .width = 4,
  184. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT_EVO],
  185. .clkr.hw.init = &(struct clk_init_data){
  186. .name = "gpll3_out_main",
  187. .parent_hws = (const struct clk_hw *[]){ &gpll3.clkr.hw },
  188. .num_parents = 1,
  189. .ops = &clk_alpha_pll_postdiv_ro_ops,
  190. },
  191. };
  192. static struct clk_alpha_pll gpll4 = {
  193. .offset = 0x4000,
  194. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT_EVO],
  195. .clkr = {
  196. .enable_reg = 0x79000,
  197. .enable_mask = BIT(4),
  198. .hw.init = &(struct clk_init_data){
  199. .name = "gpll4",
  200. .parent_data = &(const struct clk_parent_data){
  201. .fw_name = "bi_tcxo",
  202. },
  203. .num_parents = 1,
  204. .ops = &clk_alpha_pll_ops,
  205. },
  206. },
  207. };
  208. static struct clk_alpha_pll gpll5 = {
  209. .offset = 0x5000,
  210. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT_EVO],
  211. .clkr = {
  212. .enable_reg = 0x79000,
  213. .enable_mask = BIT(5),
  214. .hw.init = &(struct clk_init_data){
  215. .name = "gpll5",
  216. .parent_data = &(const struct clk_parent_data){
  217. .fw_name = "bi_tcxo",
  218. },
  219. .num_parents = 1,
  220. .ops = &clk_alpha_pll_ops,
  221. },
  222. },
  223. };
  224. static struct clk_alpha_pll gpll6 = {
  225. .offset = 0x6000,
  226. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT_EVO],
  227. .clkr = {
  228. .enable_reg = 0x79000,
  229. .enable_mask = BIT(6),
  230. .hw.init = &(struct clk_init_data){
  231. .name = "gpll6",
  232. .parent_data = &(const struct clk_parent_data){
  233. .fw_name = "bi_tcxo",
  234. },
  235. .num_parents = 1,
  236. .ops = &clk_alpha_pll_ops,
  237. },
  238. },
  239. };
  240. static const struct clk_div_table post_div_table_gpll6_out_main[] = {
  241. { 0x1, 2 },
  242. { }
  243. };
  244. static struct clk_alpha_pll_postdiv gpll6_out_main = {
  245. .offset = 0x6000,
  246. .post_div_shift = 8,
  247. .post_div_table = post_div_table_gpll6_out_main,
  248. .num_post_div = ARRAY_SIZE(post_div_table_gpll6_out_main),
  249. .width = 4,
  250. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT_EVO],
  251. .clkr.hw.init = &(struct clk_init_data){
  252. .name = "gpll6_out_main",
  253. .parent_hws = (const struct clk_hw *[]){ &gpll6.clkr.hw },
  254. .num_parents = 1,
  255. .ops = &clk_alpha_pll_postdiv_ro_ops,
  256. },
  257. };
  258. static struct clk_alpha_pll gpll7 = {
  259. .offset = 0x7000,
  260. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT_EVO],
  261. .clkr = {
  262. .enable_reg = 0x79000,
  263. .enable_mask = BIT(7),
  264. .hw.init = &(struct clk_init_data){
  265. .name = "gpll7",
  266. .parent_data = &(const struct clk_parent_data){
  267. .fw_name = "bi_tcxo",
  268. },
  269. .num_parents = 1,
  270. .ops = &clk_alpha_pll_ops,
  271. },
  272. },
  273. };
  274. /* 533.2MHz configuration */
  275. static const struct alpha_pll_config gpll8_config = {
  276. .l = 0x1B,
  277. .alpha = 0x55555555,
  278. .alpha_hi = 0xC5,
  279. .alpha_en_mask = BIT(24),
  280. .vco_val = 0x2 << 20,
  281. .vco_mask = GENMASK(21, 20),
  282. .main_output_mask = BIT(0),
  283. .early_output_mask = BIT(3),
  284. .post_div_val = 0x1 << 8,
  285. .post_div_mask = GENMASK(11, 8),
  286. .config_ctl_val = 0x4001055B,
  287. .test_ctl_hi1_val = 0x1,
  288. };
  289. static struct clk_alpha_pll gpll8 = {
  290. .offset = 0x8000,
  291. .vco_table = default_vco,
  292. .num_vco = ARRAY_SIZE(default_vco),
  293. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT_EVO],
  294. .flags = SUPPORTS_DYNAMIC_UPDATE,
  295. .clkr = {
  296. .enable_reg = 0x79000,
  297. .enable_mask = BIT(8),
  298. .hw.init = &(struct clk_init_data){
  299. .name = "gpll8",
  300. .parent_data = &(const struct clk_parent_data){
  301. .fw_name = "bi_tcxo",
  302. },
  303. .num_parents = 1,
  304. .ops = &clk_alpha_pll_ops,
  305. },
  306. },
  307. };
  308. static const struct clk_div_table post_div_table_gpll8_out_main[] = {
  309. { 0x1, 2 },
  310. { }
  311. };
  312. static struct clk_alpha_pll_postdiv gpll8_out_main = {
  313. .offset = 0x8000,
  314. .post_div_shift = 8,
  315. .post_div_table = post_div_table_gpll8_out_main,
  316. .num_post_div = ARRAY_SIZE(post_div_table_gpll8_out_main),
  317. .width = 4,
  318. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT_EVO],
  319. .clkr.hw.init = &(struct clk_init_data){
  320. .name = "gpll8_out_main",
  321. .parent_hws = (const struct clk_hw *[]){ &gpll8.clkr.hw },
  322. .num_parents = 1,
  323. .flags = CLK_SET_RATE_PARENT,
  324. .ops = &clk_alpha_pll_postdiv_ro_ops,
  325. },
  326. };
  327. /* 1152MHz configuration */
  328. static const struct alpha_pll_config gpll9_config = {
  329. .l = 0x3C,
  330. .alpha = 0x0,
  331. .post_div_val = 0x1 << 8,
  332. .post_div_mask = GENMASK(9, 8),
  333. .main_output_mask = BIT(0),
  334. .early_output_mask = BIT(3),
  335. .config_ctl_val = 0x00004289,
  336. .test_ctl_val = 0x08000000,
  337. };
  338. static struct clk_alpha_pll gpll9 = {
  339. .offset = 0x9000,
  340. .vco_table = brammo_vco,
  341. .num_vco = ARRAY_SIZE(brammo_vco),
  342. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_BRAMMO_EVO],
  343. .clkr = {
  344. .enable_reg = 0x79000,
  345. .enable_mask = BIT(9),
  346. .hw.init = &(struct clk_init_data){
  347. .name = "gpll9",
  348. .parent_data = &(const struct clk_parent_data){
  349. .fw_name = "bi_tcxo",
  350. },
  351. .num_parents = 1,
  352. .ops = &clk_alpha_pll_ops,
  353. },
  354. },
  355. };
  356. static const struct clk_div_table post_div_table_gpll9_out_main[] = {
  357. { 0x1, 2 },
  358. { }
  359. };
  360. static struct clk_alpha_pll_postdiv gpll9_out_main = {
  361. .offset = 0x9000,
  362. .post_div_shift = 8,
  363. .post_div_table = post_div_table_gpll9_out_main,
  364. .num_post_div = ARRAY_SIZE(post_div_table_gpll9_out_main),
  365. .width = 2,
  366. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_BRAMMO_EVO],
  367. .clkr.hw.init = &(struct clk_init_data){
  368. .name = "gpll9_out_main",
  369. .parent_hws = (const struct clk_hw *[]){ &gpll9.clkr.hw },
  370. .num_parents = 1,
  371. .flags = CLK_SET_RATE_PARENT,
  372. .ops = &clk_alpha_pll_postdiv_ro_ops,
  373. },
  374. };
  375. static const struct parent_map gcc_parent_map_0[] = {
  376. { P_BI_TCXO, 0 },
  377. { P_GPLL0_OUT_EARLY, 1 },
  378. { P_GPLL0_OUT_AUX2, 2 },
  379. };
  380. static const struct clk_parent_data gcc_parents_0[] = {
  381. { .fw_name = "bi_tcxo" },
  382. { .hw = &gpll0.clkr.hw },
  383. { .hw = &gpll0_out_aux2.clkr.hw },
  384. };
  385. static const struct parent_map gcc_parent_map_1[] = {
  386. { P_BI_TCXO, 0 },
  387. { P_GPLL0_OUT_EARLY, 1 },
  388. { P_GPLL0_OUT_AUX2, 2 },
  389. { P_GPLL6_OUT_MAIN, 4 },
  390. };
  391. static const struct clk_parent_data gcc_parents_1[] = {
  392. { .fw_name = "bi_tcxo" },
  393. { .hw = &gpll0.clkr.hw },
  394. { .hw = &gpll0_out_aux2.clkr.hw },
  395. { .hw = &gpll6_out_main.clkr.hw },
  396. };
  397. static const struct parent_map gcc_parent_map_2[] = {
  398. { P_BI_TCXO, 0 },
  399. { P_GPLL0_OUT_EARLY, 1 },
  400. { P_GPLL0_OUT_AUX2, 2 },
  401. { P_SLEEP_CLK, 5 },
  402. };
  403. static const struct clk_parent_data gcc_parents_2[] = {
  404. { .fw_name = "bi_tcxo" },
  405. { .hw = &gpll0.clkr.hw },
  406. { .hw = &gpll0_out_aux2.clkr.hw },
  407. { .fw_name = "sleep_clk" },
  408. };
  409. static const struct parent_map gcc_parent_map_3[] = {
  410. { P_BI_TCXO, 0 },
  411. { P_GPLL0_OUT_EARLY, 1 },
  412. { P_GPLL9_OUT_EARLY, 2 },
  413. { P_GPLL10_OUT_MAIN, 3 },
  414. { P_GPLL9_OUT_MAIN, 5 },
  415. { P_GPLL3_OUT_MAIN, 6 },
  416. };
  417. static const struct clk_parent_data gcc_parents_3[] = {
  418. { .fw_name = "bi_tcxo" },
  419. { .hw = &gpll0.clkr.hw },
  420. { .hw = &gpll9.clkr.hw },
  421. { .hw = &gpll10.clkr.hw },
  422. { .hw = &gpll9_out_main.clkr.hw },
  423. { .hw = &gpll3_out_main.clkr.hw },
  424. };
  425. static const struct parent_map gcc_parent_map_4[] = {
  426. { P_BI_TCXO, 0 },
  427. { P_GPLL0_OUT_EARLY, 1 },
  428. { P_GPLL0_OUT_AUX2, 2 },
  429. { P_GPLL10_OUT_MAIN, 3 },
  430. { P_GPLL4_OUT_MAIN, 5 },
  431. { P_GPLL3_OUT_EARLY, 6 },
  432. };
  433. static const struct clk_parent_data gcc_parents_4[] = {
  434. { .fw_name = "bi_tcxo" },
  435. { .hw = &gpll0.clkr.hw },
  436. { .hw = &gpll0_out_aux2.clkr.hw },
  437. { .hw = &gpll10.clkr.hw },
  438. { .hw = &gpll4.clkr.hw },
  439. { .hw = &gpll3.clkr.hw },
  440. };
  441. static const struct parent_map gcc_parent_map_5[] = {
  442. { P_BI_TCXO, 0 },
  443. { P_GPLL0_OUT_EARLY, 1 },
  444. { P_GPLL0_OUT_AUX2, 2 },
  445. { P_GPLL4_OUT_MAIN, 5 },
  446. { P_GPLL3_OUT_MAIN, 6 },
  447. };
  448. static const struct clk_parent_data gcc_parents_5[] = {
  449. { .fw_name = "bi_tcxo" },
  450. { .hw = &gpll0.clkr.hw },
  451. { .hw = &gpll0_out_aux2.clkr.hw },
  452. { .hw = &gpll4.clkr.hw },
  453. { .hw = &gpll3_out_main.clkr.hw },
  454. };
  455. static const struct parent_map gcc_parent_map_6[] = {
  456. { P_BI_TCXO, 0 },
  457. { P_GPLL0_OUT_EARLY, 1 },
  458. { P_GPLL8_OUT_EARLY, 2 },
  459. { P_GPLL10_OUT_MAIN, 3 },
  460. { P_GPLL8_OUT_MAIN, 4 },
  461. { P_GPLL9_OUT_MAIN, 5 },
  462. { P_GPLL3_OUT_EARLY, 6 },
  463. };
  464. static const struct clk_parent_data gcc_parents_6[] = {
  465. { .fw_name = "bi_tcxo" },
  466. { .hw = &gpll0.clkr.hw },
  467. { .hw = &gpll8.clkr.hw },
  468. { .hw = &gpll10.clkr.hw },
  469. { .hw = &gpll8_out_main.clkr.hw },
  470. { .hw = &gpll9_out_main.clkr.hw },
  471. { .hw = &gpll3.clkr.hw },
  472. };
  473. static const struct parent_map gcc_parent_map_7[] = {
  474. { P_BI_TCXO, 0 },
  475. { P_GPLL0_OUT_EARLY, 1 },
  476. { P_GPLL8_OUT_EARLY, 2 },
  477. { P_GPLL10_OUT_MAIN, 3 },
  478. { P_GPLL8_OUT_MAIN, 4 },
  479. { P_GPLL9_OUT_MAIN, 5 },
  480. { P_GPLL3_OUT_MAIN, 6 },
  481. };
  482. static const struct clk_parent_data gcc_parents_7[] = {
  483. { .fw_name = "bi_tcxo" },
  484. { .hw = &gpll0.clkr.hw },
  485. { .hw = &gpll8.clkr.hw },
  486. { .hw = &gpll10.clkr.hw },
  487. { .hw = &gpll8_out_main.clkr.hw },
  488. { .hw = &gpll9_out_main.clkr.hw },
  489. { .hw = &gpll3_out_main.clkr.hw },
  490. };
  491. static const struct parent_map gcc_parent_map_8[] = {
  492. { P_BI_TCXO, 0 },
  493. { P_GPLL0_OUT_EARLY, 1 },
  494. { P_GPLL8_OUT_EARLY, 2 },
  495. { P_GPLL10_OUT_MAIN, 3 },
  496. { P_GPLL6_OUT_MAIN, 4 },
  497. { P_GPLL9_OUT_MAIN, 5 },
  498. { P_GPLL3_OUT_EARLY, 6 },
  499. };
  500. static const struct clk_parent_data gcc_parents_8[] = {
  501. { .fw_name = "bi_tcxo" },
  502. { .hw = &gpll0.clkr.hw },
  503. { .hw = &gpll8.clkr.hw },
  504. { .hw = &gpll10.clkr.hw },
  505. { .hw = &gpll6_out_main.clkr.hw },
  506. { .hw = &gpll9_out_main.clkr.hw },
  507. { .hw = &gpll3.clkr.hw },
  508. };
  509. static const struct parent_map gcc_parent_map_9[] = {
  510. { P_BI_TCXO, 0 },
  511. { P_GPLL0_OUT_EARLY, 1 },
  512. { P_GPLL0_OUT_AUX2, 2 },
  513. { P_GPLL10_OUT_MAIN, 3 },
  514. { P_GPLL8_OUT_MAIN, 4 },
  515. { P_GPLL9_OUT_MAIN, 5 },
  516. { P_GPLL3_OUT_EARLY, 6 },
  517. };
  518. static const struct clk_parent_data gcc_parents_9[] = {
  519. { .fw_name = "bi_tcxo" },
  520. { .hw = &gpll0.clkr.hw },
  521. { .hw = &gpll0_out_aux2.clkr.hw },
  522. { .hw = &gpll10.clkr.hw },
  523. { .hw = &gpll8_out_main.clkr.hw },
  524. { .hw = &gpll9_out_main.clkr.hw },
  525. { .hw = &gpll3.clkr.hw },
  526. };
  527. static const struct parent_map gcc_parent_map_10[] = {
  528. { P_BI_TCXO, 0 },
  529. { P_GPLL0_OUT_EARLY, 1 },
  530. { P_GPLL8_OUT_EARLY, 2 },
  531. { P_GPLL10_OUT_MAIN, 3 },
  532. { P_GPLL6_OUT_EARLY, 5 },
  533. { P_GPLL3_OUT_MAIN, 6 },
  534. };
  535. static const struct clk_parent_data gcc_parents_10[] = {
  536. { .fw_name = "bi_tcxo" },
  537. { .hw = &gpll0.clkr.hw },
  538. { .hw = &gpll8.clkr.hw },
  539. { .hw = &gpll10.clkr.hw },
  540. { .hw = &gpll6.clkr.hw },
  541. { .hw = &gpll3_out_main.clkr.hw },
  542. };
  543. static const struct parent_map gcc_parent_map_12[] = {
  544. { P_BI_TCXO, 0 },
  545. { P_GPLL0_OUT_EARLY, 1 },
  546. { P_GPLL0_OUT_AUX2, 2 },
  547. { P_GPLL7_OUT_MAIN, 3 },
  548. { P_GPLL4_OUT_MAIN, 5 },
  549. };
  550. static const struct clk_parent_data gcc_parents_12[] = {
  551. { .fw_name = "bi_tcxo" },
  552. { .hw = &gpll0.clkr.hw },
  553. { .hw = &gpll0_out_aux2.clkr.hw },
  554. { .hw = &gpll7.clkr.hw },
  555. { .hw = &gpll4.clkr.hw },
  556. };
  557. static const struct parent_map gcc_parent_map_13[] = {
  558. { P_BI_TCXO, 0 },
  559. { P_SLEEP_CLK, 5 },
  560. };
  561. static const struct clk_parent_data gcc_parents_13[] = {
  562. { .fw_name = "bi_tcxo" },
  563. { .fw_name = "sleep_clk" },
  564. };
  565. static const struct parent_map gcc_parent_map_14[] = {
  566. { P_BI_TCXO, 0 },
  567. { P_GPLL11_OUT_MAIN, 1 },
  568. { P_GPLL11_OUT_AUX, 2 },
  569. { P_GPLL11_OUT_AUX2, 3 },
  570. };
  571. static const struct clk_parent_data gcc_parents_14[] = {
  572. { .fw_name = "bi_tcxo" },
  573. { .hw = &gpll11.clkr.hw },
  574. { .hw = &gpll11.clkr.hw },
  575. { .hw = &gpll11.clkr.hw },
  576. };
  577. static const struct freq_tbl ftbl_gcc_usb30_prim_mock_utmi_clk_src[] = {
  578. F(19200000, P_BI_TCXO, 1, 0, 0),
  579. { }
  580. };
  581. static struct clk_rcg2 gcc_usb30_prim_mock_utmi_clk_src = {
  582. .cmd_rcgr = 0x1a034,
  583. .mnd_width = 0,
  584. .hid_width = 5,
  585. .parent_map = gcc_parent_map_0,
  586. .freq_tbl = ftbl_gcc_usb30_prim_mock_utmi_clk_src,
  587. .clkr.hw.init = &(struct clk_init_data){
  588. .name = "gcc_usb30_prim_mock_utmi_clk_src",
  589. .parent_data = gcc_parents_0,
  590. .num_parents = ARRAY_SIZE(gcc_parents_0),
  591. .ops = &clk_rcg2_shared_ops,
  592. },
  593. };
  594. static struct clk_regmap_div gcc_usb30_prim_mock_utmi_postdiv = {
  595. .reg = 0x1a04c,
  596. .shift = 0,
  597. .width = 2,
  598. .clkr.hw.init = &(struct clk_init_data) {
  599. .name = "gcc_usb30_prim_mock_utmi_postdiv",
  600. .parent_hws = (const struct clk_hw *[])
  601. { &gcc_usb30_prim_mock_utmi_clk_src.clkr.hw },
  602. .num_parents = 1,
  603. .flags = CLK_SET_RATE_PARENT,
  604. .ops = &clk_regmap_div_ro_ops,
  605. },
  606. };
  607. static const struct freq_tbl ftbl_gcc_camss_axi_clk_src[] = {
  608. F(19200000, P_BI_TCXO, 1, 0, 0),
  609. F(150000000, P_GPLL0_OUT_AUX2, 2, 0, 0),
  610. F(200000000, P_GPLL0_OUT_AUX2, 1.5, 0, 0),
  611. F(300000000, P_GPLL0_OUT_AUX2, 1, 0, 0),
  612. { }
  613. };
  614. static struct clk_rcg2 gcc_camss_axi_clk_src = {
  615. .cmd_rcgr = 0x5802c,
  616. .mnd_width = 0,
  617. .hid_width = 5,
  618. .parent_map = gcc_parent_map_4,
  619. .freq_tbl = ftbl_gcc_camss_axi_clk_src,
  620. .clkr.hw.init = &(struct clk_init_data){
  621. .name = "gcc_camss_axi_clk_src",
  622. .parent_data = gcc_parents_4,
  623. .num_parents = ARRAY_SIZE(gcc_parents_4),
  624. .ops = &clk_rcg2_shared_ops,
  625. },
  626. };
  627. static const struct freq_tbl ftbl_gcc_camss_cci_clk_src[] = {
  628. F(19200000, P_BI_TCXO, 1, 0, 0),
  629. F(37500000, P_GPLL0_OUT_AUX2, 8, 0, 0),
  630. { }
  631. };
  632. static struct clk_rcg2 gcc_camss_cci_clk_src = {
  633. .cmd_rcgr = 0x56000,
  634. .mnd_width = 0,
  635. .hid_width = 5,
  636. .parent_map = gcc_parent_map_9,
  637. .freq_tbl = ftbl_gcc_camss_cci_clk_src,
  638. .clkr.hw.init = &(struct clk_init_data){
  639. .name = "gcc_camss_cci_clk_src",
  640. .parent_data = gcc_parents_9,
  641. .num_parents = ARRAY_SIZE(gcc_parents_9),
  642. .ops = &clk_rcg2_shared_ops,
  643. },
  644. };
  645. static const struct freq_tbl ftbl_gcc_camss_csi0phytimer_clk_src[] = {
  646. F(19200000, P_BI_TCXO, 1, 0, 0),
  647. F(100000000, P_GPLL0_OUT_AUX2, 3, 0, 0),
  648. F(200000000, P_GPLL0_OUT_AUX2, 1.5, 0, 0),
  649. F(268800000, P_GPLL4_OUT_MAIN, 3, 0, 0),
  650. { }
  651. };
  652. static struct clk_rcg2 gcc_camss_csi0phytimer_clk_src = {
  653. .cmd_rcgr = 0x45000,
  654. .mnd_width = 0,
  655. .hid_width = 5,
  656. .parent_map = gcc_parent_map_5,
  657. .freq_tbl = ftbl_gcc_camss_csi0phytimer_clk_src,
  658. .clkr.hw.init = &(struct clk_init_data){
  659. .name = "gcc_camss_csi0phytimer_clk_src",
  660. .parent_data = gcc_parents_5,
  661. .num_parents = ARRAY_SIZE(gcc_parents_5),
  662. .ops = &clk_rcg2_shared_ops,
  663. },
  664. };
  665. static struct clk_rcg2 gcc_camss_csi1phytimer_clk_src = {
  666. .cmd_rcgr = 0x4501c,
  667. .mnd_width = 0,
  668. .hid_width = 5,
  669. .parent_map = gcc_parent_map_5,
  670. .freq_tbl = ftbl_gcc_camss_csi0phytimer_clk_src,
  671. .clkr.hw.init = &(struct clk_init_data){
  672. .name = "gcc_camss_csi1phytimer_clk_src",
  673. .parent_data = gcc_parents_5,
  674. .num_parents = ARRAY_SIZE(gcc_parents_5),
  675. .ops = &clk_rcg2_shared_ops,
  676. },
  677. };
  678. static const struct freq_tbl ftbl_gcc_camss_mclk0_clk_src[] = {
  679. F(19200000, P_BI_TCXO, 1, 0, 0),
  680. F(24000000, P_GPLL9_OUT_MAIN, 1, 1, 24),
  681. F(64000000, P_GPLL9_OUT_EARLY, 9, 1, 2),
  682. { }
  683. };
  684. static struct clk_rcg2 gcc_camss_mclk0_clk_src = {
  685. .cmd_rcgr = 0x51000,
  686. .mnd_width = 8,
  687. .hid_width = 5,
  688. .parent_map = gcc_parent_map_3,
  689. .freq_tbl = ftbl_gcc_camss_mclk0_clk_src,
  690. .clkr.hw.init = &(struct clk_init_data){
  691. .name = "gcc_camss_mclk0_clk_src",
  692. .parent_data = gcc_parents_3,
  693. .num_parents = ARRAY_SIZE(gcc_parents_3),
  694. .flags = CLK_OPS_PARENT_ENABLE,
  695. .ops = &clk_rcg2_shared_ops,
  696. },
  697. };
  698. static struct clk_rcg2 gcc_camss_mclk1_clk_src = {
  699. .cmd_rcgr = 0x5101c,
  700. .mnd_width = 8,
  701. .hid_width = 5,
  702. .parent_map = gcc_parent_map_3,
  703. .freq_tbl = ftbl_gcc_camss_mclk0_clk_src,
  704. .clkr.hw.init = &(struct clk_init_data){
  705. .name = "gcc_camss_mclk1_clk_src",
  706. .parent_data = gcc_parents_3,
  707. .num_parents = ARRAY_SIZE(gcc_parents_3),
  708. .flags = CLK_OPS_PARENT_ENABLE,
  709. .ops = &clk_rcg2_shared_ops,
  710. },
  711. };
  712. static struct clk_rcg2 gcc_camss_mclk2_clk_src = {
  713. .cmd_rcgr = 0x51038,
  714. .mnd_width = 8,
  715. .hid_width = 5,
  716. .parent_map = gcc_parent_map_3,
  717. .freq_tbl = ftbl_gcc_camss_mclk0_clk_src,
  718. .clkr.hw.init = &(struct clk_init_data){
  719. .name = "gcc_camss_mclk2_clk_src",
  720. .parent_data = gcc_parents_3,
  721. .num_parents = ARRAY_SIZE(gcc_parents_3),
  722. .flags = CLK_OPS_PARENT_ENABLE,
  723. .ops = &clk_rcg2_shared_ops,
  724. },
  725. };
  726. static struct clk_rcg2 gcc_camss_mclk3_clk_src = {
  727. .cmd_rcgr = 0x51054,
  728. .mnd_width = 8,
  729. .hid_width = 5,
  730. .parent_map = gcc_parent_map_3,
  731. .freq_tbl = ftbl_gcc_camss_mclk0_clk_src,
  732. .clkr.hw.init = &(struct clk_init_data){
  733. .name = "gcc_camss_mclk3_clk_src",
  734. .parent_data = gcc_parents_3,
  735. .num_parents = ARRAY_SIZE(gcc_parents_3),
  736. .flags = CLK_OPS_PARENT_ENABLE,
  737. .ops = &clk_rcg2_shared_ops,
  738. },
  739. };
  740. static const struct freq_tbl ftbl_gcc_camss_ope_ahb_clk_src[] = {
  741. F(19200000, P_BI_TCXO, 1, 0, 0),
  742. F(171428571, P_GPLL0_OUT_EARLY, 3.5, 0, 0),
  743. F(240000000, P_GPLL0_OUT_EARLY, 2.5, 0, 0),
  744. { }
  745. };
  746. static struct clk_rcg2 gcc_camss_ope_ahb_clk_src = {
  747. .cmd_rcgr = 0x55024,
  748. .mnd_width = 0,
  749. .hid_width = 5,
  750. .parent_map = gcc_parent_map_6,
  751. .freq_tbl = ftbl_gcc_camss_ope_ahb_clk_src,
  752. .clkr.hw.init = &(struct clk_init_data){
  753. .name = "gcc_camss_ope_ahb_clk_src",
  754. .parent_data = gcc_parents_6,
  755. .num_parents = ARRAY_SIZE(gcc_parents_6),
  756. .ops = &clk_rcg2_shared_ops,
  757. },
  758. };
  759. static const struct freq_tbl ftbl_gcc_camss_ope_clk_src[] = {
  760. F(19200000, P_BI_TCXO, 1, 0, 0),
  761. F(200000000, P_GPLL8_OUT_MAIN, 2, 0, 0),
  762. F(266600000, P_GPLL8_OUT_MAIN, 1, 0, 0),
  763. F(465000000, P_GPLL8_OUT_MAIN, 1, 0, 0),
  764. F(580000000, P_GPLL8_OUT_EARLY, 1, 0, 0),
  765. { }
  766. };
  767. static struct clk_rcg2 gcc_camss_ope_clk_src = {
  768. .cmd_rcgr = 0x55004,
  769. .mnd_width = 0,
  770. .hid_width = 5,
  771. .parent_map = gcc_parent_map_6,
  772. .freq_tbl = ftbl_gcc_camss_ope_clk_src,
  773. .clkr.hw.init = &(struct clk_init_data){
  774. .name = "gcc_camss_ope_clk_src",
  775. .parent_data = gcc_parents_6,
  776. .num_parents = ARRAY_SIZE(gcc_parents_6),
  777. .flags = CLK_SET_RATE_PARENT,
  778. .ops = &clk_rcg2_shared_ops,
  779. },
  780. };
  781. static const struct freq_tbl ftbl_gcc_camss_tfe_0_clk_src[] = {
  782. F(19200000, P_BI_TCXO, 1, 0, 0),
  783. F(128000000, P_GPLL10_OUT_MAIN, 9, 0, 0),
  784. F(135529412, P_GPLL10_OUT_MAIN, 8.5, 0, 0),
  785. F(144000000, P_GPLL10_OUT_MAIN, 8, 0, 0),
  786. F(153600000, P_GPLL10_OUT_MAIN, 7.5, 0, 0),
  787. F(164571429, P_GPLL10_OUT_MAIN, 7, 0, 0),
  788. F(177230769, P_GPLL10_OUT_MAIN, 6.5, 0, 0),
  789. F(192000000, P_GPLL10_OUT_MAIN, 6, 0, 0),
  790. F(209454545, P_GPLL10_OUT_MAIN, 5.5, 0, 0),
  791. F(230400000, P_GPLL10_OUT_MAIN, 5, 0, 0),
  792. F(256000000, P_GPLL10_OUT_MAIN, 4.5, 0, 0),
  793. F(288000000, P_GPLL10_OUT_MAIN, 4, 0, 0),
  794. F(329142857, P_GPLL10_OUT_MAIN, 3.5, 0, 0),
  795. F(384000000, P_GPLL10_OUT_MAIN, 3, 0, 0),
  796. F(460800000, P_GPLL10_OUT_MAIN, 2.5, 0, 0),
  797. F(576000000, P_GPLL10_OUT_MAIN, 2, 0, 0),
  798. { }
  799. };
  800. static struct clk_rcg2 gcc_camss_tfe_0_clk_src = {
  801. .cmd_rcgr = 0x52004,
  802. .mnd_width = 8,
  803. .hid_width = 5,
  804. .parent_map = gcc_parent_map_7,
  805. .freq_tbl = ftbl_gcc_camss_tfe_0_clk_src,
  806. .clkr.hw.init = &(struct clk_init_data){
  807. .name = "gcc_camss_tfe_0_clk_src",
  808. .parent_data = gcc_parents_7,
  809. .num_parents = ARRAY_SIZE(gcc_parents_7),
  810. .ops = &clk_rcg2_shared_ops,
  811. },
  812. };
  813. static const struct freq_tbl ftbl_gcc_camss_tfe_0_csid_clk_src[] = {
  814. F(19200000, P_BI_TCXO, 1, 0, 0),
  815. F(120000000, P_GPLL0_OUT_EARLY, 5, 0, 0),
  816. F(192000000, P_GPLL6_OUT_MAIN, 2, 0, 0),
  817. F(240000000, P_GPLL0_OUT_EARLY, 2.5, 0, 0),
  818. F(384000000, P_GPLL6_OUT_MAIN, 1, 0, 0),
  819. F(426400000, P_GPLL3_OUT_EARLY, 2.5, 0, 0),
  820. { }
  821. };
  822. static struct clk_rcg2 gcc_camss_tfe_0_csid_clk_src = {
  823. .cmd_rcgr = 0x52094,
  824. .mnd_width = 0,
  825. .hid_width = 5,
  826. .parent_map = gcc_parent_map_8,
  827. .freq_tbl = ftbl_gcc_camss_tfe_0_csid_clk_src,
  828. .clkr.hw.init = &(struct clk_init_data){
  829. .name = "gcc_camss_tfe_0_csid_clk_src",
  830. .parent_data = gcc_parents_8,
  831. .num_parents = ARRAY_SIZE(gcc_parents_8),
  832. .ops = &clk_rcg2_shared_ops,
  833. },
  834. };
  835. static struct clk_rcg2 gcc_camss_tfe_1_clk_src = {
  836. .cmd_rcgr = 0x52024,
  837. .mnd_width = 8,
  838. .hid_width = 5,
  839. .parent_map = gcc_parent_map_7,
  840. .freq_tbl = ftbl_gcc_camss_tfe_0_clk_src,
  841. .clkr.hw.init = &(struct clk_init_data){
  842. .name = "gcc_camss_tfe_1_clk_src",
  843. .parent_data = gcc_parents_7,
  844. .num_parents = ARRAY_SIZE(gcc_parents_7),
  845. .ops = &clk_rcg2_shared_ops,
  846. },
  847. };
  848. static struct clk_rcg2 gcc_camss_tfe_1_csid_clk_src = {
  849. .cmd_rcgr = 0x520b4,
  850. .mnd_width = 0,
  851. .hid_width = 5,
  852. .parent_map = gcc_parent_map_8,
  853. .freq_tbl = ftbl_gcc_camss_tfe_0_csid_clk_src,
  854. .clkr.hw.init = &(struct clk_init_data){
  855. .name = "gcc_camss_tfe_1_csid_clk_src",
  856. .parent_data = gcc_parents_8,
  857. .num_parents = ARRAY_SIZE(gcc_parents_8),
  858. .ops = &clk_rcg2_shared_ops,
  859. },
  860. };
  861. static const struct freq_tbl ftbl_gcc_camss_tfe_cphy_rx_clk_src[] = {
  862. F(19200000, P_BI_TCXO, 1, 0, 0),
  863. F(240000000, P_GPLL0_OUT_EARLY, 2.5, 0, 0),
  864. F(341333333, P_GPLL6_OUT_EARLY, 1, 4, 9),
  865. F(384000000, P_GPLL6_OUT_EARLY, 2, 0, 0),
  866. { }
  867. };
  868. static struct clk_rcg2 gcc_camss_tfe_cphy_rx_clk_src = {
  869. .cmd_rcgr = 0x52064,
  870. .mnd_width = 16,
  871. .hid_width = 5,
  872. .parent_map = gcc_parent_map_10,
  873. .freq_tbl = ftbl_gcc_camss_tfe_cphy_rx_clk_src,
  874. .clkr.hw.init = &(struct clk_init_data){
  875. .name = "gcc_camss_tfe_cphy_rx_clk_src",
  876. .parent_data = gcc_parents_10,
  877. .num_parents = ARRAY_SIZE(gcc_parents_10),
  878. .flags = CLK_OPS_PARENT_ENABLE,
  879. .ops = &clk_rcg2_shared_ops,
  880. },
  881. };
  882. static const struct freq_tbl ftbl_gcc_camss_top_ahb_clk_src[] = {
  883. F(19200000, P_BI_TCXO, 1, 0, 0),
  884. F(40000000, P_GPLL0_OUT_AUX2, 7.5, 0, 0),
  885. F(80000000, P_GPLL0_OUT_EARLY, 7.5, 0, 0),
  886. { }
  887. };
  888. static struct clk_rcg2 gcc_camss_top_ahb_clk_src = {
  889. .cmd_rcgr = 0x58010,
  890. .mnd_width = 0,
  891. .hid_width = 5,
  892. .parent_map = gcc_parent_map_4,
  893. .freq_tbl = ftbl_gcc_camss_top_ahb_clk_src,
  894. .clkr.hw.init = &(struct clk_init_data){
  895. .name = "gcc_camss_top_ahb_clk_src",
  896. .parent_data = gcc_parents_4,
  897. .num_parents = ARRAY_SIZE(gcc_parents_4),
  898. .ops = &clk_rcg2_shared_ops,
  899. },
  900. };
  901. static const struct freq_tbl ftbl_gcc_gp1_clk_src[] = {
  902. F(25000000, P_GPLL0_OUT_AUX2, 12, 0, 0),
  903. F(50000000, P_GPLL0_OUT_AUX2, 6, 0, 0),
  904. F(100000000, P_GPLL0_OUT_AUX2, 3, 0, 0),
  905. F(200000000, P_GPLL0_OUT_AUX2, 1.5, 0, 0),
  906. { }
  907. };
  908. static struct clk_rcg2 gcc_gp1_clk_src = {
  909. .cmd_rcgr = 0x4d004,
  910. .mnd_width = 8,
  911. .hid_width = 5,
  912. .parent_map = gcc_parent_map_2,
  913. .freq_tbl = ftbl_gcc_gp1_clk_src,
  914. .clkr.hw.init = &(struct clk_init_data){
  915. .name = "gcc_gp1_clk_src",
  916. .parent_data = gcc_parents_2,
  917. .num_parents = ARRAY_SIZE(gcc_parents_2),
  918. .ops = &clk_rcg2_shared_ops,
  919. },
  920. };
  921. static struct clk_rcg2 gcc_gp2_clk_src = {
  922. .cmd_rcgr = 0x4e004,
  923. .mnd_width = 8,
  924. .hid_width = 5,
  925. .parent_map = gcc_parent_map_2,
  926. .freq_tbl = ftbl_gcc_gp1_clk_src,
  927. .clkr.hw.init = &(struct clk_init_data){
  928. .name = "gcc_gp2_clk_src",
  929. .parent_data = gcc_parents_2,
  930. .num_parents = ARRAY_SIZE(gcc_parents_2),
  931. .ops = &clk_rcg2_shared_ops,
  932. },
  933. };
  934. static struct clk_rcg2 gcc_gp3_clk_src = {
  935. .cmd_rcgr = 0x4f004,
  936. .mnd_width = 8,
  937. .hid_width = 5,
  938. .parent_map = gcc_parent_map_2,
  939. .freq_tbl = ftbl_gcc_gp1_clk_src,
  940. .clkr.hw.init = &(struct clk_init_data){
  941. .name = "gcc_gp3_clk_src",
  942. .parent_data = gcc_parents_2,
  943. .num_parents = ARRAY_SIZE(gcc_parents_2),
  944. .ops = &clk_rcg2_shared_ops,
  945. },
  946. };
  947. static const struct freq_tbl ftbl_gcc_pdm2_clk_src[] = {
  948. F(19200000, P_BI_TCXO, 1, 0, 0),
  949. F(60000000, P_GPLL0_OUT_AUX2, 5, 0, 0),
  950. { }
  951. };
  952. static struct clk_rcg2 gcc_pdm2_clk_src = {
  953. .cmd_rcgr = 0x20010,
  954. .mnd_width = 0,
  955. .hid_width = 5,
  956. .parent_map = gcc_parent_map_0,
  957. .freq_tbl = ftbl_gcc_pdm2_clk_src,
  958. .clkr.hw.init = &(struct clk_init_data){
  959. .name = "gcc_pdm2_clk_src",
  960. .parent_data = gcc_parents_0,
  961. .num_parents = ARRAY_SIZE(gcc_parents_0),
  962. .ops = &clk_rcg2_shared_ops,
  963. },
  964. };
  965. static const struct freq_tbl ftbl_gcc_qupv3_wrap0_s0_clk_src[] = {
  966. F(7372800, P_GPLL0_OUT_AUX2, 1, 384, 15625),
  967. F(14745600, P_GPLL0_OUT_AUX2, 1, 768, 15625),
  968. F(19200000, P_BI_TCXO, 1, 0, 0),
  969. F(29491200, P_GPLL0_OUT_AUX2, 1, 1536, 15625),
  970. F(32000000, P_GPLL0_OUT_AUX2, 1, 8, 75),
  971. F(48000000, P_GPLL0_OUT_AUX2, 1, 4, 25),
  972. F(64000000, P_GPLL0_OUT_AUX2, 1, 16, 75),
  973. F(75000000, P_GPLL0_OUT_AUX2, 4, 0, 0),
  974. F(80000000, P_GPLL0_OUT_AUX2, 1, 4, 15),
  975. F(96000000, P_GPLL0_OUT_AUX2, 1, 8, 25),
  976. F(100000000, P_GPLL0_OUT_AUX2, 3, 0, 0),
  977. F(102400000, P_GPLL0_OUT_AUX2, 1, 128, 375),
  978. F(112000000, P_GPLL0_OUT_AUX2, 1, 28, 75),
  979. F(117964800, P_GPLL0_OUT_AUX2, 1, 6144, 15625),
  980. F(120000000, P_GPLL0_OUT_AUX2, 2.5, 0, 0),
  981. F(128000000, P_GPLL6_OUT_MAIN, 3, 0, 0),
  982. { }
  983. };
  984. static struct clk_init_data gcc_qupv3_wrap0_s0_clk_src_init = {
  985. .name = "gcc_qupv3_wrap0_s0_clk_src",
  986. .parent_data = gcc_parents_1,
  987. .num_parents = ARRAY_SIZE(gcc_parents_1),
  988. .ops = &clk_rcg2_shared_ops,
  989. };
  990. static struct clk_rcg2 gcc_qupv3_wrap0_s0_clk_src = {
  991. .cmd_rcgr = 0x1f148,
  992. .mnd_width = 16,
  993. .hid_width = 5,
  994. .parent_map = gcc_parent_map_1,
  995. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  996. .clkr.hw.init = &gcc_qupv3_wrap0_s0_clk_src_init,
  997. };
  998. static struct clk_init_data gcc_qupv3_wrap0_s1_clk_src_init = {
  999. .name = "gcc_qupv3_wrap0_s1_clk_src",
  1000. .parent_data = gcc_parents_1,
  1001. .num_parents = ARRAY_SIZE(gcc_parents_1),
  1002. .ops = &clk_rcg2_shared_ops,
  1003. };
  1004. static struct clk_rcg2 gcc_qupv3_wrap0_s1_clk_src = {
  1005. .cmd_rcgr = 0x1f278,
  1006. .mnd_width = 16,
  1007. .hid_width = 5,
  1008. .parent_map = gcc_parent_map_1,
  1009. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  1010. .clkr.hw.init = &gcc_qupv3_wrap0_s1_clk_src_init,
  1011. };
  1012. static struct clk_init_data gcc_qupv3_wrap0_s2_clk_src_init = {
  1013. .name = "gcc_qupv3_wrap0_s2_clk_src",
  1014. .parent_data = gcc_parents_1,
  1015. .num_parents = ARRAY_SIZE(gcc_parents_1),
  1016. .ops = &clk_rcg2_shared_ops,
  1017. };
  1018. static struct clk_rcg2 gcc_qupv3_wrap0_s2_clk_src = {
  1019. .cmd_rcgr = 0x1f3a8,
  1020. .mnd_width = 16,
  1021. .hid_width = 5,
  1022. .parent_map = gcc_parent_map_1,
  1023. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  1024. .clkr.hw.init = &gcc_qupv3_wrap0_s2_clk_src_init,
  1025. };
  1026. static struct clk_init_data gcc_qupv3_wrap0_s3_clk_src_init = {
  1027. .name = "gcc_qupv3_wrap0_s3_clk_src",
  1028. .parent_data = gcc_parents_1,
  1029. .num_parents = ARRAY_SIZE(gcc_parents_1),
  1030. .ops = &clk_rcg2_shared_ops,
  1031. };
  1032. static struct clk_rcg2 gcc_qupv3_wrap0_s3_clk_src = {
  1033. .cmd_rcgr = 0x1f4d8,
  1034. .mnd_width = 16,
  1035. .hid_width = 5,
  1036. .parent_map = gcc_parent_map_1,
  1037. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  1038. .clkr.hw.init = &gcc_qupv3_wrap0_s3_clk_src_init,
  1039. };
  1040. static struct clk_init_data gcc_qupv3_wrap0_s4_clk_src_init = {
  1041. .name = "gcc_qupv3_wrap0_s4_clk_src",
  1042. .parent_data = gcc_parents_1,
  1043. .num_parents = ARRAY_SIZE(gcc_parents_1),
  1044. .ops = &clk_rcg2_shared_ops,
  1045. };
  1046. static struct clk_rcg2 gcc_qupv3_wrap0_s4_clk_src = {
  1047. .cmd_rcgr = 0x1f608,
  1048. .mnd_width = 16,
  1049. .hid_width = 5,
  1050. .parent_map = gcc_parent_map_1,
  1051. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  1052. .clkr.hw.init = &gcc_qupv3_wrap0_s4_clk_src_init,
  1053. };
  1054. static struct clk_init_data gcc_qupv3_wrap0_s5_clk_src_init = {
  1055. .name = "gcc_qupv3_wrap0_s5_clk_src",
  1056. .parent_data = gcc_parents_1,
  1057. .num_parents = ARRAY_SIZE(gcc_parents_1),
  1058. .ops = &clk_rcg2_shared_ops,
  1059. };
  1060. static struct clk_rcg2 gcc_qupv3_wrap0_s5_clk_src = {
  1061. .cmd_rcgr = 0x1f738,
  1062. .mnd_width = 16,
  1063. .hid_width = 5,
  1064. .parent_map = gcc_parent_map_1,
  1065. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  1066. .clkr.hw.init = &gcc_qupv3_wrap0_s5_clk_src_init,
  1067. };
  1068. static const struct freq_tbl ftbl_gcc_sdcc1_apps_clk_src[] = {
  1069. F(144000, P_BI_TCXO, 16, 3, 25),
  1070. F(400000, P_BI_TCXO, 12, 1, 4),
  1071. F(20000000, P_GPLL0_OUT_AUX2, 5, 1, 3),
  1072. F(25000000, P_GPLL0_OUT_AUX2, 6, 1, 2),
  1073. F(50000000, P_GPLL0_OUT_AUX2, 6, 0, 0),
  1074. F(100000000, P_GPLL0_OUT_AUX2, 3, 0, 0),
  1075. F(192000000, P_GPLL6_OUT_MAIN, 2, 0, 0),
  1076. F(384000000, P_GPLL6_OUT_MAIN, 1, 0, 0),
  1077. { }
  1078. };
  1079. static struct clk_rcg2 gcc_sdcc1_apps_clk_src = {
  1080. .cmd_rcgr = 0x38028,
  1081. .mnd_width = 8,
  1082. .hid_width = 5,
  1083. .parent_map = gcc_parent_map_1,
  1084. .freq_tbl = ftbl_gcc_sdcc1_apps_clk_src,
  1085. .clkr.hw.init = &(struct clk_init_data){
  1086. .name = "gcc_sdcc1_apps_clk_src",
  1087. .parent_data = gcc_parents_1,
  1088. .num_parents = ARRAY_SIZE(gcc_parents_1),
  1089. .ops = &clk_rcg2_floor_ops,
  1090. },
  1091. };
  1092. static const struct freq_tbl ftbl_gcc_sdcc1_ice_core_clk_src[] = {
  1093. F(75000000, P_GPLL0_OUT_AUX2, 4, 0, 0),
  1094. F(100000000, P_GPLL0_OUT_AUX2, 3, 0, 0),
  1095. F(150000000, P_GPLL0_OUT_AUX2, 2, 0, 0),
  1096. F(200000000, P_GPLL0_OUT_EARLY, 3, 0, 0),
  1097. F(300000000, P_GPLL0_OUT_AUX2, 1, 0, 0),
  1098. { }
  1099. };
  1100. static struct clk_rcg2 gcc_sdcc1_ice_core_clk_src = {
  1101. .cmd_rcgr = 0x38010,
  1102. .mnd_width = 0,
  1103. .hid_width = 5,
  1104. .parent_map = gcc_parent_map_0,
  1105. .freq_tbl = ftbl_gcc_sdcc1_ice_core_clk_src,
  1106. .clkr.hw.init = &(struct clk_init_data){
  1107. .name = "gcc_sdcc1_ice_core_clk_src",
  1108. .parent_data = gcc_parents_0,
  1109. .num_parents = ARRAY_SIZE(gcc_parents_0),
  1110. .ops = &clk_rcg2_shared_ops,
  1111. },
  1112. };
  1113. static const struct freq_tbl ftbl_gcc_sdcc2_apps_clk_src[] = {
  1114. F(400000, P_BI_TCXO, 12, 1, 4),
  1115. F(19200000, P_BI_TCXO, 1, 0, 0),
  1116. F(25000000, P_GPLL0_OUT_AUX2, 12, 0, 0),
  1117. F(50000000, P_GPLL0_OUT_AUX2, 6, 0, 0),
  1118. F(100000000, P_GPLL0_OUT_AUX2, 3, 0, 0),
  1119. F(202000000, P_GPLL7_OUT_MAIN, 4, 0, 0),
  1120. { }
  1121. };
  1122. static struct clk_rcg2 gcc_sdcc2_apps_clk_src = {
  1123. .cmd_rcgr = 0x1e00c,
  1124. .mnd_width = 8,
  1125. .hid_width = 5,
  1126. .parent_map = gcc_parent_map_12,
  1127. .freq_tbl = ftbl_gcc_sdcc2_apps_clk_src,
  1128. .clkr.hw.init = &(struct clk_init_data){
  1129. .name = "gcc_sdcc2_apps_clk_src",
  1130. .parent_data = gcc_parents_12,
  1131. .num_parents = ARRAY_SIZE(gcc_parents_12),
  1132. .ops = &clk_rcg2_floor_ops,
  1133. .flags = CLK_OPS_PARENT_ENABLE,
  1134. },
  1135. };
  1136. static const struct freq_tbl ftbl_gcc_usb30_prim_master_clk_src[] = {
  1137. F(66666667, P_GPLL0_OUT_AUX2, 4.5, 0, 0),
  1138. F(133333333, P_GPLL0_OUT_EARLY, 4.5, 0, 0),
  1139. F(200000000, P_GPLL0_OUT_EARLY, 3, 0, 0),
  1140. F(240000000, P_GPLL0_OUT_EARLY, 2.5, 0, 0),
  1141. { }
  1142. };
  1143. static struct clk_rcg2 gcc_usb30_prim_master_clk_src = {
  1144. .cmd_rcgr = 0x1a01c,
  1145. .mnd_width = 8,
  1146. .hid_width = 5,
  1147. .parent_map = gcc_parent_map_0,
  1148. .freq_tbl = ftbl_gcc_usb30_prim_master_clk_src,
  1149. .clkr.hw.init = &(struct clk_init_data){
  1150. .name = "gcc_usb30_prim_master_clk_src",
  1151. .parent_data = gcc_parents_0,
  1152. .num_parents = ARRAY_SIZE(gcc_parents_0),
  1153. .ops = &clk_rcg2_shared_ops,
  1154. },
  1155. };
  1156. static struct clk_rcg2 gcc_usb3_prim_phy_aux_clk_src = {
  1157. .cmd_rcgr = 0x1a060,
  1158. .mnd_width = 0,
  1159. .hid_width = 5,
  1160. .parent_map = gcc_parent_map_13,
  1161. .freq_tbl = ftbl_gcc_usb30_prim_mock_utmi_clk_src,
  1162. .clkr.hw.init = &(struct clk_init_data){
  1163. .name = "gcc_usb3_prim_phy_aux_clk_src",
  1164. .parent_data = gcc_parents_13,
  1165. .num_parents = ARRAY_SIZE(gcc_parents_13),
  1166. .ops = &clk_rcg2_shared_ops,
  1167. },
  1168. };
  1169. static const struct freq_tbl ftbl_gcc_video_venus_clk_src[] = {
  1170. F(133333333, P_GPLL11_OUT_MAIN, 4.5, 0, 0),
  1171. F(240000000, P_GPLL11_OUT_MAIN, 2.5, 0, 0),
  1172. F(300000000, P_GPLL11_OUT_MAIN, 2, 0, 0),
  1173. F(384000000, P_GPLL11_OUT_MAIN, 2, 0, 0),
  1174. { }
  1175. };
  1176. static struct clk_rcg2 gcc_video_venus_clk_src = {
  1177. .cmd_rcgr = 0x58060,
  1178. .mnd_width = 0,
  1179. .hid_width = 5,
  1180. .parent_map = gcc_parent_map_14,
  1181. .freq_tbl = ftbl_gcc_video_venus_clk_src,
  1182. .clkr.hw.init = &(struct clk_init_data){
  1183. .name = "gcc_video_venus_clk_src",
  1184. .parent_data = gcc_parents_14,
  1185. .num_parents = ARRAY_SIZE(gcc_parents_14),
  1186. .flags = CLK_SET_RATE_PARENT,
  1187. .ops = &clk_rcg2_shared_ops,
  1188. },
  1189. };
  1190. static struct clk_branch gcc_ahb2phy_csi_clk = {
  1191. .halt_reg = 0x1d004,
  1192. .halt_check = BRANCH_HALT_DELAY,
  1193. .hwcg_reg = 0x1d004,
  1194. .hwcg_bit = 1,
  1195. .clkr = {
  1196. .enable_reg = 0x1d004,
  1197. .enable_mask = BIT(0),
  1198. .hw.init = &(struct clk_init_data){
  1199. .name = "gcc_ahb2phy_csi_clk",
  1200. .ops = &clk_branch2_ops,
  1201. },
  1202. },
  1203. };
  1204. static struct clk_branch gcc_ahb2phy_usb_clk = {
  1205. .halt_reg = 0x1d008,
  1206. .halt_check = BRANCH_HALT,
  1207. .hwcg_reg = 0x1d008,
  1208. .hwcg_bit = 1,
  1209. .clkr = {
  1210. .enable_reg = 0x1d008,
  1211. .enable_mask = BIT(0),
  1212. .hw.init = &(struct clk_init_data){
  1213. .name = "gcc_ahb2phy_usb_clk",
  1214. .ops = &clk_branch2_ops,
  1215. },
  1216. },
  1217. };
  1218. static struct clk_branch gcc_bimc_gpu_axi_clk = {
  1219. .halt_reg = 0x71154,
  1220. .halt_check = BRANCH_HALT_DELAY,
  1221. .hwcg_reg = 0x71154,
  1222. .hwcg_bit = 1,
  1223. .clkr = {
  1224. .enable_reg = 0x71154,
  1225. .enable_mask = BIT(0),
  1226. .hw.init = &(struct clk_init_data){
  1227. .name = "gcc_bimc_gpu_axi_clk",
  1228. .ops = &clk_branch2_ops,
  1229. },
  1230. },
  1231. };
  1232. static struct clk_branch gcc_boot_rom_ahb_clk = {
  1233. .halt_reg = 0x23004,
  1234. .halt_check = BRANCH_HALT_VOTED,
  1235. .hwcg_reg = 0x23004,
  1236. .hwcg_bit = 1,
  1237. .clkr = {
  1238. .enable_reg = 0x79004,
  1239. .enable_mask = BIT(10),
  1240. .hw.init = &(struct clk_init_data){
  1241. .name = "gcc_boot_rom_ahb_clk",
  1242. .ops = &clk_branch2_ops,
  1243. },
  1244. },
  1245. };
  1246. static struct clk_branch gcc_cam_throttle_nrt_clk = {
  1247. .halt_reg = 0x17070,
  1248. .halt_check = BRANCH_HALT_VOTED,
  1249. .hwcg_reg = 0x17070,
  1250. .hwcg_bit = 1,
  1251. .clkr = {
  1252. .enable_reg = 0x79004,
  1253. .enable_mask = BIT(27),
  1254. .hw.init = &(struct clk_init_data){
  1255. .name = "gcc_cam_throttle_nrt_clk",
  1256. .ops = &clk_branch2_ops,
  1257. },
  1258. },
  1259. };
  1260. static struct clk_branch gcc_cam_throttle_rt_clk = {
  1261. .halt_reg = 0x1706c,
  1262. .halt_check = BRANCH_HALT_VOTED,
  1263. .hwcg_reg = 0x1706c,
  1264. .hwcg_bit = 1,
  1265. .clkr = {
  1266. .enable_reg = 0x79004,
  1267. .enable_mask = BIT(26),
  1268. .hw.init = &(struct clk_init_data){
  1269. .name = "gcc_cam_throttle_rt_clk",
  1270. .ops = &clk_branch2_ops,
  1271. },
  1272. },
  1273. };
  1274. static struct clk_branch gcc_camera_ahb_clk = {
  1275. .halt_reg = 0x17008,
  1276. .halt_check = BRANCH_HALT_DELAY,
  1277. .hwcg_reg = 0x17008,
  1278. .hwcg_bit = 1,
  1279. .clkr = {
  1280. .enable_reg = 0x17008,
  1281. .enable_mask = BIT(0),
  1282. .hw.init = &(struct clk_init_data){
  1283. .name = "gcc_camera_ahb_clk",
  1284. .flags = CLK_IS_CRITICAL,
  1285. .ops = &clk_branch2_ops,
  1286. },
  1287. },
  1288. };
  1289. static struct clk_branch gcc_camera_xo_clk = {
  1290. .halt_reg = 0x17028,
  1291. .halt_check = BRANCH_HALT,
  1292. .clkr = {
  1293. .enable_reg = 0x17028,
  1294. .enable_mask = BIT(0),
  1295. .hw.init = &(struct clk_init_data){
  1296. .name = "gcc_camera_xo_clk",
  1297. .flags = CLK_IS_CRITICAL,
  1298. .ops = &clk_branch2_ops,
  1299. },
  1300. },
  1301. };
  1302. static struct clk_branch gcc_camss_axi_clk = {
  1303. .halt_reg = 0x58044,
  1304. .halt_check = BRANCH_HALT,
  1305. .clkr = {
  1306. .enable_reg = 0x58044,
  1307. .enable_mask = BIT(0),
  1308. .hw.init = &(struct clk_init_data){
  1309. .name = "gcc_camss_axi_clk",
  1310. .parent_hws = (const struct clk_hw *[])
  1311. { &gcc_camss_axi_clk_src.clkr.hw },
  1312. .num_parents = 1,
  1313. .flags = CLK_SET_RATE_PARENT,
  1314. .ops = &clk_branch2_ops,
  1315. },
  1316. },
  1317. };
  1318. static struct clk_branch gcc_camss_camnoc_atb_clk = {
  1319. .halt_reg = 0x5804c,
  1320. .halt_check = BRANCH_HALT_DELAY,
  1321. .hwcg_reg = 0x5804c,
  1322. .hwcg_bit = 1,
  1323. .clkr = {
  1324. .enable_reg = 0x5804c,
  1325. .enable_mask = BIT(0),
  1326. .hw.init = &(struct clk_init_data){
  1327. .name = "gcc_camss_camnoc_atb_clk",
  1328. .ops = &clk_branch2_ops,
  1329. },
  1330. },
  1331. };
  1332. static struct clk_branch gcc_camss_camnoc_nts_xo_clk = {
  1333. .halt_reg = 0x58050,
  1334. .halt_check = BRANCH_HALT_DELAY,
  1335. .hwcg_reg = 0x58050,
  1336. .hwcg_bit = 1,
  1337. .clkr = {
  1338. .enable_reg = 0x58050,
  1339. .enable_mask = BIT(0),
  1340. .hw.init = &(struct clk_init_data){
  1341. .name = "gcc_camss_camnoc_nts_xo_clk",
  1342. .ops = &clk_branch2_ops,
  1343. },
  1344. },
  1345. };
  1346. static struct clk_branch gcc_camss_cci_0_clk = {
  1347. .halt_reg = 0x56018,
  1348. .halt_check = BRANCH_HALT,
  1349. .clkr = {
  1350. .enable_reg = 0x56018,
  1351. .enable_mask = BIT(0),
  1352. .hw.init = &(struct clk_init_data){
  1353. .name = "gcc_camss_cci_0_clk",
  1354. .parent_hws = (const struct clk_hw *[])
  1355. { &gcc_camss_cci_clk_src.clkr.hw },
  1356. .num_parents = 1,
  1357. .flags = CLK_SET_RATE_PARENT,
  1358. .ops = &clk_branch2_ops,
  1359. },
  1360. },
  1361. };
  1362. static struct clk_branch gcc_camss_cphy_0_clk = {
  1363. .halt_reg = 0x52088,
  1364. .halt_check = BRANCH_HALT,
  1365. .clkr = {
  1366. .enable_reg = 0x52088,
  1367. .enable_mask = BIT(0),
  1368. .hw.init = &(struct clk_init_data){
  1369. .name = "gcc_camss_cphy_0_clk",
  1370. .parent_hws = (const struct clk_hw *[])
  1371. { &gcc_camss_tfe_cphy_rx_clk_src.clkr.hw },
  1372. .num_parents = 1,
  1373. .flags = CLK_SET_RATE_PARENT,
  1374. .ops = &clk_branch2_ops,
  1375. },
  1376. },
  1377. };
  1378. static struct clk_branch gcc_camss_cphy_1_clk = {
  1379. .halt_reg = 0x5208c,
  1380. .halt_check = BRANCH_HALT,
  1381. .clkr = {
  1382. .enable_reg = 0x5208c,
  1383. .enable_mask = BIT(0),
  1384. .hw.init = &(struct clk_init_data){
  1385. .name = "gcc_camss_cphy_1_clk",
  1386. .parent_hws = (const struct clk_hw *[])
  1387. { &gcc_camss_tfe_cphy_rx_clk_src.clkr.hw },
  1388. .num_parents = 1,
  1389. .flags = CLK_SET_RATE_PARENT,
  1390. .ops = &clk_branch2_ops,
  1391. },
  1392. },
  1393. };
  1394. static struct clk_branch gcc_camss_csi0phytimer_clk = {
  1395. .halt_reg = 0x45018,
  1396. .halt_check = BRANCH_HALT,
  1397. .clkr = {
  1398. .enable_reg = 0x45018,
  1399. .enable_mask = BIT(0),
  1400. .hw.init = &(struct clk_init_data){
  1401. .name = "gcc_camss_csi0phytimer_clk",
  1402. .parent_hws = (const struct clk_hw *[])
  1403. { &gcc_camss_csi0phytimer_clk_src.clkr.hw },
  1404. .num_parents = 1,
  1405. .flags = CLK_SET_RATE_PARENT,
  1406. .ops = &clk_branch2_ops,
  1407. },
  1408. },
  1409. };
  1410. static struct clk_branch gcc_camss_csi1phytimer_clk = {
  1411. .halt_reg = 0x45034,
  1412. .halt_check = BRANCH_HALT,
  1413. .clkr = {
  1414. .enable_reg = 0x45034,
  1415. .enable_mask = BIT(0),
  1416. .hw.init = &(struct clk_init_data){
  1417. .name = "gcc_camss_csi1phytimer_clk",
  1418. .parent_hws = (const struct clk_hw *[])
  1419. { &gcc_camss_csi1phytimer_clk_src.clkr.hw },
  1420. .num_parents = 1,
  1421. .flags = CLK_SET_RATE_PARENT,
  1422. .ops = &clk_branch2_ops,
  1423. },
  1424. },
  1425. };
  1426. static struct clk_branch gcc_camss_mclk0_clk = {
  1427. .halt_reg = 0x51018,
  1428. .halt_check = BRANCH_HALT,
  1429. .clkr = {
  1430. .enable_reg = 0x51018,
  1431. .enable_mask = BIT(0),
  1432. .hw.init = &(struct clk_init_data){
  1433. .name = "gcc_camss_mclk0_clk",
  1434. .parent_hws = (const struct clk_hw *[])
  1435. { &gcc_camss_mclk0_clk_src.clkr.hw },
  1436. .num_parents = 1,
  1437. .flags = CLK_SET_RATE_PARENT,
  1438. .ops = &clk_branch2_ops,
  1439. },
  1440. },
  1441. };
  1442. static struct clk_branch gcc_camss_mclk1_clk = {
  1443. .halt_reg = 0x51034,
  1444. .halt_check = BRANCH_HALT,
  1445. .clkr = {
  1446. .enable_reg = 0x51034,
  1447. .enable_mask = BIT(0),
  1448. .hw.init = &(struct clk_init_data){
  1449. .name = "gcc_camss_mclk1_clk",
  1450. .parent_hws = (const struct clk_hw *[])
  1451. { &gcc_camss_mclk1_clk_src.clkr.hw },
  1452. .num_parents = 1,
  1453. .flags = CLK_SET_RATE_PARENT,
  1454. .ops = &clk_branch2_ops,
  1455. },
  1456. },
  1457. };
  1458. static struct clk_branch gcc_camss_mclk2_clk = {
  1459. .halt_reg = 0x51050,
  1460. .halt_check = BRANCH_HALT,
  1461. .clkr = {
  1462. .enable_reg = 0x51050,
  1463. .enable_mask = BIT(0),
  1464. .hw.init = &(struct clk_init_data){
  1465. .name = "gcc_camss_mclk2_clk",
  1466. .parent_hws = (const struct clk_hw *[])
  1467. { &gcc_camss_mclk2_clk_src.clkr.hw },
  1468. .num_parents = 1,
  1469. .flags = CLK_SET_RATE_PARENT,
  1470. .ops = &clk_branch2_ops,
  1471. },
  1472. },
  1473. };
  1474. static struct clk_branch gcc_camss_mclk3_clk = {
  1475. .halt_reg = 0x5106c,
  1476. .halt_check = BRANCH_HALT,
  1477. .clkr = {
  1478. .enable_reg = 0x5106c,
  1479. .enable_mask = BIT(0),
  1480. .hw.init = &(struct clk_init_data){
  1481. .name = "gcc_camss_mclk3_clk",
  1482. .parent_hws = (const struct clk_hw *[])
  1483. { &gcc_camss_mclk3_clk_src.clkr.hw },
  1484. .num_parents = 1,
  1485. .flags = CLK_SET_RATE_PARENT,
  1486. .ops = &clk_branch2_ops,
  1487. },
  1488. },
  1489. };
  1490. static struct clk_branch gcc_camss_nrt_axi_clk = {
  1491. .halt_reg = 0x58054,
  1492. .halt_check = BRANCH_HALT,
  1493. .clkr = {
  1494. .enable_reg = 0x58054,
  1495. .enable_mask = BIT(0),
  1496. .hw.init = &(struct clk_init_data){
  1497. .name = "gcc_camss_nrt_axi_clk",
  1498. .ops = &clk_branch2_ops,
  1499. },
  1500. },
  1501. };
  1502. static struct clk_branch gcc_camss_ope_ahb_clk = {
  1503. .halt_reg = 0x5503c,
  1504. .halt_check = BRANCH_HALT,
  1505. .clkr = {
  1506. .enable_reg = 0x5503c,
  1507. .enable_mask = BIT(0),
  1508. .hw.init = &(struct clk_init_data){
  1509. .name = "gcc_camss_ope_ahb_clk",
  1510. .parent_hws = (const struct clk_hw *[])
  1511. { &gcc_camss_ope_ahb_clk_src.clkr.hw },
  1512. .num_parents = 1,
  1513. .flags = CLK_SET_RATE_PARENT,
  1514. .ops = &clk_branch2_ops,
  1515. },
  1516. },
  1517. };
  1518. static struct clk_branch gcc_camss_ope_clk = {
  1519. .halt_reg = 0x5501c,
  1520. .halt_check = BRANCH_HALT,
  1521. .clkr = {
  1522. .enable_reg = 0x5501c,
  1523. .enable_mask = BIT(0),
  1524. .hw.init = &(struct clk_init_data){
  1525. .name = "gcc_camss_ope_clk",
  1526. .parent_hws = (const struct clk_hw *[])
  1527. { &gcc_camss_ope_clk_src.clkr.hw },
  1528. .num_parents = 1,
  1529. .flags = CLK_SET_RATE_PARENT,
  1530. .ops = &clk_branch2_ops,
  1531. },
  1532. },
  1533. };
  1534. static struct clk_branch gcc_camss_rt_axi_clk = {
  1535. .halt_reg = 0x5805c,
  1536. .halt_check = BRANCH_HALT,
  1537. .clkr = {
  1538. .enable_reg = 0x5805c,
  1539. .enable_mask = BIT(0),
  1540. .hw.init = &(struct clk_init_data){
  1541. .name = "gcc_camss_rt_axi_clk",
  1542. .ops = &clk_branch2_ops,
  1543. },
  1544. },
  1545. };
  1546. static struct clk_branch gcc_camss_tfe_0_clk = {
  1547. .halt_reg = 0x5201c,
  1548. .halt_check = BRANCH_HALT,
  1549. .clkr = {
  1550. .enable_reg = 0x5201c,
  1551. .enable_mask = BIT(0),
  1552. .hw.init = &(struct clk_init_data){
  1553. .name = "gcc_camss_tfe_0_clk",
  1554. .parent_hws = (const struct clk_hw *[])
  1555. { &gcc_camss_tfe_0_clk_src.clkr.hw },
  1556. .num_parents = 1,
  1557. .flags = CLK_SET_RATE_PARENT,
  1558. .ops = &clk_branch2_ops,
  1559. },
  1560. },
  1561. };
  1562. static struct clk_branch gcc_camss_tfe_0_cphy_rx_clk = {
  1563. .halt_reg = 0x5207c,
  1564. .halt_check = BRANCH_HALT,
  1565. .clkr = {
  1566. .enable_reg = 0x5207c,
  1567. .enable_mask = BIT(0),
  1568. .hw.init = &(struct clk_init_data){
  1569. .name = "gcc_camss_tfe_0_cphy_rx_clk",
  1570. .parent_hws = (const struct clk_hw *[])
  1571. { &gcc_camss_tfe_cphy_rx_clk_src.clkr.hw },
  1572. .num_parents = 1,
  1573. .flags = CLK_SET_RATE_PARENT,
  1574. .ops = &clk_branch2_ops,
  1575. },
  1576. },
  1577. };
  1578. static struct clk_branch gcc_camss_tfe_0_csid_clk = {
  1579. .halt_reg = 0x520ac,
  1580. .halt_check = BRANCH_HALT,
  1581. .clkr = {
  1582. .enable_reg = 0x520ac,
  1583. .enable_mask = BIT(0),
  1584. .hw.init = &(struct clk_init_data){
  1585. .name = "gcc_camss_tfe_0_csid_clk",
  1586. .parent_hws = (const struct clk_hw *[])
  1587. { &gcc_camss_tfe_0_csid_clk_src.clkr.hw },
  1588. .num_parents = 1,
  1589. .flags = CLK_SET_RATE_PARENT,
  1590. .ops = &clk_branch2_ops,
  1591. },
  1592. },
  1593. };
  1594. static struct clk_branch gcc_camss_tfe_1_clk = {
  1595. .halt_reg = 0x5203c,
  1596. .halt_check = BRANCH_HALT,
  1597. .clkr = {
  1598. .enable_reg = 0x5203c,
  1599. .enable_mask = BIT(0),
  1600. .hw.init = &(struct clk_init_data){
  1601. .name = "gcc_camss_tfe_1_clk",
  1602. .parent_hws = (const struct clk_hw *[])
  1603. { &gcc_camss_tfe_1_clk_src.clkr.hw },
  1604. .num_parents = 1,
  1605. .flags = CLK_SET_RATE_PARENT,
  1606. .ops = &clk_branch2_ops,
  1607. },
  1608. },
  1609. };
  1610. static struct clk_branch gcc_camss_tfe_1_cphy_rx_clk = {
  1611. .halt_reg = 0x52080,
  1612. .halt_check = BRANCH_HALT,
  1613. .clkr = {
  1614. .enable_reg = 0x52080,
  1615. .enable_mask = BIT(0),
  1616. .hw.init = &(struct clk_init_data){
  1617. .name = "gcc_camss_tfe_1_cphy_rx_clk",
  1618. .parent_hws = (const struct clk_hw *[])
  1619. { &gcc_camss_tfe_cphy_rx_clk_src.clkr.hw },
  1620. .num_parents = 1,
  1621. .flags = CLK_SET_RATE_PARENT,
  1622. .ops = &clk_branch2_ops,
  1623. },
  1624. },
  1625. };
  1626. static struct clk_branch gcc_camss_tfe_1_csid_clk = {
  1627. .halt_reg = 0x520cc,
  1628. .halt_check = BRANCH_HALT,
  1629. .clkr = {
  1630. .enable_reg = 0x520cc,
  1631. .enable_mask = BIT(0),
  1632. .hw.init = &(struct clk_init_data){
  1633. .name = "gcc_camss_tfe_1_csid_clk",
  1634. .parent_hws = (const struct clk_hw *[])
  1635. { &gcc_camss_tfe_1_csid_clk_src.clkr.hw },
  1636. .num_parents = 1,
  1637. .flags = CLK_SET_RATE_PARENT,
  1638. .ops = &clk_branch2_ops,
  1639. },
  1640. },
  1641. };
  1642. static struct clk_branch gcc_camss_top_ahb_clk = {
  1643. .halt_reg = 0x58028,
  1644. .halt_check = BRANCH_HALT,
  1645. .clkr = {
  1646. .enable_reg = 0x58028,
  1647. .enable_mask = BIT(0),
  1648. .hw.init = &(struct clk_init_data){
  1649. .name = "gcc_camss_top_ahb_clk",
  1650. .parent_hws = (const struct clk_hw *[])
  1651. { &gcc_camss_top_ahb_clk_src.clkr.hw },
  1652. .num_parents = 1,
  1653. .flags = CLK_SET_RATE_PARENT,
  1654. .ops = &clk_branch2_ops,
  1655. },
  1656. },
  1657. };
  1658. static struct clk_branch gcc_cfg_noc_usb3_prim_axi_clk = {
  1659. .halt_reg = 0x1a084,
  1660. .halt_check = BRANCH_HALT,
  1661. .hwcg_reg = 0x1a084,
  1662. .hwcg_bit = 1,
  1663. .clkr = {
  1664. .enable_reg = 0x1a084,
  1665. .enable_mask = BIT(0),
  1666. .hw.init = &(struct clk_init_data){
  1667. .name = "gcc_cfg_noc_usb3_prim_axi_clk",
  1668. .parent_hws = (const struct clk_hw *[])
  1669. { &gcc_usb30_prim_master_clk_src.clkr.hw },
  1670. .num_parents = 1,
  1671. .flags = CLK_SET_RATE_PARENT,
  1672. .ops = &clk_branch2_ops,
  1673. },
  1674. },
  1675. };
  1676. static struct clk_branch gcc_disp_ahb_clk = {
  1677. .halt_reg = 0x1700c,
  1678. .halt_check = BRANCH_HALT,
  1679. .hwcg_reg = 0x1700c,
  1680. .hwcg_bit = 1,
  1681. .clkr = {
  1682. .enable_reg = 0x1700c,
  1683. .enable_mask = BIT(0),
  1684. .hw.init = &(struct clk_init_data){
  1685. .name = "gcc_disp_ahb_clk",
  1686. .flags = CLK_IS_CRITICAL,
  1687. .ops = &clk_branch2_ops,
  1688. },
  1689. },
  1690. };
  1691. static struct clk_regmap_div gcc_disp_gpll0_clk_src = {
  1692. .reg = 0x17058,
  1693. .shift = 0,
  1694. .width = 2,
  1695. .clkr.hw.init = &(struct clk_init_data) {
  1696. .name = "gcc_disp_gpll0_clk_src",
  1697. .parent_hws = (const struct clk_hw *[]){ &gpll0.clkr.hw },
  1698. .num_parents = 1,
  1699. .ops = &clk_regmap_div_ops,
  1700. },
  1701. };
  1702. static struct clk_branch gcc_disp_gpll0_div_clk_src = {
  1703. .halt_check = BRANCH_HALT_DELAY,
  1704. .clkr = {
  1705. .enable_reg = 0x79004,
  1706. .enable_mask = BIT(20),
  1707. .hw.init = &(struct clk_init_data){
  1708. .name = "gcc_disp_gpll0_div_clk_src",
  1709. .parent_hws = (const struct clk_hw *[])
  1710. { &gcc_disp_gpll0_clk_src.clkr.hw },
  1711. .num_parents = 1,
  1712. .flags = CLK_SET_RATE_PARENT,
  1713. .ops = &clk_branch2_ops,
  1714. },
  1715. },
  1716. };
  1717. static struct clk_branch gcc_disp_hf_axi_clk = {
  1718. .halt_reg = 0x17020,
  1719. .halt_check = BRANCH_HALT,
  1720. .hwcg_reg = 0x17020,
  1721. .hwcg_bit = 1,
  1722. .clkr = {
  1723. .enable_reg = 0x17020,
  1724. .enable_mask = BIT(0),
  1725. .hw.init = &(struct clk_init_data){
  1726. .name = "gcc_disp_hf_axi_clk",
  1727. .ops = &clk_branch2_ops,
  1728. },
  1729. },
  1730. };
  1731. static struct clk_branch gcc_disp_throttle_core_clk = {
  1732. .halt_reg = 0x17064,
  1733. .halt_check = BRANCH_HALT_VOTED,
  1734. .hwcg_reg = 0x17064,
  1735. .hwcg_bit = 1,
  1736. .clkr = {
  1737. .enable_reg = 0x7900c,
  1738. .enable_mask = BIT(5),
  1739. .hw.init = &(struct clk_init_data){
  1740. .name = "gcc_disp_throttle_core_clk",
  1741. .ops = &clk_branch2_ops,
  1742. },
  1743. },
  1744. };
  1745. static struct clk_branch gcc_disp_xo_clk = {
  1746. .halt_reg = 0x1702c,
  1747. .halt_check = BRANCH_HALT,
  1748. .clkr = {
  1749. .enable_reg = 0x1702c,
  1750. .enable_mask = BIT(0),
  1751. .hw.init = &(struct clk_init_data){
  1752. .name = "gcc_disp_xo_clk",
  1753. .flags = CLK_IS_CRITICAL,
  1754. .ops = &clk_branch2_ops,
  1755. },
  1756. },
  1757. };
  1758. static struct clk_branch gcc_gp1_clk = {
  1759. .halt_reg = 0x4d000,
  1760. .halt_check = BRANCH_HALT,
  1761. .clkr = {
  1762. .enable_reg = 0x4d000,
  1763. .enable_mask = BIT(0),
  1764. .hw.init = &(struct clk_init_data){
  1765. .name = "gcc_gp1_clk",
  1766. .parent_hws = (const struct clk_hw *[])
  1767. { &gcc_gp1_clk_src.clkr.hw },
  1768. .num_parents = 1,
  1769. .flags = CLK_SET_RATE_PARENT,
  1770. .ops = &clk_branch2_ops,
  1771. },
  1772. },
  1773. };
  1774. static struct clk_branch gcc_gp2_clk = {
  1775. .halt_reg = 0x4e000,
  1776. .halt_check = BRANCH_HALT,
  1777. .clkr = {
  1778. .enable_reg = 0x4e000,
  1779. .enable_mask = BIT(0),
  1780. .hw.init = &(struct clk_init_data){
  1781. .name = "gcc_gp2_clk",
  1782. .parent_hws = (const struct clk_hw *[])
  1783. { &gcc_gp2_clk_src.clkr.hw },
  1784. .num_parents = 1,
  1785. .flags = CLK_SET_RATE_PARENT,
  1786. .ops = &clk_branch2_ops,
  1787. },
  1788. },
  1789. };
  1790. static struct clk_branch gcc_gp3_clk = {
  1791. .halt_reg = 0x4f000,
  1792. .halt_check = BRANCH_HALT,
  1793. .clkr = {
  1794. .enable_reg = 0x4f000,
  1795. .enable_mask = BIT(0),
  1796. .hw.init = &(struct clk_init_data){
  1797. .name = "gcc_gp3_clk",
  1798. .parent_hws = (const struct clk_hw *[])
  1799. { &gcc_gp3_clk_src.clkr.hw },
  1800. .num_parents = 1,
  1801. .flags = CLK_SET_RATE_PARENT,
  1802. .ops = &clk_branch2_ops,
  1803. },
  1804. },
  1805. };
  1806. static struct clk_branch gcc_gpu_cfg_ahb_clk = {
  1807. .halt_reg = 0x36004,
  1808. .halt_check = BRANCH_HALT,
  1809. .hwcg_reg = 0x36004,
  1810. .hwcg_bit = 1,
  1811. .clkr = {
  1812. .enable_reg = 0x36004,
  1813. .enable_mask = BIT(0),
  1814. .hw.init = &(struct clk_init_data){
  1815. .name = "gcc_gpu_cfg_ahb_clk",
  1816. .flags = CLK_IS_CRITICAL,
  1817. .ops = &clk_branch2_ops,
  1818. },
  1819. },
  1820. };
  1821. static struct clk_branch gcc_gpu_gpll0_clk_src = {
  1822. .halt_check = BRANCH_HALT_DELAY,
  1823. .clkr = {
  1824. .enable_reg = 0x79004,
  1825. .enable_mask = BIT(15),
  1826. .hw.init = &(struct clk_init_data){
  1827. .name = "gcc_gpu_gpll0_clk_src",
  1828. .parent_hws = (const struct clk_hw *[])
  1829. { &gpll0.clkr.hw },
  1830. .num_parents = 1,
  1831. .flags = CLK_SET_RATE_PARENT,
  1832. .ops = &clk_branch2_ops,
  1833. },
  1834. },
  1835. };
  1836. static struct clk_branch gcc_gpu_gpll0_div_clk_src = {
  1837. .halt_check = BRANCH_HALT_DELAY,
  1838. .clkr = {
  1839. .enable_reg = 0x79004,
  1840. .enable_mask = BIT(16),
  1841. .hw.init = &(struct clk_init_data){
  1842. .name = "gcc_gpu_gpll0_div_clk_src",
  1843. .parent_hws = (const struct clk_hw *[])
  1844. { &gpll0_out_aux2.clkr.hw },
  1845. .num_parents = 1,
  1846. .flags = CLK_SET_RATE_PARENT,
  1847. .ops = &clk_branch2_ops,
  1848. },
  1849. },
  1850. };
  1851. static struct clk_branch gcc_gpu_iref_clk = {
  1852. .halt_reg = 0x36100,
  1853. .halt_check = BRANCH_HALT_DELAY,
  1854. .clkr = {
  1855. .enable_reg = 0x36100,
  1856. .enable_mask = BIT(0),
  1857. .hw.init = &(struct clk_init_data){
  1858. .name = "gcc_gpu_iref_clk",
  1859. .ops = &clk_branch2_ops,
  1860. },
  1861. },
  1862. };
  1863. static struct clk_branch gcc_gpu_memnoc_gfx_clk = {
  1864. .halt_reg = 0x3600c,
  1865. .halt_check = BRANCH_VOTED,
  1866. .hwcg_reg = 0x3600c,
  1867. .hwcg_bit = 1,
  1868. .clkr = {
  1869. .enable_reg = 0x3600c,
  1870. .enable_mask = BIT(0),
  1871. .hw.init = &(struct clk_init_data){
  1872. .name = "gcc_gpu_memnoc_gfx_clk",
  1873. .ops = &clk_branch2_ops,
  1874. },
  1875. },
  1876. };
  1877. static struct clk_branch gcc_gpu_snoc_dvm_gfx_clk = {
  1878. .halt_reg = 0x36018,
  1879. .halt_check = BRANCH_HALT,
  1880. .clkr = {
  1881. .enable_reg = 0x36018,
  1882. .enable_mask = BIT(0),
  1883. .hw.init = &(struct clk_init_data){
  1884. .name = "gcc_gpu_snoc_dvm_gfx_clk",
  1885. .ops = &clk_branch2_ops,
  1886. },
  1887. },
  1888. };
  1889. static struct clk_branch gcc_gpu_throttle_core_clk = {
  1890. .halt_reg = 0x36048,
  1891. .halt_check = BRANCH_HALT_VOTED,
  1892. .hwcg_reg = 0x36048,
  1893. .hwcg_bit = 1,
  1894. .clkr = {
  1895. .enable_reg = 0x79004,
  1896. .enable_mask = BIT(31),
  1897. .hw.init = &(struct clk_init_data){
  1898. .name = "gcc_gpu_throttle_core_clk",
  1899. .flags = CLK_SET_RATE_PARENT,
  1900. .ops = &clk_branch2_ops,
  1901. },
  1902. },
  1903. };
  1904. static struct clk_branch gcc_pdm2_clk = {
  1905. .halt_reg = 0x2000c,
  1906. .halt_check = BRANCH_HALT,
  1907. .clkr = {
  1908. .enable_reg = 0x2000c,
  1909. .enable_mask = BIT(0),
  1910. .hw.init = &(struct clk_init_data){
  1911. .name = "gcc_pdm2_clk",
  1912. .parent_hws = (const struct clk_hw *[])
  1913. { &gcc_pdm2_clk_src.clkr.hw },
  1914. .num_parents = 1,
  1915. .flags = CLK_SET_RATE_PARENT,
  1916. .ops = &clk_branch2_ops,
  1917. },
  1918. },
  1919. };
  1920. static struct clk_branch gcc_pdm_ahb_clk = {
  1921. .halt_reg = 0x20004,
  1922. .halt_check = BRANCH_HALT,
  1923. .hwcg_reg = 0x20004,
  1924. .hwcg_bit = 1,
  1925. .clkr = {
  1926. .enable_reg = 0x20004,
  1927. .enable_mask = BIT(0),
  1928. .hw.init = &(struct clk_init_data){
  1929. .name = "gcc_pdm_ahb_clk",
  1930. .ops = &clk_branch2_ops,
  1931. },
  1932. },
  1933. };
  1934. static struct clk_branch gcc_pdm_xo4_clk = {
  1935. .halt_reg = 0x20008,
  1936. .halt_check = BRANCH_HALT,
  1937. .clkr = {
  1938. .enable_reg = 0x20008,
  1939. .enable_mask = BIT(0),
  1940. .hw.init = &(struct clk_init_data){
  1941. .name = "gcc_pdm_xo4_clk",
  1942. .ops = &clk_branch2_ops,
  1943. },
  1944. },
  1945. };
  1946. static struct clk_branch gcc_pwm0_xo512_clk = {
  1947. .halt_reg = 0x2002c,
  1948. .halt_check = BRANCH_HALT,
  1949. .clkr = {
  1950. .enable_reg = 0x2002c,
  1951. .enable_mask = BIT(0),
  1952. .hw.init = &(struct clk_init_data){
  1953. .name = "gcc_pwm0_xo512_clk",
  1954. .ops = &clk_branch2_ops,
  1955. },
  1956. },
  1957. };
  1958. static struct clk_branch gcc_qmip_camera_nrt_ahb_clk = {
  1959. .halt_reg = 0x17014,
  1960. .halt_check = BRANCH_HALT_VOTED,
  1961. .hwcg_reg = 0x17014,
  1962. .hwcg_bit = 1,
  1963. .clkr = {
  1964. .enable_reg = 0x7900c,
  1965. .enable_mask = BIT(0),
  1966. .hw.init = &(struct clk_init_data){
  1967. .name = "gcc_qmip_camera_nrt_ahb_clk",
  1968. .ops = &clk_branch2_ops,
  1969. },
  1970. },
  1971. };
  1972. static struct clk_branch gcc_qmip_camera_rt_ahb_clk = {
  1973. .halt_reg = 0x17060,
  1974. .halt_check = BRANCH_HALT_VOTED,
  1975. .hwcg_reg = 0x17060,
  1976. .hwcg_bit = 1,
  1977. .clkr = {
  1978. .enable_reg = 0x7900c,
  1979. .enable_mask = BIT(2),
  1980. .hw.init = &(struct clk_init_data){
  1981. .name = "gcc_qmip_camera_rt_ahb_clk",
  1982. .ops = &clk_branch2_ops,
  1983. },
  1984. },
  1985. };
  1986. static struct clk_branch gcc_qmip_disp_ahb_clk = {
  1987. .halt_reg = 0x17018,
  1988. .halt_check = BRANCH_HALT_VOTED,
  1989. .hwcg_reg = 0x17018,
  1990. .hwcg_bit = 1,
  1991. .clkr = {
  1992. .enable_reg = 0x7900c,
  1993. .enable_mask = BIT(1),
  1994. .hw.init = &(struct clk_init_data){
  1995. .name = "gcc_qmip_disp_ahb_clk",
  1996. .ops = &clk_branch2_ops,
  1997. },
  1998. },
  1999. };
  2000. static struct clk_branch gcc_qmip_gpu_cfg_ahb_clk = {
  2001. .halt_reg = 0x36040,
  2002. .halt_check = BRANCH_HALT_VOTED,
  2003. .hwcg_reg = 0x36040,
  2004. .hwcg_bit = 1,
  2005. .clkr = {
  2006. .enable_reg = 0x7900c,
  2007. .enable_mask = BIT(4),
  2008. .hw.init = &(struct clk_init_data){
  2009. .name = "gcc_qmip_gpu_cfg_ahb_clk",
  2010. .ops = &clk_branch2_ops,
  2011. },
  2012. },
  2013. };
  2014. static struct clk_branch gcc_qmip_video_vcodec_ahb_clk = {
  2015. .halt_reg = 0x17010,
  2016. .halt_check = BRANCH_HALT_VOTED,
  2017. .hwcg_reg = 0x17010,
  2018. .hwcg_bit = 1,
  2019. .clkr = {
  2020. .enable_reg = 0x79004,
  2021. .enable_mask = BIT(25),
  2022. .hw.init = &(struct clk_init_data){
  2023. .name = "gcc_qmip_video_vcodec_ahb_clk",
  2024. .ops = &clk_branch2_ops,
  2025. },
  2026. },
  2027. };
  2028. static struct clk_branch gcc_qupv3_wrap0_core_2x_clk = {
  2029. .halt_reg = 0x1f014,
  2030. .halt_check = BRANCH_HALT_VOTED,
  2031. .clkr = {
  2032. .enable_reg = 0x7900c,
  2033. .enable_mask = BIT(9),
  2034. .hw.init = &(struct clk_init_data){
  2035. .name = "gcc_qupv3_wrap0_core_2x_clk",
  2036. .ops = &clk_branch2_ops,
  2037. },
  2038. },
  2039. };
  2040. static struct clk_branch gcc_qupv3_wrap0_core_clk = {
  2041. .halt_reg = 0x1f00c,
  2042. .halt_check = BRANCH_HALT_VOTED,
  2043. .clkr = {
  2044. .enable_reg = 0x7900c,
  2045. .enable_mask = BIT(8),
  2046. .hw.init = &(struct clk_init_data){
  2047. .name = "gcc_qupv3_wrap0_core_clk",
  2048. .ops = &clk_branch2_ops,
  2049. },
  2050. },
  2051. };
  2052. static struct clk_branch gcc_qupv3_wrap0_s0_clk = {
  2053. .halt_reg = 0x1f144,
  2054. .halt_check = BRANCH_HALT_VOTED,
  2055. .clkr = {
  2056. .enable_reg = 0x7900c,
  2057. .enable_mask = BIT(10),
  2058. .hw.init = &(struct clk_init_data){
  2059. .name = "gcc_qupv3_wrap0_s0_clk",
  2060. .parent_hws = (const struct clk_hw *[])
  2061. { &gcc_qupv3_wrap0_s0_clk_src.clkr.hw },
  2062. .num_parents = 1,
  2063. .flags = CLK_SET_RATE_PARENT,
  2064. .ops = &clk_branch2_ops,
  2065. },
  2066. },
  2067. };
  2068. static struct clk_branch gcc_qupv3_wrap0_s1_clk = {
  2069. .halt_reg = 0x1f274,
  2070. .halt_check = BRANCH_HALT_VOTED,
  2071. .clkr = {
  2072. .enable_reg = 0x7900c,
  2073. .enable_mask = BIT(11),
  2074. .hw.init = &(struct clk_init_data){
  2075. .name = "gcc_qupv3_wrap0_s1_clk",
  2076. .parent_hws = (const struct clk_hw *[])
  2077. { &gcc_qupv3_wrap0_s1_clk_src.clkr.hw },
  2078. .num_parents = 1,
  2079. .flags = CLK_SET_RATE_PARENT,
  2080. .ops = &clk_branch2_ops,
  2081. },
  2082. },
  2083. };
  2084. static struct clk_branch gcc_qupv3_wrap0_s2_clk = {
  2085. .halt_reg = 0x1f3a4,
  2086. .halt_check = BRANCH_HALT_VOTED,
  2087. .clkr = {
  2088. .enable_reg = 0x7900c,
  2089. .enable_mask = BIT(12),
  2090. .hw.init = &(struct clk_init_data){
  2091. .name = "gcc_qupv3_wrap0_s2_clk",
  2092. .parent_hws = (const struct clk_hw *[])
  2093. { &gcc_qupv3_wrap0_s2_clk_src.clkr.hw },
  2094. .num_parents = 1,
  2095. .flags = CLK_SET_RATE_PARENT,
  2096. .ops = &clk_branch2_ops,
  2097. },
  2098. },
  2099. };
  2100. static struct clk_branch gcc_qupv3_wrap0_s3_clk = {
  2101. .halt_reg = 0x1f4d4,
  2102. .halt_check = BRANCH_HALT_VOTED,
  2103. .clkr = {
  2104. .enable_reg = 0x7900c,
  2105. .enable_mask = BIT(13),
  2106. .hw.init = &(struct clk_init_data){
  2107. .name = "gcc_qupv3_wrap0_s3_clk",
  2108. .parent_hws = (const struct clk_hw *[])
  2109. { &gcc_qupv3_wrap0_s3_clk_src.clkr.hw },
  2110. .num_parents = 1,
  2111. .flags = CLK_SET_RATE_PARENT,
  2112. .ops = &clk_branch2_ops,
  2113. },
  2114. },
  2115. };
  2116. static struct clk_branch gcc_qupv3_wrap0_s4_clk = {
  2117. .halt_reg = 0x1f604,
  2118. .halt_check = BRANCH_HALT_VOTED,
  2119. .clkr = {
  2120. .enable_reg = 0x7900c,
  2121. .enable_mask = BIT(14),
  2122. .hw.init = &(struct clk_init_data){
  2123. .name = "gcc_qupv3_wrap0_s4_clk",
  2124. .parent_hws = (const struct clk_hw *[])
  2125. { &gcc_qupv3_wrap0_s4_clk_src.clkr.hw },
  2126. .num_parents = 1,
  2127. .flags = CLK_SET_RATE_PARENT,
  2128. .ops = &clk_branch2_ops,
  2129. },
  2130. },
  2131. };
  2132. static struct clk_branch gcc_qupv3_wrap0_s5_clk = {
  2133. .halt_reg = 0x1f734,
  2134. .halt_check = BRANCH_HALT_VOTED,
  2135. .clkr = {
  2136. .enable_reg = 0x7900c,
  2137. .enable_mask = BIT(15),
  2138. .hw.init = &(struct clk_init_data){
  2139. .name = "gcc_qupv3_wrap0_s5_clk",
  2140. .parent_hws = (const struct clk_hw *[])
  2141. { &gcc_qupv3_wrap0_s5_clk_src.clkr.hw },
  2142. .num_parents = 1,
  2143. .flags = CLK_SET_RATE_PARENT,
  2144. .ops = &clk_branch2_ops,
  2145. },
  2146. },
  2147. };
  2148. static struct clk_branch gcc_qupv3_wrap_0_m_ahb_clk = {
  2149. .halt_reg = 0x1f004,
  2150. .halt_check = BRANCH_HALT_VOTED,
  2151. .hwcg_reg = 0x1f004,
  2152. .hwcg_bit = 1,
  2153. .clkr = {
  2154. .enable_reg = 0x7900c,
  2155. .enable_mask = BIT(6),
  2156. .hw.init = &(struct clk_init_data){
  2157. .name = "gcc_qupv3_wrap_0_m_ahb_clk",
  2158. .ops = &clk_branch2_ops,
  2159. },
  2160. },
  2161. };
  2162. static struct clk_branch gcc_qupv3_wrap_0_s_ahb_clk = {
  2163. .halt_reg = 0x1f008,
  2164. .halt_check = BRANCH_HALT_VOTED,
  2165. .hwcg_reg = 0x1f008,
  2166. .hwcg_bit = 1,
  2167. .clkr = {
  2168. .enable_reg = 0x7900c,
  2169. .enable_mask = BIT(7),
  2170. .hw.init = &(struct clk_init_data){
  2171. .name = "gcc_qupv3_wrap_0_s_ahb_clk",
  2172. .ops = &clk_branch2_ops,
  2173. },
  2174. },
  2175. };
  2176. static struct clk_branch gcc_sdcc1_ahb_clk = {
  2177. .halt_reg = 0x38008,
  2178. .halt_check = BRANCH_HALT,
  2179. .clkr = {
  2180. .enable_reg = 0x38008,
  2181. .enable_mask = BIT(0),
  2182. .hw.init = &(struct clk_init_data){
  2183. .name = "gcc_sdcc1_ahb_clk",
  2184. .ops = &clk_branch2_ops,
  2185. },
  2186. },
  2187. };
  2188. static struct clk_branch gcc_sdcc1_apps_clk = {
  2189. .halt_reg = 0x38004,
  2190. .halt_check = BRANCH_HALT,
  2191. .clkr = {
  2192. .enable_reg = 0x38004,
  2193. .enable_mask = BIT(0),
  2194. .hw.init = &(struct clk_init_data){
  2195. .name = "gcc_sdcc1_apps_clk",
  2196. .parent_hws = (const struct clk_hw *[])
  2197. { &gcc_sdcc1_apps_clk_src.clkr.hw },
  2198. .num_parents = 1,
  2199. .flags = CLK_SET_RATE_PARENT,
  2200. .ops = &clk_branch2_ops,
  2201. },
  2202. },
  2203. };
  2204. static struct clk_branch gcc_sdcc1_ice_core_clk = {
  2205. .halt_reg = 0x3800c,
  2206. .halt_check = BRANCH_HALT,
  2207. .hwcg_reg = 0x3800c,
  2208. .hwcg_bit = 1,
  2209. .clkr = {
  2210. .enable_reg = 0x3800c,
  2211. .enable_mask = BIT(0),
  2212. .hw.init = &(struct clk_init_data){
  2213. .name = "gcc_sdcc1_ice_core_clk",
  2214. .parent_hws = (const struct clk_hw *[])
  2215. { &gcc_sdcc1_ice_core_clk_src.clkr.hw },
  2216. .num_parents = 1,
  2217. .flags = CLK_SET_RATE_PARENT,
  2218. .ops = &clk_branch2_ops,
  2219. },
  2220. },
  2221. };
  2222. static struct clk_branch gcc_sdcc2_ahb_clk = {
  2223. .halt_reg = 0x1e008,
  2224. .halt_check = BRANCH_HALT,
  2225. .clkr = {
  2226. .enable_reg = 0x1e008,
  2227. .enable_mask = BIT(0),
  2228. .hw.init = &(struct clk_init_data){
  2229. .name = "gcc_sdcc2_ahb_clk",
  2230. .ops = &clk_branch2_ops,
  2231. },
  2232. },
  2233. };
  2234. static struct clk_branch gcc_sdcc2_apps_clk = {
  2235. .halt_reg = 0x1e004,
  2236. .halt_check = BRANCH_HALT,
  2237. .clkr = {
  2238. .enable_reg = 0x1e004,
  2239. .enable_mask = BIT(0),
  2240. .hw.init = &(struct clk_init_data){
  2241. .name = "gcc_sdcc2_apps_clk",
  2242. .parent_hws = (const struct clk_hw *[])
  2243. { &gcc_sdcc2_apps_clk_src.clkr.hw },
  2244. .num_parents = 1,
  2245. .flags = CLK_SET_RATE_PARENT,
  2246. .ops = &clk_branch2_ops,
  2247. },
  2248. },
  2249. };
  2250. static struct clk_branch gcc_sys_noc_cpuss_ahb_clk = {
  2251. .halt_reg = 0x2b06c,
  2252. .halt_check = BRANCH_HALT_VOTED,
  2253. .hwcg_reg = 0x2b06c,
  2254. .hwcg_bit = 1,
  2255. .clkr = {
  2256. .enable_reg = 0x79004,
  2257. .enable_mask = BIT(0),
  2258. .hw.init = &(struct clk_init_data){
  2259. .name = "gcc_sys_noc_cpuss_ahb_clk",
  2260. .flags = CLK_IS_CRITICAL,
  2261. .ops = &clk_branch2_ops,
  2262. },
  2263. },
  2264. };
  2265. static struct clk_branch gcc_sys_noc_usb3_prim_axi_clk = {
  2266. .halt_reg = 0x1a080,
  2267. .halt_check = BRANCH_HALT,
  2268. .hwcg_reg = 0x1a080,
  2269. .hwcg_bit = 1,
  2270. .clkr = {
  2271. .enable_reg = 0x1a080,
  2272. .enable_mask = BIT(0),
  2273. .hw.init = &(struct clk_init_data){
  2274. .name = "gcc_sys_noc_usb3_prim_axi_clk",
  2275. .parent_hws = (const struct clk_hw *[])
  2276. { &gcc_usb30_prim_master_clk_src.clkr.hw },
  2277. .num_parents = 1,
  2278. .flags = CLK_SET_RATE_PARENT,
  2279. .ops = &clk_branch2_ops,
  2280. },
  2281. },
  2282. };
  2283. static struct clk_branch gcc_usb30_prim_master_clk = {
  2284. .halt_reg = 0x1a010,
  2285. .halt_check = BRANCH_HALT,
  2286. .clkr = {
  2287. .enable_reg = 0x1a010,
  2288. .enable_mask = BIT(0),
  2289. .hw.init = &(struct clk_init_data){
  2290. .name = "gcc_usb30_prim_master_clk",
  2291. .parent_hws = (const struct clk_hw *[])
  2292. { &gcc_usb30_prim_master_clk_src.clkr.hw },
  2293. .num_parents = 1,
  2294. .flags = CLK_SET_RATE_PARENT,
  2295. .ops = &clk_branch2_ops,
  2296. },
  2297. },
  2298. };
  2299. static struct clk_branch gcc_usb30_prim_mock_utmi_clk = {
  2300. .halt_reg = 0x1a018,
  2301. .halt_check = BRANCH_HALT,
  2302. .clkr = {
  2303. .enable_reg = 0x1a018,
  2304. .enable_mask = BIT(0),
  2305. .hw.init = &(struct clk_init_data){
  2306. .name = "gcc_usb30_prim_mock_utmi_clk",
  2307. .parent_hws = (const struct clk_hw *[])
  2308. { &gcc_usb30_prim_mock_utmi_postdiv.clkr.hw },
  2309. .num_parents = 1,
  2310. .flags = CLK_SET_RATE_PARENT,
  2311. .ops = &clk_branch2_ops,
  2312. },
  2313. },
  2314. };
  2315. static struct clk_branch gcc_usb30_prim_sleep_clk = {
  2316. .halt_reg = 0x1a014,
  2317. .halt_check = BRANCH_HALT,
  2318. .clkr = {
  2319. .enable_reg = 0x1a014,
  2320. .enable_mask = BIT(0),
  2321. .hw.init = &(struct clk_init_data){
  2322. .name = "gcc_usb30_prim_sleep_clk",
  2323. .ops = &clk_branch2_ops,
  2324. },
  2325. },
  2326. };
  2327. static struct clk_branch gcc_usb3_prim_clkref_clk = {
  2328. .halt_reg = 0x9f000,
  2329. .halt_check = BRANCH_HALT,
  2330. .clkr = {
  2331. .enable_reg = 0x9f000,
  2332. .enable_mask = BIT(0),
  2333. .hw.init = &(struct clk_init_data){
  2334. .name = "gcc_usb3_prim_clkref_clk",
  2335. .ops = &clk_branch2_ops,
  2336. },
  2337. },
  2338. };
  2339. static struct clk_branch gcc_usb3_prim_phy_com_aux_clk = {
  2340. .halt_reg = 0x1a054,
  2341. .halt_check = BRANCH_HALT,
  2342. .clkr = {
  2343. .enable_reg = 0x1a054,
  2344. .enable_mask = BIT(0),
  2345. .hw.init = &(struct clk_init_data){
  2346. .name = "gcc_usb3_prim_phy_com_aux_clk",
  2347. .parent_hws = (const struct clk_hw *[])
  2348. { &gcc_usb3_prim_phy_aux_clk_src.clkr.hw },
  2349. .num_parents = 1,
  2350. .flags = CLK_SET_RATE_PARENT,
  2351. .ops = &clk_branch2_ops,
  2352. },
  2353. },
  2354. };
  2355. static struct clk_branch gcc_usb3_prim_phy_pipe_clk = {
  2356. .halt_reg = 0x1a058,
  2357. .halt_check = BRANCH_HALT_SKIP,
  2358. .hwcg_reg = 0x1a058,
  2359. .hwcg_bit = 1,
  2360. .clkr = {
  2361. .enable_reg = 0x1a058,
  2362. .enable_mask = BIT(0),
  2363. .hw.init = &(struct clk_init_data){
  2364. .name = "gcc_usb3_prim_phy_pipe_clk",
  2365. .ops = &clk_branch2_ops,
  2366. },
  2367. },
  2368. };
  2369. static struct clk_branch gcc_vcodec0_axi_clk = {
  2370. .halt_reg = 0x6e008,
  2371. .halt_check = BRANCH_HALT,
  2372. .clkr = {
  2373. .enable_reg = 0x6e008,
  2374. .enable_mask = BIT(0),
  2375. .hw.init = &(struct clk_init_data){
  2376. .name = "gcc_vcodec0_axi_clk",
  2377. .ops = &clk_branch2_ops,
  2378. },
  2379. },
  2380. };
  2381. static struct clk_branch gcc_venus_ahb_clk = {
  2382. .halt_reg = 0x6e010,
  2383. .halt_check = BRANCH_HALT,
  2384. .clkr = {
  2385. .enable_reg = 0x6e010,
  2386. .enable_mask = BIT(0),
  2387. .hw.init = &(struct clk_init_data){
  2388. .name = "gcc_venus_ahb_clk",
  2389. .ops = &clk_branch2_ops,
  2390. },
  2391. },
  2392. };
  2393. static struct clk_branch gcc_venus_ctl_axi_clk = {
  2394. .halt_reg = 0x6e004,
  2395. .halt_check = BRANCH_HALT,
  2396. .clkr = {
  2397. .enable_reg = 0x6e004,
  2398. .enable_mask = BIT(0),
  2399. .hw.init = &(struct clk_init_data){
  2400. .name = "gcc_venus_ctl_axi_clk",
  2401. .ops = &clk_branch2_ops,
  2402. },
  2403. },
  2404. };
  2405. static struct clk_branch gcc_video_ahb_clk = {
  2406. .halt_reg = 0x17004,
  2407. .halt_check = BRANCH_HALT,
  2408. .hwcg_reg = 0x17004,
  2409. .hwcg_bit = 1,
  2410. .clkr = {
  2411. .enable_reg = 0x17004,
  2412. .enable_mask = BIT(0),
  2413. .hw.init = &(struct clk_init_data){
  2414. .name = "gcc_video_ahb_clk",
  2415. .ops = &clk_branch2_ops,
  2416. },
  2417. },
  2418. };
  2419. static struct clk_branch gcc_video_axi0_clk = {
  2420. .halt_reg = 0x1701c,
  2421. .halt_check = BRANCH_HALT,
  2422. .hwcg_reg = 0x1701c,
  2423. .hwcg_bit = 1,
  2424. .clkr = {
  2425. .enable_reg = 0x1701c,
  2426. .enable_mask = BIT(0),
  2427. .hw.init = &(struct clk_init_data){
  2428. .name = "gcc_video_axi0_clk",
  2429. .ops = &clk_branch2_ops,
  2430. },
  2431. },
  2432. };
  2433. static struct clk_branch gcc_video_throttle_core_clk = {
  2434. .halt_reg = 0x17068,
  2435. .halt_check = BRANCH_HALT_VOTED,
  2436. .hwcg_reg = 0x17068,
  2437. .hwcg_bit = 1,
  2438. .clkr = {
  2439. .enable_reg = 0x79004,
  2440. .enable_mask = BIT(28),
  2441. .hw.init = &(struct clk_init_data){
  2442. .name = "gcc_video_throttle_core_clk",
  2443. .ops = &clk_branch2_ops,
  2444. },
  2445. },
  2446. };
  2447. static struct clk_branch gcc_video_vcodec0_sys_clk = {
  2448. .halt_reg = 0x580a4,
  2449. .halt_check = BRANCH_HALT_DELAY,
  2450. .hwcg_reg = 0x580a4,
  2451. .hwcg_bit = 1,
  2452. .clkr = {
  2453. .enable_reg = 0x580a4,
  2454. .enable_mask = BIT(0),
  2455. .hw.init = &(struct clk_init_data){
  2456. .name = "gcc_video_vcodec0_sys_clk",
  2457. .parent_hws = (const struct clk_hw *[])
  2458. { &gcc_video_venus_clk_src.clkr.hw },
  2459. .num_parents = 1,
  2460. .flags = CLK_SET_RATE_PARENT,
  2461. .ops = &clk_branch2_ops,
  2462. },
  2463. },
  2464. };
  2465. static struct clk_branch gcc_video_venus_ctl_clk = {
  2466. .halt_reg = 0x5808c,
  2467. .halt_check = BRANCH_HALT,
  2468. .clkr = {
  2469. .enable_reg = 0x5808c,
  2470. .enable_mask = BIT(0),
  2471. .hw.init = &(struct clk_init_data){
  2472. .name = "gcc_video_venus_ctl_clk",
  2473. .parent_hws = (const struct clk_hw *[])
  2474. { &gcc_video_venus_clk_src.clkr.hw },
  2475. .num_parents = 1,
  2476. .flags = CLK_SET_RATE_PARENT,
  2477. .ops = &clk_branch2_ops,
  2478. },
  2479. },
  2480. };
  2481. static struct clk_branch gcc_video_xo_clk = {
  2482. .halt_reg = 0x17024,
  2483. .halt_check = BRANCH_HALT,
  2484. .clkr = {
  2485. .enable_reg = 0x17024,
  2486. .enable_mask = BIT(0),
  2487. .hw.init = &(struct clk_init_data){
  2488. .name = "gcc_video_xo_clk",
  2489. .ops = &clk_branch2_ops,
  2490. },
  2491. },
  2492. };
  2493. static struct gdsc gcc_camss_top_gdsc = {
  2494. .gdscr = 0x58004,
  2495. .pd = {
  2496. .name = "gcc_camss_top",
  2497. },
  2498. .pwrsts = PWRSTS_OFF_ON,
  2499. };
  2500. static struct gdsc gcc_usb30_prim_gdsc = {
  2501. .gdscr = 0x1a004,
  2502. .pd = {
  2503. .name = "gcc_usb30_prim",
  2504. },
  2505. .pwrsts = PWRSTS_OFF_ON,
  2506. };
  2507. static struct gdsc gcc_vcodec0_gdsc = {
  2508. .gdscr = 0x58098,
  2509. .pd = {
  2510. .name = "gcc_vcodec0",
  2511. },
  2512. .pwrsts = PWRSTS_OFF_ON,
  2513. };
  2514. static struct gdsc gcc_venus_gdsc = {
  2515. .gdscr = 0x5807c,
  2516. .pd = {
  2517. .name = "gcc_venus",
  2518. },
  2519. .pwrsts = PWRSTS_OFF_ON,
  2520. };
  2521. static struct gdsc hlos1_vote_turing_mmu_tbu1_gdsc = {
  2522. .gdscr = 0x7d060,
  2523. .pd = {
  2524. .name = "hlos1_vote_turing_mmu_tbu1",
  2525. },
  2526. .pwrsts = PWRSTS_OFF_ON,
  2527. .flags = VOTABLE,
  2528. };
  2529. static struct gdsc hlos1_vote_turing_mmu_tbu0_gdsc = {
  2530. .gdscr = 0x7d07c,
  2531. .pd = {
  2532. .name = "hlos1_vote_turing_mmu_tbu0",
  2533. },
  2534. .pwrsts = PWRSTS_OFF_ON,
  2535. .flags = VOTABLE,
  2536. };
  2537. static struct gdsc hlos1_vote_mm_snoc_mmu_tbu_rt_gdsc = {
  2538. .gdscr = 0x7d074,
  2539. .pd = {
  2540. .name = "hlos1_vote_mm_snoc_mmu_tbu_rt",
  2541. },
  2542. .pwrsts = PWRSTS_OFF_ON,
  2543. .flags = VOTABLE,
  2544. };
  2545. static struct gdsc hlos1_vote_mm_snoc_mmu_tbu_nrt_gdsc = {
  2546. .gdscr = 0x7d078,
  2547. .pd = {
  2548. .name = "hlos1_vote_mm_snoc_mmu_tbu_nrt",
  2549. },
  2550. .pwrsts = PWRSTS_OFF_ON,
  2551. .flags = VOTABLE,
  2552. };
  2553. static struct clk_regmap *gcc_qcm2290_clocks[] = {
  2554. [GCC_AHB2PHY_CSI_CLK] = &gcc_ahb2phy_csi_clk.clkr,
  2555. [GCC_AHB2PHY_USB_CLK] = &gcc_ahb2phy_usb_clk.clkr,
  2556. [GCC_BIMC_GPU_AXI_CLK] = &gcc_bimc_gpu_axi_clk.clkr,
  2557. [GCC_BOOT_ROM_AHB_CLK] = &gcc_boot_rom_ahb_clk.clkr,
  2558. [GCC_CAM_THROTTLE_NRT_CLK] = &gcc_cam_throttle_nrt_clk.clkr,
  2559. [GCC_CAM_THROTTLE_RT_CLK] = &gcc_cam_throttle_rt_clk.clkr,
  2560. [GCC_CAMERA_AHB_CLK] = &gcc_camera_ahb_clk.clkr,
  2561. [GCC_CAMERA_XO_CLK] = &gcc_camera_xo_clk.clkr,
  2562. [GCC_CAMSS_AXI_CLK] = &gcc_camss_axi_clk.clkr,
  2563. [GCC_CAMSS_AXI_CLK_SRC] = &gcc_camss_axi_clk_src.clkr,
  2564. [GCC_CAMSS_CAMNOC_ATB_CLK] = &gcc_camss_camnoc_atb_clk.clkr,
  2565. [GCC_CAMSS_CAMNOC_NTS_XO_CLK] = &gcc_camss_camnoc_nts_xo_clk.clkr,
  2566. [GCC_CAMSS_CCI_0_CLK] = &gcc_camss_cci_0_clk.clkr,
  2567. [GCC_CAMSS_CCI_CLK_SRC] = &gcc_camss_cci_clk_src.clkr,
  2568. [GCC_CAMSS_CPHY_0_CLK] = &gcc_camss_cphy_0_clk.clkr,
  2569. [GCC_CAMSS_CPHY_1_CLK] = &gcc_camss_cphy_1_clk.clkr,
  2570. [GCC_CAMSS_CSI0PHYTIMER_CLK] = &gcc_camss_csi0phytimer_clk.clkr,
  2571. [GCC_CAMSS_CSI0PHYTIMER_CLK_SRC] = &gcc_camss_csi0phytimer_clk_src.clkr,
  2572. [GCC_CAMSS_CSI1PHYTIMER_CLK] = &gcc_camss_csi1phytimer_clk.clkr,
  2573. [GCC_CAMSS_CSI1PHYTIMER_CLK_SRC] = &gcc_camss_csi1phytimer_clk_src.clkr,
  2574. [GCC_CAMSS_MCLK0_CLK] = &gcc_camss_mclk0_clk.clkr,
  2575. [GCC_CAMSS_MCLK0_CLK_SRC] = &gcc_camss_mclk0_clk_src.clkr,
  2576. [GCC_CAMSS_MCLK1_CLK] = &gcc_camss_mclk1_clk.clkr,
  2577. [GCC_CAMSS_MCLK1_CLK_SRC] = &gcc_camss_mclk1_clk_src.clkr,
  2578. [GCC_CAMSS_MCLK2_CLK] = &gcc_camss_mclk2_clk.clkr,
  2579. [GCC_CAMSS_MCLK2_CLK_SRC] = &gcc_camss_mclk2_clk_src.clkr,
  2580. [GCC_CAMSS_MCLK3_CLK] = &gcc_camss_mclk3_clk.clkr,
  2581. [GCC_CAMSS_MCLK3_CLK_SRC] = &gcc_camss_mclk3_clk_src.clkr,
  2582. [GCC_CAMSS_NRT_AXI_CLK] = &gcc_camss_nrt_axi_clk.clkr,
  2583. [GCC_CAMSS_OPE_AHB_CLK] = &gcc_camss_ope_ahb_clk.clkr,
  2584. [GCC_CAMSS_OPE_AHB_CLK_SRC] = &gcc_camss_ope_ahb_clk_src.clkr,
  2585. [GCC_CAMSS_OPE_CLK] = &gcc_camss_ope_clk.clkr,
  2586. [GCC_CAMSS_OPE_CLK_SRC] = &gcc_camss_ope_clk_src.clkr,
  2587. [GCC_CAMSS_RT_AXI_CLK] = &gcc_camss_rt_axi_clk.clkr,
  2588. [GCC_CAMSS_TFE_0_CLK] = &gcc_camss_tfe_0_clk.clkr,
  2589. [GCC_CAMSS_TFE_0_CLK_SRC] = &gcc_camss_tfe_0_clk_src.clkr,
  2590. [GCC_CAMSS_TFE_0_CPHY_RX_CLK] = &gcc_camss_tfe_0_cphy_rx_clk.clkr,
  2591. [GCC_CAMSS_TFE_0_CSID_CLK] = &gcc_camss_tfe_0_csid_clk.clkr,
  2592. [GCC_CAMSS_TFE_0_CSID_CLK_SRC] = &gcc_camss_tfe_0_csid_clk_src.clkr,
  2593. [GCC_CAMSS_TFE_1_CLK] = &gcc_camss_tfe_1_clk.clkr,
  2594. [GCC_CAMSS_TFE_1_CLK_SRC] = &gcc_camss_tfe_1_clk_src.clkr,
  2595. [GCC_CAMSS_TFE_1_CPHY_RX_CLK] = &gcc_camss_tfe_1_cphy_rx_clk.clkr,
  2596. [GCC_CAMSS_TFE_1_CSID_CLK] = &gcc_camss_tfe_1_csid_clk.clkr,
  2597. [GCC_CAMSS_TFE_1_CSID_CLK_SRC] = &gcc_camss_tfe_1_csid_clk_src.clkr,
  2598. [GCC_CAMSS_TFE_CPHY_RX_CLK_SRC] = &gcc_camss_tfe_cphy_rx_clk_src.clkr,
  2599. [GCC_CAMSS_TOP_AHB_CLK] = &gcc_camss_top_ahb_clk.clkr,
  2600. [GCC_CAMSS_TOP_AHB_CLK_SRC] = &gcc_camss_top_ahb_clk_src.clkr,
  2601. [GCC_CFG_NOC_USB3_PRIM_AXI_CLK] = &gcc_cfg_noc_usb3_prim_axi_clk.clkr,
  2602. [GCC_DISP_AHB_CLK] = &gcc_disp_ahb_clk.clkr,
  2603. [GCC_DISP_GPLL0_CLK_SRC] = &gcc_disp_gpll0_clk_src.clkr,
  2604. [GCC_DISP_GPLL0_DIV_CLK_SRC] = &gcc_disp_gpll0_div_clk_src.clkr,
  2605. [GCC_DISP_HF_AXI_CLK] = &gcc_disp_hf_axi_clk.clkr,
  2606. [GCC_DISP_THROTTLE_CORE_CLK] = &gcc_disp_throttle_core_clk.clkr,
  2607. [GCC_DISP_XO_CLK] = &gcc_disp_xo_clk.clkr,
  2608. [GCC_GP1_CLK] = &gcc_gp1_clk.clkr,
  2609. [GCC_GP1_CLK_SRC] = &gcc_gp1_clk_src.clkr,
  2610. [GCC_GP2_CLK] = &gcc_gp2_clk.clkr,
  2611. [GCC_GP2_CLK_SRC] = &gcc_gp2_clk_src.clkr,
  2612. [GCC_GP3_CLK] = &gcc_gp3_clk.clkr,
  2613. [GCC_GP3_CLK_SRC] = &gcc_gp3_clk_src.clkr,
  2614. [GCC_GPU_CFG_AHB_CLK] = &gcc_gpu_cfg_ahb_clk.clkr,
  2615. [GCC_GPU_GPLL0_CLK_SRC] = &gcc_gpu_gpll0_clk_src.clkr,
  2616. [GCC_GPU_GPLL0_DIV_CLK_SRC] = &gcc_gpu_gpll0_div_clk_src.clkr,
  2617. [GCC_GPU_IREF_CLK] = &gcc_gpu_iref_clk.clkr,
  2618. [GCC_GPU_MEMNOC_GFX_CLK] = &gcc_gpu_memnoc_gfx_clk.clkr,
  2619. [GCC_GPU_SNOC_DVM_GFX_CLK] = &gcc_gpu_snoc_dvm_gfx_clk.clkr,
  2620. [GCC_GPU_THROTTLE_CORE_CLK] = &gcc_gpu_throttle_core_clk.clkr,
  2621. [GCC_PDM2_CLK] = &gcc_pdm2_clk.clkr,
  2622. [GCC_PDM2_CLK_SRC] = &gcc_pdm2_clk_src.clkr,
  2623. [GCC_PDM_AHB_CLK] = &gcc_pdm_ahb_clk.clkr,
  2624. [GCC_PDM_XO4_CLK] = &gcc_pdm_xo4_clk.clkr,
  2625. [GCC_PWM0_XO512_CLK] = &gcc_pwm0_xo512_clk.clkr,
  2626. [GCC_QMIP_CAMERA_NRT_AHB_CLK] = &gcc_qmip_camera_nrt_ahb_clk.clkr,
  2627. [GCC_QMIP_CAMERA_RT_AHB_CLK] = &gcc_qmip_camera_rt_ahb_clk.clkr,
  2628. [GCC_QMIP_DISP_AHB_CLK] = &gcc_qmip_disp_ahb_clk.clkr,
  2629. [GCC_QMIP_GPU_CFG_AHB_CLK] = &gcc_qmip_gpu_cfg_ahb_clk.clkr,
  2630. [GCC_QMIP_VIDEO_VCODEC_AHB_CLK] = &gcc_qmip_video_vcodec_ahb_clk.clkr,
  2631. [GCC_QUPV3_WRAP0_CORE_2X_CLK] = &gcc_qupv3_wrap0_core_2x_clk.clkr,
  2632. [GCC_QUPV3_WRAP0_CORE_CLK] = &gcc_qupv3_wrap0_core_clk.clkr,
  2633. [GCC_QUPV3_WRAP0_S0_CLK] = &gcc_qupv3_wrap0_s0_clk.clkr,
  2634. [GCC_QUPV3_WRAP0_S0_CLK_SRC] = &gcc_qupv3_wrap0_s0_clk_src.clkr,
  2635. [GCC_QUPV3_WRAP0_S1_CLK] = &gcc_qupv3_wrap0_s1_clk.clkr,
  2636. [GCC_QUPV3_WRAP0_S1_CLK_SRC] = &gcc_qupv3_wrap0_s1_clk_src.clkr,
  2637. [GCC_QUPV3_WRAP0_S2_CLK] = &gcc_qupv3_wrap0_s2_clk.clkr,
  2638. [GCC_QUPV3_WRAP0_S2_CLK_SRC] = &gcc_qupv3_wrap0_s2_clk_src.clkr,
  2639. [GCC_QUPV3_WRAP0_S3_CLK] = &gcc_qupv3_wrap0_s3_clk.clkr,
  2640. [GCC_QUPV3_WRAP0_S3_CLK_SRC] = &gcc_qupv3_wrap0_s3_clk_src.clkr,
  2641. [GCC_QUPV3_WRAP0_S4_CLK] = &gcc_qupv3_wrap0_s4_clk.clkr,
  2642. [GCC_QUPV3_WRAP0_S4_CLK_SRC] = &gcc_qupv3_wrap0_s4_clk_src.clkr,
  2643. [GCC_QUPV3_WRAP0_S5_CLK] = &gcc_qupv3_wrap0_s5_clk.clkr,
  2644. [GCC_QUPV3_WRAP0_S5_CLK_SRC] = &gcc_qupv3_wrap0_s5_clk_src.clkr,
  2645. [GCC_QUPV3_WRAP_0_M_AHB_CLK] = &gcc_qupv3_wrap_0_m_ahb_clk.clkr,
  2646. [GCC_QUPV3_WRAP_0_S_AHB_CLK] = &gcc_qupv3_wrap_0_s_ahb_clk.clkr,
  2647. [GCC_SDCC1_AHB_CLK] = &gcc_sdcc1_ahb_clk.clkr,
  2648. [GCC_SDCC1_APPS_CLK] = &gcc_sdcc1_apps_clk.clkr,
  2649. [GCC_SDCC1_APPS_CLK_SRC] = &gcc_sdcc1_apps_clk_src.clkr,
  2650. [GCC_SDCC1_ICE_CORE_CLK] = &gcc_sdcc1_ice_core_clk.clkr,
  2651. [GCC_SDCC1_ICE_CORE_CLK_SRC] = &gcc_sdcc1_ice_core_clk_src.clkr,
  2652. [GCC_SDCC2_AHB_CLK] = &gcc_sdcc2_ahb_clk.clkr,
  2653. [GCC_SDCC2_APPS_CLK] = &gcc_sdcc2_apps_clk.clkr,
  2654. [GCC_SDCC2_APPS_CLK_SRC] = &gcc_sdcc2_apps_clk_src.clkr,
  2655. [GCC_SYS_NOC_CPUSS_AHB_CLK] = &gcc_sys_noc_cpuss_ahb_clk.clkr,
  2656. [GCC_SYS_NOC_USB3_PRIM_AXI_CLK] = &gcc_sys_noc_usb3_prim_axi_clk.clkr,
  2657. [GCC_USB30_PRIM_MASTER_CLK] = &gcc_usb30_prim_master_clk.clkr,
  2658. [GCC_USB30_PRIM_MASTER_CLK_SRC] = &gcc_usb30_prim_master_clk_src.clkr,
  2659. [GCC_USB30_PRIM_MOCK_UTMI_CLK] = &gcc_usb30_prim_mock_utmi_clk.clkr,
  2660. [GCC_USB30_PRIM_MOCK_UTMI_CLK_SRC] =
  2661. &gcc_usb30_prim_mock_utmi_clk_src.clkr,
  2662. [GCC_USB30_PRIM_MOCK_UTMI_POSTDIV] =
  2663. &gcc_usb30_prim_mock_utmi_postdiv.clkr,
  2664. [GCC_USB30_PRIM_SLEEP_CLK] = &gcc_usb30_prim_sleep_clk.clkr,
  2665. [GCC_USB3_PRIM_CLKREF_CLK] = &gcc_usb3_prim_clkref_clk.clkr,
  2666. [GCC_USB3_PRIM_PHY_AUX_CLK_SRC] = &gcc_usb3_prim_phy_aux_clk_src.clkr,
  2667. [GCC_USB3_PRIM_PHY_COM_AUX_CLK] = &gcc_usb3_prim_phy_com_aux_clk.clkr,
  2668. [GCC_USB3_PRIM_PHY_PIPE_CLK] = &gcc_usb3_prim_phy_pipe_clk.clkr,
  2669. [GCC_VCODEC0_AXI_CLK] = &gcc_vcodec0_axi_clk.clkr,
  2670. [GCC_VENUS_AHB_CLK] = &gcc_venus_ahb_clk.clkr,
  2671. [GCC_VENUS_CTL_AXI_CLK] = &gcc_venus_ctl_axi_clk.clkr,
  2672. [GCC_VIDEO_AHB_CLK] = &gcc_video_ahb_clk.clkr,
  2673. [GCC_VIDEO_AXI0_CLK] = &gcc_video_axi0_clk.clkr,
  2674. [GCC_VIDEO_THROTTLE_CORE_CLK] = &gcc_video_throttle_core_clk.clkr,
  2675. [GCC_VIDEO_VCODEC0_SYS_CLK] = &gcc_video_vcodec0_sys_clk.clkr,
  2676. [GCC_VIDEO_VENUS_CLK_SRC] = &gcc_video_venus_clk_src.clkr,
  2677. [GCC_VIDEO_VENUS_CTL_CLK] = &gcc_video_venus_ctl_clk.clkr,
  2678. [GCC_VIDEO_XO_CLK] = &gcc_video_xo_clk.clkr,
  2679. [GPLL0] = &gpll0.clkr,
  2680. [GPLL0_OUT_AUX2] = &gpll0_out_aux2.clkr,
  2681. [GPLL1] = &gpll1.clkr,
  2682. [GPLL10] = &gpll10.clkr,
  2683. [GPLL11] = &gpll11.clkr,
  2684. [GPLL3] = &gpll3.clkr,
  2685. [GPLL3_OUT_MAIN] = &gpll3_out_main.clkr,
  2686. [GPLL4] = &gpll4.clkr,
  2687. [GPLL5] = &gpll5.clkr,
  2688. [GPLL6] = &gpll6.clkr,
  2689. [GPLL6_OUT_MAIN] = &gpll6_out_main.clkr,
  2690. [GPLL7] = &gpll7.clkr,
  2691. [GPLL8] = &gpll8.clkr,
  2692. [GPLL8_OUT_MAIN] = &gpll8_out_main.clkr,
  2693. [GPLL9] = &gpll9.clkr,
  2694. [GPLL9_OUT_MAIN] = &gpll9_out_main.clkr,
  2695. };
  2696. static const struct qcom_reset_map gcc_qcm2290_resets[] = {
  2697. [GCC_CAMSS_OPE_BCR] = { 0x55000 },
  2698. [GCC_CAMSS_TFE_BCR] = { 0x52000 },
  2699. [GCC_CAMSS_TOP_BCR] = { 0x58000 },
  2700. [GCC_GPU_BCR] = { 0x36000 },
  2701. [GCC_MMSS_BCR] = { 0x17000 },
  2702. [GCC_PDM_BCR] = { 0x20000 },
  2703. [GCC_QUPV3_WRAPPER_0_BCR] = { 0x1f000 },
  2704. [GCC_QUSB2PHY_PRIM_BCR] = { 0x1c000 },
  2705. [GCC_SDCC1_BCR] = { 0x38000 },
  2706. [GCC_SDCC2_BCR] = { 0x1e000 },
  2707. [GCC_USB30_PRIM_BCR] = { 0x1a000 },
  2708. [GCC_USB3_PHY_PRIM_SP0_BCR] = { 0x1b000 },
  2709. [GCC_USB3PHY_PHY_PRIM_SP0_BCR] = { 0x1b008 },
  2710. [GCC_USB_PHY_CFG_AHB2PHY_BCR] = { 0x1d000 },
  2711. [GCC_VCODEC0_BCR] = { 0x58094 },
  2712. [GCC_VENUS_BCR] = { 0x58078 },
  2713. [GCC_VIDEO_INTERFACE_BCR] = { 0x6e000 },
  2714. };
  2715. static struct gdsc *gcc_qcm2290_gdscs[] = {
  2716. [GCC_CAMSS_TOP_GDSC] = &gcc_camss_top_gdsc,
  2717. [GCC_USB30_PRIM_GDSC] = &gcc_usb30_prim_gdsc,
  2718. [GCC_VCODEC0_GDSC] = &gcc_vcodec0_gdsc,
  2719. [GCC_VENUS_GDSC] = &gcc_venus_gdsc,
  2720. [HLOS1_VOTE_TURING_MMU_TBU1_GDSC] = &hlos1_vote_turing_mmu_tbu1_gdsc,
  2721. [HLOS1_VOTE_TURING_MMU_TBU0_GDSC] = &hlos1_vote_turing_mmu_tbu0_gdsc,
  2722. [HLOS1_VOTE_MM_SNOC_MMU_TBU_RT_GDSC] = &hlos1_vote_mm_snoc_mmu_tbu_rt_gdsc,
  2723. [HLOS1_VOTE_MM_SNOC_MMU_TBU_NRT_GDSC] = &hlos1_vote_mm_snoc_mmu_tbu_nrt_gdsc,
  2724. };
  2725. static const struct clk_rcg_dfs_data gcc_dfs_clocks[] = {
  2726. DEFINE_RCG_DFS(gcc_qupv3_wrap0_s0_clk_src),
  2727. DEFINE_RCG_DFS(gcc_qupv3_wrap0_s1_clk_src),
  2728. DEFINE_RCG_DFS(gcc_qupv3_wrap0_s2_clk_src),
  2729. DEFINE_RCG_DFS(gcc_qupv3_wrap0_s3_clk_src),
  2730. DEFINE_RCG_DFS(gcc_qupv3_wrap0_s4_clk_src),
  2731. DEFINE_RCG_DFS(gcc_qupv3_wrap0_s5_clk_src),
  2732. };
  2733. static const struct regmap_config gcc_qcm2290_regmap_config = {
  2734. .reg_bits = 32,
  2735. .reg_stride = 4,
  2736. .val_bits = 32,
  2737. .max_register = 0xc7000,
  2738. .fast_io = true,
  2739. };
  2740. static const struct qcom_cc_desc gcc_qcm2290_desc = {
  2741. .config = &gcc_qcm2290_regmap_config,
  2742. .clks = gcc_qcm2290_clocks,
  2743. .num_clks = ARRAY_SIZE(gcc_qcm2290_clocks),
  2744. .resets = gcc_qcm2290_resets,
  2745. .num_resets = ARRAY_SIZE(gcc_qcm2290_resets),
  2746. .gdscs = gcc_qcm2290_gdscs,
  2747. .num_gdscs = ARRAY_SIZE(gcc_qcm2290_gdscs),
  2748. };
  2749. static const struct of_device_id gcc_qcm2290_match_table[] = {
  2750. { .compatible = "qcom,gcc-qcm2290" },
  2751. { }
  2752. };
  2753. MODULE_DEVICE_TABLE(of, gcc_qcm2290_match_table);
  2754. static int gcc_qcm2290_probe(struct platform_device *pdev)
  2755. {
  2756. struct regmap *regmap;
  2757. int ret;
  2758. regmap = qcom_cc_map(pdev, &gcc_qcm2290_desc);
  2759. if (IS_ERR(regmap))
  2760. return PTR_ERR(regmap);
  2761. ret = qcom_cc_register_rcg_dfs(regmap, gcc_dfs_clocks,
  2762. ARRAY_SIZE(gcc_dfs_clocks));
  2763. if (ret)
  2764. return ret;
  2765. clk_alpha_pll_configure(&gpll10, regmap, &gpll10_config);
  2766. clk_alpha_pll_configure(&gpll11, regmap, &gpll11_config);
  2767. clk_alpha_pll_configure(&gpll8, regmap, &gpll8_config);
  2768. clk_alpha_pll_configure(&gpll9, regmap, &gpll9_config);
  2769. return qcom_cc_really_probe(pdev, &gcc_qcm2290_desc, regmap);
  2770. }
  2771. static struct platform_driver gcc_qcm2290_driver = {
  2772. .probe = gcc_qcm2290_probe,
  2773. .driver = {
  2774. .name = "gcc-qcm2290",
  2775. .of_match_table = gcc_qcm2290_match_table,
  2776. },
  2777. };
  2778. static int __init gcc_qcm2290_init(void)
  2779. {
  2780. return platform_driver_register(&gcc_qcm2290_driver);
  2781. }
  2782. subsys_initcall(gcc_qcm2290_init);
  2783. static void __exit gcc_qcm2290_exit(void)
  2784. {
  2785. platform_driver_unregister(&gcc_qcm2290_driver);
  2786. }
  2787. module_exit(gcc_qcm2290_exit);
  2788. MODULE_DESCRIPTION("QTI GCC QCM2290 Driver");
  2789. MODULE_LICENSE("GPL v2");