123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021 |
- // SPDX-License-Identifier: GPL-2.0-only
- /*
- * Copyright (c) 2020, The Linux Foundation. All rights reserved.
- */
- #include <linux/clk-provider.h>
- #include <linux/err.h>
- #include <linux/kernel.h>
- #include <linux/module.h>
- #include <linux/platform_device.h>
- #include <linux/regmap.h>
- #include <dt-bindings/clock/qcom,gcc-qcm2290.h>
- #include "clk-alpha-pll.h"
- #include "clk-branch.h"
- #include "clk-rcg.h"
- #include "clk-regmap-divider.h"
- #include "common.h"
- #include "gdsc.h"
- #include "reset.h"
- enum {
- P_BI_TCXO,
- P_GPLL0_OUT_AUX2,
- P_GPLL0_OUT_EARLY,
- P_GPLL10_OUT_MAIN,
- P_GPLL11_OUT_AUX,
- P_GPLL11_OUT_AUX2,
- P_GPLL11_OUT_MAIN,
- P_GPLL3_OUT_EARLY,
- P_GPLL3_OUT_MAIN,
- P_GPLL4_OUT_MAIN,
- P_GPLL5_OUT_MAIN,
- P_GPLL6_OUT_EARLY,
- P_GPLL6_OUT_MAIN,
- P_GPLL7_OUT_MAIN,
- P_GPLL8_OUT_EARLY,
- P_GPLL8_OUT_MAIN,
- P_GPLL9_OUT_EARLY,
- P_GPLL9_OUT_MAIN,
- P_SLEEP_CLK,
- };
- static const struct pll_vco brammo_vco[] = {
- { 500000000, 1250000000, 0 },
- };
- static const struct pll_vco default_vco[] = {
- { 500000000, 1000000000, 2 },
- };
- static const struct pll_vco spark_vco[] = {
- { 750000000, 1500000000, 1 },
- };
- static struct clk_alpha_pll gpll0 = {
- .offset = 0x0,
- .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT_EVO],
- .clkr = {
- .enable_reg = 0x79000,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gpll0",
- .parent_data = &(const struct clk_parent_data){
- .fw_name = "bi_tcxo",
- },
- .num_parents = 1,
- .ops = &clk_alpha_pll_ops,
- },
- },
- };
- static const struct clk_div_table post_div_table_gpll0_out_aux2[] = {
- { 0x1, 2 },
- { }
- };
- static struct clk_alpha_pll_postdiv gpll0_out_aux2 = {
- .offset = 0x0,
- .post_div_shift = 8,
- .post_div_table = post_div_table_gpll0_out_aux2,
- .num_post_div = ARRAY_SIZE(post_div_table_gpll0_out_aux2),
- .width = 4,
- .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT_EVO],
- .clkr.hw.init = &(struct clk_init_data){
- .name = "gpll0_out_aux2",
- .parent_hws = (const struct clk_hw *[]){ &gpll0.clkr.hw },
- .num_parents = 1,
- .ops = &clk_alpha_pll_postdiv_ro_ops,
- },
- };
- static struct clk_alpha_pll gpll1 = {
- .offset = 0x1000,
- .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT_EVO],
- .clkr = {
- .enable_reg = 0x79000,
- .enable_mask = BIT(1),
- .hw.init = &(struct clk_init_data){
- .name = "gpll1",
- .parent_data = &(const struct clk_parent_data){
- .fw_name = "bi_tcxo",
- },
- .num_parents = 1,
- .ops = &clk_alpha_pll_ops,
- },
- },
- };
- /* 1152MHz configuration */
- static const struct alpha_pll_config gpll10_config = {
- .l = 0x3c,
- .alpha = 0x0,
- .vco_val = 0x1 << 20,
- .vco_mask = GENMASK(21, 20),
- .main_output_mask = BIT(0),
- .config_ctl_val = 0x4001055B,
- .test_ctl_hi1_val = 0x1,
- };
- static struct clk_alpha_pll gpll10 = {
- .offset = 0xa000,
- .vco_table = spark_vco,
- .num_vco = ARRAY_SIZE(spark_vco),
- .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT_EVO],
- .clkr = {
- .enable_reg = 0x79000,
- .enable_mask = BIT(10),
- .hw.init = &(struct clk_init_data){
- .name = "gpll10",
- .parent_data = &(const struct clk_parent_data){
- .fw_name = "bi_tcxo",
- },
- .num_parents = 1,
- .ops = &clk_alpha_pll_ops,
- },
- },
- };
- /* 532MHz configuration */
- static const struct alpha_pll_config gpll11_config = {
- .l = 0x1B,
- .alpha = 0x55555555,
- .alpha_hi = 0xB5,
- .alpha_en_mask = BIT(24),
- .vco_val = 0x2 << 20,
- .vco_mask = GENMASK(21, 20),
- .main_output_mask = BIT(0),
- .config_ctl_val = 0x4001055B,
- .test_ctl_hi1_val = 0x1,
- };
- static struct clk_alpha_pll gpll11 = {
- .offset = 0xb000,
- .vco_table = default_vco,
- .num_vco = ARRAY_SIZE(default_vco),
- .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT_EVO],
- .flags = SUPPORTS_DYNAMIC_UPDATE,
- .clkr = {
- .enable_reg = 0x79000,
- .enable_mask = BIT(11),
- .hw.init = &(struct clk_init_data){
- .name = "gpll11",
- .parent_data = &(const struct clk_parent_data){
- .fw_name = "bi_tcxo",
- },
- .num_parents = 1,
- .ops = &clk_alpha_pll_ops,
- },
- },
- };
- static struct clk_alpha_pll gpll3 = {
- .offset = 0x3000,
- .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT_EVO],
- .clkr = {
- .enable_reg = 0x79000,
- .enable_mask = BIT(3),
- .hw.init = &(struct clk_init_data){
- .name = "gpll3",
- .parent_data = &(const struct clk_parent_data){
- .fw_name = "bi_tcxo",
- },
- .num_parents = 1,
- .ops = &clk_alpha_pll_ops,
- },
- },
- };
- static const struct clk_div_table post_div_table_gpll3_out_main[] = {
- { 0x1, 2 },
- { }
- };
- static struct clk_alpha_pll_postdiv gpll3_out_main = {
- .offset = 0x3000,
- .post_div_shift = 8,
- .post_div_table = post_div_table_gpll3_out_main,
- .num_post_div = ARRAY_SIZE(post_div_table_gpll3_out_main),
- .width = 4,
- .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT_EVO],
- .clkr.hw.init = &(struct clk_init_data){
- .name = "gpll3_out_main",
- .parent_hws = (const struct clk_hw *[]){ &gpll3.clkr.hw },
- .num_parents = 1,
- .ops = &clk_alpha_pll_postdiv_ro_ops,
- },
- };
- static struct clk_alpha_pll gpll4 = {
- .offset = 0x4000,
- .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT_EVO],
- .clkr = {
- .enable_reg = 0x79000,
- .enable_mask = BIT(4),
- .hw.init = &(struct clk_init_data){
- .name = "gpll4",
- .parent_data = &(const struct clk_parent_data){
- .fw_name = "bi_tcxo",
- },
- .num_parents = 1,
- .ops = &clk_alpha_pll_ops,
- },
- },
- };
- static struct clk_alpha_pll gpll5 = {
- .offset = 0x5000,
- .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT_EVO],
- .clkr = {
- .enable_reg = 0x79000,
- .enable_mask = BIT(5),
- .hw.init = &(struct clk_init_data){
- .name = "gpll5",
- .parent_data = &(const struct clk_parent_data){
- .fw_name = "bi_tcxo",
- },
- .num_parents = 1,
- .ops = &clk_alpha_pll_ops,
- },
- },
- };
- static struct clk_alpha_pll gpll6 = {
- .offset = 0x6000,
- .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT_EVO],
- .clkr = {
- .enable_reg = 0x79000,
- .enable_mask = BIT(6),
- .hw.init = &(struct clk_init_data){
- .name = "gpll6",
- .parent_data = &(const struct clk_parent_data){
- .fw_name = "bi_tcxo",
- },
- .num_parents = 1,
- .ops = &clk_alpha_pll_ops,
- },
- },
- };
- static const struct clk_div_table post_div_table_gpll6_out_main[] = {
- { 0x1, 2 },
- { }
- };
- static struct clk_alpha_pll_postdiv gpll6_out_main = {
- .offset = 0x6000,
- .post_div_shift = 8,
- .post_div_table = post_div_table_gpll6_out_main,
- .num_post_div = ARRAY_SIZE(post_div_table_gpll6_out_main),
- .width = 4,
- .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT_EVO],
- .clkr.hw.init = &(struct clk_init_data){
- .name = "gpll6_out_main",
- .parent_hws = (const struct clk_hw *[]){ &gpll6.clkr.hw },
- .num_parents = 1,
- .ops = &clk_alpha_pll_postdiv_ro_ops,
- },
- };
- static struct clk_alpha_pll gpll7 = {
- .offset = 0x7000,
- .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT_EVO],
- .clkr = {
- .enable_reg = 0x79000,
- .enable_mask = BIT(7),
- .hw.init = &(struct clk_init_data){
- .name = "gpll7",
- .parent_data = &(const struct clk_parent_data){
- .fw_name = "bi_tcxo",
- },
- .num_parents = 1,
- .ops = &clk_alpha_pll_ops,
- },
- },
- };
- /* 533.2MHz configuration */
- static const struct alpha_pll_config gpll8_config = {
- .l = 0x1B,
- .alpha = 0x55555555,
- .alpha_hi = 0xC5,
- .alpha_en_mask = BIT(24),
- .vco_val = 0x2 << 20,
- .vco_mask = GENMASK(21, 20),
- .main_output_mask = BIT(0),
- .early_output_mask = BIT(3),
- .post_div_val = 0x1 << 8,
- .post_div_mask = GENMASK(11, 8),
- .config_ctl_val = 0x4001055B,
- .test_ctl_hi1_val = 0x1,
- };
- static struct clk_alpha_pll gpll8 = {
- .offset = 0x8000,
- .vco_table = default_vco,
- .num_vco = ARRAY_SIZE(default_vco),
- .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT_EVO],
- .flags = SUPPORTS_DYNAMIC_UPDATE,
- .clkr = {
- .enable_reg = 0x79000,
- .enable_mask = BIT(8),
- .hw.init = &(struct clk_init_data){
- .name = "gpll8",
- .parent_data = &(const struct clk_parent_data){
- .fw_name = "bi_tcxo",
- },
- .num_parents = 1,
- .ops = &clk_alpha_pll_ops,
- },
- },
- };
- static const struct clk_div_table post_div_table_gpll8_out_main[] = {
- { 0x1, 2 },
- { }
- };
- static struct clk_alpha_pll_postdiv gpll8_out_main = {
- .offset = 0x8000,
- .post_div_shift = 8,
- .post_div_table = post_div_table_gpll8_out_main,
- .num_post_div = ARRAY_SIZE(post_div_table_gpll8_out_main),
- .width = 4,
- .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT_EVO],
- .clkr.hw.init = &(struct clk_init_data){
- .name = "gpll8_out_main",
- .parent_hws = (const struct clk_hw *[]){ &gpll8.clkr.hw },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_alpha_pll_postdiv_ro_ops,
- },
- };
- /* 1152MHz configuration */
- static const struct alpha_pll_config gpll9_config = {
- .l = 0x3C,
- .alpha = 0x0,
- .post_div_val = 0x1 << 8,
- .post_div_mask = GENMASK(9, 8),
- .main_output_mask = BIT(0),
- .early_output_mask = BIT(3),
- .config_ctl_val = 0x00004289,
- .test_ctl_val = 0x08000000,
- };
- static struct clk_alpha_pll gpll9 = {
- .offset = 0x9000,
- .vco_table = brammo_vco,
- .num_vco = ARRAY_SIZE(brammo_vco),
- .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_BRAMMO_EVO],
- .clkr = {
- .enable_reg = 0x79000,
- .enable_mask = BIT(9),
- .hw.init = &(struct clk_init_data){
- .name = "gpll9",
- .parent_data = &(const struct clk_parent_data){
- .fw_name = "bi_tcxo",
- },
- .num_parents = 1,
- .ops = &clk_alpha_pll_ops,
- },
- },
- };
- static const struct clk_div_table post_div_table_gpll9_out_main[] = {
- { 0x1, 2 },
- { }
- };
- static struct clk_alpha_pll_postdiv gpll9_out_main = {
- .offset = 0x9000,
- .post_div_shift = 8,
- .post_div_table = post_div_table_gpll9_out_main,
- .num_post_div = ARRAY_SIZE(post_div_table_gpll9_out_main),
- .width = 2,
- .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_BRAMMO_EVO],
- .clkr.hw.init = &(struct clk_init_data){
- .name = "gpll9_out_main",
- .parent_hws = (const struct clk_hw *[]){ &gpll9.clkr.hw },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_alpha_pll_postdiv_ro_ops,
- },
- };
- static const struct parent_map gcc_parent_map_0[] = {
- { P_BI_TCXO, 0 },
- { P_GPLL0_OUT_EARLY, 1 },
- { P_GPLL0_OUT_AUX2, 2 },
- };
- static const struct clk_parent_data gcc_parents_0[] = {
- { .fw_name = "bi_tcxo" },
- { .hw = &gpll0.clkr.hw },
- { .hw = &gpll0_out_aux2.clkr.hw },
- };
- static const struct parent_map gcc_parent_map_1[] = {
- { P_BI_TCXO, 0 },
- { P_GPLL0_OUT_EARLY, 1 },
- { P_GPLL0_OUT_AUX2, 2 },
- { P_GPLL6_OUT_MAIN, 4 },
- };
- static const struct clk_parent_data gcc_parents_1[] = {
- { .fw_name = "bi_tcxo" },
- { .hw = &gpll0.clkr.hw },
- { .hw = &gpll0_out_aux2.clkr.hw },
- { .hw = &gpll6_out_main.clkr.hw },
- };
- static const struct parent_map gcc_parent_map_2[] = {
- { P_BI_TCXO, 0 },
- { P_GPLL0_OUT_EARLY, 1 },
- { P_GPLL0_OUT_AUX2, 2 },
- { P_SLEEP_CLK, 5 },
- };
- static const struct clk_parent_data gcc_parents_2[] = {
- { .fw_name = "bi_tcxo" },
- { .hw = &gpll0.clkr.hw },
- { .hw = &gpll0_out_aux2.clkr.hw },
- { .fw_name = "sleep_clk" },
- };
- static const struct parent_map gcc_parent_map_3[] = {
- { P_BI_TCXO, 0 },
- { P_GPLL0_OUT_EARLY, 1 },
- { P_GPLL9_OUT_EARLY, 2 },
- { P_GPLL10_OUT_MAIN, 3 },
- { P_GPLL9_OUT_MAIN, 5 },
- { P_GPLL3_OUT_MAIN, 6 },
- };
- static const struct clk_parent_data gcc_parents_3[] = {
- { .fw_name = "bi_tcxo" },
- { .hw = &gpll0.clkr.hw },
- { .hw = &gpll9.clkr.hw },
- { .hw = &gpll10.clkr.hw },
- { .hw = &gpll9_out_main.clkr.hw },
- { .hw = &gpll3_out_main.clkr.hw },
- };
- static const struct parent_map gcc_parent_map_4[] = {
- { P_BI_TCXO, 0 },
- { P_GPLL0_OUT_EARLY, 1 },
- { P_GPLL0_OUT_AUX2, 2 },
- { P_GPLL10_OUT_MAIN, 3 },
- { P_GPLL4_OUT_MAIN, 5 },
- { P_GPLL3_OUT_EARLY, 6 },
- };
- static const struct clk_parent_data gcc_parents_4[] = {
- { .fw_name = "bi_tcxo" },
- { .hw = &gpll0.clkr.hw },
- { .hw = &gpll0_out_aux2.clkr.hw },
- { .hw = &gpll10.clkr.hw },
- { .hw = &gpll4.clkr.hw },
- { .hw = &gpll3.clkr.hw },
- };
- static const struct parent_map gcc_parent_map_5[] = {
- { P_BI_TCXO, 0 },
- { P_GPLL0_OUT_EARLY, 1 },
- { P_GPLL0_OUT_AUX2, 2 },
- { P_GPLL4_OUT_MAIN, 5 },
- { P_GPLL3_OUT_MAIN, 6 },
- };
- static const struct clk_parent_data gcc_parents_5[] = {
- { .fw_name = "bi_tcxo" },
- { .hw = &gpll0.clkr.hw },
- { .hw = &gpll0_out_aux2.clkr.hw },
- { .hw = &gpll4.clkr.hw },
- { .hw = &gpll3_out_main.clkr.hw },
- };
- static const struct parent_map gcc_parent_map_6[] = {
- { P_BI_TCXO, 0 },
- { P_GPLL0_OUT_EARLY, 1 },
- { P_GPLL8_OUT_EARLY, 2 },
- { P_GPLL10_OUT_MAIN, 3 },
- { P_GPLL8_OUT_MAIN, 4 },
- { P_GPLL9_OUT_MAIN, 5 },
- { P_GPLL3_OUT_EARLY, 6 },
- };
- static const struct clk_parent_data gcc_parents_6[] = {
- { .fw_name = "bi_tcxo" },
- { .hw = &gpll0.clkr.hw },
- { .hw = &gpll8.clkr.hw },
- { .hw = &gpll10.clkr.hw },
- { .hw = &gpll8_out_main.clkr.hw },
- { .hw = &gpll9_out_main.clkr.hw },
- { .hw = &gpll3.clkr.hw },
- };
- static const struct parent_map gcc_parent_map_7[] = {
- { P_BI_TCXO, 0 },
- { P_GPLL0_OUT_EARLY, 1 },
- { P_GPLL8_OUT_EARLY, 2 },
- { P_GPLL10_OUT_MAIN, 3 },
- { P_GPLL8_OUT_MAIN, 4 },
- { P_GPLL9_OUT_MAIN, 5 },
- { P_GPLL3_OUT_MAIN, 6 },
- };
- static const struct clk_parent_data gcc_parents_7[] = {
- { .fw_name = "bi_tcxo" },
- { .hw = &gpll0.clkr.hw },
- { .hw = &gpll8.clkr.hw },
- { .hw = &gpll10.clkr.hw },
- { .hw = &gpll8_out_main.clkr.hw },
- { .hw = &gpll9_out_main.clkr.hw },
- { .hw = &gpll3_out_main.clkr.hw },
- };
- static const struct parent_map gcc_parent_map_8[] = {
- { P_BI_TCXO, 0 },
- { P_GPLL0_OUT_EARLY, 1 },
- { P_GPLL8_OUT_EARLY, 2 },
- { P_GPLL10_OUT_MAIN, 3 },
- { P_GPLL6_OUT_MAIN, 4 },
- { P_GPLL9_OUT_MAIN, 5 },
- { P_GPLL3_OUT_EARLY, 6 },
- };
- static const struct clk_parent_data gcc_parents_8[] = {
- { .fw_name = "bi_tcxo" },
- { .hw = &gpll0.clkr.hw },
- { .hw = &gpll8.clkr.hw },
- { .hw = &gpll10.clkr.hw },
- { .hw = &gpll6_out_main.clkr.hw },
- { .hw = &gpll9_out_main.clkr.hw },
- { .hw = &gpll3.clkr.hw },
- };
- static const struct parent_map gcc_parent_map_9[] = {
- { P_BI_TCXO, 0 },
- { P_GPLL0_OUT_EARLY, 1 },
- { P_GPLL0_OUT_AUX2, 2 },
- { P_GPLL10_OUT_MAIN, 3 },
- { P_GPLL8_OUT_MAIN, 4 },
- { P_GPLL9_OUT_MAIN, 5 },
- { P_GPLL3_OUT_EARLY, 6 },
- };
- static const struct clk_parent_data gcc_parents_9[] = {
- { .fw_name = "bi_tcxo" },
- { .hw = &gpll0.clkr.hw },
- { .hw = &gpll0_out_aux2.clkr.hw },
- { .hw = &gpll10.clkr.hw },
- { .hw = &gpll8_out_main.clkr.hw },
- { .hw = &gpll9_out_main.clkr.hw },
- { .hw = &gpll3.clkr.hw },
- };
- static const struct parent_map gcc_parent_map_10[] = {
- { P_BI_TCXO, 0 },
- { P_GPLL0_OUT_EARLY, 1 },
- { P_GPLL8_OUT_EARLY, 2 },
- { P_GPLL10_OUT_MAIN, 3 },
- { P_GPLL6_OUT_EARLY, 5 },
- { P_GPLL3_OUT_MAIN, 6 },
- };
- static const struct clk_parent_data gcc_parents_10[] = {
- { .fw_name = "bi_tcxo" },
- { .hw = &gpll0.clkr.hw },
- { .hw = &gpll8.clkr.hw },
- { .hw = &gpll10.clkr.hw },
- { .hw = &gpll6.clkr.hw },
- { .hw = &gpll3_out_main.clkr.hw },
- };
- static const struct parent_map gcc_parent_map_12[] = {
- { P_BI_TCXO, 0 },
- { P_GPLL0_OUT_EARLY, 1 },
- { P_GPLL0_OUT_AUX2, 2 },
- { P_GPLL7_OUT_MAIN, 3 },
- { P_GPLL4_OUT_MAIN, 5 },
- };
- static const struct clk_parent_data gcc_parents_12[] = {
- { .fw_name = "bi_tcxo" },
- { .hw = &gpll0.clkr.hw },
- { .hw = &gpll0_out_aux2.clkr.hw },
- { .hw = &gpll7.clkr.hw },
- { .hw = &gpll4.clkr.hw },
- };
- static const struct parent_map gcc_parent_map_13[] = {
- { P_BI_TCXO, 0 },
- { P_SLEEP_CLK, 5 },
- };
- static const struct clk_parent_data gcc_parents_13[] = {
- { .fw_name = "bi_tcxo" },
- { .fw_name = "sleep_clk" },
- };
- static const struct parent_map gcc_parent_map_14[] = {
- { P_BI_TCXO, 0 },
- { P_GPLL11_OUT_MAIN, 1 },
- { P_GPLL11_OUT_AUX, 2 },
- { P_GPLL11_OUT_AUX2, 3 },
- };
- static const struct clk_parent_data gcc_parents_14[] = {
- { .fw_name = "bi_tcxo" },
- { .hw = &gpll11.clkr.hw },
- { .hw = &gpll11.clkr.hw },
- { .hw = &gpll11.clkr.hw },
- };
- static const struct freq_tbl ftbl_gcc_usb30_prim_mock_utmi_clk_src[] = {
- F(19200000, P_BI_TCXO, 1, 0, 0),
- { }
- };
- static struct clk_rcg2 gcc_usb30_prim_mock_utmi_clk_src = {
- .cmd_rcgr = 0x1a034,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = gcc_parent_map_0,
- .freq_tbl = ftbl_gcc_usb30_prim_mock_utmi_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "gcc_usb30_prim_mock_utmi_clk_src",
- .parent_data = gcc_parents_0,
- .num_parents = ARRAY_SIZE(gcc_parents_0),
- .ops = &clk_rcg2_shared_ops,
- },
- };
- static struct clk_regmap_div gcc_usb30_prim_mock_utmi_postdiv = {
- .reg = 0x1a04c,
- .shift = 0,
- .width = 2,
- .clkr.hw.init = &(struct clk_init_data) {
- .name = "gcc_usb30_prim_mock_utmi_postdiv",
- .parent_hws = (const struct clk_hw *[])
- { &gcc_usb30_prim_mock_utmi_clk_src.clkr.hw },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_regmap_div_ro_ops,
- },
- };
- static const struct freq_tbl ftbl_gcc_camss_axi_clk_src[] = {
- F(19200000, P_BI_TCXO, 1, 0, 0),
- F(150000000, P_GPLL0_OUT_AUX2, 2, 0, 0),
- F(200000000, P_GPLL0_OUT_AUX2, 1.5, 0, 0),
- F(300000000, P_GPLL0_OUT_AUX2, 1, 0, 0),
- { }
- };
- static struct clk_rcg2 gcc_camss_axi_clk_src = {
- .cmd_rcgr = 0x5802c,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = gcc_parent_map_4,
- .freq_tbl = ftbl_gcc_camss_axi_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "gcc_camss_axi_clk_src",
- .parent_data = gcc_parents_4,
- .num_parents = ARRAY_SIZE(gcc_parents_4),
- .ops = &clk_rcg2_shared_ops,
- },
- };
- static const struct freq_tbl ftbl_gcc_camss_cci_clk_src[] = {
- F(19200000, P_BI_TCXO, 1, 0, 0),
- F(37500000, P_GPLL0_OUT_AUX2, 8, 0, 0),
- { }
- };
- static struct clk_rcg2 gcc_camss_cci_clk_src = {
- .cmd_rcgr = 0x56000,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = gcc_parent_map_9,
- .freq_tbl = ftbl_gcc_camss_cci_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "gcc_camss_cci_clk_src",
- .parent_data = gcc_parents_9,
- .num_parents = ARRAY_SIZE(gcc_parents_9),
- .ops = &clk_rcg2_shared_ops,
- },
- };
- static const struct freq_tbl ftbl_gcc_camss_csi0phytimer_clk_src[] = {
- F(19200000, P_BI_TCXO, 1, 0, 0),
- F(100000000, P_GPLL0_OUT_AUX2, 3, 0, 0),
- F(200000000, P_GPLL0_OUT_AUX2, 1.5, 0, 0),
- F(268800000, P_GPLL4_OUT_MAIN, 3, 0, 0),
- { }
- };
- static struct clk_rcg2 gcc_camss_csi0phytimer_clk_src = {
- .cmd_rcgr = 0x45000,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = gcc_parent_map_5,
- .freq_tbl = ftbl_gcc_camss_csi0phytimer_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "gcc_camss_csi0phytimer_clk_src",
- .parent_data = gcc_parents_5,
- .num_parents = ARRAY_SIZE(gcc_parents_5),
- .ops = &clk_rcg2_shared_ops,
- },
- };
- static struct clk_rcg2 gcc_camss_csi1phytimer_clk_src = {
- .cmd_rcgr = 0x4501c,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = gcc_parent_map_5,
- .freq_tbl = ftbl_gcc_camss_csi0phytimer_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "gcc_camss_csi1phytimer_clk_src",
- .parent_data = gcc_parents_5,
- .num_parents = ARRAY_SIZE(gcc_parents_5),
- .ops = &clk_rcg2_shared_ops,
- },
- };
- static const struct freq_tbl ftbl_gcc_camss_mclk0_clk_src[] = {
- F(19200000, P_BI_TCXO, 1, 0, 0),
- F(24000000, P_GPLL9_OUT_MAIN, 1, 1, 24),
- F(64000000, P_GPLL9_OUT_EARLY, 9, 1, 2),
- { }
- };
- static struct clk_rcg2 gcc_camss_mclk0_clk_src = {
- .cmd_rcgr = 0x51000,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = gcc_parent_map_3,
- .freq_tbl = ftbl_gcc_camss_mclk0_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "gcc_camss_mclk0_clk_src",
- .parent_data = gcc_parents_3,
- .num_parents = ARRAY_SIZE(gcc_parents_3),
- .flags = CLK_OPS_PARENT_ENABLE,
- .ops = &clk_rcg2_shared_ops,
- },
- };
- static struct clk_rcg2 gcc_camss_mclk1_clk_src = {
- .cmd_rcgr = 0x5101c,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = gcc_parent_map_3,
- .freq_tbl = ftbl_gcc_camss_mclk0_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "gcc_camss_mclk1_clk_src",
- .parent_data = gcc_parents_3,
- .num_parents = ARRAY_SIZE(gcc_parents_3),
- .flags = CLK_OPS_PARENT_ENABLE,
- .ops = &clk_rcg2_shared_ops,
- },
- };
- static struct clk_rcg2 gcc_camss_mclk2_clk_src = {
- .cmd_rcgr = 0x51038,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = gcc_parent_map_3,
- .freq_tbl = ftbl_gcc_camss_mclk0_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "gcc_camss_mclk2_clk_src",
- .parent_data = gcc_parents_3,
- .num_parents = ARRAY_SIZE(gcc_parents_3),
- .flags = CLK_OPS_PARENT_ENABLE,
- .ops = &clk_rcg2_shared_ops,
- },
- };
- static struct clk_rcg2 gcc_camss_mclk3_clk_src = {
- .cmd_rcgr = 0x51054,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = gcc_parent_map_3,
- .freq_tbl = ftbl_gcc_camss_mclk0_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "gcc_camss_mclk3_clk_src",
- .parent_data = gcc_parents_3,
- .num_parents = ARRAY_SIZE(gcc_parents_3),
- .flags = CLK_OPS_PARENT_ENABLE,
- .ops = &clk_rcg2_shared_ops,
- },
- };
- static const struct freq_tbl ftbl_gcc_camss_ope_ahb_clk_src[] = {
- F(19200000, P_BI_TCXO, 1, 0, 0),
- F(171428571, P_GPLL0_OUT_EARLY, 3.5, 0, 0),
- F(240000000, P_GPLL0_OUT_EARLY, 2.5, 0, 0),
- { }
- };
- static struct clk_rcg2 gcc_camss_ope_ahb_clk_src = {
- .cmd_rcgr = 0x55024,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = gcc_parent_map_6,
- .freq_tbl = ftbl_gcc_camss_ope_ahb_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "gcc_camss_ope_ahb_clk_src",
- .parent_data = gcc_parents_6,
- .num_parents = ARRAY_SIZE(gcc_parents_6),
- .ops = &clk_rcg2_shared_ops,
- },
- };
- static const struct freq_tbl ftbl_gcc_camss_ope_clk_src[] = {
- F(19200000, P_BI_TCXO, 1, 0, 0),
- F(200000000, P_GPLL8_OUT_MAIN, 2, 0, 0),
- F(266600000, P_GPLL8_OUT_MAIN, 1, 0, 0),
- F(465000000, P_GPLL8_OUT_MAIN, 1, 0, 0),
- F(580000000, P_GPLL8_OUT_EARLY, 1, 0, 0),
- { }
- };
- static struct clk_rcg2 gcc_camss_ope_clk_src = {
- .cmd_rcgr = 0x55004,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = gcc_parent_map_6,
- .freq_tbl = ftbl_gcc_camss_ope_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "gcc_camss_ope_clk_src",
- .parent_data = gcc_parents_6,
- .num_parents = ARRAY_SIZE(gcc_parents_6),
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_rcg2_shared_ops,
- },
- };
- static const struct freq_tbl ftbl_gcc_camss_tfe_0_clk_src[] = {
- F(19200000, P_BI_TCXO, 1, 0, 0),
- F(128000000, P_GPLL10_OUT_MAIN, 9, 0, 0),
- F(135529412, P_GPLL10_OUT_MAIN, 8.5, 0, 0),
- F(144000000, P_GPLL10_OUT_MAIN, 8, 0, 0),
- F(153600000, P_GPLL10_OUT_MAIN, 7.5, 0, 0),
- F(164571429, P_GPLL10_OUT_MAIN, 7, 0, 0),
- F(177230769, P_GPLL10_OUT_MAIN, 6.5, 0, 0),
- F(192000000, P_GPLL10_OUT_MAIN, 6, 0, 0),
- F(209454545, P_GPLL10_OUT_MAIN, 5.5, 0, 0),
- F(230400000, P_GPLL10_OUT_MAIN, 5, 0, 0),
- F(256000000, P_GPLL10_OUT_MAIN, 4.5, 0, 0),
- F(288000000, P_GPLL10_OUT_MAIN, 4, 0, 0),
- F(329142857, P_GPLL10_OUT_MAIN, 3.5, 0, 0),
- F(384000000, P_GPLL10_OUT_MAIN, 3, 0, 0),
- F(460800000, P_GPLL10_OUT_MAIN, 2.5, 0, 0),
- F(576000000, P_GPLL10_OUT_MAIN, 2, 0, 0),
- { }
- };
- static struct clk_rcg2 gcc_camss_tfe_0_clk_src = {
- .cmd_rcgr = 0x52004,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = gcc_parent_map_7,
- .freq_tbl = ftbl_gcc_camss_tfe_0_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "gcc_camss_tfe_0_clk_src",
- .parent_data = gcc_parents_7,
- .num_parents = ARRAY_SIZE(gcc_parents_7),
- .ops = &clk_rcg2_shared_ops,
- },
- };
- static const struct freq_tbl ftbl_gcc_camss_tfe_0_csid_clk_src[] = {
- F(19200000, P_BI_TCXO, 1, 0, 0),
- F(120000000, P_GPLL0_OUT_EARLY, 5, 0, 0),
- F(192000000, P_GPLL6_OUT_MAIN, 2, 0, 0),
- F(240000000, P_GPLL0_OUT_EARLY, 2.5, 0, 0),
- F(384000000, P_GPLL6_OUT_MAIN, 1, 0, 0),
- F(426400000, P_GPLL3_OUT_EARLY, 2.5, 0, 0),
- { }
- };
- static struct clk_rcg2 gcc_camss_tfe_0_csid_clk_src = {
- .cmd_rcgr = 0x52094,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = gcc_parent_map_8,
- .freq_tbl = ftbl_gcc_camss_tfe_0_csid_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "gcc_camss_tfe_0_csid_clk_src",
- .parent_data = gcc_parents_8,
- .num_parents = ARRAY_SIZE(gcc_parents_8),
- .ops = &clk_rcg2_shared_ops,
- },
- };
- static struct clk_rcg2 gcc_camss_tfe_1_clk_src = {
- .cmd_rcgr = 0x52024,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = gcc_parent_map_7,
- .freq_tbl = ftbl_gcc_camss_tfe_0_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "gcc_camss_tfe_1_clk_src",
- .parent_data = gcc_parents_7,
- .num_parents = ARRAY_SIZE(gcc_parents_7),
- .ops = &clk_rcg2_shared_ops,
- },
- };
- static struct clk_rcg2 gcc_camss_tfe_1_csid_clk_src = {
- .cmd_rcgr = 0x520b4,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = gcc_parent_map_8,
- .freq_tbl = ftbl_gcc_camss_tfe_0_csid_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "gcc_camss_tfe_1_csid_clk_src",
- .parent_data = gcc_parents_8,
- .num_parents = ARRAY_SIZE(gcc_parents_8),
- .ops = &clk_rcg2_shared_ops,
- },
- };
- static const struct freq_tbl ftbl_gcc_camss_tfe_cphy_rx_clk_src[] = {
- F(19200000, P_BI_TCXO, 1, 0, 0),
- F(240000000, P_GPLL0_OUT_EARLY, 2.5, 0, 0),
- F(341333333, P_GPLL6_OUT_EARLY, 1, 4, 9),
- F(384000000, P_GPLL6_OUT_EARLY, 2, 0, 0),
- { }
- };
- static struct clk_rcg2 gcc_camss_tfe_cphy_rx_clk_src = {
- .cmd_rcgr = 0x52064,
- .mnd_width = 16,
- .hid_width = 5,
- .parent_map = gcc_parent_map_10,
- .freq_tbl = ftbl_gcc_camss_tfe_cphy_rx_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "gcc_camss_tfe_cphy_rx_clk_src",
- .parent_data = gcc_parents_10,
- .num_parents = ARRAY_SIZE(gcc_parents_10),
- .flags = CLK_OPS_PARENT_ENABLE,
- .ops = &clk_rcg2_shared_ops,
- },
- };
- static const struct freq_tbl ftbl_gcc_camss_top_ahb_clk_src[] = {
- F(19200000, P_BI_TCXO, 1, 0, 0),
- F(40000000, P_GPLL0_OUT_AUX2, 7.5, 0, 0),
- F(80000000, P_GPLL0_OUT_EARLY, 7.5, 0, 0),
- { }
- };
- static struct clk_rcg2 gcc_camss_top_ahb_clk_src = {
- .cmd_rcgr = 0x58010,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = gcc_parent_map_4,
- .freq_tbl = ftbl_gcc_camss_top_ahb_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "gcc_camss_top_ahb_clk_src",
- .parent_data = gcc_parents_4,
- .num_parents = ARRAY_SIZE(gcc_parents_4),
- .ops = &clk_rcg2_shared_ops,
- },
- };
- static const struct freq_tbl ftbl_gcc_gp1_clk_src[] = {
- F(25000000, P_GPLL0_OUT_AUX2, 12, 0, 0),
- F(50000000, P_GPLL0_OUT_AUX2, 6, 0, 0),
- F(100000000, P_GPLL0_OUT_AUX2, 3, 0, 0),
- F(200000000, P_GPLL0_OUT_AUX2, 1.5, 0, 0),
- { }
- };
- static struct clk_rcg2 gcc_gp1_clk_src = {
- .cmd_rcgr = 0x4d004,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = gcc_parent_map_2,
- .freq_tbl = ftbl_gcc_gp1_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "gcc_gp1_clk_src",
- .parent_data = gcc_parents_2,
- .num_parents = ARRAY_SIZE(gcc_parents_2),
- .ops = &clk_rcg2_shared_ops,
- },
- };
- static struct clk_rcg2 gcc_gp2_clk_src = {
- .cmd_rcgr = 0x4e004,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = gcc_parent_map_2,
- .freq_tbl = ftbl_gcc_gp1_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "gcc_gp2_clk_src",
- .parent_data = gcc_parents_2,
- .num_parents = ARRAY_SIZE(gcc_parents_2),
- .ops = &clk_rcg2_shared_ops,
- },
- };
- static struct clk_rcg2 gcc_gp3_clk_src = {
- .cmd_rcgr = 0x4f004,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = gcc_parent_map_2,
- .freq_tbl = ftbl_gcc_gp1_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "gcc_gp3_clk_src",
- .parent_data = gcc_parents_2,
- .num_parents = ARRAY_SIZE(gcc_parents_2),
- .ops = &clk_rcg2_shared_ops,
- },
- };
- static const struct freq_tbl ftbl_gcc_pdm2_clk_src[] = {
- F(19200000, P_BI_TCXO, 1, 0, 0),
- F(60000000, P_GPLL0_OUT_AUX2, 5, 0, 0),
- { }
- };
- static struct clk_rcg2 gcc_pdm2_clk_src = {
- .cmd_rcgr = 0x20010,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = gcc_parent_map_0,
- .freq_tbl = ftbl_gcc_pdm2_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "gcc_pdm2_clk_src",
- .parent_data = gcc_parents_0,
- .num_parents = ARRAY_SIZE(gcc_parents_0),
- .ops = &clk_rcg2_shared_ops,
- },
- };
- static const struct freq_tbl ftbl_gcc_qupv3_wrap0_s0_clk_src[] = {
- F(7372800, P_GPLL0_OUT_AUX2, 1, 384, 15625),
- F(14745600, P_GPLL0_OUT_AUX2, 1, 768, 15625),
- F(19200000, P_BI_TCXO, 1, 0, 0),
- F(29491200, P_GPLL0_OUT_AUX2, 1, 1536, 15625),
- F(32000000, P_GPLL0_OUT_AUX2, 1, 8, 75),
- F(48000000, P_GPLL0_OUT_AUX2, 1, 4, 25),
- F(64000000, P_GPLL0_OUT_AUX2, 1, 16, 75),
- F(75000000, P_GPLL0_OUT_AUX2, 4, 0, 0),
- F(80000000, P_GPLL0_OUT_AUX2, 1, 4, 15),
- F(96000000, P_GPLL0_OUT_AUX2, 1, 8, 25),
- F(100000000, P_GPLL0_OUT_AUX2, 3, 0, 0),
- F(102400000, P_GPLL0_OUT_AUX2, 1, 128, 375),
- F(112000000, P_GPLL0_OUT_AUX2, 1, 28, 75),
- F(117964800, P_GPLL0_OUT_AUX2, 1, 6144, 15625),
- F(120000000, P_GPLL0_OUT_AUX2, 2.5, 0, 0),
- F(128000000, P_GPLL6_OUT_MAIN, 3, 0, 0),
- { }
- };
- static struct clk_init_data gcc_qupv3_wrap0_s0_clk_src_init = {
- .name = "gcc_qupv3_wrap0_s0_clk_src",
- .parent_data = gcc_parents_1,
- .num_parents = ARRAY_SIZE(gcc_parents_1),
- .ops = &clk_rcg2_shared_ops,
- };
- static struct clk_rcg2 gcc_qupv3_wrap0_s0_clk_src = {
- .cmd_rcgr = 0x1f148,
- .mnd_width = 16,
- .hid_width = 5,
- .parent_map = gcc_parent_map_1,
- .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
- .clkr.hw.init = &gcc_qupv3_wrap0_s0_clk_src_init,
- };
- static struct clk_init_data gcc_qupv3_wrap0_s1_clk_src_init = {
- .name = "gcc_qupv3_wrap0_s1_clk_src",
- .parent_data = gcc_parents_1,
- .num_parents = ARRAY_SIZE(gcc_parents_1),
- .ops = &clk_rcg2_shared_ops,
- };
- static struct clk_rcg2 gcc_qupv3_wrap0_s1_clk_src = {
- .cmd_rcgr = 0x1f278,
- .mnd_width = 16,
- .hid_width = 5,
- .parent_map = gcc_parent_map_1,
- .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
- .clkr.hw.init = &gcc_qupv3_wrap0_s1_clk_src_init,
- };
- static struct clk_init_data gcc_qupv3_wrap0_s2_clk_src_init = {
- .name = "gcc_qupv3_wrap0_s2_clk_src",
- .parent_data = gcc_parents_1,
- .num_parents = ARRAY_SIZE(gcc_parents_1),
- .ops = &clk_rcg2_shared_ops,
- };
- static struct clk_rcg2 gcc_qupv3_wrap0_s2_clk_src = {
- .cmd_rcgr = 0x1f3a8,
- .mnd_width = 16,
- .hid_width = 5,
- .parent_map = gcc_parent_map_1,
- .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
- .clkr.hw.init = &gcc_qupv3_wrap0_s2_clk_src_init,
- };
- static struct clk_init_data gcc_qupv3_wrap0_s3_clk_src_init = {
- .name = "gcc_qupv3_wrap0_s3_clk_src",
- .parent_data = gcc_parents_1,
- .num_parents = ARRAY_SIZE(gcc_parents_1),
- .ops = &clk_rcg2_shared_ops,
- };
- static struct clk_rcg2 gcc_qupv3_wrap0_s3_clk_src = {
- .cmd_rcgr = 0x1f4d8,
- .mnd_width = 16,
- .hid_width = 5,
- .parent_map = gcc_parent_map_1,
- .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
- .clkr.hw.init = &gcc_qupv3_wrap0_s3_clk_src_init,
- };
- static struct clk_init_data gcc_qupv3_wrap0_s4_clk_src_init = {
- .name = "gcc_qupv3_wrap0_s4_clk_src",
- .parent_data = gcc_parents_1,
- .num_parents = ARRAY_SIZE(gcc_parents_1),
- .ops = &clk_rcg2_shared_ops,
- };
- static struct clk_rcg2 gcc_qupv3_wrap0_s4_clk_src = {
- .cmd_rcgr = 0x1f608,
- .mnd_width = 16,
- .hid_width = 5,
- .parent_map = gcc_parent_map_1,
- .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
- .clkr.hw.init = &gcc_qupv3_wrap0_s4_clk_src_init,
- };
- static struct clk_init_data gcc_qupv3_wrap0_s5_clk_src_init = {
- .name = "gcc_qupv3_wrap0_s5_clk_src",
- .parent_data = gcc_parents_1,
- .num_parents = ARRAY_SIZE(gcc_parents_1),
- .ops = &clk_rcg2_shared_ops,
- };
- static struct clk_rcg2 gcc_qupv3_wrap0_s5_clk_src = {
- .cmd_rcgr = 0x1f738,
- .mnd_width = 16,
- .hid_width = 5,
- .parent_map = gcc_parent_map_1,
- .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
- .clkr.hw.init = &gcc_qupv3_wrap0_s5_clk_src_init,
- };
- static const struct freq_tbl ftbl_gcc_sdcc1_apps_clk_src[] = {
- F(144000, P_BI_TCXO, 16, 3, 25),
- F(400000, P_BI_TCXO, 12, 1, 4),
- F(20000000, P_GPLL0_OUT_AUX2, 5, 1, 3),
- F(25000000, P_GPLL0_OUT_AUX2, 6, 1, 2),
- F(50000000, P_GPLL0_OUT_AUX2, 6, 0, 0),
- F(100000000, P_GPLL0_OUT_AUX2, 3, 0, 0),
- F(192000000, P_GPLL6_OUT_MAIN, 2, 0, 0),
- F(384000000, P_GPLL6_OUT_MAIN, 1, 0, 0),
- { }
- };
- static struct clk_rcg2 gcc_sdcc1_apps_clk_src = {
- .cmd_rcgr = 0x38028,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = gcc_parent_map_1,
- .freq_tbl = ftbl_gcc_sdcc1_apps_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "gcc_sdcc1_apps_clk_src",
- .parent_data = gcc_parents_1,
- .num_parents = ARRAY_SIZE(gcc_parents_1),
- .ops = &clk_rcg2_floor_ops,
- },
- };
- static const struct freq_tbl ftbl_gcc_sdcc1_ice_core_clk_src[] = {
- F(75000000, P_GPLL0_OUT_AUX2, 4, 0, 0),
- F(100000000, P_GPLL0_OUT_AUX2, 3, 0, 0),
- F(150000000, P_GPLL0_OUT_AUX2, 2, 0, 0),
- F(200000000, P_GPLL0_OUT_EARLY, 3, 0, 0),
- F(300000000, P_GPLL0_OUT_AUX2, 1, 0, 0),
- { }
- };
- static struct clk_rcg2 gcc_sdcc1_ice_core_clk_src = {
- .cmd_rcgr = 0x38010,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = gcc_parent_map_0,
- .freq_tbl = ftbl_gcc_sdcc1_ice_core_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "gcc_sdcc1_ice_core_clk_src",
- .parent_data = gcc_parents_0,
- .num_parents = ARRAY_SIZE(gcc_parents_0),
- .ops = &clk_rcg2_shared_ops,
- },
- };
- static const struct freq_tbl ftbl_gcc_sdcc2_apps_clk_src[] = {
- F(400000, P_BI_TCXO, 12, 1, 4),
- F(19200000, P_BI_TCXO, 1, 0, 0),
- F(25000000, P_GPLL0_OUT_AUX2, 12, 0, 0),
- F(50000000, P_GPLL0_OUT_AUX2, 6, 0, 0),
- F(100000000, P_GPLL0_OUT_AUX2, 3, 0, 0),
- F(202000000, P_GPLL7_OUT_MAIN, 4, 0, 0),
- { }
- };
- static struct clk_rcg2 gcc_sdcc2_apps_clk_src = {
- .cmd_rcgr = 0x1e00c,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = gcc_parent_map_12,
- .freq_tbl = ftbl_gcc_sdcc2_apps_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "gcc_sdcc2_apps_clk_src",
- .parent_data = gcc_parents_12,
- .num_parents = ARRAY_SIZE(gcc_parents_12),
- .ops = &clk_rcg2_floor_ops,
- .flags = CLK_OPS_PARENT_ENABLE,
- },
- };
- static const struct freq_tbl ftbl_gcc_usb30_prim_master_clk_src[] = {
- F(66666667, P_GPLL0_OUT_AUX2, 4.5, 0, 0),
- F(133333333, P_GPLL0_OUT_EARLY, 4.5, 0, 0),
- F(200000000, P_GPLL0_OUT_EARLY, 3, 0, 0),
- F(240000000, P_GPLL0_OUT_EARLY, 2.5, 0, 0),
- { }
- };
- static struct clk_rcg2 gcc_usb30_prim_master_clk_src = {
- .cmd_rcgr = 0x1a01c,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = gcc_parent_map_0,
- .freq_tbl = ftbl_gcc_usb30_prim_master_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "gcc_usb30_prim_master_clk_src",
- .parent_data = gcc_parents_0,
- .num_parents = ARRAY_SIZE(gcc_parents_0),
- .ops = &clk_rcg2_shared_ops,
- },
- };
- static struct clk_rcg2 gcc_usb3_prim_phy_aux_clk_src = {
- .cmd_rcgr = 0x1a060,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = gcc_parent_map_13,
- .freq_tbl = ftbl_gcc_usb30_prim_mock_utmi_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "gcc_usb3_prim_phy_aux_clk_src",
- .parent_data = gcc_parents_13,
- .num_parents = ARRAY_SIZE(gcc_parents_13),
- .ops = &clk_rcg2_shared_ops,
- },
- };
- static const struct freq_tbl ftbl_gcc_video_venus_clk_src[] = {
- F(133333333, P_GPLL11_OUT_MAIN, 4.5, 0, 0),
- F(240000000, P_GPLL11_OUT_MAIN, 2.5, 0, 0),
- F(300000000, P_GPLL11_OUT_MAIN, 2, 0, 0),
- F(384000000, P_GPLL11_OUT_MAIN, 2, 0, 0),
- { }
- };
- static struct clk_rcg2 gcc_video_venus_clk_src = {
- .cmd_rcgr = 0x58060,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = gcc_parent_map_14,
- .freq_tbl = ftbl_gcc_video_venus_clk_src,
- .clkr.hw.init = &(struct clk_init_data){
- .name = "gcc_video_venus_clk_src",
- .parent_data = gcc_parents_14,
- .num_parents = ARRAY_SIZE(gcc_parents_14),
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_rcg2_shared_ops,
- },
- };
- static struct clk_branch gcc_ahb2phy_csi_clk = {
- .halt_reg = 0x1d004,
- .halt_check = BRANCH_HALT_DELAY,
- .hwcg_reg = 0x1d004,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x1d004,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_ahb2phy_csi_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_ahb2phy_usb_clk = {
- .halt_reg = 0x1d008,
- .halt_check = BRANCH_HALT,
- .hwcg_reg = 0x1d008,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x1d008,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_ahb2phy_usb_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_bimc_gpu_axi_clk = {
- .halt_reg = 0x71154,
- .halt_check = BRANCH_HALT_DELAY,
- .hwcg_reg = 0x71154,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x71154,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_bimc_gpu_axi_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_boot_rom_ahb_clk = {
- .halt_reg = 0x23004,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0x23004,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x79004,
- .enable_mask = BIT(10),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_boot_rom_ahb_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_cam_throttle_nrt_clk = {
- .halt_reg = 0x17070,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0x17070,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x79004,
- .enable_mask = BIT(27),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_cam_throttle_nrt_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_cam_throttle_rt_clk = {
- .halt_reg = 0x1706c,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0x1706c,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x79004,
- .enable_mask = BIT(26),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_cam_throttle_rt_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_camera_ahb_clk = {
- .halt_reg = 0x17008,
- .halt_check = BRANCH_HALT_DELAY,
- .hwcg_reg = 0x17008,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x17008,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_camera_ahb_clk",
- .flags = CLK_IS_CRITICAL,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_camera_xo_clk = {
- .halt_reg = 0x17028,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x17028,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_camera_xo_clk",
- .flags = CLK_IS_CRITICAL,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_camss_axi_clk = {
- .halt_reg = 0x58044,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x58044,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_camss_axi_clk",
- .parent_hws = (const struct clk_hw *[])
- { &gcc_camss_axi_clk_src.clkr.hw },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_camss_camnoc_atb_clk = {
- .halt_reg = 0x5804c,
- .halt_check = BRANCH_HALT_DELAY,
- .hwcg_reg = 0x5804c,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x5804c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_camss_camnoc_atb_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_camss_camnoc_nts_xo_clk = {
- .halt_reg = 0x58050,
- .halt_check = BRANCH_HALT_DELAY,
- .hwcg_reg = 0x58050,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x58050,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_camss_camnoc_nts_xo_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_camss_cci_0_clk = {
- .halt_reg = 0x56018,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x56018,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_camss_cci_0_clk",
- .parent_hws = (const struct clk_hw *[])
- { &gcc_camss_cci_clk_src.clkr.hw },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_camss_cphy_0_clk = {
- .halt_reg = 0x52088,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x52088,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_camss_cphy_0_clk",
- .parent_hws = (const struct clk_hw *[])
- { &gcc_camss_tfe_cphy_rx_clk_src.clkr.hw },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_camss_cphy_1_clk = {
- .halt_reg = 0x5208c,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x5208c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_camss_cphy_1_clk",
- .parent_hws = (const struct clk_hw *[])
- { &gcc_camss_tfe_cphy_rx_clk_src.clkr.hw },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_camss_csi0phytimer_clk = {
- .halt_reg = 0x45018,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x45018,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_camss_csi0phytimer_clk",
- .parent_hws = (const struct clk_hw *[])
- { &gcc_camss_csi0phytimer_clk_src.clkr.hw },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_camss_csi1phytimer_clk = {
- .halt_reg = 0x45034,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x45034,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_camss_csi1phytimer_clk",
- .parent_hws = (const struct clk_hw *[])
- { &gcc_camss_csi1phytimer_clk_src.clkr.hw },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_camss_mclk0_clk = {
- .halt_reg = 0x51018,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x51018,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_camss_mclk0_clk",
- .parent_hws = (const struct clk_hw *[])
- { &gcc_camss_mclk0_clk_src.clkr.hw },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_camss_mclk1_clk = {
- .halt_reg = 0x51034,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x51034,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_camss_mclk1_clk",
- .parent_hws = (const struct clk_hw *[])
- { &gcc_camss_mclk1_clk_src.clkr.hw },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_camss_mclk2_clk = {
- .halt_reg = 0x51050,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x51050,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_camss_mclk2_clk",
- .parent_hws = (const struct clk_hw *[])
- { &gcc_camss_mclk2_clk_src.clkr.hw },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_camss_mclk3_clk = {
- .halt_reg = 0x5106c,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x5106c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_camss_mclk3_clk",
- .parent_hws = (const struct clk_hw *[])
- { &gcc_camss_mclk3_clk_src.clkr.hw },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_camss_nrt_axi_clk = {
- .halt_reg = 0x58054,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x58054,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_camss_nrt_axi_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_camss_ope_ahb_clk = {
- .halt_reg = 0x5503c,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x5503c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_camss_ope_ahb_clk",
- .parent_hws = (const struct clk_hw *[])
- { &gcc_camss_ope_ahb_clk_src.clkr.hw },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_camss_ope_clk = {
- .halt_reg = 0x5501c,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x5501c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_camss_ope_clk",
- .parent_hws = (const struct clk_hw *[])
- { &gcc_camss_ope_clk_src.clkr.hw },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_camss_rt_axi_clk = {
- .halt_reg = 0x5805c,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x5805c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_camss_rt_axi_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_camss_tfe_0_clk = {
- .halt_reg = 0x5201c,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x5201c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_camss_tfe_0_clk",
- .parent_hws = (const struct clk_hw *[])
- { &gcc_camss_tfe_0_clk_src.clkr.hw },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_camss_tfe_0_cphy_rx_clk = {
- .halt_reg = 0x5207c,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x5207c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_camss_tfe_0_cphy_rx_clk",
- .parent_hws = (const struct clk_hw *[])
- { &gcc_camss_tfe_cphy_rx_clk_src.clkr.hw },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_camss_tfe_0_csid_clk = {
- .halt_reg = 0x520ac,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x520ac,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_camss_tfe_0_csid_clk",
- .parent_hws = (const struct clk_hw *[])
- { &gcc_camss_tfe_0_csid_clk_src.clkr.hw },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_camss_tfe_1_clk = {
- .halt_reg = 0x5203c,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x5203c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_camss_tfe_1_clk",
- .parent_hws = (const struct clk_hw *[])
- { &gcc_camss_tfe_1_clk_src.clkr.hw },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_camss_tfe_1_cphy_rx_clk = {
- .halt_reg = 0x52080,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x52080,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_camss_tfe_1_cphy_rx_clk",
- .parent_hws = (const struct clk_hw *[])
- { &gcc_camss_tfe_cphy_rx_clk_src.clkr.hw },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_camss_tfe_1_csid_clk = {
- .halt_reg = 0x520cc,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x520cc,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_camss_tfe_1_csid_clk",
- .parent_hws = (const struct clk_hw *[])
- { &gcc_camss_tfe_1_csid_clk_src.clkr.hw },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_camss_top_ahb_clk = {
- .halt_reg = 0x58028,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x58028,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_camss_top_ahb_clk",
- .parent_hws = (const struct clk_hw *[])
- { &gcc_camss_top_ahb_clk_src.clkr.hw },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_cfg_noc_usb3_prim_axi_clk = {
- .halt_reg = 0x1a084,
- .halt_check = BRANCH_HALT,
- .hwcg_reg = 0x1a084,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x1a084,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_cfg_noc_usb3_prim_axi_clk",
- .parent_hws = (const struct clk_hw *[])
- { &gcc_usb30_prim_master_clk_src.clkr.hw },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_disp_ahb_clk = {
- .halt_reg = 0x1700c,
- .halt_check = BRANCH_HALT,
- .hwcg_reg = 0x1700c,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x1700c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_disp_ahb_clk",
- .flags = CLK_IS_CRITICAL,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_regmap_div gcc_disp_gpll0_clk_src = {
- .reg = 0x17058,
- .shift = 0,
- .width = 2,
- .clkr.hw.init = &(struct clk_init_data) {
- .name = "gcc_disp_gpll0_clk_src",
- .parent_hws = (const struct clk_hw *[]){ &gpll0.clkr.hw },
- .num_parents = 1,
- .ops = &clk_regmap_div_ops,
- },
- };
- static struct clk_branch gcc_disp_gpll0_div_clk_src = {
- .halt_check = BRANCH_HALT_DELAY,
- .clkr = {
- .enable_reg = 0x79004,
- .enable_mask = BIT(20),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_disp_gpll0_div_clk_src",
- .parent_hws = (const struct clk_hw *[])
- { &gcc_disp_gpll0_clk_src.clkr.hw },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_disp_hf_axi_clk = {
- .halt_reg = 0x17020,
- .halt_check = BRANCH_HALT,
- .hwcg_reg = 0x17020,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x17020,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_disp_hf_axi_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_disp_throttle_core_clk = {
- .halt_reg = 0x17064,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0x17064,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x7900c,
- .enable_mask = BIT(5),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_disp_throttle_core_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_disp_xo_clk = {
- .halt_reg = 0x1702c,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x1702c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_disp_xo_clk",
- .flags = CLK_IS_CRITICAL,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_gp1_clk = {
- .halt_reg = 0x4d000,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x4d000,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_gp1_clk",
- .parent_hws = (const struct clk_hw *[])
- { &gcc_gp1_clk_src.clkr.hw },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_gp2_clk = {
- .halt_reg = 0x4e000,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x4e000,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_gp2_clk",
- .parent_hws = (const struct clk_hw *[])
- { &gcc_gp2_clk_src.clkr.hw },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_gp3_clk = {
- .halt_reg = 0x4f000,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x4f000,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_gp3_clk",
- .parent_hws = (const struct clk_hw *[])
- { &gcc_gp3_clk_src.clkr.hw },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_gpu_cfg_ahb_clk = {
- .halt_reg = 0x36004,
- .halt_check = BRANCH_HALT,
- .hwcg_reg = 0x36004,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x36004,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_gpu_cfg_ahb_clk",
- .flags = CLK_IS_CRITICAL,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_gpu_gpll0_clk_src = {
- .halt_check = BRANCH_HALT_DELAY,
- .clkr = {
- .enable_reg = 0x79004,
- .enable_mask = BIT(15),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_gpu_gpll0_clk_src",
- .parent_hws = (const struct clk_hw *[])
- { &gpll0.clkr.hw },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_gpu_gpll0_div_clk_src = {
- .halt_check = BRANCH_HALT_DELAY,
- .clkr = {
- .enable_reg = 0x79004,
- .enable_mask = BIT(16),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_gpu_gpll0_div_clk_src",
- .parent_hws = (const struct clk_hw *[])
- { &gpll0_out_aux2.clkr.hw },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_gpu_iref_clk = {
- .halt_reg = 0x36100,
- .halt_check = BRANCH_HALT_DELAY,
- .clkr = {
- .enable_reg = 0x36100,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_gpu_iref_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_gpu_memnoc_gfx_clk = {
- .halt_reg = 0x3600c,
- .halt_check = BRANCH_VOTED,
- .hwcg_reg = 0x3600c,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x3600c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_gpu_memnoc_gfx_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_gpu_snoc_dvm_gfx_clk = {
- .halt_reg = 0x36018,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x36018,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_gpu_snoc_dvm_gfx_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_gpu_throttle_core_clk = {
- .halt_reg = 0x36048,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0x36048,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x79004,
- .enable_mask = BIT(31),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_gpu_throttle_core_clk",
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_pdm2_clk = {
- .halt_reg = 0x2000c,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x2000c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_pdm2_clk",
- .parent_hws = (const struct clk_hw *[])
- { &gcc_pdm2_clk_src.clkr.hw },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_pdm_ahb_clk = {
- .halt_reg = 0x20004,
- .halt_check = BRANCH_HALT,
- .hwcg_reg = 0x20004,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x20004,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_pdm_ahb_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_pdm_xo4_clk = {
- .halt_reg = 0x20008,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x20008,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_pdm_xo4_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_pwm0_xo512_clk = {
- .halt_reg = 0x2002c,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x2002c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_pwm0_xo512_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_qmip_camera_nrt_ahb_clk = {
- .halt_reg = 0x17014,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0x17014,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x7900c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_qmip_camera_nrt_ahb_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_qmip_camera_rt_ahb_clk = {
- .halt_reg = 0x17060,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0x17060,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x7900c,
- .enable_mask = BIT(2),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_qmip_camera_rt_ahb_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_qmip_disp_ahb_clk = {
- .halt_reg = 0x17018,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0x17018,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x7900c,
- .enable_mask = BIT(1),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_qmip_disp_ahb_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_qmip_gpu_cfg_ahb_clk = {
- .halt_reg = 0x36040,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0x36040,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x7900c,
- .enable_mask = BIT(4),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_qmip_gpu_cfg_ahb_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_qmip_video_vcodec_ahb_clk = {
- .halt_reg = 0x17010,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0x17010,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x79004,
- .enable_mask = BIT(25),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_qmip_video_vcodec_ahb_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_qupv3_wrap0_core_2x_clk = {
- .halt_reg = 0x1f014,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x7900c,
- .enable_mask = BIT(9),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_qupv3_wrap0_core_2x_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_qupv3_wrap0_core_clk = {
- .halt_reg = 0x1f00c,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x7900c,
- .enable_mask = BIT(8),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_qupv3_wrap0_core_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_qupv3_wrap0_s0_clk = {
- .halt_reg = 0x1f144,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x7900c,
- .enable_mask = BIT(10),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_qupv3_wrap0_s0_clk",
- .parent_hws = (const struct clk_hw *[])
- { &gcc_qupv3_wrap0_s0_clk_src.clkr.hw },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_qupv3_wrap0_s1_clk = {
- .halt_reg = 0x1f274,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x7900c,
- .enable_mask = BIT(11),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_qupv3_wrap0_s1_clk",
- .parent_hws = (const struct clk_hw *[])
- { &gcc_qupv3_wrap0_s1_clk_src.clkr.hw },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_qupv3_wrap0_s2_clk = {
- .halt_reg = 0x1f3a4,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x7900c,
- .enable_mask = BIT(12),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_qupv3_wrap0_s2_clk",
- .parent_hws = (const struct clk_hw *[])
- { &gcc_qupv3_wrap0_s2_clk_src.clkr.hw },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_qupv3_wrap0_s3_clk = {
- .halt_reg = 0x1f4d4,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x7900c,
- .enable_mask = BIT(13),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_qupv3_wrap0_s3_clk",
- .parent_hws = (const struct clk_hw *[])
- { &gcc_qupv3_wrap0_s3_clk_src.clkr.hw },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_qupv3_wrap0_s4_clk = {
- .halt_reg = 0x1f604,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x7900c,
- .enable_mask = BIT(14),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_qupv3_wrap0_s4_clk",
- .parent_hws = (const struct clk_hw *[])
- { &gcc_qupv3_wrap0_s4_clk_src.clkr.hw },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_qupv3_wrap0_s5_clk = {
- .halt_reg = 0x1f734,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x7900c,
- .enable_mask = BIT(15),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_qupv3_wrap0_s5_clk",
- .parent_hws = (const struct clk_hw *[])
- { &gcc_qupv3_wrap0_s5_clk_src.clkr.hw },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_qupv3_wrap_0_m_ahb_clk = {
- .halt_reg = 0x1f004,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0x1f004,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x7900c,
- .enable_mask = BIT(6),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_qupv3_wrap_0_m_ahb_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_qupv3_wrap_0_s_ahb_clk = {
- .halt_reg = 0x1f008,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0x1f008,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x7900c,
- .enable_mask = BIT(7),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_qupv3_wrap_0_s_ahb_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_sdcc1_ahb_clk = {
- .halt_reg = 0x38008,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x38008,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_sdcc1_ahb_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_sdcc1_apps_clk = {
- .halt_reg = 0x38004,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x38004,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_sdcc1_apps_clk",
- .parent_hws = (const struct clk_hw *[])
- { &gcc_sdcc1_apps_clk_src.clkr.hw },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_sdcc1_ice_core_clk = {
- .halt_reg = 0x3800c,
- .halt_check = BRANCH_HALT,
- .hwcg_reg = 0x3800c,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x3800c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_sdcc1_ice_core_clk",
- .parent_hws = (const struct clk_hw *[])
- { &gcc_sdcc1_ice_core_clk_src.clkr.hw },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_sdcc2_ahb_clk = {
- .halt_reg = 0x1e008,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x1e008,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_sdcc2_ahb_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_sdcc2_apps_clk = {
- .halt_reg = 0x1e004,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x1e004,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_sdcc2_apps_clk",
- .parent_hws = (const struct clk_hw *[])
- { &gcc_sdcc2_apps_clk_src.clkr.hw },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_sys_noc_cpuss_ahb_clk = {
- .halt_reg = 0x2b06c,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0x2b06c,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x79004,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_sys_noc_cpuss_ahb_clk",
- .flags = CLK_IS_CRITICAL,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_sys_noc_usb3_prim_axi_clk = {
- .halt_reg = 0x1a080,
- .halt_check = BRANCH_HALT,
- .hwcg_reg = 0x1a080,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x1a080,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_sys_noc_usb3_prim_axi_clk",
- .parent_hws = (const struct clk_hw *[])
- { &gcc_usb30_prim_master_clk_src.clkr.hw },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_usb30_prim_master_clk = {
- .halt_reg = 0x1a010,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x1a010,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_usb30_prim_master_clk",
- .parent_hws = (const struct clk_hw *[])
- { &gcc_usb30_prim_master_clk_src.clkr.hw },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_usb30_prim_mock_utmi_clk = {
- .halt_reg = 0x1a018,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x1a018,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_usb30_prim_mock_utmi_clk",
- .parent_hws = (const struct clk_hw *[])
- { &gcc_usb30_prim_mock_utmi_postdiv.clkr.hw },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_usb30_prim_sleep_clk = {
- .halt_reg = 0x1a014,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x1a014,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_usb30_prim_sleep_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_usb3_prim_clkref_clk = {
- .halt_reg = 0x9f000,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x9f000,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_usb3_prim_clkref_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_usb3_prim_phy_com_aux_clk = {
- .halt_reg = 0x1a054,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x1a054,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_usb3_prim_phy_com_aux_clk",
- .parent_hws = (const struct clk_hw *[])
- { &gcc_usb3_prim_phy_aux_clk_src.clkr.hw },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_usb3_prim_phy_pipe_clk = {
- .halt_reg = 0x1a058,
- .halt_check = BRANCH_HALT_SKIP,
- .hwcg_reg = 0x1a058,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x1a058,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_usb3_prim_phy_pipe_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_vcodec0_axi_clk = {
- .halt_reg = 0x6e008,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x6e008,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_vcodec0_axi_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_venus_ahb_clk = {
- .halt_reg = 0x6e010,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x6e010,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_venus_ahb_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_venus_ctl_axi_clk = {
- .halt_reg = 0x6e004,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x6e004,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_venus_ctl_axi_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_video_ahb_clk = {
- .halt_reg = 0x17004,
- .halt_check = BRANCH_HALT,
- .hwcg_reg = 0x17004,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x17004,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_video_ahb_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_video_axi0_clk = {
- .halt_reg = 0x1701c,
- .halt_check = BRANCH_HALT,
- .hwcg_reg = 0x1701c,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x1701c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_video_axi0_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_video_throttle_core_clk = {
- .halt_reg = 0x17068,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0x17068,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x79004,
- .enable_mask = BIT(28),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_video_throttle_core_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_video_vcodec0_sys_clk = {
- .halt_reg = 0x580a4,
- .halt_check = BRANCH_HALT_DELAY,
- .hwcg_reg = 0x580a4,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x580a4,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_video_vcodec0_sys_clk",
- .parent_hws = (const struct clk_hw *[])
- { &gcc_video_venus_clk_src.clkr.hw },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_video_venus_ctl_clk = {
- .halt_reg = 0x5808c,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x5808c,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_video_venus_ctl_clk",
- .parent_hws = (const struct clk_hw *[])
- { &gcc_video_venus_clk_src.clkr.hw },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_video_xo_clk = {
- .halt_reg = 0x17024,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x17024,
- .enable_mask = BIT(0),
- .hw.init = &(struct clk_init_data){
- .name = "gcc_video_xo_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct gdsc gcc_camss_top_gdsc = {
- .gdscr = 0x58004,
- .pd = {
- .name = "gcc_camss_top",
- },
- .pwrsts = PWRSTS_OFF_ON,
- };
- static struct gdsc gcc_usb30_prim_gdsc = {
- .gdscr = 0x1a004,
- .pd = {
- .name = "gcc_usb30_prim",
- },
- .pwrsts = PWRSTS_OFF_ON,
- };
- static struct gdsc gcc_vcodec0_gdsc = {
- .gdscr = 0x58098,
- .pd = {
- .name = "gcc_vcodec0",
- },
- .pwrsts = PWRSTS_OFF_ON,
- };
- static struct gdsc gcc_venus_gdsc = {
- .gdscr = 0x5807c,
- .pd = {
- .name = "gcc_venus",
- },
- .pwrsts = PWRSTS_OFF_ON,
- };
- static struct gdsc hlos1_vote_turing_mmu_tbu1_gdsc = {
- .gdscr = 0x7d060,
- .pd = {
- .name = "hlos1_vote_turing_mmu_tbu1",
- },
- .pwrsts = PWRSTS_OFF_ON,
- .flags = VOTABLE,
- };
- static struct gdsc hlos1_vote_turing_mmu_tbu0_gdsc = {
- .gdscr = 0x7d07c,
- .pd = {
- .name = "hlos1_vote_turing_mmu_tbu0",
- },
- .pwrsts = PWRSTS_OFF_ON,
- .flags = VOTABLE,
- };
- static struct gdsc hlos1_vote_mm_snoc_mmu_tbu_rt_gdsc = {
- .gdscr = 0x7d074,
- .pd = {
- .name = "hlos1_vote_mm_snoc_mmu_tbu_rt",
- },
- .pwrsts = PWRSTS_OFF_ON,
- .flags = VOTABLE,
- };
- static struct gdsc hlos1_vote_mm_snoc_mmu_tbu_nrt_gdsc = {
- .gdscr = 0x7d078,
- .pd = {
- .name = "hlos1_vote_mm_snoc_mmu_tbu_nrt",
- },
- .pwrsts = PWRSTS_OFF_ON,
- .flags = VOTABLE,
- };
- static struct clk_regmap *gcc_qcm2290_clocks[] = {
- [GCC_AHB2PHY_CSI_CLK] = &gcc_ahb2phy_csi_clk.clkr,
- [GCC_AHB2PHY_USB_CLK] = &gcc_ahb2phy_usb_clk.clkr,
- [GCC_BIMC_GPU_AXI_CLK] = &gcc_bimc_gpu_axi_clk.clkr,
- [GCC_BOOT_ROM_AHB_CLK] = &gcc_boot_rom_ahb_clk.clkr,
- [GCC_CAM_THROTTLE_NRT_CLK] = &gcc_cam_throttle_nrt_clk.clkr,
- [GCC_CAM_THROTTLE_RT_CLK] = &gcc_cam_throttle_rt_clk.clkr,
- [GCC_CAMERA_AHB_CLK] = &gcc_camera_ahb_clk.clkr,
- [GCC_CAMERA_XO_CLK] = &gcc_camera_xo_clk.clkr,
- [GCC_CAMSS_AXI_CLK] = &gcc_camss_axi_clk.clkr,
- [GCC_CAMSS_AXI_CLK_SRC] = &gcc_camss_axi_clk_src.clkr,
- [GCC_CAMSS_CAMNOC_ATB_CLK] = &gcc_camss_camnoc_atb_clk.clkr,
- [GCC_CAMSS_CAMNOC_NTS_XO_CLK] = &gcc_camss_camnoc_nts_xo_clk.clkr,
- [GCC_CAMSS_CCI_0_CLK] = &gcc_camss_cci_0_clk.clkr,
- [GCC_CAMSS_CCI_CLK_SRC] = &gcc_camss_cci_clk_src.clkr,
- [GCC_CAMSS_CPHY_0_CLK] = &gcc_camss_cphy_0_clk.clkr,
- [GCC_CAMSS_CPHY_1_CLK] = &gcc_camss_cphy_1_clk.clkr,
- [GCC_CAMSS_CSI0PHYTIMER_CLK] = &gcc_camss_csi0phytimer_clk.clkr,
- [GCC_CAMSS_CSI0PHYTIMER_CLK_SRC] = &gcc_camss_csi0phytimer_clk_src.clkr,
- [GCC_CAMSS_CSI1PHYTIMER_CLK] = &gcc_camss_csi1phytimer_clk.clkr,
- [GCC_CAMSS_CSI1PHYTIMER_CLK_SRC] = &gcc_camss_csi1phytimer_clk_src.clkr,
- [GCC_CAMSS_MCLK0_CLK] = &gcc_camss_mclk0_clk.clkr,
- [GCC_CAMSS_MCLK0_CLK_SRC] = &gcc_camss_mclk0_clk_src.clkr,
- [GCC_CAMSS_MCLK1_CLK] = &gcc_camss_mclk1_clk.clkr,
- [GCC_CAMSS_MCLK1_CLK_SRC] = &gcc_camss_mclk1_clk_src.clkr,
- [GCC_CAMSS_MCLK2_CLK] = &gcc_camss_mclk2_clk.clkr,
- [GCC_CAMSS_MCLK2_CLK_SRC] = &gcc_camss_mclk2_clk_src.clkr,
- [GCC_CAMSS_MCLK3_CLK] = &gcc_camss_mclk3_clk.clkr,
- [GCC_CAMSS_MCLK3_CLK_SRC] = &gcc_camss_mclk3_clk_src.clkr,
- [GCC_CAMSS_NRT_AXI_CLK] = &gcc_camss_nrt_axi_clk.clkr,
- [GCC_CAMSS_OPE_AHB_CLK] = &gcc_camss_ope_ahb_clk.clkr,
- [GCC_CAMSS_OPE_AHB_CLK_SRC] = &gcc_camss_ope_ahb_clk_src.clkr,
- [GCC_CAMSS_OPE_CLK] = &gcc_camss_ope_clk.clkr,
- [GCC_CAMSS_OPE_CLK_SRC] = &gcc_camss_ope_clk_src.clkr,
- [GCC_CAMSS_RT_AXI_CLK] = &gcc_camss_rt_axi_clk.clkr,
- [GCC_CAMSS_TFE_0_CLK] = &gcc_camss_tfe_0_clk.clkr,
- [GCC_CAMSS_TFE_0_CLK_SRC] = &gcc_camss_tfe_0_clk_src.clkr,
- [GCC_CAMSS_TFE_0_CPHY_RX_CLK] = &gcc_camss_tfe_0_cphy_rx_clk.clkr,
- [GCC_CAMSS_TFE_0_CSID_CLK] = &gcc_camss_tfe_0_csid_clk.clkr,
- [GCC_CAMSS_TFE_0_CSID_CLK_SRC] = &gcc_camss_tfe_0_csid_clk_src.clkr,
- [GCC_CAMSS_TFE_1_CLK] = &gcc_camss_tfe_1_clk.clkr,
- [GCC_CAMSS_TFE_1_CLK_SRC] = &gcc_camss_tfe_1_clk_src.clkr,
- [GCC_CAMSS_TFE_1_CPHY_RX_CLK] = &gcc_camss_tfe_1_cphy_rx_clk.clkr,
- [GCC_CAMSS_TFE_1_CSID_CLK] = &gcc_camss_tfe_1_csid_clk.clkr,
- [GCC_CAMSS_TFE_1_CSID_CLK_SRC] = &gcc_camss_tfe_1_csid_clk_src.clkr,
- [GCC_CAMSS_TFE_CPHY_RX_CLK_SRC] = &gcc_camss_tfe_cphy_rx_clk_src.clkr,
- [GCC_CAMSS_TOP_AHB_CLK] = &gcc_camss_top_ahb_clk.clkr,
- [GCC_CAMSS_TOP_AHB_CLK_SRC] = &gcc_camss_top_ahb_clk_src.clkr,
- [GCC_CFG_NOC_USB3_PRIM_AXI_CLK] = &gcc_cfg_noc_usb3_prim_axi_clk.clkr,
- [GCC_DISP_AHB_CLK] = &gcc_disp_ahb_clk.clkr,
- [GCC_DISP_GPLL0_CLK_SRC] = &gcc_disp_gpll0_clk_src.clkr,
- [GCC_DISP_GPLL0_DIV_CLK_SRC] = &gcc_disp_gpll0_div_clk_src.clkr,
- [GCC_DISP_HF_AXI_CLK] = &gcc_disp_hf_axi_clk.clkr,
- [GCC_DISP_THROTTLE_CORE_CLK] = &gcc_disp_throttle_core_clk.clkr,
- [GCC_DISP_XO_CLK] = &gcc_disp_xo_clk.clkr,
- [GCC_GP1_CLK] = &gcc_gp1_clk.clkr,
- [GCC_GP1_CLK_SRC] = &gcc_gp1_clk_src.clkr,
- [GCC_GP2_CLK] = &gcc_gp2_clk.clkr,
- [GCC_GP2_CLK_SRC] = &gcc_gp2_clk_src.clkr,
- [GCC_GP3_CLK] = &gcc_gp3_clk.clkr,
- [GCC_GP3_CLK_SRC] = &gcc_gp3_clk_src.clkr,
- [GCC_GPU_CFG_AHB_CLK] = &gcc_gpu_cfg_ahb_clk.clkr,
- [GCC_GPU_GPLL0_CLK_SRC] = &gcc_gpu_gpll0_clk_src.clkr,
- [GCC_GPU_GPLL0_DIV_CLK_SRC] = &gcc_gpu_gpll0_div_clk_src.clkr,
- [GCC_GPU_IREF_CLK] = &gcc_gpu_iref_clk.clkr,
- [GCC_GPU_MEMNOC_GFX_CLK] = &gcc_gpu_memnoc_gfx_clk.clkr,
- [GCC_GPU_SNOC_DVM_GFX_CLK] = &gcc_gpu_snoc_dvm_gfx_clk.clkr,
- [GCC_GPU_THROTTLE_CORE_CLK] = &gcc_gpu_throttle_core_clk.clkr,
- [GCC_PDM2_CLK] = &gcc_pdm2_clk.clkr,
- [GCC_PDM2_CLK_SRC] = &gcc_pdm2_clk_src.clkr,
- [GCC_PDM_AHB_CLK] = &gcc_pdm_ahb_clk.clkr,
- [GCC_PDM_XO4_CLK] = &gcc_pdm_xo4_clk.clkr,
- [GCC_PWM0_XO512_CLK] = &gcc_pwm0_xo512_clk.clkr,
- [GCC_QMIP_CAMERA_NRT_AHB_CLK] = &gcc_qmip_camera_nrt_ahb_clk.clkr,
- [GCC_QMIP_CAMERA_RT_AHB_CLK] = &gcc_qmip_camera_rt_ahb_clk.clkr,
- [GCC_QMIP_DISP_AHB_CLK] = &gcc_qmip_disp_ahb_clk.clkr,
- [GCC_QMIP_GPU_CFG_AHB_CLK] = &gcc_qmip_gpu_cfg_ahb_clk.clkr,
- [GCC_QMIP_VIDEO_VCODEC_AHB_CLK] = &gcc_qmip_video_vcodec_ahb_clk.clkr,
- [GCC_QUPV3_WRAP0_CORE_2X_CLK] = &gcc_qupv3_wrap0_core_2x_clk.clkr,
- [GCC_QUPV3_WRAP0_CORE_CLK] = &gcc_qupv3_wrap0_core_clk.clkr,
- [GCC_QUPV3_WRAP0_S0_CLK] = &gcc_qupv3_wrap0_s0_clk.clkr,
- [GCC_QUPV3_WRAP0_S0_CLK_SRC] = &gcc_qupv3_wrap0_s0_clk_src.clkr,
- [GCC_QUPV3_WRAP0_S1_CLK] = &gcc_qupv3_wrap0_s1_clk.clkr,
- [GCC_QUPV3_WRAP0_S1_CLK_SRC] = &gcc_qupv3_wrap0_s1_clk_src.clkr,
- [GCC_QUPV3_WRAP0_S2_CLK] = &gcc_qupv3_wrap0_s2_clk.clkr,
- [GCC_QUPV3_WRAP0_S2_CLK_SRC] = &gcc_qupv3_wrap0_s2_clk_src.clkr,
- [GCC_QUPV3_WRAP0_S3_CLK] = &gcc_qupv3_wrap0_s3_clk.clkr,
- [GCC_QUPV3_WRAP0_S3_CLK_SRC] = &gcc_qupv3_wrap0_s3_clk_src.clkr,
- [GCC_QUPV3_WRAP0_S4_CLK] = &gcc_qupv3_wrap0_s4_clk.clkr,
- [GCC_QUPV3_WRAP0_S4_CLK_SRC] = &gcc_qupv3_wrap0_s4_clk_src.clkr,
- [GCC_QUPV3_WRAP0_S5_CLK] = &gcc_qupv3_wrap0_s5_clk.clkr,
- [GCC_QUPV3_WRAP0_S5_CLK_SRC] = &gcc_qupv3_wrap0_s5_clk_src.clkr,
- [GCC_QUPV3_WRAP_0_M_AHB_CLK] = &gcc_qupv3_wrap_0_m_ahb_clk.clkr,
- [GCC_QUPV3_WRAP_0_S_AHB_CLK] = &gcc_qupv3_wrap_0_s_ahb_clk.clkr,
- [GCC_SDCC1_AHB_CLK] = &gcc_sdcc1_ahb_clk.clkr,
- [GCC_SDCC1_APPS_CLK] = &gcc_sdcc1_apps_clk.clkr,
- [GCC_SDCC1_APPS_CLK_SRC] = &gcc_sdcc1_apps_clk_src.clkr,
- [GCC_SDCC1_ICE_CORE_CLK] = &gcc_sdcc1_ice_core_clk.clkr,
- [GCC_SDCC1_ICE_CORE_CLK_SRC] = &gcc_sdcc1_ice_core_clk_src.clkr,
- [GCC_SDCC2_AHB_CLK] = &gcc_sdcc2_ahb_clk.clkr,
- [GCC_SDCC2_APPS_CLK] = &gcc_sdcc2_apps_clk.clkr,
- [GCC_SDCC2_APPS_CLK_SRC] = &gcc_sdcc2_apps_clk_src.clkr,
- [GCC_SYS_NOC_CPUSS_AHB_CLK] = &gcc_sys_noc_cpuss_ahb_clk.clkr,
- [GCC_SYS_NOC_USB3_PRIM_AXI_CLK] = &gcc_sys_noc_usb3_prim_axi_clk.clkr,
- [GCC_USB30_PRIM_MASTER_CLK] = &gcc_usb30_prim_master_clk.clkr,
- [GCC_USB30_PRIM_MASTER_CLK_SRC] = &gcc_usb30_prim_master_clk_src.clkr,
- [GCC_USB30_PRIM_MOCK_UTMI_CLK] = &gcc_usb30_prim_mock_utmi_clk.clkr,
- [GCC_USB30_PRIM_MOCK_UTMI_CLK_SRC] =
- &gcc_usb30_prim_mock_utmi_clk_src.clkr,
- [GCC_USB30_PRIM_MOCK_UTMI_POSTDIV] =
- &gcc_usb30_prim_mock_utmi_postdiv.clkr,
- [GCC_USB30_PRIM_SLEEP_CLK] = &gcc_usb30_prim_sleep_clk.clkr,
- [GCC_USB3_PRIM_CLKREF_CLK] = &gcc_usb3_prim_clkref_clk.clkr,
- [GCC_USB3_PRIM_PHY_AUX_CLK_SRC] = &gcc_usb3_prim_phy_aux_clk_src.clkr,
- [GCC_USB3_PRIM_PHY_COM_AUX_CLK] = &gcc_usb3_prim_phy_com_aux_clk.clkr,
- [GCC_USB3_PRIM_PHY_PIPE_CLK] = &gcc_usb3_prim_phy_pipe_clk.clkr,
- [GCC_VCODEC0_AXI_CLK] = &gcc_vcodec0_axi_clk.clkr,
- [GCC_VENUS_AHB_CLK] = &gcc_venus_ahb_clk.clkr,
- [GCC_VENUS_CTL_AXI_CLK] = &gcc_venus_ctl_axi_clk.clkr,
- [GCC_VIDEO_AHB_CLK] = &gcc_video_ahb_clk.clkr,
- [GCC_VIDEO_AXI0_CLK] = &gcc_video_axi0_clk.clkr,
- [GCC_VIDEO_THROTTLE_CORE_CLK] = &gcc_video_throttle_core_clk.clkr,
- [GCC_VIDEO_VCODEC0_SYS_CLK] = &gcc_video_vcodec0_sys_clk.clkr,
- [GCC_VIDEO_VENUS_CLK_SRC] = &gcc_video_venus_clk_src.clkr,
- [GCC_VIDEO_VENUS_CTL_CLK] = &gcc_video_venus_ctl_clk.clkr,
- [GCC_VIDEO_XO_CLK] = &gcc_video_xo_clk.clkr,
- [GPLL0] = &gpll0.clkr,
- [GPLL0_OUT_AUX2] = &gpll0_out_aux2.clkr,
- [GPLL1] = &gpll1.clkr,
- [GPLL10] = &gpll10.clkr,
- [GPLL11] = &gpll11.clkr,
- [GPLL3] = &gpll3.clkr,
- [GPLL3_OUT_MAIN] = &gpll3_out_main.clkr,
- [GPLL4] = &gpll4.clkr,
- [GPLL5] = &gpll5.clkr,
- [GPLL6] = &gpll6.clkr,
- [GPLL6_OUT_MAIN] = &gpll6_out_main.clkr,
- [GPLL7] = &gpll7.clkr,
- [GPLL8] = &gpll8.clkr,
- [GPLL8_OUT_MAIN] = &gpll8_out_main.clkr,
- [GPLL9] = &gpll9.clkr,
- [GPLL9_OUT_MAIN] = &gpll9_out_main.clkr,
- };
- static const struct qcom_reset_map gcc_qcm2290_resets[] = {
- [GCC_CAMSS_OPE_BCR] = { 0x55000 },
- [GCC_CAMSS_TFE_BCR] = { 0x52000 },
- [GCC_CAMSS_TOP_BCR] = { 0x58000 },
- [GCC_GPU_BCR] = { 0x36000 },
- [GCC_MMSS_BCR] = { 0x17000 },
- [GCC_PDM_BCR] = { 0x20000 },
- [GCC_QUPV3_WRAPPER_0_BCR] = { 0x1f000 },
- [GCC_QUSB2PHY_PRIM_BCR] = { 0x1c000 },
- [GCC_SDCC1_BCR] = { 0x38000 },
- [GCC_SDCC2_BCR] = { 0x1e000 },
- [GCC_USB30_PRIM_BCR] = { 0x1a000 },
- [GCC_USB3_PHY_PRIM_SP0_BCR] = { 0x1b000 },
- [GCC_USB3PHY_PHY_PRIM_SP0_BCR] = { 0x1b008 },
- [GCC_USB_PHY_CFG_AHB2PHY_BCR] = { 0x1d000 },
- [GCC_VCODEC0_BCR] = { 0x58094 },
- [GCC_VENUS_BCR] = { 0x58078 },
- [GCC_VIDEO_INTERFACE_BCR] = { 0x6e000 },
- };
- static struct gdsc *gcc_qcm2290_gdscs[] = {
- [GCC_CAMSS_TOP_GDSC] = &gcc_camss_top_gdsc,
- [GCC_USB30_PRIM_GDSC] = &gcc_usb30_prim_gdsc,
- [GCC_VCODEC0_GDSC] = &gcc_vcodec0_gdsc,
- [GCC_VENUS_GDSC] = &gcc_venus_gdsc,
- [HLOS1_VOTE_TURING_MMU_TBU1_GDSC] = &hlos1_vote_turing_mmu_tbu1_gdsc,
- [HLOS1_VOTE_TURING_MMU_TBU0_GDSC] = &hlos1_vote_turing_mmu_tbu0_gdsc,
- [HLOS1_VOTE_MM_SNOC_MMU_TBU_RT_GDSC] = &hlos1_vote_mm_snoc_mmu_tbu_rt_gdsc,
- [HLOS1_VOTE_MM_SNOC_MMU_TBU_NRT_GDSC] = &hlos1_vote_mm_snoc_mmu_tbu_nrt_gdsc,
- };
- static const struct clk_rcg_dfs_data gcc_dfs_clocks[] = {
- DEFINE_RCG_DFS(gcc_qupv3_wrap0_s0_clk_src),
- DEFINE_RCG_DFS(gcc_qupv3_wrap0_s1_clk_src),
- DEFINE_RCG_DFS(gcc_qupv3_wrap0_s2_clk_src),
- DEFINE_RCG_DFS(gcc_qupv3_wrap0_s3_clk_src),
- DEFINE_RCG_DFS(gcc_qupv3_wrap0_s4_clk_src),
- DEFINE_RCG_DFS(gcc_qupv3_wrap0_s5_clk_src),
- };
- static const struct regmap_config gcc_qcm2290_regmap_config = {
- .reg_bits = 32,
- .reg_stride = 4,
- .val_bits = 32,
- .max_register = 0xc7000,
- .fast_io = true,
- };
- static const struct qcom_cc_desc gcc_qcm2290_desc = {
- .config = &gcc_qcm2290_regmap_config,
- .clks = gcc_qcm2290_clocks,
- .num_clks = ARRAY_SIZE(gcc_qcm2290_clocks),
- .resets = gcc_qcm2290_resets,
- .num_resets = ARRAY_SIZE(gcc_qcm2290_resets),
- .gdscs = gcc_qcm2290_gdscs,
- .num_gdscs = ARRAY_SIZE(gcc_qcm2290_gdscs),
- };
- static const struct of_device_id gcc_qcm2290_match_table[] = {
- { .compatible = "qcom,gcc-qcm2290" },
- { }
- };
- MODULE_DEVICE_TABLE(of, gcc_qcm2290_match_table);
- static int gcc_qcm2290_probe(struct platform_device *pdev)
- {
- struct regmap *regmap;
- int ret;
- regmap = qcom_cc_map(pdev, &gcc_qcm2290_desc);
- if (IS_ERR(regmap))
- return PTR_ERR(regmap);
- ret = qcom_cc_register_rcg_dfs(regmap, gcc_dfs_clocks,
- ARRAY_SIZE(gcc_dfs_clocks));
- if (ret)
- return ret;
- clk_alpha_pll_configure(&gpll10, regmap, &gpll10_config);
- clk_alpha_pll_configure(&gpll11, regmap, &gpll11_config);
- clk_alpha_pll_configure(&gpll8, regmap, &gpll8_config);
- clk_alpha_pll_configure(&gpll9, regmap, &gpll9_config);
- return qcom_cc_really_probe(pdev, &gcc_qcm2290_desc, regmap);
- }
- static struct platform_driver gcc_qcm2290_driver = {
- .probe = gcc_qcm2290_probe,
- .driver = {
- .name = "gcc-qcm2290",
- .of_match_table = gcc_qcm2290_match_table,
- },
- };
- static int __init gcc_qcm2290_init(void)
- {
- return platform_driver_register(&gcc_qcm2290_driver);
- }
- subsys_initcall(gcc_qcm2290_init);
- static void __exit gcc_qcm2290_exit(void)
- {
- platform_driver_unregister(&gcc_qcm2290_driver);
- }
- module_exit(gcc_qcm2290_exit);
- MODULE_DESCRIPTION("QTI GCC QCM2290 Driver");
- MODULE_LICENSE("GPL v2");
|