gcc-msm8994.c 72 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /* Copyright (c) 2013-2016, The Linux Foundation. All rights reserved.
  3. */
  4. #include <linux/clk-provider.h>
  5. #include <linux/kernel.h>
  6. #include <linux/init.h>
  7. #include <linux/err.h>
  8. #include <linux/ctype.h>
  9. #include <linux/io.h>
  10. #include <linux/of.h>
  11. #include <linux/of_device.h>
  12. #include <linux/platform_device.h>
  13. #include <linux/module.h>
  14. #include <linux/regmap.h>
  15. #include <dt-bindings/clock/qcom,gcc-msm8994.h>
  16. #include "common.h"
  17. #include "clk-regmap.h"
  18. #include "clk-alpha-pll.h"
  19. #include "clk-rcg.h"
  20. #include "clk-branch.h"
  21. #include "reset.h"
  22. #include "gdsc.h"
  23. enum {
  24. P_XO,
  25. P_GPLL0,
  26. P_GPLL4,
  27. };
  28. static struct clk_alpha_pll gpll0_early = {
  29. .offset = 0,
  30. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  31. .clkr = {
  32. .enable_reg = 0x1480,
  33. .enable_mask = BIT(0),
  34. .hw.init = &(struct clk_init_data){
  35. .name = "gpll0_early",
  36. .parent_data = &(const struct clk_parent_data){
  37. .fw_name = "xo",
  38. },
  39. .num_parents = 1,
  40. .ops = &clk_alpha_pll_ops,
  41. },
  42. },
  43. };
  44. static struct clk_alpha_pll_postdiv gpll0 = {
  45. .offset = 0,
  46. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  47. .clkr.hw.init = &(struct clk_init_data){
  48. .name = "gpll0",
  49. .parent_hws = (const struct clk_hw*[]){
  50. &gpll0_early.clkr.hw
  51. },
  52. .num_parents = 1,
  53. .ops = &clk_alpha_pll_postdiv_ops,
  54. },
  55. };
  56. static struct clk_alpha_pll gpll4_early = {
  57. .offset = 0x1dc0,
  58. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  59. .clkr = {
  60. .enable_reg = 0x1480,
  61. .enable_mask = BIT(4),
  62. .hw.init = &(struct clk_init_data){
  63. .name = "gpll4_early",
  64. .parent_data = &(const struct clk_parent_data){
  65. .fw_name = "xo",
  66. },
  67. .num_parents = 1,
  68. .ops = &clk_alpha_pll_ops,
  69. },
  70. },
  71. };
  72. static struct clk_alpha_pll_postdiv gpll4 = {
  73. .offset = 0x1dc0,
  74. .width = 4,
  75. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  76. .clkr.hw.init = &(struct clk_init_data){
  77. .name = "gpll4",
  78. .parent_hws = (const struct clk_hw*[]){
  79. &gpll4_early.clkr.hw
  80. },
  81. .num_parents = 1,
  82. .ops = &clk_alpha_pll_postdiv_ops,
  83. },
  84. };
  85. static const struct parent_map gcc_xo_gpll0_map[] = {
  86. { P_XO, 0 },
  87. { P_GPLL0, 1 },
  88. };
  89. static const struct clk_parent_data gcc_xo_gpll0[] = {
  90. { .fw_name = "xo" },
  91. { .hw = &gpll0.clkr.hw },
  92. };
  93. static const struct parent_map gcc_xo_gpll0_gpll4_map[] = {
  94. { P_XO, 0 },
  95. { P_GPLL0, 1 },
  96. { P_GPLL4, 5 },
  97. };
  98. static const struct clk_parent_data gcc_xo_gpll0_gpll4[] = {
  99. { .fw_name = "xo" },
  100. { .hw = &gpll0.clkr.hw },
  101. { .hw = &gpll4.clkr.hw },
  102. };
  103. static struct freq_tbl ftbl_ufs_axi_clk_src[] = {
  104. F(50000000, P_GPLL0, 12, 0, 0),
  105. F(100000000, P_GPLL0, 6, 0, 0),
  106. F(150000000, P_GPLL0, 4, 0, 0),
  107. F(171430000, P_GPLL0, 3.5, 0, 0),
  108. F(200000000, P_GPLL0, 3, 0, 0),
  109. F(240000000, P_GPLL0, 2.5, 0, 0),
  110. { }
  111. };
  112. static struct clk_rcg2 ufs_axi_clk_src = {
  113. .cmd_rcgr = 0x1d68,
  114. .mnd_width = 8,
  115. .hid_width = 5,
  116. .parent_map = gcc_xo_gpll0_map,
  117. .freq_tbl = ftbl_ufs_axi_clk_src,
  118. .clkr.hw.init = &(struct clk_init_data){
  119. .name = "ufs_axi_clk_src",
  120. .parent_data = gcc_xo_gpll0,
  121. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  122. .ops = &clk_rcg2_ops,
  123. },
  124. };
  125. static struct freq_tbl ftbl_usb30_master_clk_src[] = {
  126. F(19200000, P_XO, 1, 0, 0),
  127. F(125000000, P_GPLL0, 1, 5, 24),
  128. { }
  129. };
  130. static struct clk_rcg2 usb30_master_clk_src = {
  131. .cmd_rcgr = 0x03d4,
  132. .mnd_width = 8,
  133. .hid_width = 5,
  134. .parent_map = gcc_xo_gpll0_map,
  135. .freq_tbl = ftbl_usb30_master_clk_src,
  136. .clkr.hw.init = &(struct clk_init_data){
  137. .name = "usb30_master_clk_src",
  138. .parent_data = gcc_xo_gpll0,
  139. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  140. .ops = &clk_rcg2_ops,
  141. },
  142. };
  143. static struct freq_tbl ftbl_blsp_i2c_apps_clk_src[] = {
  144. F(19200000, P_XO, 1, 0, 0),
  145. F(50000000, P_GPLL0, 12, 0, 0),
  146. { }
  147. };
  148. static struct clk_rcg2 blsp1_qup1_i2c_apps_clk_src = {
  149. .cmd_rcgr = 0x0660,
  150. .hid_width = 5,
  151. .parent_map = gcc_xo_gpll0_map,
  152. .freq_tbl = ftbl_blsp_i2c_apps_clk_src,
  153. .clkr.hw.init = &(struct clk_init_data){
  154. .name = "blsp1_qup1_i2c_apps_clk_src",
  155. .parent_data = gcc_xo_gpll0,
  156. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  157. .ops = &clk_rcg2_ops,
  158. },
  159. };
  160. static struct freq_tbl ftbl_blsp1_qup1_spi_apps_clk_src[] = {
  161. F(960000, P_XO, 10, 1, 2),
  162. F(4800000, P_XO, 4, 0, 0),
  163. F(9600000, P_XO, 2, 0, 0),
  164. F(15000000, P_GPLL0, 10, 1, 4),
  165. F(19200000, P_XO, 1, 0, 0),
  166. F(24000000, P_GPLL0, 12.5, 1, 2),
  167. F(25000000, P_GPLL0, 12, 1, 2),
  168. F(48000000, P_GPLL0, 12.5, 0, 0),
  169. F(50000000, P_GPLL0, 12, 0, 0),
  170. { }
  171. };
  172. static struct freq_tbl ftbl_blsp1_qup_spi_apps_clk_src_8992[] = {
  173. F(960000, P_XO, 10, 1, 2),
  174. F(4800000, P_XO, 4, 0, 0),
  175. F(9600000, P_XO, 2, 0, 0),
  176. F(15000000, P_GPLL0, 10, 1, 4),
  177. F(19200000, P_XO, 1, 0, 0),
  178. F(25000000, P_GPLL0, 12, 1, 2),
  179. F(50000000, P_GPLL0, 12, 0, 0),
  180. { }
  181. };
  182. static struct clk_rcg2 blsp1_qup1_spi_apps_clk_src = {
  183. .cmd_rcgr = 0x064c,
  184. .mnd_width = 8,
  185. .hid_width = 5,
  186. .parent_map = gcc_xo_gpll0_map,
  187. .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
  188. .clkr.hw.init = &(struct clk_init_data){
  189. .name = "blsp1_qup1_spi_apps_clk_src",
  190. .parent_data = gcc_xo_gpll0,
  191. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  192. .ops = &clk_rcg2_ops,
  193. },
  194. };
  195. static struct clk_rcg2 blsp1_qup2_i2c_apps_clk_src = {
  196. .cmd_rcgr = 0x06e0,
  197. .hid_width = 5,
  198. .parent_map = gcc_xo_gpll0_map,
  199. .freq_tbl = ftbl_blsp_i2c_apps_clk_src,
  200. .clkr.hw.init = &(struct clk_init_data){
  201. .name = "blsp1_qup2_i2c_apps_clk_src",
  202. .parent_data = gcc_xo_gpll0,
  203. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  204. .ops = &clk_rcg2_ops,
  205. },
  206. };
  207. static struct freq_tbl ftbl_blsp1_qup2_spi_apps_clk_src[] = {
  208. F(960000, P_XO, 10, 1, 2),
  209. F(4800000, P_XO, 4, 0, 0),
  210. F(9600000, P_XO, 2, 0, 0),
  211. F(15000000, P_GPLL0, 10, 1, 4),
  212. F(19200000, P_XO, 1, 0, 0),
  213. F(24000000, P_GPLL0, 12.5, 1, 2),
  214. F(25000000, P_GPLL0, 12, 1, 2),
  215. F(42860000, P_GPLL0, 14, 0, 0),
  216. F(46150000, P_GPLL0, 13, 0, 0),
  217. { }
  218. };
  219. static struct clk_rcg2 blsp1_qup2_spi_apps_clk_src = {
  220. .cmd_rcgr = 0x06cc,
  221. .mnd_width = 8,
  222. .hid_width = 5,
  223. .parent_map = gcc_xo_gpll0_map,
  224. .freq_tbl = ftbl_blsp1_qup2_spi_apps_clk_src,
  225. .clkr.hw.init = &(struct clk_init_data){
  226. .name = "blsp1_qup2_spi_apps_clk_src",
  227. .parent_data = gcc_xo_gpll0,
  228. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  229. .ops = &clk_rcg2_ops,
  230. },
  231. };
  232. static struct clk_rcg2 blsp1_qup3_i2c_apps_clk_src = {
  233. .cmd_rcgr = 0x0760,
  234. .hid_width = 5,
  235. .parent_map = gcc_xo_gpll0_map,
  236. .freq_tbl = ftbl_blsp_i2c_apps_clk_src,
  237. .clkr.hw.init = &(struct clk_init_data){
  238. .name = "blsp1_qup3_i2c_apps_clk_src",
  239. .parent_data = gcc_xo_gpll0,
  240. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  241. .ops = &clk_rcg2_ops,
  242. },
  243. };
  244. static struct freq_tbl ftbl_blsp1_qup3_4_spi_apps_clk_src[] = {
  245. F(960000, P_XO, 10, 1, 2),
  246. F(4800000, P_XO, 4, 0, 0),
  247. F(9600000, P_XO, 2, 0, 0),
  248. F(15000000, P_GPLL0, 10, 1, 4),
  249. F(19200000, P_XO, 1, 0, 0),
  250. F(24000000, P_GPLL0, 12.5, 1, 2),
  251. F(25000000, P_GPLL0, 12, 1, 2),
  252. F(42860000, P_GPLL0, 14, 0, 0),
  253. F(44440000, P_GPLL0, 13.5, 0, 0),
  254. { }
  255. };
  256. static struct clk_rcg2 blsp1_qup3_spi_apps_clk_src = {
  257. .cmd_rcgr = 0x074c,
  258. .mnd_width = 8,
  259. .hid_width = 5,
  260. .parent_map = gcc_xo_gpll0_map,
  261. .freq_tbl = ftbl_blsp1_qup3_4_spi_apps_clk_src,
  262. .clkr.hw.init = &(struct clk_init_data){
  263. .name = "blsp1_qup3_spi_apps_clk_src",
  264. .parent_data = gcc_xo_gpll0,
  265. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  266. .ops = &clk_rcg2_ops,
  267. },
  268. };
  269. static struct clk_rcg2 blsp1_qup4_i2c_apps_clk_src = {
  270. .cmd_rcgr = 0x07e0,
  271. .hid_width = 5,
  272. .parent_map = gcc_xo_gpll0_map,
  273. .freq_tbl = ftbl_blsp_i2c_apps_clk_src,
  274. .clkr.hw.init = &(struct clk_init_data){
  275. .name = "blsp1_qup4_i2c_apps_clk_src",
  276. .parent_data = gcc_xo_gpll0,
  277. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  278. .ops = &clk_rcg2_ops,
  279. },
  280. };
  281. static struct clk_rcg2 blsp1_qup4_spi_apps_clk_src = {
  282. .cmd_rcgr = 0x07cc,
  283. .mnd_width = 8,
  284. .hid_width = 5,
  285. .parent_map = gcc_xo_gpll0_map,
  286. .freq_tbl = ftbl_blsp1_qup3_4_spi_apps_clk_src,
  287. .clkr.hw.init = &(struct clk_init_data){
  288. .name = "blsp1_qup4_spi_apps_clk_src",
  289. .parent_data = gcc_xo_gpll0,
  290. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  291. .ops = &clk_rcg2_ops,
  292. },
  293. };
  294. static struct clk_rcg2 blsp1_qup5_i2c_apps_clk_src = {
  295. .cmd_rcgr = 0x0860,
  296. .hid_width = 5,
  297. .parent_map = gcc_xo_gpll0_map,
  298. .freq_tbl = ftbl_blsp_i2c_apps_clk_src,
  299. .clkr.hw.init = &(struct clk_init_data){
  300. .name = "blsp1_qup5_i2c_apps_clk_src",
  301. .parent_data = gcc_xo_gpll0,
  302. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  303. .ops = &clk_rcg2_ops,
  304. },
  305. };
  306. static struct freq_tbl ftbl_blsp1_qup5_spi_apps_clk_src[] = {
  307. F(960000, P_XO, 10, 1, 2),
  308. F(4800000, P_XO, 4, 0, 0),
  309. F(9600000, P_XO, 2, 0, 0),
  310. F(15000000, P_GPLL0, 10, 1, 4),
  311. F(19200000, P_XO, 1, 0, 0),
  312. F(24000000, P_GPLL0, 12.5, 1, 2),
  313. F(25000000, P_GPLL0, 12, 1, 2),
  314. F(40000000, P_GPLL0, 15, 0, 0),
  315. F(42860000, P_GPLL0, 14, 0, 0),
  316. { }
  317. };
  318. static struct clk_rcg2 blsp1_qup5_spi_apps_clk_src = {
  319. .cmd_rcgr = 0x084c,
  320. .mnd_width = 8,
  321. .hid_width = 5,
  322. .parent_map = gcc_xo_gpll0_map,
  323. .freq_tbl = ftbl_blsp1_qup5_spi_apps_clk_src,
  324. .clkr.hw.init = &(struct clk_init_data){
  325. .name = "blsp1_qup5_spi_apps_clk_src",
  326. .parent_data = gcc_xo_gpll0,
  327. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  328. .ops = &clk_rcg2_ops,
  329. },
  330. };
  331. static struct clk_rcg2 blsp1_qup6_i2c_apps_clk_src = {
  332. .cmd_rcgr = 0x08e0,
  333. .hid_width = 5,
  334. .parent_map = gcc_xo_gpll0_map,
  335. .freq_tbl = ftbl_blsp_i2c_apps_clk_src,
  336. .clkr.hw.init = &(struct clk_init_data){
  337. .name = "blsp1_qup6_i2c_apps_clk_src",
  338. .parent_data = gcc_xo_gpll0,
  339. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  340. .ops = &clk_rcg2_ops,
  341. },
  342. };
  343. static struct freq_tbl ftbl_blsp1_qup6_spi_apps_clk_src[] = {
  344. F(960000, P_XO, 10, 1, 2),
  345. F(4800000, P_XO, 4, 0, 0),
  346. F(9600000, P_XO, 2, 0, 0),
  347. F(15000000, P_GPLL0, 10, 1, 4),
  348. F(19200000, P_XO, 1, 0, 0),
  349. F(24000000, P_GPLL0, 12.5, 1, 2),
  350. F(27906976, P_GPLL0, 1, 2, 43),
  351. F(41380000, P_GPLL0, 15, 0, 0),
  352. F(42860000, P_GPLL0, 14, 0, 0),
  353. { }
  354. };
  355. static struct clk_rcg2 blsp1_qup6_spi_apps_clk_src = {
  356. .cmd_rcgr = 0x08cc,
  357. .mnd_width = 8,
  358. .hid_width = 5,
  359. .parent_map = gcc_xo_gpll0_map,
  360. .freq_tbl = ftbl_blsp1_qup6_spi_apps_clk_src,
  361. .clkr.hw.init = &(struct clk_init_data){
  362. .name = "blsp1_qup6_spi_apps_clk_src",
  363. .parent_data = gcc_xo_gpll0,
  364. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  365. .ops = &clk_rcg2_ops,
  366. },
  367. };
  368. static struct freq_tbl ftbl_blsp_uart_apps_clk_src[] = {
  369. F(3686400, P_GPLL0, 1, 96, 15625),
  370. F(7372800, P_GPLL0, 1, 192, 15625),
  371. F(14745600, P_GPLL0, 1, 384, 15625),
  372. F(16000000, P_GPLL0, 5, 2, 15),
  373. F(19200000, P_XO, 1, 0, 0),
  374. F(24000000, P_GPLL0, 5, 1, 5),
  375. F(32000000, P_GPLL0, 1, 4, 75),
  376. F(40000000, P_GPLL0, 15, 0, 0),
  377. F(46400000, P_GPLL0, 1, 29, 375),
  378. F(48000000, P_GPLL0, 12.5, 0, 0),
  379. F(51200000, P_GPLL0, 1, 32, 375),
  380. F(56000000, P_GPLL0, 1, 7, 75),
  381. F(58982400, P_GPLL0, 1, 1536, 15625),
  382. F(60000000, P_GPLL0, 10, 0, 0),
  383. F(63160000, P_GPLL0, 9.5, 0, 0),
  384. { }
  385. };
  386. static struct clk_rcg2 blsp1_uart1_apps_clk_src = {
  387. .cmd_rcgr = 0x068c,
  388. .mnd_width = 16,
  389. .hid_width = 5,
  390. .parent_map = gcc_xo_gpll0_map,
  391. .freq_tbl = ftbl_blsp_uart_apps_clk_src,
  392. .clkr.hw.init = &(struct clk_init_data){
  393. .name = "blsp1_uart1_apps_clk_src",
  394. .parent_data = gcc_xo_gpll0,
  395. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  396. .ops = &clk_rcg2_ops,
  397. },
  398. };
  399. static struct clk_rcg2 blsp1_uart2_apps_clk_src = {
  400. .cmd_rcgr = 0x070c,
  401. .mnd_width = 16,
  402. .hid_width = 5,
  403. .parent_map = gcc_xo_gpll0_map,
  404. .freq_tbl = ftbl_blsp_uart_apps_clk_src,
  405. .clkr.hw.init = &(struct clk_init_data){
  406. .name = "blsp1_uart2_apps_clk_src",
  407. .parent_data = gcc_xo_gpll0,
  408. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  409. .ops = &clk_rcg2_ops,
  410. },
  411. };
  412. static struct clk_rcg2 blsp1_uart3_apps_clk_src = {
  413. .cmd_rcgr = 0x078c,
  414. .mnd_width = 16,
  415. .hid_width = 5,
  416. .parent_map = gcc_xo_gpll0_map,
  417. .freq_tbl = ftbl_blsp_uart_apps_clk_src,
  418. .clkr.hw.init = &(struct clk_init_data){
  419. .name = "blsp1_uart3_apps_clk_src",
  420. .parent_data = gcc_xo_gpll0,
  421. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  422. .ops = &clk_rcg2_ops,
  423. },
  424. };
  425. static struct clk_rcg2 blsp1_uart4_apps_clk_src = {
  426. .cmd_rcgr = 0x080c,
  427. .mnd_width = 16,
  428. .hid_width = 5,
  429. .parent_map = gcc_xo_gpll0_map,
  430. .freq_tbl = ftbl_blsp_uart_apps_clk_src,
  431. .clkr.hw.init = &(struct clk_init_data){
  432. .name = "blsp1_uart4_apps_clk_src",
  433. .parent_data = gcc_xo_gpll0,
  434. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  435. .ops = &clk_rcg2_ops,
  436. },
  437. };
  438. static struct clk_rcg2 blsp1_uart5_apps_clk_src = {
  439. .cmd_rcgr = 0x088c,
  440. .mnd_width = 16,
  441. .hid_width = 5,
  442. .parent_map = gcc_xo_gpll0_map,
  443. .freq_tbl = ftbl_blsp_uart_apps_clk_src,
  444. .clkr.hw.init = &(struct clk_init_data){
  445. .name = "blsp1_uart5_apps_clk_src",
  446. .parent_data = gcc_xo_gpll0,
  447. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  448. .ops = &clk_rcg2_ops,
  449. },
  450. };
  451. static struct clk_rcg2 blsp1_uart6_apps_clk_src = {
  452. .cmd_rcgr = 0x090c,
  453. .mnd_width = 16,
  454. .hid_width = 5,
  455. .parent_map = gcc_xo_gpll0_map,
  456. .freq_tbl = ftbl_blsp_uart_apps_clk_src,
  457. .clkr.hw.init = &(struct clk_init_data){
  458. .name = "blsp1_uart6_apps_clk_src",
  459. .parent_data = gcc_xo_gpll0,
  460. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  461. .ops = &clk_rcg2_ops,
  462. },
  463. };
  464. static struct clk_rcg2 blsp2_qup1_i2c_apps_clk_src = {
  465. .cmd_rcgr = 0x09a0,
  466. .hid_width = 5,
  467. .parent_map = gcc_xo_gpll0_map,
  468. .freq_tbl = ftbl_blsp_i2c_apps_clk_src,
  469. .clkr.hw.init = &(struct clk_init_data){
  470. .name = "blsp2_qup1_i2c_apps_clk_src",
  471. .parent_data = gcc_xo_gpll0,
  472. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  473. .ops = &clk_rcg2_ops,
  474. },
  475. };
  476. static struct freq_tbl ftbl_blsp2_qup1_2_spi_apps_clk_src[] = {
  477. F(960000, P_XO, 10, 1, 2),
  478. F(4800000, P_XO, 4, 0, 0),
  479. F(9600000, P_XO, 2, 0, 0),
  480. F(15000000, P_GPLL0, 10, 1, 4),
  481. F(19200000, P_XO, 1, 0, 0),
  482. F(24000000, P_GPLL0, 12.5, 1, 2),
  483. F(25000000, P_GPLL0, 12, 1, 2),
  484. F(42860000, P_GPLL0, 14, 0, 0),
  485. F(44440000, P_GPLL0, 13.5, 0, 0),
  486. { }
  487. };
  488. static struct clk_rcg2 blsp2_qup1_spi_apps_clk_src = {
  489. .cmd_rcgr = 0x098c,
  490. .mnd_width = 8,
  491. .hid_width = 5,
  492. .parent_map = gcc_xo_gpll0_map,
  493. .freq_tbl = ftbl_blsp2_qup1_2_spi_apps_clk_src,
  494. .clkr.hw.init = &(struct clk_init_data){
  495. .name = "blsp2_qup1_spi_apps_clk_src",
  496. .parent_data = gcc_xo_gpll0,
  497. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  498. .ops = &clk_rcg2_ops,
  499. },
  500. };
  501. static struct clk_rcg2 blsp2_qup2_i2c_apps_clk_src = {
  502. .cmd_rcgr = 0x0a20,
  503. .hid_width = 5,
  504. .parent_map = gcc_xo_gpll0_map,
  505. .freq_tbl = ftbl_blsp_i2c_apps_clk_src,
  506. .clkr.hw.init = &(struct clk_init_data){
  507. .name = "blsp2_qup2_i2c_apps_clk_src",
  508. .parent_data = gcc_xo_gpll0,
  509. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  510. .ops = &clk_rcg2_ops,
  511. },
  512. };
  513. static struct clk_rcg2 blsp2_qup2_spi_apps_clk_src = {
  514. .cmd_rcgr = 0x0a0c,
  515. .mnd_width = 8,
  516. .hid_width = 5,
  517. .parent_map = gcc_xo_gpll0_map,
  518. .freq_tbl = ftbl_blsp2_qup1_2_spi_apps_clk_src,
  519. .clkr.hw.init = &(struct clk_init_data){
  520. .name = "blsp2_qup2_spi_apps_clk_src",
  521. .parent_data = gcc_xo_gpll0,
  522. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  523. .ops = &clk_rcg2_ops,
  524. },
  525. };
  526. static struct freq_tbl ftbl_blsp2_qup3_4_spi_apps_clk_src[] = {
  527. F(960000, P_XO, 10, 1, 2),
  528. F(4800000, P_XO, 4, 0, 0),
  529. F(9600000, P_XO, 2, 0, 0),
  530. F(15000000, P_GPLL0, 10, 1, 4),
  531. F(19200000, P_XO, 1, 0, 0),
  532. F(24000000, P_GPLL0, 12.5, 1, 2),
  533. F(25000000, P_GPLL0, 12, 1, 2),
  534. F(42860000, P_GPLL0, 14, 0, 0),
  535. F(48000000, P_GPLL0, 12.5, 0, 0),
  536. { }
  537. };
  538. static struct clk_rcg2 blsp2_qup3_i2c_apps_clk_src = {
  539. .cmd_rcgr = 0x0aa0,
  540. .hid_width = 5,
  541. .parent_map = gcc_xo_gpll0_map,
  542. .freq_tbl = ftbl_blsp_i2c_apps_clk_src,
  543. .clkr.hw.init = &(struct clk_init_data){
  544. .name = "blsp2_qup3_i2c_apps_clk_src",
  545. .parent_data = gcc_xo_gpll0,
  546. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  547. .ops = &clk_rcg2_ops,
  548. },
  549. };
  550. static struct clk_rcg2 blsp2_qup3_spi_apps_clk_src = {
  551. .cmd_rcgr = 0x0a8c,
  552. .mnd_width = 8,
  553. .hid_width = 5,
  554. .parent_map = gcc_xo_gpll0_map,
  555. .freq_tbl = ftbl_blsp2_qup3_4_spi_apps_clk_src,
  556. .clkr.hw.init = &(struct clk_init_data){
  557. .name = "blsp2_qup3_spi_apps_clk_src",
  558. .parent_data = gcc_xo_gpll0,
  559. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  560. .ops = &clk_rcg2_ops,
  561. },
  562. };
  563. static struct clk_rcg2 blsp2_qup4_i2c_apps_clk_src = {
  564. .cmd_rcgr = 0x0b20,
  565. .hid_width = 5,
  566. .parent_map = gcc_xo_gpll0_map,
  567. .freq_tbl = ftbl_blsp_i2c_apps_clk_src,
  568. .clkr.hw.init = &(struct clk_init_data){
  569. .name = "blsp2_qup4_i2c_apps_clk_src",
  570. .parent_data = gcc_xo_gpll0,
  571. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  572. .ops = &clk_rcg2_ops,
  573. },
  574. };
  575. static struct clk_rcg2 blsp2_qup4_spi_apps_clk_src = {
  576. .cmd_rcgr = 0x0b0c,
  577. .mnd_width = 8,
  578. .hid_width = 5,
  579. .parent_map = gcc_xo_gpll0_map,
  580. .freq_tbl = ftbl_blsp2_qup3_4_spi_apps_clk_src,
  581. .clkr.hw.init = &(struct clk_init_data){
  582. .name = "blsp2_qup4_spi_apps_clk_src",
  583. .parent_data = gcc_xo_gpll0,
  584. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  585. .ops = &clk_rcg2_ops,
  586. },
  587. };
  588. static struct clk_rcg2 blsp2_qup5_i2c_apps_clk_src = {
  589. .cmd_rcgr = 0x0ba0,
  590. .hid_width = 5,
  591. .parent_map = gcc_xo_gpll0_map,
  592. .freq_tbl = ftbl_blsp_i2c_apps_clk_src,
  593. .clkr.hw.init = &(struct clk_init_data){
  594. .name = "blsp2_qup5_i2c_apps_clk_src",
  595. .parent_data = gcc_xo_gpll0,
  596. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  597. .ops = &clk_rcg2_ops,
  598. },
  599. };
  600. static struct clk_rcg2 blsp2_qup5_spi_apps_clk_src = {
  601. .cmd_rcgr = 0x0b8c,
  602. .mnd_width = 8,
  603. .hid_width = 5,
  604. .parent_map = gcc_xo_gpll0_map,
  605. /* BLSP1 QUP1 and BLSP2 QUP5 use the same freqs */
  606. .freq_tbl = ftbl_blsp1_qup1_spi_apps_clk_src,
  607. .clkr.hw.init = &(struct clk_init_data){
  608. .name = "blsp2_qup5_spi_apps_clk_src",
  609. .parent_data = gcc_xo_gpll0,
  610. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  611. .ops = &clk_rcg2_ops,
  612. },
  613. };
  614. static struct clk_rcg2 blsp2_qup6_i2c_apps_clk_src = {
  615. .cmd_rcgr = 0x0c20,
  616. .hid_width = 5,
  617. .parent_map = gcc_xo_gpll0_map,
  618. .freq_tbl = ftbl_blsp_i2c_apps_clk_src,
  619. .clkr.hw.init = &(struct clk_init_data){
  620. .name = "blsp2_qup6_i2c_apps_clk_src",
  621. .parent_data = gcc_xo_gpll0,
  622. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  623. .ops = &clk_rcg2_ops,
  624. },
  625. };
  626. static struct freq_tbl ftbl_blsp2_qup6_spi_apps_clk_src[] = {
  627. F(960000, P_XO, 10, 1, 2),
  628. F(4800000, P_XO, 4, 0, 0),
  629. F(9600000, P_XO, 2, 0, 0),
  630. F(15000000, P_GPLL0, 10, 1, 4),
  631. F(19200000, P_XO, 1, 0, 0),
  632. F(24000000, P_GPLL0, 12.5, 1, 2),
  633. F(25000000, P_GPLL0, 12, 1, 2),
  634. F(44440000, P_GPLL0, 13.5, 0, 0),
  635. F(48000000, P_GPLL0, 12.5, 0, 0),
  636. { }
  637. };
  638. static struct clk_rcg2 blsp2_qup6_spi_apps_clk_src = {
  639. .cmd_rcgr = 0x0c0c,
  640. .mnd_width = 8,
  641. .hid_width = 5,
  642. .parent_map = gcc_xo_gpll0_map,
  643. .freq_tbl = ftbl_blsp2_qup6_spi_apps_clk_src,
  644. .clkr.hw.init = &(struct clk_init_data){
  645. .name = "blsp2_qup6_spi_apps_clk_src",
  646. .parent_data = gcc_xo_gpll0,
  647. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  648. .ops = &clk_rcg2_ops,
  649. },
  650. };
  651. static struct clk_rcg2 blsp2_uart1_apps_clk_src = {
  652. .cmd_rcgr = 0x09cc,
  653. .mnd_width = 16,
  654. .hid_width = 5,
  655. .parent_map = gcc_xo_gpll0_map,
  656. .freq_tbl = ftbl_blsp_uart_apps_clk_src,
  657. .clkr.hw.init = &(struct clk_init_data){
  658. .name = "blsp2_uart1_apps_clk_src",
  659. .parent_data = gcc_xo_gpll0,
  660. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  661. .ops = &clk_rcg2_ops,
  662. },
  663. };
  664. static struct clk_rcg2 blsp2_uart2_apps_clk_src = {
  665. .cmd_rcgr = 0x0a4c,
  666. .mnd_width = 16,
  667. .hid_width = 5,
  668. .parent_map = gcc_xo_gpll0_map,
  669. .freq_tbl = ftbl_blsp_uart_apps_clk_src,
  670. .clkr.hw.init = &(struct clk_init_data){
  671. .name = "blsp2_uart2_apps_clk_src",
  672. .parent_data = gcc_xo_gpll0,
  673. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  674. .ops = &clk_rcg2_ops,
  675. },
  676. };
  677. static struct clk_rcg2 blsp2_uart3_apps_clk_src = {
  678. .cmd_rcgr = 0x0acc,
  679. .mnd_width = 16,
  680. .hid_width = 5,
  681. .parent_map = gcc_xo_gpll0_map,
  682. .freq_tbl = ftbl_blsp_uart_apps_clk_src,
  683. .clkr.hw.init = &(struct clk_init_data){
  684. .name = "blsp2_uart3_apps_clk_src",
  685. .parent_data = gcc_xo_gpll0,
  686. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  687. .ops = &clk_rcg2_ops,
  688. },
  689. };
  690. static struct clk_rcg2 blsp2_uart4_apps_clk_src = {
  691. .cmd_rcgr = 0x0b4c,
  692. .mnd_width = 16,
  693. .hid_width = 5,
  694. .parent_map = gcc_xo_gpll0_map,
  695. .freq_tbl = ftbl_blsp_uart_apps_clk_src,
  696. .clkr.hw.init = &(struct clk_init_data){
  697. .name = "blsp2_uart4_apps_clk_src",
  698. .parent_data = gcc_xo_gpll0,
  699. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  700. .ops = &clk_rcg2_ops,
  701. },
  702. };
  703. static struct clk_rcg2 blsp2_uart5_apps_clk_src = {
  704. .cmd_rcgr = 0x0bcc,
  705. .mnd_width = 16,
  706. .hid_width = 5,
  707. .parent_map = gcc_xo_gpll0_map,
  708. .freq_tbl = ftbl_blsp_uart_apps_clk_src,
  709. .clkr.hw.init = &(struct clk_init_data){
  710. .name = "blsp2_uart5_apps_clk_src",
  711. .parent_data = gcc_xo_gpll0,
  712. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  713. .ops = &clk_rcg2_ops,
  714. },
  715. };
  716. static struct clk_rcg2 blsp2_uart6_apps_clk_src = {
  717. .cmd_rcgr = 0x0c4c,
  718. .mnd_width = 16,
  719. .hid_width = 5,
  720. .parent_map = gcc_xo_gpll0_map,
  721. .freq_tbl = ftbl_blsp_uart_apps_clk_src,
  722. .clkr.hw.init = &(struct clk_init_data){
  723. .name = "blsp2_uart6_apps_clk_src",
  724. .parent_data = gcc_xo_gpll0,
  725. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  726. .ops = &clk_rcg2_ops,
  727. },
  728. };
  729. static struct freq_tbl ftbl_gp1_clk_src[] = {
  730. F(19200000, P_XO, 1, 0, 0),
  731. F(100000000, P_GPLL0, 6, 0, 0),
  732. F(200000000, P_GPLL0, 3, 0, 0),
  733. { }
  734. };
  735. static struct clk_rcg2 gp1_clk_src = {
  736. .cmd_rcgr = 0x1904,
  737. .mnd_width = 8,
  738. .hid_width = 5,
  739. .parent_map = gcc_xo_gpll0_map,
  740. .freq_tbl = ftbl_gp1_clk_src,
  741. .clkr.hw.init = &(struct clk_init_data){
  742. .name = "gp1_clk_src",
  743. .parent_data = gcc_xo_gpll0,
  744. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  745. .ops = &clk_rcg2_ops,
  746. },
  747. };
  748. static struct freq_tbl ftbl_gp2_clk_src[] = {
  749. F(19200000, P_XO, 1, 0, 0),
  750. F(100000000, P_GPLL0, 6, 0, 0),
  751. F(200000000, P_GPLL0, 3, 0, 0),
  752. { }
  753. };
  754. static struct clk_rcg2 gp2_clk_src = {
  755. .cmd_rcgr = 0x1944,
  756. .mnd_width = 8,
  757. .hid_width = 5,
  758. .parent_map = gcc_xo_gpll0_map,
  759. .freq_tbl = ftbl_gp2_clk_src,
  760. .clkr.hw.init = &(struct clk_init_data){
  761. .name = "gp2_clk_src",
  762. .parent_data = gcc_xo_gpll0,
  763. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  764. .ops = &clk_rcg2_ops,
  765. },
  766. };
  767. static struct freq_tbl ftbl_gp3_clk_src[] = {
  768. F(19200000, P_XO, 1, 0, 0),
  769. F(100000000, P_GPLL0, 6, 0, 0),
  770. F(200000000, P_GPLL0, 3, 0, 0),
  771. { }
  772. };
  773. static struct clk_rcg2 gp3_clk_src = {
  774. .cmd_rcgr = 0x1984,
  775. .mnd_width = 8,
  776. .hid_width = 5,
  777. .parent_map = gcc_xo_gpll0_map,
  778. .freq_tbl = ftbl_gp3_clk_src,
  779. .clkr.hw.init = &(struct clk_init_data){
  780. .name = "gp3_clk_src",
  781. .parent_data = gcc_xo_gpll0,
  782. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  783. .ops = &clk_rcg2_ops,
  784. },
  785. };
  786. static struct freq_tbl ftbl_pcie_0_aux_clk_src[] = {
  787. F(1011000, P_XO, 1, 1, 19),
  788. { }
  789. };
  790. static struct clk_rcg2 pcie_0_aux_clk_src = {
  791. .cmd_rcgr = 0x1b00,
  792. .mnd_width = 8,
  793. .hid_width = 5,
  794. .freq_tbl = ftbl_pcie_0_aux_clk_src,
  795. .clkr.hw.init = &(struct clk_init_data){
  796. .name = "pcie_0_aux_clk_src",
  797. .parent_data = &(const struct clk_parent_data){
  798. .fw_name = "xo",
  799. },
  800. .num_parents = 1,
  801. .ops = &clk_rcg2_ops,
  802. },
  803. };
  804. static struct freq_tbl ftbl_pcie_pipe_clk_src[] = {
  805. F(125000000, P_XO, 1, 0, 0),
  806. { }
  807. };
  808. static struct clk_rcg2 pcie_0_pipe_clk_src = {
  809. .cmd_rcgr = 0x1adc,
  810. .hid_width = 5,
  811. .freq_tbl = ftbl_pcie_pipe_clk_src,
  812. .clkr.hw.init = &(struct clk_init_data){
  813. .name = "pcie_0_pipe_clk_src",
  814. .parent_data = &(const struct clk_parent_data){
  815. .fw_name = "xo",
  816. },
  817. .num_parents = 1,
  818. .ops = &clk_rcg2_ops,
  819. },
  820. };
  821. static struct freq_tbl ftbl_pcie_1_aux_clk_src[] = {
  822. F(1011000, P_XO, 1, 1, 19),
  823. { }
  824. };
  825. static struct clk_rcg2 pcie_1_aux_clk_src = {
  826. .cmd_rcgr = 0x1b80,
  827. .mnd_width = 8,
  828. .hid_width = 5,
  829. .freq_tbl = ftbl_pcie_1_aux_clk_src,
  830. .clkr.hw.init = &(struct clk_init_data){
  831. .name = "pcie_1_aux_clk_src",
  832. .parent_data = &(const struct clk_parent_data){
  833. .fw_name = "xo",
  834. },
  835. .num_parents = 1,
  836. .ops = &clk_rcg2_ops,
  837. },
  838. };
  839. static struct clk_rcg2 pcie_1_pipe_clk_src = {
  840. .cmd_rcgr = 0x1b5c,
  841. .hid_width = 5,
  842. .freq_tbl = ftbl_pcie_pipe_clk_src,
  843. .clkr.hw.init = &(struct clk_init_data){
  844. .name = "pcie_1_pipe_clk_src",
  845. .parent_data = &(const struct clk_parent_data){
  846. .fw_name = "xo",
  847. },
  848. .num_parents = 1,
  849. .ops = &clk_rcg2_ops,
  850. },
  851. };
  852. static struct freq_tbl ftbl_pdm2_clk_src[] = {
  853. F(60000000, P_GPLL0, 10, 0, 0),
  854. { }
  855. };
  856. static struct clk_rcg2 pdm2_clk_src = {
  857. .cmd_rcgr = 0x0cd0,
  858. .hid_width = 5,
  859. .parent_map = gcc_xo_gpll0_map,
  860. .freq_tbl = ftbl_pdm2_clk_src,
  861. .clkr.hw.init = &(struct clk_init_data){
  862. .name = "pdm2_clk_src",
  863. .parent_data = gcc_xo_gpll0,
  864. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  865. .ops = &clk_rcg2_ops,
  866. },
  867. };
  868. static struct freq_tbl ftbl_sdcc1_apps_clk_src[] = {
  869. F(144000, P_XO, 16, 3, 25),
  870. F(400000, P_XO, 12, 1, 4),
  871. F(20000000, P_GPLL0, 15, 1, 2),
  872. F(25000000, P_GPLL0, 12, 1, 2),
  873. F(50000000, P_GPLL0, 12, 0, 0),
  874. F(100000000, P_GPLL0, 6, 0, 0),
  875. F(192000000, P_GPLL4, 2, 0, 0),
  876. F(384000000, P_GPLL4, 1, 0, 0),
  877. { }
  878. };
  879. static struct freq_tbl ftbl_sdcc1_apps_clk_src_8992[] = {
  880. F(144000, P_XO, 16, 3, 25),
  881. F(400000, P_XO, 12, 1, 4),
  882. F(20000000, P_GPLL0, 15, 1, 2),
  883. F(25000000, P_GPLL0, 12, 1, 2),
  884. F(50000000, P_GPLL0, 12, 0, 0),
  885. F(100000000, P_GPLL0, 6, 0, 0),
  886. F(172000000, P_GPLL4, 2, 0, 0),
  887. F(344000000, P_GPLL4, 1, 0, 0),
  888. { }
  889. };
  890. static struct clk_rcg2 sdcc1_apps_clk_src = {
  891. .cmd_rcgr = 0x04d0,
  892. .mnd_width = 8,
  893. .hid_width = 5,
  894. .parent_map = gcc_xo_gpll0_gpll4_map,
  895. .freq_tbl = ftbl_sdcc1_apps_clk_src,
  896. .clkr.hw.init = &(struct clk_init_data){
  897. .name = "sdcc1_apps_clk_src",
  898. .parent_data = gcc_xo_gpll0_gpll4,
  899. .num_parents = ARRAY_SIZE(gcc_xo_gpll0_gpll4),
  900. .ops = &clk_rcg2_floor_ops,
  901. },
  902. };
  903. static struct freq_tbl ftbl_sdcc2_4_apps_clk_src[] = {
  904. F(144000, P_XO, 16, 3, 25),
  905. F(400000, P_XO, 12, 1, 4),
  906. F(20000000, P_GPLL0, 15, 1, 2),
  907. F(25000000, P_GPLL0, 12, 1, 2),
  908. F(50000000, P_GPLL0, 12, 0, 0),
  909. F(100000000, P_GPLL0, 6, 0, 0),
  910. F(200000000, P_GPLL0, 3, 0, 0),
  911. { }
  912. };
  913. static struct clk_rcg2 sdcc2_apps_clk_src = {
  914. .cmd_rcgr = 0x0510,
  915. .mnd_width = 8,
  916. .hid_width = 5,
  917. .parent_map = gcc_xo_gpll0_map,
  918. .freq_tbl = ftbl_sdcc2_4_apps_clk_src,
  919. .clkr.hw.init = &(struct clk_init_data){
  920. .name = "sdcc2_apps_clk_src",
  921. .parent_data = gcc_xo_gpll0,
  922. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  923. .ops = &clk_rcg2_floor_ops,
  924. },
  925. };
  926. static struct clk_rcg2 sdcc3_apps_clk_src = {
  927. .cmd_rcgr = 0x0550,
  928. .mnd_width = 8,
  929. .hid_width = 5,
  930. .parent_map = gcc_xo_gpll0_map,
  931. .freq_tbl = ftbl_sdcc2_4_apps_clk_src,
  932. .clkr.hw.init = &(struct clk_init_data){
  933. .name = "sdcc3_apps_clk_src",
  934. .parent_data = gcc_xo_gpll0,
  935. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  936. .ops = &clk_rcg2_floor_ops,
  937. },
  938. };
  939. static struct clk_rcg2 sdcc4_apps_clk_src = {
  940. .cmd_rcgr = 0x0590,
  941. .mnd_width = 8,
  942. .hid_width = 5,
  943. .parent_map = gcc_xo_gpll0_map,
  944. .freq_tbl = ftbl_sdcc2_4_apps_clk_src,
  945. .clkr.hw.init = &(struct clk_init_data){
  946. .name = "sdcc4_apps_clk_src",
  947. .parent_data = gcc_xo_gpll0,
  948. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  949. .ops = &clk_rcg2_floor_ops,
  950. },
  951. };
  952. static struct freq_tbl ftbl_tsif_ref_clk_src[] = {
  953. F(105500, P_XO, 1, 1, 182),
  954. { }
  955. };
  956. static struct clk_rcg2 tsif_ref_clk_src = {
  957. .cmd_rcgr = 0x0d90,
  958. .mnd_width = 8,
  959. .hid_width = 5,
  960. .freq_tbl = ftbl_tsif_ref_clk_src,
  961. .clkr.hw.init = &(struct clk_init_data){
  962. .name = "tsif_ref_clk_src",
  963. .parent_data = &(const struct clk_parent_data){
  964. .fw_name = "xo",
  965. },
  966. .num_parents = 1,
  967. .ops = &clk_rcg2_ops,
  968. },
  969. };
  970. static struct freq_tbl ftbl_usb30_mock_utmi_clk_src[] = {
  971. F(19200000, P_XO, 1, 0, 0),
  972. F(60000000, P_GPLL0, 10, 0, 0),
  973. { }
  974. };
  975. static struct clk_rcg2 usb30_mock_utmi_clk_src = {
  976. .cmd_rcgr = 0x03e8,
  977. .hid_width = 5,
  978. .parent_map = gcc_xo_gpll0_map,
  979. .freq_tbl = ftbl_usb30_mock_utmi_clk_src,
  980. .clkr.hw.init = &(struct clk_init_data){
  981. .name = "usb30_mock_utmi_clk_src",
  982. .parent_data = gcc_xo_gpll0,
  983. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  984. .ops = &clk_rcg2_ops,
  985. },
  986. };
  987. static struct freq_tbl ftbl_usb3_phy_aux_clk_src[] = {
  988. F(1200000, P_XO, 16, 0, 0),
  989. { }
  990. };
  991. static struct clk_rcg2 usb3_phy_aux_clk_src = {
  992. .cmd_rcgr = 0x1414,
  993. .hid_width = 5,
  994. .freq_tbl = ftbl_usb3_phy_aux_clk_src,
  995. .clkr.hw.init = &(struct clk_init_data){
  996. .name = "usb3_phy_aux_clk_src",
  997. .parent_data = &(const struct clk_parent_data){
  998. .fw_name = "xo",
  999. },
  1000. .num_parents = 1,
  1001. .ops = &clk_rcg2_ops,
  1002. },
  1003. };
  1004. static struct freq_tbl ftbl_usb_hs_system_clk_src[] = {
  1005. F(75000000, P_GPLL0, 8, 0, 0),
  1006. { }
  1007. };
  1008. static struct clk_rcg2 usb_hs_system_clk_src = {
  1009. .cmd_rcgr = 0x0490,
  1010. .hid_width = 5,
  1011. .parent_map = gcc_xo_gpll0_map,
  1012. .freq_tbl = ftbl_usb_hs_system_clk_src,
  1013. .clkr.hw.init = &(struct clk_init_data){
  1014. .name = "usb_hs_system_clk_src",
  1015. .parent_data = gcc_xo_gpll0,
  1016. .num_parents = ARRAY_SIZE(gcc_xo_gpll0),
  1017. .ops = &clk_rcg2_ops,
  1018. },
  1019. };
  1020. static struct clk_branch gcc_blsp1_ahb_clk = {
  1021. .halt_reg = 0x05c4,
  1022. .halt_check = BRANCH_HALT_VOTED,
  1023. .clkr = {
  1024. .enable_reg = 0x1484,
  1025. .enable_mask = BIT(17),
  1026. .hw.init = &(struct clk_init_data){
  1027. .name = "gcc_blsp1_ahb_clk",
  1028. .ops = &clk_branch2_ops,
  1029. },
  1030. },
  1031. };
  1032. static struct clk_branch gcc_blsp1_qup1_i2c_apps_clk = {
  1033. .halt_reg = 0x0648,
  1034. .clkr = {
  1035. .enable_reg = 0x0648,
  1036. .enable_mask = BIT(0),
  1037. .hw.init = &(struct clk_init_data){
  1038. .name = "gcc_blsp1_qup1_i2c_apps_clk",
  1039. .parent_hws = (const struct clk_hw *[]){ &blsp1_qup1_i2c_apps_clk_src.clkr.hw },
  1040. .num_parents = 1,
  1041. .flags = CLK_SET_RATE_PARENT,
  1042. .ops = &clk_branch2_ops,
  1043. },
  1044. },
  1045. };
  1046. static struct clk_branch gcc_blsp1_qup1_spi_apps_clk = {
  1047. .halt_reg = 0x0644,
  1048. .clkr = {
  1049. .enable_reg = 0x0644,
  1050. .enable_mask = BIT(0),
  1051. .hw.init = &(struct clk_init_data){
  1052. .name = "gcc_blsp1_qup1_spi_apps_clk",
  1053. .parent_hws = (const struct clk_hw *[]){ &blsp1_qup1_spi_apps_clk_src.clkr.hw },
  1054. .num_parents = 1,
  1055. .flags = CLK_SET_RATE_PARENT,
  1056. .ops = &clk_branch2_ops,
  1057. },
  1058. },
  1059. };
  1060. static struct clk_branch gcc_blsp1_qup2_i2c_apps_clk = {
  1061. .halt_reg = 0x06c8,
  1062. .clkr = {
  1063. .enable_reg = 0x06c8,
  1064. .enable_mask = BIT(0),
  1065. .hw.init = &(struct clk_init_data){
  1066. .name = "gcc_blsp1_qup2_i2c_apps_clk",
  1067. .parent_hws = (const struct clk_hw *[]){ &blsp1_qup2_i2c_apps_clk_src.clkr.hw },
  1068. .num_parents = 1,
  1069. .flags = CLK_SET_RATE_PARENT,
  1070. .ops = &clk_branch2_ops,
  1071. },
  1072. },
  1073. };
  1074. static struct clk_branch gcc_blsp1_qup2_spi_apps_clk = {
  1075. .halt_reg = 0x06c4,
  1076. .clkr = {
  1077. .enable_reg = 0x06c4,
  1078. .enable_mask = BIT(0),
  1079. .hw.init = &(struct clk_init_data){
  1080. .name = "gcc_blsp1_qup2_spi_apps_clk",
  1081. .parent_hws = (const struct clk_hw *[]){ &blsp1_qup2_spi_apps_clk_src.clkr.hw },
  1082. .num_parents = 1,
  1083. .flags = CLK_SET_RATE_PARENT,
  1084. .ops = &clk_branch2_ops,
  1085. },
  1086. },
  1087. };
  1088. static struct clk_branch gcc_blsp1_qup3_i2c_apps_clk = {
  1089. .halt_reg = 0x0748,
  1090. .clkr = {
  1091. .enable_reg = 0x0748,
  1092. .enable_mask = BIT(0),
  1093. .hw.init = &(struct clk_init_data){
  1094. .name = "gcc_blsp1_qup3_i2c_apps_clk",
  1095. .parent_hws = (const struct clk_hw *[]){ &blsp1_qup3_i2c_apps_clk_src.clkr.hw },
  1096. .num_parents = 1,
  1097. .flags = CLK_SET_RATE_PARENT,
  1098. .ops = &clk_branch2_ops,
  1099. },
  1100. },
  1101. };
  1102. static struct clk_branch gcc_blsp1_qup3_spi_apps_clk = {
  1103. .halt_reg = 0x0744,
  1104. .clkr = {
  1105. .enable_reg = 0x0744,
  1106. .enable_mask = BIT(0),
  1107. .hw.init = &(struct clk_init_data){
  1108. .name = "gcc_blsp1_qup3_spi_apps_clk",
  1109. .parent_hws = (const struct clk_hw *[]){ &blsp1_qup3_spi_apps_clk_src.clkr.hw },
  1110. .num_parents = 1,
  1111. .flags = CLK_SET_RATE_PARENT,
  1112. .ops = &clk_branch2_ops,
  1113. },
  1114. },
  1115. };
  1116. static struct clk_branch gcc_blsp1_qup4_i2c_apps_clk = {
  1117. .halt_reg = 0x07c8,
  1118. .clkr = {
  1119. .enable_reg = 0x07c8,
  1120. .enable_mask = BIT(0),
  1121. .hw.init = &(struct clk_init_data){
  1122. .name = "gcc_blsp1_qup4_i2c_apps_clk",
  1123. .parent_hws = (const struct clk_hw *[]){ &blsp1_qup4_i2c_apps_clk_src.clkr.hw },
  1124. .num_parents = 1,
  1125. .flags = CLK_SET_RATE_PARENT,
  1126. .ops = &clk_branch2_ops,
  1127. },
  1128. },
  1129. };
  1130. static struct clk_branch gcc_blsp1_qup4_spi_apps_clk = {
  1131. .halt_reg = 0x07c4,
  1132. .clkr = {
  1133. .enable_reg = 0x07c4,
  1134. .enable_mask = BIT(0),
  1135. .hw.init = &(struct clk_init_data){
  1136. .name = "gcc_blsp1_qup4_spi_apps_clk",
  1137. .parent_hws = (const struct clk_hw *[]){ &blsp1_qup4_spi_apps_clk_src.clkr.hw },
  1138. .num_parents = 1,
  1139. .flags = CLK_SET_RATE_PARENT,
  1140. .ops = &clk_branch2_ops,
  1141. },
  1142. },
  1143. };
  1144. static struct clk_branch gcc_blsp1_qup5_i2c_apps_clk = {
  1145. .halt_reg = 0x0848,
  1146. .clkr = {
  1147. .enable_reg = 0x0848,
  1148. .enable_mask = BIT(0),
  1149. .hw.init = &(struct clk_init_data){
  1150. .name = "gcc_blsp1_qup5_i2c_apps_clk",
  1151. .parent_hws = (const struct clk_hw *[]){ &blsp1_qup5_i2c_apps_clk_src.clkr.hw },
  1152. .num_parents = 1,
  1153. .flags = CLK_SET_RATE_PARENT,
  1154. .ops = &clk_branch2_ops,
  1155. },
  1156. },
  1157. };
  1158. static struct clk_branch gcc_blsp1_qup5_spi_apps_clk = {
  1159. .halt_reg = 0x0844,
  1160. .clkr = {
  1161. .enable_reg = 0x0844,
  1162. .enable_mask = BIT(0),
  1163. .hw.init = &(struct clk_init_data){
  1164. .name = "gcc_blsp1_qup5_spi_apps_clk",
  1165. .parent_hws = (const struct clk_hw *[]){ &blsp1_qup5_spi_apps_clk_src.clkr.hw },
  1166. .num_parents = 1,
  1167. .flags = CLK_SET_RATE_PARENT,
  1168. .ops = &clk_branch2_ops,
  1169. },
  1170. },
  1171. };
  1172. static struct clk_branch gcc_blsp1_qup6_i2c_apps_clk = {
  1173. .halt_reg = 0x08c8,
  1174. .clkr = {
  1175. .enable_reg = 0x08c8,
  1176. .enable_mask = BIT(0),
  1177. .hw.init = &(struct clk_init_data){
  1178. .name = "gcc_blsp1_qup6_i2c_apps_clk",
  1179. .parent_hws = (const struct clk_hw *[]){ &blsp1_qup6_i2c_apps_clk_src.clkr.hw },
  1180. .num_parents = 1,
  1181. .flags = CLK_SET_RATE_PARENT,
  1182. .ops = &clk_branch2_ops,
  1183. },
  1184. },
  1185. };
  1186. static struct clk_branch gcc_blsp1_qup6_spi_apps_clk = {
  1187. .halt_reg = 0x08c4,
  1188. .clkr = {
  1189. .enable_reg = 0x08c4,
  1190. .enable_mask = BIT(0),
  1191. .hw.init = &(struct clk_init_data){
  1192. .name = "gcc_blsp1_qup6_spi_apps_clk",
  1193. .parent_hws = (const struct clk_hw *[]){ &blsp1_qup6_spi_apps_clk_src.clkr.hw },
  1194. .num_parents = 1,
  1195. .flags = CLK_SET_RATE_PARENT,
  1196. .ops = &clk_branch2_ops,
  1197. },
  1198. },
  1199. };
  1200. static struct clk_branch gcc_blsp1_uart1_apps_clk = {
  1201. .halt_reg = 0x0684,
  1202. .clkr = {
  1203. .enable_reg = 0x0684,
  1204. .enable_mask = BIT(0),
  1205. .hw.init = &(struct clk_init_data){
  1206. .name = "gcc_blsp1_uart1_apps_clk",
  1207. .parent_hws = (const struct clk_hw *[]){ &blsp1_uart1_apps_clk_src.clkr.hw },
  1208. .num_parents = 1,
  1209. .flags = CLK_SET_RATE_PARENT,
  1210. .ops = &clk_branch2_ops,
  1211. },
  1212. },
  1213. };
  1214. static struct clk_branch gcc_blsp1_uart2_apps_clk = {
  1215. .halt_reg = 0x0704,
  1216. .clkr = {
  1217. .enable_reg = 0x0704,
  1218. .enable_mask = BIT(0),
  1219. .hw.init = &(struct clk_init_data){
  1220. .name = "gcc_blsp1_uart2_apps_clk",
  1221. .parent_hws = (const struct clk_hw *[]){ &blsp1_uart2_apps_clk_src.clkr.hw },
  1222. .num_parents = 1,
  1223. .flags = CLK_SET_RATE_PARENT,
  1224. .ops = &clk_branch2_ops,
  1225. },
  1226. },
  1227. };
  1228. static struct clk_branch gcc_blsp1_uart3_apps_clk = {
  1229. .halt_reg = 0x0784,
  1230. .clkr = {
  1231. .enable_reg = 0x0784,
  1232. .enable_mask = BIT(0),
  1233. .hw.init = &(struct clk_init_data){
  1234. .name = "gcc_blsp1_uart3_apps_clk",
  1235. .parent_hws = (const struct clk_hw *[]){ &blsp1_uart3_apps_clk_src.clkr.hw },
  1236. .num_parents = 1,
  1237. .flags = CLK_SET_RATE_PARENT,
  1238. .ops = &clk_branch2_ops,
  1239. },
  1240. },
  1241. };
  1242. static struct clk_branch gcc_blsp1_uart4_apps_clk = {
  1243. .halt_reg = 0x0804,
  1244. .clkr = {
  1245. .enable_reg = 0x0804,
  1246. .enable_mask = BIT(0),
  1247. .hw.init = &(struct clk_init_data){
  1248. .name = "gcc_blsp1_uart4_apps_clk",
  1249. .parent_hws = (const struct clk_hw *[]){ &blsp1_uart4_apps_clk_src.clkr.hw },
  1250. .num_parents = 1,
  1251. .flags = CLK_SET_RATE_PARENT,
  1252. .ops = &clk_branch2_ops,
  1253. },
  1254. },
  1255. };
  1256. static struct clk_branch gcc_blsp1_uart5_apps_clk = {
  1257. .halt_reg = 0x0884,
  1258. .clkr = {
  1259. .enable_reg = 0x0884,
  1260. .enable_mask = BIT(0),
  1261. .hw.init = &(struct clk_init_data){
  1262. .name = "gcc_blsp1_uart5_apps_clk",
  1263. .parent_hws = (const struct clk_hw *[]){ &blsp1_uart5_apps_clk_src.clkr.hw },
  1264. .num_parents = 1,
  1265. .flags = CLK_SET_RATE_PARENT,
  1266. .ops = &clk_branch2_ops,
  1267. },
  1268. },
  1269. };
  1270. static struct clk_branch gcc_blsp1_uart6_apps_clk = {
  1271. .halt_reg = 0x0904,
  1272. .clkr = {
  1273. .enable_reg = 0x0904,
  1274. .enable_mask = BIT(0),
  1275. .hw.init = &(struct clk_init_data){
  1276. .name = "gcc_blsp1_uart6_apps_clk",
  1277. .parent_hws = (const struct clk_hw *[]){ &blsp1_uart6_apps_clk_src.clkr.hw },
  1278. .num_parents = 1,
  1279. .flags = CLK_SET_RATE_PARENT,
  1280. .ops = &clk_branch2_ops,
  1281. },
  1282. },
  1283. };
  1284. static struct clk_branch gcc_blsp2_ahb_clk = {
  1285. .halt_reg = 0x0944,
  1286. .halt_check = BRANCH_HALT_VOTED,
  1287. .clkr = {
  1288. .enable_reg = 0x1484,
  1289. .enable_mask = BIT(15),
  1290. .hw.init = &(struct clk_init_data){
  1291. .name = "gcc_blsp2_ahb_clk",
  1292. .ops = &clk_branch2_ops,
  1293. },
  1294. },
  1295. };
  1296. static struct clk_branch gcc_blsp2_qup1_i2c_apps_clk = {
  1297. .halt_reg = 0x0988,
  1298. .clkr = {
  1299. .enable_reg = 0x0988,
  1300. .enable_mask = BIT(0),
  1301. .hw.init = &(struct clk_init_data){
  1302. .name = "gcc_blsp2_qup1_i2c_apps_clk",
  1303. .parent_hws = (const struct clk_hw *[]){ &blsp2_qup1_i2c_apps_clk_src.clkr.hw },
  1304. .num_parents = 1,
  1305. .flags = CLK_SET_RATE_PARENT,
  1306. .ops = &clk_branch2_ops,
  1307. },
  1308. },
  1309. };
  1310. static struct clk_branch gcc_blsp2_qup1_spi_apps_clk = {
  1311. .halt_reg = 0x0984,
  1312. .clkr = {
  1313. .enable_reg = 0x0984,
  1314. .enable_mask = BIT(0),
  1315. .hw.init = &(struct clk_init_data){
  1316. .name = "gcc_blsp2_qup1_spi_apps_clk",
  1317. .parent_hws = (const struct clk_hw *[]){ &blsp2_qup1_spi_apps_clk_src.clkr.hw },
  1318. .num_parents = 1,
  1319. .flags = CLK_SET_RATE_PARENT,
  1320. .ops = &clk_branch2_ops,
  1321. },
  1322. },
  1323. };
  1324. static struct clk_branch gcc_blsp2_qup2_i2c_apps_clk = {
  1325. .halt_reg = 0x0a08,
  1326. .clkr = {
  1327. .enable_reg = 0x0a08,
  1328. .enable_mask = BIT(0),
  1329. .hw.init = &(struct clk_init_data){
  1330. .name = "gcc_blsp2_qup2_i2c_apps_clk",
  1331. .parent_hws = (const struct clk_hw *[]){ &blsp2_qup2_i2c_apps_clk_src.clkr.hw },
  1332. .num_parents = 1,
  1333. .flags = CLK_SET_RATE_PARENT,
  1334. .ops = &clk_branch2_ops,
  1335. },
  1336. },
  1337. };
  1338. static struct clk_branch gcc_blsp2_qup2_spi_apps_clk = {
  1339. .halt_reg = 0x0a04,
  1340. .clkr = {
  1341. .enable_reg = 0x0a04,
  1342. .enable_mask = BIT(0),
  1343. .hw.init = &(struct clk_init_data){
  1344. .name = "gcc_blsp2_qup2_spi_apps_clk",
  1345. .parent_hws = (const struct clk_hw *[]){ &blsp2_qup2_spi_apps_clk_src.clkr.hw },
  1346. .num_parents = 1,
  1347. .flags = CLK_SET_RATE_PARENT,
  1348. .ops = &clk_branch2_ops,
  1349. },
  1350. },
  1351. };
  1352. static struct clk_branch gcc_blsp2_qup3_i2c_apps_clk = {
  1353. .halt_reg = 0x0a88,
  1354. .clkr = {
  1355. .enable_reg = 0x0a88,
  1356. .enable_mask = BIT(0),
  1357. .hw.init = &(struct clk_init_data){
  1358. .name = "gcc_blsp2_qup3_i2c_apps_clk",
  1359. .parent_hws = (const struct clk_hw *[]){ &blsp2_qup3_i2c_apps_clk_src.clkr.hw },
  1360. .num_parents = 1,
  1361. .flags = CLK_SET_RATE_PARENT,
  1362. .ops = &clk_branch2_ops,
  1363. },
  1364. },
  1365. };
  1366. static struct clk_branch gcc_blsp2_qup3_spi_apps_clk = {
  1367. .halt_reg = 0x0a84,
  1368. .clkr = {
  1369. .enable_reg = 0x0a84,
  1370. .enable_mask = BIT(0),
  1371. .hw.init = &(struct clk_init_data){
  1372. .name = "gcc_blsp2_qup3_spi_apps_clk",
  1373. .parent_hws = (const struct clk_hw *[]){ &blsp2_qup3_spi_apps_clk_src.clkr.hw },
  1374. .num_parents = 1,
  1375. .flags = CLK_SET_RATE_PARENT,
  1376. .ops = &clk_branch2_ops,
  1377. },
  1378. },
  1379. };
  1380. static struct clk_branch gcc_blsp2_qup4_i2c_apps_clk = {
  1381. .halt_reg = 0x0b08,
  1382. .clkr = {
  1383. .enable_reg = 0x0b08,
  1384. .enable_mask = BIT(0),
  1385. .hw.init = &(struct clk_init_data){
  1386. .name = "gcc_blsp2_qup4_i2c_apps_clk",
  1387. .parent_hws = (const struct clk_hw *[]){ &blsp2_qup4_i2c_apps_clk_src.clkr.hw },
  1388. .num_parents = 1,
  1389. .flags = CLK_SET_RATE_PARENT,
  1390. .ops = &clk_branch2_ops,
  1391. },
  1392. },
  1393. };
  1394. static struct clk_branch gcc_blsp2_qup4_spi_apps_clk = {
  1395. .halt_reg = 0x0b04,
  1396. .clkr = {
  1397. .enable_reg = 0x0b04,
  1398. .enable_mask = BIT(0),
  1399. .hw.init = &(struct clk_init_data){
  1400. .name = "gcc_blsp2_qup4_spi_apps_clk",
  1401. .parent_hws = (const struct clk_hw *[]){ &blsp2_qup4_spi_apps_clk_src.clkr.hw },
  1402. .num_parents = 1,
  1403. .flags = CLK_SET_RATE_PARENT,
  1404. .ops = &clk_branch2_ops,
  1405. },
  1406. },
  1407. };
  1408. static struct clk_branch gcc_blsp2_qup5_i2c_apps_clk = {
  1409. .halt_reg = 0x0b88,
  1410. .clkr = {
  1411. .enable_reg = 0x0b88,
  1412. .enable_mask = BIT(0),
  1413. .hw.init = &(struct clk_init_data){
  1414. .name = "gcc_blsp2_qup5_i2c_apps_clk",
  1415. .parent_hws = (const struct clk_hw *[]){ &blsp2_qup5_i2c_apps_clk_src.clkr.hw },
  1416. .num_parents = 1,
  1417. .flags = CLK_SET_RATE_PARENT,
  1418. .ops = &clk_branch2_ops,
  1419. },
  1420. },
  1421. };
  1422. static struct clk_branch gcc_blsp2_qup5_spi_apps_clk = {
  1423. .halt_reg = 0x0b84,
  1424. .clkr = {
  1425. .enable_reg = 0x0b84,
  1426. .enable_mask = BIT(0),
  1427. .hw.init = &(struct clk_init_data){
  1428. .name = "gcc_blsp2_qup5_spi_apps_clk",
  1429. .parent_hws = (const struct clk_hw *[]){ &blsp2_qup5_spi_apps_clk_src.clkr.hw },
  1430. .num_parents = 1,
  1431. .flags = CLK_SET_RATE_PARENT,
  1432. .ops = &clk_branch2_ops,
  1433. },
  1434. },
  1435. };
  1436. static struct clk_branch gcc_blsp2_qup6_i2c_apps_clk = {
  1437. .halt_reg = 0x0c08,
  1438. .clkr = {
  1439. .enable_reg = 0x0c08,
  1440. .enable_mask = BIT(0),
  1441. .hw.init = &(struct clk_init_data){
  1442. .name = "gcc_blsp2_qup6_i2c_apps_clk",
  1443. .parent_hws = (const struct clk_hw *[]){ &blsp2_qup6_i2c_apps_clk_src.clkr.hw },
  1444. .num_parents = 1,
  1445. .flags = CLK_SET_RATE_PARENT,
  1446. .ops = &clk_branch2_ops,
  1447. },
  1448. },
  1449. };
  1450. static struct clk_branch gcc_blsp2_qup6_spi_apps_clk = {
  1451. .halt_reg = 0x0c04,
  1452. .clkr = {
  1453. .enable_reg = 0x0c04,
  1454. .enable_mask = BIT(0),
  1455. .hw.init = &(struct clk_init_data){
  1456. .name = "gcc_blsp2_qup6_spi_apps_clk",
  1457. .parent_hws = (const struct clk_hw *[]){ &blsp2_qup6_spi_apps_clk_src.clkr.hw },
  1458. .num_parents = 1,
  1459. .flags = CLK_SET_RATE_PARENT,
  1460. .ops = &clk_branch2_ops,
  1461. },
  1462. },
  1463. };
  1464. static struct clk_branch gcc_blsp2_uart1_apps_clk = {
  1465. .halt_reg = 0x09c4,
  1466. .clkr = {
  1467. .enable_reg = 0x09c4,
  1468. .enable_mask = BIT(0),
  1469. .hw.init = &(struct clk_init_data){
  1470. .name = "gcc_blsp2_uart1_apps_clk",
  1471. .parent_hws = (const struct clk_hw *[]){ &blsp2_uart1_apps_clk_src.clkr.hw },
  1472. .num_parents = 1,
  1473. .flags = CLK_SET_RATE_PARENT,
  1474. .ops = &clk_branch2_ops,
  1475. },
  1476. },
  1477. };
  1478. static struct clk_branch gcc_blsp2_uart2_apps_clk = {
  1479. .halt_reg = 0x0a44,
  1480. .clkr = {
  1481. .enable_reg = 0x0a44,
  1482. .enable_mask = BIT(0),
  1483. .hw.init = &(struct clk_init_data){
  1484. .name = "gcc_blsp2_uart2_apps_clk",
  1485. .parent_hws = (const struct clk_hw *[]){ &blsp2_uart2_apps_clk_src.clkr.hw },
  1486. .num_parents = 1,
  1487. .flags = CLK_SET_RATE_PARENT,
  1488. .ops = &clk_branch2_ops,
  1489. },
  1490. },
  1491. };
  1492. static struct clk_branch gcc_blsp2_uart3_apps_clk = {
  1493. .halt_reg = 0x0ac4,
  1494. .clkr = {
  1495. .enable_reg = 0x0ac4,
  1496. .enable_mask = BIT(0),
  1497. .hw.init = &(struct clk_init_data){
  1498. .name = "gcc_blsp2_uart3_apps_clk",
  1499. .parent_hws = (const struct clk_hw *[]){ &blsp2_uart3_apps_clk_src.clkr.hw },
  1500. .num_parents = 1,
  1501. .flags = CLK_SET_RATE_PARENT,
  1502. .ops = &clk_branch2_ops,
  1503. },
  1504. },
  1505. };
  1506. static struct clk_branch gcc_blsp2_uart4_apps_clk = {
  1507. .halt_reg = 0x0b44,
  1508. .clkr = {
  1509. .enable_reg = 0x0b44,
  1510. .enable_mask = BIT(0),
  1511. .hw.init = &(struct clk_init_data){
  1512. .name = "gcc_blsp2_uart4_apps_clk",
  1513. .parent_hws = (const struct clk_hw *[]){ &blsp2_uart4_apps_clk_src.clkr.hw },
  1514. .num_parents = 1,
  1515. .flags = CLK_SET_RATE_PARENT,
  1516. .ops = &clk_branch2_ops,
  1517. },
  1518. },
  1519. };
  1520. static struct clk_branch gcc_blsp2_uart5_apps_clk = {
  1521. .halt_reg = 0x0bc4,
  1522. .clkr = {
  1523. .enable_reg = 0x0bc4,
  1524. .enable_mask = BIT(0),
  1525. .hw.init = &(struct clk_init_data){
  1526. .name = "gcc_blsp2_uart5_apps_clk",
  1527. .parent_hws = (const struct clk_hw *[]){ &blsp2_uart5_apps_clk_src.clkr.hw },
  1528. .num_parents = 1,
  1529. .flags = CLK_SET_RATE_PARENT,
  1530. .ops = &clk_branch2_ops,
  1531. },
  1532. },
  1533. };
  1534. static struct clk_branch gcc_blsp2_uart6_apps_clk = {
  1535. .halt_reg = 0x0c44,
  1536. .clkr = {
  1537. .enable_reg = 0x0c44,
  1538. .enable_mask = BIT(0),
  1539. .hw.init = &(struct clk_init_data){
  1540. .name = "gcc_blsp2_uart6_apps_clk",
  1541. .parent_hws = (const struct clk_hw *[]){ &blsp2_uart6_apps_clk_src.clkr.hw },
  1542. .num_parents = 1,
  1543. .flags = CLK_SET_RATE_PARENT,
  1544. .ops = &clk_branch2_ops,
  1545. },
  1546. },
  1547. };
  1548. static struct clk_branch gcc_gp1_clk = {
  1549. .halt_reg = 0x1900,
  1550. .clkr = {
  1551. .enable_reg = 0x1900,
  1552. .enable_mask = BIT(0),
  1553. .hw.init = &(struct clk_init_data){
  1554. .name = "gcc_gp1_clk",
  1555. .parent_hws = (const struct clk_hw *[]){ &gp1_clk_src.clkr.hw },
  1556. .num_parents = 1,
  1557. .flags = CLK_SET_RATE_PARENT,
  1558. .ops = &clk_branch2_ops,
  1559. },
  1560. },
  1561. };
  1562. static struct clk_branch gcc_gp2_clk = {
  1563. .halt_reg = 0x1940,
  1564. .clkr = {
  1565. .enable_reg = 0x1940,
  1566. .enable_mask = BIT(0),
  1567. .hw.init = &(struct clk_init_data){
  1568. .name = "gcc_gp2_clk",
  1569. .parent_hws = (const struct clk_hw *[]){ &gp2_clk_src.clkr.hw },
  1570. .num_parents = 1,
  1571. .flags = CLK_SET_RATE_PARENT,
  1572. .ops = &clk_branch2_ops,
  1573. },
  1574. },
  1575. };
  1576. static struct clk_branch gcc_gp3_clk = {
  1577. .halt_reg = 0x1980,
  1578. .clkr = {
  1579. .enable_reg = 0x1980,
  1580. .enable_mask = BIT(0),
  1581. .hw.init = &(struct clk_init_data){
  1582. .name = "gcc_gp3_clk",
  1583. .parent_hws = (const struct clk_hw *[]){ &gp3_clk_src.clkr.hw },
  1584. .num_parents = 1,
  1585. .flags = CLK_SET_RATE_PARENT,
  1586. .ops = &clk_branch2_ops,
  1587. },
  1588. },
  1589. };
  1590. static struct clk_branch gcc_lpass_q6_axi_clk = {
  1591. .halt_reg = 0x0280,
  1592. .clkr = {
  1593. .enable_reg = 0x0280,
  1594. .enable_mask = BIT(0),
  1595. .hw.init = &(struct clk_init_data){
  1596. .name = "gcc_lpass_q6_axi_clk",
  1597. .ops = &clk_branch2_ops,
  1598. },
  1599. },
  1600. };
  1601. static struct clk_branch gcc_mss_q6_bimc_axi_clk = {
  1602. .halt_reg = 0x0284,
  1603. .clkr = {
  1604. .enable_reg = 0x0284,
  1605. .enable_mask = BIT(0),
  1606. .hw.init = &(struct clk_init_data){
  1607. .name = "gcc_mss_q6_bimc_axi_clk",
  1608. .ops = &clk_branch2_ops,
  1609. },
  1610. },
  1611. };
  1612. static struct clk_branch gcc_pcie_0_aux_clk = {
  1613. .halt_reg = 0x1ad4,
  1614. .clkr = {
  1615. .enable_reg = 0x1ad4,
  1616. .enable_mask = BIT(0),
  1617. .hw.init = &(struct clk_init_data){
  1618. .name = "gcc_pcie_0_aux_clk",
  1619. .parent_hws = (const struct clk_hw *[]){ &pcie_0_aux_clk_src.clkr.hw },
  1620. .num_parents = 1,
  1621. .flags = CLK_SET_RATE_PARENT,
  1622. .ops = &clk_branch2_ops,
  1623. },
  1624. },
  1625. };
  1626. static struct clk_branch gcc_pcie_0_cfg_ahb_clk = {
  1627. .halt_reg = 0x1ad0,
  1628. .clkr = {
  1629. .enable_reg = 0x1ad0,
  1630. .enable_mask = BIT(0),
  1631. .hw.init = &(struct clk_init_data){
  1632. .name = "gcc_pcie_0_cfg_ahb_clk",
  1633. .ops = &clk_branch2_ops,
  1634. },
  1635. },
  1636. };
  1637. static struct clk_branch gcc_pcie_0_mstr_axi_clk = {
  1638. .halt_reg = 0x1acc,
  1639. .clkr = {
  1640. .enable_reg = 0x1acc,
  1641. .enable_mask = BIT(0),
  1642. .hw.init = &(struct clk_init_data){
  1643. .name = "gcc_pcie_0_mstr_axi_clk",
  1644. .ops = &clk_branch2_ops,
  1645. },
  1646. },
  1647. };
  1648. static struct clk_branch gcc_pcie_0_pipe_clk = {
  1649. .halt_reg = 0x1ad8,
  1650. .halt_check = BRANCH_HALT_DELAY,
  1651. .clkr = {
  1652. .enable_reg = 0x1ad8,
  1653. .enable_mask = BIT(0),
  1654. .hw.init = &(struct clk_init_data){
  1655. .name = "gcc_pcie_0_pipe_clk",
  1656. .parent_hws = (const struct clk_hw *[]){ &pcie_0_pipe_clk_src.clkr.hw },
  1657. .num_parents = 1,
  1658. .flags = CLK_SET_RATE_PARENT,
  1659. .ops = &clk_branch2_ops,
  1660. },
  1661. },
  1662. };
  1663. static struct clk_branch gcc_pcie_0_slv_axi_clk = {
  1664. .halt_reg = 0x1ac8,
  1665. .halt_check = BRANCH_HALT_DELAY,
  1666. .clkr = {
  1667. .enable_reg = 0x1ac8,
  1668. .enable_mask = BIT(0),
  1669. .hw.init = &(struct clk_init_data){
  1670. .name = "gcc_pcie_0_slv_axi_clk",
  1671. .ops = &clk_branch2_ops,
  1672. },
  1673. },
  1674. };
  1675. static struct clk_branch gcc_pcie_1_aux_clk = {
  1676. .halt_reg = 0x1b54,
  1677. .clkr = {
  1678. .enable_reg = 0x1b54,
  1679. .enable_mask = BIT(0),
  1680. .hw.init = &(struct clk_init_data){
  1681. .name = "gcc_pcie_1_aux_clk",
  1682. .parent_hws = (const struct clk_hw *[]){ &pcie_1_aux_clk_src.clkr.hw },
  1683. .num_parents = 1,
  1684. .flags = CLK_SET_RATE_PARENT,
  1685. .ops = &clk_branch2_ops,
  1686. },
  1687. },
  1688. };
  1689. static struct clk_branch gcc_pcie_1_cfg_ahb_clk = {
  1690. .halt_reg = 0x1b54,
  1691. .clkr = {
  1692. .enable_reg = 0x1b54,
  1693. .enable_mask = BIT(0),
  1694. .hw.init = &(struct clk_init_data){
  1695. .name = "gcc_pcie_1_cfg_ahb_clk",
  1696. .ops = &clk_branch2_ops,
  1697. },
  1698. },
  1699. };
  1700. static struct clk_branch gcc_pcie_1_mstr_axi_clk = {
  1701. .halt_reg = 0x1b50,
  1702. .clkr = {
  1703. .enable_reg = 0x1b50,
  1704. .enable_mask = BIT(0),
  1705. .hw.init = &(struct clk_init_data){
  1706. .name = "gcc_pcie_1_mstr_axi_clk",
  1707. .ops = &clk_branch2_ops,
  1708. },
  1709. },
  1710. };
  1711. static struct clk_branch gcc_pcie_1_pipe_clk = {
  1712. .halt_reg = 0x1b58,
  1713. .halt_check = BRANCH_HALT_DELAY,
  1714. .clkr = {
  1715. .enable_reg = 0x1b58,
  1716. .enable_mask = BIT(0),
  1717. .hw.init = &(struct clk_init_data){
  1718. .name = "gcc_pcie_1_pipe_clk",
  1719. .parent_hws = (const struct clk_hw *[]){ &pcie_1_pipe_clk_src.clkr.hw },
  1720. .num_parents = 1,
  1721. .flags = CLK_SET_RATE_PARENT,
  1722. .ops = &clk_branch2_ops,
  1723. },
  1724. },
  1725. };
  1726. static struct clk_branch gcc_pcie_1_slv_axi_clk = {
  1727. .halt_reg = 0x1b48,
  1728. .clkr = {
  1729. .enable_reg = 0x1b48,
  1730. .enable_mask = BIT(0),
  1731. .hw.init = &(struct clk_init_data){
  1732. .name = "gcc_pcie_1_slv_axi_clk",
  1733. .ops = &clk_branch2_ops,
  1734. },
  1735. },
  1736. };
  1737. static struct clk_branch gcc_pdm2_clk = {
  1738. .halt_reg = 0x0ccc,
  1739. .clkr = {
  1740. .enable_reg = 0x0ccc,
  1741. .enable_mask = BIT(0),
  1742. .hw.init = &(struct clk_init_data){
  1743. .name = "gcc_pdm2_clk",
  1744. .parent_hws = (const struct clk_hw *[]){ &pdm2_clk_src.clkr.hw },
  1745. .num_parents = 1,
  1746. .flags = CLK_SET_RATE_PARENT,
  1747. .ops = &clk_branch2_ops,
  1748. },
  1749. },
  1750. };
  1751. static struct clk_branch gcc_pdm_ahb_clk = {
  1752. .halt_reg = 0x0cc4,
  1753. .clkr = {
  1754. .enable_reg = 0x0cc4,
  1755. .enable_mask = BIT(0),
  1756. .hw.init = &(struct clk_init_data){
  1757. .name = "gcc_pdm_ahb_clk",
  1758. .ops = &clk_branch2_ops,
  1759. },
  1760. },
  1761. };
  1762. static struct clk_branch gcc_sdcc1_apps_clk = {
  1763. .halt_reg = 0x04c4,
  1764. .clkr = {
  1765. .enable_reg = 0x04c4,
  1766. .enable_mask = BIT(0),
  1767. .hw.init = &(struct clk_init_data){
  1768. .name = "gcc_sdcc1_apps_clk",
  1769. .parent_hws = (const struct clk_hw *[]){ &sdcc1_apps_clk_src.clkr.hw },
  1770. .num_parents = 1,
  1771. .flags = CLK_SET_RATE_PARENT,
  1772. .ops = &clk_branch2_ops,
  1773. },
  1774. },
  1775. };
  1776. static struct clk_branch gcc_sdcc1_ahb_clk = {
  1777. .halt_reg = 0x04c8,
  1778. .clkr = {
  1779. .enable_reg = 0x04c8,
  1780. .enable_mask = BIT(0),
  1781. .hw.init = &(struct clk_init_data){
  1782. .name = "gcc_sdcc1_ahb_clk",
  1783. .ops = &clk_branch2_ops,
  1784. },
  1785. },
  1786. };
  1787. static struct clk_branch gcc_sdcc2_ahb_clk = {
  1788. .halt_reg = 0x0508,
  1789. .clkr = {
  1790. .enable_reg = 0x0508,
  1791. .enable_mask = BIT(0),
  1792. .hw.init = &(struct clk_init_data){
  1793. .name = "gcc_sdcc2_ahb_clk",
  1794. .ops = &clk_branch2_ops,
  1795. },
  1796. },
  1797. };
  1798. static struct clk_branch gcc_sdcc2_apps_clk = {
  1799. .halt_reg = 0x0504,
  1800. .clkr = {
  1801. .enable_reg = 0x0504,
  1802. .enable_mask = BIT(0),
  1803. .hw.init = &(struct clk_init_data){
  1804. .name = "gcc_sdcc2_apps_clk",
  1805. .parent_hws = (const struct clk_hw *[]){ &sdcc2_apps_clk_src.clkr.hw },
  1806. .num_parents = 1,
  1807. .flags = CLK_SET_RATE_PARENT,
  1808. .ops = &clk_branch2_ops,
  1809. },
  1810. },
  1811. };
  1812. static struct clk_branch gcc_sdcc3_ahb_clk = {
  1813. .halt_reg = 0x0548,
  1814. .clkr = {
  1815. .enable_reg = 0x0548,
  1816. .enable_mask = BIT(0),
  1817. .hw.init = &(struct clk_init_data){
  1818. .name = "gcc_sdcc3_ahb_clk",
  1819. .ops = &clk_branch2_ops,
  1820. },
  1821. },
  1822. };
  1823. static struct clk_branch gcc_sdcc3_apps_clk = {
  1824. .halt_reg = 0x0544,
  1825. .clkr = {
  1826. .enable_reg = 0x0544,
  1827. .enable_mask = BIT(0),
  1828. .hw.init = &(struct clk_init_data){
  1829. .name = "gcc_sdcc3_apps_clk",
  1830. .parent_hws = (const struct clk_hw *[]){ &sdcc3_apps_clk_src.clkr.hw },
  1831. .num_parents = 1,
  1832. .flags = CLK_SET_RATE_PARENT,
  1833. .ops = &clk_branch2_ops,
  1834. },
  1835. },
  1836. };
  1837. static struct clk_branch gcc_sdcc4_ahb_clk = {
  1838. .halt_reg = 0x0588,
  1839. .clkr = {
  1840. .enable_reg = 0x0588,
  1841. .enable_mask = BIT(0),
  1842. .hw.init = &(struct clk_init_data){
  1843. .name = "gcc_sdcc4_ahb_clk",
  1844. .ops = &clk_branch2_ops,
  1845. },
  1846. },
  1847. };
  1848. static struct clk_branch gcc_sdcc4_apps_clk = {
  1849. .halt_reg = 0x0584,
  1850. .clkr = {
  1851. .enable_reg = 0x0584,
  1852. .enable_mask = BIT(0),
  1853. .hw.init = &(struct clk_init_data){
  1854. .name = "gcc_sdcc4_apps_clk",
  1855. .parent_hws = (const struct clk_hw *[]){ &sdcc4_apps_clk_src.clkr.hw },
  1856. .num_parents = 1,
  1857. .flags = CLK_SET_RATE_PARENT,
  1858. .ops = &clk_branch2_ops,
  1859. },
  1860. },
  1861. };
  1862. static struct clk_branch gcc_sys_noc_ufs_axi_clk = {
  1863. .halt_reg = 0x1d7c,
  1864. .clkr = {
  1865. .enable_reg = 0x1d7c,
  1866. .enable_mask = BIT(0),
  1867. .hw.init = &(struct clk_init_data){
  1868. .name = "gcc_sys_noc_ufs_axi_clk",
  1869. .parent_hws = (const struct clk_hw *[]){ &ufs_axi_clk_src.clkr.hw },
  1870. .num_parents = 1,
  1871. .flags = CLK_SET_RATE_PARENT,
  1872. .ops = &clk_branch2_ops,
  1873. },
  1874. },
  1875. };
  1876. static struct clk_branch gcc_sys_noc_usb3_axi_clk = {
  1877. .halt_reg = 0x03fc,
  1878. .clkr = {
  1879. .enable_reg = 0x03fc,
  1880. .enable_mask = BIT(0),
  1881. .hw.init = &(struct clk_init_data){
  1882. .name = "gcc_sys_noc_usb3_axi_clk",
  1883. .parent_hws = (const struct clk_hw *[]){ &usb30_master_clk_src.clkr.hw },
  1884. .num_parents = 1,
  1885. .flags = CLK_SET_RATE_PARENT,
  1886. .ops = &clk_branch2_ops,
  1887. },
  1888. },
  1889. };
  1890. static struct clk_branch gcc_tsif_ahb_clk = {
  1891. .halt_reg = 0x0d84,
  1892. .clkr = {
  1893. .enable_reg = 0x0d84,
  1894. .enable_mask = BIT(0),
  1895. .hw.init = &(struct clk_init_data){
  1896. .name = "gcc_tsif_ahb_clk",
  1897. .ops = &clk_branch2_ops,
  1898. },
  1899. },
  1900. };
  1901. static struct clk_branch gcc_tsif_ref_clk = {
  1902. .halt_reg = 0x0d88,
  1903. .clkr = {
  1904. .enable_reg = 0x0d88,
  1905. .enable_mask = BIT(0),
  1906. .hw.init = &(struct clk_init_data){
  1907. .name = "gcc_tsif_ref_clk",
  1908. .parent_hws = (const struct clk_hw *[]){ &tsif_ref_clk_src.clkr.hw },
  1909. .num_parents = 1,
  1910. .flags = CLK_SET_RATE_PARENT,
  1911. .ops = &clk_branch2_ops,
  1912. },
  1913. },
  1914. };
  1915. static struct clk_branch gcc_ufs_ahb_clk = {
  1916. .halt_reg = 0x1d4c,
  1917. .clkr = {
  1918. .enable_reg = 0x1d4c,
  1919. .enable_mask = BIT(0),
  1920. .hw.init = &(struct clk_init_data){
  1921. .name = "gcc_ufs_ahb_clk",
  1922. .ops = &clk_branch2_ops,
  1923. },
  1924. },
  1925. };
  1926. static struct clk_branch gcc_ufs_axi_clk = {
  1927. .halt_reg = 0x1d48,
  1928. .clkr = {
  1929. .enable_reg = 0x1d48,
  1930. .enable_mask = BIT(0),
  1931. .hw.init = &(struct clk_init_data){
  1932. .name = "gcc_ufs_axi_clk",
  1933. .parent_hws = (const struct clk_hw *[]){ &ufs_axi_clk_src.clkr.hw },
  1934. .num_parents = 1,
  1935. .flags = CLK_SET_RATE_PARENT,
  1936. .ops = &clk_branch2_ops,
  1937. },
  1938. },
  1939. };
  1940. static struct clk_branch gcc_ufs_rx_cfg_clk = {
  1941. .halt_reg = 0x1d54,
  1942. .clkr = {
  1943. .enable_reg = 0x1d54,
  1944. .enable_mask = BIT(0),
  1945. .hw.init = &(struct clk_init_data){
  1946. .name = "gcc_ufs_rx_cfg_clk",
  1947. .parent_hws = (const struct clk_hw *[]){ &ufs_axi_clk_src.clkr.hw },
  1948. .num_parents = 1,
  1949. .flags = CLK_SET_RATE_PARENT,
  1950. .ops = &clk_branch2_ops,
  1951. },
  1952. },
  1953. };
  1954. static struct clk_branch gcc_ufs_rx_symbol_0_clk = {
  1955. .halt_reg = 0x1d60,
  1956. .halt_check = BRANCH_HALT_DELAY,
  1957. .clkr = {
  1958. .enable_reg = 0x1d60,
  1959. .enable_mask = BIT(0),
  1960. .hw.init = &(struct clk_init_data){
  1961. .name = "gcc_ufs_rx_symbol_0_clk",
  1962. .ops = &clk_branch2_ops,
  1963. },
  1964. },
  1965. };
  1966. static struct clk_branch gcc_ufs_rx_symbol_1_clk = {
  1967. .halt_reg = 0x1d64,
  1968. .halt_check = BRANCH_HALT_DELAY,
  1969. .clkr = {
  1970. .enable_reg = 0x1d64,
  1971. .enable_mask = BIT(0),
  1972. .hw.init = &(struct clk_init_data){
  1973. .name = "gcc_ufs_rx_symbol_1_clk",
  1974. .ops = &clk_branch2_ops,
  1975. },
  1976. },
  1977. };
  1978. static struct clk_branch gcc_ufs_tx_cfg_clk = {
  1979. .halt_reg = 0x1d50,
  1980. .clkr = {
  1981. .enable_reg = 0x1d50,
  1982. .enable_mask = BIT(0),
  1983. .hw.init = &(struct clk_init_data){
  1984. .name = "gcc_ufs_tx_cfg_clk",
  1985. .parent_hws = (const struct clk_hw *[]){ &ufs_axi_clk_src.clkr.hw },
  1986. .num_parents = 1,
  1987. .flags = CLK_SET_RATE_PARENT,
  1988. .ops = &clk_branch2_ops,
  1989. },
  1990. },
  1991. };
  1992. static struct clk_branch gcc_ufs_tx_symbol_0_clk = {
  1993. .halt_reg = 0x1d58,
  1994. .halt_check = BRANCH_HALT_DELAY,
  1995. .clkr = {
  1996. .enable_reg = 0x1d58,
  1997. .enable_mask = BIT(0),
  1998. .hw.init = &(struct clk_init_data){
  1999. .name = "gcc_ufs_tx_symbol_0_clk",
  2000. .ops = &clk_branch2_ops,
  2001. },
  2002. },
  2003. };
  2004. static struct clk_branch gcc_ufs_tx_symbol_1_clk = {
  2005. .halt_reg = 0x1d5c,
  2006. .halt_check = BRANCH_HALT_DELAY,
  2007. .clkr = {
  2008. .enable_reg = 0x1d5c,
  2009. .enable_mask = BIT(0),
  2010. .hw.init = &(struct clk_init_data){
  2011. .name = "gcc_ufs_tx_symbol_1_clk",
  2012. .ops = &clk_branch2_ops,
  2013. },
  2014. },
  2015. };
  2016. static struct clk_branch gcc_usb2_hs_phy_sleep_clk = {
  2017. .halt_reg = 0x04ac,
  2018. .clkr = {
  2019. .enable_reg = 0x04ac,
  2020. .enable_mask = BIT(0),
  2021. .hw.init = &(struct clk_init_data){
  2022. .name = "gcc_usb2_hs_phy_sleep_clk",
  2023. .parent_data = &(const struct clk_parent_data){
  2024. .fw_name = "sleep",
  2025. .name = "sleep"
  2026. },
  2027. .num_parents = 1,
  2028. .ops = &clk_branch2_ops,
  2029. },
  2030. },
  2031. };
  2032. static struct clk_branch gcc_usb30_master_clk = {
  2033. .halt_reg = 0x03c8,
  2034. .clkr = {
  2035. .enable_reg = 0x03c8,
  2036. .enable_mask = BIT(0),
  2037. .hw.init = &(struct clk_init_data){
  2038. .name = "gcc_usb30_master_clk",
  2039. .parent_hws = (const struct clk_hw *[]){ &usb30_master_clk_src.clkr.hw },
  2040. .num_parents = 1,
  2041. .flags = CLK_SET_RATE_PARENT,
  2042. .ops = &clk_branch2_ops,
  2043. },
  2044. },
  2045. };
  2046. static struct clk_branch gcc_usb30_mock_utmi_clk = {
  2047. .halt_reg = 0x03d0,
  2048. .clkr = {
  2049. .enable_reg = 0x03d0,
  2050. .enable_mask = BIT(0),
  2051. .hw.init = &(struct clk_init_data){
  2052. .name = "gcc_usb30_mock_utmi_clk",
  2053. .parent_hws = (const struct clk_hw *[]){ &usb30_mock_utmi_clk_src.clkr.hw },
  2054. .num_parents = 1,
  2055. .flags = CLK_SET_RATE_PARENT,
  2056. .ops = &clk_branch2_ops,
  2057. },
  2058. },
  2059. };
  2060. static struct clk_branch gcc_usb30_sleep_clk = {
  2061. .halt_reg = 0x03cc,
  2062. .clkr = {
  2063. .enable_reg = 0x03cc,
  2064. .enable_mask = BIT(0),
  2065. .hw.init = &(struct clk_init_data){
  2066. .name = "gcc_usb30_sleep_clk",
  2067. .parent_data = &(const struct clk_parent_data){
  2068. .fw_name = "sleep",
  2069. .name = "sleep"
  2070. },
  2071. .num_parents = 1,
  2072. .ops = &clk_branch2_ops,
  2073. },
  2074. },
  2075. };
  2076. static struct clk_branch gcc_usb3_phy_aux_clk = {
  2077. .halt_reg = 0x1408,
  2078. .clkr = {
  2079. .enable_reg = 0x1408,
  2080. .enable_mask = BIT(0),
  2081. .hw.init = &(struct clk_init_data){
  2082. .name = "gcc_usb3_phy_aux_clk",
  2083. .parent_hws = (const struct clk_hw *[]){ &usb3_phy_aux_clk_src.clkr.hw },
  2084. .num_parents = 1,
  2085. .flags = CLK_SET_RATE_PARENT,
  2086. .ops = &clk_branch2_ops,
  2087. },
  2088. },
  2089. };
  2090. static struct clk_branch gcc_usb3_phy_pipe_clk = {
  2091. .halt_reg = 0x140c,
  2092. .halt_check = BRANCH_HALT_SKIP,
  2093. .clkr = {
  2094. .enable_reg = 0x140c,
  2095. .enable_mask = BIT(0),
  2096. .hw.init = &(struct clk_init_data){
  2097. .name = "gcc_usb3_phy_pipe_clk",
  2098. .ops = &clk_branch2_ops,
  2099. },
  2100. },
  2101. };
  2102. static struct clk_branch gcc_usb_hs_ahb_clk = {
  2103. .halt_reg = 0x0488,
  2104. .clkr = {
  2105. .enable_reg = 0x0488,
  2106. .enable_mask = BIT(0),
  2107. .hw.init = &(struct clk_init_data){
  2108. .name = "gcc_usb_hs_ahb_clk",
  2109. .ops = &clk_branch2_ops,
  2110. },
  2111. },
  2112. };
  2113. static struct clk_branch gcc_usb_hs_system_clk = {
  2114. .halt_reg = 0x0484,
  2115. .clkr = {
  2116. .enable_reg = 0x0484,
  2117. .enable_mask = BIT(0),
  2118. .hw.init = &(struct clk_init_data){
  2119. .name = "gcc_usb_hs_system_clk",
  2120. .parent_hws = (const struct clk_hw *[]){ &usb_hs_system_clk_src.clkr.hw },
  2121. .num_parents = 1,
  2122. .flags = CLK_SET_RATE_PARENT,
  2123. .ops = &clk_branch2_ops,
  2124. },
  2125. },
  2126. };
  2127. static struct clk_branch gcc_usb_phy_cfg_ahb2phy_clk = {
  2128. .halt_reg = 0x1a84,
  2129. .clkr = {
  2130. .enable_reg = 0x1a84,
  2131. .enable_mask = BIT(0),
  2132. .hw.init = &(struct clk_init_data){
  2133. .name = "gcc_usb_phy_cfg_ahb2phy_clk",
  2134. .ops = &clk_branch2_ops,
  2135. },
  2136. },
  2137. };
  2138. static struct clk_branch gpll0_out_mmsscc = {
  2139. .halt_check = BRANCH_HALT_DELAY,
  2140. .clkr = {
  2141. .enable_reg = 0x1484,
  2142. .enable_mask = BIT(26),
  2143. .hw.init = &(struct clk_init_data){
  2144. .name = "gpll0_out_mmsscc",
  2145. .parent_hws = (const struct clk_hw *[]){ &gpll0.clkr.hw },
  2146. .num_parents = 1,
  2147. .ops = &clk_branch2_ops,
  2148. },
  2149. },
  2150. };
  2151. static struct clk_branch gpll0_out_msscc = {
  2152. .halt_check = BRANCH_HALT_DELAY,
  2153. .clkr = {
  2154. .enable_reg = 0x1484,
  2155. .enable_mask = BIT(27),
  2156. .hw.init = &(struct clk_init_data){
  2157. .name = "gpll0_out_msscc",
  2158. .parent_hws = (const struct clk_hw *[]){ &gpll0.clkr.hw },
  2159. .num_parents = 1,
  2160. .ops = &clk_branch2_ops,
  2161. },
  2162. },
  2163. };
  2164. static struct clk_branch pcie_0_phy_ldo = {
  2165. .halt_reg = 0x1e00,
  2166. .halt_check = BRANCH_HALT_SKIP,
  2167. .clkr = {
  2168. .enable_reg = 0x1E00,
  2169. .enable_mask = BIT(0),
  2170. .hw.init = &(struct clk_init_data){
  2171. .name = "pcie_0_phy_ldo",
  2172. .ops = &clk_branch2_ops,
  2173. },
  2174. },
  2175. };
  2176. static struct clk_branch pcie_1_phy_ldo = {
  2177. .halt_reg = 0x1e04,
  2178. .halt_check = BRANCH_HALT_SKIP,
  2179. .clkr = {
  2180. .enable_reg = 0x1E04,
  2181. .enable_mask = BIT(0),
  2182. .hw.init = &(struct clk_init_data){
  2183. .name = "pcie_1_phy_ldo",
  2184. .ops = &clk_branch2_ops,
  2185. },
  2186. },
  2187. };
  2188. static struct clk_branch ufs_phy_ldo = {
  2189. .halt_reg = 0x1e0c,
  2190. .halt_check = BRANCH_HALT_SKIP,
  2191. .clkr = {
  2192. .enable_reg = 0x1E0C,
  2193. .enable_mask = BIT(0),
  2194. .hw.init = &(struct clk_init_data){
  2195. .name = "ufs_phy_ldo",
  2196. .ops = &clk_branch2_ops,
  2197. },
  2198. },
  2199. };
  2200. static struct clk_branch usb_ss_phy_ldo = {
  2201. .halt_reg = 0x1e08,
  2202. .halt_check = BRANCH_HALT_SKIP,
  2203. .clkr = {
  2204. .enable_reg = 0x1E08,
  2205. .enable_mask = BIT(0),
  2206. .hw.init = &(struct clk_init_data){
  2207. .name = "usb_ss_phy_ldo",
  2208. .ops = &clk_branch2_ops,
  2209. },
  2210. },
  2211. };
  2212. static struct clk_branch gcc_boot_rom_ahb_clk = {
  2213. .halt_reg = 0x0e04,
  2214. .halt_check = BRANCH_HALT_VOTED,
  2215. .hwcg_reg = 0x0e04,
  2216. .hwcg_bit = 1,
  2217. .clkr = {
  2218. .enable_reg = 0x1484,
  2219. .enable_mask = BIT(10),
  2220. .hw.init = &(struct clk_init_data){
  2221. .name = "gcc_boot_rom_ahb_clk",
  2222. .ops = &clk_branch2_ops,
  2223. },
  2224. },
  2225. };
  2226. static struct clk_branch gcc_prng_ahb_clk = {
  2227. .halt_reg = 0x0d04,
  2228. .halt_check = BRANCH_HALT_VOTED,
  2229. .clkr = {
  2230. .enable_reg = 0x1484,
  2231. .enable_mask = BIT(13),
  2232. .hw.init = &(struct clk_init_data){
  2233. .name = "gcc_prng_ahb_clk",
  2234. .ops = &clk_branch2_ops,
  2235. },
  2236. },
  2237. };
  2238. static struct gdsc pcie_0_gdsc = {
  2239. .gdscr = 0x1ac4,
  2240. .pd = {
  2241. .name = "pcie_0",
  2242. },
  2243. .pwrsts = PWRSTS_OFF_ON,
  2244. };
  2245. static struct gdsc pcie_1_gdsc = {
  2246. .gdscr = 0x1b44,
  2247. .pd = {
  2248. .name = "pcie_1",
  2249. },
  2250. .pwrsts = PWRSTS_OFF_ON,
  2251. };
  2252. static struct gdsc usb30_gdsc = {
  2253. .gdscr = 0x3c4,
  2254. .pd = {
  2255. .name = "usb30",
  2256. },
  2257. .pwrsts = PWRSTS_OFF_ON,
  2258. };
  2259. static struct gdsc ufs_gdsc = {
  2260. .gdscr = 0x1d44,
  2261. .pd = {
  2262. .name = "ufs",
  2263. },
  2264. .pwrsts = PWRSTS_OFF_ON,
  2265. };
  2266. static struct clk_regmap *gcc_msm8994_clocks[] = {
  2267. [GPLL0_EARLY] = &gpll0_early.clkr,
  2268. [GPLL0] = &gpll0.clkr,
  2269. [GPLL4_EARLY] = &gpll4_early.clkr,
  2270. [GPLL4] = &gpll4.clkr,
  2271. [UFS_AXI_CLK_SRC] = &ufs_axi_clk_src.clkr,
  2272. [USB30_MASTER_CLK_SRC] = &usb30_master_clk_src.clkr,
  2273. [BLSP1_QUP1_I2C_APPS_CLK_SRC] = &blsp1_qup1_i2c_apps_clk_src.clkr,
  2274. [BLSP1_QUP1_SPI_APPS_CLK_SRC] = &blsp1_qup1_spi_apps_clk_src.clkr,
  2275. [BLSP1_QUP2_I2C_APPS_CLK_SRC] = &blsp1_qup2_i2c_apps_clk_src.clkr,
  2276. [BLSP1_QUP2_SPI_APPS_CLK_SRC] = &blsp1_qup2_spi_apps_clk_src.clkr,
  2277. [BLSP1_QUP3_I2C_APPS_CLK_SRC] = &blsp1_qup3_i2c_apps_clk_src.clkr,
  2278. [BLSP1_QUP3_SPI_APPS_CLK_SRC] = &blsp1_qup3_spi_apps_clk_src.clkr,
  2279. [BLSP1_QUP4_I2C_APPS_CLK_SRC] = &blsp1_qup4_i2c_apps_clk_src.clkr,
  2280. [BLSP1_QUP4_SPI_APPS_CLK_SRC] = &blsp1_qup4_spi_apps_clk_src.clkr,
  2281. [BLSP1_QUP5_I2C_APPS_CLK_SRC] = &blsp1_qup5_i2c_apps_clk_src.clkr,
  2282. [BLSP1_QUP5_SPI_APPS_CLK_SRC] = &blsp1_qup5_spi_apps_clk_src.clkr,
  2283. [BLSP1_QUP6_I2C_APPS_CLK_SRC] = &blsp1_qup6_i2c_apps_clk_src.clkr,
  2284. [BLSP1_QUP6_SPI_APPS_CLK_SRC] = &blsp1_qup6_spi_apps_clk_src.clkr,
  2285. [BLSP1_UART1_APPS_CLK_SRC] = &blsp1_uart1_apps_clk_src.clkr,
  2286. [BLSP1_UART2_APPS_CLK_SRC] = &blsp1_uart2_apps_clk_src.clkr,
  2287. [BLSP1_UART3_APPS_CLK_SRC] = &blsp1_uart3_apps_clk_src.clkr,
  2288. [BLSP1_UART4_APPS_CLK_SRC] = &blsp1_uart4_apps_clk_src.clkr,
  2289. [BLSP1_UART5_APPS_CLK_SRC] = &blsp1_uart5_apps_clk_src.clkr,
  2290. [BLSP1_UART6_APPS_CLK_SRC] = &blsp1_uart6_apps_clk_src.clkr,
  2291. [BLSP2_QUP1_I2C_APPS_CLK_SRC] = &blsp2_qup1_i2c_apps_clk_src.clkr,
  2292. [BLSP2_QUP1_SPI_APPS_CLK_SRC] = &blsp2_qup1_spi_apps_clk_src.clkr,
  2293. [BLSP2_QUP2_I2C_APPS_CLK_SRC] = &blsp2_qup2_i2c_apps_clk_src.clkr,
  2294. [BLSP2_QUP2_SPI_APPS_CLK_SRC] = &blsp2_qup2_spi_apps_clk_src.clkr,
  2295. [BLSP2_QUP3_I2C_APPS_CLK_SRC] = &blsp2_qup3_i2c_apps_clk_src.clkr,
  2296. [BLSP2_QUP3_SPI_APPS_CLK_SRC] = &blsp2_qup3_spi_apps_clk_src.clkr,
  2297. [BLSP2_QUP4_I2C_APPS_CLK_SRC] = &blsp2_qup4_i2c_apps_clk_src.clkr,
  2298. [BLSP2_QUP4_SPI_APPS_CLK_SRC] = &blsp2_qup4_spi_apps_clk_src.clkr,
  2299. [BLSP2_QUP5_I2C_APPS_CLK_SRC] = &blsp2_qup5_i2c_apps_clk_src.clkr,
  2300. [BLSP2_QUP5_SPI_APPS_CLK_SRC] = &blsp2_qup5_spi_apps_clk_src.clkr,
  2301. [BLSP2_QUP6_I2C_APPS_CLK_SRC] = &blsp2_qup6_i2c_apps_clk_src.clkr,
  2302. [BLSP2_QUP6_SPI_APPS_CLK_SRC] = &blsp2_qup6_spi_apps_clk_src.clkr,
  2303. [BLSP2_UART1_APPS_CLK_SRC] = &blsp2_uart1_apps_clk_src.clkr,
  2304. [BLSP2_UART2_APPS_CLK_SRC] = &blsp2_uart2_apps_clk_src.clkr,
  2305. [BLSP2_UART3_APPS_CLK_SRC] = &blsp2_uart3_apps_clk_src.clkr,
  2306. [BLSP2_UART4_APPS_CLK_SRC] = &blsp2_uart4_apps_clk_src.clkr,
  2307. [BLSP2_UART5_APPS_CLK_SRC] = &blsp2_uart5_apps_clk_src.clkr,
  2308. [BLSP2_UART6_APPS_CLK_SRC] = &blsp2_uart6_apps_clk_src.clkr,
  2309. [GP1_CLK_SRC] = &gp1_clk_src.clkr,
  2310. [GP2_CLK_SRC] = &gp2_clk_src.clkr,
  2311. [GP3_CLK_SRC] = &gp3_clk_src.clkr,
  2312. [PCIE_0_AUX_CLK_SRC] = &pcie_0_aux_clk_src.clkr,
  2313. [PCIE_0_PIPE_CLK_SRC] = &pcie_0_pipe_clk_src.clkr,
  2314. [PCIE_1_AUX_CLK_SRC] = &pcie_1_aux_clk_src.clkr,
  2315. [PCIE_1_PIPE_CLK_SRC] = &pcie_1_pipe_clk_src.clkr,
  2316. [PDM2_CLK_SRC] = &pdm2_clk_src.clkr,
  2317. [SDCC1_APPS_CLK_SRC] = &sdcc1_apps_clk_src.clkr,
  2318. [SDCC2_APPS_CLK_SRC] = &sdcc2_apps_clk_src.clkr,
  2319. [SDCC3_APPS_CLK_SRC] = &sdcc3_apps_clk_src.clkr,
  2320. [SDCC4_APPS_CLK_SRC] = &sdcc4_apps_clk_src.clkr,
  2321. [TSIF_REF_CLK_SRC] = &tsif_ref_clk_src.clkr,
  2322. [USB30_MOCK_UTMI_CLK_SRC] = &usb30_mock_utmi_clk_src.clkr,
  2323. [USB3_PHY_AUX_CLK_SRC] = &usb3_phy_aux_clk_src.clkr,
  2324. [USB_HS_SYSTEM_CLK_SRC] = &usb_hs_system_clk_src.clkr,
  2325. [GCC_BLSP1_AHB_CLK] = &gcc_blsp1_ahb_clk.clkr,
  2326. [GCC_BLSP1_QUP1_I2C_APPS_CLK] = &gcc_blsp1_qup1_i2c_apps_clk.clkr,
  2327. [GCC_BLSP1_QUP1_SPI_APPS_CLK] = &gcc_blsp1_qup1_spi_apps_clk.clkr,
  2328. [GCC_BLSP1_QUP2_I2C_APPS_CLK] = &gcc_blsp1_qup2_i2c_apps_clk.clkr,
  2329. [GCC_BLSP1_QUP2_SPI_APPS_CLK] = &gcc_blsp1_qup2_spi_apps_clk.clkr,
  2330. [GCC_BLSP1_QUP3_I2C_APPS_CLK] = &gcc_blsp1_qup3_i2c_apps_clk.clkr,
  2331. [GCC_BLSP1_QUP3_SPI_APPS_CLK] = &gcc_blsp1_qup3_spi_apps_clk.clkr,
  2332. [GCC_BLSP1_QUP4_I2C_APPS_CLK] = &gcc_blsp1_qup4_i2c_apps_clk.clkr,
  2333. [GCC_BLSP1_QUP4_SPI_APPS_CLK] = &gcc_blsp1_qup4_spi_apps_clk.clkr,
  2334. [GCC_BLSP1_QUP5_I2C_APPS_CLK] = &gcc_blsp1_qup5_i2c_apps_clk.clkr,
  2335. [GCC_BLSP1_QUP5_SPI_APPS_CLK] = &gcc_blsp1_qup5_spi_apps_clk.clkr,
  2336. [GCC_BLSP1_QUP6_I2C_APPS_CLK] = &gcc_blsp1_qup6_i2c_apps_clk.clkr,
  2337. [GCC_BLSP1_QUP6_SPI_APPS_CLK] = &gcc_blsp1_qup6_spi_apps_clk.clkr,
  2338. [GCC_BLSP1_UART1_APPS_CLK] = &gcc_blsp1_uart1_apps_clk.clkr,
  2339. [GCC_BLSP1_UART2_APPS_CLK] = &gcc_blsp1_uart2_apps_clk.clkr,
  2340. [GCC_BLSP1_UART3_APPS_CLK] = &gcc_blsp1_uart3_apps_clk.clkr,
  2341. [GCC_BLSP1_UART4_APPS_CLK] = &gcc_blsp1_uart4_apps_clk.clkr,
  2342. [GCC_BLSP1_UART5_APPS_CLK] = &gcc_blsp1_uart5_apps_clk.clkr,
  2343. [GCC_BLSP1_UART6_APPS_CLK] = &gcc_blsp1_uart6_apps_clk.clkr,
  2344. [GCC_BLSP2_AHB_CLK] = &gcc_blsp2_ahb_clk.clkr,
  2345. [GCC_BLSP2_QUP1_I2C_APPS_CLK] = &gcc_blsp2_qup1_i2c_apps_clk.clkr,
  2346. [GCC_BLSP2_QUP1_SPI_APPS_CLK] = &gcc_blsp2_qup1_spi_apps_clk.clkr,
  2347. [GCC_BLSP2_QUP2_I2C_APPS_CLK] = &gcc_blsp2_qup2_i2c_apps_clk.clkr,
  2348. [GCC_BLSP2_QUP2_SPI_APPS_CLK] = &gcc_blsp2_qup2_spi_apps_clk.clkr,
  2349. [GCC_BLSP2_QUP3_I2C_APPS_CLK] = &gcc_blsp2_qup3_i2c_apps_clk.clkr,
  2350. [GCC_BLSP2_QUP3_SPI_APPS_CLK] = &gcc_blsp2_qup3_spi_apps_clk.clkr,
  2351. [GCC_BLSP2_QUP4_I2C_APPS_CLK] = &gcc_blsp2_qup4_i2c_apps_clk.clkr,
  2352. [GCC_BLSP2_QUP4_SPI_APPS_CLK] = &gcc_blsp2_qup4_spi_apps_clk.clkr,
  2353. [GCC_BLSP2_QUP5_I2C_APPS_CLK] = &gcc_blsp2_qup5_i2c_apps_clk.clkr,
  2354. [GCC_BLSP2_QUP5_SPI_APPS_CLK] = &gcc_blsp2_qup5_spi_apps_clk.clkr,
  2355. [GCC_BLSP2_QUP6_I2C_APPS_CLK] = &gcc_blsp2_qup6_i2c_apps_clk.clkr,
  2356. [GCC_BLSP2_QUP6_SPI_APPS_CLK] = &gcc_blsp2_qup6_spi_apps_clk.clkr,
  2357. [GCC_BLSP2_UART1_APPS_CLK] = &gcc_blsp2_uart1_apps_clk.clkr,
  2358. [GCC_BLSP2_UART2_APPS_CLK] = &gcc_blsp2_uart2_apps_clk.clkr,
  2359. [GCC_BLSP2_UART3_APPS_CLK] = &gcc_blsp2_uart3_apps_clk.clkr,
  2360. [GCC_BLSP2_UART4_APPS_CLK] = &gcc_blsp2_uart4_apps_clk.clkr,
  2361. [GCC_BLSP2_UART5_APPS_CLK] = &gcc_blsp2_uart5_apps_clk.clkr,
  2362. [GCC_BLSP2_UART6_APPS_CLK] = &gcc_blsp2_uart6_apps_clk.clkr,
  2363. [GCC_GP1_CLK] = &gcc_gp1_clk.clkr,
  2364. [GCC_GP2_CLK] = &gcc_gp2_clk.clkr,
  2365. [GCC_GP3_CLK] = &gcc_gp3_clk.clkr,
  2366. [GCC_LPASS_Q6_AXI_CLK] = &gcc_lpass_q6_axi_clk.clkr,
  2367. [GCC_MSS_Q6_BIMC_AXI_CLK] = &gcc_mss_q6_bimc_axi_clk.clkr,
  2368. [GCC_PCIE_0_AUX_CLK] = &gcc_pcie_0_aux_clk.clkr,
  2369. [GCC_PCIE_0_CFG_AHB_CLK] = &gcc_pcie_0_cfg_ahb_clk.clkr,
  2370. [GCC_PCIE_0_MSTR_AXI_CLK] = &gcc_pcie_0_mstr_axi_clk.clkr,
  2371. [GCC_PCIE_0_PIPE_CLK] = &gcc_pcie_0_pipe_clk.clkr,
  2372. [GCC_PCIE_0_SLV_AXI_CLK] = &gcc_pcie_0_slv_axi_clk.clkr,
  2373. [GCC_PCIE_1_AUX_CLK] = &gcc_pcie_1_aux_clk.clkr,
  2374. [GCC_PCIE_1_CFG_AHB_CLK] = &gcc_pcie_1_cfg_ahb_clk.clkr,
  2375. [GCC_PCIE_1_MSTR_AXI_CLK] = &gcc_pcie_1_mstr_axi_clk.clkr,
  2376. [GCC_PCIE_1_PIPE_CLK] = &gcc_pcie_1_pipe_clk.clkr,
  2377. [GCC_PCIE_1_SLV_AXI_CLK] = &gcc_pcie_1_slv_axi_clk.clkr,
  2378. [GCC_PDM2_CLK] = &gcc_pdm2_clk.clkr,
  2379. [GCC_PDM_AHB_CLK] = &gcc_pdm_ahb_clk.clkr,
  2380. [GCC_SDCC1_AHB_CLK] = &gcc_sdcc1_ahb_clk.clkr,
  2381. [GCC_SDCC1_APPS_CLK] = &gcc_sdcc1_apps_clk.clkr,
  2382. [GCC_SDCC2_AHB_CLK] = &gcc_sdcc2_ahb_clk.clkr,
  2383. [GCC_SDCC2_APPS_CLK] = &gcc_sdcc2_apps_clk.clkr,
  2384. [GCC_SDCC3_AHB_CLK] = &gcc_sdcc3_ahb_clk.clkr,
  2385. [GCC_SDCC3_APPS_CLK] = &gcc_sdcc3_apps_clk.clkr,
  2386. [GCC_SDCC4_AHB_CLK] = &gcc_sdcc4_ahb_clk.clkr,
  2387. [GCC_SDCC4_APPS_CLK] = &gcc_sdcc4_apps_clk.clkr,
  2388. [GCC_SYS_NOC_UFS_AXI_CLK] = &gcc_sys_noc_ufs_axi_clk.clkr,
  2389. [GCC_SYS_NOC_USB3_AXI_CLK] = &gcc_sys_noc_usb3_axi_clk.clkr,
  2390. [GCC_TSIF_AHB_CLK] = &gcc_tsif_ahb_clk.clkr,
  2391. [GCC_TSIF_REF_CLK] = &gcc_tsif_ref_clk.clkr,
  2392. [GCC_UFS_AHB_CLK] = &gcc_ufs_ahb_clk.clkr,
  2393. [GCC_UFS_AXI_CLK] = &gcc_ufs_axi_clk.clkr,
  2394. [GCC_UFS_RX_CFG_CLK] = &gcc_ufs_rx_cfg_clk.clkr,
  2395. [GCC_UFS_RX_SYMBOL_0_CLK] = &gcc_ufs_rx_symbol_0_clk.clkr,
  2396. [GCC_UFS_RX_SYMBOL_1_CLK] = &gcc_ufs_rx_symbol_1_clk.clkr,
  2397. [GCC_UFS_TX_CFG_CLK] = &gcc_ufs_tx_cfg_clk.clkr,
  2398. [GCC_UFS_TX_SYMBOL_0_CLK] = &gcc_ufs_tx_symbol_0_clk.clkr,
  2399. [GCC_UFS_TX_SYMBOL_1_CLK] = &gcc_ufs_tx_symbol_1_clk.clkr,
  2400. [GCC_USB2_HS_PHY_SLEEP_CLK] = &gcc_usb2_hs_phy_sleep_clk.clkr,
  2401. [GCC_USB30_MASTER_CLK] = &gcc_usb30_master_clk.clkr,
  2402. [GCC_USB30_MOCK_UTMI_CLK] = &gcc_usb30_mock_utmi_clk.clkr,
  2403. [GCC_USB30_SLEEP_CLK] = &gcc_usb30_sleep_clk.clkr,
  2404. [GCC_USB3_PHY_AUX_CLK] = &gcc_usb3_phy_aux_clk.clkr,
  2405. [GCC_USB3_PHY_PIPE_CLK] = &gcc_usb3_phy_pipe_clk.clkr,
  2406. [GCC_USB_HS_AHB_CLK] = &gcc_usb_hs_ahb_clk.clkr,
  2407. [GCC_USB_HS_SYSTEM_CLK] = &gcc_usb_hs_system_clk.clkr,
  2408. [GCC_USB_PHY_CFG_AHB2PHY_CLK] = &gcc_usb_phy_cfg_ahb2phy_clk.clkr,
  2409. [GPLL0_OUT_MMSSCC] = &gpll0_out_mmsscc.clkr,
  2410. [GPLL0_OUT_MSSCC] = &gpll0_out_msscc.clkr,
  2411. [PCIE_0_PHY_LDO] = &pcie_0_phy_ldo.clkr,
  2412. [PCIE_1_PHY_LDO] = &pcie_1_phy_ldo.clkr,
  2413. [UFS_PHY_LDO] = &ufs_phy_ldo.clkr,
  2414. [USB_SS_PHY_LDO] = &usb_ss_phy_ldo.clkr,
  2415. [GCC_BOOT_ROM_AHB_CLK] = &gcc_boot_rom_ahb_clk.clkr,
  2416. [GCC_PRNG_AHB_CLK] = &gcc_prng_ahb_clk.clkr,
  2417. /*
  2418. * The following clocks should NOT be managed by this driver, but they once were
  2419. * mistakengly added. Now they are only here to indicate that they are not defined
  2420. * on purpose, even though the names will stay in the header file (for ABI sanity).
  2421. */
  2422. [CONFIG_NOC_CLK_SRC] = NULL,
  2423. [PERIPH_NOC_CLK_SRC] = NULL,
  2424. [SYSTEM_NOC_CLK_SRC] = NULL,
  2425. };
  2426. static struct gdsc *gcc_msm8994_gdscs[] = {
  2427. /* This GDSC does not exist, but ABI has to remain intact */
  2428. [PCIE_GDSC] = NULL,
  2429. [PCIE_0_GDSC] = &pcie_0_gdsc,
  2430. [PCIE_1_GDSC] = &pcie_1_gdsc,
  2431. [USB30_GDSC] = &usb30_gdsc,
  2432. [UFS_GDSC] = &ufs_gdsc,
  2433. };
  2434. static const struct qcom_reset_map gcc_msm8994_resets[] = {
  2435. [USB3_PHY_RESET] = { 0x1400 },
  2436. [USB3PHY_PHY_RESET] = { 0x1404 },
  2437. [MSS_RESET] = { 0x1680 },
  2438. [PCIE_PHY_0_RESET] = { 0x1b18 },
  2439. [PCIE_PHY_1_RESET] = { 0x1b98 },
  2440. [QUSB2_PHY_RESET] = { 0x04b8 },
  2441. };
  2442. static const struct regmap_config gcc_msm8994_regmap_config = {
  2443. .reg_bits = 32,
  2444. .reg_stride = 4,
  2445. .val_bits = 32,
  2446. .max_register = 0x2000,
  2447. .fast_io = true,
  2448. };
  2449. static const struct qcom_cc_desc gcc_msm8994_desc = {
  2450. .config = &gcc_msm8994_regmap_config,
  2451. .clks = gcc_msm8994_clocks,
  2452. .num_clks = ARRAY_SIZE(gcc_msm8994_clocks),
  2453. .resets = gcc_msm8994_resets,
  2454. .num_resets = ARRAY_SIZE(gcc_msm8994_resets),
  2455. .gdscs = gcc_msm8994_gdscs,
  2456. .num_gdscs = ARRAY_SIZE(gcc_msm8994_gdscs),
  2457. };
  2458. static const struct of_device_id gcc_msm8994_match_table[] = {
  2459. { .compatible = "qcom,gcc-msm8992" },
  2460. { .compatible = "qcom,gcc-msm8994" }, /* V2 and V2.1 */
  2461. {}
  2462. };
  2463. MODULE_DEVICE_TABLE(of, gcc_msm8994_match_table);
  2464. static int gcc_msm8994_probe(struct platform_device *pdev)
  2465. {
  2466. if (of_device_is_compatible(pdev->dev.of_node, "qcom,gcc-msm8992")) {
  2467. /* MSM8992 features less clocks and some have different freq tables */
  2468. gcc_msm8994_desc.clks[UFS_AXI_CLK_SRC] = NULL;
  2469. gcc_msm8994_desc.clks[GCC_LPASS_Q6_AXI_CLK] = NULL;
  2470. gcc_msm8994_desc.clks[UFS_PHY_LDO] = NULL;
  2471. gcc_msm8994_desc.clks[GCC_UFS_AHB_CLK] = NULL;
  2472. gcc_msm8994_desc.clks[GCC_UFS_AXI_CLK] = NULL;
  2473. gcc_msm8994_desc.clks[GCC_UFS_RX_CFG_CLK] = NULL;
  2474. gcc_msm8994_desc.clks[GCC_UFS_RX_SYMBOL_0_CLK] = NULL;
  2475. gcc_msm8994_desc.clks[GCC_UFS_RX_SYMBOL_1_CLK] = NULL;
  2476. gcc_msm8994_desc.clks[GCC_UFS_TX_CFG_CLK] = NULL;
  2477. gcc_msm8994_desc.clks[GCC_UFS_TX_SYMBOL_0_CLK] = NULL;
  2478. gcc_msm8994_desc.clks[GCC_UFS_TX_SYMBOL_1_CLK] = NULL;
  2479. sdcc1_apps_clk_src.freq_tbl = ftbl_sdcc1_apps_clk_src_8992;
  2480. blsp1_qup1_i2c_apps_clk_src.freq_tbl = ftbl_blsp1_qup_spi_apps_clk_src_8992;
  2481. blsp1_qup2_i2c_apps_clk_src.freq_tbl = ftbl_blsp1_qup_spi_apps_clk_src_8992;
  2482. blsp1_qup3_i2c_apps_clk_src.freq_tbl = ftbl_blsp1_qup_spi_apps_clk_src_8992;
  2483. blsp1_qup4_i2c_apps_clk_src.freq_tbl = ftbl_blsp1_qup_spi_apps_clk_src_8992;
  2484. blsp1_qup5_i2c_apps_clk_src.freq_tbl = ftbl_blsp1_qup_spi_apps_clk_src_8992;
  2485. blsp1_qup6_i2c_apps_clk_src.freq_tbl = ftbl_blsp1_qup_spi_apps_clk_src_8992;
  2486. blsp2_qup1_i2c_apps_clk_src.freq_tbl = ftbl_blsp1_qup_spi_apps_clk_src_8992;
  2487. blsp2_qup2_i2c_apps_clk_src.freq_tbl = ftbl_blsp1_qup_spi_apps_clk_src_8992;
  2488. blsp2_qup3_i2c_apps_clk_src.freq_tbl = ftbl_blsp1_qup_spi_apps_clk_src_8992;
  2489. blsp2_qup4_i2c_apps_clk_src.freq_tbl = ftbl_blsp1_qup_spi_apps_clk_src_8992;
  2490. blsp2_qup5_i2c_apps_clk_src.freq_tbl = ftbl_blsp1_qup_spi_apps_clk_src_8992;
  2491. blsp2_qup6_i2c_apps_clk_src.freq_tbl = ftbl_blsp1_qup_spi_apps_clk_src_8992;
  2492. /*
  2493. * Some 8992 boards might *possibly* use
  2494. * PCIe1 clocks and controller, but it's not
  2495. * standard and they should be disabled otherwise.
  2496. */
  2497. gcc_msm8994_desc.clks[PCIE_1_AUX_CLK_SRC] = NULL;
  2498. gcc_msm8994_desc.clks[PCIE_1_PIPE_CLK_SRC] = NULL;
  2499. gcc_msm8994_desc.clks[PCIE_1_PHY_LDO] = NULL;
  2500. gcc_msm8994_desc.clks[GCC_PCIE_1_AUX_CLK] = NULL;
  2501. gcc_msm8994_desc.clks[GCC_PCIE_1_CFG_AHB_CLK] = NULL;
  2502. gcc_msm8994_desc.clks[GCC_PCIE_1_MSTR_AXI_CLK] = NULL;
  2503. gcc_msm8994_desc.clks[GCC_PCIE_1_PIPE_CLK] = NULL;
  2504. gcc_msm8994_desc.clks[GCC_PCIE_1_SLV_AXI_CLK] = NULL;
  2505. gcc_msm8994_desc.clks[GCC_SYS_NOC_UFS_AXI_CLK] = NULL;
  2506. }
  2507. return qcom_cc_probe(pdev, &gcc_msm8994_desc);
  2508. }
  2509. static struct platform_driver gcc_msm8994_driver = {
  2510. .probe = gcc_msm8994_probe,
  2511. .driver = {
  2512. .name = "gcc-msm8994",
  2513. .of_match_table = gcc_msm8994_match_table,
  2514. },
  2515. };
  2516. static int __init gcc_msm8994_init(void)
  2517. {
  2518. return platform_driver_register(&gcc_msm8994_driver);
  2519. }
  2520. core_initcall(gcc_msm8994_init);
  2521. static void __exit gcc_msm8994_exit(void)
  2522. {
  2523. platform_driver_unregister(&gcc_msm8994_driver);
  2524. }
  2525. module_exit(gcc_msm8994_exit);
  2526. MODULE_DESCRIPTION("Qualcomm GCC MSM8994 Driver");
  2527. MODULE_LICENSE("GPL v2");
  2528. MODULE_ALIAS("platform:gcc-msm8994");