gcc-ipq8074.c 119 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2017, The Linux Foundation. All rights reserved.
  4. */
  5. #include <linux/kernel.h>
  6. #include <linux/err.h>
  7. #include <linux/platform_device.h>
  8. #include <linux/module.h>
  9. #include <linux/of.h>
  10. #include <linux/of_device.h>
  11. #include <linux/clk-provider.h>
  12. #include <linux/regmap.h>
  13. #include <dt-bindings/clock/qcom,gcc-ipq8074.h>
  14. #include "common.h"
  15. #include "clk-regmap.h"
  16. #include "clk-pll.h"
  17. #include "clk-rcg.h"
  18. #include "clk-branch.h"
  19. #include "clk-alpha-pll.h"
  20. #include "clk-regmap-divider.h"
  21. #include "clk-regmap-mux.h"
  22. #include "gdsc.h"
  23. #include "reset.h"
  24. enum {
  25. P_XO,
  26. P_GPLL0,
  27. P_GPLL0_DIV2,
  28. P_GPLL2,
  29. P_GPLL4,
  30. P_GPLL6,
  31. P_SLEEP_CLK,
  32. P_PCIE20_PHY0_PIPE,
  33. P_PCIE20_PHY1_PIPE,
  34. P_USB3PHY_0_PIPE,
  35. P_USB3PHY_1_PIPE,
  36. P_UBI32_PLL,
  37. P_NSS_CRYPTO_PLL,
  38. P_BIAS_PLL,
  39. P_BIAS_PLL_NSS_NOC,
  40. P_UNIPHY0_RX,
  41. P_UNIPHY0_TX,
  42. P_UNIPHY1_RX,
  43. P_UNIPHY1_TX,
  44. P_UNIPHY2_RX,
  45. P_UNIPHY2_TX,
  46. };
  47. static const char * const gcc_xo_gpll0_gpll0_out_main_div2[] = {
  48. "xo",
  49. "gpll0",
  50. "gpll0_out_main_div2",
  51. };
  52. static const struct parent_map gcc_xo_gpll0_gpll0_out_main_div2_map[] = {
  53. { P_XO, 0 },
  54. { P_GPLL0, 1 },
  55. { P_GPLL0_DIV2, 4 },
  56. };
  57. static const struct parent_map gcc_xo_gpll0_map[] = {
  58. { P_XO, 0 },
  59. { P_GPLL0, 1 },
  60. };
  61. static const char * const gcc_xo_gpll0_gpll2_gpll0_out_main_div2[] = {
  62. "xo",
  63. "gpll0",
  64. "gpll2",
  65. "gpll0_out_main_div2",
  66. };
  67. static const struct parent_map gcc_xo_gpll0_gpll2_gpll0_out_main_div2_map[] = {
  68. { P_XO, 0 },
  69. { P_GPLL0, 1 },
  70. { P_GPLL2, 2 },
  71. { P_GPLL0_DIV2, 4 },
  72. };
  73. static const char * const gcc_xo_gpll0_sleep_clk[] = {
  74. "xo",
  75. "gpll0",
  76. "sleep_clk",
  77. };
  78. static const struct parent_map gcc_xo_gpll0_sleep_clk_map[] = {
  79. { P_XO, 0 },
  80. { P_GPLL0, 2 },
  81. { P_SLEEP_CLK, 6 },
  82. };
  83. static const char * const gcc_xo_gpll6_gpll0_gpll0_out_main_div2[] = {
  84. "xo",
  85. "gpll6",
  86. "gpll0",
  87. "gpll0_out_main_div2",
  88. };
  89. static const struct parent_map gcc_xo_gpll6_gpll0_gpll0_out_main_div2_map[] = {
  90. { P_XO, 0 },
  91. { P_GPLL6, 1 },
  92. { P_GPLL0, 3 },
  93. { P_GPLL0_DIV2, 4 },
  94. };
  95. static const char * const gcc_xo_gpll0_out_main_div2_gpll0[] = {
  96. "xo",
  97. "gpll0_out_main_div2",
  98. "gpll0",
  99. };
  100. static const struct parent_map gcc_xo_gpll0_out_main_div2_gpll0_map[] = {
  101. { P_XO, 0 },
  102. { P_GPLL0_DIV2, 2 },
  103. { P_GPLL0, 1 },
  104. };
  105. static const char * const gcc_usb3phy_0_cc_pipe_clk_xo[] = {
  106. "usb3phy_0_cc_pipe_clk",
  107. "xo",
  108. };
  109. static const struct parent_map gcc_usb3phy_0_cc_pipe_clk_xo_map[] = {
  110. { P_USB3PHY_0_PIPE, 0 },
  111. { P_XO, 2 },
  112. };
  113. static const char * const gcc_usb3phy_1_cc_pipe_clk_xo[] = {
  114. "usb3phy_1_cc_pipe_clk",
  115. "xo",
  116. };
  117. static const struct parent_map gcc_usb3phy_1_cc_pipe_clk_xo_map[] = {
  118. { P_USB3PHY_1_PIPE, 0 },
  119. { P_XO, 2 },
  120. };
  121. static const char * const gcc_pcie20_phy0_pipe_clk_xo[] = {
  122. "pcie20_phy0_pipe_clk",
  123. "xo",
  124. };
  125. static const struct parent_map gcc_pcie20_phy0_pipe_clk_xo_map[] = {
  126. { P_PCIE20_PHY0_PIPE, 0 },
  127. { P_XO, 2 },
  128. };
  129. static const char * const gcc_pcie20_phy1_pipe_clk_xo[] = {
  130. "pcie20_phy1_pipe_clk",
  131. "xo",
  132. };
  133. static const struct parent_map gcc_pcie20_phy1_pipe_clk_xo_map[] = {
  134. { P_PCIE20_PHY1_PIPE, 0 },
  135. { P_XO, 2 },
  136. };
  137. static const char * const gcc_xo_gpll0_gpll6_gpll0_div2[] = {
  138. "xo",
  139. "gpll0",
  140. "gpll6",
  141. "gpll0_out_main_div2",
  142. };
  143. static const struct parent_map gcc_xo_gpll0_gpll6_gpll0_div2_map[] = {
  144. { P_XO, 0 },
  145. { P_GPLL0, 1 },
  146. { P_GPLL6, 2 },
  147. { P_GPLL0_DIV2, 4 },
  148. };
  149. static const char * const gcc_xo_gpll0_gpll6_gpll0_out_main_div2[] = {
  150. "xo",
  151. "gpll0",
  152. "gpll6",
  153. "gpll0_out_main_div2",
  154. };
  155. static const struct parent_map gcc_xo_gpll0_gpll6_gpll0_out_main_div2_map[] = {
  156. { P_XO, 0 },
  157. { P_GPLL0, 1 },
  158. { P_GPLL6, 2 },
  159. { P_GPLL0_DIV2, 3 },
  160. };
  161. static const char * const gcc_xo_bias_pll_nss_noc_clk_gpll0_gpll2[] = {
  162. "xo",
  163. "bias_pll_nss_noc_clk",
  164. "gpll0",
  165. "gpll2",
  166. };
  167. static const struct parent_map gcc_xo_bias_pll_nss_noc_clk_gpll0_gpll2_map[] = {
  168. { P_XO, 0 },
  169. { P_BIAS_PLL_NSS_NOC, 1 },
  170. { P_GPLL0, 2 },
  171. { P_GPLL2, 3 },
  172. };
  173. static const char * const gcc_xo_nss_crypto_pll_gpll0[] = {
  174. "xo",
  175. "nss_crypto_pll",
  176. "gpll0",
  177. };
  178. static const struct parent_map gcc_xo_nss_crypto_pll_gpll0_map[] = {
  179. { P_XO, 0 },
  180. { P_NSS_CRYPTO_PLL, 1 },
  181. { P_GPLL0, 2 },
  182. };
  183. static const char * const gcc_xo_ubi32_pll_gpll0_gpll2_gpll4_gpll6[] = {
  184. "xo",
  185. "ubi32_pll",
  186. "gpll0",
  187. "gpll2",
  188. "gpll4",
  189. "gpll6",
  190. };
  191. static const struct parent_map gcc_xo_ubi32_gpll0_gpll2_gpll4_gpll6_map[] = {
  192. { P_XO, 0 },
  193. { P_UBI32_PLL, 1 },
  194. { P_GPLL0, 2 },
  195. { P_GPLL2, 3 },
  196. { P_GPLL4, 4 },
  197. { P_GPLL6, 5 },
  198. };
  199. static const char * const gcc_xo_gpll0_out_main_div2[] = {
  200. "xo",
  201. "gpll0_out_main_div2",
  202. };
  203. static const struct parent_map gcc_xo_gpll0_out_main_div2_map[] = {
  204. { P_XO, 0 },
  205. { P_GPLL0_DIV2, 1 },
  206. };
  207. static const char * const gcc_xo_bias_gpll0_gpll4_nss_ubi32[] = {
  208. "xo",
  209. "bias_pll_cc_clk",
  210. "gpll0",
  211. "gpll4",
  212. "nss_crypto_pll",
  213. "ubi32_pll",
  214. };
  215. static const struct parent_map gcc_xo_bias_gpll0_gpll4_nss_ubi32_map[] = {
  216. { P_XO, 0 },
  217. { P_BIAS_PLL, 1 },
  218. { P_GPLL0, 2 },
  219. { P_GPLL4, 3 },
  220. { P_NSS_CRYPTO_PLL, 4 },
  221. { P_UBI32_PLL, 5 },
  222. };
  223. static const char * const gcc_xo_gpll0_gpll4[] = {
  224. "xo",
  225. "gpll0",
  226. "gpll4",
  227. };
  228. static const struct parent_map gcc_xo_gpll0_gpll4_map[] = {
  229. { P_XO, 0 },
  230. { P_GPLL0, 1 },
  231. { P_GPLL4, 2 },
  232. };
  233. static const char * const gcc_xo_uniphy0_rx_tx_ubi32_bias[] = {
  234. "xo",
  235. "uniphy0_gcc_rx_clk",
  236. "uniphy0_gcc_tx_clk",
  237. "ubi32_pll",
  238. "bias_pll_cc_clk",
  239. };
  240. static const struct parent_map gcc_xo_uniphy0_rx_tx_ubi32_bias_map[] = {
  241. { P_XO, 0 },
  242. { P_UNIPHY0_RX, 1 },
  243. { P_UNIPHY0_TX, 2 },
  244. { P_UBI32_PLL, 5 },
  245. { P_BIAS_PLL, 6 },
  246. };
  247. static const char * const gcc_xo_uniphy0_tx_rx_ubi32_bias[] = {
  248. "xo",
  249. "uniphy0_gcc_tx_clk",
  250. "uniphy0_gcc_rx_clk",
  251. "ubi32_pll",
  252. "bias_pll_cc_clk",
  253. };
  254. static const struct parent_map gcc_xo_uniphy0_tx_rx_ubi32_bias_map[] = {
  255. { P_XO, 0 },
  256. { P_UNIPHY0_TX, 1 },
  257. { P_UNIPHY0_RX, 2 },
  258. { P_UBI32_PLL, 5 },
  259. { P_BIAS_PLL, 6 },
  260. };
  261. static const char * const gcc_xo_uniphy0_rx_tx_uniphy1_rx_tx_ubi32_bias[] = {
  262. "xo",
  263. "uniphy0_gcc_rx_clk",
  264. "uniphy0_gcc_tx_clk",
  265. "uniphy1_gcc_rx_clk",
  266. "uniphy1_gcc_tx_clk",
  267. "ubi32_pll",
  268. "bias_pll_cc_clk",
  269. };
  270. static const struct parent_map
  271. gcc_xo_uniphy0_rx_tx_uniphy1_rx_tx_ubi32_bias_map[] = {
  272. { P_XO, 0 },
  273. { P_UNIPHY0_RX, 1 },
  274. { P_UNIPHY0_TX, 2 },
  275. { P_UNIPHY1_RX, 3 },
  276. { P_UNIPHY1_TX, 4 },
  277. { P_UBI32_PLL, 5 },
  278. { P_BIAS_PLL, 6 },
  279. };
  280. static const char * const gcc_xo_uniphy0_tx_rx_uniphy1_tx_rx_ubi32_bias[] = {
  281. "xo",
  282. "uniphy0_gcc_tx_clk",
  283. "uniphy0_gcc_rx_clk",
  284. "uniphy1_gcc_tx_clk",
  285. "uniphy1_gcc_rx_clk",
  286. "ubi32_pll",
  287. "bias_pll_cc_clk",
  288. };
  289. static const struct parent_map
  290. gcc_xo_uniphy0_tx_rx_uniphy1_tx_rx_ubi32_bias_map[] = {
  291. { P_XO, 0 },
  292. { P_UNIPHY0_TX, 1 },
  293. { P_UNIPHY0_RX, 2 },
  294. { P_UNIPHY1_TX, 3 },
  295. { P_UNIPHY1_RX, 4 },
  296. { P_UBI32_PLL, 5 },
  297. { P_BIAS_PLL, 6 },
  298. };
  299. static const char * const gcc_xo_uniphy2_rx_tx_ubi32_bias[] = {
  300. "xo",
  301. "uniphy2_gcc_rx_clk",
  302. "uniphy2_gcc_tx_clk",
  303. "ubi32_pll",
  304. "bias_pll_cc_clk",
  305. };
  306. static const struct parent_map gcc_xo_uniphy2_rx_tx_ubi32_bias_map[] = {
  307. { P_XO, 0 },
  308. { P_UNIPHY2_RX, 1 },
  309. { P_UNIPHY2_TX, 2 },
  310. { P_UBI32_PLL, 5 },
  311. { P_BIAS_PLL, 6 },
  312. };
  313. static const char * const gcc_xo_uniphy2_tx_rx_ubi32_bias[] = {
  314. "xo",
  315. "uniphy2_gcc_tx_clk",
  316. "uniphy2_gcc_rx_clk",
  317. "ubi32_pll",
  318. "bias_pll_cc_clk",
  319. };
  320. static const struct parent_map gcc_xo_uniphy2_tx_rx_ubi32_bias_map[] = {
  321. { P_XO, 0 },
  322. { P_UNIPHY2_TX, 1 },
  323. { P_UNIPHY2_RX, 2 },
  324. { P_UBI32_PLL, 5 },
  325. { P_BIAS_PLL, 6 },
  326. };
  327. static const char * const gcc_xo_gpll0_gpll6_gpll0_sleep_clk[] = {
  328. "xo",
  329. "gpll0",
  330. "gpll6",
  331. "gpll0_out_main_div2",
  332. "sleep_clk",
  333. };
  334. static const struct parent_map gcc_xo_gpll0_gpll6_gpll0_sleep_clk_map[] = {
  335. { P_XO, 0 },
  336. { P_GPLL0, 1 },
  337. { P_GPLL6, 2 },
  338. { P_GPLL0_DIV2, 4 },
  339. { P_SLEEP_CLK, 6 },
  340. };
  341. static struct clk_alpha_pll gpll0_main = {
  342. .offset = 0x21000,
  343. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  344. .clkr = {
  345. .enable_reg = 0x0b000,
  346. .enable_mask = BIT(0),
  347. .hw.init = &(struct clk_init_data){
  348. .name = "gpll0_main",
  349. .parent_names = (const char *[]){
  350. "xo"
  351. },
  352. .num_parents = 1,
  353. .ops = &clk_alpha_pll_ops,
  354. },
  355. },
  356. };
  357. static struct clk_fixed_factor gpll0_out_main_div2 = {
  358. .mult = 1,
  359. .div = 2,
  360. .hw.init = &(struct clk_init_data){
  361. .name = "gpll0_out_main_div2",
  362. .parent_names = (const char *[]){
  363. "gpll0_main"
  364. },
  365. .num_parents = 1,
  366. .ops = &clk_fixed_factor_ops,
  367. },
  368. };
  369. static struct clk_alpha_pll_postdiv gpll0 = {
  370. .offset = 0x21000,
  371. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  372. .width = 4,
  373. .clkr.hw.init = &(struct clk_init_data){
  374. .name = "gpll0",
  375. .parent_names = (const char *[]){
  376. "gpll0_main"
  377. },
  378. .num_parents = 1,
  379. .ops = &clk_alpha_pll_postdiv_ro_ops,
  380. },
  381. };
  382. static struct clk_alpha_pll gpll2_main = {
  383. .offset = 0x4a000,
  384. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  385. .clkr = {
  386. .enable_reg = 0x0b000,
  387. .enable_mask = BIT(2),
  388. .hw.init = &(struct clk_init_data){
  389. .name = "gpll2_main",
  390. .parent_names = (const char *[]){
  391. "xo"
  392. },
  393. .num_parents = 1,
  394. .ops = &clk_alpha_pll_ops,
  395. .flags = CLK_IS_CRITICAL,
  396. },
  397. },
  398. };
  399. static struct clk_alpha_pll_postdiv gpll2 = {
  400. .offset = 0x4a000,
  401. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  402. .width = 4,
  403. .clkr.hw.init = &(struct clk_init_data){
  404. .name = "gpll2",
  405. .parent_names = (const char *[]){
  406. "gpll2_main"
  407. },
  408. .num_parents = 1,
  409. .ops = &clk_alpha_pll_postdiv_ro_ops,
  410. },
  411. };
  412. static struct clk_alpha_pll gpll4_main = {
  413. .offset = 0x24000,
  414. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  415. .clkr = {
  416. .enable_reg = 0x0b000,
  417. .enable_mask = BIT(5),
  418. .hw.init = &(struct clk_init_data){
  419. .name = "gpll4_main",
  420. .parent_names = (const char *[]){
  421. "xo"
  422. },
  423. .num_parents = 1,
  424. .ops = &clk_alpha_pll_ops,
  425. .flags = CLK_IS_CRITICAL,
  426. },
  427. },
  428. };
  429. static struct clk_alpha_pll_postdiv gpll4 = {
  430. .offset = 0x24000,
  431. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  432. .width = 4,
  433. .clkr.hw.init = &(struct clk_init_data){
  434. .name = "gpll4",
  435. .parent_names = (const char *[]){
  436. "gpll4_main"
  437. },
  438. .num_parents = 1,
  439. .ops = &clk_alpha_pll_postdiv_ro_ops,
  440. },
  441. };
  442. static struct clk_alpha_pll gpll6_main = {
  443. .offset = 0x37000,
  444. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_BRAMMO],
  445. .flags = SUPPORTS_DYNAMIC_UPDATE,
  446. .clkr = {
  447. .enable_reg = 0x0b000,
  448. .enable_mask = BIT(7),
  449. .hw.init = &(struct clk_init_data){
  450. .name = "gpll6_main",
  451. .parent_names = (const char *[]){
  452. "xo"
  453. },
  454. .num_parents = 1,
  455. .ops = &clk_alpha_pll_ops,
  456. .flags = CLK_IS_CRITICAL,
  457. },
  458. },
  459. };
  460. static struct clk_alpha_pll_postdiv gpll6 = {
  461. .offset = 0x37000,
  462. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_BRAMMO],
  463. .width = 2,
  464. .clkr.hw.init = &(struct clk_init_data){
  465. .name = "gpll6",
  466. .parent_names = (const char *[]){
  467. "gpll6_main"
  468. },
  469. .num_parents = 1,
  470. .ops = &clk_alpha_pll_postdiv_ro_ops,
  471. },
  472. };
  473. static struct clk_fixed_factor gpll6_out_main_div2 = {
  474. .mult = 1,
  475. .div = 2,
  476. .hw.init = &(struct clk_init_data){
  477. .name = "gpll6_out_main_div2",
  478. .parent_names = (const char *[]){
  479. "gpll6_main"
  480. },
  481. .num_parents = 1,
  482. .ops = &clk_fixed_factor_ops,
  483. },
  484. };
  485. static struct clk_alpha_pll ubi32_pll_main = {
  486. .offset = 0x25000,
  487. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_HUAYRA],
  488. .flags = SUPPORTS_DYNAMIC_UPDATE,
  489. .clkr = {
  490. .enable_reg = 0x0b000,
  491. .enable_mask = BIT(6),
  492. .hw.init = &(struct clk_init_data){
  493. .name = "ubi32_pll_main",
  494. .parent_names = (const char *[]){
  495. "xo"
  496. },
  497. .num_parents = 1,
  498. .ops = &clk_alpha_pll_huayra_ops,
  499. },
  500. },
  501. };
  502. static struct clk_alpha_pll_postdiv ubi32_pll = {
  503. .offset = 0x25000,
  504. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_HUAYRA],
  505. .width = 2,
  506. .clkr.hw.init = &(struct clk_init_data){
  507. .name = "ubi32_pll",
  508. .parent_names = (const char *[]){
  509. "ubi32_pll_main"
  510. },
  511. .num_parents = 1,
  512. .ops = &clk_alpha_pll_postdiv_ro_ops,
  513. .flags = CLK_SET_RATE_PARENT,
  514. },
  515. };
  516. static struct clk_alpha_pll nss_crypto_pll_main = {
  517. .offset = 0x22000,
  518. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  519. .clkr = {
  520. .enable_reg = 0x0b000,
  521. .enable_mask = BIT(4),
  522. .hw.init = &(struct clk_init_data){
  523. .name = "nss_crypto_pll_main",
  524. .parent_names = (const char *[]){
  525. "xo"
  526. },
  527. .num_parents = 1,
  528. .ops = &clk_alpha_pll_ops,
  529. },
  530. },
  531. };
  532. static struct clk_alpha_pll_postdiv nss_crypto_pll = {
  533. .offset = 0x22000,
  534. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  535. .width = 4,
  536. .clkr.hw.init = &(struct clk_init_data){
  537. .name = "nss_crypto_pll",
  538. .parent_names = (const char *[]){
  539. "nss_crypto_pll_main"
  540. },
  541. .num_parents = 1,
  542. .ops = &clk_alpha_pll_postdiv_ro_ops,
  543. },
  544. };
  545. static const struct freq_tbl ftbl_pcnoc_bfdcd_clk_src[] = {
  546. F(19200000, P_XO, 1, 0, 0),
  547. F(50000000, P_GPLL0, 16, 0, 0),
  548. F(100000000, P_GPLL0, 8, 0, 0),
  549. { }
  550. };
  551. static struct clk_rcg2 pcnoc_bfdcd_clk_src = {
  552. .cmd_rcgr = 0x27000,
  553. .freq_tbl = ftbl_pcnoc_bfdcd_clk_src,
  554. .hid_width = 5,
  555. .parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
  556. .clkr.hw.init = &(struct clk_init_data){
  557. .name = "pcnoc_bfdcd_clk_src",
  558. .parent_names = gcc_xo_gpll0_gpll0_out_main_div2,
  559. .num_parents = 3,
  560. .ops = &clk_rcg2_ops,
  561. .flags = CLK_IS_CRITICAL,
  562. },
  563. };
  564. static struct clk_fixed_factor pcnoc_clk_src = {
  565. .mult = 1,
  566. .div = 1,
  567. .hw.init = &(struct clk_init_data){
  568. .name = "pcnoc_clk_src",
  569. .parent_names = (const char *[]){
  570. "pcnoc_bfdcd_clk_src"
  571. },
  572. .num_parents = 1,
  573. .ops = &clk_fixed_factor_ops,
  574. .flags = CLK_SET_RATE_PARENT,
  575. },
  576. };
  577. static struct clk_branch gcc_sleep_clk_src = {
  578. .halt_reg = 0x30000,
  579. .clkr = {
  580. .enable_reg = 0x30000,
  581. .enable_mask = BIT(1),
  582. .hw.init = &(struct clk_init_data){
  583. .name = "gcc_sleep_clk_src",
  584. .parent_names = (const char *[]){
  585. "sleep_clk"
  586. },
  587. .num_parents = 1,
  588. .ops = &clk_branch2_ops,
  589. .flags = CLK_IS_CRITICAL,
  590. },
  591. },
  592. };
  593. static const struct freq_tbl ftbl_blsp1_qup_i2c_apps_clk_src[] = {
  594. F(19200000, P_XO, 1, 0, 0),
  595. F(25000000, P_GPLL0_DIV2, 16, 0, 0),
  596. F(50000000, P_GPLL0, 16, 0, 0),
  597. { }
  598. };
  599. static struct clk_rcg2 blsp1_qup1_i2c_apps_clk_src = {
  600. .cmd_rcgr = 0x0200c,
  601. .freq_tbl = ftbl_blsp1_qup_i2c_apps_clk_src,
  602. .hid_width = 5,
  603. .parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
  604. .clkr.hw.init = &(struct clk_init_data){
  605. .name = "blsp1_qup1_i2c_apps_clk_src",
  606. .parent_names = gcc_xo_gpll0_gpll0_out_main_div2,
  607. .num_parents = 3,
  608. .ops = &clk_rcg2_ops,
  609. },
  610. };
  611. static const struct freq_tbl ftbl_blsp1_qup_spi_apps_clk_src[] = {
  612. F(960000, P_XO, 10, 1, 2),
  613. F(4800000, P_XO, 4, 0, 0),
  614. F(9600000, P_XO, 2, 0, 0),
  615. F(12500000, P_GPLL0_DIV2, 16, 1, 2),
  616. F(16000000, P_GPLL0, 10, 1, 5),
  617. F(19200000, P_XO, 1, 0, 0),
  618. F(25000000, P_GPLL0, 16, 1, 2),
  619. F(50000000, P_GPLL0, 16, 0, 0),
  620. { }
  621. };
  622. static struct clk_rcg2 blsp1_qup1_spi_apps_clk_src = {
  623. .cmd_rcgr = 0x02024,
  624. .freq_tbl = ftbl_blsp1_qup_spi_apps_clk_src,
  625. .mnd_width = 8,
  626. .hid_width = 5,
  627. .parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
  628. .clkr.hw.init = &(struct clk_init_data){
  629. .name = "blsp1_qup1_spi_apps_clk_src",
  630. .parent_names = gcc_xo_gpll0_gpll0_out_main_div2,
  631. .num_parents = 3,
  632. .ops = &clk_rcg2_ops,
  633. },
  634. };
  635. static struct clk_rcg2 blsp1_qup2_i2c_apps_clk_src = {
  636. .cmd_rcgr = 0x03000,
  637. .freq_tbl = ftbl_blsp1_qup_i2c_apps_clk_src,
  638. .hid_width = 5,
  639. .parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
  640. .clkr.hw.init = &(struct clk_init_data){
  641. .name = "blsp1_qup2_i2c_apps_clk_src",
  642. .parent_names = gcc_xo_gpll0_gpll0_out_main_div2,
  643. .num_parents = 3,
  644. .ops = &clk_rcg2_ops,
  645. },
  646. };
  647. static struct clk_rcg2 blsp1_qup2_spi_apps_clk_src = {
  648. .cmd_rcgr = 0x03014,
  649. .freq_tbl = ftbl_blsp1_qup_spi_apps_clk_src,
  650. .mnd_width = 8,
  651. .hid_width = 5,
  652. .parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
  653. .clkr.hw.init = &(struct clk_init_data){
  654. .name = "blsp1_qup2_spi_apps_clk_src",
  655. .parent_names = gcc_xo_gpll0_gpll0_out_main_div2,
  656. .num_parents = 3,
  657. .ops = &clk_rcg2_ops,
  658. },
  659. };
  660. static struct clk_rcg2 blsp1_qup3_i2c_apps_clk_src = {
  661. .cmd_rcgr = 0x04000,
  662. .freq_tbl = ftbl_blsp1_qup_i2c_apps_clk_src,
  663. .hid_width = 5,
  664. .parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
  665. .clkr.hw.init = &(struct clk_init_data){
  666. .name = "blsp1_qup3_i2c_apps_clk_src",
  667. .parent_names = gcc_xo_gpll0_gpll0_out_main_div2,
  668. .num_parents = 3,
  669. .ops = &clk_rcg2_ops,
  670. },
  671. };
  672. static struct clk_rcg2 blsp1_qup3_spi_apps_clk_src = {
  673. .cmd_rcgr = 0x04014,
  674. .freq_tbl = ftbl_blsp1_qup_spi_apps_clk_src,
  675. .mnd_width = 8,
  676. .hid_width = 5,
  677. .parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
  678. .clkr.hw.init = &(struct clk_init_data){
  679. .name = "blsp1_qup3_spi_apps_clk_src",
  680. .parent_names = gcc_xo_gpll0_gpll0_out_main_div2,
  681. .num_parents = 3,
  682. .ops = &clk_rcg2_ops,
  683. },
  684. };
  685. static struct clk_rcg2 blsp1_qup4_i2c_apps_clk_src = {
  686. .cmd_rcgr = 0x05000,
  687. .freq_tbl = ftbl_blsp1_qup_i2c_apps_clk_src,
  688. .hid_width = 5,
  689. .parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
  690. .clkr.hw.init = &(struct clk_init_data){
  691. .name = "blsp1_qup4_i2c_apps_clk_src",
  692. .parent_names = gcc_xo_gpll0_gpll0_out_main_div2,
  693. .num_parents = 3,
  694. .ops = &clk_rcg2_ops,
  695. },
  696. };
  697. static struct clk_rcg2 blsp1_qup4_spi_apps_clk_src = {
  698. .cmd_rcgr = 0x05014,
  699. .freq_tbl = ftbl_blsp1_qup_spi_apps_clk_src,
  700. .mnd_width = 8,
  701. .hid_width = 5,
  702. .parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
  703. .clkr.hw.init = &(struct clk_init_data){
  704. .name = "blsp1_qup4_spi_apps_clk_src",
  705. .parent_names = gcc_xo_gpll0_gpll0_out_main_div2,
  706. .num_parents = 3,
  707. .ops = &clk_rcg2_ops,
  708. },
  709. };
  710. static struct clk_rcg2 blsp1_qup5_i2c_apps_clk_src = {
  711. .cmd_rcgr = 0x06000,
  712. .freq_tbl = ftbl_blsp1_qup_i2c_apps_clk_src,
  713. .hid_width = 5,
  714. .parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
  715. .clkr.hw.init = &(struct clk_init_data){
  716. .name = "blsp1_qup5_i2c_apps_clk_src",
  717. .parent_names = gcc_xo_gpll0_gpll0_out_main_div2,
  718. .num_parents = 3,
  719. .ops = &clk_rcg2_ops,
  720. },
  721. };
  722. static struct clk_rcg2 blsp1_qup5_spi_apps_clk_src = {
  723. .cmd_rcgr = 0x06014,
  724. .freq_tbl = ftbl_blsp1_qup_spi_apps_clk_src,
  725. .mnd_width = 8,
  726. .hid_width = 5,
  727. .parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
  728. .clkr.hw.init = &(struct clk_init_data){
  729. .name = "blsp1_qup5_spi_apps_clk_src",
  730. .parent_names = gcc_xo_gpll0_gpll0_out_main_div2,
  731. .num_parents = 3,
  732. .ops = &clk_rcg2_ops,
  733. },
  734. };
  735. static struct clk_rcg2 blsp1_qup6_i2c_apps_clk_src = {
  736. .cmd_rcgr = 0x07000,
  737. .freq_tbl = ftbl_blsp1_qup_i2c_apps_clk_src,
  738. .hid_width = 5,
  739. .parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
  740. .clkr.hw.init = &(struct clk_init_data){
  741. .name = "blsp1_qup6_i2c_apps_clk_src",
  742. .parent_names = gcc_xo_gpll0_gpll0_out_main_div2,
  743. .num_parents = 3,
  744. .ops = &clk_rcg2_ops,
  745. },
  746. };
  747. static struct clk_rcg2 blsp1_qup6_spi_apps_clk_src = {
  748. .cmd_rcgr = 0x07014,
  749. .freq_tbl = ftbl_blsp1_qup_spi_apps_clk_src,
  750. .mnd_width = 8,
  751. .hid_width = 5,
  752. .parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
  753. .clkr.hw.init = &(struct clk_init_data){
  754. .name = "blsp1_qup6_spi_apps_clk_src",
  755. .parent_names = gcc_xo_gpll0_gpll0_out_main_div2,
  756. .num_parents = 3,
  757. .ops = &clk_rcg2_ops,
  758. },
  759. };
  760. static const struct freq_tbl ftbl_blsp1_uart_apps_clk_src[] = {
  761. F(3686400, P_GPLL0_DIV2, 1, 144, 15625),
  762. F(7372800, P_GPLL0_DIV2, 1, 288, 15625),
  763. F(14745600, P_GPLL0_DIV2, 1, 576, 15625),
  764. F(16000000, P_GPLL0_DIV2, 5, 1, 5),
  765. F(19200000, P_XO, 1, 0, 0),
  766. F(24000000, P_GPLL0, 1, 3, 100),
  767. F(25000000, P_GPLL0, 16, 1, 2),
  768. F(32000000, P_GPLL0, 1, 1, 25),
  769. F(40000000, P_GPLL0, 1, 1, 20),
  770. F(46400000, P_GPLL0, 1, 29, 500),
  771. F(48000000, P_GPLL0, 1, 3, 50),
  772. F(51200000, P_GPLL0, 1, 8, 125),
  773. F(56000000, P_GPLL0, 1, 7, 100),
  774. F(58982400, P_GPLL0, 1, 1152, 15625),
  775. F(60000000, P_GPLL0, 1, 3, 40),
  776. F(64000000, P_GPLL0, 12.5, 1, 1),
  777. { }
  778. };
  779. static struct clk_rcg2 blsp1_uart1_apps_clk_src = {
  780. .cmd_rcgr = 0x02044,
  781. .freq_tbl = ftbl_blsp1_uart_apps_clk_src,
  782. .mnd_width = 16,
  783. .hid_width = 5,
  784. .parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
  785. .clkr.hw.init = &(struct clk_init_data){
  786. .name = "blsp1_uart1_apps_clk_src",
  787. .parent_names = gcc_xo_gpll0_gpll0_out_main_div2,
  788. .num_parents = 3,
  789. .ops = &clk_rcg2_ops,
  790. },
  791. };
  792. static struct clk_rcg2 blsp1_uart2_apps_clk_src = {
  793. .cmd_rcgr = 0x03034,
  794. .freq_tbl = ftbl_blsp1_uart_apps_clk_src,
  795. .mnd_width = 16,
  796. .hid_width = 5,
  797. .parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
  798. .clkr.hw.init = &(struct clk_init_data){
  799. .name = "blsp1_uart2_apps_clk_src",
  800. .parent_names = gcc_xo_gpll0_gpll0_out_main_div2,
  801. .num_parents = 3,
  802. .ops = &clk_rcg2_ops,
  803. },
  804. };
  805. static struct clk_rcg2 blsp1_uart3_apps_clk_src = {
  806. .cmd_rcgr = 0x04034,
  807. .freq_tbl = ftbl_blsp1_uart_apps_clk_src,
  808. .mnd_width = 16,
  809. .hid_width = 5,
  810. .parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
  811. .clkr.hw.init = &(struct clk_init_data){
  812. .name = "blsp1_uart3_apps_clk_src",
  813. .parent_names = gcc_xo_gpll0_gpll0_out_main_div2,
  814. .num_parents = 3,
  815. .ops = &clk_rcg2_ops,
  816. },
  817. };
  818. static struct clk_rcg2 blsp1_uart4_apps_clk_src = {
  819. .cmd_rcgr = 0x05034,
  820. .freq_tbl = ftbl_blsp1_uart_apps_clk_src,
  821. .mnd_width = 16,
  822. .hid_width = 5,
  823. .parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
  824. .clkr.hw.init = &(struct clk_init_data){
  825. .name = "blsp1_uart4_apps_clk_src",
  826. .parent_names = gcc_xo_gpll0_gpll0_out_main_div2,
  827. .num_parents = 3,
  828. .ops = &clk_rcg2_ops,
  829. },
  830. };
  831. static struct clk_rcg2 blsp1_uart5_apps_clk_src = {
  832. .cmd_rcgr = 0x06034,
  833. .freq_tbl = ftbl_blsp1_uart_apps_clk_src,
  834. .mnd_width = 16,
  835. .hid_width = 5,
  836. .parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
  837. .clkr.hw.init = &(struct clk_init_data){
  838. .name = "blsp1_uart5_apps_clk_src",
  839. .parent_names = gcc_xo_gpll0_gpll0_out_main_div2,
  840. .num_parents = 3,
  841. .ops = &clk_rcg2_ops,
  842. },
  843. };
  844. static struct clk_rcg2 blsp1_uart6_apps_clk_src = {
  845. .cmd_rcgr = 0x07034,
  846. .freq_tbl = ftbl_blsp1_uart_apps_clk_src,
  847. .mnd_width = 16,
  848. .hid_width = 5,
  849. .parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
  850. .clkr.hw.init = &(struct clk_init_data){
  851. .name = "blsp1_uart6_apps_clk_src",
  852. .parent_names = gcc_xo_gpll0_gpll0_out_main_div2,
  853. .num_parents = 3,
  854. .ops = &clk_rcg2_ops,
  855. },
  856. };
  857. static const struct clk_parent_data gcc_xo_gpll0[] = {
  858. { .fw_name = "xo" },
  859. { .hw = &gpll0.clkr.hw },
  860. };
  861. static const struct freq_tbl ftbl_pcie_axi_clk_src[] = {
  862. F(19200000, P_XO, 1, 0, 0),
  863. F(200000000, P_GPLL0, 4, 0, 0),
  864. { }
  865. };
  866. static struct clk_rcg2 pcie0_axi_clk_src = {
  867. .cmd_rcgr = 0x75054,
  868. .freq_tbl = ftbl_pcie_axi_clk_src,
  869. .hid_width = 5,
  870. .parent_map = gcc_xo_gpll0_map,
  871. .clkr.hw.init = &(struct clk_init_data){
  872. .name = "pcie0_axi_clk_src",
  873. .parent_data = gcc_xo_gpll0,
  874. .num_parents = 2,
  875. .ops = &clk_rcg2_ops,
  876. },
  877. };
  878. static const struct freq_tbl ftbl_pcie_aux_clk_src[] = {
  879. F(19200000, P_XO, 1, 0, 0),
  880. };
  881. static struct clk_rcg2 pcie0_aux_clk_src = {
  882. .cmd_rcgr = 0x75024,
  883. .freq_tbl = ftbl_pcie_aux_clk_src,
  884. .mnd_width = 16,
  885. .hid_width = 5,
  886. .parent_map = gcc_xo_gpll0_sleep_clk_map,
  887. .clkr.hw.init = &(struct clk_init_data){
  888. .name = "pcie0_aux_clk_src",
  889. .parent_names = gcc_xo_gpll0_sleep_clk,
  890. .num_parents = 3,
  891. .ops = &clk_rcg2_ops,
  892. },
  893. };
  894. static struct clk_regmap_mux pcie0_pipe_clk_src = {
  895. .reg = 0x7501c,
  896. .shift = 8,
  897. .width = 2,
  898. .parent_map = gcc_pcie20_phy0_pipe_clk_xo_map,
  899. .clkr = {
  900. .hw.init = &(struct clk_init_data){
  901. .name = "pcie0_pipe_clk_src",
  902. .parent_names = gcc_pcie20_phy0_pipe_clk_xo,
  903. .num_parents = 2,
  904. .ops = &clk_regmap_mux_closest_ops,
  905. .flags = CLK_SET_RATE_PARENT,
  906. },
  907. },
  908. };
  909. static struct clk_rcg2 pcie1_axi_clk_src = {
  910. .cmd_rcgr = 0x76054,
  911. .freq_tbl = ftbl_pcie_axi_clk_src,
  912. .hid_width = 5,
  913. .parent_map = gcc_xo_gpll0_map,
  914. .clkr.hw.init = &(struct clk_init_data){
  915. .name = "pcie1_axi_clk_src",
  916. .parent_data = gcc_xo_gpll0,
  917. .num_parents = 2,
  918. .ops = &clk_rcg2_ops,
  919. },
  920. };
  921. static struct clk_rcg2 pcie1_aux_clk_src = {
  922. .cmd_rcgr = 0x76024,
  923. .freq_tbl = ftbl_pcie_aux_clk_src,
  924. .mnd_width = 16,
  925. .hid_width = 5,
  926. .parent_map = gcc_xo_gpll0_sleep_clk_map,
  927. .clkr.hw.init = &(struct clk_init_data){
  928. .name = "pcie1_aux_clk_src",
  929. .parent_names = gcc_xo_gpll0_sleep_clk,
  930. .num_parents = 3,
  931. .ops = &clk_rcg2_ops,
  932. },
  933. };
  934. static struct clk_regmap_mux pcie1_pipe_clk_src = {
  935. .reg = 0x7601c,
  936. .shift = 8,
  937. .width = 2,
  938. .parent_map = gcc_pcie20_phy1_pipe_clk_xo_map,
  939. .clkr = {
  940. .hw.init = &(struct clk_init_data){
  941. .name = "pcie1_pipe_clk_src",
  942. .parent_names = gcc_pcie20_phy1_pipe_clk_xo,
  943. .num_parents = 2,
  944. .ops = &clk_regmap_mux_closest_ops,
  945. .flags = CLK_SET_RATE_PARENT,
  946. },
  947. },
  948. };
  949. static const struct freq_tbl ftbl_sdcc_apps_clk_src[] = {
  950. F(144000, P_XO, 16, 3, 25),
  951. F(400000, P_XO, 12, 1, 4),
  952. F(24000000, P_GPLL2, 12, 1, 4),
  953. F(48000000, P_GPLL2, 12, 1, 2),
  954. F(96000000, P_GPLL2, 12, 0, 0),
  955. F(177777778, P_GPLL0, 4.5, 0, 0),
  956. F(192000000, P_GPLL2, 6, 0, 0),
  957. F(384000000, P_GPLL2, 3, 0, 0),
  958. { }
  959. };
  960. static struct clk_rcg2 sdcc1_apps_clk_src = {
  961. .cmd_rcgr = 0x42004,
  962. .freq_tbl = ftbl_sdcc_apps_clk_src,
  963. .mnd_width = 8,
  964. .hid_width = 5,
  965. .parent_map = gcc_xo_gpll0_gpll2_gpll0_out_main_div2_map,
  966. .clkr.hw.init = &(struct clk_init_data){
  967. .name = "sdcc1_apps_clk_src",
  968. .parent_names = gcc_xo_gpll0_gpll2_gpll0_out_main_div2,
  969. .num_parents = 4,
  970. .ops = &clk_rcg2_floor_ops,
  971. },
  972. };
  973. static const struct freq_tbl ftbl_sdcc_ice_core_clk_src[] = {
  974. F(19200000, P_XO, 1, 0, 0),
  975. F(160000000, P_GPLL0, 5, 0, 0),
  976. F(308570000, P_GPLL6, 3.5, 0, 0),
  977. };
  978. static struct clk_rcg2 sdcc1_ice_core_clk_src = {
  979. .cmd_rcgr = 0x5d000,
  980. .freq_tbl = ftbl_sdcc_ice_core_clk_src,
  981. .mnd_width = 8,
  982. .hid_width = 5,
  983. .parent_map = gcc_xo_gpll0_gpll6_gpll0_div2_map,
  984. .clkr.hw.init = &(struct clk_init_data){
  985. .name = "sdcc1_ice_core_clk_src",
  986. .parent_names = gcc_xo_gpll0_gpll6_gpll0_div2,
  987. .num_parents = 4,
  988. .ops = &clk_rcg2_ops,
  989. },
  990. };
  991. static struct clk_rcg2 sdcc2_apps_clk_src = {
  992. .cmd_rcgr = 0x43004,
  993. .freq_tbl = ftbl_sdcc_apps_clk_src,
  994. .mnd_width = 8,
  995. .hid_width = 5,
  996. .parent_map = gcc_xo_gpll0_gpll2_gpll0_out_main_div2_map,
  997. .clkr.hw.init = &(struct clk_init_data){
  998. .name = "sdcc2_apps_clk_src",
  999. .parent_names = gcc_xo_gpll0_gpll2_gpll0_out_main_div2,
  1000. .num_parents = 4,
  1001. .ops = &clk_rcg2_floor_ops,
  1002. },
  1003. };
  1004. static const struct freq_tbl ftbl_usb_master_clk_src[] = {
  1005. F(80000000, P_GPLL0_DIV2, 5, 0, 0),
  1006. F(100000000, P_GPLL0, 8, 0, 0),
  1007. F(133330000, P_GPLL0, 6, 0, 0),
  1008. { }
  1009. };
  1010. static struct clk_rcg2 usb0_master_clk_src = {
  1011. .cmd_rcgr = 0x3e00c,
  1012. .freq_tbl = ftbl_usb_master_clk_src,
  1013. .mnd_width = 8,
  1014. .hid_width = 5,
  1015. .parent_map = gcc_xo_gpll0_out_main_div2_gpll0_map,
  1016. .clkr.hw.init = &(struct clk_init_data){
  1017. .name = "usb0_master_clk_src",
  1018. .parent_names = gcc_xo_gpll0_out_main_div2_gpll0,
  1019. .num_parents = 3,
  1020. .ops = &clk_rcg2_ops,
  1021. },
  1022. };
  1023. static const struct freq_tbl ftbl_usb_aux_clk_src[] = {
  1024. F(19200000, P_XO, 1, 0, 0),
  1025. { }
  1026. };
  1027. static struct clk_rcg2 usb0_aux_clk_src = {
  1028. .cmd_rcgr = 0x3e05c,
  1029. .freq_tbl = ftbl_usb_aux_clk_src,
  1030. .mnd_width = 16,
  1031. .hid_width = 5,
  1032. .parent_map = gcc_xo_gpll0_sleep_clk_map,
  1033. .clkr.hw.init = &(struct clk_init_data){
  1034. .name = "usb0_aux_clk_src",
  1035. .parent_names = gcc_xo_gpll0_sleep_clk,
  1036. .num_parents = 3,
  1037. .ops = &clk_rcg2_ops,
  1038. },
  1039. };
  1040. static const struct freq_tbl ftbl_usb_mock_utmi_clk_src[] = {
  1041. F(19200000, P_XO, 1, 0, 0),
  1042. F(20000000, P_GPLL6, 6, 1, 9),
  1043. F(60000000, P_GPLL6, 6, 1, 3),
  1044. { }
  1045. };
  1046. static struct clk_rcg2 usb0_mock_utmi_clk_src = {
  1047. .cmd_rcgr = 0x3e020,
  1048. .freq_tbl = ftbl_usb_mock_utmi_clk_src,
  1049. .mnd_width = 8,
  1050. .hid_width = 5,
  1051. .parent_map = gcc_xo_gpll6_gpll0_gpll0_out_main_div2_map,
  1052. .clkr.hw.init = &(struct clk_init_data){
  1053. .name = "usb0_mock_utmi_clk_src",
  1054. .parent_names = gcc_xo_gpll6_gpll0_gpll0_out_main_div2,
  1055. .num_parents = 4,
  1056. .ops = &clk_rcg2_ops,
  1057. },
  1058. };
  1059. static struct clk_regmap_mux usb0_pipe_clk_src = {
  1060. .reg = 0x3e048,
  1061. .shift = 8,
  1062. .width = 2,
  1063. .parent_map = gcc_usb3phy_0_cc_pipe_clk_xo_map,
  1064. .clkr = {
  1065. .hw.init = &(struct clk_init_data){
  1066. .name = "usb0_pipe_clk_src",
  1067. .parent_names = gcc_usb3phy_0_cc_pipe_clk_xo,
  1068. .num_parents = 2,
  1069. .ops = &clk_regmap_mux_closest_ops,
  1070. .flags = CLK_SET_RATE_PARENT,
  1071. },
  1072. },
  1073. };
  1074. static struct clk_rcg2 usb1_master_clk_src = {
  1075. .cmd_rcgr = 0x3f00c,
  1076. .freq_tbl = ftbl_usb_master_clk_src,
  1077. .mnd_width = 8,
  1078. .hid_width = 5,
  1079. .parent_map = gcc_xo_gpll0_out_main_div2_gpll0_map,
  1080. .clkr.hw.init = &(struct clk_init_data){
  1081. .name = "usb1_master_clk_src",
  1082. .parent_names = gcc_xo_gpll0_out_main_div2_gpll0,
  1083. .num_parents = 3,
  1084. .ops = &clk_rcg2_ops,
  1085. },
  1086. };
  1087. static struct clk_rcg2 usb1_aux_clk_src = {
  1088. .cmd_rcgr = 0x3f05c,
  1089. .freq_tbl = ftbl_usb_aux_clk_src,
  1090. .mnd_width = 16,
  1091. .hid_width = 5,
  1092. .parent_map = gcc_xo_gpll0_sleep_clk_map,
  1093. .clkr.hw.init = &(struct clk_init_data){
  1094. .name = "usb1_aux_clk_src",
  1095. .parent_names = gcc_xo_gpll0_sleep_clk,
  1096. .num_parents = 3,
  1097. .ops = &clk_rcg2_ops,
  1098. },
  1099. };
  1100. static struct clk_rcg2 usb1_mock_utmi_clk_src = {
  1101. .cmd_rcgr = 0x3f020,
  1102. .freq_tbl = ftbl_usb_mock_utmi_clk_src,
  1103. .mnd_width = 8,
  1104. .hid_width = 5,
  1105. .parent_map = gcc_xo_gpll6_gpll0_gpll0_out_main_div2_map,
  1106. .clkr.hw.init = &(struct clk_init_data){
  1107. .name = "usb1_mock_utmi_clk_src",
  1108. .parent_names = gcc_xo_gpll6_gpll0_gpll0_out_main_div2,
  1109. .num_parents = 4,
  1110. .ops = &clk_rcg2_ops,
  1111. },
  1112. };
  1113. static struct clk_regmap_mux usb1_pipe_clk_src = {
  1114. .reg = 0x3f048,
  1115. .shift = 8,
  1116. .width = 2,
  1117. .parent_map = gcc_usb3phy_1_cc_pipe_clk_xo_map,
  1118. .clkr = {
  1119. .hw.init = &(struct clk_init_data){
  1120. .name = "usb1_pipe_clk_src",
  1121. .parent_names = gcc_usb3phy_1_cc_pipe_clk_xo,
  1122. .num_parents = 2,
  1123. .ops = &clk_regmap_mux_closest_ops,
  1124. .flags = CLK_SET_RATE_PARENT,
  1125. },
  1126. },
  1127. };
  1128. static struct clk_branch gcc_xo_clk_src = {
  1129. .halt_reg = 0x30018,
  1130. .clkr = {
  1131. .enable_reg = 0x30018,
  1132. .enable_mask = BIT(1),
  1133. .hw.init = &(struct clk_init_data){
  1134. .name = "gcc_xo_clk_src",
  1135. .parent_names = (const char *[]){
  1136. "xo"
  1137. },
  1138. .num_parents = 1,
  1139. .flags = CLK_SET_RATE_PARENT | CLK_IS_CRITICAL,
  1140. .ops = &clk_branch2_ops,
  1141. },
  1142. },
  1143. };
  1144. static struct clk_fixed_factor gcc_xo_div4_clk_src = {
  1145. .mult = 1,
  1146. .div = 4,
  1147. .hw.init = &(struct clk_init_data){
  1148. .name = "gcc_xo_div4_clk_src",
  1149. .parent_names = (const char *[]){
  1150. "gcc_xo_clk_src"
  1151. },
  1152. .num_parents = 1,
  1153. .ops = &clk_fixed_factor_ops,
  1154. .flags = CLK_SET_RATE_PARENT,
  1155. },
  1156. };
  1157. static const struct freq_tbl ftbl_system_noc_bfdcd_clk_src[] = {
  1158. F(19200000, P_XO, 1, 0, 0),
  1159. F(50000000, P_GPLL0_DIV2, 8, 0, 0),
  1160. F(100000000, P_GPLL0, 8, 0, 0),
  1161. F(133333333, P_GPLL0, 6, 0, 0),
  1162. F(160000000, P_GPLL0, 5, 0, 0),
  1163. F(200000000, P_GPLL0, 4, 0, 0),
  1164. F(266666667, P_GPLL0, 3, 0, 0),
  1165. { }
  1166. };
  1167. static struct clk_rcg2 system_noc_bfdcd_clk_src = {
  1168. .cmd_rcgr = 0x26004,
  1169. .freq_tbl = ftbl_system_noc_bfdcd_clk_src,
  1170. .hid_width = 5,
  1171. .parent_map = gcc_xo_gpll0_gpll6_gpll0_out_main_div2_map,
  1172. .clkr.hw.init = &(struct clk_init_data){
  1173. .name = "system_noc_bfdcd_clk_src",
  1174. .parent_names = gcc_xo_gpll0_gpll6_gpll0_out_main_div2,
  1175. .num_parents = 4,
  1176. .ops = &clk_rcg2_ops,
  1177. .flags = CLK_IS_CRITICAL,
  1178. },
  1179. };
  1180. static struct clk_fixed_factor system_noc_clk_src = {
  1181. .mult = 1,
  1182. .div = 1,
  1183. .hw.init = &(struct clk_init_data){
  1184. .name = "system_noc_clk_src",
  1185. .parent_names = (const char *[]){
  1186. "system_noc_bfdcd_clk_src"
  1187. },
  1188. .num_parents = 1,
  1189. .ops = &clk_fixed_factor_ops,
  1190. .flags = CLK_SET_RATE_PARENT,
  1191. },
  1192. };
  1193. static const struct freq_tbl ftbl_nss_ce_clk_src[] = {
  1194. F(19200000, P_XO, 1, 0, 0),
  1195. F(200000000, P_GPLL0, 4, 0, 0),
  1196. { }
  1197. };
  1198. static struct clk_rcg2 nss_ce_clk_src = {
  1199. .cmd_rcgr = 0x68098,
  1200. .freq_tbl = ftbl_nss_ce_clk_src,
  1201. .hid_width = 5,
  1202. .parent_map = gcc_xo_gpll0_map,
  1203. .clkr.hw.init = &(struct clk_init_data){
  1204. .name = "nss_ce_clk_src",
  1205. .parent_data = gcc_xo_gpll0,
  1206. .num_parents = 2,
  1207. .ops = &clk_rcg2_ops,
  1208. },
  1209. };
  1210. static const struct freq_tbl ftbl_nss_noc_bfdcd_clk_src[] = {
  1211. F(19200000, P_XO, 1, 0, 0),
  1212. F(461500000, P_BIAS_PLL_NSS_NOC, 1, 0, 0),
  1213. { }
  1214. };
  1215. static struct clk_rcg2 nss_noc_bfdcd_clk_src = {
  1216. .cmd_rcgr = 0x68088,
  1217. .freq_tbl = ftbl_nss_noc_bfdcd_clk_src,
  1218. .hid_width = 5,
  1219. .parent_map = gcc_xo_bias_pll_nss_noc_clk_gpll0_gpll2_map,
  1220. .clkr.hw.init = &(struct clk_init_data){
  1221. .name = "nss_noc_bfdcd_clk_src",
  1222. .parent_names = gcc_xo_bias_pll_nss_noc_clk_gpll0_gpll2,
  1223. .num_parents = 4,
  1224. .ops = &clk_rcg2_ops,
  1225. },
  1226. };
  1227. static struct clk_fixed_factor nss_noc_clk_src = {
  1228. .mult = 1,
  1229. .div = 1,
  1230. .hw.init = &(struct clk_init_data){
  1231. .name = "nss_noc_clk_src",
  1232. .parent_names = (const char *[]){
  1233. "nss_noc_bfdcd_clk_src"
  1234. },
  1235. .num_parents = 1,
  1236. .ops = &clk_fixed_factor_ops,
  1237. .flags = CLK_SET_RATE_PARENT,
  1238. },
  1239. };
  1240. static const struct freq_tbl ftbl_nss_crypto_clk_src[] = {
  1241. F(19200000, P_XO, 1, 0, 0),
  1242. F(600000000, P_NSS_CRYPTO_PLL, 1, 0, 0),
  1243. { }
  1244. };
  1245. static struct clk_rcg2 nss_crypto_clk_src = {
  1246. .cmd_rcgr = 0x68144,
  1247. .freq_tbl = ftbl_nss_crypto_clk_src,
  1248. .mnd_width = 16,
  1249. .hid_width = 5,
  1250. .parent_map = gcc_xo_nss_crypto_pll_gpll0_map,
  1251. .clkr.hw.init = &(struct clk_init_data){
  1252. .name = "nss_crypto_clk_src",
  1253. .parent_names = gcc_xo_nss_crypto_pll_gpll0,
  1254. .num_parents = 3,
  1255. .ops = &clk_rcg2_ops,
  1256. },
  1257. };
  1258. static const struct freq_tbl ftbl_nss_ubi_clk_src[] = {
  1259. F(19200000, P_XO, 1, 0, 0),
  1260. F(187200000, P_UBI32_PLL, 8, 0, 0),
  1261. F(748800000, P_UBI32_PLL, 2, 0, 0),
  1262. F(1497600000, P_UBI32_PLL, 1, 0, 0),
  1263. F(1689600000, P_UBI32_PLL, 1, 0, 0),
  1264. { }
  1265. };
  1266. static struct clk_rcg2 nss_ubi0_clk_src = {
  1267. .cmd_rcgr = 0x68104,
  1268. .freq_tbl = ftbl_nss_ubi_clk_src,
  1269. .hid_width = 5,
  1270. .parent_map = gcc_xo_ubi32_gpll0_gpll2_gpll4_gpll6_map,
  1271. .clkr.hw.init = &(struct clk_init_data){
  1272. .name = "nss_ubi0_clk_src",
  1273. .parent_names = gcc_xo_ubi32_pll_gpll0_gpll2_gpll4_gpll6,
  1274. .num_parents = 6,
  1275. .ops = &clk_rcg2_ops,
  1276. .flags = CLK_SET_RATE_PARENT,
  1277. },
  1278. };
  1279. static struct clk_regmap_div nss_ubi0_div_clk_src = {
  1280. .reg = 0x68118,
  1281. .shift = 0,
  1282. .width = 4,
  1283. .clkr = {
  1284. .hw.init = &(struct clk_init_data){
  1285. .name = "nss_ubi0_div_clk_src",
  1286. .parent_names = (const char *[]){
  1287. "nss_ubi0_clk_src"
  1288. },
  1289. .num_parents = 1,
  1290. .ops = &clk_regmap_div_ro_ops,
  1291. .flags = CLK_SET_RATE_PARENT,
  1292. },
  1293. },
  1294. };
  1295. static struct clk_rcg2 nss_ubi1_clk_src = {
  1296. .cmd_rcgr = 0x68124,
  1297. .freq_tbl = ftbl_nss_ubi_clk_src,
  1298. .hid_width = 5,
  1299. .parent_map = gcc_xo_ubi32_gpll0_gpll2_gpll4_gpll6_map,
  1300. .clkr.hw.init = &(struct clk_init_data){
  1301. .name = "nss_ubi1_clk_src",
  1302. .parent_names = gcc_xo_ubi32_pll_gpll0_gpll2_gpll4_gpll6,
  1303. .num_parents = 6,
  1304. .ops = &clk_rcg2_ops,
  1305. .flags = CLK_SET_RATE_PARENT,
  1306. },
  1307. };
  1308. static struct clk_regmap_div nss_ubi1_div_clk_src = {
  1309. .reg = 0x68138,
  1310. .shift = 0,
  1311. .width = 4,
  1312. .clkr = {
  1313. .hw.init = &(struct clk_init_data){
  1314. .name = "nss_ubi1_div_clk_src",
  1315. .parent_names = (const char *[]){
  1316. "nss_ubi1_clk_src"
  1317. },
  1318. .num_parents = 1,
  1319. .ops = &clk_regmap_div_ro_ops,
  1320. .flags = CLK_SET_RATE_PARENT,
  1321. },
  1322. },
  1323. };
  1324. static const struct freq_tbl ftbl_ubi_mpt_clk_src[] = {
  1325. F(19200000, P_XO, 1, 0, 0),
  1326. F(25000000, P_GPLL0_DIV2, 16, 0, 0),
  1327. { }
  1328. };
  1329. static struct clk_rcg2 ubi_mpt_clk_src = {
  1330. .cmd_rcgr = 0x68090,
  1331. .freq_tbl = ftbl_ubi_mpt_clk_src,
  1332. .hid_width = 5,
  1333. .parent_map = gcc_xo_gpll0_out_main_div2_map,
  1334. .clkr.hw.init = &(struct clk_init_data){
  1335. .name = "ubi_mpt_clk_src",
  1336. .parent_names = gcc_xo_gpll0_out_main_div2,
  1337. .num_parents = 2,
  1338. .ops = &clk_rcg2_ops,
  1339. },
  1340. };
  1341. static const struct freq_tbl ftbl_nss_imem_clk_src[] = {
  1342. F(19200000, P_XO, 1, 0, 0),
  1343. F(400000000, P_GPLL0, 2, 0, 0),
  1344. { }
  1345. };
  1346. static struct clk_rcg2 nss_imem_clk_src = {
  1347. .cmd_rcgr = 0x68158,
  1348. .freq_tbl = ftbl_nss_imem_clk_src,
  1349. .hid_width = 5,
  1350. .parent_map = gcc_xo_gpll0_gpll4_map,
  1351. .clkr.hw.init = &(struct clk_init_data){
  1352. .name = "nss_imem_clk_src",
  1353. .parent_names = gcc_xo_gpll0_gpll4,
  1354. .num_parents = 3,
  1355. .ops = &clk_rcg2_ops,
  1356. },
  1357. };
  1358. static const struct freq_tbl ftbl_nss_ppe_clk_src[] = {
  1359. F(19200000, P_XO, 1, 0, 0),
  1360. F(300000000, P_BIAS_PLL, 1, 0, 0),
  1361. { }
  1362. };
  1363. static struct clk_rcg2 nss_ppe_clk_src = {
  1364. .cmd_rcgr = 0x68080,
  1365. .freq_tbl = ftbl_nss_ppe_clk_src,
  1366. .hid_width = 5,
  1367. .parent_map = gcc_xo_bias_gpll0_gpll4_nss_ubi32_map,
  1368. .clkr.hw.init = &(struct clk_init_data){
  1369. .name = "nss_ppe_clk_src",
  1370. .parent_names = gcc_xo_bias_gpll0_gpll4_nss_ubi32,
  1371. .num_parents = 6,
  1372. .ops = &clk_rcg2_ops,
  1373. },
  1374. };
  1375. static struct clk_fixed_factor nss_ppe_cdiv_clk_src = {
  1376. .mult = 1,
  1377. .div = 4,
  1378. .hw.init = &(struct clk_init_data){
  1379. .name = "nss_ppe_cdiv_clk_src",
  1380. .parent_names = (const char *[]){
  1381. "nss_ppe_clk_src"
  1382. },
  1383. .num_parents = 1,
  1384. .ops = &clk_fixed_factor_ops,
  1385. .flags = CLK_SET_RATE_PARENT,
  1386. },
  1387. };
  1388. static const struct freq_tbl ftbl_nss_port1_rx_clk_src[] = {
  1389. F(19200000, P_XO, 1, 0, 0),
  1390. F(25000000, P_UNIPHY0_RX, 5, 0, 0),
  1391. F(125000000, P_UNIPHY0_RX, 1, 0, 0),
  1392. { }
  1393. };
  1394. static struct clk_rcg2 nss_port1_rx_clk_src = {
  1395. .cmd_rcgr = 0x68020,
  1396. .freq_tbl = ftbl_nss_port1_rx_clk_src,
  1397. .hid_width = 5,
  1398. .parent_map = gcc_xo_uniphy0_rx_tx_ubi32_bias_map,
  1399. .clkr.hw.init = &(struct clk_init_data){
  1400. .name = "nss_port1_rx_clk_src",
  1401. .parent_names = gcc_xo_uniphy0_rx_tx_ubi32_bias,
  1402. .num_parents = 5,
  1403. .ops = &clk_rcg2_ops,
  1404. },
  1405. };
  1406. static struct clk_regmap_div nss_port1_rx_div_clk_src = {
  1407. .reg = 0x68400,
  1408. .shift = 0,
  1409. .width = 4,
  1410. .clkr = {
  1411. .hw.init = &(struct clk_init_data){
  1412. .name = "nss_port1_rx_div_clk_src",
  1413. .parent_names = (const char *[]){
  1414. "nss_port1_rx_clk_src"
  1415. },
  1416. .num_parents = 1,
  1417. .ops = &clk_regmap_div_ops,
  1418. .flags = CLK_SET_RATE_PARENT,
  1419. },
  1420. },
  1421. };
  1422. static const struct freq_tbl ftbl_nss_port1_tx_clk_src[] = {
  1423. F(19200000, P_XO, 1, 0, 0),
  1424. F(25000000, P_UNIPHY0_TX, 5, 0, 0),
  1425. F(125000000, P_UNIPHY0_TX, 1, 0, 0),
  1426. { }
  1427. };
  1428. static struct clk_rcg2 nss_port1_tx_clk_src = {
  1429. .cmd_rcgr = 0x68028,
  1430. .freq_tbl = ftbl_nss_port1_tx_clk_src,
  1431. .hid_width = 5,
  1432. .parent_map = gcc_xo_uniphy0_tx_rx_ubi32_bias_map,
  1433. .clkr.hw.init = &(struct clk_init_data){
  1434. .name = "nss_port1_tx_clk_src",
  1435. .parent_names = gcc_xo_uniphy0_tx_rx_ubi32_bias,
  1436. .num_parents = 5,
  1437. .ops = &clk_rcg2_ops,
  1438. },
  1439. };
  1440. static struct clk_regmap_div nss_port1_tx_div_clk_src = {
  1441. .reg = 0x68404,
  1442. .shift = 0,
  1443. .width = 4,
  1444. .clkr = {
  1445. .hw.init = &(struct clk_init_data){
  1446. .name = "nss_port1_tx_div_clk_src",
  1447. .parent_names = (const char *[]){
  1448. "nss_port1_tx_clk_src"
  1449. },
  1450. .num_parents = 1,
  1451. .ops = &clk_regmap_div_ops,
  1452. .flags = CLK_SET_RATE_PARENT,
  1453. },
  1454. },
  1455. };
  1456. static struct clk_rcg2 nss_port2_rx_clk_src = {
  1457. .cmd_rcgr = 0x68030,
  1458. .freq_tbl = ftbl_nss_port1_rx_clk_src,
  1459. .hid_width = 5,
  1460. .parent_map = gcc_xo_uniphy0_rx_tx_ubi32_bias_map,
  1461. .clkr.hw.init = &(struct clk_init_data){
  1462. .name = "nss_port2_rx_clk_src",
  1463. .parent_names = gcc_xo_uniphy0_rx_tx_ubi32_bias,
  1464. .num_parents = 5,
  1465. .ops = &clk_rcg2_ops,
  1466. },
  1467. };
  1468. static struct clk_regmap_div nss_port2_rx_div_clk_src = {
  1469. .reg = 0x68410,
  1470. .shift = 0,
  1471. .width = 4,
  1472. .clkr = {
  1473. .hw.init = &(struct clk_init_data){
  1474. .name = "nss_port2_rx_div_clk_src",
  1475. .parent_names = (const char *[]){
  1476. "nss_port2_rx_clk_src"
  1477. },
  1478. .num_parents = 1,
  1479. .ops = &clk_regmap_div_ops,
  1480. .flags = CLK_SET_RATE_PARENT,
  1481. },
  1482. },
  1483. };
  1484. static struct clk_rcg2 nss_port2_tx_clk_src = {
  1485. .cmd_rcgr = 0x68038,
  1486. .freq_tbl = ftbl_nss_port1_tx_clk_src,
  1487. .hid_width = 5,
  1488. .parent_map = gcc_xo_uniphy0_tx_rx_ubi32_bias_map,
  1489. .clkr.hw.init = &(struct clk_init_data){
  1490. .name = "nss_port2_tx_clk_src",
  1491. .parent_names = gcc_xo_uniphy0_tx_rx_ubi32_bias,
  1492. .num_parents = 5,
  1493. .ops = &clk_rcg2_ops,
  1494. },
  1495. };
  1496. static struct clk_regmap_div nss_port2_tx_div_clk_src = {
  1497. .reg = 0x68414,
  1498. .shift = 0,
  1499. .width = 4,
  1500. .clkr = {
  1501. .hw.init = &(struct clk_init_data){
  1502. .name = "nss_port2_tx_div_clk_src",
  1503. .parent_names = (const char *[]){
  1504. "nss_port2_tx_clk_src"
  1505. },
  1506. .num_parents = 1,
  1507. .ops = &clk_regmap_div_ops,
  1508. .flags = CLK_SET_RATE_PARENT,
  1509. },
  1510. },
  1511. };
  1512. static struct clk_rcg2 nss_port3_rx_clk_src = {
  1513. .cmd_rcgr = 0x68040,
  1514. .freq_tbl = ftbl_nss_port1_rx_clk_src,
  1515. .hid_width = 5,
  1516. .parent_map = gcc_xo_uniphy0_rx_tx_ubi32_bias_map,
  1517. .clkr.hw.init = &(struct clk_init_data){
  1518. .name = "nss_port3_rx_clk_src",
  1519. .parent_names = gcc_xo_uniphy0_rx_tx_ubi32_bias,
  1520. .num_parents = 5,
  1521. .ops = &clk_rcg2_ops,
  1522. },
  1523. };
  1524. static struct clk_regmap_div nss_port3_rx_div_clk_src = {
  1525. .reg = 0x68420,
  1526. .shift = 0,
  1527. .width = 4,
  1528. .clkr = {
  1529. .hw.init = &(struct clk_init_data){
  1530. .name = "nss_port3_rx_div_clk_src",
  1531. .parent_names = (const char *[]){
  1532. "nss_port3_rx_clk_src"
  1533. },
  1534. .num_parents = 1,
  1535. .ops = &clk_regmap_div_ops,
  1536. .flags = CLK_SET_RATE_PARENT,
  1537. },
  1538. },
  1539. };
  1540. static struct clk_rcg2 nss_port3_tx_clk_src = {
  1541. .cmd_rcgr = 0x68048,
  1542. .freq_tbl = ftbl_nss_port1_tx_clk_src,
  1543. .hid_width = 5,
  1544. .parent_map = gcc_xo_uniphy0_tx_rx_ubi32_bias_map,
  1545. .clkr.hw.init = &(struct clk_init_data){
  1546. .name = "nss_port3_tx_clk_src",
  1547. .parent_names = gcc_xo_uniphy0_tx_rx_ubi32_bias,
  1548. .num_parents = 5,
  1549. .ops = &clk_rcg2_ops,
  1550. },
  1551. };
  1552. static struct clk_regmap_div nss_port3_tx_div_clk_src = {
  1553. .reg = 0x68424,
  1554. .shift = 0,
  1555. .width = 4,
  1556. .clkr = {
  1557. .hw.init = &(struct clk_init_data){
  1558. .name = "nss_port3_tx_div_clk_src",
  1559. .parent_names = (const char *[]){
  1560. "nss_port3_tx_clk_src"
  1561. },
  1562. .num_parents = 1,
  1563. .ops = &clk_regmap_div_ops,
  1564. .flags = CLK_SET_RATE_PARENT,
  1565. },
  1566. },
  1567. };
  1568. static struct clk_rcg2 nss_port4_rx_clk_src = {
  1569. .cmd_rcgr = 0x68050,
  1570. .freq_tbl = ftbl_nss_port1_rx_clk_src,
  1571. .hid_width = 5,
  1572. .parent_map = gcc_xo_uniphy0_rx_tx_ubi32_bias_map,
  1573. .clkr.hw.init = &(struct clk_init_data){
  1574. .name = "nss_port4_rx_clk_src",
  1575. .parent_names = gcc_xo_uniphy0_rx_tx_ubi32_bias,
  1576. .num_parents = 5,
  1577. .ops = &clk_rcg2_ops,
  1578. },
  1579. };
  1580. static struct clk_regmap_div nss_port4_rx_div_clk_src = {
  1581. .reg = 0x68430,
  1582. .shift = 0,
  1583. .width = 4,
  1584. .clkr = {
  1585. .hw.init = &(struct clk_init_data){
  1586. .name = "nss_port4_rx_div_clk_src",
  1587. .parent_names = (const char *[]){
  1588. "nss_port4_rx_clk_src"
  1589. },
  1590. .num_parents = 1,
  1591. .ops = &clk_regmap_div_ops,
  1592. .flags = CLK_SET_RATE_PARENT,
  1593. },
  1594. },
  1595. };
  1596. static struct clk_rcg2 nss_port4_tx_clk_src = {
  1597. .cmd_rcgr = 0x68058,
  1598. .freq_tbl = ftbl_nss_port1_tx_clk_src,
  1599. .hid_width = 5,
  1600. .parent_map = gcc_xo_uniphy0_tx_rx_ubi32_bias_map,
  1601. .clkr.hw.init = &(struct clk_init_data){
  1602. .name = "nss_port4_tx_clk_src",
  1603. .parent_names = gcc_xo_uniphy0_tx_rx_ubi32_bias,
  1604. .num_parents = 5,
  1605. .ops = &clk_rcg2_ops,
  1606. },
  1607. };
  1608. static struct clk_regmap_div nss_port4_tx_div_clk_src = {
  1609. .reg = 0x68434,
  1610. .shift = 0,
  1611. .width = 4,
  1612. .clkr = {
  1613. .hw.init = &(struct clk_init_data){
  1614. .name = "nss_port4_tx_div_clk_src",
  1615. .parent_names = (const char *[]){
  1616. "nss_port4_tx_clk_src"
  1617. },
  1618. .num_parents = 1,
  1619. .ops = &clk_regmap_div_ops,
  1620. .flags = CLK_SET_RATE_PARENT,
  1621. },
  1622. },
  1623. };
  1624. static const struct freq_tbl ftbl_nss_port5_rx_clk_src[] = {
  1625. F(19200000, P_XO, 1, 0, 0),
  1626. F(25000000, P_UNIPHY1_RX, 12.5, 0, 0),
  1627. F(25000000, P_UNIPHY0_RX, 5, 0, 0),
  1628. F(78125000, P_UNIPHY1_RX, 4, 0, 0),
  1629. F(125000000, P_UNIPHY1_RX, 2.5, 0, 0),
  1630. F(125000000, P_UNIPHY0_RX, 1, 0, 0),
  1631. F(156250000, P_UNIPHY1_RX, 2, 0, 0),
  1632. F(312500000, P_UNIPHY1_RX, 1, 0, 0),
  1633. { }
  1634. };
  1635. static struct clk_rcg2 nss_port5_rx_clk_src = {
  1636. .cmd_rcgr = 0x68060,
  1637. .freq_tbl = ftbl_nss_port5_rx_clk_src,
  1638. .hid_width = 5,
  1639. .parent_map = gcc_xo_uniphy0_rx_tx_uniphy1_rx_tx_ubi32_bias_map,
  1640. .clkr.hw.init = &(struct clk_init_data){
  1641. .name = "nss_port5_rx_clk_src",
  1642. .parent_names = gcc_xo_uniphy0_rx_tx_uniphy1_rx_tx_ubi32_bias,
  1643. .num_parents = 7,
  1644. .ops = &clk_rcg2_ops,
  1645. },
  1646. };
  1647. static struct clk_regmap_div nss_port5_rx_div_clk_src = {
  1648. .reg = 0x68440,
  1649. .shift = 0,
  1650. .width = 4,
  1651. .clkr = {
  1652. .hw.init = &(struct clk_init_data){
  1653. .name = "nss_port5_rx_div_clk_src",
  1654. .parent_names = (const char *[]){
  1655. "nss_port5_rx_clk_src"
  1656. },
  1657. .num_parents = 1,
  1658. .ops = &clk_regmap_div_ops,
  1659. .flags = CLK_SET_RATE_PARENT,
  1660. },
  1661. },
  1662. };
  1663. static const struct freq_tbl ftbl_nss_port5_tx_clk_src[] = {
  1664. F(19200000, P_XO, 1, 0, 0),
  1665. F(25000000, P_UNIPHY1_TX, 12.5, 0, 0),
  1666. F(25000000, P_UNIPHY0_TX, 5, 0, 0),
  1667. F(78125000, P_UNIPHY1_TX, 4, 0, 0),
  1668. F(125000000, P_UNIPHY1_TX, 2.5, 0, 0),
  1669. F(125000000, P_UNIPHY0_TX, 1, 0, 0),
  1670. F(156250000, P_UNIPHY1_TX, 2, 0, 0),
  1671. F(312500000, P_UNIPHY1_TX, 1, 0, 0),
  1672. { }
  1673. };
  1674. static struct clk_rcg2 nss_port5_tx_clk_src = {
  1675. .cmd_rcgr = 0x68068,
  1676. .freq_tbl = ftbl_nss_port5_tx_clk_src,
  1677. .hid_width = 5,
  1678. .parent_map = gcc_xo_uniphy0_tx_rx_uniphy1_tx_rx_ubi32_bias_map,
  1679. .clkr.hw.init = &(struct clk_init_data){
  1680. .name = "nss_port5_tx_clk_src",
  1681. .parent_names = gcc_xo_uniphy0_tx_rx_uniphy1_tx_rx_ubi32_bias,
  1682. .num_parents = 7,
  1683. .ops = &clk_rcg2_ops,
  1684. },
  1685. };
  1686. static struct clk_regmap_div nss_port5_tx_div_clk_src = {
  1687. .reg = 0x68444,
  1688. .shift = 0,
  1689. .width = 4,
  1690. .clkr = {
  1691. .hw.init = &(struct clk_init_data){
  1692. .name = "nss_port5_tx_div_clk_src",
  1693. .parent_names = (const char *[]){
  1694. "nss_port5_tx_clk_src"
  1695. },
  1696. .num_parents = 1,
  1697. .ops = &clk_regmap_div_ops,
  1698. .flags = CLK_SET_RATE_PARENT,
  1699. },
  1700. },
  1701. };
  1702. static const struct freq_tbl ftbl_nss_port6_rx_clk_src[] = {
  1703. F(19200000, P_XO, 1, 0, 0),
  1704. F(25000000, P_UNIPHY2_RX, 5, 0, 0),
  1705. F(25000000, P_UNIPHY2_RX, 12.5, 0, 0),
  1706. F(78125000, P_UNIPHY2_RX, 4, 0, 0),
  1707. F(125000000, P_UNIPHY2_RX, 1, 0, 0),
  1708. F(125000000, P_UNIPHY2_RX, 2.5, 0, 0),
  1709. F(156250000, P_UNIPHY2_RX, 2, 0, 0),
  1710. F(312500000, P_UNIPHY2_RX, 1, 0, 0),
  1711. { }
  1712. };
  1713. static struct clk_rcg2 nss_port6_rx_clk_src = {
  1714. .cmd_rcgr = 0x68070,
  1715. .freq_tbl = ftbl_nss_port6_rx_clk_src,
  1716. .hid_width = 5,
  1717. .parent_map = gcc_xo_uniphy2_rx_tx_ubi32_bias_map,
  1718. .clkr.hw.init = &(struct clk_init_data){
  1719. .name = "nss_port6_rx_clk_src",
  1720. .parent_names = gcc_xo_uniphy2_rx_tx_ubi32_bias,
  1721. .num_parents = 5,
  1722. .ops = &clk_rcg2_ops,
  1723. },
  1724. };
  1725. static struct clk_regmap_div nss_port6_rx_div_clk_src = {
  1726. .reg = 0x68450,
  1727. .shift = 0,
  1728. .width = 4,
  1729. .clkr = {
  1730. .hw.init = &(struct clk_init_data){
  1731. .name = "nss_port6_rx_div_clk_src",
  1732. .parent_names = (const char *[]){
  1733. "nss_port6_rx_clk_src"
  1734. },
  1735. .num_parents = 1,
  1736. .ops = &clk_regmap_div_ops,
  1737. .flags = CLK_SET_RATE_PARENT,
  1738. },
  1739. },
  1740. };
  1741. static const struct freq_tbl ftbl_nss_port6_tx_clk_src[] = {
  1742. F(19200000, P_XO, 1, 0, 0),
  1743. F(25000000, P_UNIPHY2_TX, 5, 0, 0),
  1744. F(25000000, P_UNIPHY2_TX, 12.5, 0, 0),
  1745. F(78125000, P_UNIPHY2_TX, 4, 0, 0),
  1746. F(125000000, P_UNIPHY2_TX, 1, 0, 0),
  1747. F(125000000, P_UNIPHY2_TX, 2.5, 0, 0),
  1748. F(156250000, P_UNIPHY2_TX, 2, 0, 0),
  1749. F(312500000, P_UNIPHY2_TX, 1, 0, 0),
  1750. { }
  1751. };
  1752. static struct clk_rcg2 nss_port6_tx_clk_src = {
  1753. .cmd_rcgr = 0x68078,
  1754. .freq_tbl = ftbl_nss_port6_tx_clk_src,
  1755. .hid_width = 5,
  1756. .parent_map = gcc_xo_uniphy2_tx_rx_ubi32_bias_map,
  1757. .clkr.hw.init = &(struct clk_init_data){
  1758. .name = "nss_port6_tx_clk_src",
  1759. .parent_names = gcc_xo_uniphy2_tx_rx_ubi32_bias,
  1760. .num_parents = 5,
  1761. .ops = &clk_rcg2_ops,
  1762. },
  1763. };
  1764. static struct clk_regmap_div nss_port6_tx_div_clk_src = {
  1765. .reg = 0x68454,
  1766. .shift = 0,
  1767. .width = 4,
  1768. .clkr = {
  1769. .hw.init = &(struct clk_init_data){
  1770. .name = "nss_port6_tx_div_clk_src",
  1771. .parent_names = (const char *[]){
  1772. "nss_port6_tx_clk_src"
  1773. },
  1774. .num_parents = 1,
  1775. .ops = &clk_regmap_div_ops,
  1776. .flags = CLK_SET_RATE_PARENT,
  1777. },
  1778. },
  1779. };
  1780. static struct freq_tbl ftbl_crypto_clk_src[] = {
  1781. F(40000000, P_GPLL0_DIV2, 10, 0, 0),
  1782. F(80000000, P_GPLL0, 10, 0, 0),
  1783. F(100000000, P_GPLL0, 8, 0, 0),
  1784. F(160000000, P_GPLL0, 5, 0, 0),
  1785. { }
  1786. };
  1787. static struct clk_rcg2 crypto_clk_src = {
  1788. .cmd_rcgr = 0x16004,
  1789. .freq_tbl = ftbl_crypto_clk_src,
  1790. .hid_width = 5,
  1791. .parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
  1792. .clkr.hw.init = &(struct clk_init_data){
  1793. .name = "crypto_clk_src",
  1794. .parent_names = gcc_xo_gpll0_gpll0_out_main_div2,
  1795. .num_parents = 3,
  1796. .ops = &clk_rcg2_ops,
  1797. },
  1798. };
  1799. static struct freq_tbl ftbl_gp_clk_src[] = {
  1800. F(19200000, P_XO, 1, 0, 0),
  1801. { }
  1802. };
  1803. static struct clk_rcg2 gp1_clk_src = {
  1804. .cmd_rcgr = 0x08004,
  1805. .freq_tbl = ftbl_gp_clk_src,
  1806. .mnd_width = 8,
  1807. .hid_width = 5,
  1808. .parent_map = gcc_xo_gpll0_gpll6_gpll0_sleep_clk_map,
  1809. .clkr.hw.init = &(struct clk_init_data){
  1810. .name = "gp1_clk_src",
  1811. .parent_names = gcc_xo_gpll0_gpll6_gpll0_sleep_clk,
  1812. .num_parents = 5,
  1813. .ops = &clk_rcg2_ops,
  1814. },
  1815. };
  1816. static struct clk_rcg2 gp2_clk_src = {
  1817. .cmd_rcgr = 0x09004,
  1818. .freq_tbl = ftbl_gp_clk_src,
  1819. .mnd_width = 8,
  1820. .hid_width = 5,
  1821. .parent_map = gcc_xo_gpll0_gpll6_gpll0_sleep_clk_map,
  1822. .clkr.hw.init = &(struct clk_init_data){
  1823. .name = "gp2_clk_src",
  1824. .parent_names = gcc_xo_gpll0_gpll6_gpll0_sleep_clk,
  1825. .num_parents = 5,
  1826. .ops = &clk_rcg2_ops,
  1827. },
  1828. };
  1829. static struct clk_rcg2 gp3_clk_src = {
  1830. .cmd_rcgr = 0x0a004,
  1831. .freq_tbl = ftbl_gp_clk_src,
  1832. .mnd_width = 8,
  1833. .hid_width = 5,
  1834. .parent_map = gcc_xo_gpll0_gpll6_gpll0_sleep_clk_map,
  1835. .clkr.hw.init = &(struct clk_init_data){
  1836. .name = "gp3_clk_src",
  1837. .parent_names = gcc_xo_gpll0_gpll6_gpll0_sleep_clk,
  1838. .num_parents = 5,
  1839. .ops = &clk_rcg2_ops,
  1840. },
  1841. };
  1842. static struct clk_branch gcc_blsp1_ahb_clk = {
  1843. .halt_reg = 0x01008,
  1844. .clkr = {
  1845. .enable_reg = 0x01008,
  1846. .enable_mask = BIT(0),
  1847. .hw.init = &(struct clk_init_data){
  1848. .name = "gcc_blsp1_ahb_clk",
  1849. .parent_names = (const char *[]){
  1850. "pcnoc_clk_src"
  1851. },
  1852. .num_parents = 1,
  1853. .flags = CLK_SET_RATE_PARENT,
  1854. .ops = &clk_branch2_ops,
  1855. },
  1856. },
  1857. };
  1858. static struct clk_branch gcc_blsp1_qup1_i2c_apps_clk = {
  1859. .halt_reg = 0x02008,
  1860. .clkr = {
  1861. .enable_reg = 0x02008,
  1862. .enable_mask = BIT(0),
  1863. .hw.init = &(struct clk_init_data){
  1864. .name = "gcc_blsp1_qup1_i2c_apps_clk",
  1865. .parent_names = (const char *[]){
  1866. "blsp1_qup1_i2c_apps_clk_src"
  1867. },
  1868. .num_parents = 1,
  1869. .flags = CLK_SET_RATE_PARENT,
  1870. .ops = &clk_branch2_ops,
  1871. },
  1872. },
  1873. };
  1874. static struct clk_branch gcc_blsp1_qup1_spi_apps_clk = {
  1875. .halt_reg = 0x02004,
  1876. .clkr = {
  1877. .enable_reg = 0x02004,
  1878. .enable_mask = BIT(0),
  1879. .hw.init = &(struct clk_init_data){
  1880. .name = "gcc_blsp1_qup1_spi_apps_clk",
  1881. .parent_names = (const char *[]){
  1882. "blsp1_qup1_spi_apps_clk_src"
  1883. },
  1884. .num_parents = 1,
  1885. .flags = CLK_SET_RATE_PARENT,
  1886. .ops = &clk_branch2_ops,
  1887. },
  1888. },
  1889. };
  1890. static struct clk_branch gcc_blsp1_qup2_i2c_apps_clk = {
  1891. .halt_reg = 0x03010,
  1892. .clkr = {
  1893. .enable_reg = 0x03010,
  1894. .enable_mask = BIT(0),
  1895. .hw.init = &(struct clk_init_data){
  1896. .name = "gcc_blsp1_qup2_i2c_apps_clk",
  1897. .parent_names = (const char *[]){
  1898. "blsp1_qup2_i2c_apps_clk_src"
  1899. },
  1900. .num_parents = 1,
  1901. .flags = CLK_SET_RATE_PARENT,
  1902. .ops = &clk_branch2_ops,
  1903. },
  1904. },
  1905. };
  1906. static struct clk_branch gcc_blsp1_qup2_spi_apps_clk = {
  1907. .halt_reg = 0x0300c,
  1908. .clkr = {
  1909. .enable_reg = 0x0300c,
  1910. .enable_mask = BIT(0),
  1911. .hw.init = &(struct clk_init_data){
  1912. .name = "gcc_blsp1_qup2_spi_apps_clk",
  1913. .parent_names = (const char *[]){
  1914. "blsp1_qup2_spi_apps_clk_src"
  1915. },
  1916. .num_parents = 1,
  1917. .flags = CLK_SET_RATE_PARENT,
  1918. .ops = &clk_branch2_ops,
  1919. },
  1920. },
  1921. };
  1922. static struct clk_branch gcc_blsp1_qup3_i2c_apps_clk = {
  1923. .halt_reg = 0x04010,
  1924. .clkr = {
  1925. .enable_reg = 0x04010,
  1926. .enable_mask = BIT(0),
  1927. .hw.init = &(struct clk_init_data){
  1928. .name = "gcc_blsp1_qup3_i2c_apps_clk",
  1929. .parent_names = (const char *[]){
  1930. "blsp1_qup3_i2c_apps_clk_src"
  1931. },
  1932. .num_parents = 1,
  1933. .flags = CLK_SET_RATE_PARENT,
  1934. .ops = &clk_branch2_ops,
  1935. },
  1936. },
  1937. };
  1938. static struct clk_branch gcc_blsp1_qup3_spi_apps_clk = {
  1939. .halt_reg = 0x0400c,
  1940. .clkr = {
  1941. .enable_reg = 0x0400c,
  1942. .enable_mask = BIT(0),
  1943. .hw.init = &(struct clk_init_data){
  1944. .name = "gcc_blsp1_qup3_spi_apps_clk",
  1945. .parent_names = (const char *[]){
  1946. "blsp1_qup3_spi_apps_clk_src"
  1947. },
  1948. .num_parents = 1,
  1949. .flags = CLK_SET_RATE_PARENT,
  1950. .ops = &clk_branch2_ops,
  1951. },
  1952. },
  1953. };
  1954. static struct clk_branch gcc_blsp1_qup4_i2c_apps_clk = {
  1955. .halt_reg = 0x05010,
  1956. .clkr = {
  1957. .enable_reg = 0x05010,
  1958. .enable_mask = BIT(0),
  1959. .hw.init = &(struct clk_init_data){
  1960. .name = "gcc_blsp1_qup4_i2c_apps_clk",
  1961. .parent_names = (const char *[]){
  1962. "blsp1_qup4_i2c_apps_clk_src"
  1963. },
  1964. .num_parents = 1,
  1965. .flags = CLK_SET_RATE_PARENT,
  1966. .ops = &clk_branch2_ops,
  1967. },
  1968. },
  1969. };
  1970. static struct clk_branch gcc_blsp1_qup4_spi_apps_clk = {
  1971. .halt_reg = 0x0500c,
  1972. .clkr = {
  1973. .enable_reg = 0x0500c,
  1974. .enable_mask = BIT(0),
  1975. .hw.init = &(struct clk_init_data){
  1976. .name = "gcc_blsp1_qup4_spi_apps_clk",
  1977. .parent_names = (const char *[]){
  1978. "blsp1_qup4_spi_apps_clk_src"
  1979. },
  1980. .num_parents = 1,
  1981. .flags = CLK_SET_RATE_PARENT,
  1982. .ops = &clk_branch2_ops,
  1983. },
  1984. },
  1985. };
  1986. static struct clk_branch gcc_blsp1_qup5_i2c_apps_clk = {
  1987. .halt_reg = 0x06010,
  1988. .clkr = {
  1989. .enable_reg = 0x06010,
  1990. .enable_mask = BIT(0),
  1991. .hw.init = &(struct clk_init_data){
  1992. .name = "gcc_blsp1_qup5_i2c_apps_clk",
  1993. .parent_names = (const char *[]){
  1994. "blsp1_qup5_i2c_apps_clk_src"
  1995. },
  1996. .num_parents = 1,
  1997. .flags = CLK_SET_RATE_PARENT,
  1998. .ops = &clk_branch2_ops,
  1999. },
  2000. },
  2001. };
  2002. static struct clk_branch gcc_blsp1_qup5_spi_apps_clk = {
  2003. .halt_reg = 0x0600c,
  2004. .clkr = {
  2005. .enable_reg = 0x0600c,
  2006. .enable_mask = BIT(0),
  2007. .hw.init = &(struct clk_init_data){
  2008. .name = "gcc_blsp1_qup5_spi_apps_clk",
  2009. .parent_names = (const char *[]){
  2010. "blsp1_qup5_spi_apps_clk_src"
  2011. },
  2012. .num_parents = 1,
  2013. .flags = CLK_SET_RATE_PARENT,
  2014. .ops = &clk_branch2_ops,
  2015. },
  2016. },
  2017. };
  2018. static struct clk_branch gcc_blsp1_qup6_i2c_apps_clk = {
  2019. .halt_reg = 0x07010,
  2020. .clkr = {
  2021. .enable_reg = 0x07010,
  2022. .enable_mask = BIT(0),
  2023. .hw.init = &(struct clk_init_data){
  2024. .name = "gcc_blsp1_qup6_i2c_apps_clk",
  2025. .parent_names = (const char *[]){
  2026. "blsp1_qup6_i2c_apps_clk_src"
  2027. },
  2028. .num_parents = 1,
  2029. .flags = CLK_SET_RATE_PARENT,
  2030. .ops = &clk_branch2_ops,
  2031. },
  2032. },
  2033. };
  2034. static struct clk_branch gcc_blsp1_qup6_spi_apps_clk = {
  2035. .halt_reg = 0x0700c,
  2036. .clkr = {
  2037. .enable_reg = 0x0700c,
  2038. .enable_mask = BIT(0),
  2039. .hw.init = &(struct clk_init_data){
  2040. .name = "gcc_blsp1_qup6_spi_apps_clk",
  2041. .parent_names = (const char *[]){
  2042. "blsp1_qup6_spi_apps_clk_src"
  2043. },
  2044. .num_parents = 1,
  2045. .flags = CLK_SET_RATE_PARENT,
  2046. .ops = &clk_branch2_ops,
  2047. },
  2048. },
  2049. };
  2050. static struct clk_branch gcc_blsp1_uart1_apps_clk = {
  2051. .halt_reg = 0x0203c,
  2052. .clkr = {
  2053. .enable_reg = 0x0203c,
  2054. .enable_mask = BIT(0),
  2055. .hw.init = &(struct clk_init_data){
  2056. .name = "gcc_blsp1_uart1_apps_clk",
  2057. .parent_names = (const char *[]){
  2058. "blsp1_uart1_apps_clk_src"
  2059. },
  2060. .num_parents = 1,
  2061. .flags = CLK_SET_RATE_PARENT,
  2062. .ops = &clk_branch2_ops,
  2063. },
  2064. },
  2065. };
  2066. static struct clk_branch gcc_blsp1_uart2_apps_clk = {
  2067. .halt_reg = 0x0302c,
  2068. .clkr = {
  2069. .enable_reg = 0x0302c,
  2070. .enable_mask = BIT(0),
  2071. .hw.init = &(struct clk_init_data){
  2072. .name = "gcc_blsp1_uart2_apps_clk",
  2073. .parent_names = (const char *[]){
  2074. "blsp1_uart2_apps_clk_src"
  2075. },
  2076. .num_parents = 1,
  2077. .flags = CLK_SET_RATE_PARENT,
  2078. .ops = &clk_branch2_ops,
  2079. },
  2080. },
  2081. };
  2082. static struct clk_branch gcc_blsp1_uart3_apps_clk = {
  2083. .halt_reg = 0x0402c,
  2084. .clkr = {
  2085. .enable_reg = 0x0402c,
  2086. .enable_mask = BIT(0),
  2087. .hw.init = &(struct clk_init_data){
  2088. .name = "gcc_blsp1_uart3_apps_clk",
  2089. .parent_names = (const char *[]){
  2090. "blsp1_uart3_apps_clk_src"
  2091. },
  2092. .num_parents = 1,
  2093. .flags = CLK_SET_RATE_PARENT,
  2094. .ops = &clk_branch2_ops,
  2095. },
  2096. },
  2097. };
  2098. static struct clk_branch gcc_blsp1_uart4_apps_clk = {
  2099. .halt_reg = 0x0502c,
  2100. .clkr = {
  2101. .enable_reg = 0x0502c,
  2102. .enable_mask = BIT(0),
  2103. .hw.init = &(struct clk_init_data){
  2104. .name = "gcc_blsp1_uart4_apps_clk",
  2105. .parent_names = (const char *[]){
  2106. "blsp1_uart4_apps_clk_src"
  2107. },
  2108. .num_parents = 1,
  2109. .flags = CLK_SET_RATE_PARENT,
  2110. .ops = &clk_branch2_ops,
  2111. },
  2112. },
  2113. };
  2114. static struct clk_branch gcc_blsp1_uart5_apps_clk = {
  2115. .halt_reg = 0x0602c,
  2116. .clkr = {
  2117. .enable_reg = 0x0602c,
  2118. .enable_mask = BIT(0),
  2119. .hw.init = &(struct clk_init_data){
  2120. .name = "gcc_blsp1_uart5_apps_clk",
  2121. .parent_names = (const char *[]){
  2122. "blsp1_uart5_apps_clk_src"
  2123. },
  2124. .num_parents = 1,
  2125. .flags = CLK_SET_RATE_PARENT,
  2126. .ops = &clk_branch2_ops,
  2127. },
  2128. },
  2129. };
  2130. static struct clk_branch gcc_blsp1_uart6_apps_clk = {
  2131. .halt_reg = 0x0702c,
  2132. .clkr = {
  2133. .enable_reg = 0x0702c,
  2134. .enable_mask = BIT(0),
  2135. .hw.init = &(struct clk_init_data){
  2136. .name = "gcc_blsp1_uart6_apps_clk",
  2137. .parent_names = (const char *[]){
  2138. "blsp1_uart6_apps_clk_src"
  2139. },
  2140. .num_parents = 1,
  2141. .flags = CLK_SET_RATE_PARENT,
  2142. .ops = &clk_branch2_ops,
  2143. },
  2144. },
  2145. };
  2146. static struct clk_branch gcc_prng_ahb_clk = {
  2147. .halt_reg = 0x13004,
  2148. .halt_check = BRANCH_HALT_VOTED,
  2149. .clkr = {
  2150. .enable_reg = 0x0b004,
  2151. .enable_mask = BIT(8),
  2152. .hw.init = &(struct clk_init_data){
  2153. .name = "gcc_prng_ahb_clk",
  2154. .parent_names = (const char *[]){
  2155. "pcnoc_clk_src"
  2156. },
  2157. .num_parents = 1,
  2158. .flags = CLK_SET_RATE_PARENT,
  2159. .ops = &clk_branch2_ops,
  2160. },
  2161. },
  2162. };
  2163. static struct clk_branch gcc_qpic_ahb_clk = {
  2164. .halt_reg = 0x57024,
  2165. .clkr = {
  2166. .enable_reg = 0x57024,
  2167. .enable_mask = BIT(0),
  2168. .hw.init = &(struct clk_init_data){
  2169. .name = "gcc_qpic_ahb_clk",
  2170. .parent_names = (const char *[]){
  2171. "pcnoc_clk_src"
  2172. },
  2173. .num_parents = 1,
  2174. .flags = CLK_SET_RATE_PARENT,
  2175. .ops = &clk_branch2_ops,
  2176. },
  2177. },
  2178. };
  2179. static struct clk_branch gcc_qpic_clk = {
  2180. .halt_reg = 0x57020,
  2181. .clkr = {
  2182. .enable_reg = 0x57020,
  2183. .enable_mask = BIT(0),
  2184. .hw.init = &(struct clk_init_data){
  2185. .name = "gcc_qpic_clk",
  2186. .parent_names = (const char *[]){
  2187. "pcnoc_clk_src"
  2188. },
  2189. .num_parents = 1,
  2190. .flags = CLK_SET_RATE_PARENT,
  2191. .ops = &clk_branch2_ops,
  2192. },
  2193. },
  2194. };
  2195. static struct clk_branch gcc_pcie0_ahb_clk = {
  2196. .halt_reg = 0x75010,
  2197. .clkr = {
  2198. .enable_reg = 0x75010,
  2199. .enable_mask = BIT(0),
  2200. .hw.init = &(struct clk_init_data){
  2201. .name = "gcc_pcie0_ahb_clk",
  2202. .parent_names = (const char *[]){
  2203. "pcnoc_clk_src"
  2204. },
  2205. .num_parents = 1,
  2206. .flags = CLK_SET_RATE_PARENT,
  2207. .ops = &clk_branch2_ops,
  2208. },
  2209. },
  2210. };
  2211. static struct clk_branch gcc_pcie0_aux_clk = {
  2212. .halt_reg = 0x75014,
  2213. .clkr = {
  2214. .enable_reg = 0x75014,
  2215. .enable_mask = BIT(0),
  2216. .hw.init = &(struct clk_init_data){
  2217. .name = "gcc_pcie0_aux_clk",
  2218. .parent_names = (const char *[]){
  2219. "pcie0_aux_clk_src"
  2220. },
  2221. .num_parents = 1,
  2222. .flags = CLK_SET_RATE_PARENT,
  2223. .ops = &clk_branch2_ops,
  2224. },
  2225. },
  2226. };
  2227. static struct clk_branch gcc_pcie0_axi_m_clk = {
  2228. .halt_reg = 0x75008,
  2229. .clkr = {
  2230. .enable_reg = 0x75008,
  2231. .enable_mask = BIT(0),
  2232. .hw.init = &(struct clk_init_data){
  2233. .name = "gcc_pcie0_axi_m_clk",
  2234. .parent_names = (const char *[]){
  2235. "pcie0_axi_clk_src"
  2236. },
  2237. .num_parents = 1,
  2238. .flags = CLK_SET_RATE_PARENT,
  2239. .ops = &clk_branch2_ops,
  2240. },
  2241. },
  2242. };
  2243. static struct clk_branch gcc_pcie0_axi_s_clk = {
  2244. .halt_reg = 0x7500c,
  2245. .clkr = {
  2246. .enable_reg = 0x7500c,
  2247. .enable_mask = BIT(0),
  2248. .hw.init = &(struct clk_init_data){
  2249. .name = "gcc_pcie0_axi_s_clk",
  2250. .parent_names = (const char *[]){
  2251. "pcie0_axi_clk_src"
  2252. },
  2253. .num_parents = 1,
  2254. .flags = CLK_SET_RATE_PARENT,
  2255. .ops = &clk_branch2_ops,
  2256. },
  2257. },
  2258. };
  2259. static struct clk_branch gcc_pcie0_pipe_clk = {
  2260. .halt_reg = 0x75018,
  2261. .halt_check = BRANCH_HALT_DELAY,
  2262. .clkr = {
  2263. .enable_reg = 0x75018,
  2264. .enable_mask = BIT(0),
  2265. .hw.init = &(struct clk_init_data){
  2266. .name = "gcc_pcie0_pipe_clk",
  2267. .parent_names = (const char *[]){
  2268. "pcie0_pipe_clk_src"
  2269. },
  2270. .num_parents = 1,
  2271. .flags = CLK_SET_RATE_PARENT,
  2272. .ops = &clk_branch2_ops,
  2273. },
  2274. },
  2275. };
  2276. static struct clk_branch gcc_sys_noc_pcie0_axi_clk = {
  2277. .halt_reg = 0x26048,
  2278. .clkr = {
  2279. .enable_reg = 0x26048,
  2280. .enable_mask = BIT(0),
  2281. .hw.init = &(struct clk_init_data){
  2282. .name = "gcc_sys_noc_pcie0_axi_clk",
  2283. .parent_names = (const char *[]){
  2284. "pcie0_axi_clk_src"
  2285. },
  2286. .num_parents = 1,
  2287. .flags = CLK_SET_RATE_PARENT,
  2288. .ops = &clk_branch2_ops,
  2289. },
  2290. },
  2291. };
  2292. static struct clk_branch gcc_pcie1_ahb_clk = {
  2293. .halt_reg = 0x76010,
  2294. .clkr = {
  2295. .enable_reg = 0x76010,
  2296. .enable_mask = BIT(0),
  2297. .hw.init = &(struct clk_init_data){
  2298. .name = "gcc_pcie1_ahb_clk",
  2299. .parent_names = (const char *[]){
  2300. "pcnoc_clk_src"
  2301. },
  2302. .num_parents = 1,
  2303. .flags = CLK_SET_RATE_PARENT,
  2304. .ops = &clk_branch2_ops,
  2305. },
  2306. },
  2307. };
  2308. static struct clk_branch gcc_pcie1_aux_clk = {
  2309. .halt_reg = 0x76014,
  2310. .clkr = {
  2311. .enable_reg = 0x76014,
  2312. .enable_mask = BIT(0),
  2313. .hw.init = &(struct clk_init_data){
  2314. .name = "gcc_pcie1_aux_clk",
  2315. .parent_names = (const char *[]){
  2316. "pcie1_aux_clk_src"
  2317. },
  2318. .num_parents = 1,
  2319. .flags = CLK_SET_RATE_PARENT,
  2320. .ops = &clk_branch2_ops,
  2321. },
  2322. },
  2323. };
  2324. static struct clk_branch gcc_pcie1_axi_m_clk = {
  2325. .halt_reg = 0x76008,
  2326. .clkr = {
  2327. .enable_reg = 0x76008,
  2328. .enable_mask = BIT(0),
  2329. .hw.init = &(struct clk_init_data){
  2330. .name = "gcc_pcie1_axi_m_clk",
  2331. .parent_names = (const char *[]){
  2332. "pcie1_axi_clk_src"
  2333. },
  2334. .num_parents = 1,
  2335. .flags = CLK_SET_RATE_PARENT,
  2336. .ops = &clk_branch2_ops,
  2337. },
  2338. },
  2339. };
  2340. static struct clk_branch gcc_pcie1_axi_s_clk = {
  2341. .halt_reg = 0x7600c,
  2342. .clkr = {
  2343. .enable_reg = 0x7600c,
  2344. .enable_mask = BIT(0),
  2345. .hw.init = &(struct clk_init_data){
  2346. .name = "gcc_pcie1_axi_s_clk",
  2347. .parent_names = (const char *[]){
  2348. "pcie1_axi_clk_src"
  2349. },
  2350. .num_parents = 1,
  2351. .flags = CLK_SET_RATE_PARENT,
  2352. .ops = &clk_branch2_ops,
  2353. },
  2354. },
  2355. };
  2356. static struct clk_branch gcc_pcie1_pipe_clk = {
  2357. .halt_reg = 0x76018,
  2358. .halt_check = BRANCH_HALT_DELAY,
  2359. .clkr = {
  2360. .enable_reg = 0x76018,
  2361. .enable_mask = BIT(0),
  2362. .hw.init = &(struct clk_init_data){
  2363. .name = "gcc_pcie1_pipe_clk",
  2364. .parent_names = (const char *[]){
  2365. "pcie1_pipe_clk_src"
  2366. },
  2367. .num_parents = 1,
  2368. .flags = CLK_SET_RATE_PARENT,
  2369. .ops = &clk_branch2_ops,
  2370. },
  2371. },
  2372. };
  2373. static struct clk_branch gcc_sys_noc_pcie1_axi_clk = {
  2374. .halt_reg = 0x2604c,
  2375. .clkr = {
  2376. .enable_reg = 0x2604c,
  2377. .enable_mask = BIT(0),
  2378. .hw.init = &(struct clk_init_data){
  2379. .name = "gcc_sys_noc_pcie1_axi_clk",
  2380. .parent_names = (const char *[]){
  2381. "pcie1_axi_clk_src"
  2382. },
  2383. .num_parents = 1,
  2384. .flags = CLK_SET_RATE_PARENT,
  2385. .ops = &clk_branch2_ops,
  2386. },
  2387. },
  2388. };
  2389. static struct clk_branch gcc_usb0_aux_clk = {
  2390. .halt_reg = 0x3e044,
  2391. .clkr = {
  2392. .enable_reg = 0x3e044,
  2393. .enable_mask = BIT(0),
  2394. .hw.init = &(struct clk_init_data){
  2395. .name = "gcc_usb0_aux_clk",
  2396. .parent_names = (const char *[]){
  2397. "usb0_aux_clk_src"
  2398. },
  2399. .num_parents = 1,
  2400. .flags = CLK_SET_RATE_PARENT,
  2401. .ops = &clk_branch2_ops,
  2402. },
  2403. },
  2404. };
  2405. static struct clk_branch gcc_sys_noc_usb0_axi_clk = {
  2406. .halt_reg = 0x26040,
  2407. .clkr = {
  2408. .enable_reg = 0x26040,
  2409. .enable_mask = BIT(0),
  2410. .hw.init = &(struct clk_init_data){
  2411. .name = "gcc_sys_noc_usb0_axi_clk",
  2412. .parent_names = (const char *[]){
  2413. "usb0_master_clk_src"
  2414. },
  2415. .num_parents = 1,
  2416. .flags = CLK_SET_RATE_PARENT,
  2417. .ops = &clk_branch2_ops,
  2418. },
  2419. },
  2420. };
  2421. static struct clk_branch gcc_usb0_master_clk = {
  2422. .halt_reg = 0x3e000,
  2423. .clkr = {
  2424. .enable_reg = 0x3e000,
  2425. .enable_mask = BIT(0),
  2426. .hw.init = &(struct clk_init_data){
  2427. .name = "gcc_usb0_master_clk",
  2428. .parent_names = (const char *[]){
  2429. "usb0_master_clk_src"
  2430. },
  2431. .num_parents = 1,
  2432. .flags = CLK_SET_RATE_PARENT,
  2433. .ops = &clk_branch2_ops,
  2434. },
  2435. },
  2436. };
  2437. static struct clk_branch gcc_usb0_mock_utmi_clk = {
  2438. .halt_reg = 0x3e008,
  2439. .clkr = {
  2440. .enable_reg = 0x3e008,
  2441. .enable_mask = BIT(0),
  2442. .hw.init = &(struct clk_init_data){
  2443. .name = "gcc_usb0_mock_utmi_clk",
  2444. .parent_names = (const char *[]){
  2445. "usb0_mock_utmi_clk_src"
  2446. },
  2447. .num_parents = 1,
  2448. .flags = CLK_SET_RATE_PARENT,
  2449. .ops = &clk_branch2_ops,
  2450. },
  2451. },
  2452. };
  2453. static struct clk_branch gcc_usb0_phy_cfg_ahb_clk = {
  2454. .halt_reg = 0x3e080,
  2455. .clkr = {
  2456. .enable_reg = 0x3e080,
  2457. .enable_mask = BIT(0),
  2458. .hw.init = &(struct clk_init_data){
  2459. .name = "gcc_usb0_phy_cfg_ahb_clk",
  2460. .parent_names = (const char *[]){
  2461. "pcnoc_clk_src"
  2462. },
  2463. .num_parents = 1,
  2464. .flags = CLK_SET_RATE_PARENT,
  2465. .ops = &clk_branch2_ops,
  2466. },
  2467. },
  2468. };
  2469. static struct clk_branch gcc_usb0_pipe_clk = {
  2470. .halt_reg = 0x3e040,
  2471. .halt_check = BRANCH_HALT_DELAY,
  2472. .clkr = {
  2473. .enable_reg = 0x3e040,
  2474. .enable_mask = BIT(0),
  2475. .hw.init = &(struct clk_init_data){
  2476. .name = "gcc_usb0_pipe_clk",
  2477. .parent_names = (const char *[]){
  2478. "usb0_pipe_clk_src"
  2479. },
  2480. .num_parents = 1,
  2481. .flags = CLK_SET_RATE_PARENT,
  2482. .ops = &clk_branch2_ops,
  2483. },
  2484. },
  2485. };
  2486. static struct clk_branch gcc_usb0_sleep_clk = {
  2487. .halt_reg = 0x3e004,
  2488. .clkr = {
  2489. .enable_reg = 0x3e004,
  2490. .enable_mask = BIT(0),
  2491. .hw.init = &(struct clk_init_data){
  2492. .name = "gcc_usb0_sleep_clk",
  2493. .parent_names = (const char *[]){
  2494. "gcc_sleep_clk_src"
  2495. },
  2496. .num_parents = 1,
  2497. .flags = CLK_SET_RATE_PARENT,
  2498. .ops = &clk_branch2_ops,
  2499. },
  2500. },
  2501. };
  2502. static struct clk_branch gcc_usb1_aux_clk = {
  2503. .halt_reg = 0x3f044,
  2504. .clkr = {
  2505. .enable_reg = 0x3f044,
  2506. .enable_mask = BIT(0),
  2507. .hw.init = &(struct clk_init_data){
  2508. .name = "gcc_usb1_aux_clk",
  2509. .parent_names = (const char *[]){
  2510. "usb1_aux_clk_src"
  2511. },
  2512. .num_parents = 1,
  2513. .flags = CLK_SET_RATE_PARENT,
  2514. .ops = &clk_branch2_ops,
  2515. },
  2516. },
  2517. };
  2518. static struct clk_branch gcc_sys_noc_usb1_axi_clk = {
  2519. .halt_reg = 0x26044,
  2520. .clkr = {
  2521. .enable_reg = 0x26044,
  2522. .enable_mask = BIT(0),
  2523. .hw.init = &(struct clk_init_data){
  2524. .name = "gcc_sys_noc_usb1_axi_clk",
  2525. .parent_names = (const char *[]){
  2526. "usb1_master_clk_src"
  2527. },
  2528. .num_parents = 1,
  2529. .flags = CLK_SET_RATE_PARENT,
  2530. .ops = &clk_branch2_ops,
  2531. },
  2532. },
  2533. };
  2534. static struct clk_branch gcc_usb1_master_clk = {
  2535. .halt_reg = 0x3f000,
  2536. .clkr = {
  2537. .enable_reg = 0x3f000,
  2538. .enable_mask = BIT(0),
  2539. .hw.init = &(struct clk_init_data){
  2540. .name = "gcc_usb1_master_clk",
  2541. .parent_names = (const char *[]){
  2542. "usb1_master_clk_src"
  2543. },
  2544. .num_parents = 1,
  2545. .flags = CLK_SET_RATE_PARENT,
  2546. .ops = &clk_branch2_ops,
  2547. },
  2548. },
  2549. };
  2550. static struct clk_branch gcc_usb1_mock_utmi_clk = {
  2551. .halt_reg = 0x3f008,
  2552. .clkr = {
  2553. .enable_reg = 0x3f008,
  2554. .enable_mask = BIT(0),
  2555. .hw.init = &(struct clk_init_data){
  2556. .name = "gcc_usb1_mock_utmi_clk",
  2557. .parent_names = (const char *[]){
  2558. "usb1_mock_utmi_clk_src"
  2559. },
  2560. .num_parents = 1,
  2561. .flags = CLK_SET_RATE_PARENT,
  2562. .ops = &clk_branch2_ops,
  2563. },
  2564. },
  2565. };
  2566. static struct clk_branch gcc_usb1_phy_cfg_ahb_clk = {
  2567. .halt_reg = 0x3f080,
  2568. .clkr = {
  2569. .enable_reg = 0x3f080,
  2570. .enable_mask = BIT(0),
  2571. .hw.init = &(struct clk_init_data){
  2572. .name = "gcc_usb1_phy_cfg_ahb_clk",
  2573. .parent_names = (const char *[]){
  2574. "pcnoc_clk_src"
  2575. },
  2576. .num_parents = 1,
  2577. .flags = CLK_SET_RATE_PARENT,
  2578. .ops = &clk_branch2_ops,
  2579. },
  2580. },
  2581. };
  2582. static struct clk_branch gcc_usb1_pipe_clk = {
  2583. .halt_reg = 0x3f040,
  2584. .halt_check = BRANCH_HALT_DELAY,
  2585. .clkr = {
  2586. .enable_reg = 0x3f040,
  2587. .enable_mask = BIT(0),
  2588. .hw.init = &(struct clk_init_data){
  2589. .name = "gcc_usb1_pipe_clk",
  2590. .parent_names = (const char *[]){
  2591. "usb1_pipe_clk_src"
  2592. },
  2593. .num_parents = 1,
  2594. .flags = CLK_SET_RATE_PARENT,
  2595. .ops = &clk_branch2_ops,
  2596. },
  2597. },
  2598. };
  2599. static struct clk_branch gcc_usb1_sleep_clk = {
  2600. .halt_reg = 0x3f004,
  2601. .clkr = {
  2602. .enable_reg = 0x3f004,
  2603. .enable_mask = BIT(0),
  2604. .hw.init = &(struct clk_init_data){
  2605. .name = "gcc_usb1_sleep_clk",
  2606. .parent_names = (const char *[]){
  2607. "gcc_sleep_clk_src"
  2608. },
  2609. .num_parents = 1,
  2610. .flags = CLK_SET_RATE_PARENT,
  2611. .ops = &clk_branch2_ops,
  2612. },
  2613. },
  2614. };
  2615. static struct clk_branch gcc_sdcc1_ahb_clk = {
  2616. .halt_reg = 0x4201c,
  2617. .clkr = {
  2618. .enable_reg = 0x4201c,
  2619. .enable_mask = BIT(0),
  2620. .hw.init = &(struct clk_init_data){
  2621. .name = "gcc_sdcc1_ahb_clk",
  2622. .parent_names = (const char *[]){
  2623. "pcnoc_clk_src"
  2624. },
  2625. .num_parents = 1,
  2626. .flags = CLK_SET_RATE_PARENT,
  2627. .ops = &clk_branch2_ops,
  2628. },
  2629. },
  2630. };
  2631. static struct clk_branch gcc_sdcc1_apps_clk = {
  2632. .halt_reg = 0x42018,
  2633. .clkr = {
  2634. .enable_reg = 0x42018,
  2635. .enable_mask = BIT(0),
  2636. .hw.init = &(struct clk_init_data){
  2637. .name = "gcc_sdcc1_apps_clk",
  2638. .parent_names = (const char *[]){
  2639. "sdcc1_apps_clk_src"
  2640. },
  2641. .num_parents = 1,
  2642. .flags = CLK_SET_RATE_PARENT,
  2643. .ops = &clk_branch2_ops,
  2644. },
  2645. },
  2646. };
  2647. static struct clk_branch gcc_sdcc1_ice_core_clk = {
  2648. .halt_reg = 0x5d014,
  2649. .clkr = {
  2650. .enable_reg = 0x5d014,
  2651. .enable_mask = BIT(0),
  2652. .hw.init = &(struct clk_init_data){
  2653. .name = "gcc_sdcc1_ice_core_clk",
  2654. .parent_names = (const char *[]){
  2655. "sdcc1_ice_core_clk_src"
  2656. },
  2657. .num_parents = 1,
  2658. .flags = CLK_SET_RATE_PARENT,
  2659. .ops = &clk_branch2_ops,
  2660. },
  2661. },
  2662. };
  2663. static struct clk_branch gcc_sdcc2_ahb_clk = {
  2664. .halt_reg = 0x4301c,
  2665. .clkr = {
  2666. .enable_reg = 0x4301c,
  2667. .enable_mask = BIT(0),
  2668. .hw.init = &(struct clk_init_data){
  2669. .name = "gcc_sdcc2_ahb_clk",
  2670. .parent_names = (const char *[]){
  2671. "pcnoc_clk_src"
  2672. },
  2673. .num_parents = 1,
  2674. .flags = CLK_SET_RATE_PARENT,
  2675. .ops = &clk_branch2_ops,
  2676. },
  2677. },
  2678. };
  2679. static struct clk_branch gcc_sdcc2_apps_clk = {
  2680. .halt_reg = 0x43018,
  2681. .clkr = {
  2682. .enable_reg = 0x43018,
  2683. .enable_mask = BIT(0),
  2684. .hw.init = &(struct clk_init_data){
  2685. .name = "gcc_sdcc2_apps_clk",
  2686. .parent_names = (const char *[]){
  2687. "sdcc2_apps_clk_src"
  2688. },
  2689. .num_parents = 1,
  2690. .flags = CLK_SET_RATE_PARENT,
  2691. .ops = &clk_branch2_ops,
  2692. },
  2693. },
  2694. };
  2695. static struct clk_branch gcc_mem_noc_nss_axi_clk = {
  2696. .halt_reg = 0x1d03c,
  2697. .clkr = {
  2698. .enable_reg = 0x1d03c,
  2699. .enable_mask = BIT(0),
  2700. .hw.init = &(struct clk_init_data){
  2701. .name = "gcc_mem_noc_nss_axi_clk",
  2702. .parent_names = (const char *[]){
  2703. "nss_noc_clk_src"
  2704. },
  2705. .num_parents = 1,
  2706. .flags = CLK_SET_RATE_PARENT,
  2707. .ops = &clk_branch2_ops,
  2708. },
  2709. },
  2710. };
  2711. static struct clk_branch gcc_nss_ce_apb_clk = {
  2712. .halt_reg = 0x68174,
  2713. .clkr = {
  2714. .enable_reg = 0x68174,
  2715. .enable_mask = BIT(0),
  2716. .hw.init = &(struct clk_init_data){
  2717. .name = "gcc_nss_ce_apb_clk",
  2718. .parent_names = (const char *[]){
  2719. "nss_ce_clk_src"
  2720. },
  2721. .num_parents = 1,
  2722. .flags = CLK_SET_RATE_PARENT,
  2723. .ops = &clk_branch2_ops,
  2724. },
  2725. },
  2726. };
  2727. static struct clk_branch gcc_nss_ce_axi_clk = {
  2728. .halt_reg = 0x68170,
  2729. .clkr = {
  2730. .enable_reg = 0x68170,
  2731. .enable_mask = BIT(0),
  2732. .hw.init = &(struct clk_init_data){
  2733. .name = "gcc_nss_ce_axi_clk",
  2734. .parent_names = (const char *[]){
  2735. "nss_ce_clk_src"
  2736. },
  2737. .num_parents = 1,
  2738. .flags = CLK_SET_RATE_PARENT,
  2739. .ops = &clk_branch2_ops,
  2740. },
  2741. },
  2742. };
  2743. static struct clk_branch gcc_nss_cfg_clk = {
  2744. .halt_reg = 0x68160,
  2745. .clkr = {
  2746. .enable_reg = 0x68160,
  2747. .enable_mask = BIT(0),
  2748. .hw.init = &(struct clk_init_data){
  2749. .name = "gcc_nss_cfg_clk",
  2750. .parent_names = (const char *[]){
  2751. "pcnoc_clk_src"
  2752. },
  2753. .num_parents = 1,
  2754. .flags = CLK_SET_RATE_PARENT,
  2755. .ops = &clk_branch2_ops,
  2756. },
  2757. },
  2758. };
  2759. static struct clk_branch gcc_nss_crypto_clk = {
  2760. .halt_reg = 0x68164,
  2761. .clkr = {
  2762. .enable_reg = 0x68164,
  2763. .enable_mask = BIT(0),
  2764. .hw.init = &(struct clk_init_data){
  2765. .name = "gcc_nss_crypto_clk",
  2766. .parent_names = (const char *[]){
  2767. "nss_crypto_clk_src"
  2768. },
  2769. .num_parents = 1,
  2770. .flags = CLK_SET_RATE_PARENT,
  2771. .ops = &clk_branch2_ops,
  2772. },
  2773. },
  2774. };
  2775. static struct clk_branch gcc_nss_csr_clk = {
  2776. .halt_reg = 0x68318,
  2777. .clkr = {
  2778. .enable_reg = 0x68318,
  2779. .enable_mask = BIT(0),
  2780. .hw.init = &(struct clk_init_data){
  2781. .name = "gcc_nss_csr_clk",
  2782. .parent_names = (const char *[]){
  2783. "nss_ce_clk_src"
  2784. },
  2785. .num_parents = 1,
  2786. .flags = CLK_SET_RATE_PARENT,
  2787. .ops = &clk_branch2_ops,
  2788. },
  2789. },
  2790. };
  2791. static struct clk_branch gcc_nss_edma_cfg_clk = {
  2792. .halt_reg = 0x6819c,
  2793. .clkr = {
  2794. .enable_reg = 0x6819c,
  2795. .enable_mask = BIT(0),
  2796. .hw.init = &(struct clk_init_data){
  2797. .name = "gcc_nss_edma_cfg_clk",
  2798. .parent_names = (const char *[]){
  2799. "nss_ppe_clk_src"
  2800. },
  2801. .num_parents = 1,
  2802. .flags = CLK_SET_RATE_PARENT,
  2803. .ops = &clk_branch2_ops,
  2804. },
  2805. },
  2806. };
  2807. static struct clk_branch gcc_nss_edma_clk = {
  2808. .halt_reg = 0x68198,
  2809. .clkr = {
  2810. .enable_reg = 0x68198,
  2811. .enable_mask = BIT(0),
  2812. .hw.init = &(struct clk_init_data){
  2813. .name = "gcc_nss_edma_clk",
  2814. .parent_names = (const char *[]){
  2815. "nss_ppe_clk_src"
  2816. },
  2817. .num_parents = 1,
  2818. .flags = CLK_SET_RATE_PARENT,
  2819. .ops = &clk_branch2_ops,
  2820. },
  2821. },
  2822. };
  2823. static struct clk_branch gcc_nss_imem_clk = {
  2824. .halt_reg = 0x68178,
  2825. .clkr = {
  2826. .enable_reg = 0x68178,
  2827. .enable_mask = BIT(0),
  2828. .hw.init = &(struct clk_init_data){
  2829. .name = "gcc_nss_imem_clk",
  2830. .parent_names = (const char *[]){
  2831. "nss_imem_clk_src"
  2832. },
  2833. .num_parents = 1,
  2834. .flags = CLK_SET_RATE_PARENT,
  2835. .ops = &clk_branch2_ops,
  2836. },
  2837. },
  2838. };
  2839. static struct clk_branch gcc_nss_noc_clk = {
  2840. .halt_reg = 0x68168,
  2841. .clkr = {
  2842. .enable_reg = 0x68168,
  2843. .enable_mask = BIT(0),
  2844. .hw.init = &(struct clk_init_data){
  2845. .name = "gcc_nss_noc_clk",
  2846. .parent_names = (const char *[]){
  2847. "nss_noc_clk_src"
  2848. },
  2849. .num_parents = 1,
  2850. .flags = CLK_SET_RATE_PARENT,
  2851. .ops = &clk_branch2_ops,
  2852. },
  2853. },
  2854. };
  2855. static struct clk_branch gcc_nss_ppe_btq_clk = {
  2856. .halt_reg = 0x6833c,
  2857. .clkr = {
  2858. .enable_reg = 0x6833c,
  2859. .enable_mask = BIT(0),
  2860. .hw.init = &(struct clk_init_data){
  2861. .name = "gcc_nss_ppe_btq_clk",
  2862. .parent_names = (const char *[]){
  2863. "nss_ppe_clk_src"
  2864. },
  2865. .num_parents = 1,
  2866. .flags = CLK_SET_RATE_PARENT,
  2867. .ops = &clk_branch2_ops,
  2868. },
  2869. },
  2870. };
  2871. static struct clk_branch gcc_nss_ppe_cfg_clk = {
  2872. .halt_reg = 0x68194,
  2873. .clkr = {
  2874. .enable_reg = 0x68194,
  2875. .enable_mask = BIT(0),
  2876. .hw.init = &(struct clk_init_data){
  2877. .name = "gcc_nss_ppe_cfg_clk",
  2878. .parent_names = (const char *[]){
  2879. "nss_ppe_clk_src"
  2880. },
  2881. .num_parents = 1,
  2882. .flags = CLK_SET_RATE_PARENT,
  2883. .ops = &clk_branch2_ops,
  2884. },
  2885. },
  2886. };
  2887. static struct clk_branch gcc_nss_ppe_clk = {
  2888. .halt_reg = 0x68190,
  2889. .clkr = {
  2890. .enable_reg = 0x68190,
  2891. .enable_mask = BIT(0),
  2892. .hw.init = &(struct clk_init_data){
  2893. .name = "gcc_nss_ppe_clk",
  2894. .parent_names = (const char *[]){
  2895. "nss_ppe_clk_src"
  2896. },
  2897. .num_parents = 1,
  2898. .flags = CLK_SET_RATE_PARENT,
  2899. .ops = &clk_branch2_ops,
  2900. },
  2901. },
  2902. };
  2903. static struct clk_branch gcc_nss_ppe_ipe_clk = {
  2904. .halt_reg = 0x68338,
  2905. .clkr = {
  2906. .enable_reg = 0x68338,
  2907. .enable_mask = BIT(0),
  2908. .hw.init = &(struct clk_init_data){
  2909. .name = "gcc_nss_ppe_ipe_clk",
  2910. .parent_names = (const char *[]){
  2911. "nss_ppe_clk_src"
  2912. },
  2913. .num_parents = 1,
  2914. .flags = CLK_SET_RATE_PARENT,
  2915. .ops = &clk_branch2_ops,
  2916. },
  2917. },
  2918. };
  2919. static struct clk_branch gcc_nss_ptp_ref_clk = {
  2920. .halt_reg = 0x6816c,
  2921. .clkr = {
  2922. .enable_reg = 0x6816c,
  2923. .enable_mask = BIT(0),
  2924. .hw.init = &(struct clk_init_data){
  2925. .name = "gcc_nss_ptp_ref_clk",
  2926. .parent_names = (const char *[]){
  2927. "nss_ppe_cdiv_clk_src"
  2928. },
  2929. .num_parents = 1,
  2930. .flags = CLK_SET_RATE_PARENT,
  2931. .ops = &clk_branch2_ops,
  2932. },
  2933. },
  2934. };
  2935. static struct clk_branch gcc_crypto_ppe_clk = {
  2936. .halt_reg = 0x68310,
  2937. .halt_bit = 31,
  2938. .clkr = {
  2939. .enable_reg = 0x68310,
  2940. .enable_mask = BIT(0),
  2941. .hw.init = &(struct clk_init_data){
  2942. .name = "gcc_crypto_ppe_clk",
  2943. .parent_names = (const char *[]){
  2944. "nss_ppe_clk_src"
  2945. },
  2946. .num_parents = 1,
  2947. .flags = CLK_SET_RATE_PARENT,
  2948. .ops = &clk_branch2_ops,
  2949. },
  2950. },
  2951. };
  2952. static struct clk_branch gcc_nssnoc_ce_apb_clk = {
  2953. .halt_reg = 0x6830c,
  2954. .clkr = {
  2955. .enable_reg = 0x6830c,
  2956. .enable_mask = BIT(0),
  2957. .hw.init = &(struct clk_init_data){
  2958. .name = "gcc_nssnoc_ce_apb_clk",
  2959. .parent_names = (const char *[]){
  2960. "nss_ce_clk_src"
  2961. },
  2962. .num_parents = 1,
  2963. .flags = CLK_SET_RATE_PARENT,
  2964. .ops = &clk_branch2_ops,
  2965. },
  2966. },
  2967. };
  2968. static struct clk_branch gcc_nssnoc_ce_axi_clk = {
  2969. .halt_reg = 0x68308,
  2970. .clkr = {
  2971. .enable_reg = 0x68308,
  2972. .enable_mask = BIT(0),
  2973. .hw.init = &(struct clk_init_data){
  2974. .name = "gcc_nssnoc_ce_axi_clk",
  2975. .parent_names = (const char *[]){
  2976. "nss_ce_clk_src"
  2977. },
  2978. .num_parents = 1,
  2979. .flags = CLK_SET_RATE_PARENT,
  2980. .ops = &clk_branch2_ops,
  2981. },
  2982. },
  2983. };
  2984. static struct clk_branch gcc_nssnoc_crypto_clk = {
  2985. .halt_reg = 0x68314,
  2986. .clkr = {
  2987. .enable_reg = 0x68314,
  2988. .enable_mask = BIT(0),
  2989. .hw.init = &(struct clk_init_data){
  2990. .name = "gcc_nssnoc_crypto_clk",
  2991. .parent_names = (const char *[]){
  2992. "nss_crypto_clk_src"
  2993. },
  2994. .num_parents = 1,
  2995. .flags = CLK_SET_RATE_PARENT,
  2996. .ops = &clk_branch2_ops,
  2997. },
  2998. },
  2999. };
  3000. static struct clk_branch gcc_nssnoc_ppe_cfg_clk = {
  3001. .halt_reg = 0x68304,
  3002. .clkr = {
  3003. .enable_reg = 0x68304,
  3004. .enable_mask = BIT(0),
  3005. .hw.init = &(struct clk_init_data){
  3006. .name = "gcc_nssnoc_ppe_cfg_clk",
  3007. .parent_names = (const char *[]){
  3008. "nss_ppe_clk_src"
  3009. },
  3010. .num_parents = 1,
  3011. .flags = CLK_SET_RATE_PARENT,
  3012. .ops = &clk_branch2_ops,
  3013. },
  3014. },
  3015. };
  3016. static struct clk_branch gcc_nssnoc_ppe_clk = {
  3017. .halt_reg = 0x68300,
  3018. .clkr = {
  3019. .enable_reg = 0x68300,
  3020. .enable_mask = BIT(0),
  3021. .hw.init = &(struct clk_init_data){
  3022. .name = "gcc_nssnoc_ppe_clk",
  3023. .parent_names = (const char *[]){
  3024. "nss_ppe_clk_src"
  3025. },
  3026. .num_parents = 1,
  3027. .flags = CLK_SET_RATE_PARENT,
  3028. .ops = &clk_branch2_ops,
  3029. },
  3030. },
  3031. };
  3032. static struct clk_branch gcc_nssnoc_qosgen_ref_clk = {
  3033. .halt_reg = 0x68180,
  3034. .clkr = {
  3035. .enable_reg = 0x68180,
  3036. .enable_mask = BIT(0),
  3037. .hw.init = &(struct clk_init_data){
  3038. .name = "gcc_nssnoc_qosgen_ref_clk",
  3039. .parent_names = (const char *[]){
  3040. "gcc_xo_clk_src"
  3041. },
  3042. .num_parents = 1,
  3043. .flags = CLK_SET_RATE_PARENT,
  3044. .ops = &clk_branch2_ops,
  3045. },
  3046. },
  3047. };
  3048. static struct clk_branch gcc_nssnoc_snoc_clk = {
  3049. .halt_reg = 0x68188,
  3050. .clkr = {
  3051. .enable_reg = 0x68188,
  3052. .enable_mask = BIT(0),
  3053. .hw.init = &(struct clk_init_data){
  3054. .name = "gcc_nssnoc_snoc_clk",
  3055. .parent_names = (const char *[]){
  3056. "system_noc_clk_src"
  3057. },
  3058. .num_parents = 1,
  3059. .flags = CLK_SET_RATE_PARENT,
  3060. .ops = &clk_branch2_ops,
  3061. },
  3062. },
  3063. };
  3064. static struct clk_branch gcc_nssnoc_timeout_ref_clk = {
  3065. .halt_reg = 0x68184,
  3066. .clkr = {
  3067. .enable_reg = 0x68184,
  3068. .enable_mask = BIT(0),
  3069. .hw.init = &(struct clk_init_data){
  3070. .name = "gcc_nssnoc_timeout_ref_clk",
  3071. .parent_names = (const char *[]){
  3072. "gcc_xo_div4_clk_src"
  3073. },
  3074. .num_parents = 1,
  3075. .flags = CLK_SET_RATE_PARENT,
  3076. .ops = &clk_branch2_ops,
  3077. },
  3078. },
  3079. };
  3080. static struct clk_branch gcc_nssnoc_ubi0_ahb_clk = {
  3081. .halt_reg = 0x68270,
  3082. .clkr = {
  3083. .enable_reg = 0x68270,
  3084. .enable_mask = BIT(0),
  3085. .hw.init = &(struct clk_init_data){
  3086. .name = "gcc_nssnoc_ubi0_ahb_clk",
  3087. .parent_names = (const char *[]){
  3088. "nss_ce_clk_src"
  3089. },
  3090. .num_parents = 1,
  3091. .flags = CLK_SET_RATE_PARENT,
  3092. .ops = &clk_branch2_ops,
  3093. },
  3094. },
  3095. };
  3096. static struct clk_branch gcc_nssnoc_ubi1_ahb_clk = {
  3097. .halt_reg = 0x68274,
  3098. .clkr = {
  3099. .enable_reg = 0x68274,
  3100. .enable_mask = BIT(0),
  3101. .hw.init = &(struct clk_init_data){
  3102. .name = "gcc_nssnoc_ubi1_ahb_clk",
  3103. .parent_names = (const char *[]){
  3104. "nss_ce_clk_src"
  3105. },
  3106. .num_parents = 1,
  3107. .flags = CLK_SET_RATE_PARENT,
  3108. .ops = &clk_branch2_ops,
  3109. },
  3110. },
  3111. };
  3112. static struct clk_branch gcc_ubi0_ahb_clk = {
  3113. .halt_reg = 0x6820c,
  3114. .halt_check = BRANCH_HALT_DELAY,
  3115. .clkr = {
  3116. .enable_reg = 0x6820c,
  3117. .enable_mask = BIT(0),
  3118. .hw.init = &(struct clk_init_data){
  3119. .name = "gcc_ubi0_ahb_clk",
  3120. .parent_names = (const char *[]){
  3121. "nss_ce_clk_src"
  3122. },
  3123. .num_parents = 1,
  3124. .flags = CLK_SET_RATE_PARENT,
  3125. .ops = &clk_branch2_ops,
  3126. },
  3127. },
  3128. };
  3129. static struct clk_branch gcc_ubi0_axi_clk = {
  3130. .halt_reg = 0x68200,
  3131. .halt_check = BRANCH_HALT_DELAY,
  3132. .clkr = {
  3133. .enable_reg = 0x68200,
  3134. .enable_mask = BIT(0),
  3135. .hw.init = &(struct clk_init_data){
  3136. .name = "gcc_ubi0_axi_clk",
  3137. .parent_names = (const char *[]){
  3138. "nss_noc_clk_src"
  3139. },
  3140. .num_parents = 1,
  3141. .flags = CLK_SET_RATE_PARENT,
  3142. .ops = &clk_branch2_ops,
  3143. },
  3144. },
  3145. };
  3146. static struct clk_branch gcc_ubi0_nc_axi_clk = {
  3147. .halt_reg = 0x68204,
  3148. .halt_check = BRANCH_HALT_DELAY,
  3149. .clkr = {
  3150. .enable_reg = 0x68204,
  3151. .enable_mask = BIT(0),
  3152. .hw.init = &(struct clk_init_data){
  3153. .name = "gcc_ubi0_nc_axi_clk",
  3154. .parent_names = (const char *[]){
  3155. "nss_noc_clk_src"
  3156. },
  3157. .num_parents = 1,
  3158. .flags = CLK_SET_RATE_PARENT,
  3159. .ops = &clk_branch2_ops,
  3160. },
  3161. },
  3162. };
  3163. static struct clk_branch gcc_ubi0_core_clk = {
  3164. .halt_reg = 0x68210,
  3165. .halt_check = BRANCH_HALT_DELAY,
  3166. .clkr = {
  3167. .enable_reg = 0x68210,
  3168. .enable_mask = BIT(0),
  3169. .hw.init = &(struct clk_init_data){
  3170. .name = "gcc_ubi0_core_clk",
  3171. .parent_names = (const char *[]){
  3172. "nss_ubi0_div_clk_src"
  3173. },
  3174. .num_parents = 1,
  3175. .flags = CLK_SET_RATE_PARENT,
  3176. .ops = &clk_branch2_ops,
  3177. },
  3178. },
  3179. };
  3180. static struct clk_branch gcc_ubi0_mpt_clk = {
  3181. .halt_reg = 0x68208,
  3182. .halt_check = BRANCH_HALT_DELAY,
  3183. .clkr = {
  3184. .enable_reg = 0x68208,
  3185. .enable_mask = BIT(0),
  3186. .hw.init = &(struct clk_init_data){
  3187. .name = "gcc_ubi0_mpt_clk",
  3188. .parent_names = (const char *[]){
  3189. "ubi_mpt_clk_src"
  3190. },
  3191. .num_parents = 1,
  3192. .flags = CLK_SET_RATE_PARENT,
  3193. .ops = &clk_branch2_ops,
  3194. },
  3195. },
  3196. };
  3197. static struct clk_branch gcc_ubi1_ahb_clk = {
  3198. .halt_reg = 0x6822c,
  3199. .halt_check = BRANCH_HALT_DELAY,
  3200. .clkr = {
  3201. .enable_reg = 0x6822c,
  3202. .enable_mask = BIT(0),
  3203. .hw.init = &(struct clk_init_data){
  3204. .name = "gcc_ubi1_ahb_clk",
  3205. .parent_names = (const char *[]){
  3206. "nss_ce_clk_src"
  3207. },
  3208. .num_parents = 1,
  3209. .flags = CLK_SET_RATE_PARENT,
  3210. .ops = &clk_branch2_ops,
  3211. },
  3212. },
  3213. };
  3214. static struct clk_branch gcc_ubi1_axi_clk = {
  3215. .halt_reg = 0x68220,
  3216. .halt_check = BRANCH_HALT_DELAY,
  3217. .clkr = {
  3218. .enable_reg = 0x68220,
  3219. .enable_mask = BIT(0),
  3220. .hw.init = &(struct clk_init_data){
  3221. .name = "gcc_ubi1_axi_clk",
  3222. .parent_names = (const char *[]){
  3223. "nss_noc_clk_src"
  3224. },
  3225. .num_parents = 1,
  3226. .flags = CLK_SET_RATE_PARENT,
  3227. .ops = &clk_branch2_ops,
  3228. },
  3229. },
  3230. };
  3231. static struct clk_branch gcc_ubi1_nc_axi_clk = {
  3232. .halt_reg = 0x68224,
  3233. .halt_check = BRANCH_HALT_DELAY,
  3234. .clkr = {
  3235. .enable_reg = 0x68224,
  3236. .enable_mask = BIT(0),
  3237. .hw.init = &(struct clk_init_data){
  3238. .name = "gcc_ubi1_nc_axi_clk",
  3239. .parent_names = (const char *[]){
  3240. "nss_noc_clk_src"
  3241. },
  3242. .num_parents = 1,
  3243. .flags = CLK_SET_RATE_PARENT,
  3244. .ops = &clk_branch2_ops,
  3245. },
  3246. },
  3247. };
  3248. static struct clk_branch gcc_ubi1_core_clk = {
  3249. .halt_reg = 0x68230,
  3250. .halt_check = BRANCH_HALT_DELAY,
  3251. .clkr = {
  3252. .enable_reg = 0x68230,
  3253. .enable_mask = BIT(0),
  3254. .hw.init = &(struct clk_init_data){
  3255. .name = "gcc_ubi1_core_clk",
  3256. .parent_names = (const char *[]){
  3257. "nss_ubi1_div_clk_src"
  3258. },
  3259. .num_parents = 1,
  3260. .flags = CLK_SET_RATE_PARENT,
  3261. .ops = &clk_branch2_ops,
  3262. },
  3263. },
  3264. };
  3265. static struct clk_branch gcc_ubi1_mpt_clk = {
  3266. .halt_reg = 0x68228,
  3267. .halt_check = BRANCH_HALT_DELAY,
  3268. .clkr = {
  3269. .enable_reg = 0x68228,
  3270. .enable_mask = BIT(0),
  3271. .hw.init = &(struct clk_init_data){
  3272. .name = "gcc_ubi1_mpt_clk",
  3273. .parent_names = (const char *[]){
  3274. "ubi_mpt_clk_src"
  3275. },
  3276. .num_parents = 1,
  3277. .flags = CLK_SET_RATE_PARENT,
  3278. .ops = &clk_branch2_ops,
  3279. },
  3280. },
  3281. };
  3282. static struct clk_branch gcc_cmn_12gpll_ahb_clk = {
  3283. .halt_reg = 0x56308,
  3284. .clkr = {
  3285. .enable_reg = 0x56308,
  3286. .enable_mask = BIT(0),
  3287. .hw.init = &(struct clk_init_data){
  3288. .name = "gcc_cmn_12gpll_ahb_clk",
  3289. .parent_names = (const char *[]){
  3290. "pcnoc_clk_src"
  3291. },
  3292. .num_parents = 1,
  3293. .flags = CLK_SET_RATE_PARENT,
  3294. .ops = &clk_branch2_ops,
  3295. },
  3296. },
  3297. };
  3298. static struct clk_branch gcc_cmn_12gpll_sys_clk = {
  3299. .halt_reg = 0x5630c,
  3300. .clkr = {
  3301. .enable_reg = 0x5630c,
  3302. .enable_mask = BIT(0),
  3303. .hw.init = &(struct clk_init_data){
  3304. .name = "gcc_cmn_12gpll_sys_clk",
  3305. .parent_names = (const char *[]){
  3306. "gcc_xo_clk_src"
  3307. },
  3308. .num_parents = 1,
  3309. .flags = CLK_SET_RATE_PARENT,
  3310. .ops = &clk_branch2_ops,
  3311. },
  3312. },
  3313. };
  3314. static struct clk_branch gcc_mdio_ahb_clk = {
  3315. .halt_reg = 0x58004,
  3316. .clkr = {
  3317. .enable_reg = 0x58004,
  3318. .enable_mask = BIT(0),
  3319. .hw.init = &(struct clk_init_data){
  3320. .name = "gcc_mdio_ahb_clk",
  3321. .parent_names = (const char *[]){
  3322. "pcnoc_clk_src"
  3323. },
  3324. .num_parents = 1,
  3325. .flags = CLK_SET_RATE_PARENT,
  3326. .ops = &clk_branch2_ops,
  3327. },
  3328. },
  3329. };
  3330. static struct clk_branch gcc_uniphy0_ahb_clk = {
  3331. .halt_reg = 0x56008,
  3332. .clkr = {
  3333. .enable_reg = 0x56008,
  3334. .enable_mask = BIT(0),
  3335. .hw.init = &(struct clk_init_data){
  3336. .name = "gcc_uniphy0_ahb_clk",
  3337. .parent_names = (const char *[]){
  3338. "pcnoc_clk_src"
  3339. },
  3340. .num_parents = 1,
  3341. .flags = CLK_SET_RATE_PARENT,
  3342. .ops = &clk_branch2_ops,
  3343. },
  3344. },
  3345. };
  3346. static struct clk_branch gcc_uniphy0_sys_clk = {
  3347. .halt_reg = 0x5600c,
  3348. .clkr = {
  3349. .enable_reg = 0x5600c,
  3350. .enable_mask = BIT(0),
  3351. .hw.init = &(struct clk_init_data){
  3352. .name = "gcc_uniphy0_sys_clk",
  3353. .parent_names = (const char *[]){
  3354. "gcc_xo_clk_src"
  3355. },
  3356. .num_parents = 1,
  3357. .flags = CLK_SET_RATE_PARENT,
  3358. .ops = &clk_branch2_ops,
  3359. },
  3360. },
  3361. };
  3362. static struct clk_branch gcc_uniphy1_ahb_clk = {
  3363. .halt_reg = 0x56108,
  3364. .clkr = {
  3365. .enable_reg = 0x56108,
  3366. .enable_mask = BIT(0),
  3367. .hw.init = &(struct clk_init_data){
  3368. .name = "gcc_uniphy1_ahb_clk",
  3369. .parent_names = (const char *[]){
  3370. "pcnoc_clk_src"
  3371. },
  3372. .num_parents = 1,
  3373. .flags = CLK_SET_RATE_PARENT,
  3374. .ops = &clk_branch2_ops,
  3375. },
  3376. },
  3377. };
  3378. static struct clk_branch gcc_uniphy1_sys_clk = {
  3379. .halt_reg = 0x5610c,
  3380. .clkr = {
  3381. .enable_reg = 0x5610c,
  3382. .enable_mask = BIT(0),
  3383. .hw.init = &(struct clk_init_data){
  3384. .name = "gcc_uniphy1_sys_clk",
  3385. .parent_names = (const char *[]){
  3386. "gcc_xo_clk_src"
  3387. },
  3388. .num_parents = 1,
  3389. .flags = CLK_SET_RATE_PARENT,
  3390. .ops = &clk_branch2_ops,
  3391. },
  3392. },
  3393. };
  3394. static struct clk_branch gcc_uniphy2_ahb_clk = {
  3395. .halt_reg = 0x56208,
  3396. .clkr = {
  3397. .enable_reg = 0x56208,
  3398. .enable_mask = BIT(0),
  3399. .hw.init = &(struct clk_init_data){
  3400. .name = "gcc_uniphy2_ahb_clk",
  3401. .parent_names = (const char *[]){
  3402. "pcnoc_clk_src"
  3403. },
  3404. .num_parents = 1,
  3405. .flags = CLK_SET_RATE_PARENT,
  3406. .ops = &clk_branch2_ops,
  3407. },
  3408. },
  3409. };
  3410. static struct clk_branch gcc_uniphy2_sys_clk = {
  3411. .halt_reg = 0x5620c,
  3412. .clkr = {
  3413. .enable_reg = 0x5620c,
  3414. .enable_mask = BIT(0),
  3415. .hw.init = &(struct clk_init_data){
  3416. .name = "gcc_uniphy2_sys_clk",
  3417. .parent_names = (const char *[]){
  3418. "gcc_xo_clk_src"
  3419. },
  3420. .num_parents = 1,
  3421. .flags = CLK_SET_RATE_PARENT,
  3422. .ops = &clk_branch2_ops,
  3423. },
  3424. },
  3425. };
  3426. static struct clk_branch gcc_nss_port1_rx_clk = {
  3427. .halt_reg = 0x68240,
  3428. .clkr = {
  3429. .enable_reg = 0x68240,
  3430. .enable_mask = BIT(0),
  3431. .hw.init = &(struct clk_init_data){
  3432. .name = "gcc_nss_port1_rx_clk",
  3433. .parent_names = (const char *[]){
  3434. "nss_port1_rx_div_clk_src"
  3435. },
  3436. .num_parents = 1,
  3437. .flags = CLK_SET_RATE_PARENT,
  3438. .ops = &clk_branch2_ops,
  3439. },
  3440. },
  3441. };
  3442. static struct clk_branch gcc_nss_port1_tx_clk = {
  3443. .halt_reg = 0x68244,
  3444. .clkr = {
  3445. .enable_reg = 0x68244,
  3446. .enable_mask = BIT(0),
  3447. .hw.init = &(struct clk_init_data){
  3448. .name = "gcc_nss_port1_tx_clk",
  3449. .parent_names = (const char *[]){
  3450. "nss_port1_tx_div_clk_src"
  3451. },
  3452. .num_parents = 1,
  3453. .flags = CLK_SET_RATE_PARENT,
  3454. .ops = &clk_branch2_ops,
  3455. },
  3456. },
  3457. };
  3458. static struct clk_branch gcc_nss_port2_rx_clk = {
  3459. .halt_reg = 0x68248,
  3460. .clkr = {
  3461. .enable_reg = 0x68248,
  3462. .enable_mask = BIT(0),
  3463. .hw.init = &(struct clk_init_data){
  3464. .name = "gcc_nss_port2_rx_clk",
  3465. .parent_names = (const char *[]){
  3466. "nss_port2_rx_div_clk_src"
  3467. },
  3468. .num_parents = 1,
  3469. .flags = CLK_SET_RATE_PARENT,
  3470. .ops = &clk_branch2_ops,
  3471. },
  3472. },
  3473. };
  3474. static struct clk_branch gcc_nss_port2_tx_clk = {
  3475. .halt_reg = 0x6824c,
  3476. .clkr = {
  3477. .enable_reg = 0x6824c,
  3478. .enable_mask = BIT(0),
  3479. .hw.init = &(struct clk_init_data){
  3480. .name = "gcc_nss_port2_tx_clk",
  3481. .parent_names = (const char *[]){
  3482. "nss_port2_tx_div_clk_src"
  3483. },
  3484. .num_parents = 1,
  3485. .flags = CLK_SET_RATE_PARENT,
  3486. .ops = &clk_branch2_ops,
  3487. },
  3488. },
  3489. };
  3490. static struct clk_branch gcc_nss_port3_rx_clk = {
  3491. .halt_reg = 0x68250,
  3492. .clkr = {
  3493. .enable_reg = 0x68250,
  3494. .enable_mask = BIT(0),
  3495. .hw.init = &(struct clk_init_data){
  3496. .name = "gcc_nss_port3_rx_clk",
  3497. .parent_names = (const char *[]){
  3498. "nss_port3_rx_div_clk_src"
  3499. },
  3500. .num_parents = 1,
  3501. .flags = CLK_SET_RATE_PARENT,
  3502. .ops = &clk_branch2_ops,
  3503. },
  3504. },
  3505. };
  3506. static struct clk_branch gcc_nss_port3_tx_clk = {
  3507. .halt_reg = 0x68254,
  3508. .clkr = {
  3509. .enable_reg = 0x68254,
  3510. .enable_mask = BIT(0),
  3511. .hw.init = &(struct clk_init_data){
  3512. .name = "gcc_nss_port3_tx_clk",
  3513. .parent_names = (const char *[]){
  3514. "nss_port3_tx_div_clk_src"
  3515. },
  3516. .num_parents = 1,
  3517. .flags = CLK_SET_RATE_PARENT,
  3518. .ops = &clk_branch2_ops,
  3519. },
  3520. },
  3521. };
  3522. static struct clk_branch gcc_nss_port4_rx_clk = {
  3523. .halt_reg = 0x68258,
  3524. .clkr = {
  3525. .enable_reg = 0x68258,
  3526. .enable_mask = BIT(0),
  3527. .hw.init = &(struct clk_init_data){
  3528. .name = "gcc_nss_port4_rx_clk",
  3529. .parent_names = (const char *[]){
  3530. "nss_port4_rx_div_clk_src"
  3531. },
  3532. .num_parents = 1,
  3533. .flags = CLK_SET_RATE_PARENT,
  3534. .ops = &clk_branch2_ops,
  3535. },
  3536. },
  3537. };
  3538. static struct clk_branch gcc_nss_port4_tx_clk = {
  3539. .halt_reg = 0x6825c,
  3540. .clkr = {
  3541. .enable_reg = 0x6825c,
  3542. .enable_mask = BIT(0),
  3543. .hw.init = &(struct clk_init_data){
  3544. .name = "gcc_nss_port4_tx_clk",
  3545. .parent_names = (const char *[]){
  3546. "nss_port4_tx_div_clk_src"
  3547. },
  3548. .num_parents = 1,
  3549. .flags = CLK_SET_RATE_PARENT,
  3550. .ops = &clk_branch2_ops,
  3551. },
  3552. },
  3553. };
  3554. static struct clk_branch gcc_nss_port5_rx_clk = {
  3555. .halt_reg = 0x68260,
  3556. .clkr = {
  3557. .enable_reg = 0x68260,
  3558. .enable_mask = BIT(0),
  3559. .hw.init = &(struct clk_init_data){
  3560. .name = "gcc_nss_port5_rx_clk",
  3561. .parent_names = (const char *[]){
  3562. "nss_port5_rx_div_clk_src"
  3563. },
  3564. .num_parents = 1,
  3565. .flags = CLK_SET_RATE_PARENT,
  3566. .ops = &clk_branch2_ops,
  3567. },
  3568. },
  3569. };
  3570. static struct clk_branch gcc_nss_port5_tx_clk = {
  3571. .halt_reg = 0x68264,
  3572. .clkr = {
  3573. .enable_reg = 0x68264,
  3574. .enable_mask = BIT(0),
  3575. .hw.init = &(struct clk_init_data){
  3576. .name = "gcc_nss_port5_tx_clk",
  3577. .parent_names = (const char *[]){
  3578. "nss_port5_tx_div_clk_src"
  3579. },
  3580. .num_parents = 1,
  3581. .flags = CLK_SET_RATE_PARENT,
  3582. .ops = &clk_branch2_ops,
  3583. },
  3584. },
  3585. };
  3586. static struct clk_branch gcc_nss_port6_rx_clk = {
  3587. .halt_reg = 0x68268,
  3588. .clkr = {
  3589. .enable_reg = 0x68268,
  3590. .enable_mask = BIT(0),
  3591. .hw.init = &(struct clk_init_data){
  3592. .name = "gcc_nss_port6_rx_clk",
  3593. .parent_names = (const char *[]){
  3594. "nss_port6_rx_div_clk_src"
  3595. },
  3596. .num_parents = 1,
  3597. .flags = CLK_SET_RATE_PARENT,
  3598. .ops = &clk_branch2_ops,
  3599. },
  3600. },
  3601. };
  3602. static struct clk_branch gcc_nss_port6_tx_clk = {
  3603. .halt_reg = 0x6826c,
  3604. .clkr = {
  3605. .enable_reg = 0x6826c,
  3606. .enable_mask = BIT(0),
  3607. .hw.init = &(struct clk_init_data){
  3608. .name = "gcc_nss_port6_tx_clk",
  3609. .parent_names = (const char *[]){
  3610. "nss_port6_tx_div_clk_src"
  3611. },
  3612. .num_parents = 1,
  3613. .flags = CLK_SET_RATE_PARENT,
  3614. .ops = &clk_branch2_ops,
  3615. },
  3616. },
  3617. };
  3618. static struct clk_branch gcc_port1_mac_clk = {
  3619. .halt_reg = 0x68320,
  3620. .clkr = {
  3621. .enable_reg = 0x68320,
  3622. .enable_mask = BIT(0),
  3623. .hw.init = &(struct clk_init_data){
  3624. .name = "gcc_port1_mac_clk",
  3625. .parent_names = (const char *[]){
  3626. "nss_ppe_clk_src"
  3627. },
  3628. .num_parents = 1,
  3629. .flags = CLK_SET_RATE_PARENT,
  3630. .ops = &clk_branch2_ops,
  3631. },
  3632. },
  3633. };
  3634. static struct clk_branch gcc_port2_mac_clk = {
  3635. .halt_reg = 0x68324,
  3636. .clkr = {
  3637. .enable_reg = 0x68324,
  3638. .enable_mask = BIT(0),
  3639. .hw.init = &(struct clk_init_data){
  3640. .name = "gcc_port2_mac_clk",
  3641. .parent_names = (const char *[]){
  3642. "nss_ppe_clk_src"
  3643. },
  3644. .num_parents = 1,
  3645. .flags = CLK_SET_RATE_PARENT,
  3646. .ops = &clk_branch2_ops,
  3647. },
  3648. },
  3649. };
  3650. static struct clk_branch gcc_port3_mac_clk = {
  3651. .halt_reg = 0x68328,
  3652. .clkr = {
  3653. .enable_reg = 0x68328,
  3654. .enable_mask = BIT(0),
  3655. .hw.init = &(struct clk_init_data){
  3656. .name = "gcc_port3_mac_clk",
  3657. .parent_names = (const char *[]){
  3658. "nss_ppe_clk_src"
  3659. },
  3660. .num_parents = 1,
  3661. .flags = CLK_SET_RATE_PARENT,
  3662. .ops = &clk_branch2_ops,
  3663. },
  3664. },
  3665. };
  3666. static struct clk_branch gcc_port4_mac_clk = {
  3667. .halt_reg = 0x6832c,
  3668. .clkr = {
  3669. .enable_reg = 0x6832c,
  3670. .enable_mask = BIT(0),
  3671. .hw.init = &(struct clk_init_data){
  3672. .name = "gcc_port4_mac_clk",
  3673. .parent_names = (const char *[]){
  3674. "nss_ppe_clk_src"
  3675. },
  3676. .num_parents = 1,
  3677. .flags = CLK_SET_RATE_PARENT,
  3678. .ops = &clk_branch2_ops,
  3679. },
  3680. },
  3681. };
  3682. static struct clk_branch gcc_port5_mac_clk = {
  3683. .halt_reg = 0x68330,
  3684. .clkr = {
  3685. .enable_reg = 0x68330,
  3686. .enable_mask = BIT(0),
  3687. .hw.init = &(struct clk_init_data){
  3688. .name = "gcc_port5_mac_clk",
  3689. .parent_names = (const char *[]){
  3690. "nss_ppe_clk_src"
  3691. },
  3692. .num_parents = 1,
  3693. .flags = CLK_SET_RATE_PARENT,
  3694. .ops = &clk_branch2_ops,
  3695. },
  3696. },
  3697. };
  3698. static struct clk_branch gcc_port6_mac_clk = {
  3699. .halt_reg = 0x68334,
  3700. .clkr = {
  3701. .enable_reg = 0x68334,
  3702. .enable_mask = BIT(0),
  3703. .hw.init = &(struct clk_init_data){
  3704. .name = "gcc_port6_mac_clk",
  3705. .parent_names = (const char *[]){
  3706. "nss_ppe_clk_src"
  3707. },
  3708. .num_parents = 1,
  3709. .flags = CLK_SET_RATE_PARENT,
  3710. .ops = &clk_branch2_ops,
  3711. },
  3712. },
  3713. };
  3714. static struct clk_branch gcc_uniphy0_port1_rx_clk = {
  3715. .halt_reg = 0x56010,
  3716. .clkr = {
  3717. .enable_reg = 0x56010,
  3718. .enable_mask = BIT(0),
  3719. .hw.init = &(struct clk_init_data){
  3720. .name = "gcc_uniphy0_port1_rx_clk",
  3721. .parent_names = (const char *[]){
  3722. "nss_port1_rx_div_clk_src"
  3723. },
  3724. .num_parents = 1,
  3725. .flags = CLK_SET_RATE_PARENT,
  3726. .ops = &clk_branch2_ops,
  3727. },
  3728. },
  3729. };
  3730. static struct clk_branch gcc_uniphy0_port1_tx_clk = {
  3731. .halt_reg = 0x56014,
  3732. .clkr = {
  3733. .enable_reg = 0x56014,
  3734. .enable_mask = BIT(0),
  3735. .hw.init = &(struct clk_init_data){
  3736. .name = "gcc_uniphy0_port1_tx_clk",
  3737. .parent_names = (const char *[]){
  3738. "nss_port1_tx_div_clk_src"
  3739. },
  3740. .num_parents = 1,
  3741. .flags = CLK_SET_RATE_PARENT,
  3742. .ops = &clk_branch2_ops,
  3743. },
  3744. },
  3745. };
  3746. static struct clk_branch gcc_uniphy0_port2_rx_clk = {
  3747. .halt_reg = 0x56018,
  3748. .clkr = {
  3749. .enable_reg = 0x56018,
  3750. .enable_mask = BIT(0),
  3751. .hw.init = &(struct clk_init_data){
  3752. .name = "gcc_uniphy0_port2_rx_clk",
  3753. .parent_names = (const char *[]){
  3754. "nss_port2_rx_div_clk_src"
  3755. },
  3756. .num_parents = 1,
  3757. .flags = CLK_SET_RATE_PARENT,
  3758. .ops = &clk_branch2_ops,
  3759. },
  3760. },
  3761. };
  3762. static struct clk_branch gcc_uniphy0_port2_tx_clk = {
  3763. .halt_reg = 0x5601c,
  3764. .clkr = {
  3765. .enable_reg = 0x5601c,
  3766. .enable_mask = BIT(0),
  3767. .hw.init = &(struct clk_init_data){
  3768. .name = "gcc_uniphy0_port2_tx_clk",
  3769. .parent_names = (const char *[]){
  3770. "nss_port2_tx_div_clk_src"
  3771. },
  3772. .num_parents = 1,
  3773. .flags = CLK_SET_RATE_PARENT,
  3774. .ops = &clk_branch2_ops,
  3775. },
  3776. },
  3777. };
  3778. static struct clk_branch gcc_uniphy0_port3_rx_clk = {
  3779. .halt_reg = 0x56020,
  3780. .clkr = {
  3781. .enable_reg = 0x56020,
  3782. .enable_mask = BIT(0),
  3783. .hw.init = &(struct clk_init_data){
  3784. .name = "gcc_uniphy0_port3_rx_clk",
  3785. .parent_names = (const char *[]){
  3786. "nss_port3_rx_div_clk_src"
  3787. },
  3788. .num_parents = 1,
  3789. .flags = CLK_SET_RATE_PARENT,
  3790. .ops = &clk_branch2_ops,
  3791. },
  3792. },
  3793. };
  3794. static struct clk_branch gcc_uniphy0_port3_tx_clk = {
  3795. .halt_reg = 0x56024,
  3796. .clkr = {
  3797. .enable_reg = 0x56024,
  3798. .enable_mask = BIT(0),
  3799. .hw.init = &(struct clk_init_data){
  3800. .name = "gcc_uniphy0_port3_tx_clk",
  3801. .parent_names = (const char *[]){
  3802. "nss_port3_tx_div_clk_src"
  3803. },
  3804. .num_parents = 1,
  3805. .flags = CLK_SET_RATE_PARENT,
  3806. .ops = &clk_branch2_ops,
  3807. },
  3808. },
  3809. };
  3810. static struct clk_branch gcc_uniphy0_port4_rx_clk = {
  3811. .halt_reg = 0x56028,
  3812. .clkr = {
  3813. .enable_reg = 0x56028,
  3814. .enable_mask = BIT(0),
  3815. .hw.init = &(struct clk_init_data){
  3816. .name = "gcc_uniphy0_port4_rx_clk",
  3817. .parent_names = (const char *[]){
  3818. "nss_port4_rx_div_clk_src"
  3819. },
  3820. .num_parents = 1,
  3821. .flags = CLK_SET_RATE_PARENT,
  3822. .ops = &clk_branch2_ops,
  3823. },
  3824. },
  3825. };
  3826. static struct clk_branch gcc_uniphy0_port4_tx_clk = {
  3827. .halt_reg = 0x5602c,
  3828. .clkr = {
  3829. .enable_reg = 0x5602c,
  3830. .enable_mask = BIT(0),
  3831. .hw.init = &(struct clk_init_data){
  3832. .name = "gcc_uniphy0_port4_tx_clk",
  3833. .parent_names = (const char *[]){
  3834. "nss_port4_tx_div_clk_src"
  3835. },
  3836. .num_parents = 1,
  3837. .flags = CLK_SET_RATE_PARENT,
  3838. .ops = &clk_branch2_ops,
  3839. },
  3840. },
  3841. };
  3842. static struct clk_branch gcc_uniphy0_port5_rx_clk = {
  3843. .halt_reg = 0x56030,
  3844. .clkr = {
  3845. .enable_reg = 0x56030,
  3846. .enable_mask = BIT(0),
  3847. .hw.init = &(struct clk_init_data){
  3848. .name = "gcc_uniphy0_port5_rx_clk",
  3849. .parent_names = (const char *[]){
  3850. "nss_port5_rx_div_clk_src"
  3851. },
  3852. .num_parents = 1,
  3853. .flags = CLK_SET_RATE_PARENT,
  3854. .ops = &clk_branch2_ops,
  3855. },
  3856. },
  3857. };
  3858. static struct clk_branch gcc_uniphy0_port5_tx_clk = {
  3859. .halt_reg = 0x56034,
  3860. .clkr = {
  3861. .enable_reg = 0x56034,
  3862. .enable_mask = BIT(0),
  3863. .hw.init = &(struct clk_init_data){
  3864. .name = "gcc_uniphy0_port5_tx_clk",
  3865. .parent_names = (const char *[]){
  3866. "nss_port5_tx_div_clk_src"
  3867. },
  3868. .num_parents = 1,
  3869. .flags = CLK_SET_RATE_PARENT,
  3870. .ops = &clk_branch2_ops,
  3871. },
  3872. },
  3873. };
  3874. static struct clk_branch gcc_uniphy1_port5_rx_clk = {
  3875. .halt_reg = 0x56110,
  3876. .clkr = {
  3877. .enable_reg = 0x56110,
  3878. .enable_mask = BIT(0),
  3879. .hw.init = &(struct clk_init_data){
  3880. .name = "gcc_uniphy1_port5_rx_clk",
  3881. .parent_names = (const char *[]){
  3882. "nss_port5_rx_div_clk_src"
  3883. },
  3884. .num_parents = 1,
  3885. .flags = CLK_SET_RATE_PARENT,
  3886. .ops = &clk_branch2_ops,
  3887. },
  3888. },
  3889. };
  3890. static struct clk_branch gcc_uniphy1_port5_tx_clk = {
  3891. .halt_reg = 0x56114,
  3892. .clkr = {
  3893. .enable_reg = 0x56114,
  3894. .enable_mask = BIT(0),
  3895. .hw.init = &(struct clk_init_data){
  3896. .name = "gcc_uniphy1_port5_tx_clk",
  3897. .parent_names = (const char *[]){
  3898. "nss_port5_tx_div_clk_src"
  3899. },
  3900. .num_parents = 1,
  3901. .flags = CLK_SET_RATE_PARENT,
  3902. .ops = &clk_branch2_ops,
  3903. },
  3904. },
  3905. };
  3906. static struct clk_branch gcc_uniphy2_port6_rx_clk = {
  3907. .halt_reg = 0x56210,
  3908. .clkr = {
  3909. .enable_reg = 0x56210,
  3910. .enable_mask = BIT(0),
  3911. .hw.init = &(struct clk_init_data){
  3912. .name = "gcc_uniphy2_port6_rx_clk",
  3913. .parent_names = (const char *[]){
  3914. "nss_port6_rx_div_clk_src"
  3915. },
  3916. .num_parents = 1,
  3917. .flags = CLK_SET_RATE_PARENT,
  3918. .ops = &clk_branch2_ops,
  3919. },
  3920. },
  3921. };
  3922. static struct clk_branch gcc_uniphy2_port6_tx_clk = {
  3923. .halt_reg = 0x56214,
  3924. .clkr = {
  3925. .enable_reg = 0x56214,
  3926. .enable_mask = BIT(0),
  3927. .hw.init = &(struct clk_init_data){
  3928. .name = "gcc_uniphy2_port6_tx_clk",
  3929. .parent_names = (const char *[]){
  3930. "nss_port6_tx_div_clk_src"
  3931. },
  3932. .num_parents = 1,
  3933. .flags = CLK_SET_RATE_PARENT,
  3934. .ops = &clk_branch2_ops,
  3935. },
  3936. },
  3937. };
  3938. static struct clk_branch gcc_crypto_ahb_clk = {
  3939. .halt_reg = 0x16024,
  3940. .halt_check = BRANCH_HALT_VOTED,
  3941. .clkr = {
  3942. .enable_reg = 0x0b004,
  3943. .enable_mask = BIT(0),
  3944. .hw.init = &(struct clk_init_data){
  3945. .name = "gcc_crypto_ahb_clk",
  3946. .parent_names = (const char *[]){
  3947. "pcnoc_clk_src"
  3948. },
  3949. .num_parents = 1,
  3950. .flags = CLK_SET_RATE_PARENT,
  3951. .ops = &clk_branch2_ops,
  3952. },
  3953. },
  3954. };
  3955. static struct clk_branch gcc_crypto_axi_clk = {
  3956. .halt_reg = 0x16020,
  3957. .halt_check = BRANCH_HALT_VOTED,
  3958. .clkr = {
  3959. .enable_reg = 0x0b004,
  3960. .enable_mask = BIT(1),
  3961. .hw.init = &(struct clk_init_data){
  3962. .name = "gcc_crypto_axi_clk",
  3963. .parent_names = (const char *[]){
  3964. "pcnoc_clk_src"
  3965. },
  3966. .num_parents = 1,
  3967. .flags = CLK_SET_RATE_PARENT,
  3968. .ops = &clk_branch2_ops,
  3969. },
  3970. },
  3971. };
  3972. static struct clk_branch gcc_crypto_clk = {
  3973. .halt_reg = 0x1601c,
  3974. .halt_check = BRANCH_HALT_VOTED,
  3975. .clkr = {
  3976. .enable_reg = 0x0b004,
  3977. .enable_mask = BIT(2),
  3978. .hw.init = &(struct clk_init_data){
  3979. .name = "gcc_crypto_clk",
  3980. .parent_names = (const char *[]){
  3981. "crypto_clk_src"
  3982. },
  3983. .num_parents = 1,
  3984. .flags = CLK_SET_RATE_PARENT,
  3985. .ops = &clk_branch2_ops,
  3986. },
  3987. },
  3988. };
  3989. static struct clk_branch gcc_gp1_clk = {
  3990. .halt_reg = 0x08000,
  3991. .clkr = {
  3992. .enable_reg = 0x08000,
  3993. .enable_mask = BIT(0),
  3994. .hw.init = &(struct clk_init_data){
  3995. .name = "gcc_gp1_clk",
  3996. .parent_names = (const char *[]){
  3997. "gp1_clk_src"
  3998. },
  3999. .num_parents = 1,
  4000. .flags = CLK_SET_RATE_PARENT,
  4001. .ops = &clk_branch2_ops,
  4002. },
  4003. },
  4004. };
  4005. static struct clk_branch gcc_gp2_clk = {
  4006. .halt_reg = 0x09000,
  4007. .clkr = {
  4008. .enable_reg = 0x09000,
  4009. .enable_mask = BIT(0),
  4010. .hw.init = &(struct clk_init_data){
  4011. .name = "gcc_gp2_clk",
  4012. .parent_names = (const char *[]){
  4013. "gp2_clk_src"
  4014. },
  4015. .num_parents = 1,
  4016. .flags = CLK_SET_RATE_PARENT,
  4017. .ops = &clk_branch2_ops,
  4018. },
  4019. },
  4020. };
  4021. static struct clk_branch gcc_gp3_clk = {
  4022. .halt_reg = 0x0a000,
  4023. .clkr = {
  4024. .enable_reg = 0x0a000,
  4025. .enable_mask = BIT(0),
  4026. .hw.init = &(struct clk_init_data){
  4027. .name = "gcc_gp3_clk",
  4028. .parent_names = (const char *[]){
  4029. "gp3_clk_src"
  4030. },
  4031. .num_parents = 1,
  4032. .flags = CLK_SET_RATE_PARENT,
  4033. .ops = &clk_branch2_ops,
  4034. },
  4035. },
  4036. };
  4037. static const struct freq_tbl ftbl_pcie_rchng_clk_src[] = {
  4038. F(19200000, P_XO, 1, 0, 0),
  4039. F(100000000, P_GPLL0, 8, 0, 0),
  4040. { }
  4041. };
  4042. static struct clk_rcg2 pcie0_rchng_clk_src = {
  4043. .cmd_rcgr = 0x75070,
  4044. .freq_tbl = ftbl_pcie_rchng_clk_src,
  4045. .hid_width = 5,
  4046. .parent_map = gcc_xo_gpll0_map,
  4047. .clkr.hw.init = &(struct clk_init_data){
  4048. .name = "pcie0_rchng_clk_src",
  4049. .parent_data = gcc_xo_gpll0,
  4050. .num_parents = 2,
  4051. .ops = &clk_rcg2_ops,
  4052. },
  4053. };
  4054. static struct clk_branch gcc_pcie0_rchng_clk = {
  4055. .halt_reg = 0x75070,
  4056. .halt_bit = 31,
  4057. .clkr = {
  4058. .enable_reg = 0x75070,
  4059. .enable_mask = BIT(1),
  4060. .hw.init = &(struct clk_init_data){
  4061. .name = "gcc_pcie0_rchng_clk",
  4062. .parent_hws = (const struct clk_hw *[]){
  4063. &pcie0_rchng_clk_src.clkr.hw,
  4064. },
  4065. .num_parents = 1,
  4066. .flags = CLK_SET_RATE_PARENT,
  4067. .ops = &clk_branch2_ops,
  4068. },
  4069. },
  4070. };
  4071. static struct clk_branch gcc_pcie0_axi_s_bridge_clk = {
  4072. .halt_reg = 0x75048,
  4073. .halt_bit = 31,
  4074. .clkr = {
  4075. .enable_reg = 0x75048,
  4076. .enable_mask = BIT(0),
  4077. .hw.init = &(struct clk_init_data){
  4078. .name = "gcc_pcie0_axi_s_bridge_clk",
  4079. .parent_hws = (const struct clk_hw *[]){
  4080. &pcie0_axi_clk_src.clkr.hw,
  4081. },
  4082. .num_parents = 1,
  4083. .flags = CLK_SET_RATE_PARENT,
  4084. .ops = &clk_branch2_ops,
  4085. },
  4086. },
  4087. };
  4088. static struct gdsc usb0_gdsc = {
  4089. .gdscr = 0x3e078,
  4090. .pd = {
  4091. .name = "usb0_gdsc",
  4092. },
  4093. .pwrsts = PWRSTS_OFF_ON,
  4094. };
  4095. static struct gdsc usb1_gdsc = {
  4096. .gdscr = 0x3f078,
  4097. .pd = {
  4098. .name = "usb1_gdsc",
  4099. },
  4100. .pwrsts = PWRSTS_OFF_ON,
  4101. };
  4102. static const struct alpha_pll_config ubi32_pll_config = {
  4103. .l = 0x4e,
  4104. .config_ctl_val = 0x200d4aa8,
  4105. .config_ctl_hi_val = 0x3c2,
  4106. .main_output_mask = BIT(0),
  4107. .aux_output_mask = BIT(1),
  4108. .pre_div_val = 0x0,
  4109. .pre_div_mask = BIT(12),
  4110. .post_div_val = 0x0,
  4111. .post_div_mask = GENMASK(9, 8),
  4112. };
  4113. static const struct alpha_pll_config nss_crypto_pll_config = {
  4114. .l = 0x3e,
  4115. .alpha = 0x0,
  4116. .alpha_hi = 0x80,
  4117. .config_ctl_val = 0x4001055b,
  4118. .main_output_mask = BIT(0),
  4119. .pre_div_val = 0x0,
  4120. .pre_div_mask = GENMASK(14, 12),
  4121. .post_div_val = 0x1 << 8,
  4122. .post_div_mask = GENMASK(11, 8),
  4123. .vco_mask = GENMASK(21, 20),
  4124. .vco_val = 0x0,
  4125. .alpha_en_mask = BIT(24),
  4126. };
  4127. static struct clk_hw *gcc_ipq8074_hws[] = {
  4128. &gpll0_out_main_div2.hw,
  4129. &gpll6_out_main_div2.hw,
  4130. &pcnoc_clk_src.hw,
  4131. &system_noc_clk_src.hw,
  4132. &gcc_xo_div4_clk_src.hw,
  4133. &nss_noc_clk_src.hw,
  4134. &nss_ppe_cdiv_clk_src.hw,
  4135. };
  4136. static struct clk_regmap *gcc_ipq8074_clks[] = {
  4137. [GPLL0_MAIN] = &gpll0_main.clkr,
  4138. [GPLL0] = &gpll0.clkr,
  4139. [GPLL2_MAIN] = &gpll2_main.clkr,
  4140. [GPLL2] = &gpll2.clkr,
  4141. [GPLL4_MAIN] = &gpll4_main.clkr,
  4142. [GPLL4] = &gpll4.clkr,
  4143. [GPLL6_MAIN] = &gpll6_main.clkr,
  4144. [GPLL6] = &gpll6.clkr,
  4145. [UBI32_PLL_MAIN] = &ubi32_pll_main.clkr,
  4146. [UBI32_PLL] = &ubi32_pll.clkr,
  4147. [NSS_CRYPTO_PLL_MAIN] = &nss_crypto_pll_main.clkr,
  4148. [NSS_CRYPTO_PLL] = &nss_crypto_pll.clkr,
  4149. [PCNOC_BFDCD_CLK_SRC] = &pcnoc_bfdcd_clk_src.clkr,
  4150. [GCC_SLEEP_CLK_SRC] = &gcc_sleep_clk_src.clkr,
  4151. [BLSP1_QUP1_I2C_APPS_CLK_SRC] = &blsp1_qup1_i2c_apps_clk_src.clkr,
  4152. [BLSP1_QUP1_SPI_APPS_CLK_SRC] = &blsp1_qup1_spi_apps_clk_src.clkr,
  4153. [BLSP1_QUP2_I2C_APPS_CLK_SRC] = &blsp1_qup2_i2c_apps_clk_src.clkr,
  4154. [BLSP1_QUP2_SPI_APPS_CLK_SRC] = &blsp1_qup2_spi_apps_clk_src.clkr,
  4155. [BLSP1_QUP3_I2C_APPS_CLK_SRC] = &blsp1_qup3_i2c_apps_clk_src.clkr,
  4156. [BLSP1_QUP3_SPI_APPS_CLK_SRC] = &blsp1_qup3_spi_apps_clk_src.clkr,
  4157. [BLSP1_QUP4_I2C_APPS_CLK_SRC] = &blsp1_qup4_i2c_apps_clk_src.clkr,
  4158. [BLSP1_QUP4_SPI_APPS_CLK_SRC] = &blsp1_qup4_spi_apps_clk_src.clkr,
  4159. [BLSP1_QUP5_I2C_APPS_CLK_SRC] = &blsp1_qup5_i2c_apps_clk_src.clkr,
  4160. [BLSP1_QUP5_SPI_APPS_CLK_SRC] = &blsp1_qup5_spi_apps_clk_src.clkr,
  4161. [BLSP1_QUP6_I2C_APPS_CLK_SRC] = &blsp1_qup6_i2c_apps_clk_src.clkr,
  4162. [BLSP1_QUP6_SPI_APPS_CLK_SRC] = &blsp1_qup6_spi_apps_clk_src.clkr,
  4163. [BLSP1_UART1_APPS_CLK_SRC] = &blsp1_uart1_apps_clk_src.clkr,
  4164. [BLSP1_UART2_APPS_CLK_SRC] = &blsp1_uart2_apps_clk_src.clkr,
  4165. [BLSP1_UART3_APPS_CLK_SRC] = &blsp1_uart3_apps_clk_src.clkr,
  4166. [BLSP1_UART4_APPS_CLK_SRC] = &blsp1_uart4_apps_clk_src.clkr,
  4167. [BLSP1_UART5_APPS_CLK_SRC] = &blsp1_uart5_apps_clk_src.clkr,
  4168. [BLSP1_UART6_APPS_CLK_SRC] = &blsp1_uart6_apps_clk_src.clkr,
  4169. [PCIE0_AXI_CLK_SRC] = &pcie0_axi_clk_src.clkr,
  4170. [PCIE0_AUX_CLK_SRC] = &pcie0_aux_clk_src.clkr,
  4171. [PCIE0_PIPE_CLK_SRC] = &pcie0_pipe_clk_src.clkr,
  4172. [PCIE1_AXI_CLK_SRC] = &pcie1_axi_clk_src.clkr,
  4173. [PCIE1_AUX_CLK_SRC] = &pcie1_aux_clk_src.clkr,
  4174. [PCIE1_PIPE_CLK_SRC] = &pcie1_pipe_clk_src.clkr,
  4175. [SDCC1_APPS_CLK_SRC] = &sdcc1_apps_clk_src.clkr,
  4176. [SDCC1_ICE_CORE_CLK_SRC] = &sdcc1_ice_core_clk_src.clkr,
  4177. [SDCC2_APPS_CLK_SRC] = &sdcc2_apps_clk_src.clkr,
  4178. [USB0_MASTER_CLK_SRC] = &usb0_master_clk_src.clkr,
  4179. [USB0_AUX_CLK_SRC] = &usb0_aux_clk_src.clkr,
  4180. [USB0_MOCK_UTMI_CLK_SRC] = &usb0_mock_utmi_clk_src.clkr,
  4181. [USB0_PIPE_CLK_SRC] = &usb0_pipe_clk_src.clkr,
  4182. [USB1_MASTER_CLK_SRC] = &usb1_master_clk_src.clkr,
  4183. [USB1_AUX_CLK_SRC] = &usb1_aux_clk_src.clkr,
  4184. [USB1_MOCK_UTMI_CLK_SRC] = &usb1_mock_utmi_clk_src.clkr,
  4185. [USB1_PIPE_CLK_SRC] = &usb1_pipe_clk_src.clkr,
  4186. [GCC_XO_CLK_SRC] = &gcc_xo_clk_src.clkr,
  4187. [SYSTEM_NOC_BFDCD_CLK_SRC] = &system_noc_bfdcd_clk_src.clkr,
  4188. [NSS_CE_CLK_SRC] = &nss_ce_clk_src.clkr,
  4189. [NSS_NOC_BFDCD_CLK_SRC] = &nss_noc_bfdcd_clk_src.clkr,
  4190. [NSS_CRYPTO_CLK_SRC] = &nss_crypto_clk_src.clkr,
  4191. [NSS_UBI0_CLK_SRC] = &nss_ubi0_clk_src.clkr,
  4192. [NSS_UBI0_DIV_CLK_SRC] = &nss_ubi0_div_clk_src.clkr,
  4193. [NSS_UBI1_CLK_SRC] = &nss_ubi1_clk_src.clkr,
  4194. [NSS_UBI1_DIV_CLK_SRC] = &nss_ubi1_div_clk_src.clkr,
  4195. [UBI_MPT_CLK_SRC] = &ubi_mpt_clk_src.clkr,
  4196. [NSS_IMEM_CLK_SRC] = &nss_imem_clk_src.clkr,
  4197. [NSS_PPE_CLK_SRC] = &nss_ppe_clk_src.clkr,
  4198. [NSS_PORT1_RX_CLK_SRC] = &nss_port1_rx_clk_src.clkr,
  4199. [NSS_PORT1_RX_DIV_CLK_SRC] = &nss_port1_rx_div_clk_src.clkr,
  4200. [NSS_PORT1_TX_CLK_SRC] = &nss_port1_tx_clk_src.clkr,
  4201. [NSS_PORT1_TX_DIV_CLK_SRC] = &nss_port1_tx_div_clk_src.clkr,
  4202. [NSS_PORT2_RX_CLK_SRC] = &nss_port2_rx_clk_src.clkr,
  4203. [NSS_PORT2_RX_DIV_CLK_SRC] = &nss_port2_rx_div_clk_src.clkr,
  4204. [NSS_PORT2_TX_CLK_SRC] = &nss_port2_tx_clk_src.clkr,
  4205. [NSS_PORT2_TX_DIV_CLK_SRC] = &nss_port2_tx_div_clk_src.clkr,
  4206. [NSS_PORT3_RX_CLK_SRC] = &nss_port3_rx_clk_src.clkr,
  4207. [NSS_PORT3_RX_DIV_CLK_SRC] = &nss_port3_rx_div_clk_src.clkr,
  4208. [NSS_PORT3_TX_CLK_SRC] = &nss_port3_tx_clk_src.clkr,
  4209. [NSS_PORT3_TX_DIV_CLK_SRC] = &nss_port3_tx_div_clk_src.clkr,
  4210. [NSS_PORT4_RX_CLK_SRC] = &nss_port4_rx_clk_src.clkr,
  4211. [NSS_PORT4_RX_DIV_CLK_SRC] = &nss_port4_rx_div_clk_src.clkr,
  4212. [NSS_PORT4_TX_CLK_SRC] = &nss_port4_tx_clk_src.clkr,
  4213. [NSS_PORT4_TX_DIV_CLK_SRC] = &nss_port4_tx_div_clk_src.clkr,
  4214. [NSS_PORT5_RX_CLK_SRC] = &nss_port5_rx_clk_src.clkr,
  4215. [NSS_PORT5_RX_DIV_CLK_SRC] = &nss_port5_rx_div_clk_src.clkr,
  4216. [NSS_PORT5_TX_CLK_SRC] = &nss_port5_tx_clk_src.clkr,
  4217. [NSS_PORT5_TX_DIV_CLK_SRC] = &nss_port5_tx_div_clk_src.clkr,
  4218. [NSS_PORT6_RX_CLK_SRC] = &nss_port6_rx_clk_src.clkr,
  4219. [NSS_PORT6_RX_DIV_CLK_SRC] = &nss_port6_rx_div_clk_src.clkr,
  4220. [NSS_PORT6_TX_CLK_SRC] = &nss_port6_tx_clk_src.clkr,
  4221. [NSS_PORT6_TX_DIV_CLK_SRC] = &nss_port6_tx_div_clk_src.clkr,
  4222. [CRYPTO_CLK_SRC] = &crypto_clk_src.clkr,
  4223. [GP1_CLK_SRC] = &gp1_clk_src.clkr,
  4224. [GP2_CLK_SRC] = &gp2_clk_src.clkr,
  4225. [GP3_CLK_SRC] = &gp3_clk_src.clkr,
  4226. [GCC_BLSP1_AHB_CLK] = &gcc_blsp1_ahb_clk.clkr,
  4227. [GCC_BLSP1_QUP1_I2C_APPS_CLK] = &gcc_blsp1_qup1_i2c_apps_clk.clkr,
  4228. [GCC_BLSP1_QUP1_SPI_APPS_CLK] = &gcc_blsp1_qup1_spi_apps_clk.clkr,
  4229. [GCC_BLSP1_QUP2_I2C_APPS_CLK] = &gcc_blsp1_qup2_i2c_apps_clk.clkr,
  4230. [GCC_BLSP1_QUP2_SPI_APPS_CLK] = &gcc_blsp1_qup2_spi_apps_clk.clkr,
  4231. [GCC_BLSP1_QUP3_I2C_APPS_CLK] = &gcc_blsp1_qup3_i2c_apps_clk.clkr,
  4232. [GCC_BLSP1_QUP3_SPI_APPS_CLK] = &gcc_blsp1_qup3_spi_apps_clk.clkr,
  4233. [GCC_BLSP1_QUP4_I2C_APPS_CLK] = &gcc_blsp1_qup4_i2c_apps_clk.clkr,
  4234. [GCC_BLSP1_QUP4_SPI_APPS_CLK] = &gcc_blsp1_qup4_spi_apps_clk.clkr,
  4235. [GCC_BLSP1_QUP5_I2C_APPS_CLK] = &gcc_blsp1_qup5_i2c_apps_clk.clkr,
  4236. [GCC_BLSP1_QUP5_SPI_APPS_CLK] = &gcc_blsp1_qup5_spi_apps_clk.clkr,
  4237. [GCC_BLSP1_QUP6_I2C_APPS_CLK] = &gcc_blsp1_qup6_i2c_apps_clk.clkr,
  4238. [GCC_BLSP1_QUP6_SPI_APPS_CLK] = &gcc_blsp1_qup6_spi_apps_clk.clkr,
  4239. [GCC_BLSP1_UART1_APPS_CLK] = &gcc_blsp1_uart1_apps_clk.clkr,
  4240. [GCC_BLSP1_UART2_APPS_CLK] = &gcc_blsp1_uart2_apps_clk.clkr,
  4241. [GCC_BLSP1_UART3_APPS_CLK] = &gcc_blsp1_uart3_apps_clk.clkr,
  4242. [GCC_BLSP1_UART4_APPS_CLK] = &gcc_blsp1_uart4_apps_clk.clkr,
  4243. [GCC_BLSP1_UART5_APPS_CLK] = &gcc_blsp1_uart5_apps_clk.clkr,
  4244. [GCC_BLSP1_UART6_APPS_CLK] = &gcc_blsp1_uart6_apps_clk.clkr,
  4245. [GCC_PRNG_AHB_CLK] = &gcc_prng_ahb_clk.clkr,
  4246. [GCC_QPIC_AHB_CLK] = &gcc_qpic_ahb_clk.clkr,
  4247. [GCC_QPIC_CLK] = &gcc_qpic_clk.clkr,
  4248. [GCC_PCIE0_AHB_CLK] = &gcc_pcie0_ahb_clk.clkr,
  4249. [GCC_PCIE0_AUX_CLK] = &gcc_pcie0_aux_clk.clkr,
  4250. [GCC_PCIE0_AXI_M_CLK] = &gcc_pcie0_axi_m_clk.clkr,
  4251. [GCC_PCIE0_AXI_S_CLK] = &gcc_pcie0_axi_s_clk.clkr,
  4252. [GCC_PCIE0_PIPE_CLK] = &gcc_pcie0_pipe_clk.clkr,
  4253. [GCC_SYS_NOC_PCIE0_AXI_CLK] = &gcc_sys_noc_pcie0_axi_clk.clkr,
  4254. [GCC_PCIE1_AHB_CLK] = &gcc_pcie1_ahb_clk.clkr,
  4255. [GCC_PCIE1_AUX_CLK] = &gcc_pcie1_aux_clk.clkr,
  4256. [GCC_PCIE1_AXI_M_CLK] = &gcc_pcie1_axi_m_clk.clkr,
  4257. [GCC_PCIE1_AXI_S_CLK] = &gcc_pcie1_axi_s_clk.clkr,
  4258. [GCC_PCIE1_PIPE_CLK] = &gcc_pcie1_pipe_clk.clkr,
  4259. [GCC_SYS_NOC_PCIE1_AXI_CLK] = &gcc_sys_noc_pcie1_axi_clk.clkr,
  4260. [GCC_USB0_AUX_CLK] = &gcc_usb0_aux_clk.clkr,
  4261. [GCC_SYS_NOC_USB0_AXI_CLK] = &gcc_sys_noc_usb0_axi_clk.clkr,
  4262. [GCC_USB0_MASTER_CLK] = &gcc_usb0_master_clk.clkr,
  4263. [GCC_USB0_MOCK_UTMI_CLK] = &gcc_usb0_mock_utmi_clk.clkr,
  4264. [GCC_USB0_PHY_CFG_AHB_CLK] = &gcc_usb0_phy_cfg_ahb_clk.clkr,
  4265. [GCC_USB0_PIPE_CLK] = &gcc_usb0_pipe_clk.clkr,
  4266. [GCC_USB0_SLEEP_CLK] = &gcc_usb0_sleep_clk.clkr,
  4267. [GCC_USB1_AUX_CLK] = &gcc_usb1_aux_clk.clkr,
  4268. [GCC_SYS_NOC_USB1_AXI_CLK] = &gcc_sys_noc_usb1_axi_clk.clkr,
  4269. [GCC_USB1_MASTER_CLK] = &gcc_usb1_master_clk.clkr,
  4270. [GCC_USB1_MOCK_UTMI_CLK] = &gcc_usb1_mock_utmi_clk.clkr,
  4271. [GCC_USB1_PHY_CFG_AHB_CLK] = &gcc_usb1_phy_cfg_ahb_clk.clkr,
  4272. [GCC_USB1_PIPE_CLK] = &gcc_usb1_pipe_clk.clkr,
  4273. [GCC_USB1_SLEEP_CLK] = &gcc_usb1_sleep_clk.clkr,
  4274. [GCC_SDCC1_AHB_CLK] = &gcc_sdcc1_ahb_clk.clkr,
  4275. [GCC_SDCC1_APPS_CLK] = &gcc_sdcc1_apps_clk.clkr,
  4276. [GCC_SDCC1_ICE_CORE_CLK] = &gcc_sdcc1_ice_core_clk.clkr,
  4277. [GCC_SDCC2_AHB_CLK] = &gcc_sdcc2_ahb_clk.clkr,
  4278. [GCC_SDCC2_APPS_CLK] = &gcc_sdcc2_apps_clk.clkr,
  4279. [GCC_MEM_NOC_NSS_AXI_CLK] = &gcc_mem_noc_nss_axi_clk.clkr,
  4280. [GCC_NSS_CE_APB_CLK] = &gcc_nss_ce_apb_clk.clkr,
  4281. [GCC_NSS_CE_AXI_CLK] = &gcc_nss_ce_axi_clk.clkr,
  4282. [GCC_NSS_CFG_CLK] = &gcc_nss_cfg_clk.clkr,
  4283. [GCC_NSS_CRYPTO_CLK] = &gcc_nss_crypto_clk.clkr,
  4284. [GCC_NSS_CSR_CLK] = &gcc_nss_csr_clk.clkr,
  4285. [GCC_NSS_EDMA_CFG_CLK] = &gcc_nss_edma_cfg_clk.clkr,
  4286. [GCC_NSS_EDMA_CLK] = &gcc_nss_edma_clk.clkr,
  4287. [GCC_NSS_IMEM_CLK] = &gcc_nss_imem_clk.clkr,
  4288. [GCC_NSS_NOC_CLK] = &gcc_nss_noc_clk.clkr,
  4289. [GCC_NSS_PPE_BTQ_CLK] = &gcc_nss_ppe_btq_clk.clkr,
  4290. [GCC_NSS_PPE_CFG_CLK] = &gcc_nss_ppe_cfg_clk.clkr,
  4291. [GCC_NSS_PPE_CLK] = &gcc_nss_ppe_clk.clkr,
  4292. [GCC_NSS_PPE_IPE_CLK] = &gcc_nss_ppe_ipe_clk.clkr,
  4293. [GCC_NSS_PTP_REF_CLK] = &gcc_nss_ptp_ref_clk.clkr,
  4294. [GCC_NSSNOC_CE_APB_CLK] = &gcc_nssnoc_ce_apb_clk.clkr,
  4295. [GCC_NSSNOC_CE_AXI_CLK] = &gcc_nssnoc_ce_axi_clk.clkr,
  4296. [GCC_NSSNOC_CRYPTO_CLK] = &gcc_nssnoc_crypto_clk.clkr,
  4297. [GCC_NSSNOC_PPE_CFG_CLK] = &gcc_nssnoc_ppe_cfg_clk.clkr,
  4298. [GCC_NSSNOC_PPE_CLK] = &gcc_nssnoc_ppe_clk.clkr,
  4299. [GCC_NSSNOC_QOSGEN_REF_CLK] = &gcc_nssnoc_qosgen_ref_clk.clkr,
  4300. [GCC_NSSNOC_SNOC_CLK] = &gcc_nssnoc_snoc_clk.clkr,
  4301. [GCC_NSSNOC_TIMEOUT_REF_CLK] = &gcc_nssnoc_timeout_ref_clk.clkr,
  4302. [GCC_NSSNOC_UBI0_AHB_CLK] = &gcc_nssnoc_ubi0_ahb_clk.clkr,
  4303. [GCC_NSSNOC_UBI1_AHB_CLK] = &gcc_nssnoc_ubi1_ahb_clk.clkr,
  4304. [GCC_UBI0_AHB_CLK] = &gcc_ubi0_ahb_clk.clkr,
  4305. [GCC_UBI0_AXI_CLK] = &gcc_ubi0_axi_clk.clkr,
  4306. [GCC_UBI0_NC_AXI_CLK] = &gcc_ubi0_nc_axi_clk.clkr,
  4307. [GCC_UBI0_CORE_CLK] = &gcc_ubi0_core_clk.clkr,
  4308. [GCC_UBI0_MPT_CLK] = &gcc_ubi0_mpt_clk.clkr,
  4309. [GCC_UBI1_AHB_CLK] = &gcc_ubi1_ahb_clk.clkr,
  4310. [GCC_UBI1_AXI_CLK] = &gcc_ubi1_axi_clk.clkr,
  4311. [GCC_UBI1_NC_AXI_CLK] = &gcc_ubi1_nc_axi_clk.clkr,
  4312. [GCC_UBI1_CORE_CLK] = &gcc_ubi1_core_clk.clkr,
  4313. [GCC_UBI1_MPT_CLK] = &gcc_ubi1_mpt_clk.clkr,
  4314. [GCC_CMN_12GPLL_AHB_CLK] = &gcc_cmn_12gpll_ahb_clk.clkr,
  4315. [GCC_CMN_12GPLL_SYS_CLK] = &gcc_cmn_12gpll_sys_clk.clkr,
  4316. [GCC_MDIO_AHB_CLK] = &gcc_mdio_ahb_clk.clkr,
  4317. [GCC_UNIPHY0_AHB_CLK] = &gcc_uniphy0_ahb_clk.clkr,
  4318. [GCC_UNIPHY0_SYS_CLK] = &gcc_uniphy0_sys_clk.clkr,
  4319. [GCC_UNIPHY1_AHB_CLK] = &gcc_uniphy1_ahb_clk.clkr,
  4320. [GCC_UNIPHY1_SYS_CLK] = &gcc_uniphy1_sys_clk.clkr,
  4321. [GCC_UNIPHY2_AHB_CLK] = &gcc_uniphy2_ahb_clk.clkr,
  4322. [GCC_UNIPHY2_SYS_CLK] = &gcc_uniphy2_sys_clk.clkr,
  4323. [GCC_NSS_PORT1_RX_CLK] = &gcc_nss_port1_rx_clk.clkr,
  4324. [GCC_NSS_PORT1_TX_CLK] = &gcc_nss_port1_tx_clk.clkr,
  4325. [GCC_NSS_PORT2_RX_CLK] = &gcc_nss_port2_rx_clk.clkr,
  4326. [GCC_NSS_PORT2_TX_CLK] = &gcc_nss_port2_tx_clk.clkr,
  4327. [GCC_NSS_PORT3_RX_CLK] = &gcc_nss_port3_rx_clk.clkr,
  4328. [GCC_NSS_PORT3_TX_CLK] = &gcc_nss_port3_tx_clk.clkr,
  4329. [GCC_NSS_PORT4_RX_CLK] = &gcc_nss_port4_rx_clk.clkr,
  4330. [GCC_NSS_PORT4_TX_CLK] = &gcc_nss_port4_tx_clk.clkr,
  4331. [GCC_NSS_PORT5_RX_CLK] = &gcc_nss_port5_rx_clk.clkr,
  4332. [GCC_NSS_PORT5_TX_CLK] = &gcc_nss_port5_tx_clk.clkr,
  4333. [GCC_NSS_PORT6_RX_CLK] = &gcc_nss_port6_rx_clk.clkr,
  4334. [GCC_NSS_PORT6_TX_CLK] = &gcc_nss_port6_tx_clk.clkr,
  4335. [GCC_PORT1_MAC_CLK] = &gcc_port1_mac_clk.clkr,
  4336. [GCC_PORT2_MAC_CLK] = &gcc_port2_mac_clk.clkr,
  4337. [GCC_PORT3_MAC_CLK] = &gcc_port3_mac_clk.clkr,
  4338. [GCC_PORT4_MAC_CLK] = &gcc_port4_mac_clk.clkr,
  4339. [GCC_PORT5_MAC_CLK] = &gcc_port5_mac_clk.clkr,
  4340. [GCC_PORT6_MAC_CLK] = &gcc_port6_mac_clk.clkr,
  4341. [GCC_UNIPHY0_PORT1_RX_CLK] = &gcc_uniphy0_port1_rx_clk.clkr,
  4342. [GCC_UNIPHY0_PORT1_TX_CLK] = &gcc_uniphy0_port1_tx_clk.clkr,
  4343. [GCC_UNIPHY0_PORT2_RX_CLK] = &gcc_uniphy0_port2_rx_clk.clkr,
  4344. [GCC_UNIPHY0_PORT2_TX_CLK] = &gcc_uniphy0_port2_tx_clk.clkr,
  4345. [GCC_UNIPHY0_PORT3_RX_CLK] = &gcc_uniphy0_port3_rx_clk.clkr,
  4346. [GCC_UNIPHY0_PORT3_TX_CLK] = &gcc_uniphy0_port3_tx_clk.clkr,
  4347. [GCC_UNIPHY0_PORT4_RX_CLK] = &gcc_uniphy0_port4_rx_clk.clkr,
  4348. [GCC_UNIPHY0_PORT4_TX_CLK] = &gcc_uniphy0_port4_tx_clk.clkr,
  4349. [GCC_UNIPHY0_PORT5_RX_CLK] = &gcc_uniphy0_port5_rx_clk.clkr,
  4350. [GCC_UNIPHY0_PORT5_TX_CLK] = &gcc_uniphy0_port5_tx_clk.clkr,
  4351. [GCC_UNIPHY1_PORT5_RX_CLK] = &gcc_uniphy1_port5_rx_clk.clkr,
  4352. [GCC_UNIPHY1_PORT5_TX_CLK] = &gcc_uniphy1_port5_tx_clk.clkr,
  4353. [GCC_UNIPHY2_PORT6_RX_CLK] = &gcc_uniphy2_port6_rx_clk.clkr,
  4354. [GCC_UNIPHY2_PORT6_TX_CLK] = &gcc_uniphy2_port6_tx_clk.clkr,
  4355. [GCC_CRYPTO_AHB_CLK] = &gcc_crypto_ahb_clk.clkr,
  4356. [GCC_CRYPTO_AXI_CLK] = &gcc_crypto_axi_clk.clkr,
  4357. [GCC_CRYPTO_CLK] = &gcc_crypto_clk.clkr,
  4358. [GCC_GP1_CLK] = &gcc_gp1_clk.clkr,
  4359. [GCC_GP2_CLK] = &gcc_gp2_clk.clkr,
  4360. [GCC_GP3_CLK] = &gcc_gp3_clk.clkr,
  4361. [GCC_PCIE0_RCHNG_CLK_SRC] = &pcie0_rchng_clk_src.clkr,
  4362. [GCC_PCIE0_RCHNG_CLK] = &gcc_pcie0_rchng_clk.clkr,
  4363. [GCC_PCIE0_AXI_S_BRIDGE_CLK] = &gcc_pcie0_axi_s_bridge_clk.clkr,
  4364. [GCC_CRYPTO_PPE_CLK] = &gcc_crypto_ppe_clk.clkr,
  4365. };
  4366. static const struct qcom_reset_map gcc_ipq8074_resets[] = {
  4367. [GCC_BLSP1_BCR] = { 0x01000, 0 },
  4368. [GCC_BLSP1_QUP1_BCR] = { 0x02000, 0 },
  4369. [GCC_BLSP1_UART1_BCR] = { 0x02038, 0 },
  4370. [GCC_BLSP1_QUP2_BCR] = { 0x03008, 0 },
  4371. [GCC_BLSP1_UART2_BCR] = { 0x03028, 0 },
  4372. [GCC_BLSP1_QUP3_BCR] = { 0x04008, 0 },
  4373. [GCC_BLSP1_UART3_BCR] = { 0x04028, 0 },
  4374. [GCC_BLSP1_QUP4_BCR] = { 0x05008, 0 },
  4375. [GCC_BLSP1_UART4_BCR] = { 0x05028, 0 },
  4376. [GCC_BLSP1_QUP5_BCR] = { 0x06008, 0 },
  4377. [GCC_BLSP1_UART5_BCR] = { 0x06028, 0 },
  4378. [GCC_BLSP1_QUP6_BCR] = { 0x07008, 0 },
  4379. [GCC_BLSP1_UART6_BCR] = { 0x07028, 0 },
  4380. [GCC_IMEM_BCR] = { 0x0e000, 0 },
  4381. [GCC_SMMU_BCR] = { 0x12000, 0 },
  4382. [GCC_APSS_TCU_BCR] = { 0x12050, 0 },
  4383. [GCC_SMMU_XPU_BCR] = { 0x12054, 0 },
  4384. [GCC_PCNOC_TBU_BCR] = { 0x12058, 0 },
  4385. [GCC_SMMU_CFG_BCR] = { 0x1208c, 0 },
  4386. [GCC_PRNG_BCR] = { 0x13000, 0 },
  4387. [GCC_BOOT_ROM_BCR] = { 0x13008, 0 },
  4388. [GCC_CRYPTO_BCR] = { 0x16000, 0 },
  4389. [GCC_WCSS_BCR] = { 0x18000, 0 },
  4390. [GCC_WCSS_Q6_BCR] = { 0x18100, 0 },
  4391. [GCC_NSS_BCR] = { 0x19000, 0 },
  4392. [GCC_SEC_CTRL_BCR] = { 0x1a000, 0 },
  4393. [GCC_ADSS_BCR] = { 0x1c000, 0 },
  4394. [GCC_DDRSS_BCR] = { 0x1e000, 0 },
  4395. [GCC_SYSTEM_NOC_BCR] = { 0x26000, 0 },
  4396. [GCC_PCNOC_BCR] = { 0x27018, 0 },
  4397. [GCC_TCSR_BCR] = { 0x28000, 0 },
  4398. [GCC_QDSS_BCR] = { 0x29000, 0 },
  4399. [GCC_DCD_BCR] = { 0x2a000, 0 },
  4400. [GCC_MSG_RAM_BCR] = { 0x2b000, 0 },
  4401. [GCC_MPM_BCR] = { 0x2c000, 0 },
  4402. [GCC_SPMI_BCR] = { 0x2e000, 0 },
  4403. [GCC_SPDM_BCR] = { 0x2f000, 0 },
  4404. [GCC_RBCPR_BCR] = { 0x33000, 0 },
  4405. [GCC_RBCPR_MX_BCR] = { 0x33014, 0 },
  4406. [GCC_TLMM_BCR] = { 0x34000, 0 },
  4407. [GCC_RBCPR_WCSS_BCR] = { 0x3a000, 0 },
  4408. [GCC_USB0_PHY_BCR] = { 0x3e034, 0 },
  4409. [GCC_USB3PHY_0_PHY_BCR] = { 0x3e03c, 0 },
  4410. [GCC_USB0_BCR] = { 0x3e070, 0 },
  4411. [GCC_USB1_PHY_BCR] = { 0x3f034, 0 },
  4412. [GCC_USB3PHY_1_PHY_BCR] = { 0x3f03c, 0 },
  4413. [GCC_USB1_BCR] = { 0x3f070, 0 },
  4414. [GCC_QUSB2_0_PHY_BCR] = { 0x4103c, 0 },
  4415. [GCC_QUSB2_1_PHY_BCR] = { 0x41040, 0 },
  4416. [GCC_SDCC1_BCR] = { 0x42000, 0 },
  4417. [GCC_SDCC2_BCR] = { 0x43000, 0 },
  4418. [GCC_SNOC_BUS_TIMEOUT0_BCR] = { 0x47000, 0 },
  4419. [GCC_SNOC_BUS_TIMEOUT2_BCR] = { 0x47008, 0 },
  4420. [GCC_SNOC_BUS_TIMEOUT3_BCR] = { 0x47010, 0 },
  4421. [GCC_PCNOC_BUS_TIMEOUT0_BCR] = { 0x48000, 0 },
  4422. [GCC_PCNOC_BUS_TIMEOUT1_BCR] = { 0x48008, 0 },
  4423. [GCC_PCNOC_BUS_TIMEOUT2_BCR] = { 0x48010, 0 },
  4424. [GCC_PCNOC_BUS_TIMEOUT3_BCR] = { 0x48018, 0 },
  4425. [GCC_PCNOC_BUS_TIMEOUT4_BCR] = { 0x48020, 0 },
  4426. [GCC_PCNOC_BUS_TIMEOUT5_BCR] = { 0x48028, 0 },
  4427. [GCC_PCNOC_BUS_TIMEOUT6_BCR] = { 0x48030, 0 },
  4428. [GCC_PCNOC_BUS_TIMEOUT7_BCR] = { 0x48038, 0 },
  4429. [GCC_PCNOC_BUS_TIMEOUT8_BCR] = { 0x48040, 0 },
  4430. [GCC_PCNOC_BUS_TIMEOUT9_BCR] = { 0x48048, 0 },
  4431. [GCC_UNIPHY0_BCR] = { 0x56000, 0 },
  4432. [GCC_UNIPHY1_BCR] = { 0x56100, 0 },
  4433. [GCC_UNIPHY2_BCR] = { 0x56200, 0 },
  4434. [GCC_CMN_12GPLL_BCR] = { 0x56300, 0 },
  4435. [GCC_QPIC_BCR] = { 0x57018, 0 },
  4436. [GCC_MDIO_BCR] = { 0x58000, 0 },
  4437. [GCC_PCIE1_TBU_BCR] = { 0x65000, 0 },
  4438. [GCC_WCSS_CORE_TBU_BCR] = { 0x66000, 0 },
  4439. [GCC_WCSS_Q6_TBU_BCR] = { 0x67000, 0 },
  4440. [GCC_USB0_TBU_BCR] = { 0x6a000, 0 },
  4441. [GCC_USB1_TBU_BCR] = { 0x6a004, 0 },
  4442. [GCC_PCIE0_TBU_BCR] = { 0x6b000, 0 },
  4443. [GCC_NSS_NOC_TBU_BCR] = { 0x6e000, 0 },
  4444. [GCC_PCIE0_BCR] = { 0x75004, 0 },
  4445. [GCC_PCIE0_PHY_BCR] = { 0x75038, 0 },
  4446. [GCC_PCIE0PHY_PHY_BCR] = { 0x7503c, 0 },
  4447. [GCC_PCIE0_LINK_DOWN_BCR] = { 0x75044, 0 },
  4448. [GCC_PCIE1_BCR] = { 0x76004, 0 },
  4449. [GCC_PCIE1_PHY_BCR] = { 0x76038, 0 },
  4450. [GCC_PCIE1PHY_PHY_BCR] = { 0x7603c, 0 },
  4451. [GCC_PCIE1_LINK_DOWN_BCR] = { 0x76044, 0 },
  4452. [GCC_DCC_BCR] = { 0x77000, 0 },
  4453. [GCC_APC0_VOLTAGE_DROOP_DETECTOR_BCR] = { 0x78000, 0 },
  4454. [GCC_APC1_VOLTAGE_DROOP_DETECTOR_BCR] = { 0x79000, 0 },
  4455. [GCC_SMMU_CATS_BCR] = { 0x7c000, 0 },
  4456. [GCC_UBI0_AXI_ARES] = { 0x68010, 0 },
  4457. [GCC_UBI0_AHB_ARES] = { 0x68010, 1 },
  4458. [GCC_UBI0_NC_AXI_ARES] = { 0x68010, 2 },
  4459. [GCC_UBI0_DBG_ARES] = { 0x68010, 3 },
  4460. [GCC_UBI0_CORE_CLAMP_ENABLE] = { 0x68010, 4 },
  4461. [GCC_UBI0_CLKRST_CLAMP_ENABLE] = { 0x68010, 5 },
  4462. [GCC_UBI1_AXI_ARES] = { 0x68010, 8 },
  4463. [GCC_UBI1_AHB_ARES] = { 0x68010, 9 },
  4464. [GCC_UBI1_NC_AXI_ARES] = { 0x68010, 10 },
  4465. [GCC_UBI1_DBG_ARES] = { 0x68010, 11 },
  4466. [GCC_UBI1_CORE_CLAMP_ENABLE] = { 0x68010, 12 },
  4467. [GCC_UBI1_CLKRST_CLAMP_ENABLE] = { 0x68010, 13 },
  4468. [GCC_NSS_CFG_ARES] = { 0x68010, 16 },
  4469. [GCC_NSS_IMEM_ARES] = { 0x68010, 17 },
  4470. [GCC_NSS_NOC_ARES] = { 0x68010, 18 },
  4471. [GCC_NSS_CRYPTO_ARES] = { 0x68010, 19 },
  4472. [GCC_NSS_CSR_ARES] = { 0x68010, 20 },
  4473. [GCC_NSS_CE_APB_ARES] = { 0x68010, 21 },
  4474. [GCC_NSS_CE_AXI_ARES] = { 0x68010, 22 },
  4475. [GCC_NSSNOC_CE_APB_ARES] = { 0x68010, 23 },
  4476. [GCC_NSSNOC_CE_AXI_ARES] = { 0x68010, 24 },
  4477. [GCC_NSSNOC_UBI0_AHB_ARES] = { 0x68010, 25 },
  4478. [GCC_NSSNOC_UBI1_AHB_ARES] = { 0x68010, 26 },
  4479. [GCC_NSSNOC_SNOC_ARES] = { 0x68010, 27 },
  4480. [GCC_NSSNOC_CRYPTO_ARES] = { 0x68010, 28 },
  4481. [GCC_NSSNOC_ATB_ARES] = { 0x68010, 29 },
  4482. [GCC_NSSNOC_QOSGEN_REF_ARES] = { 0x68010, 30 },
  4483. [GCC_NSSNOC_TIMEOUT_REF_ARES] = { 0x68010, 31 },
  4484. [GCC_PCIE0_PIPE_ARES] = { 0x75040, 0 },
  4485. [GCC_PCIE0_SLEEP_ARES] = { 0x75040, 1 },
  4486. [GCC_PCIE0_CORE_STICKY_ARES] = { 0x75040, 2 },
  4487. [GCC_PCIE0_AXI_MASTER_ARES] = { 0x75040, 3 },
  4488. [GCC_PCIE0_AXI_SLAVE_ARES] = { 0x75040, 4 },
  4489. [GCC_PCIE0_AHB_ARES] = { 0x75040, 5 },
  4490. [GCC_PCIE0_AXI_MASTER_STICKY_ARES] = { 0x75040, 6 },
  4491. [GCC_PCIE0_AXI_SLAVE_STICKY_ARES] = { 0x75040, 7 },
  4492. [GCC_PCIE1_PIPE_ARES] = { 0x76040, 0 },
  4493. [GCC_PCIE1_SLEEP_ARES] = { 0x76040, 1 },
  4494. [GCC_PCIE1_CORE_STICKY_ARES] = { 0x76040, 2 },
  4495. [GCC_PCIE1_AXI_MASTER_ARES] = { 0x76040, 3 },
  4496. [GCC_PCIE1_AXI_SLAVE_ARES] = { 0x76040, 4 },
  4497. [GCC_PCIE1_AHB_ARES] = { 0x76040, 5 },
  4498. [GCC_PCIE1_AXI_MASTER_STICKY_ARES] = { 0x76040, 6 },
  4499. };
  4500. static struct gdsc *gcc_ipq8074_gdscs[] = {
  4501. [USB0_GDSC] = &usb0_gdsc,
  4502. [USB1_GDSC] = &usb1_gdsc,
  4503. };
  4504. static const struct of_device_id gcc_ipq8074_match_table[] = {
  4505. { .compatible = "qcom,gcc-ipq8074" },
  4506. { }
  4507. };
  4508. MODULE_DEVICE_TABLE(of, gcc_ipq8074_match_table);
  4509. static const struct regmap_config gcc_ipq8074_regmap_config = {
  4510. .reg_bits = 32,
  4511. .reg_stride = 4,
  4512. .val_bits = 32,
  4513. .max_register = 0x7fffc,
  4514. .fast_io = true,
  4515. };
  4516. static const struct qcom_cc_desc gcc_ipq8074_desc = {
  4517. .config = &gcc_ipq8074_regmap_config,
  4518. .clks = gcc_ipq8074_clks,
  4519. .num_clks = ARRAY_SIZE(gcc_ipq8074_clks),
  4520. .resets = gcc_ipq8074_resets,
  4521. .num_resets = ARRAY_SIZE(gcc_ipq8074_resets),
  4522. .clk_hws = gcc_ipq8074_hws,
  4523. .num_clk_hws = ARRAY_SIZE(gcc_ipq8074_hws),
  4524. .gdscs = gcc_ipq8074_gdscs,
  4525. .num_gdscs = ARRAY_SIZE(gcc_ipq8074_gdscs),
  4526. };
  4527. static int gcc_ipq8074_probe(struct platform_device *pdev)
  4528. {
  4529. struct regmap *regmap;
  4530. regmap = qcom_cc_map(pdev, &gcc_ipq8074_desc);
  4531. if (IS_ERR(regmap))
  4532. return PTR_ERR(regmap);
  4533. /* SW Workaround for UBI32 Huayra PLL */
  4534. regmap_update_bits(regmap, 0x2501c, BIT(26), BIT(26));
  4535. clk_alpha_pll_configure(&ubi32_pll_main, regmap, &ubi32_pll_config);
  4536. clk_alpha_pll_configure(&nss_crypto_pll_main, regmap,
  4537. &nss_crypto_pll_config);
  4538. return qcom_cc_really_probe(pdev, &gcc_ipq8074_desc, regmap);
  4539. }
  4540. static struct platform_driver gcc_ipq8074_driver = {
  4541. .probe = gcc_ipq8074_probe,
  4542. .driver = {
  4543. .name = "qcom,gcc-ipq8074",
  4544. .of_match_table = gcc_ipq8074_match_table,
  4545. },
  4546. };
  4547. static int __init gcc_ipq8074_init(void)
  4548. {
  4549. return platform_driver_register(&gcc_ipq8074_driver);
  4550. }
  4551. core_initcall(gcc_ipq8074_init);
  4552. static void __exit gcc_ipq8074_exit(void)
  4553. {
  4554. platform_driver_unregister(&gcc_ipq8074_driver);
  4555. }
  4556. module_exit(gcc_ipq8074_exit);
  4557. MODULE_DESCRIPTION("QCOM GCC IPQ8074 Driver");
  4558. MODULE_LICENSE("GPL v2");
  4559. MODULE_ALIAS("platform:gcc-ipq8074");