gcc-ipq6018.c 121 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright (c) 2018, The Linux Foundation. All rights reserved.
  4. */
  5. #include <linux/kernel.h>
  6. #include <linux/err.h>
  7. #include <linux/platform_device.h>
  8. #include <linux/module.h>
  9. #include <linux/of.h>
  10. #include <linux/of_device.h>
  11. #include <linux/clk-provider.h>
  12. #include <linux/regmap.h>
  13. #include <linux/reset-controller.h>
  14. #include <dt-bindings/clock/qcom,gcc-ipq6018.h>
  15. #include <dt-bindings/reset/qcom,gcc-ipq6018.h>
  16. #include "common.h"
  17. #include "clk-regmap.h"
  18. #include "clk-pll.h"
  19. #include "clk-rcg.h"
  20. #include "clk-branch.h"
  21. #include "clk-alpha-pll.h"
  22. #include "clk-regmap-divider.h"
  23. #include "clk-regmap-mux.h"
  24. #include "reset.h"
  25. #define F(f, s, h, m, n) { (f), (s), (2 * (h) - 1), (m), (n) }
  26. enum {
  27. P_XO,
  28. P_BIAS_PLL,
  29. P_UNIPHY0_RX,
  30. P_UNIPHY0_TX,
  31. P_UNIPHY1_RX,
  32. P_BIAS_PLL_NSS_NOC,
  33. P_UNIPHY1_TX,
  34. P_PCIE20_PHY0_PIPE,
  35. P_USB3PHY_0_PIPE,
  36. P_GPLL0,
  37. P_GPLL0_DIV2,
  38. P_GPLL2,
  39. P_GPLL4,
  40. P_GPLL6,
  41. P_SLEEP_CLK,
  42. P_UBI32_PLL,
  43. P_NSS_CRYPTO_PLL,
  44. P_PI_SLEEP,
  45. };
  46. static struct clk_alpha_pll gpll0_main = {
  47. .offset = 0x21000,
  48. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  49. .clkr = {
  50. .enable_reg = 0x0b000,
  51. .enable_mask = BIT(0),
  52. .hw.init = &(struct clk_init_data){
  53. .name = "gpll0_main",
  54. .parent_data = &(const struct clk_parent_data){
  55. .fw_name = "xo",
  56. },
  57. .num_parents = 1,
  58. .ops = &clk_alpha_pll_ops,
  59. },
  60. },
  61. };
  62. static struct clk_fixed_factor gpll0_out_main_div2 = {
  63. .mult = 1,
  64. .div = 2,
  65. .hw.init = &(struct clk_init_data){
  66. .name = "gpll0_out_main_div2",
  67. .parent_hws = (const struct clk_hw *[]){
  68. &gpll0_main.clkr.hw },
  69. .num_parents = 1,
  70. .ops = &clk_fixed_factor_ops,
  71. },
  72. };
  73. static struct clk_alpha_pll_postdiv gpll0 = {
  74. .offset = 0x21000,
  75. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  76. .width = 4,
  77. .clkr.hw.init = &(struct clk_init_data){
  78. .name = "gpll0",
  79. .parent_hws = (const struct clk_hw *[]){
  80. &gpll0_main.clkr.hw },
  81. .num_parents = 1,
  82. .ops = &clk_alpha_pll_postdiv_ro_ops,
  83. },
  84. };
  85. static const struct clk_parent_data gcc_xo_gpll0_gpll0_out_main_div2[] = {
  86. { .fw_name = "xo" },
  87. { .hw = &gpll0.clkr.hw},
  88. { .hw = &gpll0_out_main_div2.hw},
  89. };
  90. static const struct parent_map gcc_xo_gpll0_gpll0_out_main_div2_map[] = {
  91. { P_XO, 0 },
  92. { P_GPLL0, 1 },
  93. { P_GPLL0_DIV2, 4 },
  94. };
  95. static struct clk_alpha_pll ubi32_pll_main = {
  96. .offset = 0x25000,
  97. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_HUAYRA],
  98. .flags = SUPPORTS_DYNAMIC_UPDATE,
  99. .clkr = {
  100. .enable_reg = 0x0b000,
  101. .enable_mask = BIT(6),
  102. .hw.init = &(struct clk_init_data){
  103. .name = "ubi32_pll_main",
  104. .parent_data = &(const struct clk_parent_data){
  105. .fw_name = "xo",
  106. },
  107. .num_parents = 1,
  108. .ops = &clk_alpha_pll_huayra_ops,
  109. },
  110. },
  111. };
  112. static struct clk_alpha_pll_postdiv ubi32_pll = {
  113. .offset = 0x25000,
  114. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_HUAYRA],
  115. .width = 2,
  116. .clkr.hw.init = &(struct clk_init_data){
  117. .name = "ubi32_pll",
  118. .parent_hws = (const struct clk_hw *[]){
  119. &ubi32_pll_main.clkr.hw },
  120. .num_parents = 1,
  121. .ops = &clk_alpha_pll_postdiv_ro_ops,
  122. .flags = CLK_SET_RATE_PARENT,
  123. },
  124. };
  125. static struct clk_alpha_pll gpll6_main = {
  126. .offset = 0x37000,
  127. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_BRAMMO],
  128. .clkr = {
  129. .enable_reg = 0x0b000,
  130. .enable_mask = BIT(7),
  131. .hw.init = &(struct clk_init_data){
  132. .name = "gpll6_main",
  133. .parent_data = &(const struct clk_parent_data){
  134. .fw_name = "xo",
  135. },
  136. .num_parents = 1,
  137. .ops = &clk_alpha_pll_ops,
  138. },
  139. },
  140. };
  141. static struct clk_alpha_pll_postdiv gpll6 = {
  142. .offset = 0x37000,
  143. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_BRAMMO],
  144. .width = 2,
  145. .clkr.hw.init = &(struct clk_init_data){
  146. .name = "gpll6",
  147. .parent_hws = (const struct clk_hw *[]){
  148. &gpll6_main.clkr.hw },
  149. .num_parents = 1,
  150. .ops = &clk_alpha_pll_postdiv_ro_ops,
  151. },
  152. };
  153. static struct clk_alpha_pll gpll4_main = {
  154. .offset = 0x24000,
  155. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  156. .clkr = {
  157. .enable_reg = 0x0b000,
  158. .enable_mask = BIT(5),
  159. .hw.init = &(struct clk_init_data){
  160. .name = "gpll4_main",
  161. .parent_data = &(const struct clk_parent_data){
  162. .fw_name = "xo",
  163. },
  164. .num_parents = 1,
  165. .ops = &clk_alpha_pll_ops,
  166. },
  167. },
  168. };
  169. static struct clk_alpha_pll_postdiv gpll4 = {
  170. .offset = 0x24000,
  171. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  172. .width = 4,
  173. .clkr.hw.init = &(struct clk_init_data){
  174. .name = "gpll4",
  175. .parent_hws = (const struct clk_hw *[]){
  176. &gpll4_main.clkr.hw },
  177. .num_parents = 1,
  178. .ops = &clk_alpha_pll_postdiv_ro_ops,
  179. },
  180. };
  181. static const struct freq_tbl ftbl_pcnoc_bfdcd_clk_src[] = {
  182. F(24000000, P_XO, 1, 0, 0),
  183. F(50000000, P_GPLL0, 16, 0, 0),
  184. F(100000000, P_GPLL0, 8, 0, 0),
  185. { }
  186. };
  187. static struct clk_rcg2 pcnoc_bfdcd_clk_src = {
  188. .cmd_rcgr = 0x27000,
  189. .freq_tbl = ftbl_pcnoc_bfdcd_clk_src,
  190. .hid_width = 5,
  191. .parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
  192. .clkr.hw.init = &(struct clk_init_data){
  193. .name = "pcnoc_bfdcd_clk_src",
  194. .parent_data = gcc_xo_gpll0_gpll0_out_main_div2,
  195. .num_parents = 3,
  196. .ops = &clk_rcg2_ops,
  197. },
  198. };
  199. static struct clk_alpha_pll gpll2_main = {
  200. .offset = 0x4a000,
  201. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  202. .clkr = {
  203. .enable_reg = 0x0b000,
  204. .enable_mask = BIT(2),
  205. .hw.init = &(struct clk_init_data){
  206. .name = "gpll2_main",
  207. .parent_data = &(const struct clk_parent_data){
  208. .fw_name = "xo",
  209. },
  210. .num_parents = 1,
  211. .ops = &clk_alpha_pll_ops,
  212. },
  213. },
  214. };
  215. static struct clk_alpha_pll_postdiv gpll2 = {
  216. .offset = 0x4a000,
  217. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  218. .width = 4,
  219. .clkr.hw.init = &(struct clk_init_data){
  220. .name = "gpll2",
  221. .parent_hws = (const struct clk_hw *[]){
  222. &gpll2_main.clkr.hw },
  223. .num_parents = 1,
  224. .ops = &clk_alpha_pll_postdiv_ro_ops,
  225. },
  226. };
  227. static struct clk_alpha_pll nss_crypto_pll_main = {
  228. .offset = 0x22000,
  229. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  230. .clkr = {
  231. .enable_reg = 0x0b000,
  232. .enable_mask = BIT(4),
  233. .hw.init = &(struct clk_init_data){
  234. .name = "nss_crypto_pll_main",
  235. .parent_data = &(const struct clk_parent_data){
  236. .fw_name = "xo",
  237. },
  238. .num_parents = 1,
  239. .ops = &clk_alpha_pll_ops,
  240. },
  241. },
  242. };
  243. static struct clk_alpha_pll_postdiv nss_crypto_pll = {
  244. .offset = 0x22000,
  245. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  246. .width = 4,
  247. .clkr.hw.init = &(struct clk_init_data){
  248. .name = "nss_crypto_pll",
  249. .parent_hws = (const struct clk_hw *[]){
  250. &nss_crypto_pll_main.clkr.hw },
  251. .num_parents = 1,
  252. .ops = &clk_alpha_pll_postdiv_ro_ops,
  253. },
  254. };
  255. static const struct freq_tbl ftbl_qdss_tsctr_clk_src[] = {
  256. F(160000000, P_GPLL0_DIV2, 2.5, 0, 0),
  257. F(320000000, P_GPLL0, 2.5, 0, 0),
  258. F(600000000, P_GPLL4, 2, 0, 0),
  259. { }
  260. };
  261. static const struct clk_parent_data gcc_xo_gpll4_gpll0_gpll6_gpll0_div2[] = {
  262. { .fw_name = "xo" },
  263. { .hw = &gpll4.clkr.hw },
  264. { .hw = &gpll0.clkr.hw },
  265. { .hw = &gpll6.clkr.hw },
  266. { .hw = &gpll0_out_main_div2.hw },
  267. };
  268. static const struct parent_map gcc_xo_gpll4_gpll0_gpll6_gpll0_div2_map[] = {
  269. { P_XO, 0 },
  270. { P_GPLL4, 1 },
  271. { P_GPLL0, 2 },
  272. { P_GPLL6, 3 },
  273. { P_GPLL0_DIV2, 4 },
  274. };
  275. static struct clk_rcg2 qdss_tsctr_clk_src = {
  276. .cmd_rcgr = 0x29064,
  277. .freq_tbl = ftbl_qdss_tsctr_clk_src,
  278. .hid_width = 5,
  279. .parent_map = gcc_xo_gpll4_gpll0_gpll6_gpll0_div2_map,
  280. .clkr.hw.init = &(struct clk_init_data){
  281. .name = "qdss_tsctr_clk_src",
  282. .parent_data = gcc_xo_gpll4_gpll0_gpll6_gpll0_div2,
  283. .num_parents = 5,
  284. .ops = &clk_rcg2_ops,
  285. },
  286. };
  287. static struct clk_fixed_factor qdss_dap_sync_clk_src = {
  288. .mult = 1,
  289. .div = 4,
  290. .hw.init = &(struct clk_init_data){
  291. .name = "qdss_dap_sync_clk_src",
  292. .parent_hws = (const struct clk_hw *[]){
  293. &qdss_tsctr_clk_src.clkr.hw },
  294. .num_parents = 1,
  295. .ops = &clk_fixed_factor_ops,
  296. },
  297. };
  298. static const struct freq_tbl ftbl_qdss_at_clk_src[] = {
  299. F(66670000, P_GPLL0_DIV2, 6, 0, 0),
  300. F(240000000, P_GPLL4, 5, 0, 0),
  301. { }
  302. };
  303. static struct clk_rcg2 qdss_at_clk_src = {
  304. .cmd_rcgr = 0x2900c,
  305. .freq_tbl = ftbl_qdss_at_clk_src,
  306. .hid_width = 5,
  307. .parent_map = gcc_xo_gpll4_gpll0_gpll6_gpll0_div2_map,
  308. .clkr.hw.init = &(struct clk_init_data){
  309. .name = "qdss_at_clk_src",
  310. .parent_data = gcc_xo_gpll4_gpll0_gpll6_gpll0_div2,
  311. .num_parents = 5,
  312. .ops = &clk_rcg2_ops,
  313. },
  314. };
  315. static struct clk_fixed_factor qdss_tsctr_div2_clk_src = {
  316. .mult = 1,
  317. .div = 2,
  318. .hw.init = &(struct clk_init_data){
  319. .name = "qdss_tsctr_div2_clk_src",
  320. .parent_hws = (const struct clk_hw *[]){
  321. &qdss_tsctr_clk_src.clkr.hw },
  322. .num_parents = 1,
  323. .flags = CLK_SET_RATE_PARENT,
  324. .ops = &clk_fixed_factor_ops,
  325. },
  326. };
  327. static const struct freq_tbl ftbl_nss_ppe_clk_src[] = {
  328. F(24000000, P_XO, 1, 0, 0),
  329. F(300000000, P_BIAS_PLL, 1, 0, 0),
  330. { }
  331. };
  332. static const struct clk_parent_data gcc_xo_bias_gpll0_gpll4_nss_ubi32[] = {
  333. { .fw_name = "xo" },
  334. { .fw_name = "bias_pll_cc_clk" },
  335. { .hw = &gpll0.clkr.hw },
  336. { .hw = &gpll4.clkr.hw },
  337. { .hw = &nss_crypto_pll.clkr.hw },
  338. { .hw = &ubi32_pll.clkr.hw },
  339. };
  340. static const struct parent_map gcc_xo_bias_gpll0_gpll4_nss_ubi32_map[] = {
  341. { P_XO, 0 },
  342. { P_BIAS_PLL, 1 },
  343. { P_GPLL0, 2 },
  344. { P_GPLL4, 3 },
  345. { P_NSS_CRYPTO_PLL, 4 },
  346. { P_UBI32_PLL, 5 },
  347. };
  348. static struct clk_rcg2 nss_ppe_clk_src = {
  349. .cmd_rcgr = 0x68080,
  350. .freq_tbl = ftbl_nss_ppe_clk_src,
  351. .hid_width = 5,
  352. .parent_map = gcc_xo_bias_gpll0_gpll4_nss_ubi32_map,
  353. .clkr.hw.init = &(struct clk_init_data){
  354. .name = "nss_ppe_clk_src",
  355. .parent_data = gcc_xo_bias_gpll0_gpll4_nss_ubi32,
  356. .num_parents = 6,
  357. .ops = &clk_rcg2_ops,
  358. },
  359. };
  360. static struct clk_branch gcc_xo_clk_src = {
  361. .halt_reg = 0x30018,
  362. .clkr = {
  363. .enable_reg = 0x30018,
  364. .enable_mask = BIT(1),
  365. .hw.init = &(struct clk_init_data){
  366. .name = "gcc_xo_clk_src",
  367. .parent_data = &(const struct clk_parent_data){
  368. .fw_name = "xo",
  369. },
  370. .num_parents = 1,
  371. .flags = CLK_SET_RATE_PARENT,
  372. .ops = &clk_branch2_ops,
  373. },
  374. },
  375. };
  376. static const struct freq_tbl ftbl_nss_ce_clk_src[] = {
  377. F(24000000, P_XO, 1, 0, 0),
  378. F(200000000, P_GPLL0, 4, 0, 0),
  379. { }
  380. };
  381. static const struct clk_parent_data gcc_xo_gpll0[] = {
  382. { .fw_name = "xo" },
  383. { .hw = &gpll0.clkr.hw },
  384. };
  385. static const struct parent_map gcc_xo_gpll0_map[] = {
  386. { P_XO, 0 },
  387. { P_GPLL0, 1 },
  388. };
  389. static struct clk_rcg2 nss_ce_clk_src = {
  390. .cmd_rcgr = 0x68098,
  391. .freq_tbl = ftbl_nss_ce_clk_src,
  392. .hid_width = 5,
  393. .parent_map = gcc_xo_gpll0_map,
  394. .clkr.hw.init = &(struct clk_init_data){
  395. .name = "nss_ce_clk_src",
  396. .parent_data = gcc_xo_gpll0,
  397. .num_parents = 2,
  398. .ops = &clk_rcg2_ops,
  399. },
  400. };
  401. static struct clk_branch gcc_sleep_clk_src = {
  402. .halt_reg = 0x30000,
  403. .clkr = {
  404. .enable_reg = 0x30000,
  405. .enable_mask = BIT(1),
  406. .hw.init = &(struct clk_init_data){
  407. .name = "gcc_sleep_clk_src",
  408. .parent_data = &(const struct clk_parent_data){
  409. .fw_name = "sleep_clk",
  410. },
  411. .num_parents = 1,
  412. .ops = &clk_branch2_ops,
  413. },
  414. },
  415. };
  416. static const struct freq_tbl ftbl_snoc_nssnoc_bfdcd_clk_src[] = {
  417. F(24000000, P_XO, 1, 0, 0),
  418. F(50000000, P_GPLL0_DIV2, 8, 0, 0),
  419. F(100000000, P_GPLL0, 8, 0, 0),
  420. F(133333333, P_GPLL0, 6, 0, 0),
  421. F(160000000, P_GPLL0, 5, 0, 0),
  422. F(200000000, P_GPLL0, 4, 0, 0),
  423. F(266666667, P_GPLL0, 3, 0, 0),
  424. { }
  425. };
  426. static const struct clk_parent_data
  427. gcc_xo_gpll0_gpll6_gpll0_out_main_div2[] = {
  428. { .fw_name = "xo" },
  429. { .hw = &gpll0.clkr.hw },
  430. { .hw = &gpll6.clkr.hw },
  431. { .hw = &gpll0_out_main_div2.hw },
  432. };
  433. static const struct parent_map gcc_xo_gpll0_gpll6_gpll0_out_main_div2_map[] = {
  434. { P_XO, 0 },
  435. { P_GPLL0, 1 },
  436. { P_GPLL6, 2 },
  437. { P_GPLL0_DIV2, 3 },
  438. };
  439. static struct clk_rcg2 snoc_nssnoc_bfdcd_clk_src = {
  440. .cmd_rcgr = 0x76054,
  441. .freq_tbl = ftbl_snoc_nssnoc_bfdcd_clk_src,
  442. .hid_width = 5,
  443. .parent_map = gcc_xo_gpll0_gpll6_gpll0_out_main_div2_map,
  444. .clkr.hw.init = &(struct clk_init_data){
  445. .name = "snoc_nssnoc_bfdcd_clk_src",
  446. .parent_data = gcc_xo_gpll0_gpll6_gpll0_out_main_div2,
  447. .num_parents = 4,
  448. .ops = &clk_rcg2_ops,
  449. },
  450. };
  451. static const struct freq_tbl ftbl_apss_ahb_clk_src[] = {
  452. F(24000000, P_XO, 1, 0, 0),
  453. F(25000000, P_GPLL0_DIV2, 16, 0, 0),
  454. F(50000000, P_GPLL0, 16, 0, 0),
  455. F(100000000, P_GPLL0, 8, 0, 0),
  456. { }
  457. };
  458. static struct clk_rcg2 apss_ahb_clk_src = {
  459. .cmd_rcgr = 0x46000,
  460. .freq_tbl = ftbl_apss_ahb_clk_src,
  461. .hid_width = 5,
  462. .parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
  463. .clkr.hw.init = &(struct clk_init_data){
  464. .name = "apss_ahb_clk_src",
  465. .parent_data = gcc_xo_gpll0_gpll0_out_main_div2,
  466. .num_parents = 3,
  467. .ops = &clk_rcg2_ops,
  468. },
  469. };
  470. static const struct freq_tbl ftbl_nss_port5_rx_clk_src[] = {
  471. F(24000000, P_XO, 1, 0, 0),
  472. F(25000000, P_UNIPHY1_RX, 12.5, 0, 0),
  473. F(25000000, P_UNIPHY0_RX, 5, 0, 0),
  474. F(78125000, P_UNIPHY1_RX, 4, 0, 0),
  475. F(125000000, P_UNIPHY1_RX, 2.5, 0, 0),
  476. F(125000000, P_UNIPHY0_RX, 1, 0, 0),
  477. F(156250000, P_UNIPHY1_RX, 2, 0, 0),
  478. F(312500000, P_UNIPHY1_RX, 1, 0, 0),
  479. { }
  480. };
  481. static const struct clk_parent_data
  482. gcc_xo_uniphy0_rx_tx_uniphy1_rx_tx_ubi32_bias[] = {
  483. { .fw_name = "xo" },
  484. { .fw_name = "uniphy0_gcc_rx_clk" },
  485. { .fw_name = "uniphy0_gcc_tx_clk" },
  486. { .fw_name = "uniphy1_gcc_rx_clk" },
  487. { .fw_name = "uniphy1_gcc_tx_clk" },
  488. { .hw = &ubi32_pll.clkr.hw },
  489. { .fw_name = "bias_pll_cc_clk" },
  490. };
  491. static const struct parent_map
  492. gcc_xo_uniphy0_rx_tx_uniphy1_rx_tx_ubi32_bias_map[] = {
  493. { P_XO, 0 },
  494. { P_UNIPHY0_RX, 1 },
  495. { P_UNIPHY0_TX, 2 },
  496. { P_UNIPHY1_RX, 3 },
  497. { P_UNIPHY1_TX, 4 },
  498. { P_UBI32_PLL, 5 },
  499. { P_BIAS_PLL, 6 },
  500. };
  501. static struct clk_rcg2 nss_port5_rx_clk_src = {
  502. .cmd_rcgr = 0x68060,
  503. .freq_tbl = ftbl_nss_port5_rx_clk_src,
  504. .hid_width = 5,
  505. .parent_map = gcc_xo_uniphy0_rx_tx_uniphy1_rx_tx_ubi32_bias_map,
  506. .clkr.hw.init = &(struct clk_init_data){
  507. .name = "nss_port5_rx_clk_src",
  508. .parent_data = gcc_xo_uniphy0_rx_tx_uniphy1_rx_tx_ubi32_bias,
  509. .num_parents = 7,
  510. .ops = &clk_rcg2_ops,
  511. },
  512. };
  513. static const struct freq_tbl ftbl_nss_port5_tx_clk_src[] = {
  514. F(24000000, P_XO, 1, 0, 0),
  515. F(25000000, P_UNIPHY1_TX, 12.5, 0, 0),
  516. F(25000000, P_UNIPHY0_TX, 5, 0, 0),
  517. F(78125000, P_UNIPHY1_TX, 4, 0, 0),
  518. F(125000000, P_UNIPHY1_TX, 2.5, 0, 0),
  519. F(125000000, P_UNIPHY0_TX, 1, 0, 0),
  520. F(156250000, P_UNIPHY1_TX, 2, 0, 0),
  521. F(312500000, P_UNIPHY1_TX, 1, 0, 0),
  522. { }
  523. };
  524. static const struct clk_parent_data
  525. gcc_xo_uniphy0_tx_rx_uniphy1_tx_rx_ubi32_bias[] = {
  526. { .fw_name = "xo" },
  527. { .fw_name = "uniphy0_gcc_tx_clk" },
  528. { .fw_name = "uniphy0_gcc_rx_clk" },
  529. { .fw_name = "uniphy1_gcc_tx_clk" },
  530. { .fw_name = "uniphy1_gcc_rx_clk" },
  531. { .hw = &ubi32_pll.clkr.hw },
  532. { .fw_name = "bias_pll_cc_clk" },
  533. };
  534. static const struct parent_map
  535. gcc_xo_uniphy0_tx_rx_uniphy1_tx_rx_ubi32_bias_map[] = {
  536. { P_XO, 0 },
  537. { P_UNIPHY0_TX, 1 },
  538. { P_UNIPHY0_RX, 2 },
  539. { P_UNIPHY1_TX, 3 },
  540. { P_UNIPHY1_RX, 4 },
  541. { P_UBI32_PLL, 5 },
  542. { P_BIAS_PLL, 6 },
  543. };
  544. static struct clk_rcg2 nss_port5_tx_clk_src = {
  545. .cmd_rcgr = 0x68068,
  546. .freq_tbl = ftbl_nss_port5_tx_clk_src,
  547. .hid_width = 5,
  548. .parent_map = gcc_xo_uniphy0_tx_rx_uniphy1_tx_rx_ubi32_bias_map,
  549. .clkr.hw.init = &(struct clk_init_data){
  550. .name = "nss_port5_tx_clk_src",
  551. .parent_data = gcc_xo_uniphy0_tx_rx_uniphy1_tx_rx_ubi32_bias,
  552. .num_parents = 7,
  553. .ops = &clk_rcg2_ops,
  554. },
  555. };
  556. static const struct freq_tbl ftbl_pcie_axi_clk_src[] = {
  557. F(24000000, P_XO, 1, 0, 0),
  558. F(200000000, P_GPLL0, 4, 0, 0),
  559. F(240000000, P_GPLL4, 5, 0, 0),
  560. { }
  561. };
  562. static const struct freq_tbl ftbl_pcie_rchng_clk_src[] = {
  563. F(24000000, P_XO, 1, 0, 0),
  564. F(100000000, P_GPLL0, 8, 0, 0),
  565. { }
  566. };
  567. static const struct clk_parent_data gcc_xo_gpll0_gpll4[] = {
  568. { .fw_name = "xo" },
  569. { .hw = &gpll0.clkr.hw },
  570. { .hw = &gpll4.clkr.hw },
  571. };
  572. static const struct parent_map gcc_xo_gpll0_gpll4_map[] = {
  573. { P_XO, 0 },
  574. { P_GPLL0, 1 },
  575. { P_GPLL4, 2 },
  576. };
  577. static struct clk_rcg2 pcie0_axi_clk_src = {
  578. .cmd_rcgr = 0x75054,
  579. .freq_tbl = ftbl_pcie_axi_clk_src,
  580. .hid_width = 5,
  581. .parent_map = gcc_xo_gpll0_gpll4_map,
  582. .clkr.hw.init = &(struct clk_init_data){
  583. .name = "pcie0_axi_clk_src",
  584. .parent_data = gcc_xo_gpll0_gpll4,
  585. .num_parents = 3,
  586. .ops = &clk_rcg2_ops,
  587. },
  588. };
  589. static const struct freq_tbl ftbl_usb0_master_clk_src[] = {
  590. F(80000000, P_GPLL0_DIV2, 5, 0, 0),
  591. F(100000000, P_GPLL0, 8, 0, 0),
  592. F(133330000, P_GPLL0, 6, 0, 0),
  593. F(200000000, P_GPLL0, 4, 0, 0),
  594. { }
  595. };
  596. static const struct clk_parent_data gcc_xo_gpll0_out_main_div2_gpll0[] = {
  597. { .fw_name = "xo" },
  598. { .hw = &gpll0_out_main_div2.hw },
  599. { .hw = &gpll0.clkr.hw },
  600. };
  601. static const struct parent_map gcc_xo_gpll0_out_main_div2_gpll0_map[] = {
  602. { P_XO, 0 },
  603. { P_GPLL0_DIV2, 2 },
  604. { P_GPLL0, 1 },
  605. };
  606. static struct clk_rcg2 usb0_master_clk_src = {
  607. .cmd_rcgr = 0x3e00c,
  608. .freq_tbl = ftbl_usb0_master_clk_src,
  609. .mnd_width = 8,
  610. .hid_width = 5,
  611. .parent_map = gcc_xo_gpll0_out_main_div2_gpll0_map,
  612. .clkr.hw.init = &(struct clk_init_data){
  613. .name = "usb0_master_clk_src",
  614. .parent_data = gcc_xo_gpll0_out_main_div2_gpll0,
  615. .num_parents = 3,
  616. .ops = &clk_rcg2_ops,
  617. },
  618. };
  619. static struct clk_regmap_div apss_ahb_postdiv_clk_src = {
  620. .reg = 0x46018,
  621. .shift = 4,
  622. .width = 4,
  623. .clkr = {
  624. .hw.init = &(struct clk_init_data){
  625. .name = "apss_ahb_postdiv_clk_src",
  626. .parent_hws = (const struct clk_hw *[]){
  627. &apss_ahb_clk_src.clkr.hw },
  628. .num_parents = 1,
  629. .ops = &clk_regmap_div_ops,
  630. },
  631. },
  632. };
  633. static struct clk_fixed_factor gcc_xo_div4_clk_src = {
  634. .mult = 1,
  635. .div = 4,
  636. .hw.init = &(struct clk_init_data){
  637. .name = "gcc_xo_div4_clk_src",
  638. .parent_hws = (const struct clk_hw *[]){
  639. &gcc_xo_clk_src.clkr.hw },
  640. .num_parents = 1,
  641. .ops = &clk_fixed_factor_ops,
  642. .flags = CLK_SET_RATE_PARENT,
  643. },
  644. };
  645. static const struct freq_tbl ftbl_nss_port1_rx_clk_src[] = {
  646. F(24000000, P_XO, 1, 0, 0),
  647. F(25000000, P_UNIPHY0_RX, 5, 0, 0),
  648. F(125000000, P_UNIPHY0_RX, 1, 0, 0),
  649. { }
  650. };
  651. static const struct clk_parent_data gcc_xo_uniphy0_rx_tx_ubi32_bias[] = {
  652. { .fw_name = "xo" },
  653. { .fw_name = "uniphy0_gcc_rx_clk" },
  654. { .fw_name = "uniphy0_gcc_tx_clk" },
  655. { .hw = &ubi32_pll.clkr.hw },
  656. { .fw_name = "bias_pll_cc_clk" },
  657. };
  658. static const struct parent_map gcc_xo_uniphy0_rx_tx_ubi32_bias_map[] = {
  659. { P_XO, 0 },
  660. { P_UNIPHY0_RX, 1 },
  661. { P_UNIPHY0_TX, 2 },
  662. { P_UBI32_PLL, 5 },
  663. { P_BIAS_PLL, 6 },
  664. };
  665. static struct clk_rcg2 nss_port1_rx_clk_src = {
  666. .cmd_rcgr = 0x68020,
  667. .freq_tbl = ftbl_nss_port1_rx_clk_src,
  668. .hid_width = 5,
  669. .parent_map = gcc_xo_uniphy0_rx_tx_ubi32_bias_map,
  670. .clkr.hw.init = &(struct clk_init_data){
  671. .name = "nss_port1_rx_clk_src",
  672. .parent_data = gcc_xo_uniphy0_rx_tx_ubi32_bias,
  673. .num_parents = 5,
  674. .ops = &clk_rcg2_ops,
  675. },
  676. };
  677. static const struct freq_tbl ftbl_nss_port1_tx_clk_src[] = {
  678. F(24000000, P_XO, 1, 0, 0),
  679. F(25000000, P_UNIPHY0_TX, 5, 0, 0),
  680. F(125000000, P_UNIPHY0_TX, 1, 0, 0),
  681. { }
  682. };
  683. static const struct clk_parent_data gcc_xo_uniphy0_tx_rx_ubi32_bias[] = {
  684. { .fw_name = "xo" },
  685. { .fw_name = "uniphy0_gcc_tx_clk" },
  686. { .fw_name = "uniphy0_gcc_rx_clk" },
  687. { .hw = &ubi32_pll.clkr.hw },
  688. { .fw_name = "bias_pll_cc_clk" },
  689. };
  690. static const struct parent_map gcc_xo_uniphy0_tx_rx_ubi32_bias_map[] = {
  691. { P_XO, 0 },
  692. { P_UNIPHY0_TX, 1 },
  693. { P_UNIPHY0_RX, 2 },
  694. { P_UBI32_PLL, 5 },
  695. { P_BIAS_PLL, 6 },
  696. };
  697. static struct clk_rcg2 nss_port1_tx_clk_src = {
  698. .cmd_rcgr = 0x68028,
  699. .freq_tbl = ftbl_nss_port1_tx_clk_src,
  700. .hid_width = 5,
  701. .parent_map = gcc_xo_uniphy0_tx_rx_ubi32_bias_map,
  702. .clkr.hw.init = &(struct clk_init_data){
  703. .name = "nss_port1_tx_clk_src",
  704. .parent_data = gcc_xo_uniphy0_tx_rx_ubi32_bias,
  705. .num_parents = 5,
  706. .ops = &clk_rcg2_ops,
  707. },
  708. };
  709. static struct clk_rcg2 nss_port2_rx_clk_src = {
  710. .cmd_rcgr = 0x68030,
  711. .freq_tbl = ftbl_nss_port1_rx_clk_src,
  712. .hid_width = 5,
  713. .parent_map = gcc_xo_uniphy0_rx_tx_ubi32_bias_map,
  714. .clkr.hw.init = &(struct clk_init_data){
  715. .name = "nss_port2_rx_clk_src",
  716. .parent_data = gcc_xo_uniphy0_rx_tx_ubi32_bias,
  717. .num_parents = 5,
  718. .ops = &clk_rcg2_ops,
  719. },
  720. };
  721. static struct clk_rcg2 nss_port2_tx_clk_src = {
  722. .cmd_rcgr = 0x68038,
  723. .freq_tbl = ftbl_nss_port1_tx_clk_src,
  724. .hid_width = 5,
  725. .parent_map = gcc_xo_uniphy0_tx_rx_ubi32_bias_map,
  726. .clkr.hw.init = &(struct clk_init_data){
  727. .name = "nss_port2_tx_clk_src",
  728. .parent_data = gcc_xo_uniphy0_tx_rx_ubi32_bias,
  729. .num_parents = 5,
  730. .ops = &clk_rcg2_ops,
  731. },
  732. };
  733. static struct clk_rcg2 nss_port3_rx_clk_src = {
  734. .cmd_rcgr = 0x68040,
  735. .freq_tbl = ftbl_nss_port1_rx_clk_src,
  736. .hid_width = 5,
  737. .parent_map = gcc_xo_uniphy0_rx_tx_ubi32_bias_map,
  738. .clkr.hw.init = &(struct clk_init_data){
  739. .name = "nss_port3_rx_clk_src",
  740. .parent_data = gcc_xo_uniphy0_rx_tx_ubi32_bias,
  741. .num_parents = 5,
  742. .ops = &clk_rcg2_ops,
  743. },
  744. };
  745. static struct clk_rcg2 nss_port3_tx_clk_src = {
  746. .cmd_rcgr = 0x68048,
  747. .freq_tbl = ftbl_nss_port1_tx_clk_src,
  748. .hid_width = 5,
  749. .parent_map = gcc_xo_uniphy0_tx_rx_ubi32_bias_map,
  750. .clkr.hw.init = &(struct clk_init_data){
  751. .name = "nss_port3_tx_clk_src",
  752. .parent_data = gcc_xo_uniphy0_tx_rx_ubi32_bias,
  753. .num_parents = 5,
  754. .ops = &clk_rcg2_ops,
  755. },
  756. };
  757. static struct clk_rcg2 nss_port4_rx_clk_src = {
  758. .cmd_rcgr = 0x68050,
  759. .freq_tbl = ftbl_nss_port1_rx_clk_src,
  760. .hid_width = 5,
  761. .parent_map = gcc_xo_uniphy0_rx_tx_ubi32_bias_map,
  762. .clkr.hw.init = &(struct clk_init_data){
  763. .name = "nss_port4_rx_clk_src",
  764. .parent_data = gcc_xo_uniphy0_rx_tx_ubi32_bias,
  765. .num_parents = 5,
  766. .ops = &clk_rcg2_ops,
  767. },
  768. };
  769. static struct clk_rcg2 nss_port4_tx_clk_src = {
  770. .cmd_rcgr = 0x68058,
  771. .freq_tbl = ftbl_nss_port1_tx_clk_src,
  772. .hid_width = 5,
  773. .parent_map = gcc_xo_uniphy0_tx_rx_ubi32_bias_map,
  774. .clkr.hw.init = &(struct clk_init_data){
  775. .name = "nss_port4_tx_clk_src",
  776. .parent_data = gcc_xo_uniphy0_tx_rx_ubi32_bias,
  777. .num_parents = 5,
  778. .ops = &clk_rcg2_ops,
  779. },
  780. };
  781. static struct clk_regmap_div nss_port5_rx_div_clk_src = {
  782. .reg = 0x68440,
  783. .shift = 0,
  784. .width = 4,
  785. .clkr = {
  786. .hw.init = &(struct clk_init_data){
  787. .name = "nss_port5_rx_div_clk_src",
  788. .parent_hws = (const struct clk_hw *[]){
  789. &nss_port5_rx_clk_src.clkr.hw },
  790. .num_parents = 1,
  791. .ops = &clk_regmap_div_ops,
  792. .flags = CLK_SET_RATE_PARENT,
  793. },
  794. },
  795. };
  796. static struct clk_regmap_div nss_port5_tx_div_clk_src = {
  797. .reg = 0x68444,
  798. .shift = 0,
  799. .width = 4,
  800. .clkr = {
  801. .hw.init = &(struct clk_init_data){
  802. .name = "nss_port5_tx_div_clk_src",
  803. .parent_hws = (const struct clk_hw *[]){
  804. &nss_port5_tx_clk_src.clkr.hw },
  805. .num_parents = 1,
  806. .ops = &clk_regmap_div_ops,
  807. .flags = CLK_SET_RATE_PARENT,
  808. },
  809. },
  810. };
  811. static const struct freq_tbl ftbl_apss_axi_clk_src[] = {
  812. F(24000000, P_XO, 1, 0, 0),
  813. F(100000000, P_GPLL0_DIV2, 4, 0, 0),
  814. F(200000000, P_GPLL0, 4, 0, 0),
  815. F(308570000, P_GPLL6, 3.5, 0, 0),
  816. F(400000000, P_GPLL0, 2, 0, 0),
  817. F(533000000, P_GPLL0, 1.5, 0, 0),
  818. { }
  819. };
  820. static const struct clk_parent_data gcc_xo_gpll0_gpll6_ubi32_gpll0_div2[] = {
  821. { .fw_name = "xo" },
  822. { .hw = &gpll0.clkr.hw },
  823. { .hw = &gpll6.clkr.hw },
  824. { .hw = &ubi32_pll.clkr.hw },
  825. { .hw = &gpll0_out_main_div2.hw },
  826. };
  827. static const struct parent_map
  828. gcc_xo_gpll0_gpll6_ubi32_gpll0_div2_map[] = {
  829. { P_XO, 0 },
  830. { P_GPLL0, 1 },
  831. { P_GPLL6, 2 },
  832. { P_UBI32_PLL, 3 },
  833. { P_GPLL0_DIV2, 6 },
  834. };
  835. static struct clk_rcg2 apss_axi_clk_src = {
  836. .cmd_rcgr = 0x38048,
  837. .freq_tbl = ftbl_apss_axi_clk_src,
  838. .hid_width = 5,
  839. .parent_map = gcc_xo_gpll0_gpll6_ubi32_gpll0_div2_map,
  840. .clkr.hw.init = &(struct clk_init_data){
  841. .name = "apss_axi_clk_src",
  842. .parent_data = gcc_xo_gpll0_gpll6_ubi32_gpll0_div2,
  843. .num_parents = 5,
  844. .ops = &clk_rcg2_ops,
  845. },
  846. };
  847. static const struct freq_tbl ftbl_nss_crypto_clk_src[] = {
  848. F(24000000, P_XO, 1, 0, 0),
  849. F(300000000, P_NSS_CRYPTO_PLL, 2, 0, 0),
  850. { }
  851. };
  852. static const struct clk_parent_data gcc_xo_nss_crypto_pll_gpll0[] = {
  853. { .fw_name = "xo" },
  854. { .hw = &nss_crypto_pll.clkr.hw },
  855. { .hw = &gpll0.clkr.hw },
  856. };
  857. static const struct parent_map gcc_xo_nss_crypto_pll_gpll0_map[] = {
  858. { P_XO, 0 },
  859. { P_NSS_CRYPTO_PLL, 1 },
  860. { P_GPLL0, 2 },
  861. };
  862. static struct clk_rcg2 nss_crypto_clk_src = {
  863. .cmd_rcgr = 0x68144,
  864. .freq_tbl = ftbl_nss_crypto_clk_src,
  865. .mnd_width = 16,
  866. .hid_width = 5,
  867. .parent_map = gcc_xo_nss_crypto_pll_gpll0_map,
  868. .clkr.hw.init = &(struct clk_init_data){
  869. .name = "nss_crypto_clk_src",
  870. .parent_data = gcc_xo_nss_crypto_pll_gpll0,
  871. .num_parents = 3,
  872. .ops = &clk_rcg2_ops,
  873. },
  874. };
  875. static struct clk_regmap_div nss_port1_rx_div_clk_src = {
  876. .reg = 0x68400,
  877. .shift = 0,
  878. .width = 4,
  879. .clkr = {
  880. .hw.init = &(struct clk_init_data){
  881. .name = "nss_port1_rx_div_clk_src",
  882. .parent_hws = (const struct clk_hw *[]){
  883. &nss_port1_rx_clk_src.clkr.hw },
  884. .num_parents = 1,
  885. .ops = &clk_regmap_div_ops,
  886. .flags = CLK_SET_RATE_PARENT,
  887. },
  888. },
  889. };
  890. static struct clk_regmap_div nss_port1_tx_div_clk_src = {
  891. .reg = 0x68404,
  892. .shift = 0,
  893. .width = 4,
  894. .clkr = {
  895. .hw.init = &(struct clk_init_data){
  896. .name = "nss_port1_tx_div_clk_src",
  897. .parent_hws = (const struct clk_hw *[]){
  898. &nss_port1_tx_clk_src.clkr.hw },
  899. .num_parents = 1,
  900. .ops = &clk_regmap_div_ops,
  901. .flags = CLK_SET_RATE_PARENT,
  902. },
  903. },
  904. };
  905. static struct clk_regmap_div nss_port2_rx_div_clk_src = {
  906. .reg = 0x68410,
  907. .shift = 0,
  908. .width = 4,
  909. .clkr = {
  910. .hw.init = &(struct clk_init_data){
  911. .name = "nss_port2_rx_div_clk_src",
  912. .parent_hws = (const struct clk_hw *[]){
  913. &nss_port2_rx_clk_src.clkr.hw },
  914. .num_parents = 1,
  915. .ops = &clk_regmap_div_ops,
  916. .flags = CLK_SET_RATE_PARENT,
  917. },
  918. },
  919. };
  920. static struct clk_regmap_div nss_port2_tx_div_clk_src = {
  921. .reg = 0x68414,
  922. .shift = 0,
  923. .width = 4,
  924. .clkr = {
  925. .hw.init = &(struct clk_init_data){
  926. .name = "nss_port2_tx_div_clk_src",
  927. .parent_hws = (const struct clk_hw *[]){
  928. &nss_port2_tx_clk_src.clkr.hw },
  929. .num_parents = 1,
  930. .ops = &clk_regmap_div_ops,
  931. .flags = CLK_SET_RATE_PARENT,
  932. },
  933. },
  934. };
  935. static struct clk_regmap_div nss_port3_rx_div_clk_src = {
  936. .reg = 0x68420,
  937. .shift = 0,
  938. .width = 4,
  939. .clkr = {
  940. .hw.init = &(struct clk_init_data){
  941. .name = "nss_port3_rx_div_clk_src",
  942. .parent_hws = (const struct clk_hw *[]){
  943. &nss_port3_rx_clk_src.clkr.hw },
  944. .num_parents = 1,
  945. .ops = &clk_regmap_div_ops,
  946. .flags = CLK_SET_RATE_PARENT,
  947. },
  948. },
  949. };
  950. static struct clk_regmap_div nss_port3_tx_div_clk_src = {
  951. .reg = 0x68424,
  952. .shift = 0,
  953. .width = 4,
  954. .clkr = {
  955. .hw.init = &(struct clk_init_data){
  956. .name = "nss_port3_tx_div_clk_src",
  957. .parent_hws = (const struct clk_hw *[]){
  958. &nss_port3_tx_clk_src.clkr.hw },
  959. .num_parents = 1,
  960. .ops = &clk_regmap_div_ops,
  961. .flags = CLK_SET_RATE_PARENT,
  962. },
  963. },
  964. };
  965. static struct clk_regmap_div nss_port4_rx_div_clk_src = {
  966. .reg = 0x68430,
  967. .shift = 0,
  968. .width = 4,
  969. .clkr = {
  970. .hw.init = &(struct clk_init_data){
  971. .name = "nss_port4_rx_div_clk_src",
  972. .parent_hws = (const struct clk_hw *[]){
  973. &nss_port4_rx_clk_src.clkr.hw },
  974. .num_parents = 1,
  975. .ops = &clk_regmap_div_ops,
  976. .flags = CLK_SET_RATE_PARENT,
  977. },
  978. },
  979. };
  980. static struct clk_regmap_div nss_port4_tx_div_clk_src = {
  981. .reg = 0x68434,
  982. .shift = 0,
  983. .width = 4,
  984. .clkr = {
  985. .hw.init = &(struct clk_init_data){
  986. .name = "nss_port4_tx_div_clk_src",
  987. .parent_hws = (const struct clk_hw *[]){
  988. &nss_port4_tx_clk_src.clkr.hw },
  989. .num_parents = 1,
  990. .ops = &clk_regmap_div_ops,
  991. .flags = CLK_SET_RATE_PARENT,
  992. },
  993. },
  994. };
  995. static const struct freq_tbl ftbl_nss_ubi_clk_src[] = {
  996. F(24000000, P_XO, 1, 0, 0),
  997. F(149760000, P_UBI32_PLL, 10, 0, 0),
  998. F(187200000, P_UBI32_PLL, 8, 0, 0),
  999. F(249600000, P_UBI32_PLL, 6, 0, 0),
  1000. F(374400000, P_UBI32_PLL, 4, 0, 0),
  1001. F(748800000, P_UBI32_PLL, 2, 0, 0),
  1002. F(1497600000, P_UBI32_PLL, 1, 0, 0),
  1003. { }
  1004. };
  1005. static const struct clk_parent_data
  1006. gcc_xo_ubi32_pll_gpll0_gpll2_gpll4_gpll6[] = {
  1007. { .fw_name = "xo" },
  1008. { .hw = &ubi32_pll.clkr.hw },
  1009. { .hw = &gpll0.clkr.hw },
  1010. { .hw = &gpll2.clkr.hw },
  1011. { .hw = &gpll4.clkr.hw },
  1012. { .hw = &gpll6.clkr.hw },
  1013. };
  1014. static const struct parent_map gcc_xo_ubi32_gpll0_gpll2_gpll4_gpll6_map[] = {
  1015. { P_XO, 0 },
  1016. { P_UBI32_PLL, 1 },
  1017. { P_GPLL0, 2 },
  1018. { P_GPLL2, 3 },
  1019. { P_GPLL4, 4 },
  1020. { P_GPLL6, 5 },
  1021. };
  1022. static struct clk_rcg2 nss_ubi0_clk_src = {
  1023. .cmd_rcgr = 0x68104,
  1024. .freq_tbl = ftbl_nss_ubi_clk_src,
  1025. .hid_width = 5,
  1026. .parent_map = gcc_xo_ubi32_gpll0_gpll2_gpll4_gpll6_map,
  1027. .clkr.hw.init = &(struct clk_init_data){
  1028. .name = "nss_ubi0_clk_src",
  1029. .parent_data = gcc_xo_ubi32_pll_gpll0_gpll2_gpll4_gpll6,
  1030. .num_parents = 6,
  1031. .ops = &clk_rcg2_ops,
  1032. .flags = CLK_SET_RATE_PARENT,
  1033. },
  1034. };
  1035. static const struct freq_tbl ftbl_adss_pwm_clk_src[] = {
  1036. F(24000000, P_XO, 1, 0, 0),
  1037. F(100000000, P_GPLL0, 8, 0, 0),
  1038. { }
  1039. };
  1040. static struct clk_rcg2 adss_pwm_clk_src = {
  1041. .cmd_rcgr = 0x1c008,
  1042. .freq_tbl = ftbl_adss_pwm_clk_src,
  1043. .hid_width = 5,
  1044. .parent_map = gcc_xo_gpll0_map,
  1045. .clkr.hw.init = &(struct clk_init_data){
  1046. .name = "adss_pwm_clk_src",
  1047. .parent_data = gcc_xo_gpll0,
  1048. .num_parents = 2,
  1049. .ops = &clk_rcg2_ops,
  1050. },
  1051. };
  1052. static const struct freq_tbl ftbl_blsp1_qup_i2c_apps_clk_src[] = {
  1053. F(24000000, P_XO, 1, 0, 0),
  1054. F(25000000, P_GPLL0_DIV2, 16, 0, 0),
  1055. F(50000000, P_GPLL0, 16, 0, 0),
  1056. { }
  1057. };
  1058. static struct clk_rcg2 blsp1_qup1_i2c_apps_clk_src = {
  1059. .cmd_rcgr = 0x0200c,
  1060. .freq_tbl = ftbl_blsp1_qup_i2c_apps_clk_src,
  1061. .hid_width = 5,
  1062. .parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
  1063. .clkr.hw.init = &(struct clk_init_data){
  1064. .name = "blsp1_qup1_i2c_apps_clk_src",
  1065. .parent_data = gcc_xo_gpll0_gpll0_out_main_div2,
  1066. .num_parents = 3,
  1067. .ops = &clk_rcg2_ops,
  1068. },
  1069. };
  1070. static const struct freq_tbl ftbl_blsp1_qup_spi_apps_clk_src[] = {
  1071. F(960000, P_XO, 10, 2, 5),
  1072. F(4800000, P_XO, 5, 0, 0),
  1073. F(9600000, P_XO, 2, 4, 5),
  1074. F(12500000, P_GPLL0_DIV2, 16, 1, 2),
  1075. F(16000000, P_GPLL0, 10, 1, 5),
  1076. F(24000000, P_XO, 1, 0, 0),
  1077. F(25000000, P_GPLL0, 16, 1, 2),
  1078. F(50000000, P_GPLL0, 16, 0, 0),
  1079. { }
  1080. };
  1081. static struct clk_rcg2 blsp1_qup1_spi_apps_clk_src = {
  1082. .cmd_rcgr = 0x02024,
  1083. .freq_tbl = ftbl_blsp1_qup_spi_apps_clk_src,
  1084. .mnd_width = 8,
  1085. .hid_width = 5,
  1086. .parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
  1087. .clkr.hw.init = &(struct clk_init_data){
  1088. .name = "blsp1_qup1_spi_apps_clk_src",
  1089. .parent_data = gcc_xo_gpll0_gpll0_out_main_div2,
  1090. .num_parents = 3,
  1091. .ops = &clk_rcg2_ops,
  1092. },
  1093. };
  1094. static struct clk_rcg2 blsp1_qup2_i2c_apps_clk_src = {
  1095. .cmd_rcgr = 0x03000,
  1096. .freq_tbl = ftbl_blsp1_qup_i2c_apps_clk_src,
  1097. .hid_width = 5,
  1098. .parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
  1099. .clkr.hw.init = &(struct clk_init_data){
  1100. .name = "blsp1_qup2_i2c_apps_clk_src",
  1101. .parent_data = gcc_xo_gpll0_gpll0_out_main_div2,
  1102. .num_parents = 3,
  1103. .ops = &clk_rcg2_ops,
  1104. },
  1105. };
  1106. static struct clk_rcg2 blsp1_qup2_spi_apps_clk_src = {
  1107. .cmd_rcgr = 0x03014,
  1108. .freq_tbl = ftbl_blsp1_qup_spi_apps_clk_src,
  1109. .mnd_width = 8,
  1110. .hid_width = 5,
  1111. .parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
  1112. .clkr.hw.init = &(struct clk_init_data){
  1113. .name = "blsp1_qup2_spi_apps_clk_src",
  1114. .parent_data = gcc_xo_gpll0_gpll0_out_main_div2,
  1115. .num_parents = 3,
  1116. .ops = &clk_rcg2_ops,
  1117. },
  1118. };
  1119. static struct clk_rcg2 blsp1_qup3_i2c_apps_clk_src = {
  1120. .cmd_rcgr = 0x04000,
  1121. .freq_tbl = ftbl_blsp1_qup_i2c_apps_clk_src,
  1122. .hid_width = 5,
  1123. .parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
  1124. .clkr.hw.init = &(struct clk_init_data){
  1125. .name = "blsp1_qup3_i2c_apps_clk_src",
  1126. .parent_data = gcc_xo_gpll0_gpll0_out_main_div2,
  1127. .num_parents = 3,
  1128. .ops = &clk_rcg2_ops,
  1129. },
  1130. };
  1131. static struct clk_rcg2 blsp1_qup3_spi_apps_clk_src = {
  1132. .cmd_rcgr = 0x04014,
  1133. .freq_tbl = ftbl_blsp1_qup_spi_apps_clk_src,
  1134. .mnd_width = 8,
  1135. .hid_width = 5,
  1136. .parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
  1137. .clkr.hw.init = &(struct clk_init_data){
  1138. .name = "blsp1_qup3_spi_apps_clk_src",
  1139. .parent_data = gcc_xo_gpll0_gpll0_out_main_div2,
  1140. .num_parents = 3,
  1141. .ops = &clk_rcg2_ops,
  1142. },
  1143. };
  1144. static struct clk_rcg2 blsp1_qup4_i2c_apps_clk_src = {
  1145. .cmd_rcgr = 0x05000,
  1146. .freq_tbl = ftbl_blsp1_qup_i2c_apps_clk_src,
  1147. .hid_width = 5,
  1148. .parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
  1149. .clkr.hw.init = &(struct clk_init_data){
  1150. .name = "blsp1_qup4_i2c_apps_clk_src",
  1151. .parent_data = gcc_xo_gpll0_gpll0_out_main_div2,
  1152. .num_parents = 3,
  1153. .ops = &clk_rcg2_ops,
  1154. },
  1155. };
  1156. static struct clk_rcg2 blsp1_qup4_spi_apps_clk_src = {
  1157. .cmd_rcgr = 0x05014,
  1158. .freq_tbl = ftbl_blsp1_qup_spi_apps_clk_src,
  1159. .mnd_width = 8,
  1160. .hid_width = 5,
  1161. .parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
  1162. .clkr.hw.init = &(struct clk_init_data){
  1163. .name = "blsp1_qup4_spi_apps_clk_src",
  1164. .parent_data = gcc_xo_gpll0_gpll0_out_main_div2,
  1165. .num_parents = 3,
  1166. .ops = &clk_rcg2_ops,
  1167. },
  1168. };
  1169. static struct clk_rcg2 blsp1_qup5_i2c_apps_clk_src = {
  1170. .cmd_rcgr = 0x06000,
  1171. .freq_tbl = ftbl_blsp1_qup_i2c_apps_clk_src,
  1172. .hid_width = 5,
  1173. .parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
  1174. .clkr.hw.init = &(struct clk_init_data){
  1175. .name = "blsp1_qup5_i2c_apps_clk_src",
  1176. .parent_data = gcc_xo_gpll0_gpll0_out_main_div2,
  1177. .num_parents = 3,
  1178. .ops = &clk_rcg2_ops,
  1179. },
  1180. };
  1181. static struct clk_rcg2 blsp1_qup5_spi_apps_clk_src = {
  1182. .cmd_rcgr = 0x06014,
  1183. .freq_tbl = ftbl_blsp1_qup_spi_apps_clk_src,
  1184. .mnd_width = 8,
  1185. .hid_width = 5,
  1186. .parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
  1187. .clkr.hw.init = &(struct clk_init_data){
  1188. .name = "blsp1_qup5_spi_apps_clk_src",
  1189. .parent_data = gcc_xo_gpll0_gpll0_out_main_div2,
  1190. .num_parents = 3,
  1191. .ops = &clk_rcg2_ops,
  1192. },
  1193. };
  1194. static struct clk_rcg2 blsp1_qup6_i2c_apps_clk_src = {
  1195. .cmd_rcgr = 0x07000,
  1196. .freq_tbl = ftbl_blsp1_qup_i2c_apps_clk_src,
  1197. .hid_width = 5,
  1198. .parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
  1199. .clkr.hw.init = &(struct clk_init_data){
  1200. .name = "blsp1_qup6_i2c_apps_clk_src",
  1201. .parent_data = gcc_xo_gpll0_gpll0_out_main_div2,
  1202. .num_parents = 3,
  1203. .ops = &clk_rcg2_ops,
  1204. },
  1205. };
  1206. static struct clk_rcg2 blsp1_qup6_spi_apps_clk_src = {
  1207. .cmd_rcgr = 0x07014,
  1208. .freq_tbl = ftbl_blsp1_qup_spi_apps_clk_src,
  1209. .mnd_width = 8,
  1210. .hid_width = 5,
  1211. .parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
  1212. .clkr.hw.init = &(struct clk_init_data){
  1213. .name = "blsp1_qup6_spi_apps_clk_src",
  1214. .parent_data = gcc_xo_gpll0_gpll0_out_main_div2,
  1215. .num_parents = 3,
  1216. .ops = &clk_rcg2_ops,
  1217. },
  1218. };
  1219. static const struct freq_tbl ftbl_blsp1_uart_apps_clk_src[] = {
  1220. F(3686400, P_GPLL0_DIV2, 1, 144, 15625),
  1221. F(7372800, P_GPLL0_DIV2, 1, 288, 15625),
  1222. F(14745600, P_GPLL0_DIV2, 1, 576, 15625),
  1223. F(16000000, P_GPLL0_DIV2, 5, 1, 5),
  1224. F(24000000, P_XO, 1, 0, 0),
  1225. F(24000000, P_GPLL0, 1, 3, 100),
  1226. F(25000000, P_GPLL0, 16, 1, 2),
  1227. F(32000000, P_GPLL0, 1, 1, 25),
  1228. F(40000000, P_GPLL0, 1, 1, 20),
  1229. F(46400000, P_GPLL0, 1, 29, 500),
  1230. F(48000000, P_GPLL0, 1, 3, 50),
  1231. F(51200000, P_GPLL0, 1, 8, 125),
  1232. F(56000000, P_GPLL0, 1, 7, 100),
  1233. F(58982400, P_GPLL0, 1, 1152, 15625),
  1234. F(60000000, P_GPLL0, 1, 3, 40),
  1235. F(64000000, P_GPLL0, 12.5, 1, 1),
  1236. { }
  1237. };
  1238. static struct clk_rcg2 blsp1_uart1_apps_clk_src = {
  1239. .cmd_rcgr = 0x02044,
  1240. .freq_tbl = ftbl_blsp1_uart_apps_clk_src,
  1241. .mnd_width = 16,
  1242. .hid_width = 5,
  1243. .parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
  1244. .clkr.hw.init = &(struct clk_init_data){
  1245. .name = "blsp1_uart1_apps_clk_src",
  1246. .parent_data = gcc_xo_gpll0_gpll0_out_main_div2,
  1247. .num_parents = 3,
  1248. .ops = &clk_rcg2_ops,
  1249. },
  1250. };
  1251. static struct clk_rcg2 blsp1_uart2_apps_clk_src = {
  1252. .cmd_rcgr = 0x03034,
  1253. .freq_tbl = ftbl_blsp1_uart_apps_clk_src,
  1254. .mnd_width = 16,
  1255. .hid_width = 5,
  1256. .parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
  1257. .clkr.hw.init = &(struct clk_init_data){
  1258. .name = "blsp1_uart2_apps_clk_src",
  1259. .parent_data = gcc_xo_gpll0_gpll0_out_main_div2,
  1260. .num_parents = 3,
  1261. .ops = &clk_rcg2_ops,
  1262. },
  1263. };
  1264. static struct clk_rcg2 blsp1_uart3_apps_clk_src = {
  1265. .cmd_rcgr = 0x04034,
  1266. .freq_tbl = ftbl_blsp1_uart_apps_clk_src,
  1267. .mnd_width = 16,
  1268. .hid_width = 5,
  1269. .parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
  1270. .clkr.hw.init = &(struct clk_init_data){
  1271. .name = "blsp1_uart3_apps_clk_src",
  1272. .parent_data = gcc_xo_gpll0_gpll0_out_main_div2,
  1273. .num_parents = 3,
  1274. .ops = &clk_rcg2_ops,
  1275. },
  1276. };
  1277. static struct clk_rcg2 blsp1_uart4_apps_clk_src = {
  1278. .cmd_rcgr = 0x05034,
  1279. .freq_tbl = ftbl_blsp1_uart_apps_clk_src,
  1280. .mnd_width = 16,
  1281. .hid_width = 5,
  1282. .parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
  1283. .clkr.hw.init = &(struct clk_init_data){
  1284. .name = "blsp1_uart4_apps_clk_src",
  1285. .parent_data = gcc_xo_gpll0_gpll0_out_main_div2,
  1286. .num_parents = 3,
  1287. .ops = &clk_rcg2_ops,
  1288. },
  1289. };
  1290. static struct clk_rcg2 blsp1_uart5_apps_clk_src = {
  1291. .cmd_rcgr = 0x06034,
  1292. .freq_tbl = ftbl_blsp1_uart_apps_clk_src,
  1293. .mnd_width = 16,
  1294. .hid_width = 5,
  1295. .parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
  1296. .clkr.hw.init = &(struct clk_init_data){
  1297. .name = "blsp1_uart5_apps_clk_src",
  1298. .parent_data = gcc_xo_gpll0_gpll0_out_main_div2,
  1299. .num_parents = 3,
  1300. .ops = &clk_rcg2_ops,
  1301. },
  1302. };
  1303. static struct clk_rcg2 blsp1_uart6_apps_clk_src = {
  1304. .cmd_rcgr = 0x07034,
  1305. .freq_tbl = ftbl_blsp1_uart_apps_clk_src,
  1306. .mnd_width = 16,
  1307. .hid_width = 5,
  1308. .parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
  1309. .clkr.hw.init = &(struct clk_init_data){
  1310. .name = "blsp1_uart6_apps_clk_src",
  1311. .parent_data = gcc_xo_gpll0_gpll0_out_main_div2,
  1312. .num_parents = 3,
  1313. .ops = &clk_rcg2_ops,
  1314. },
  1315. };
  1316. static const struct freq_tbl ftbl_crypto_clk_src[] = {
  1317. F(40000000, P_GPLL0_DIV2, 10, 0, 0),
  1318. F(80000000, P_GPLL0, 10, 0, 0),
  1319. F(100000000, P_GPLL0, 8, 0, 0),
  1320. F(160000000, P_GPLL0, 5, 0, 0),
  1321. { }
  1322. };
  1323. static struct clk_rcg2 crypto_clk_src = {
  1324. .cmd_rcgr = 0x16004,
  1325. .freq_tbl = ftbl_crypto_clk_src,
  1326. .hid_width = 5,
  1327. .parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
  1328. .clkr.hw.init = &(struct clk_init_data){
  1329. .name = "crypto_clk_src",
  1330. .parent_data = gcc_xo_gpll0_gpll0_out_main_div2,
  1331. .num_parents = 3,
  1332. .ops = &clk_rcg2_ops,
  1333. },
  1334. };
  1335. static const struct freq_tbl ftbl_gp_clk_src[] = {
  1336. F(24000000, P_XO, 1, 0, 0),
  1337. F(50000000, P_GPLL0_DIV2, 8, 0, 0),
  1338. F(100000000, P_GPLL0, 8, 0, 0),
  1339. F(200000000, P_GPLL0, 4, 0, 0),
  1340. F(266666666, P_GPLL0, 3, 0, 0),
  1341. { }
  1342. };
  1343. static const struct clk_parent_data gcc_xo_gpll0_gpll6_gpll0_sleep_clk[] = {
  1344. { .fw_name = "xo" },
  1345. { .hw = &gpll0.clkr.hw },
  1346. { .hw = &gpll6.clkr.hw },
  1347. { .hw = &gpll0_out_main_div2.hw },
  1348. { .fw_name = "sleep_clk" },
  1349. };
  1350. static const struct parent_map gcc_xo_gpll0_gpll6_gpll0_sleep_clk_map[] = {
  1351. { P_XO, 0 },
  1352. { P_GPLL0, 1 },
  1353. { P_GPLL6, 2 },
  1354. { P_GPLL0_DIV2, 4 },
  1355. { P_SLEEP_CLK, 6 },
  1356. };
  1357. static struct clk_rcg2 gp1_clk_src = {
  1358. .cmd_rcgr = 0x08004,
  1359. .freq_tbl = ftbl_gp_clk_src,
  1360. .mnd_width = 8,
  1361. .hid_width = 5,
  1362. .parent_map = gcc_xo_gpll0_gpll6_gpll0_sleep_clk_map,
  1363. .clkr.hw.init = &(struct clk_init_data){
  1364. .name = "gp1_clk_src",
  1365. .parent_data = gcc_xo_gpll0_gpll6_gpll0_sleep_clk,
  1366. .num_parents = 5,
  1367. .ops = &clk_rcg2_ops,
  1368. },
  1369. };
  1370. static struct clk_rcg2 gp2_clk_src = {
  1371. .cmd_rcgr = 0x09004,
  1372. .freq_tbl = ftbl_gp_clk_src,
  1373. .mnd_width = 8,
  1374. .hid_width = 5,
  1375. .parent_map = gcc_xo_gpll0_gpll6_gpll0_sleep_clk_map,
  1376. .clkr.hw.init = &(struct clk_init_data){
  1377. .name = "gp2_clk_src",
  1378. .parent_data = gcc_xo_gpll0_gpll6_gpll0_sleep_clk,
  1379. .num_parents = 5,
  1380. .ops = &clk_rcg2_ops,
  1381. },
  1382. };
  1383. static struct clk_rcg2 gp3_clk_src = {
  1384. .cmd_rcgr = 0x0a004,
  1385. .freq_tbl = ftbl_gp_clk_src,
  1386. .mnd_width = 8,
  1387. .hid_width = 5,
  1388. .parent_map = gcc_xo_gpll0_gpll6_gpll0_sleep_clk_map,
  1389. .clkr.hw.init = &(struct clk_init_data){
  1390. .name = "gp3_clk_src",
  1391. .parent_data = gcc_xo_gpll0_gpll6_gpll0_sleep_clk,
  1392. .num_parents = 5,
  1393. .ops = &clk_rcg2_ops,
  1394. },
  1395. };
  1396. static struct clk_fixed_factor nss_ppe_cdiv_clk_src = {
  1397. .mult = 1,
  1398. .div = 4,
  1399. .hw.init = &(struct clk_init_data){
  1400. .name = "nss_ppe_cdiv_clk_src",
  1401. .parent_hws = (const struct clk_hw *[]){
  1402. &nss_ppe_clk_src.clkr.hw },
  1403. .num_parents = 1,
  1404. .ops = &clk_fixed_factor_ops,
  1405. .flags = CLK_SET_RATE_PARENT,
  1406. },
  1407. };
  1408. static struct clk_regmap_div nss_ubi0_div_clk_src = {
  1409. .reg = 0x68118,
  1410. .shift = 0,
  1411. .width = 4,
  1412. .clkr = {
  1413. .hw.init = &(struct clk_init_data){
  1414. .name = "nss_ubi0_div_clk_src",
  1415. .parent_hws = (const struct clk_hw *[]){
  1416. &nss_ubi0_clk_src.clkr.hw },
  1417. .num_parents = 1,
  1418. .ops = &clk_regmap_div_ro_ops,
  1419. .flags = CLK_SET_RATE_PARENT,
  1420. },
  1421. },
  1422. };
  1423. static const struct freq_tbl ftbl_pcie_aux_clk_src[] = {
  1424. F(24000000, P_XO, 1, 0, 0),
  1425. };
  1426. static const struct clk_parent_data gcc_xo_gpll0_core_pi_sleep_clk[] = {
  1427. { .fw_name = "xo" },
  1428. { .hw = &gpll0.clkr.hw },
  1429. { .fw_name = "sleep_clk" },
  1430. };
  1431. static const struct parent_map gcc_xo_gpll0_core_pi_sleep_clk_map[] = {
  1432. { P_XO, 0 },
  1433. { P_GPLL0, 2 },
  1434. { P_PI_SLEEP, 6 },
  1435. };
  1436. static struct clk_rcg2 pcie0_aux_clk_src = {
  1437. .cmd_rcgr = 0x75024,
  1438. .freq_tbl = ftbl_pcie_aux_clk_src,
  1439. .mnd_width = 16,
  1440. .hid_width = 5,
  1441. .parent_map = gcc_xo_gpll0_core_pi_sleep_clk_map,
  1442. .clkr.hw.init = &(struct clk_init_data){
  1443. .name = "pcie0_aux_clk_src",
  1444. .parent_data = gcc_xo_gpll0_core_pi_sleep_clk,
  1445. .num_parents = 3,
  1446. .ops = &clk_rcg2_ops,
  1447. },
  1448. };
  1449. static const struct clk_parent_data gcc_pcie20_phy0_pipe_clk_xo[] = {
  1450. { .fw_name = "pcie20_phy0_pipe_clk" },
  1451. { .fw_name = "xo" },
  1452. };
  1453. static const struct parent_map gcc_pcie20_phy0_pipe_clk_xo_map[] = {
  1454. { P_PCIE20_PHY0_PIPE, 0 },
  1455. { P_XO, 2 },
  1456. };
  1457. static struct clk_regmap_mux pcie0_pipe_clk_src = {
  1458. .reg = 0x7501c,
  1459. .shift = 8,
  1460. .width = 2,
  1461. .parent_map = gcc_pcie20_phy0_pipe_clk_xo_map,
  1462. .clkr = {
  1463. .hw.init = &(struct clk_init_data){
  1464. .name = "pcie0_pipe_clk_src",
  1465. .parent_data = gcc_pcie20_phy0_pipe_clk_xo,
  1466. .num_parents = 2,
  1467. .ops = &clk_regmap_mux_closest_ops,
  1468. .flags = CLK_SET_RATE_PARENT,
  1469. },
  1470. },
  1471. };
  1472. static const struct freq_tbl ftbl_sdcc_apps_clk_src[] = {
  1473. F(144000, P_XO, 16, 12, 125),
  1474. F(400000, P_XO, 12, 1, 5),
  1475. F(24000000, P_GPLL2, 12, 1, 4),
  1476. F(48000000, P_GPLL2, 12, 1, 2),
  1477. F(96000000, P_GPLL2, 12, 0, 0),
  1478. F(177777778, P_GPLL0, 4.5, 0, 0),
  1479. F(192000000, P_GPLL2, 6, 0, 0),
  1480. F(384000000, P_GPLL2, 3, 0, 0),
  1481. { }
  1482. };
  1483. static const struct clk_parent_data
  1484. gcc_xo_gpll0_gpll2_gpll0_out_main_div2[] = {
  1485. { .fw_name = "xo" },
  1486. { .hw = &gpll0.clkr.hw },
  1487. { .hw = &gpll2.clkr.hw },
  1488. { .hw = &gpll0_out_main_div2.hw },
  1489. };
  1490. static const struct parent_map gcc_xo_gpll0_gpll2_gpll0_out_main_div2_map[] = {
  1491. { P_XO, 0 },
  1492. { P_GPLL0, 1 },
  1493. { P_GPLL2, 2 },
  1494. { P_GPLL0_DIV2, 4 },
  1495. };
  1496. static struct clk_rcg2 sdcc1_apps_clk_src = {
  1497. .cmd_rcgr = 0x42004,
  1498. .freq_tbl = ftbl_sdcc_apps_clk_src,
  1499. .mnd_width = 8,
  1500. .hid_width = 5,
  1501. .parent_map = gcc_xo_gpll0_gpll2_gpll0_out_main_div2_map,
  1502. .clkr.hw.init = &(struct clk_init_data){
  1503. .name = "sdcc1_apps_clk_src",
  1504. .parent_data = gcc_xo_gpll0_gpll2_gpll0_out_main_div2,
  1505. .num_parents = 4,
  1506. .ops = &clk_rcg2_floor_ops,
  1507. },
  1508. };
  1509. static const struct freq_tbl ftbl_usb_aux_clk_src[] = {
  1510. F(24000000, P_XO, 1, 0, 0),
  1511. { }
  1512. };
  1513. static struct clk_rcg2 usb0_aux_clk_src = {
  1514. .cmd_rcgr = 0x3e05c,
  1515. .freq_tbl = ftbl_usb_aux_clk_src,
  1516. .mnd_width = 16,
  1517. .hid_width = 5,
  1518. .parent_map = gcc_xo_gpll0_core_pi_sleep_clk_map,
  1519. .clkr.hw.init = &(struct clk_init_data){
  1520. .name = "usb0_aux_clk_src",
  1521. .parent_data = gcc_xo_gpll0_core_pi_sleep_clk,
  1522. .num_parents = 3,
  1523. .ops = &clk_rcg2_ops,
  1524. },
  1525. };
  1526. static const struct freq_tbl ftbl_usb_mock_utmi_clk_src[] = {
  1527. F(24000000, P_XO, 1, 0, 0),
  1528. F(60000000, P_GPLL6, 6, 1, 3),
  1529. { }
  1530. };
  1531. static const struct clk_parent_data
  1532. gcc_xo_gpll6_gpll0_gpll0_out_main_div2[] = {
  1533. { .fw_name = "xo" },
  1534. { .hw = &gpll6.clkr.hw },
  1535. { .hw = &gpll0.clkr.hw },
  1536. { .hw = &gpll0_out_main_div2.hw },
  1537. };
  1538. static const struct parent_map gcc_xo_gpll6_gpll0_gpll0_out_main_div2_map[] = {
  1539. { P_XO, 0 },
  1540. { P_GPLL6, 1 },
  1541. { P_GPLL0, 3 },
  1542. { P_GPLL0_DIV2, 4 },
  1543. };
  1544. static struct clk_rcg2 usb0_mock_utmi_clk_src = {
  1545. .cmd_rcgr = 0x3e020,
  1546. .freq_tbl = ftbl_usb_mock_utmi_clk_src,
  1547. .mnd_width = 8,
  1548. .hid_width = 5,
  1549. .parent_map = gcc_xo_gpll6_gpll0_gpll0_out_main_div2_map,
  1550. .clkr.hw.init = &(struct clk_init_data){
  1551. .name = "usb0_mock_utmi_clk_src",
  1552. .parent_data = gcc_xo_gpll6_gpll0_gpll0_out_main_div2,
  1553. .num_parents = 4,
  1554. .ops = &clk_rcg2_ops,
  1555. },
  1556. };
  1557. static const struct clk_parent_data gcc_usb3phy_0_cc_pipe_clk_xo[] = {
  1558. { .fw_name = "usb3phy_0_cc_pipe_clk" },
  1559. { .fw_name = "xo" },
  1560. };
  1561. static const struct parent_map gcc_usb3phy_0_cc_pipe_clk_xo_map[] = {
  1562. { P_USB3PHY_0_PIPE, 0 },
  1563. { P_XO, 2 },
  1564. };
  1565. static struct clk_regmap_mux usb0_pipe_clk_src = {
  1566. .reg = 0x3e048,
  1567. .shift = 8,
  1568. .width = 2,
  1569. .parent_map = gcc_usb3phy_0_cc_pipe_clk_xo_map,
  1570. .clkr = {
  1571. .hw.init = &(struct clk_init_data){
  1572. .name = "usb0_pipe_clk_src",
  1573. .parent_data = gcc_usb3phy_0_cc_pipe_clk_xo,
  1574. .num_parents = 2,
  1575. .ops = &clk_regmap_mux_closest_ops,
  1576. .flags = CLK_SET_RATE_PARENT,
  1577. },
  1578. },
  1579. };
  1580. static const struct freq_tbl ftbl_sdcc_ice_core_clk_src[] = {
  1581. F(80000000, P_GPLL0_DIV2, 5, 0, 0),
  1582. F(160000000, P_GPLL0, 5, 0, 0),
  1583. F(216000000, P_GPLL6, 5, 0, 0),
  1584. F(308570000, P_GPLL6, 3.5, 0, 0),
  1585. };
  1586. static const struct clk_parent_data gcc_xo_gpll0_gpll6_gpll0_div2[] = {
  1587. { .fw_name = "xo"},
  1588. { .hw = &gpll0.clkr.hw },
  1589. { .hw = &gpll6.clkr.hw },
  1590. { .hw = &gpll0_out_main_div2.hw },
  1591. };
  1592. static const struct parent_map gcc_xo_gpll0_gpll6_gpll0_div2_map[] = {
  1593. { P_XO, 0 },
  1594. { P_GPLL0, 1 },
  1595. { P_GPLL6, 2 },
  1596. { P_GPLL0_DIV2, 4 },
  1597. };
  1598. static struct clk_rcg2 sdcc1_ice_core_clk_src = {
  1599. .cmd_rcgr = 0x5d000,
  1600. .freq_tbl = ftbl_sdcc_ice_core_clk_src,
  1601. .mnd_width = 8,
  1602. .hid_width = 5,
  1603. .parent_map = gcc_xo_gpll0_gpll6_gpll0_div2_map,
  1604. .clkr.hw.init = &(struct clk_init_data){
  1605. .name = "sdcc1_ice_core_clk_src",
  1606. .parent_data = gcc_xo_gpll0_gpll6_gpll0_div2,
  1607. .num_parents = 4,
  1608. .ops = &clk_rcg2_ops,
  1609. },
  1610. };
  1611. static const struct freq_tbl ftbl_qdss_stm_clk_src[] = {
  1612. F(24000000, P_XO, 1, 0, 0),
  1613. F(50000000, P_GPLL0_DIV2, 8, 0, 0),
  1614. F(100000000, P_GPLL0, 8, 0, 0),
  1615. F(200000000, P_GPLL0, 4, 0, 0),
  1616. { }
  1617. };
  1618. static struct clk_rcg2 qdss_stm_clk_src = {
  1619. .cmd_rcgr = 0x2902C,
  1620. .freq_tbl = ftbl_qdss_stm_clk_src,
  1621. .hid_width = 5,
  1622. .parent_map = gcc_xo_gpll0_gpll0_out_main_div2_map,
  1623. .clkr.hw.init = &(struct clk_init_data){
  1624. .name = "qdss_stm_clk_src",
  1625. .parent_data = gcc_xo_gpll0_gpll0_out_main_div2,
  1626. .num_parents = 3,
  1627. .ops = &clk_rcg2_ops,
  1628. },
  1629. };
  1630. static const struct freq_tbl ftbl_qdss_traceclkin_clk_src[] = {
  1631. F(80000000, P_GPLL0_DIV2, 5, 0, 0),
  1632. F(160000000, P_GPLL0, 5, 0, 0),
  1633. F(300000000, P_GPLL4, 4, 0, 0),
  1634. { }
  1635. };
  1636. static const struct clk_parent_data gcc_xo_gpll4_gpll0_gpll0_div2[] = {
  1637. { .fw_name = "xo" },
  1638. { .hw = &gpll4.clkr.hw },
  1639. { .hw = &gpll0.clkr.hw },
  1640. { .hw = &gpll0_out_main_div2.hw },
  1641. };
  1642. static const struct parent_map gcc_xo_gpll4_gpll0_gpll0_div2_map[] = {
  1643. { P_XO, 0 },
  1644. { P_GPLL4, 1 },
  1645. { P_GPLL0, 2 },
  1646. { P_GPLL0_DIV2, 4 },
  1647. };
  1648. static struct clk_rcg2 qdss_traceclkin_clk_src = {
  1649. .cmd_rcgr = 0x29048,
  1650. .freq_tbl = ftbl_qdss_traceclkin_clk_src,
  1651. .hid_width = 5,
  1652. .parent_map = gcc_xo_gpll4_gpll0_gpll0_div2_map,
  1653. .clkr.hw.init = &(struct clk_init_data){
  1654. .name = "qdss_traceclkin_clk_src",
  1655. .parent_data = gcc_xo_gpll4_gpll0_gpll0_div2,
  1656. .num_parents = 4,
  1657. .ops = &clk_rcg2_ops,
  1658. },
  1659. };
  1660. static struct clk_rcg2 usb1_mock_utmi_clk_src = {
  1661. .cmd_rcgr = 0x3f020,
  1662. .freq_tbl = ftbl_usb_mock_utmi_clk_src,
  1663. .mnd_width = 8,
  1664. .hid_width = 5,
  1665. .parent_map = gcc_xo_gpll6_gpll0_gpll0_out_main_div2_map,
  1666. .clkr.hw.init = &(struct clk_init_data){
  1667. .name = "usb1_mock_utmi_clk_src",
  1668. .parent_data = gcc_xo_gpll6_gpll0_gpll0_out_main_div2,
  1669. .num_parents = 4,
  1670. .ops = &clk_rcg2_ops,
  1671. },
  1672. };
  1673. static struct clk_branch gcc_adss_pwm_clk = {
  1674. .halt_reg = 0x1c020,
  1675. .clkr = {
  1676. .enable_reg = 0x1c020,
  1677. .enable_mask = BIT(0),
  1678. .hw.init = &(struct clk_init_data){
  1679. .name = "gcc_adss_pwm_clk",
  1680. .parent_hws = (const struct clk_hw *[]){
  1681. &adss_pwm_clk_src.clkr.hw },
  1682. .num_parents = 1,
  1683. .flags = CLK_SET_RATE_PARENT,
  1684. .ops = &clk_branch2_ops,
  1685. },
  1686. },
  1687. };
  1688. static struct clk_branch gcc_apss_ahb_clk = {
  1689. .halt_reg = 0x4601c,
  1690. .halt_check = BRANCH_HALT_VOTED,
  1691. .clkr = {
  1692. .enable_reg = 0x0b004,
  1693. .enable_mask = BIT(14),
  1694. .hw.init = &(struct clk_init_data){
  1695. .name = "gcc_apss_ahb_clk",
  1696. .parent_hws = (const struct clk_hw *[]){
  1697. &apss_ahb_postdiv_clk_src.clkr.hw },
  1698. .num_parents = 1,
  1699. .flags = CLK_SET_RATE_PARENT,
  1700. .ops = &clk_branch2_ops,
  1701. },
  1702. },
  1703. };
  1704. static const struct freq_tbl ftbl_system_noc_bfdcd_clk_src[] = {
  1705. F(24000000, P_XO, 1, 0, 0),
  1706. F(50000000, P_GPLL0_DIV2, 8, 0, 0),
  1707. F(100000000, P_GPLL0, 8, 0, 0),
  1708. F(133333333, P_GPLL0, 6, 0, 0),
  1709. F(160000000, P_GPLL0, 5, 0, 0),
  1710. F(200000000, P_GPLL0, 4, 0, 0),
  1711. F(266666667, P_GPLL0, 3, 0, 0),
  1712. { }
  1713. };
  1714. static struct clk_rcg2 system_noc_bfdcd_clk_src = {
  1715. .cmd_rcgr = 0x26004,
  1716. .freq_tbl = ftbl_system_noc_bfdcd_clk_src,
  1717. .hid_width = 5,
  1718. .parent_map = gcc_xo_gpll0_gpll6_gpll0_out_main_div2_map,
  1719. .clkr.hw.init = &(struct clk_init_data){
  1720. .name = "system_noc_bfdcd_clk_src",
  1721. .parent_data = gcc_xo_gpll0_gpll6_gpll0_out_main_div2,
  1722. .num_parents = 4,
  1723. .ops = &clk_rcg2_ops,
  1724. },
  1725. };
  1726. static const struct freq_tbl ftbl_ubi32_mem_noc_bfdcd_clk_src[] = {
  1727. F(24000000, P_XO, 1, 0, 0),
  1728. F(307670000, P_BIAS_PLL_NSS_NOC, 1.5, 0, 0),
  1729. F(533333333, P_GPLL0, 1.5, 0, 0),
  1730. { }
  1731. };
  1732. static const struct clk_parent_data
  1733. gcc_xo_gpll0_gpll2_bias_pll_nss_noc_clk[] = {
  1734. { .fw_name = "xo" },
  1735. { .hw = &gpll0.clkr.hw },
  1736. { .hw = &gpll2.clkr.hw },
  1737. { .fw_name = "bias_pll_nss_noc_clk" },
  1738. };
  1739. static const struct parent_map gcc_xo_gpll0_gpll2_bias_pll_nss_noc_clk_map[] = {
  1740. { P_XO, 0 },
  1741. { P_GPLL0, 1 },
  1742. { P_GPLL2, 3 },
  1743. { P_BIAS_PLL_NSS_NOC, 4 },
  1744. };
  1745. static struct clk_rcg2 ubi32_mem_noc_bfdcd_clk_src = {
  1746. .cmd_rcgr = 0x68088,
  1747. .freq_tbl = ftbl_ubi32_mem_noc_bfdcd_clk_src,
  1748. .hid_width = 5,
  1749. .parent_map = gcc_xo_gpll0_gpll2_bias_pll_nss_noc_clk_map,
  1750. .clkr.hw.init = &(struct clk_init_data){
  1751. .name = "ubi32_mem_noc_bfdcd_clk_src",
  1752. .parent_data = gcc_xo_gpll0_gpll2_bias_pll_nss_noc_clk,
  1753. .num_parents = 4,
  1754. .ops = &clk_rcg2_ops,
  1755. },
  1756. };
  1757. static struct clk_branch gcc_apss_axi_clk = {
  1758. .halt_reg = 0x46020,
  1759. .halt_check = BRANCH_HALT_VOTED,
  1760. .clkr = {
  1761. .enable_reg = 0x0b004,
  1762. .enable_mask = BIT(13),
  1763. .hw.init = &(struct clk_init_data){
  1764. .name = "gcc_apss_axi_clk",
  1765. .parent_hws = (const struct clk_hw *[]){
  1766. &apss_axi_clk_src.clkr.hw },
  1767. .num_parents = 1,
  1768. .flags = CLK_SET_RATE_PARENT,
  1769. .ops = &clk_branch2_ops,
  1770. },
  1771. },
  1772. };
  1773. static struct clk_branch gcc_blsp1_ahb_clk = {
  1774. .halt_reg = 0x01008,
  1775. .halt_check = BRANCH_HALT_VOTED,
  1776. .clkr = {
  1777. .enable_reg = 0x0b004,
  1778. .enable_mask = BIT(10),
  1779. .hw.init = &(struct clk_init_data){
  1780. .name = "gcc_blsp1_ahb_clk",
  1781. .parent_hws = (const struct clk_hw *[]){
  1782. &pcnoc_bfdcd_clk_src.clkr.hw },
  1783. .num_parents = 1,
  1784. .flags = CLK_SET_RATE_PARENT,
  1785. .ops = &clk_branch2_ops,
  1786. },
  1787. },
  1788. };
  1789. static struct clk_branch gcc_blsp1_qup1_i2c_apps_clk = {
  1790. .halt_reg = 0x02008,
  1791. .clkr = {
  1792. .enable_reg = 0x02008,
  1793. .enable_mask = BIT(0),
  1794. .hw.init = &(struct clk_init_data){
  1795. .name = "gcc_blsp1_qup1_i2c_apps_clk",
  1796. .parent_hws = (const struct clk_hw *[]){
  1797. &blsp1_qup1_i2c_apps_clk_src.clkr.hw },
  1798. .num_parents = 1,
  1799. .flags = CLK_SET_RATE_PARENT,
  1800. .ops = &clk_branch2_ops,
  1801. },
  1802. },
  1803. };
  1804. static struct clk_branch gcc_blsp1_qup1_spi_apps_clk = {
  1805. .halt_reg = 0x02004,
  1806. .clkr = {
  1807. .enable_reg = 0x02004,
  1808. .enable_mask = BIT(0),
  1809. .hw.init = &(struct clk_init_data){
  1810. .name = "gcc_blsp1_qup1_spi_apps_clk",
  1811. .parent_hws = (const struct clk_hw *[]){
  1812. &blsp1_qup1_spi_apps_clk_src.clkr.hw },
  1813. .num_parents = 1,
  1814. .flags = CLK_SET_RATE_PARENT,
  1815. .ops = &clk_branch2_ops,
  1816. },
  1817. },
  1818. };
  1819. static struct clk_branch gcc_blsp1_qup2_i2c_apps_clk = {
  1820. .halt_reg = 0x03010,
  1821. .clkr = {
  1822. .enable_reg = 0x03010,
  1823. .enable_mask = BIT(0),
  1824. .hw.init = &(struct clk_init_data){
  1825. .name = "gcc_blsp1_qup2_i2c_apps_clk",
  1826. .parent_hws = (const struct clk_hw *[]){
  1827. &blsp1_qup2_i2c_apps_clk_src.clkr.hw },
  1828. .num_parents = 1,
  1829. .flags = CLK_SET_RATE_PARENT,
  1830. .ops = &clk_branch2_ops,
  1831. },
  1832. },
  1833. };
  1834. static struct clk_branch gcc_blsp1_qup2_spi_apps_clk = {
  1835. .halt_reg = 0x0300c,
  1836. .clkr = {
  1837. .enable_reg = 0x0300c,
  1838. .enable_mask = BIT(0),
  1839. .hw.init = &(struct clk_init_data){
  1840. .name = "gcc_blsp1_qup2_spi_apps_clk",
  1841. .parent_hws = (const struct clk_hw *[]){
  1842. &blsp1_qup2_spi_apps_clk_src.clkr.hw },
  1843. .num_parents = 1,
  1844. .flags = CLK_SET_RATE_PARENT,
  1845. .ops = &clk_branch2_ops,
  1846. },
  1847. },
  1848. };
  1849. static struct clk_branch gcc_blsp1_qup3_i2c_apps_clk = {
  1850. .halt_reg = 0x04010,
  1851. .clkr = {
  1852. .enable_reg = 0x04010,
  1853. .enable_mask = BIT(0),
  1854. .hw.init = &(struct clk_init_data){
  1855. .name = "gcc_blsp1_qup3_i2c_apps_clk",
  1856. .parent_hws = (const struct clk_hw *[]){
  1857. &blsp1_qup3_i2c_apps_clk_src.clkr.hw },
  1858. .num_parents = 1,
  1859. .flags = CLK_SET_RATE_PARENT,
  1860. .ops = &clk_branch2_ops,
  1861. },
  1862. },
  1863. };
  1864. static struct clk_branch gcc_blsp1_qup3_spi_apps_clk = {
  1865. .halt_reg = 0x0400c,
  1866. .clkr = {
  1867. .enable_reg = 0x0400c,
  1868. .enable_mask = BIT(0),
  1869. .hw.init = &(struct clk_init_data){
  1870. .name = "gcc_blsp1_qup3_spi_apps_clk",
  1871. .parent_hws = (const struct clk_hw *[]){
  1872. &blsp1_qup3_spi_apps_clk_src.clkr.hw },
  1873. .num_parents = 1,
  1874. .flags = CLK_SET_RATE_PARENT,
  1875. .ops = &clk_branch2_ops,
  1876. },
  1877. },
  1878. };
  1879. static struct clk_branch gcc_blsp1_qup4_i2c_apps_clk = {
  1880. .halt_reg = 0x05010,
  1881. .clkr = {
  1882. .enable_reg = 0x05010,
  1883. .enable_mask = BIT(0),
  1884. .hw.init = &(struct clk_init_data){
  1885. .name = "gcc_blsp1_qup4_i2c_apps_clk",
  1886. .parent_hws = (const struct clk_hw *[]){
  1887. &blsp1_qup4_i2c_apps_clk_src.clkr.hw },
  1888. .num_parents = 1,
  1889. .flags = CLK_SET_RATE_PARENT,
  1890. .ops = &clk_branch2_ops,
  1891. },
  1892. },
  1893. };
  1894. static struct clk_branch gcc_blsp1_qup4_spi_apps_clk = {
  1895. .halt_reg = 0x0500c,
  1896. .clkr = {
  1897. .enable_reg = 0x0500c,
  1898. .enable_mask = BIT(0),
  1899. .hw.init = &(struct clk_init_data){
  1900. .name = "gcc_blsp1_qup4_spi_apps_clk",
  1901. .parent_hws = (const struct clk_hw *[]){
  1902. &blsp1_qup4_spi_apps_clk_src.clkr.hw },
  1903. .num_parents = 1,
  1904. .flags = CLK_SET_RATE_PARENT,
  1905. .ops = &clk_branch2_ops,
  1906. },
  1907. },
  1908. };
  1909. static struct clk_branch gcc_blsp1_qup5_i2c_apps_clk = {
  1910. .halt_reg = 0x06010,
  1911. .clkr = {
  1912. .enable_reg = 0x06010,
  1913. .enable_mask = BIT(0),
  1914. .hw.init = &(struct clk_init_data){
  1915. .name = "gcc_blsp1_qup5_i2c_apps_clk",
  1916. .parent_hws = (const struct clk_hw *[]){
  1917. &blsp1_qup5_i2c_apps_clk_src.clkr.hw },
  1918. .num_parents = 1,
  1919. .flags = CLK_SET_RATE_PARENT,
  1920. .ops = &clk_branch2_ops,
  1921. },
  1922. },
  1923. };
  1924. static struct clk_branch gcc_blsp1_qup5_spi_apps_clk = {
  1925. .halt_reg = 0x0600c,
  1926. .clkr = {
  1927. .enable_reg = 0x0600c,
  1928. .enable_mask = BIT(0),
  1929. .hw.init = &(struct clk_init_data){
  1930. .name = "gcc_blsp1_qup5_spi_apps_clk",
  1931. .parent_hws = (const struct clk_hw *[]){
  1932. &blsp1_qup5_spi_apps_clk_src.clkr.hw },
  1933. .num_parents = 1,
  1934. .flags = CLK_SET_RATE_PARENT,
  1935. .ops = &clk_branch2_ops,
  1936. },
  1937. },
  1938. };
  1939. static struct clk_branch gcc_blsp1_qup6_spi_apps_clk = {
  1940. .halt_reg = 0x0700c,
  1941. .clkr = {
  1942. .enable_reg = 0x0700c,
  1943. .enable_mask = BIT(0),
  1944. .hw.init = &(struct clk_init_data){
  1945. .name = "gcc_blsp1_qup6_spi_apps_clk",
  1946. .parent_hws = (const struct clk_hw *[]){
  1947. &blsp1_qup6_spi_apps_clk_src.clkr.hw },
  1948. .num_parents = 1,
  1949. .flags = CLK_SET_RATE_PARENT,
  1950. .ops = &clk_branch2_ops,
  1951. },
  1952. },
  1953. };
  1954. static struct clk_branch gcc_blsp1_uart1_apps_clk = {
  1955. .halt_reg = 0x0203c,
  1956. .clkr = {
  1957. .enable_reg = 0x0203c,
  1958. .enable_mask = BIT(0),
  1959. .hw.init = &(struct clk_init_data){
  1960. .name = "gcc_blsp1_uart1_apps_clk",
  1961. .parent_hws = (const struct clk_hw *[]){
  1962. &blsp1_uart1_apps_clk_src.clkr.hw },
  1963. .num_parents = 1,
  1964. .flags = CLK_SET_RATE_PARENT,
  1965. .ops = &clk_branch2_ops,
  1966. },
  1967. },
  1968. };
  1969. static struct clk_branch gcc_blsp1_uart2_apps_clk = {
  1970. .halt_reg = 0x0302c,
  1971. .clkr = {
  1972. .enable_reg = 0x0302c,
  1973. .enable_mask = BIT(0),
  1974. .hw.init = &(struct clk_init_data){
  1975. .name = "gcc_blsp1_uart2_apps_clk",
  1976. .parent_hws = (const struct clk_hw *[]){
  1977. &blsp1_uart2_apps_clk_src.clkr.hw },
  1978. .num_parents = 1,
  1979. .flags = CLK_SET_RATE_PARENT,
  1980. .ops = &clk_branch2_ops,
  1981. },
  1982. },
  1983. };
  1984. static struct clk_branch gcc_blsp1_uart3_apps_clk = {
  1985. .halt_reg = 0x0402c,
  1986. .clkr = {
  1987. .enable_reg = 0x0402c,
  1988. .enable_mask = BIT(0),
  1989. .hw.init = &(struct clk_init_data){
  1990. .name = "gcc_blsp1_uart3_apps_clk",
  1991. .parent_hws = (const struct clk_hw *[]){
  1992. &blsp1_uart3_apps_clk_src.clkr.hw },
  1993. .num_parents = 1,
  1994. .flags = CLK_SET_RATE_PARENT,
  1995. .ops = &clk_branch2_ops,
  1996. },
  1997. },
  1998. };
  1999. static struct clk_branch gcc_blsp1_uart4_apps_clk = {
  2000. .halt_reg = 0x0502c,
  2001. .clkr = {
  2002. .enable_reg = 0x0502c,
  2003. .enable_mask = BIT(0),
  2004. .hw.init = &(struct clk_init_data){
  2005. .name = "gcc_blsp1_uart4_apps_clk",
  2006. .parent_hws = (const struct clk_hw *[]){
  2007. &blsp1_uart4_apps_clk_src.clkr.hw },
  2008. .num_parents = 1,
  2009. .flags = CLK_SET_RATE_PARENT,
  2010. .ops = &clk_branch2_ops,
  2011. },
  2012. },
  2013. };
  2014. static struct clk_branch gcc_blsp1_uart5_apps_clk = {
  2015. .halt_reg = 0x0602c,
  2016. .clkr = {
  2017. .enable_reg = 0x0602c,
  2018. .enable_mask = BIT(0),
  2019. .hw.init = &(struct clk_init_data){
  2020. .name = "gcc_blsp1_uart5_apps_clk",
  2021. .parent_hws = (const struct clk_hw *[]){
  2022. &blsp1_uart5_apps_clk_src.clkr.hw },
  2023. .num_parents = 1,
  2024. .flags = CLK_SET_RATE_PARENT,
  2025. .ops = &clk_branch2_ops,
  2026. },
  2027. },
  2028. };
  2029. static struct clk_branch gcc_blsp1_uart6_apps_clk = {
  2030. .halt_reg = 0x0702c,
  2031. .clkr = {
  2032. .enable_reg = 0x0702c,
  2033. .enable_mask = BIT(0),
  2034. .hw.init = &(struct clk_init_data){
  2035. .name = "gcc_blsp1_uart6_apps_clk",
  2036. .parent_hws = (const struct clk_hw *[]){
  2037. &blsp1_uart6_apps_clk_src.clkr.hw },
  2038. .num_parents = 1,
  2039. .flags = CLK_SET_RATE_PARENT,
  2040. .ops = &clk_branch2_ops,
  2041. },
  2042. },
  2043. };
  2044. static struct clk_branch gcc_crypto_ahb_clk = {
  2045. .halt_reg = 0x16024,
  2046. .halt_check = BRANCH_HALT_VOTED,
  2047. .clkr = {
  2048. .enable_reg = 0x0b004,
  2049. .enable_mask = BIT(0),
  2050. .hw.init = &(struct clk_init_data){
  2051. .name = "gcc_crypto_ahb_clk",
  2052. .parent_hws = (const struct clk_hw *[]){
  2053. &pcnoc_bfdcd_clk_src.clkr.hw },
  2054. .num_parents = 1,
  2055. .flags = CLK_SET_RATE_PARENT,
  2056. .ops = &clk_branch2_ops,
  2057. },
  2058. },
  2059. };
  2060. static struct clk_branch gcc_crypto_axi_clk = {
  2061. .halt_reg = 0x16020,
  2062. .halt_check = BRANCH_HALT_VOTED,
  2063. .clkr = {
  2064. .enable_reg = 0x0b004,
  2065. .enable_mask = BIT(1),
  2066. .hw.init = &(struct clk_init_data){
  2067. .name = "gcc_crypto_axi_clk",
  2068. .parent_hws = (const struct clk_hw *[]){
  2069. &pcnoc_bfdcd_clk_src.clkr.hw },
  2070. .num_parents = 1,
  2071. .flags = CLK_SET_RATE_PARENT,
  2072. .ops = &clk_branch2_ops,
  2073. },
  2074. },
  2075. };
  2076. static struct clk_branch gcc_crypto_clk = {
  2077. .halt_reg = 0x1601c,
  2078. .halt_check = BRANCH_HALT_VOTED,
  2079. .clkr = {
  2080. .enable_reg = 0x0b004,
  2081. .enable_mask = BIT(2),
  2082. .hw.init = &(struct clk_init_data){
  2083. .name = "gcc_crypto_clk",
  2084. .parent_hws = (const struct clk_hw *[]){
  2085. &crypto_clk_src.clkr.hw },
  2086. .num_parents = 1,
  2087. .flags = CLK_SET_RATE_PARENT,
  2088. .ops = &clk_branch2_ops,
  2089. },
  2090. },
  2091. };
  2092. static struct clk_fixed_factor gpll6_out_main_div2 = {
  2093. .mult = 1,
  2094. .div = 2,
  2095. .hw.init = &(struct clk_init_data){
  2096. .name = "gpll6_out_main_div2",
  2097. .parent_hws = (const struct clk_hw *[]){
  2098. &gpll6_main.clkr.hw },
  2099. .num_parents = 1,
  2100. .ops = &clk_fixed_factor_ops,
  2101. .flags = CLK_SET_RATE_PARENT,
  2102. },
  2103. };
  2104. static struct clk_branch gcc_xo_clk = {
  2105. .halt_reg = 0x30030,
  2106. .clkr = {
  2107. .enable_reg = 0x30030,
  2108. .enable_mask = BIT(0),
  2109. .hw.init = &(struct clk_init_data){
  2110. .name = "gcc_xo_clk",
  2111. .parent_hws = (const struct clk_hw *[]){
  2112. &gcc_xo_clk_src.clkr.hw },
  2113. .num_parents = 1,
  2114. .flags = CLK_SET_RATE_PARENT,
  2115. .ops = &clk_branch2_ops,
  2116. },
  2117. },
  2118. };
  2119. static struct clk_branch gcc_gp1_clk = {
  2120. .halt_reg = 0x08000,
  2121. .clkr = {
  2122. .enable_reg = 0x08000,
  2123. .enable_mask = BIT(0),
  2124. .hw.init = &(struct clk_init_data){
  2125. .name = "gcc_gp1_clk",
  2126. .parent_hws = (const struct clk_hw *[]){
  2127. &gp1_clk_src.clkr.hw },
  2128. .num_parents = 1,
  2129. .flags = CLK_SET_RATE_PARENT,
  2130. .ops = &clk_branch2_ops,
  2131. },
  2132. },
  2133. };
  2134. static struct clk_branch gcc_gp2_clk = {
  2135. .halt_reg = 0x09000,
  2136. .clkr = {
  2137. .enable_reg = 0x09000,
  2138. .enable_mask = BIT(0),
  2139. .hw.init = &(struct clk_init_data){
  2140. .name = "gcc_gp2_clk",
  2141. .parent_hws = (const struct clk_hw *[]){
  2142. &gp2_clk_src.clkr.hw },
  2143. .num_parents = 1,
  2144. .flags = CLK_SET_RATE_PARENT,
  2145. .ops = &clk_branch2_ops,
  2146. },
  2147. },
  2148. };
  2149. static struct clk_branch gcc_gp3_clk = {
  2150. .halt_reg = 0x0a000,
  2151. .clkr = {
  2152. .enable_reg = 0x0a000,
  2153. .enable_mask = BIT(0),
  2154. .hw.init = &(struct clk_init_data){
  2155. .name = "gcc_gp3_clk",
  2156. .parent_hws = (const struct clk_hw *[]){
  2157. &gp3_clk_src.clkr.hw },
  2158. .num_parents = 1,
  2159. .flags = CLK_SET_RATE_PARENT,
  2160. .ops = &clk_branch2_ops,
  2161. },
  2162. },
  2163. };
  2164. static struct clk_branch gcc_mdio_ahb_clk = {
  2165. .halt_reg = 0x58004,
  2166. .clkr = {
  2167. .enable_reg = 0x58004,
  2168. .enable_mask = BIT(0),
  2169. .hw.init = &(struct clk_init_data){
  2170. .name = "gcc_mdio_ahb_clk",
  2171. .parent_hws = (const struct clk_hw *[]){
  2172. &pcnoc_bfdcd_clk_src.clkr.hw },
  2173. .num_parents = 1,
  2174. .flags = CLK_SET_RATE_PARENT,
  2175. .ops = &clk_branch2_ops,
  2176. },
  2177. },
  2178. };
  2179. static struct clk_branch gcc_crypto_ppe_clk = {
  2180. .halt_reg = 0x68310,
  2181. .clkr = {
  2182. .enable_reg = 0x68310,
  2183. .enable_mask = BIT(0),
  2184. .hw.init = &(struct clk_init_data){
  2185. .name = "gcc_crypto_ppe_clk",
  2186. .parent_hws = (const struct clk_hw *[]){
  2187. &nss_ppe_clk_src.clkr.hw },
  2188. .num_parents = 1,
  2189. .flags = CLK_SET_RATE_PARENT,
  2190. .ops = &clk_branch2_ops,
  2191. },
  2192. },
  2193. };
  2194. static struct clk_branch gcc_nss_ce_apb_clk = {
  2195. .halt_reg = 0x68174,
  2196. .clkr = {
  2197. .enable_reg = 0x68174,
  2198. .enable_mask = BIT(0),
  2199. .hw.init = &(struct clk_init_data){
  2200. .name = "gcc_nss_ce_apb_clk",
  2201. .parent_hws = (const struct clk_hw *[]){
  2202. &nss_ce_clk_src.clkr.hw },
  2203. .num_parents = 1,
  2204. .flags = CLK_SET_RATE_PARENT,
  2205. .ops = &clk_branch2_ops,
  2206. },
  2207. },
  2208. };
  2209. static struct clk_branch gcc_nss_ce_axi_clk = {
  2210. .halt_reg = 0x68170,
  2211. .clkr = {
  2212. .enable_reg = 0x68170,
  2213. .enable_mask = BIT(0),
  2214. .hw.init = &(struct clk_init_data){
  2215. .name = "gcc_nss_ce_axi_clk",
  2216. .parent_hws = (const struct clk_hw *[]){
  2217. &nss_ce_clk_src.clkr.hw },
  2218. .num_parents = 1,
  2219. .flags = CLK_SET_RATE_PARENT,
  2220. .ops = &clk_branch2_ops,
  2221. },
  2222. },
  2223. };
  2224. static struct clk_branch gcc_nss_cfg_clk = {
  2225. .halt_reg = 0x68160,
  2226. .clkr = {
  2227. .enable_reg = 0x68160,
  2228. .enable_mask = BIT(0),
  2229. .hw.init = &(struct clk_init_data){
  2230. .name = "gcc_nss_cfg_clk",
  2231. .parent_hws = (const struct clk_hw *[]){
  2232. &pcnoc_bfdcd_clk_src.clkr.hw },
  2233. .num_parents = 1,
  2234. .flags = CLK_SET_RATE_PARENT,
  2235. .ops = &clk_branch2_ops,
  2236. },
  2237. },
  2238. };
  2239. static struct clk_branch gcc_nss_crypto_clk = {
  2240. .halt_reg = 0x68164,
  2241. .clkr = {
  2242. .enable_reg = 0x68164,
  2243. .enable_mask = BIT(0),
  2244. .hw.init = &(struct clk_init_data){
  2245. .name = "gcc_nss_crypto_clk",
  2246. .parent_hws = (const struct clk_hw *[]){
  2247. &nss_crypto_clk_src.clkr.hw },
  2248. .num_parents = 1,
  2249. .flags = CLK_SET_RATE_PARENT,
  2250. .ops = &clk_branch2_ops,
  2251. },
  2252. },
  2253. };
  2254. static struct clk_branch gcc_nss_csr_clk = {
  2255. .halt_reg = 0x68318,
  2256. .clkr = {
  2257. .enable_reg = 0x68318,
  2258. .enable_mask = BIT(0),
  2259. .hw.init = &(struct clk_init_data){
  2260. .name = "gcc_nss_csr_clk",
  2261. .parent_hws = (const struct clk_hw *[]){
  2262. &nss_ce_clk_src.clkr.hw },
  2263. .num_parents = 1,
  2264. .flags = CLK_SET_RATE_PARENT,
  2265. .ops = &clk_branch2_ops,
  2266. },
  2267. },
  2268. };
  2269. static struct clk_branch gcc_nss_edma_cfg_clk = {
  2270. .halt_reg = 0x6819C,
  2271. .clkr = {
  2272. .enable_reg = 0x6819C,
  2273. .enable_mask = BIT(0),
  2274. .hw.init = &(struct clk_init_data){
  2275. .name = "gcc_nss_edma_cfg_clk",
  2276. .parent_hws = (const struct clk_hw *[]){
  2277. &nss_ppe_clk_src.clkr.hw },
  2278. .num_parents = 1,
  2279. .flags = CLK_SET_RATE_PARENT,
  2280. .ops = &clk_branch2_ops,
  2281. },
  2282. },
  2283. };
  2284. static struct clk_branch gcc_nss_edma_clk = {
  2285. .halt_reg = 0x68198,
  2286. .clkr = {
  2287. .enable_reg = 0x68198,
  2288. .enable_mask = BIT(0),
  2289. .hw.init = &(struct clk_init_data){
  2290. .name = "gcc_nss_edma_clk",
  2291. .parent_hws = (const struct clk_hw *[]){
  2292. &nss_ppe_clk_src.clkr.hw },
  2293. .num_parents = 1,
  2294. .flags = CLK_SET_RATE_PARENT,
  2295. .ops = &clk_branch2_ops,
  2296. },
  2297. },
  2298. };
  2299. static struct clk_branch gcc_nss_noc_clk = {
  2300. .halt_reg = 0x68168,
  2301. .clkr = {
  2302. .enable_reg = 0x68168,
  2303. .enable_mask = BIT(0),
  2304. .hw.init = &(struct clk_init_data){
  2305. .name = "gcc_nss_noc_clk",
  2306. .parent_hws = (const struct clk_hw *[]){
  2307. &snoc_nssnoc_bfdcd_clk_src.clkr.hw },
  2308. .num_parents = 1,
  2309. .flags = CLK_SET_RATE_PARENT,
  2310. .ops = &clk_branch2_ops,
  2311. },
  2312. },
  2313. };
  2314. static struct clk_branch gcc_ubi0_utcm_clk = {
  2315. .halt_reg = 0x2606c,
  2316. .clkr = {
  2317. .enable_reg = 0x2606c,
  2318. .enable_mask = BIT(0),
  2319. .hw.init = &(struct clk_init_data){
  2320. .name = "gcc_ubi0_utcm_clk",
  2321. .parent_hws = (const struct clk_hw *[]){
  2322. &snoc_nssnoc_bfdcd_clk_src.clkr.hw },
  2323. .num_parents = 1,
  2324. .flags = CLK_SET_RATE_PARENT,
  2325. .ops = &clk_branch2_ops,
  2326. },
  2327. },
  2328. };
  2329. static struct clk_branch gcc_snoc_nssnoc_clk = {
  2330. .halt_reg = 0x26070,
  2331. .clkr = {
  2332. .enable_reg = 0x26070,
  2333. .enable_mask = BIT(0),
  2334. .hw.init = &(struct clk_init_data){
  2335. .name = "gcc_snoc_nssnoc_clk",
  2336. .parent_hws = (const struct clk_hw *[]){
  2337. &snoc_nssnoc_bfdcd_clk_src.clkr.hw },
  2338. .num_parents = 1,
  2339. .flags = CLK_SET_RATE_PARENT,
  2340. .ops = &clk_branch2_ops,
  2341. },
  2342. },
  2343. };
  2344. static const struct freq_tbl ftbl_wcss_ahb_clk_src[] = {
  2345. F(24000000, P_XO, 1, 0, 0),
  2346. F(133333333, P_GPLL0, 6, 0, 0),
  2347. { }
  2348. };
  2349. static const struct freq_tbl ftbl_q6_axi_clk_src[] = {
  2350. F(24000000, P_XO, 1, 0, 0),
  2351. F(400000000, P_GPLL0, 2, 0, 0),
  2352. { }
  2353. };
  2354. static struct clk_rcg2 wcss_ahb_clk_src = {
  2355. .cmd_rcgr = 0x59020,
  2356. .freq_tbl = ftbl_wcss_ahb_clk_src,
  2357. .hid_width = 5,
  2358. .parent_map = gcc_xo_gpll0_map,
  2359. .clkr.hw.init = &(struct clk_init_data){
  2360. .name = "wcss_ahb_clk_src",
  2361. .parent_data = gcc_xo_gpll0,
  2362. .num_parents = 2,
  2363. .ops = &clk_rcg2_ops,
  2364. },
  2365. };
  2366. static const struct clk_parent_data gcc_xo_gpll0_gpll2_gpll4_gpll6[] = {
  2367. { .fw_name = "xo" },
  2368. { .hw = &gpll0.clkr.hw },
  2369. { .hw = &gpll2.clkr.hw },
  2370. { .hw = &gpll4.clkr.hw },
  2371. { .hw = &gpll6.clkr.hw },
  2372. };
  2373. static const struct parent_map gcc_xo_gpll0_gpll2_gpll4_gpll6_map[] = {
  2374. { P_XO, 0 },
  2375. { P_GPLL0, 1 },
  2376. { P_GPLL2, 2 },
  2377. { P_GPLL4, 3 },
  2378. { P_GPLL6, 4 },
  2379. };
  2380. static struct clk_rcg2 q6_axi_clk_src = {
  2381. .cmd_rcgr = 0x59120,
  2382. .freq_tbl = ftbl_q6_axi_clk_src,
  2383. .hid_width = 5,
  2384. .parent_map = gcc_xo_gpll0_gpll2_gpll4_gpll6_map,
  2385. .clkr.hw.init = &(struct clk_init_data){
  2386. .name = "q6_axi_clk_src",
  2387. .parent_data = gcc_xo_gpll0_gpll2_gpll4_gpll6,
  2388. .num_parents = 5,
  2389. .ops = &clk_rcg2_ops,
  2390. },
  2391. };
  2392. static const struct freq_tbl ftbl_lpass_core_axim_clk_src[] = {
  2393. F(24000000, P_XO, 1, 0, 0),
  2394. F(100000000, P_GPLL0, 8, 0, 0),
  2395. { }
  2396. };
  2397. static struct clk_rcg2 lpass_core_axim_clk_src = {
  2398. .cmd_rcgr = 0x1F020,
  2399. .freq_tbl = ftbl_lpass_core_axim_clk_src,
  2400. .hid_width = 5,
  2401. .parent_map = gcc_xo_gpll0_map,
  2402. .clkr.hw.init = &(struct clk_init_data){
  2403. .name = "lpass_core_axim_clk_src",
  2404. .parent_data = gcc_xo_gpll0,
  2405. .num_parents = 2,
  2406. .ops = &clk_rcg2_ops,
  2407. },
  2408. };
  2409. static const struct freq_tbl ftbl_lpass_snoc_cfg_clk_src[] = {
  2410. F(24000000, P_XO, 1, 0, 0),
  2411. F(266666667, P_GPLL0, 3, 0, 0),
  2412. { }
  2413. };
  2414. static struct clk_rcg2 lpass_snoc_cfg_clk_src = {
  2415. .cmd_rcgr = 0x1F040,
  2416. .freq_tbl = ftbl_lpass_snoc_cfg_clk_src,
  2417. .hid_width = 5,
  2418. .parent_map = gcc_xo_gpll0_map,
  2419. .clkr.hw.init = &(struct clk_init_data){
  2420. .name = "lpass_snoc_cfg_clk_src",
  2421. .parent_data = gcc_xo_gpll0,
  2422. .num_parents = 2,
  2423. .ops = &clk_rcg2_ops,
  2424. },
  2425. };
  2426. static const struct freq_tbl ftbl_lpass_q6_axim_clk_src[] = {
  2427. F(24000000, P_XO, 1, 0, 0),
  2428. F(400000000, P_GPLL0, 2, 0, 0),
  2429. { }
  2430. };
  2431. static struct clk_rcg2 lpass_q6_axim_clk_src = {
  2432. .cmd_rcgr = 0x1F008,
  2433. .freq_tbl = ftbl_lpass_q6_axim_clk_src,
  2434. .hid_width = 5,
  2435. .parent_map = gcc_xo_gpll0_map,
  2436. .clkr.hw.init = &(struct clk_init_data){
  2437. .name = "lpass_q6_axim_clk_src",
  2438. .parent_data = gcc_xo_gpll0,
  2439. .num_parents = 2,
  2440. .ops = &clk_rcg2_ops,
  2441. },
  2442. };
  2443. static struct freq_tbl ftbl_rbcpr_wcss_clk_src[] = {
  2444. F(24000000, P_XO, 1, 0, 0),
  2445. F(50000000, P_GPLL0, 16, 0, 0),
  2446. { }
  2447. };
  2448. static struct clk_rcg2 rbcpr_wcss_clk_src = {
  2449. .cmd_rcgr = 0x3a00c,
  2450. .freq_tbl = ftbl_rbcpr_wcss_clk_src,
  2451. .hid_width = 5,
  2452. .parent_map = gcc_xo_gpll0_out_main_div2_gpll0_map,
  2453. .clkr.hw.init = &(struct clk_init_data){
  2454. .name = "rbcpr_wcss_clk_src",
  2455. .parent_data = gcc_xo_gpll0_out_main_div2_gpll0,
  2456. .num_parents = 3,
  2457. .ops = &clk_rcg2_ops,
  2458. },
  2459. };
  2460. static struct clk_branch gcc_lpass_core_axim_clk = {
  2461. .halt_reg = 0x1F028,
  2462. .clkr = {
  2463. .enable_reg = 0x1F028,
  2464. .enable_mask = BIT(0),
  2465. .hw.init = &(struct clk_init_data){
  2466. .name = "gcc_lpass_core_axim_clk",
  2467. .parent_hws = (const struct clk_hw *[]){
  2468. &lpass_core_axim_clk_src.clkr.hw },
  2469. .num_parents = 1,
  2470. .flags = CLK_SET_RATE_PARENT,
  2471. .ops = &clk_branch2_ops,
  2472. },
  2473. },
  2474. };
  2475. static struct clk_branch gcc_lpass_snoc_cfg_clk = {
  2476. .halt_reg = 0x1F048,
  2477. .clkr = {
  2478. .enable_reg = 0x1F048,
  2479. .enable_mask = BIT(0),
  2480. .hw.init = &(struct clk_init_data){
  2481. .name = "gcc_lpass_snoc_cfg_clk",
  2482. .parent_hws = (const struct clk_hw *[]){
  2483. &lpass_snoc_cfg_clk_src.clkr.hw },
  2484. .num_parents = 1,
  2485. .flags = CLK_SET_RATE_PARENT,
  2486. .ops = &clk_branch2_ops,
  2487. },
  2488. },
  2489. };
  2490. static struct clk_branch gcc_lpass_q6_axim_clk = {
  2491. .halt_reg = 0x1F010,
  2492. .clkr = {
  2493. .enable_reg = 0x1F010,
  2494. .enable_mask = BIT(0),
  2495. .hw.init = &(struct clk_init_data){
  2496. .name = "gcc_lpass_q6_axim_clk",
  2497. .parent_hws = (const struct clk_hw *[]){
  2498. &lpass_q6_axim_clk_src.clkr.hw },
  2499. .num_parents = 1,
  2500. .flags = CLK_SET_RATE_PARENT,
  2501. .ops = &clk_branch2_ops,
  2502. },
  2503. },
  2504. };
  2505. static struct clk_branch gcc_lpass_q6_atbm_at_clk = {
  2506. .halt_reg = 0x1F018,
  2507. .clkr = {
  2508. .enable_reg = 0x1F018,
  2509. .enable_mask = BIT(0),
  2510. .hw.init = &(struct clk_init_data){
  2511. .name = "gcc_lpass_q6_atbm_at_clk",
  2512. .parent_hws = (const struct clk_hw *[]){
  2513. &qdss_at_clk_src.clkr.hw },
  2514. .num_parents = 1,
  2515. .flags = CLK_SET_RATE_PARENT,
  2516. .ops = &clk_branch2_ops,
  2517. },
  2518. },
  2519. };
  2520. static struct clk_branch gcc_lpass_q6_pclkdbg_clk = {
  2521. .halt_reg = 0x1F01C,
  2522. .clkr = {
  2523. .enable_reg = 0x1F01C,
  2524. .enable_mask = BIT(0),
  2525. .hw.init = &(struct clk_init_data){
  2526. .name = "gcc_lpass_q6_pclkdbg_clk",
  2527. .parent_hws = (const struct clk_hw *[]){
  2528. &qdss_dap_sync_clk_src.hw },
  2529. .num_parents = 1,
  2530. .flags = CLK_SET_RATE_PARENT,
  2531. .ops = &clk_branch2_ops,
  2532. },
  2533. },
  2534. };
  2535. static struct clk_branch gcc_lpass_q6ss_tsctr_1to2_clk = {
  2536. .halt_reg = 0x1F014,
  2537. .clkr = {
  2538. .enable_reg = 0x1F014,
  2539. .enable_mask = BIT(0),
  2540. .hw.init = &(struct clk_init_data){
  2541. .name = "gcc_lpass_q6ss_tsctr_1to2_clk",
  2542. .parent_hws = (const struct clk_hw *[]){
  2543. &qdss_tsctr_div2_clk_src.hw },
  2544. .num_parents = 1,
  2545. .flags = CLK_SET_RATE_PARENT,
  2546. .ops = &clk_branch2_ops,
  2547. },
  2548. },
  2549. };
  2550. static struct clk_branch gcc_lpass_q6ss_trig_clk = {
  2551. .halt_reg = 0x1F038,
  2552. .clkr = {
  2553. .enable_reg = 0x1F038,
  2554. .enable_mask = BIT(0),
  2555. .hw.init = &(struct clk_init_data){
  2556. .name = "gcc_lpass_q6ss_trig_clk",
  2557. .parent_hws = (const struct clk_hw *[]){
  2558. &qdss_dap_sync_clk_src.hw },
  2559. .num_parents = 1,
  2560. .flags = CLK_SET_RATE_PARENT,
  2561. .ops = &clk_branch2_ops,
  2562. },
  2563. },
  2564. };
  2565. static struct clk_branch gcc_lpass_tbu_clk = {
  2566. .halt_reg = 0x12094,
  2567. .clkr = {
  2568. .enable_reg = 0xb00c,
  2569. .enable_mask = BIT(10),
  2570. .hw.init = &(struct clk_init_data){
  2571. .name = "gcc_lpass_tbu_clk",
  2572. .parent_hws = (const struct clk_hw *[]){
  2573. &lpass_q6_axim_clk_src.clkr.hw },
  2574. .num_parents = 1,
  2575. .flags = CLK_SET_RATE_PARENT,
  2576. .ops = &clk_branch2_ops,
  2577. },
  2578. },
  2579. };
  2580. static struct clk_branch gcc_pcnoc_lpass_clk = {
  2581. .halt_reg = 0x27020,
  2582. .clkr = {
  2583. .enable_reg = 0x27020,
  2584. .enable_mask = BIT(0),
  2585. .hw.init = &(struct clk_init_data){
  2586. .name = "gcc_pcnoc_lpass_clk",
  2587. .parent_hws = (const struct clk_hw *[]){
  2588. &lpass_core_axim_clk_src.clkr.hw },
  2589. .num_parents = 1,
  2590. .flags = CLK_SET_RATE_PARENT,
  2591. .ops = &clk_branch2_ops,
  2592. },
  2593. },
  2594. };
  2595. static struct clk_branch gcc_mem_noc_lpass_clk = {
  2596. .halt_reg = 0x1D044,
  2597. .clkr = {
  2598. .enable_reg = 0x1D044,
  2599. .enable_mask = BIT(0),
  2600. .hw.init = &(struct clk_init_data){
  2601. .name = "gcc_mem_noc_lpass_clk",
  2602. .parent_hws = (const struct clk_hw *[]){
  2603. &lpass_q6_axim_clk_src.clkr.hw },
  2604. .num_parents = 1,
  2605. .flags = CLK_SET_RATE_PARENT,
  2606. .ops = &clk_branch2_ops,
  2607. },
  2608. },
  2609. };
  2610. static struct clk_branch gcc_snoc_lpass_cfg_clk = {
  2611. .halt_reg = 0x26074,
  2612. .clkr = {
  2613. .enable_reg = 0x26074,
  2614. .enable_mask = BIT(0),
  2615. .hw.init = &(struct clk_init_data){
  2616. .name = "gcc_snoc_lpass_cfg_clk",
  2617. .parent_hws = (const struct clk_hw *[]){
  2618. &lpass_snoc_cfg_clk_src.clkr.hw },
  2619. .num_parents = 1,
  2620. .flags = CLK_SET_RATE_PARENT,
  2621. .ops = &clk_branch2_ops,
  2622. },
  2623. },
  2624. };
  2625. static struct clk_branch gcc_mem_noc_ubi32_clk = {
  2626. .halt_reg = 0x1D03C,
  2627. .clkr = {
  2628. .enable_reg = 0x1D03C,
  2629. .enable_mask = BIT(0),
  2630. .hw.init = &(struct clk_init_data){
  2631. .name = "gcc_mem_noc_ubi32_clk",
  2632. .parent_hws = (const struct clk_hw *[]){
  2633. &ubi32_mem_noc_bfdcd_clk_src.clkr.hw },
  2634. .num_parents = 1,
  2635. .flags = CLK_SET_RATE_PARENT,
  2636. .ops = &clk_branch2_ops,
  2637. },
  2638. },
  2639. };
  2640. static struct clk_branch gcc_nss_port1_rx_clk = {
  2641. .halt_reg = 0x68240,
  2642. .clkr = {
  2643. .enable_reg = 0x68240,
  2644. .enable_mask = BIT(0),
  2645. .hw.init = &(struct clk_init_data){
  2646. .name = "gcc_nss_port1_rx_clk",
  2647. .parent_hws = (const struct clk_hw *[]){
  2648. &nss_port1_rx_div_clk_src.clkr.hw },
  2649. .num_parents = 1,
  2650. .flags = CLK_SET_RATE_PARENT,
  2651. .ops = &clk_branch2_ops,
  2652. },
  2653. },
  2654. };
  2655. static struct clk_branch gcc_nss_port1_tx_clk = {
  2656. .halt_reg = 0x68244,
  2657. .clkr = {
  2658. .enable_reg = 0x68244,
  2659. .enable_mask = BIT(0),
  2660. .hw.init = &(struct clk_init_data){
  2661. .name = "gcc_nss_port1_tx_clk",
  2662. .parent_hws = (const struct clk_hw *[]){
  2663. &nss_port1_tx_div_clk_src.clkr.hw },
  2664. .num_parents = 1,
  2665. .flags = CLK_SET_RATE_PARENT,
  2666. .ops = &clk_branch2_ops,
  2667. },
  2668. },
  2669. };
  2670. static struct clk_branch gcc_nss_port2_rx_clk = {
  2671. .halt_reg = 0x68248,
  2672. .clkr = {
  2673. .enable_reg = 0x68248,
  2674. .enable_mask = BIT(0),
  2675. .hw.init = &(struct clk_init_data){
  2676. .name = "gcc_nss_port2_rx_clk",
  2677. .parent_hws = (const struct clk_hw *[]){
  2678. &nss_port2_rx_div_clk_src.clkr.hw },
  2679. .num_parents = 1,
  2680. .flags = CLK_SET_RATE_PARENT,
  2681. .ops = &clk_branch2_ops,
  2682. },
  2683. },
  2684. };
  2685. static struct clk_branch gcc_nss_port2_tx_clk = {
  2686. .halt_reg = 0x6824c,
  2687. .clkr = {
  2688. .enable_reg = 0x6824c,
  2689. .enable_mask = BIT(0),
  2690. .hw.init = &(struct clk_init_data){
  2691. .name = "gcc_nss_port2_tx_clk",
  2692. .parent_hws = (const struct clk_hw *[]){
  2693. &nss_port2_tx_div_clk_src.clkr.hw },
  2694. .num_parents = 1,
  2695. .flags = CLK_SET_RATE_PARENT,
  2696. .ops = &clk_branch2_ops,
  2697. },
  2698. },
  2699. };
  2700. static struct clk_branch gcc_nss_port3_rx_clk = {
  2701. .halt_reg = 0x68250,
  2702. .clkr = {
  2703. .enable_reg = 0x68250,
  2704. .enable_mask = BIT(0),
  2705. .hw.init = &(struct clk_init_data){
  2706. .name = "gcc_nss_port3_rx_clk",
  2707. .parent_hws = (const struct clk_hw *[]){
  2708. &nss_port3_rx_div_clk_src.clkr.hw },
  2709. .num_parents = 1,
  2710. .flags = CLK_SET_RATE_PARENT,
  2711. .ops = &clk_branch2_ops,
  2712. },
  2713. },
  2714. };
  2715. static struct clk_branch gcc_nss_port3_tx_clk = {
  2716. .halt_reg = 0x68254,
  2717. .clkr = {
  2718. .enable_reg = 0x68254,
  2719. .enable_mask = BIT(0),
  2720. .hw.init = &(struct clk_init_data){
  2721. .name = "gcc_nss_port3_tx_clk",
  2722. .parent_hws = (const struct clk_hw *[]){
  2723. &nss_port3_tx_div_clk_src.clkr.hw },
  2724. .num_parents = 1,
  2725. .flags = CLK_SET_RATE_PARENT,
  2726. .ops = &clk_branch2_ops,
  2727. },
  2728. },
  2729. };
  2730. static struct clk_branch gcc_nss_port4_rx_clk = {
  2731. .halt_reg = 0x68258,
  2732. .clkr = {
  2733. .enable_reg = 0x68258,
  2734. .enable_mask = BIT(0),
  2735. .hw.init = &(struct clk_init_data){
  2736. .name = "gcc_nss_port4_rx_clk",
  2737. .parent_hws = (const struct clk_hw *[]){
  2738. &nss_port4_rx_div_clk_src.clkr.hw },
  2739. .num_parents = 1,
  2740. .flags = CLK_SET_RATE_PARENT,
  2741. .ops = &clk_branch2_ops,
  2742. },
  2743. },
  2744. };
  2745. static struct clk_branch gcc_nss_port4_tx_clk = {
  2746. .halt_reg = 0x6825c,
  2747. .clkr = {
  2748. .enable_reg = 0x6825c,
  2749. .enable_mask = BIT(0),
  2750. .hw.init = &(struct clk_init_data){
  2751. .name = "gcc_nss_port4_tx_clk",
  2752. .parent_hws = (const struct clk_hw *[]){
  2753. &nss_port4_tx_div_clk_src.clkr.hw },
  2754. .num_parents = 1,
  2755. .flags = CLK_SET_RATE_PARENT,
  2756. .ops = &clk_branch2_ops,
  2757. },
  2758. },
  2759. };
  2760. static struct clk_branch gcc_nss_port5_rx_clk = {
  2761. .halt_reg = 0x68260,
  2762. .clkr = {
  2763. .enable_reg = 0x68260,
  2764. .enable_mask = BIT(0),
  2765. .hw.init = &(struct clk_init_data){
  2766. .name = "gcc_nss_port5_rx_clk",
  2767. .parent_hws = (const struct clk_hw *[]){
  2768. &nss_port5_rx_div_clk_src.clkr.hw },
  2769. .num_parents = 1,
  2770. .flags = CLK_SET_RATE_PARENT,
  2771. .ops = &clk_branch2_ops,
  2772. },
  2773. },
  2774. };
  2775. static struct clk_branch gcc_nss_port5_tx_clk = {
  2776. .halt_reg = 0x68264,
  2777. .clkr = {
  2778. .enable_reg = 0x68264,
  2779. .enable_mask = BIT(0),
  2780. .hw.init = &(struct clk_init_data){
  2781. .name = "gcc_nss_port5_tx_clk",
  2782. .parent_hws = (const struct clk_hw *[]){
  2783. &nss_port5_tx_div_clk_src.clkr.hw },
  2784. .num_parents = 1,
  2785. .flags = CLK_SET_RATE_PARENT,
  2786. .ops = &clk_branch2_ops,
  2787. },
  2788. },
  2789. };
  2790. static struct clk_branch gcc_nss_ppe_cfg_clk = {
  2791. .halt_reg = 0x68194,
  2792. .clkr = {
  2793. .enable_reg = 0x68194,
  2794. .enable_mask = BIT(0),
  2795. .hw.init = &(struct clk_init_data){
  2796. .name = "gcc_nss_ppe_cfg_clk",
  2797. .parent_hws = (const struct clk_hw *[]){
  2798. &nss_ppe_clk_src.clkr.hw },
  2799. .num_parents = 1,
  2800. .flags = CLK_SET_RATE_PARENT,
  2801. .ops = &clk_branch2_ops,
  2802. },
  2803. },
  2804. };
  2805. static struct clk_branch gcc_nss_ppe_clk = {
  2806. .halt_reg = 0x68190,
  2807. .clkr = {
  2808. .enable_reg = 0x68190,
  2809. .enable_mask = BIT(0),
  2810. .hw.init = &(struct clk_init_data){
  2811. .name = "gcc_nss_ppe_clk",
  2812. .parent_hws = (const struct clk_hw *[]){
  2813. &nss_ppe_clk_src.clkr.hw },
  2814. .num_parents = 1,
  2815. .flags = CLK_SET_RATE_PARENT,
  2816. .ops = &clk_branch2_ops,
  2817. },
  2818. },
  2819. };
  2820. static struct clk_branch gcc_nss_ppe_ipe_clk = {
  2821. .halt_reg = 0x68338,
  2822. .clkr = {
  2823. .enable_reg = 0x68338,
  2824. .enable_mask = BIT(0),
  2825. .hw.init = &(struct clk_init_data){
  2826. .name = "gcc_nss_ppe_ipe_clk",
  2827. .parent_hws = (const struct clk_hw *[]){
  2828. &nss_ppe_clk_src.clkr.hw },
  2829. .num_parents = 1,
  2830. .flags = CLK_SET_RATE_PARENT,
  2831. .ops = &clk_branch2_ops,
  2832. },
  2833. },
  2834. };
  2835. static struct clk_branch gcc_nss_ptp_ref_clk = {
  2836. .halt_reg = 0x6816C,
  2837. .clkr = {
  2838. .enable_reg = 0x6816C,
  2839. .enable_mask = BIT(0),
  2840. .hw.init = &(struct clk_init_data){
  2841. .name = "gcc_nss_ptp_ref_clk",
  2842. .parent_hws = (const struct clk_hw *[]){
  2843. &nss_ppe_cdiv_clk_src.hw },
  2844. .num_parents = 1,
  2845. .flags = CLK_SET_RATE_PARENT,
  2846. .ops = &clk_branch2_ops,
  2847. },
  2848. },
  2849. };
  2850. static struct clk_branch gcc_nssnoc_ce_apb_clk = {
  2851. .halt_reg = 0x6830C,
  2852. .clkr = {
  2853. .enable_reg = 0x6830C,
  2854. .enable_mask = BIT(0),
  2855. .hw.init = &(struct clk_init_data){
  2856. .name = "gcc_nssnoc_ce_apb_clk",
  2857. .parent_hws = (const struct clk_hw *[]){
  2858. &nss_ce_clk_src.clkr.hw },
  2859. .num_parents = 1,
  2860. .flags = CLK_SET_RATE_PARENT,
  2861. .ops = &clk_branch2_ops,
  2862. },
  2863. },
  2864. };
  2865. static struct clk_branch gcc_nssnoc_ce_axi_clk = {
  2866. .halt_reg = 0x68308,
  2867. .clkr = {
  2868. .enable_reg = 0x68308,
  2869. .enable_mask = BIT(0),
  2870. .hw.init = &(struct clk_init_data){
  2871. .name = "gcc_nssnoc_ce_axi_clk",
  2872. .parent_hws = (const struct clk_hw *[]){
  2873. &nss_ce_clk_src.clkr.hw },
  2874. .num_parents = 1,
  2875. .flags = CLK_SET_RATE_PARENT,
  2876. .ops = &clk_branch2_ops,
  2877. },
  2878. },
  2879. };
  2880. static struct clk_branch gcc_nssnoc_crypto_clk = {
  2881. .halt_reg = 0x68314,
  2882. .clkr = {
  2883. .enable_reg = 0x68314,
  2884. .enable_mask = BIT(0),
  2885. .hw.init = &(struct clk_init_data){
  2886. .name = "gcc_nssnoc_crypto_clk",
  2887. .parent_hws = (const struct clk_hw *[]){
  2888. &nss_crypto_clk_src.clkr.hw },
  2889. .num_parents = 1,
  2890. .flags = CLK_SET_RATE_PARENT,
  2891. .ops = &clk_branch2_ops,
  2892. },
  2893. },
  2894. };
  2895. static struct clk_branch gcc_nssnoc_ppe_cfg_clk = {
  2896. .halt_reg = 0x68304,
  2897. .clkr = {
  2898. .enable_reg = 0x68304,
  2899. .enable_mask = BIT(0),
  2900. .hw.init = &(struct clk_init_data){
  2901. .name = "gcc_nssnoc_ppe_cfg_clk",
  2902. .parent_hws = (const struct clk_hw *[]){
  2903. &nss_ppe_clk_src.clkr.hw },
  2904. .flags = CLK_SET_RATE_PARENT,
  2905. .ops = &clk_branch2_ops,
  2906. },
  2907. },
  2908. };
  2909. static struct clk_branch gcc_nssnoc_ppe_clk = {
  2910. .halt_reg = 0x68300,
  2911. .clkr = {
  2912. .enable_reg = 0x68300,
  2913. .enable_mask = BIT(0),
  2914. .hw.init = &(struct clk_init_data){
  2915. .name = "gcc_nssnoc_ppe_clk",
  2916. .parent_hws = (const struct clk_hw *[]){
  2917. &nss_ppe_clk_src.clkr.hw },
  2918. .num_parents = 1,
  2919. .flags = CLK_SET_RATE_PARENT,
  2920. .ops = &clk_branch2_ops,
  2921. },
  2922. },
  2923. };
  2924. static struct clk_branch gcc_nssnoc_qosgen_ref_clk = {
  2925. .halt_reg = 0x68180,
  2926. .clkr = {
  2927. .enable_reg = 0x68180,
  2928. .enable_mask = BIT(0),
  2929. .hw.init = &(struct clk_init_data){
  2930. .name = "gcc_nssnoc_qosgen_ref_clk",
  2931. .parent_hws = (const struct clk_hw *[]){
  2932. &gcc_xo_clk_src.clkr.hw },
  2933. .num_parents = 1,
  2934. .flags = CLK_SET_RATE_PARENT,
  2935. .ops = &clk_branch2_ops,
  2936. },
  2937. },
  2938. };
  2939. static struct clk_branch gcc_nssnoc_snoc_clk = {
  2940. .halt_reg = 0x68188,
  2941. .clkr = {
  2942. .enable_reg = 0x68188,
  2943. .enable_mask = BIT(0),
  2944. .hw.init = &(struct clk_init_data){
  2945. .name = "gcc_nssnoc_snoc_clk",
  2946. .parent_hws = (const struct clk_hw *[]){
  2947. &system_noc_bfdcd_clk_src.clkr.hw },
  2948. .num_parents = 1,
  2949. .flags = CLK_SET_RATE_PARENT,
  2950. .ops = &clk_branch2_ops,
  2951. },
  2952. },
  2953. };
  2954. static struct clk_branch gcc_nssnoc_timeout_ref_clk = {
  2955. .halt_reg = 0x68184,
  2956. .clkr = {
  2957. .enable_reg = 0x68184,
  2958. .enable_mask = BIT(0),
  2959. .hw.init = &(struct clk_init_data){
  2960. .name = "gcc_nssnoc_timeout_ref_clk",
  2961. .parent_hws = (const struct clk_hw *[]){
  2962. &gcc_xo_div4_clk_src.hw },
  2963. .num_parents = 1,
  2964. .flags = CLK_SET_RATE_PARENT,
  2965. .ops = &clk_branch2_ops,
  2966. },
  2967. },
  2968. };
  2969. static struct clk_branch gcc_nssnoc_ubi0_ahb_clk = {
  2970. .halt_reg = 0x68270,
  2971. .clkr = {
  2972. .enable_reg = 0x68270,
  2973. .enable_mask = BIT(0),
  2974. .hw.init = &(struct clk_init_data){
  2975. .name = "gcc_nssnoc_ubi0_ahb_clk",
  2976. .parent_hws = (const struct clk_hw *[]){
  2977. &nss_ce_clk_src.clkr.hw },
  2978. .num_parents = 1,
  2979. .flags = CLK_SET_RATE_PARENT,
  2980. .ops = &clk_branch2_ops,
  2981. },
  2982. },
  2983. };
  2984. static struct clk_branch gcc_port1_mac_clk = {
  2985. .halt_reg = 0x68320,
  2986. .clkr = {
  2987. .enable_reg = 0x68320,
  2988. .enable_mask = BIT(0),
  2989. .hw.init = &(struct clk_init_data){
  2990. .name = "gcc_port1_mac_clk",
  2991. .parent_hws = (const struct clk_hw *[]){
  2992. &nss_ppe_clk_src.clkr.hw },
  2993. .num_parents = 1,
  2994. .flags = CLK_SET_RATE_PARENT,
  2995. .ops = &clk_branch2_ops,
  2996. },
  2997. },
  2998. };
  2999. static struct clk_branch gcc_port2_mac_clk = {
  3000. .halt_reg = 0x68324,
  3001. .clkr = {
  3002. .enable_reg = 0x68324,
  3003. .enable_mask = BIT(0),
  3004. .hw.init = &(struct clk_init_data){
  3005. .name = "gcc_port2_mac_clk",
  3006. .parent_hws = (const struct clk_hw *[]){
  3007. &nss_ppe_clk_src.clkr.hw },
  3008. .num_parents = 1,
  3009. .flags = CLK_SET_RATE_PARENT,
  3010. .ops = &clk_branch2_ops,
  3011. },
  3012. },
  3013. };
  3014. static struct clk_branch gcc_port3_mac_clk = {
  3015. .halt_reg = 0x68328,
  3016. .clkr = {
  3017. .enable_reg = 0x68328,
  3018. .enable_mask = BIT(0),
  3019. .hw.init = &(struct clk_init_data){
  3020. .name = "gcc_port3_mac_clk",
  3021. .parent_hws = (const struct clk_hw *[]){
  3022. &nss_ppe_clk_src.clkr.hw },
  3023. .num_parents = 1,
  3024. .flags = CLK_SET_RATE_PARENT,
  3025. .ops = &clk_branch2_ops,
  3026. },
  3027. },
  3028. };
  3029. static struct clk_branch gcc_port4_mac_clk = {
  3030. .halt_reg = 0x6832c,
  3031. .clkr = {
  3032. .enable_reg = 0x6832c,
  3033. .enable_mask = BIT(0),
  3034. .hw.init = &(struct clk_init_data){
  3035. .name = "gcc_port4_mac_clk",
  3036. .parent_hws = (const struct clk_hw *[]){
  3037. &nss_ppe_clk_src.clkr.hw },
  3038. .num_parents = 1,
  3039. .flags = CLK_SET_RATE_PARENT,
  3040. .ops = &clk_branch2_ops,
  3041. },
  3042. },
  3043. };
  3044. static struct clk_branch gcc_port5_mac_clk = {
  3045. .halt_reg = 0x68330,
  3046. .clkr = {
  3047. .enable_reg = 0x68330,
  3048. .enable_mask = BIT(0),
  3049. .hw.init = &(struct clk_init_data){
  3050. .name = "gcc_port5_mac_clk",
  3051. .parent_hws = (const struct clk_hw *[]){
  3052. &nss_ppe_clk_src.clkr.hw },
  3053. .num_parents = 1,
  3054. .flags = CLK_SET_RATE_PARENT,
  3055. .ops = &clk_branch2_ops,
  3056. },
  3057. },
  3058. };
  3059. static struct clk_branch gcc_ubi0_ahb_clk = {
  3060. .halt_reg = 0x6820C,
  3061. .halt_check = BRANCH_HALT_DELAY,
  3062. .clkr = {
  3063. .enable_reg = 0x6820C,
  3064. .enable_mask = BIT(0),
  3065. .hw.init = &(struct clk_init_data){
  3066. .name = "gcc_ubi0_ahb_clk",
  3067. .parent_hws = (const struct clk_hw *[]){
  3068. &nss_ce_clk_src.clkr.hw },
  3069. .num_parents = 1,
  3070. .flags = CLK_SET_RATE_PARENT,
  3071. .ops = &clk_branch2_ops,
  3072. },
  3073. },
  3074. };
  3075. static struct clk_branch gcc_ubi0_axi_clk = {
  3076. .halt_reg = 0x68200,
  3077. .halt_check = BRANCH_HALT_DELAY,
  3078. .clkr = {
  3079. .enable_reg = 0x68200,
  3080. .enable_mask = BIT(0),
  3081. .hw.init = &(struct clk_init_data){
  3082. .name = "gcc_ubi0_axi_clk",
  3083. .parent_hws = (const struct clk_hw *[]){
  3084. &ubi32_mem_noc_bfdcd_clk_src.clkr.hw },
  3085. .num_parents = 1,
  3086. .flags = CLK_SET_RATE_PARENT,
  3087. .ops = &clk_branch2_ops,
  3088. },
  3089. },
  3090. };
  3091. static struct clk_branch gcc_ubi0_nc_axi_clk = {
  3092. .halt_reg = 0x68204,
  3093. .halt_check = BRANCH_HALT_DELAY,
  3094. .clkr = {
  3095. .enable_reg = 0x68204,
  3096. .enable_mask = BIT(0),
  3097. .hw.init = &(struct clk_init_data){
  3098. .name = "gcc_ubi0_nc_axi_clk",
  3099. .parent_hws = (const struct clk_hw *[]){
  3100. &snoc_nssnoc_bfdcd_clk_src.clkr.hw },
  3101. .num_parents = 1,
  3102. .flags = CLK_SET_RATE_PARENT,
  3103. .ops = &clk_branch2_ops,
  3104. },
  3105. },
  3106. };
  3107. static struct clk_branch gcc_ubi0_core_clk = {
  3108. .halt_reg = 0x68210,
  3109. .halt_check = BRANCH_HALT_DELAY,
  3110. .clkr = {
  3111. .enable_reg = 0x68210,
  3112. .enable_mask = BIT(0),
  3113. .hw.init = &(struct clk_init_data){
  3114. .name = "gcc_ubi0_core_clk",
  3115. .parent_hws = (const struct clk_hw *[]){
  3116. &nss_ubi0_div_clk_src.clkr.hw },
  3117. .num_parents = 1,
  3118. .flags = CLK_SET_RATE_PARENT,
  3119. .ops = &clk_branch2_ops,
  3120. },
  3121. },
  3122. };
  3123. static struct clk_branch gcc_pcie0_ahb_clk = {
  3124. .halt_reg = 0x75010,
  3125. .clkr = {
  3126. .enable_reg = 0x75010,
  3127. .enable_mask = BIT(0),
  3128. .hw.init = &(struct clk_init_data){
  3129. .name = "gcc_pcie0_ahb_clk",
  3130. .parent_hws = (const struct clk_hw *[]){
  3131. &pcnoc_bfdcd_clk_src.clkr.hw },
  3132. .num_parents = 1,
  3133. .flags = CLK_SET_RATE_PARENT,
  3134. .ops = &clk_branch2_ops,
  3135. },
  3136. },
  3137. };
  3138. static struct clk_branch gcc_pcie0_aux_clk = {
  3139. .halt_reg = 0x75014,
  3140. .clkr = {
  3141. .enable_reg = 0x75014,
  3142. .enable_mask = BIT(0),
  3143. .hw.init = &(struct clk_init_data){
  3144. .name = "gcc_pcie0_aux_clk",
  3145. .parent_hws = (const struct clk_hw *[]){
  3146. &pcie0_aux_clk_src.clkr.hw },
  3147. .num_parents = 1,
  3148. .flags = CLK_SET_RATE_PARENT,
  3149. .ops = &clk_branch2_ops,
  3150. },
  3151. },
  3152. };
  3153. static struct clk_branch gcc_pcie0_axi_m_clk = {
  3154. .halt_reg = 0x75008,
  3155. .clkr = {
  3156. .enable_reg = 0x75008,
  3157. .enable_mask = BIT(0),
  3158. .hw.init = &(struct clk_init_data){
  3159. .name = "gcc_pcie0_axi_m_clk",
  3160. .parent_hws = (const struct clk_hw *[]){
  3161. &pcie0_axi_clk_src.clkr.hw },
  3162. .num_parents = 1,
  3163. .flags = CLK_SET_RATE_PARENT,
  3164. .ops = &clk_branch2_ops,
  3165. },
  3166. },
  3167. };
  3168. static struct clk_branch gcc_pcie0_axi_s_clk = {
  3169. .halt_reg = 0x7500c,
  3170. .clkr = {
  3171. .enable_reg = 0x7500c,
  3172. .enable_mask = BIT(0),
  3173. .hw.init = &(struct clk_init_data){
  3174. .name = "gcc_pcie0_axi_s_clk",
  3175. .parent_hws = (const struct clk_hw *[]){
  3176. &pcie0_axi_clk_src.clkr.hw },
  3177. .num_parents = 1,
  3178. .flags = CLK_SET_RATE_PARENT,
  3179. .ops = &clk_branch2_ops,
  3180. },
  3181. },
  3182. };
  3183. static struct clk_branch gcc_sys_noc_pcie0_axi_clk = {
  3184. .halt_reg = 0x26048,
  3185. .clkr = {
  3186. .enable_reg = 0x26048,
  3187. .enable_mask = BIT(0),
  3188. .hw.init = &(struct clk_init_data){
  3189. .name = "gcc_sys_noc_pcie0_axi_clk",
  3190. .parent_hws = (const struct clk_hw *[]){
  3191. &pcie0_axi_clk_src.clkr.hw },
  3192. .num_parents = 1,
  3193. .flags = CLK_SET_RATE_PARENT,
  3194. .ops = &clk_branch2_ops,
  3195. },
  3196. },
  3197. };
  3198. static struct clk_branch gcc_pcie0_pipe_clk = {
  3199. .halt_reg = 0x75018,
  3200. .halt_check = BRANCH_HALT_DELAY,
  3201. .clkr = {
  3202. .enable_reg = 0x75018,
  3203. .enable_mask = BIT(0),
  3204. .hw.init = &(struct clk_init_data){
  3205. .name = "gcc_pcie0_pipe_clk",
  3206. .parent_hws = (const struct clk_hw *[]){
  3207. &pcie0_pipe_clk_src.clkr.hw },
  3208. .num_parents = 1,
  3209. .flags = CLK_SET_RATE_PARENT,
  3210. .ops = &clk_branch2_ops,
  3211. },
  3212. },
  3213. };
  3214. static struct clk_branch gcc_prng_ahb_clk = {
  3215. .halt_reg = 0x13004,
  3216. .halt_check = BRANCH_HALT_VOTED,
  3217. .clkr = {
  3218. .enable_reg = 0x0b004,
  3219. .enable_mask = BIT(8),
  3220. .hw.init = &(struct clk_init_data){
  3221. .name = "gcc_prng_ahb_clk",
  3222. .parent_hws = (const struct clk_hw *[]){
  3223. &pcnoc_bfdcd_clk_src.clkr.hw },
  3224. .num_parents = 1,
  3225. .flags = CLK_SET_RATE_PARENT,
  3226. .ops = &clk_branch2_ops,
  3227. },
  3228. },
  3229. };
  3230. static struct clk_branch gcc_qdss_dap_clk = {
  3231. .halt_reg = 0x29084,
  3232. .clkr = {
  3233. .enable_reg = 0x29084,
  3234. .enable_mask = BIT(0),
  3235. .hw.init = &(struct clk_init_data){
  3236. .name = "gcc_qdss_dap_clk",
  3237. .parent_hws = (const struct clk_hw *[]){
  3238. &qdss_dap_sync_clk_src.hw },
  3239. .num_parents = 1,
  3240. .flags = CLK_SET_RATE_PARENT,
  3241. .ops = &clk_branch2_ops,
  3242. },
  3243. },
  3244. };
  3245. static struct clk_branch gcc_qpic_ahb_clk = {
  3246. .halt_reg = 0x57024,
  3247. .clkr = {
  3248. .enable_reg = 0x57024,
  3249. .enable_mask = BIT(0),
  3250. .hw.init = &(struct clk_init_data){
  3251. .name = "gcc_qpic_ahb_clk",
  3252. .parent_hws = (const struct clk_hw *[]){
  3253. &pcnoc_bfdcd_clk_src.clkr.hw },
  3254. .num_parents = 1,
  3255. .flags = CLK_SET_RATE_PARENT,
  3256. .ops = &clk_branch2_ops,
  3257. },
  3258. },
  3259. };
  3260. static struct clk_branch gcc_qpic_clk = {
  3261. .halt_reg = 0x57020,
  3262. .clkr = {
  3263. .enable_reg = 0x57020,
  3264. .enable_mask = BIT(0),
  3265. .hw.init = &(struct clk_init_data){
  3266. .name = "gcc_qpic_clk",
  3267. .parent_hws = (const struct clk_hw *[]){
  3268. &pcnoc_bfdcd_clk_src.clkr.hw },
  3269. .num_parents = 1,
  3270. .flags = CLK_SET_RATE_PARENT,
  3271. .ops = &clk_branch2_ops,
  3272. },
  3273. },
  3274. };
  3275. static struct clk_branch gcc_sdcc1_ahb_clk = {
  3276. .halt_reg = 0x4201c,
  3277. .clkr = {
  3278. .enable_reg = 0x4201c,
  3279. .enable_mask = BIT(0),
  3280. .hw.init = &(struct clk_init_data){
  3281. .name = "gcc_sdcc1_ahb_clk",
  3282. .parent_hws = (const struct clk_hw *[]){
  3283. &pcnoc_bfdcd_clk_src.clkr.hw },
  3284. .num_parents = 1,
  3285. .flags = CLK_SET_RATE_PARENT,
  3286. .ops = &clk_branch2_ops,
  3287. },
  3288. },
  3289. };
  3290. static struct clk_branch gcc_sdcc1_apps_clk = {
  3291. .halt_reg = 0x42018,
  3292. .clkr = {
  3293. .enable_reg = 0x42018,
  3294. .enable_mask = BIT(0),
  3295. .hw.init = &(struct clk_init_data){
  3296. .name = "gcc_sdcc1_apps_clk",
  3297. .parent_hws = (const struct clk_hw *[]){
  3298. &sdcc1_apps_clk_src.clkr.hw },
  3299. .num_parents = 1,
  3300. .flags = CLK_SET_RATE_PARENT,
  3301. .ops = &clk_branch2_ops,
  3302. },
  3303. },
  3304. };
  3305. static struct clk_branch gcc_uniphy0_ahb_clk = {
  3306. .halt_reg = 0x56008,
  3307. .clkr = {
  3308. .enable_reg = 0x56008,
  3309. .enable_mask = BIT(0),
  3310. .hw.init = &(struct clk_init_data){
  3311. .name = "gcc_uniphy0_ahb_clk",
  3312. .parent_hws = (const struct clk_hw *[]){
  3313. &pcnoc_bfdcd_clk_src.clkr.hw },
  3314. .num_parents = 1,
  3315. .flags = CLK_SET_RATE_PARENT,
  3316. .ops = &clk_branch2_ops,
  3317. },
  3318. },
  3319. };
  3320. static struct clk_branch gcc_uniphy0_port1_rx_clk = {
  3321. .halt_reg = 0x56010,
  3322. .clkr = {
  3323. .enable_reg = 0x56010,
  3324. .enable_mask = BIT(0),
  3325. .hw.init = &(struct clk_init_data){
  3326. .name = "gcc_uniphy0_port1_rx_clk",
  3327. .parent_hws = (const struct clk_hw *[]){
  3328. &nss_port1_rx_div_clk_src.clkr.hw },
  3329. .num_parents = 1,
  3330. .flags = CLK_SET_RATE_PARENT,
  3331. .ops = &clk_branch2_ops,
  3332. },
  3333. },
  3334. };
  3335. static struct clk_branch gcc_uniphy0_port1_tx_clk = {
  3336. .halt_reg = 0x56014,
  3337. .clkr = {
  3338. .enable_reg = 0x56014,
  3339. .enable_mask = BIT(0),
  3340. .hw.init = &(struct clk_init_data){
  3341. .name = "gcc_uniphy0_port1_tx_clk",
  3342. .parent_hws = (const struct clk_hw *[]){
  3343. &nss_port1_tx_div_clk_src.clkr.hw },
  3344. .num_parents = 1,
  3345. .flags = CLK_SET_RATE_PARENT,
  3346. .ops = &clk_branch2_ops,
  3347. },
  3348. },
  3349. };
  3350. static struct clk_branch gcc_uniphy0_port2_rx_clk = {
  3351. .halt_reg = 0x56018,
  3352. .clkr = {
  3353. .enable_reg = 0x56018,
  3354. .enable_mask = BIT(0),
  3355. .hw.init = &(struct clk_init_data){
  3356. .name = "gcc_uniphy0_port2_rx_clk",
  3357. .parent_hws = (const struct clk_hw *[]){
  3358. &nss_port2_rx_div_clk_src.clkr.hw },
  3359. .num_parents = 1,
  3360. .flags = CLK_SET_RATE_PARENT,
  3361. .ops = &clk_branch2_ops,
  3362. },
  3363. },
  3364. };
  3365. static struct clk_branch gcc_uniphy0_port2_tx_clk = {
  3366. .halt_reg = 0x5601c,
  3367. .clkr = {
  3368. .enable_reg = 0x5601c,
  3369. .enable_mask = BIT(0),
  3370. .hw.init = &(struct clk_init_data){
  3371. .name = "gcc_uniphy0_port2_tx_clk",
  3372. .parent_hws = (const struct clk_hw *[]){
  3373. &nss_port2_tx_div_clk_src.clkr.hw },
  3374. .num_parents = 1,
  3375. .flags = CLK_SET_RATE_PARENT,
  3376. .ops = &clk_branch2_ops,
  3377. },
  3378. },
  3379. };
  3380. static struct clk_branch gcc_uniphy0_port3_rx_clk = {
  3381. .halt_reg = 0x56020,
  3382. .clkr = {
  3383. .enable_reg = 0x56020,
  3384. .enable_mask = BIT(0),
  3385. .hw.init = &(struct clk_init_data){
  3386. .name = "gcc_uniphy0_port3_rx_clk",
  3387. .parent_hws = (const struct clk_hw *[]){
  3388. &nss_port3_rx_div_clk_src.clkr.hw },
  3389. .num_parents = 1,
  3390. .flags = CLK_SET_RATE_PARENT,
  3391. .ops = &clk_branch2_ops,
  3392. },
  3393. },
  3394. };
  3395. static struct clk_branch gcc_uniphy0_port3_tx_clk = {
  3396. .halt_reg = 0x56024,
  3397. .clkr = {
  3398. .enable_reg = 0x56024,
  3399. .enable_mask = BIT(0),
  3400. .hw.init = &(struct clk_init_data){
  3401. .name = "gcc_uniphy0_port3_tx_clk",
  3402. .parent_hws = (const struct clk_hw *[]){
  3403. &nss_port3_tx_div_clk_src.clkr.hw },
  3404. .num_parents = 1,
  3405. .flags = CLK_SET_RATE_PARENT,
  3406. .ops = &clk_branch2_ops,
  3407. },
  3408. },
  3409. };
  3410. static struct clk_branch gcc_uniphy0_port4_rx_clk = {
  3411. .halt_reg = 0x56028,
  3412. .clkr = {
  3413. .enable_reg = 0x56028,
  3414. .enable_mask = BIT(0),
  3415. .hw.init = &(struct clk_init_data){
  3416. .name = "gcc_uniphy0_port4_rx_clk",
  3417. .parent_hws = (const struct clk_hw *[]){
  3418. &nss_port4_rx_div_clk_src.clkr.hw },
  3419. .num_parents = 1,
  3420. .flags = CLK_SET_RATE_PARENT,
  3421. .ops = &clk_branch2_ops,
  3422. },
  3423. },
  3424. };
  3425. static struct clk_branch gcc_uniphy0_port4_tx_clk = {
  3426. .halt_reg = 0x5602c,
  3427. .clkr = {
  3428. .enable_reg = 0x5602c,
  3429. .enable_mask = BIT(0),
  3430. .hw.init = &(struct clk_init_data){
  3431. .name = "gcc_uniphy0_port4_tx_clk",
  3432. .parent_hws = (const struct clk_hw *[]){
  3433. &nss_port4_tx_div_clk_src.clkr.hw },
  3434. .num_parents = 1,
  3435. .flags = CLK_SET_RATE_PARENT,
  3436. .ops = &clk_branch2_ops,
  3437. },
  3438. },
  3439. };
  3440. static struct clk_branch gcc_uniphy0_port5_rx_clk = {
  3441. .halt_reg = 0x56030,
  3442. .clkr = {
  3443. .enable_reg = 0x56030,
  3444. .enable_mask = BIT(0),
  3445. .hw.init = &(struct clk_init_data){
  3446. .name = "gcc_uniphy0_port5_rx_clk",
  3447. .parent_hws = (const struct clk_hw *[]){
  3448. &nss_port5_rx_div_clk_src.clkr.hw },
  3449. .num_parents = 1,
  3450. .flags = CLK_SET_RATE_PARENT,
  3451. .ops = &clk_branch2_ops,
  3452. },
  3453. },
  3454. };
  3455. static struct clk_branch gcc_uniphy0_port5_tx_clk = {
  3456. .halt_reg = 0x56034,
  3457. .clkr = {
  3458. .enable_reg = 0x56034,
  3459. .enable_mask = BIT(0),
  3460. .hw.init = &(struct clk_init_data){
  3461. .name = "gcc_uniphy0_port5_tx_clk",
  3462. .parent_hws = (const struct clk_hw *[]){
  3463. &nss_port5_tx_div_clk_src.clkr.hw },
  3464. .num_parents = 1,
  3465. .flags = CLK_SET_RATE_PARENT,
  3466. .ops = &clk_branch2_ops,
  3467. },
  3468. },
  3469. };
  3470. static struct clk_branch gcc_uniphy0_sys_clk = {
  3471. .halt_reg = 0x5600C,
  3472. .clkr = {
  3473. .enable_reg = 0x5600C,
  3474. .enable_mask = BIT(0),
  3475. .hw.init = &(struct clk_init_data){
  3476. .name = "gcc_uniphy0_sys_clk",
  3477. .parent_hws = (const struct clk_hw *[]){
  3478. &gcc_xo_clk_src.clkr.hw },
  3479. .num_parents = 1,
  3480. .flags = CLK_SET_RATE_PARENT,
  3481. .ops = &clk_branch2_ops,
  3482. },
  3483. },
  3484. };
  3485. static struct clk_branch gcc_uniphy1_ahb_clk = {
  3486. .halt_reg = 0x56108,
  3487. .clkr = {
  3488. .enable_reg = 0x56108,
  3489. .enable_mask = BIT(0),
  3490. .hw.init = &(struct clk_init_data){
  3491. .name = "gcc_uniphy1_ahb_clk",
  3492. .parent_hws = (const struct clk_hw *[]){
  3493. &pcnoc_bfdcd_clk_src.clkr.hw },
  3494. .num_parents = 1,
  3495. .flags = CLK_SET_RATE_PARENT,
  3496. .ops = &clk_branch2_ops,
  3497. },
  3498. },
  3499. };
  3500. static struct clk_branch gcc_uniphy1_port5_rx_clk = {
  3501. .halt_reg = 0x56110,
  3502. .clkr = {
  3503. .enable_reg = 0x56110,
  3504. .enable_mask = BIT(0),
  3505. .hw.init = &(struct clk_init_data){
  3506. .name = "gcc_uniphy1_port5_rx_clk",
  3507. .parent_hws = (const struct clk_hw *[]){
  3508. &nss_port5_rx_div_clk_src.clkr.hw },
  3509. .num_parents = 1,
  3510. .flags = CLK_SET_RATE_PARENT,
  3511. .ops = &clk_branch2_ops,
  3512. },
  3513. },
  3514. };
  3515. static struct clk_branch gcc_uniphy1_port5_tx_clk = {
  3516. .halt_reg = 0x56114,
  3517. .clkr = {
  3518. .enable_reg = 0x56114,
  3519. .enable_mask = BIT(0),
  3520. .hw.init = &(struct clk_init_data){
  3521. .name = "gcc_uniphy1_port5_tx_clk",
  3522. .parent_hws = (const struct clk_hw *[]){
  3523. &nss_port5_tx_div_clk_src.clkr.hw },
  3524. .num_parents = 1,
  3525. .flags = CLK_SET_RATE_PARENT,
  3526. .ops = &clk_branch2_ops,
  3527. },
  3528. },
  3529. };
  3530. static struct clk_branch gcc_uniphy1_sys_clk = {
  3531. .halt_reg = 0x5610C,
  3532. .clkr = {
  3533. .enable_reg = 0x5610C,
  3534. .enable_mask = BIT(0),
  3535. .hw.init = &(struct clk_init_data){
  3536. .name = "gcc_uniphy1_sys_clk",
  3537. .parent_hws = (const struct clk_hw *[]){
  3538. &gcc_xo_clk_src.clkr.hw },
  3539. .num_parents = 1,
  3540. .flags = CLK_SET_RATE_PARENT,
  3541. .ops = &clk_branch2_ops,
  3542. },
  3543. },
  3544. };
  3545. static struct clk_branch gcc_usb0_aux_clk = {
  3546. .halt_reg = 0x3e044,
  3547. .clkr = {
  3548. .enable_reg = 0x3e044,
  3549. .enable_mask = BIT(0),
  3550. .hw.init = &(struct clk_init_data){
  3551. .name = "gcc_usb0_aux_clk",
  3552. .parent_hws = (const struct clk_hw *[]){
  3553. &usb0_aux_clk_src.clkr.hw },
  3554. .num_parents = 1,
  3555. .flags = CLK_SET_RATE_PARENT,
  3556. .ops = &clk_branch2_ops,
  3557. },
  3558. },
  3559. };
  3560. static struct clk_branch gcc_usb0_master_clk = {
  3561. .halt_reg = 0x3e000,
  3562. .clkr = {
  3563. .enable_reg = 0x3e000,
  3564. .enable_mask = BIT(0),
  3565. .hw.init = &(struct clk_init_data){
  3566. .name = "gcc_usb0_master_clk",
  3567. .parent_hws = (const struct clk_hw *[]){
  3568. &usb0_master_clk_src.clkr.hw },
  3569. .num_parents = 1,
  3570. .flags = CLK_SET_RATE_PARENT,
  3571. .ops = &clk_branch2_ops,
  3572. },
  3573. },
  3574. };
  3575. static struct clk_branch gcc_snoc_bus_timeout2_ahb_clk = {
  3576. .halt_reg = 0x47014,
  3577. .clkr = {
  3578. .enable_reg = 0x47014,
  3579. .enable_mask = BIT(0),
  3580. .hw.init = &(struct clk_init_data){
  3581. .name = "gcc_snoc_bus_timeout2_ahb_clk",
  3582. .parent_hws = (const struct clk_hw *[]){
  3583. &usb0_master_clk_src.clkr.hw },
  3584. .num_parents = 1,
  3585. .flags = CLK_SET_RATE_PARENT,
  3586. .ops = &clk_branch2_ops,
  3587. },
  3588. },
  3589. };
  3590. static struct clk_rcg2 pcie0_rchng_clk_src = {
  3591. .cmd_rcgr = 0x75070,
  3592. .freq_tbl = ftbl_pcie_rchng_clk_src,
  3593. .hid_width = 5,
  3594. .parent_map = gcc_xo_gpll0_map,
  3595. .clkr.hw.init = &(struct clk_init_data){
  3596. .name = "pcie0_rchng_clk_src",
  3597. .parent_data = gcc_xo_gpll0,
  3598. .num_parents = 2,
  3599. .ops = &clk_rcg2_ops,
  3600. },
  3601. };
  3602. static struct clk_branch gcc_pcie0_rchng_clk = {
  3603. .halt_reg = 0x75070,
  3604. .clkr = {
  3605. .enable_reg = 0x75070,
  3606. .enable_mask = BIT(1),
  3607. .hw.init = &(struct clk_init_data){
  3608. .name = "gcc_pcie0_rchng_clk",
  3609. .parent_hws = (const struct clk_hw *[]){
  3610. &pcie0_rchng_clk_src.clkr.hw },
  3611. .num_parents = 1,
  3612. .flags = CLK_SET_RATE_PARENT,
  3613. .ops = &clk_branch2_ops,
  3614. },
  3615. },
  3616. };
  3617. static struct clk_branch gcc_pcie0_axi_s_bridge_clk = {
  3618. .halt_reg = 0x75048,
  3619. .clkr = {
  3620. .enable_reg = 0x75048,
  3621. .enable_mask = BIT(0),
  3622. .hw.init = &(struct clk_init_data){
  3623. .name = "gcc_pcie0_axi_s_bridge_clk",
  3624. .parent_hws = (const struct clk_hw *[]){
  3625. &pcie0_axi_clk_src.clkr.hw },
  3626. .num_parents = 1,
  3627. .flags = CLK_SET_RATE_PARENT,
  3628. .ops = &clk_branch2_ops,
  3629. },
  3630. },
  3631. };
  3632. static struct clk_branch gcc_sys_noc_usb0_axi_clk = {
  3633. .halt_reg = 0x26040,
  3634. .clkr = {
  3635. .enable_reg = 0x26040,
  3636. .enable_mask = BIT(0),
  3637. .hw.init = &(struct clk_init_data){
  3638. .name = "gcc_sys_noc_usb0_axi_clk",
  3639. .parent_hws = (const struct clk_hw *[]){
  3640. &usb0_master_clk_src.clkr.hw },
  3641. .num_parents = 1,
  3642. .flags = CLK_SET_RATE_PARENT,
  3643. .ops = &clk_branch2_ops,
  3644. },
  3645. },
  3646. };
  3647. static struct clk_branch gcc_usb0_mock_utmi_clk = {
  3648. .halt_reg = 0x3e008,
  3649. .clkr = {
  3650. .enable_reg = 0x3e008,
  3651. .enable_mask = BIT(0),
  3652. .hw.init = &(struct clk_init_data){
  3653. .name = "gcc_usb0_mock_utmi_clk",
  3654. .parent_hws = (const struct clk_hw *[]){
  3655. &usb0_mock_utmi_clk_src.clkr.hw },
  3656. .num_parents = 1,
  3657. .flags = CLK_SET_RATE_PARENT,
  3658. .ops = &clk_branch2_ops,
  3659. },
  3660. },
  3661. };
  3662. static struct clk_branch gcc_usb0_phy_cfg_ahb_clk = {
  3663. .halt_reg = 0x3e080,
  3664. .clkr = {
  3665. .enable_reg = 0x3e080,
  3666. .enable_mask = BIT(0),
  3667. .hw.init = &(struct clk_init_data){
  3668. .name = "gcc_usb0_phy_cfg_ahb_clk",
  3669. .parent_hws = (const struct clk_hw *[]){
  3670. &pcnoc_bfdcd_clk_src.clkr.hw },
  3671. .num_parents = 1,
  3672. .flags = CLK_SET_RATE_PARENT,
  3673. .ops = &clk_branch2_ops,
  3674. },
  3675. },
  3676. };
  3677. static struct clk_branch gcc_usb0_pipe_clk = {
  3678. .halt_reg = 0x3e040,
  3679. .halt_check = BRANCH_HALT_DELAY,
  3680. .clkr = {
  3681. .enable_reg = 0x3e040,
  3682. .enable_mask = BIT(0),
  3683. .hw.init = &(struct clk_init_data){
  3684. .name = "gcc_usb0_pipe_clk",
  3685. .parent_hws = (const struct clk_hw *[]){
  3686. &usb0_pipe_clk_src.clkr.hw },
  3687. .num_parents = 1,
  3688. .flags = CLK_SET_RATE_PARENT,
  3689. .ops = &clk_branch2_ops,
  3690. },
  3691. },
  3692. };
  3693. static struct clk_branch gcc_usb0_sleep_clk = {
  3694. .halt_reg = 0x3e004,
  3695. .clkr = {
  3696. .enable_reg = 0x3e004,
  3697. .enable_mask = BIT(0),
  3698. .hw.init = &(struct clk_init_data){
  3699. .name = "gcc_usb0_sleep_clk",
  3700. .parent_hws = (const struct clk_hw *[]){
  3701. &gcc_sleep_clk_src.clkr.hw },
  3702. .num_parents = 1,
  3703. .flags = CLK_SET_RATE_PARENT,
  3704. .ops = &clk_branch2_ops,
  3705. },
  3706. },
  3707. };
  3708. static struct clk_branch gcc_usb1_master_clk = {
  3709. .halt_reg = 0x3f000,
  3710. .clkr = {
  3711. .enable_reg = 0x3f000,
  3712. .enable_mask = BIT(0),
  3713. .hw.init = &(struct clk_init_data){
  3714. .name = "gcc_usb1_master_clk",
  3715. .parent_hws = (const struct clk_hw *[]){
  3716. &pcnoc_bfdcd_clk_src.clkr.hw },
  3717. .num_parents = 1,
  3718. .flags = CLK_SET_RATE_PARENT,
  3719. .ops = &clk_branch2_ops,
  3720. },
  3721. },
  3722. };
  3723. static struct clk_branch gcc_usb1_mock_utmi_clk = {
  3724. .halt_reg = 0x3f008,
  3725. .clkr = {
  3726. .enable_reg = 0x3f008,
  3727. .enable_mask = BIT(0),
  3728. .hw.init = &(struct clk_init_data){
  3729. .name = "gcc_usb1_mock_utmi_clk",
  3730. .parent_hws = (const struct clk_hw *[]){
  3731. &usb1_mock_utmi_clk_src.clkr.hw },
  3732. .num_parents = 1,
  3733. .flags = CLK_SET_RATE_PARENT,
  3734. .ops = &clk_branch2_ops,
  3735. },
  3736. },
  3737. };
  3738. static struct clk_branch gcc_usb1_phy_cfg_ahb_clk = {
  3739. .halt_reg = 0x3f080,
  3740. .clkr = {
  3741. .enable_reg = 0x3f080,
  3742. .enable_mask = BIT(0),
  3743. .hw.init = &(struct clk_init_data){
  3744. .name = "gcc_usb1_phy_cfg_ahb_clk",
  3745. .parent_hws = (const struct clk_hw *[]){
  3746. &pcnoc_bfdcd_clk_src.clkr.hw },
  3747. .num_parents = 1,
  3748. .flags = CLK_SET_RATE_PARENT,
  3749. .ops = &clk_branch2_ops,
  3750. },
  3751. },
  3752. };
  3753. static struct clk_branch gcc_usb1_sleep_clk = {
  3754. .halt_reg = 0x3f004,
  3755. .clkr = {
  3756. .enable_reg = 0x3f004,
  3757. .enable_mask = BIT(0),
  3758. .hw.init = &(struct clk_init_data){
  3759. .name = "gcc_usb1_sleep_clk",
  3760. .parent_hws = (const struct clk_hw *[]){
  3761. &gcc_sleep_clk_src.clkr.hw },
  3762. .num_parents = 1,
  3763. .flags = CLK_SET_RATE_PARENT,
  3764. .ops = &clk_branch2_ops,
  3765. },
  3766. },
  3767. };
  3768. static struct clk_branch gcc_cmn_12gpll_ahb_clk = {
  3769. .halt_reg = 0x56308,
  3770. .clkr = {
  3771. .enable_reg = 0x56308,
  3772. .enable_mask = BIT(0),
  3773. .hw.init = &(struct clk_init_data){
  3774. .name = "gcc_cmn_12gpll_ahb_clk",
  3775. .parent_hws = (const struct clk_hw *[]){
  3776. &pcnoc_bfdcd_clk_src.clkr.hw },
  3777. .num_parents = 1,
  3778. .flags = CLK_SET_RATE_PARENT,
  3779. .ops = &clk_branch2_ops,
  3780. },
  3781. },
  3782. };
  3783. static struct clk_branch gcc_cmn_12gpll_sys_clk = {
  3784. .halt_reg = 0x5630c,
  3785. .clkr = {
  3786. .enable_reg = 0x5630c,
  3787. .enable_mask = BIT(0),
  3788. .hw.init = &(struct clk_init_data){
  3789. .name = "gcc_cmn_12gpll_sys_clk",
  3790. .parent_hws = (const struct clk_hw *[]){
  3791. &gcc_xo_clk_src.clkr.hw },
  3792. .num_parents = 1,
  3793. .flags = CLK_SET_RATE_PARENT,
  3794. .ops = &clk_branch2_ops,
  3795. },
  3796. },
  3797. };
  3798. static struct clk_branch gcc_sdcc1_ice_core_clk = {
  3799. .halt_reg = 0x5d014,
  3800. .clkr = {
  3801. .enable_reg = 0x5d014,
  3802. .enable_mask = BIT(0),
  3803. .hw.init = &(struct clk_init_data){
  3804. .name = "gcc_sdcc1_ice_core_clk",
  3805. .parent_hws = (const struct clk_hw *[]){
  3806. &sdcc1_ice_core_clk_src.clkr.hw },
  3807. .num_parents = 1,
  3808. .flags = CLK_SET_RATE_PARENT,
  3809. .ops = &clk_branch2_ops,
  3810. },
  3811. },
  3812. };
  3813. static struct clk_branch gcc_dcc_clk = {
  3814. .halt_reg = 0x77004,
  3815. .clkr = {
  3816. .enable_reg = 0x77004,
  3817. .enable_mask = BIT(0),
  3818. .hw.init = &(struct clk_init_data){
  3819. .name = "gcc_dcc_clk",
  3820. .parent_hws = (const struct clk_hw *[]){
  3821. &pcnoc_bfdcd_clk_src.clkr.hw },
  3822. .num_parents = 1,
  3823. .flags = CLK_SET_RATE_PARENT,
  3824. .ops = &clk_branch2_ops,
  3825. },
  3826. },
  3827. };
  3828. static const struct alpha_pll_config ubi32_pll_config = {
  3829. .l = 0x3e,
  3830. .alpha = 0x57,
  3831. .config_ctl_val = 0x240d6aa8,
  3832. .config_ctl_hi_val = 0x3c2,
  3833. .main_output_mask = BIT(0),
  3834. .aux_output_mask = BIT(1),
  3835. .pre_div_val = 0x0,
  3836. .pre_div_mask = BIT(12),
  3837. .post_div_val = 0x0,
  3838. .post_div_mask = GENMASK(9, 8),
  3839. };
  3840. static const struct alpha_pll_config nss_crypto_pll_config = {
  3841. .l = 0x32,
  3842. .alpha = 0x0,
  3843. .alpha_hi = 0x0,
  3844. .config_ctl_val = 0x4001055b,
  3845. .main_output_mask = BIT(0),
  3846. .pre_div_val = 0x0,
  3847. .pre_div_mask = GENMASK(14, 12),
  3848. .post_div_val = 0x1 << 8,
  3849. .post_div_mask = GENMASK(11, 8),
  3850. .vco_mask = GENMASK(21, 20),
  3851. .vco_val = 0x0,
  3852. .alpha_en_mask = BIT(24),
  3853. };
  3854. static struct clk_hw *gcc_ipq6018_hws[] = {
  3855. &gpll0_out_main_div2.hw,
  3856. &gcc_xo_div4_clk_src.hw,
  3857. &nss_ppe_cdiv_clk_src.hw,
  3858. &gpll6_out_main_div2.hw,
  3859. &qdss_dap_sync_clk_src.hw,
  3860. &qdss_tsctr_div2_clk_src.hw,
  3861. };
  3862. static struct clk_regmap *gcc_ipq6018_clks[] = {
  3863. [GPLL0_MAIN] = &gpll0_main.clkr,
  3864. [GPLL0] = &gpll0.clkr,
  3865. [UBI32_PLL_MAIN] = &ubi32_pll_main.clkr,
  3866. [UBI32_PLL] = &ubi32_pll.clkr,
  3867. [GPLL6_MAIN] = &gpll6_main.clkr,
  3868. [GPLL6] = &gpll6.clkr,
  3869. [GPLL4_MAIN] = &gpll4_main.clkr,
  3870. [GPLL4] = &gpll4.clkr,
  3871. [PCNOC_BFDCD_CLK_SRC] = &pcnoc_bfdcd_clk_src.clkr,
  3872. [GPLL2_MAIN] = &gpll2_main.clkr,
  3873. [GPLL2] = &gpll2.clkr,
  3874. [NSS_CRYPTO_PLL_MAIN] = &nss_crypto_pll_main.clkr,
  3875. [NSS_CRYPTO_PLL] = &nss_crypto_pll.clkr,
  3876. [QDSS_TSCTR_CLK_SRC] = &qdss_tsctr_clk_src.clkr,
  3877. [QDSS_AT_CLK_SRC] = &qdss_at_clk_src.clkr,
  3878. [NSS_PPE_CLK_SRC] = &nss_ppe_clk_src.clkr,
  3879. [GCC_XO_CLK_SRC] = &gcc_xo_clk_src.clkr,
  3880. [SYSTEM_NOC_BFDCD_CLK_SRC] = &system_noc_bfdcd_clk_src.clkr,
  3881. [SNOC_NSSNOC_BFDCD_CLK_SRC] = &snoc_nssnoc_bfdcd_clk_src.clkr,
  3882. [NSS_CE_CLK_SRC] = &nss_ce_clk_src.clkr,
  3883. [GCC_SLEEP_CLK_SRC] = &gcc_sleep_clk_src.clkr,
  3884. [APSS_AHB_CLK_SRC] = &apss_ahb_clk_src.clkr,
  3885. [NSS_PORT5_RX_CLK_SRC] = &nss_port5_rx_clk_src.clkr,
  3886. [NSS_PORT5_TX_CLK_SRC] = &nss_port5_tx_clk_src.clkr,
  3887. [UBI32_MEM_NOC_BFDCD_CLK_SRC] = &ubi32_mem_noc_bfdcd_clk_src.clkr,
  3888. [PCIE0_AXI_CLK_SRC] = &pcie0_axi_clk_src.clkr,
  3889. [USB0_MASTER_CLK_SRC] = &usb0_master_clk_src.clkr,
  3890. [APSS_AHB_POSTDIV_CLK_SRC] = &apss_ahb_postdiv_clk_src.clkr,
  3891. [NSS_PORT1_RX_CLK_SRC] = &nss_port1_rx_clk_src.clkr,
  3892. [NSS_PORT1_TX_CLK_SRC] = &nss_port1_tx_clk_src.clkr,
  3893. [NSS_PORT2_RX_CLK_SRC] = &nss_port2_rx_clk_src.clkr,
  3894. [NSS_PORT2_TX_CLK_SRC] = &nss_port2_tx_clk_src.clkr,
  3895. [NSS_PORT3_RX_CLK_SRC] = &nss_port3_rx_clk_src.clkr,
  3896. [NSS_PORT3_TX_CLK_SRC] = &nss_port3_tx_clk_src.clkr,
  3897. [NSS_PORT4_RX_CLK_SRC] = &nss_port4_rx_clk_src.clkr,
  3898. [NSS_PORT4_TX_CLK_SRC] = &nss_port4_tx_clk_src.clkr,
  3899. [NSS_PORT5_RX_DIV_CLK_SRC] = &nss_port5_rx_div_clk_src.clkr,
  3900. [NSS_PORT5_TX_DIV_CLK_SRC] = &nss_port5_tx_div_clk_src.clkr,
  3901. [APSS_AXI_CLK_SRC] = &apss_axi_clk_src.clkr,
  3902. [NSS_CRYPTO_CLK_SRC] = &nss_crypto_clk_src.clkr,
  3903. [NSS_PORT1_RX_DIV_CLK_SRC] = &nss_port1_rx_div_clk_src.clkr,
  3904. [NSS_PORT1_TX_DIV_CLK_SRC] = &nss_port1_tx_div_clk_src.clkr,
  3905. [NSS_PORT2_RX_DIV_CLK_SRC] = &nss_port2_rx_div_clk_src.clkr,
  3906. [NSS_PORT2_TX_DIV_CLK_SRC] = &nss_port2_tx_div_clk_src.clkr,
  3907. [NSS_PORT3_RX_DIV_CLK_SRC] = &nss_port3_rx_div_clk_src.clkr,
  3908. [NSS_PORT3_TX_DIV_CLK_SRC] = &nss_port3_tx_div_clk_src.clkr,
  3909. [NSS_PORT4_RX_DIV_CLK_SRC] = &nss_port4_rx_div_clk_src.clkr,
  3910. [NSS_PORT4_TX_DIV_CLK_SRC] = &nss_port4_tx_div_clk_src.clkr,
  3911. [NSS_UBI0_CLK_SRC] = &nss_ubi0_clk_src.clkr,
  3912. [ADSS_PWM_CLK_SRC] = &adss_pwm_clk_src.clkr,
  3913. [BLSP1_QUP1_I2C_APPS_CLK_SRC] = &blsp1_qup1_i2c_apps_clk_src.clkr,
  3914. [BLSP1_QUP1_SPI_APPS_CLK_SRC] = &blsp1_qup1_spi_apps_clk_src.clkr,
  3915. [BLSP1_QUP2_I2C_APPS_CLK_SRC] = &blsp1_qup2_i2c_apps_clk_src.clkr,
  3916. [BLSP1_QUP2_SPI_APPS_CLK_SRC] = &blsp1_qup2_spi_apps_clk_src.clkr,
  3917. [BLSP1_QUP3_I2C_APPS_CLK_SRC] = &blsp1_qup3_i2c_apps_clk_src.clkr,
  3918. [BLSP1_QUP3_SPI_APPS_CLK_SRC] = &blsp1_qup3_spi_apps_clk_src.clkr,
  3919. [BLSP1_QUP4_I2C_APPS_CLK_SRC] = &blsp1_qup4_i2c_apps_clk_src.clkr,
  3920. [BLSP1_QUP4_SPI_APPS_CLK_SRC] = &blsp1_qup4_spi_apps_clk_src.clkr,
  3921. [BLSP1_QUP5_I2C_APPS_CLK_SRC] = &blsp1_qup5_i2c_apps_clk_src.clkr,
  3922. [BLSP1_QUP5_SPI_APPS_CLK_SRC] = &blsp1_qup5_spi_apps_clk_src.clkr,
  3923. [BLSP1_QUP6_I2C_APPS_CLK_SRC] = &blsp1_qup6_i2c_apps_clk_src.clkr,
  3924. [BLSP1_QUP6_SPI_APPS_CLK_SRC] = &blsp1_qup6_spi_apps_clk_src.clkr,
  3925. [BLSP1_UART1_APPS_CLK_SRC] = &blsp1_uart1_apps_clk_src.clkr,
  3926. [BLSP1_UART2_APPS_CLK_SRC] = &blsp1_uart2_apps_clk_src.clkr,
  3927. [BLSP1_UART3_APPS_CLK_SRC] = &blsp1_uart3_apps_clk_src.clkr,
  3928. [BLSP1_UART4_APPS_CLK_SRC] = &blsp1_uart4_apps_clk_src.clkr,
  3929. [BLSP1_UART5_APPS_CLK_SRC] = &blsp1_uart5_apps_clk_src.clkr,
  3930. [BLSP1_UART6_APPS_CLK_SRC] = &blsp1_uart6_apps_clk_src.clkr,
  3931. [CRYPTO_CLK_SRC] = &crypto_clk_src.clkr,
  3932. [GP1_CLK_SRC] = &gp1_clk_src.clkr,
  3933. [GP2_CLK_SRC] = &gp2_clk_src.clkr,
  3934. [GP3_CLK_SRC] = &gp3_clk_src.clkr,
  3935. [NSS_UBI0_DIV_CLK_SRC] = &nss_ubi0_div_clk_src.clkr,
  3936. [PCIE0_AUX_CLK_SRC] = &pcie0_aux_clk_src.clkr,
  3937. [PCIE0_PIPE_CLK_SRC] = &pcie0_pipe_clk_src.clkr,
  3938. [SDCC1_APPS_CLK_SRC] = &sdcc1_apps_clk_src.clkr,
  3939. [USB0_AUX_CLK_SRC] = &usb0_aux_clk_src.clkr,
  3940. [USB0_MOCK_UTMI_CLK_SRC] = &usb0_mock_utmi_clk_src.clkr,
  3941. [USB0_PIPE_CLK_SRC] = &usb0_pipe_clk_src.clkr,
  3942. [USB1_MOCK_UTMI_CLK_SRC] = &usb1_mock_utmi_clk_src.clkr,
  3943. [GCC_ADSS_PWM_CLK] = &gcc_adss_pwm_clk.clkr,
  3944. [GCC_APSS_AHB_CLK] = &gcc_apss_ahb_clk.clkr,
  3945. [GCC_APSS_AXI_CLK] = &gcc_apss_axi_clk.clkr,
  3946. [GCC_BLSP1_AHB_CLK] = &gcc_blsp1_ahb_clk.clkr,
  3947. [GCC_BLSP1_QUP1_I2C_APPS_CLK] = &gcc_blsp1_qup1_i2c_apps_clk.clkr,
  3948. [GCC_BLSP1_QUP1_SPI_APPS_CLK] = &gcc_blsp1_qup1_spi_apps_clk.clkr,
  3949. [GCC_BLSP1_QUP2_I2C_APPS_CLK] = &gcc_blsp1_qup2_i2c_apps_clk.clkr,
  3950. [GCC_BLSP1_QUP2_SPI_APPS_CLK] = &gcc_blsp1_qup2_spi_apps_clk.clkr,
  3951. [GCC_BLSP1_QUP3_I2C_APPS_CLK] = &gcc_blsp1_qup3_i2c_apps_clk.clkr,
  3952. [GCC_BLSP1_QUP3_SPI_APPS_CLK] = &gcc_blsp1_qup3_spi_apps_clk.clkr,
  3953. [GCC_BLSP1_QUP4_I2C_APPS_CLK] = &gcc_blsp1_qup4_i2c_apps_clk.clkr,
  3954. [GCC_BLSP1_QUP4_SPI_APPS_CLK] = &gcc_blsp1_qup4_spi_apps_clk.clkr,
  3955. [GCC_BLSP1_QUP5_I2C_APPS_CLK] = &gcc_blsp1_qup5_i2c_apps_clk.clkr,
  3956. [GCC_BLSP1_QUP5_SPI_APPS_CLK] = &gcc_blsp1_qup5_spi_apps_clk.clkr,
  3957. [GCC_BLSP1_QUP6_SPI_APPS_CLK] = &gcc_blsp1_qup6_spi_apps_clk.clkr,
  3958. [GCC_BLSP1_UART1_APPS_CLK] = &gcc_blsp1_uart1_apps_clk.clkr,
  3959. [GCC_BLSP1_UART2_APPS_CLK] = &gcc_blsp1_uart2_apps_clk.clkr,
  3960. [GCC_BLSP1_UART3_APPS_CLK] = &gcc_blsp1_uart3_apps_clk.clkr,
  3961. [GCC_BLSP1_UART4_APPS_CLK] = &gcc_blsp1_uart4_apps_clk.clkr,
  3962. [GCC_BLSP1_UART5_APPS_CLK] = &gcc_blsp1_uart5_apps_clk.clkr,
  3963. [GCC_BLSP1_UART6_APPS_CLK] = &gcc_blsp1_uart6_apps_clk.clkr,
  3964. [GCC_CRYPTO_AHB_CLK] = &gcc_crypto_ahb_clk.clkr,
  3965. [GCC_CRYPTO_AXI_CLK] = &gcc_crypto_axi_clk.clkr,
  3966. [GCC_CRYPTO_CLK] = &gcc_crypto_clk.clkr,
  3967. [GCC_XO_CLK] = &gcc_xo_clk.clkr,
  3968. [GCC_GP1_CLK] = &gcc_gp1_clk.clkr,
  3969. [GCC_GP2_CLK] = &gcc_gp2_clk.clkr,
  3970. [GCC_GP3_CLK] = &gcc_gp3_clk.clkr,
  3971. [GCC_MDIO_AHB_CLK] = &gcc_mdio_ahb_clk.clkr,
  3972. [GCC_CRYPTO_PPE_CLK] = &gcc_crypto_ppe_clk.clkr,
  3973. [GCC_NSS_CE_APB_CLK] = &gcc_nss_ce_apb_clk.clkr,
  3974. [GCC_NSS_CE_AXI_CLK] = &gcc_nss_ce_axi_clk.clkr,
  3975. [GCC_NSS_CFG_CLK] = &gcc_nss_cfg_clk.clkr,
  3976. [GCC_NSS_CRYPTO_CLK] = &gcc_nss_crypto_clk.clkr,
  3977. [GCC_NSS_CSR_CLK] = &gcc_nss_csr_clk.clkr,
  3978. [GCC_NSS_EDMA_CFG_CLK] = &gcc_nss_edma_cfg_clk.clkr,
  3979. [GCC_NSS_EDMA_CLK] = &gcc_nss_edma_clk.clkr,
  3980. [GCC_NSS_NOC_CLK] = &gcc_nss_noc_clk.clkr,
  3981. [GCC_UBI0_UTCM_CLK] = &gcc_ubi0_utcm_clk.clkr,
  3982. [GCC_SNOC_NSSNOC_CLK] = &gcc_snoc_nssnoc_clk.clkr,
  3983. [GCC_NSS_PORT1_RX_CLK] = &gcc_nss_port1_rx_clk.clkr,
  3984. [GCC_NSS_PORT1_TX_CLK] = &gcc_nss_port1_tx_clk.clkr,
  3985. [GCC_NSS_PORT2_RX_CLK] = &gcc_nss_port2_rx_clk.clkr,
  3986. [GCC_NSS_PORT2_TX_CLK] = &gcc_nss_port2_tx_clk.clkr,
  3987. [GCC_NSS_PORT3_RX_CLK] = &gcc_nss_port3_rx_clk.clkr,
  3988. [GCC_NSS_PORT3_TX_CLK] = &gcc_nss_port3_tx_clk.clkr,
  3989. [GCC_NSS_PORT4_RX_CLK] = &gcc_nss_port4_rx_clk.clkr,
  3990. [GCC_NSS_PORT4_TX_CLK] = &gcc_nss_port4_tx_clk.clkr,
  3991. [GCC_NSS_PORT5_RX_CLK] = &gcc_nss_port5_rx_clk.clkr,
  3992. [GCC_NSS_PORT5_TX_CLK] = &gcc_nss_port5_tx_clk.clkr,
  3993. [GCC_NSS_PPE_CFG_CLK] = &gcc_nss_ppe_cfg_clk.clkr,
  3994. [GCC_NSS_PPE_CLK] = &gcc_nss_ppe_clk.clkr,
  3995. [GCC_NSS_PPE_IPE_CLK] = &gcc_nss_ppe_ipe_clk.clkr,
  3996. [GCC_NSS_PTP_REF_CLK] = &gcc_nss_ptp_ref_clk.clkr,
  3997. [GCC_NSSNOC_CE_APB_CLK] = &gcc_nssnoc_ce_apb_clk.clkr,
  3998. [GCC_NSSNOC_CE_AXI_CLK] = &gcc_nssnoc_ce_axi_clk.clkr,
  3999. [GCC_NSSNOC_CRYPTO_CLK] = &gcc_nssnoc_crypto_clk.clkr,
  4000. [GCC_NSSNOC_PPE_CFG_CLK] = &gcc_nssnoc_ppe_cfg_clk.clkr,
  4001. [GCC_NSSNOC_PPE_CLK] = &gcc_nssnoc_ppe_clk.clkr,
  4002. [GCC_NSSNOC_QOSGEN_REF_CLK] = &gcc_nssnoc_qosgen_ref_clk.clkr,
  4003. [GCC_NSSNOC_SNOC_CLK] = &gcc_nssnoc_snoc_clk.clkr,
  4004. [GCC_NSSNOC_TIMEOUT_REF_CLK] = &gcc_nssnoc_timeout_ref_clk.clkr,
  4005. [GCC_NSSNOC_UBI0_AHB_CLK] = &gcc_nssnoc_ubi0_ahb_clk.clkr,
  4006. [GCC_PORT1_MAC_CLK] = &gcc_port1_mac_clk.clkr,
  4007. [GCC_PORT2_MAC_CLK] = &gcc_port2_mac_clk.clkr,
  4008. [GCC_PORT3_MAC_CLK] = &gcc_port3_mac_clk.clkr,
  4009. [GCC_PORT4_MAC_CLK] = &gcc_port4_mac_clk.clkr,
  4010. [GCC_PORT5_MAC_CLK] = &gcc_port5_mac_clk.clkr,
  4011. [GCC_UBI0_AHB_CLK] = &gcc_ubi0_ahb_clk.clkr,
  4012. [GCC_UBI0_AXI_CLK] = &gcc_ubi0_axi_clk.clkr,
  4013. [GCC_UBI0_NC_AXI_CLK] = &gcc_ubi0_nc_axi_clk.clkr,
  4014. [GCC_UBI0_CORE_CLK] = &gcc_ubi0_core_clk.clkr,
  4015. [GCC_PCIE0_AHB_CLK] = &gcc_pcie0_ahb_clk.clkr,
  4016. [GCC_PCIE0_AUX_CLK] = &gcc_pcie0_aux_clk.clkr,
  4017. [GCC_PCIE0_AXI_M_CLK] = &gcc_pcie0_axi_m_clk.clkr,
  4018. [GCC_PCIE0_AXI_S_CLK] = &gcc_pcie0_axi_s_clk.clkr,
  4019. [GCC_SYS_NOC_PCIE0_AXI_CLK] = &gcc_sys_noc_pcie0_axi_clk.clkr,
  4020. [GCC_PCIE0_PIPE_CLK] = &gcc_pcie0_pipe_clk.clkr,
  4021. [GCC_PRNG_AHB_CLK] = &gcc_prng_ahb_clk.clkr,
  4022. [GCC_QDSS_DAP_CLK] = &gcc_qdss_dap_clk.clkr,
  4023. [GCC_QPIC_AHB_CLK] = &gcc_qpic_ahb_clk.clkr,
  4024. [GCC_QPIC_CLK] = &gcc_qpic_clk.clkr,
  4025. [GCC_SDCC1_AHB_CLK] = &gcc_sdcc1_ahb_clk.clkr,
  4026. [GCC_SDCC1_APPS_CLK] = &gcc_sdcc1_apps_clk.clkr,
  4027. [GCC_UNIPHY0_AHB_CLK] = &gcc_uniphy0_ahb_clk.clkr,
  4028. [GCC_UNIPHY0_PORT1_RX_CLK] = &gcc_uniphy0_port1_rx_clk.clkr,
  4029. [GCC_UNIPHY0_PORT1_TX_CLK] = &gcc_uniphy0_port1_tx_clk.clkr,
  4030. [GCC_UNIPHY0_PORT2_RX_CLK] = &gcc_uniphy0_port2_rx_clk.clkr,
  4031. [GCC_UNIPHY0_PORT2_TX_CLK] = &gcc_uniphy0_port2_tx_clk.clkr,
  4032. [GCC_UNIPHY0_PORT3_RX_CLK] = &gcc_uniphy0_port3_rx_clk.clkr,
  4033. [GCC_UNIPHY0_PORT3_TX_CLK] = &gcc_uniphy0_port3_tx_clk.clkr,
  4034. [GCC_UNIPHY0_PORT4_RX_CLK] = &gcc_uniphy0_port4_rx_clk.clkr,
  4035. [GCC_UNIPHY0_PORT4_TX_CLK] = &gcc_uniphy0_port4_tx_clk.clkr,
  4036. [GCC_UNIPHY0_PORT5_RX_CLK] = &gcc_uniphy0_port5_rx_clk.clkr,
  4037. [GCC_UNIPHY0_PORT5_TX_CLK] = &gcc_uniphy0_port5_tx_clk.clkr,
  4038. [GCC_UNIPHY0_SYS_CLK] = &gcc_uniphy0_sys_clk.clkr,
  4039. [GCC_UNIPHY1_AHB_CLK] = &gcc_uniphy1_ahb_clk.clkr,
  4040. [GCC_UNIPHY1_PORT5_RX_CLK] = &gcc_uniphy1_port5_rx_clk.clkr,
  4041. [GCC_UNIPHY1_PORT5_TX_CLK] = &gcc_uniphy1_port5_tx_clk.clkr,
  4042. [GCC_UNIPHY1_SYS_CLK] = &gcc_uniphy1_sys_clk.clkr,
  4043. [GCC_USB0_AUX_CLK] = &gcc_usb0_aux_clk.clkr,
  4044. [GCC_SYS_NOC_USB0_AXI_CLK] = &gcc_sys_noc_usb0_axi_clk.clkr,
  4045. [GCC_SNOC_BUS_TIMEOUT2_AHB_CLK] = &gcc_snoc_bus_timeout2_ahb_clk.clkr,
  4046. [GCC_USB0_MASTER_CLK] = &gcc_usb0_master_clk.clkr,
  4047. [GCC_USB0_MOCK_UTMI_CLK] = &gcc_usb0_mock_utmi_clk.clkr,
  4048. [GCC_USB0_PHY_CFG_AHB_CLK] = &gcc_usb0_phy_cfg_ahb_clk.clkr,
  4049. [GCC_USB0_PIPE_CLK] = &gcc_usb0_pipe_clk.clkr,
  4050. [GCC_USB0_SLEEP_CLK] = &gcc_usb0_sleep_clk.clkr,
  4051. [GCC_USB1_MASTER_CLK] = &gcc_usb1_master_clk.clkr,
  4052. [GCC_USB1_MOCK_UTMI_CLK] = &gcc_usb1_mock_utmi_clk.clkr,
  4053. [GCC_USB1_PHY_CFG_AHB_CLK] = &gcc_usb1_phy_cfg_ahb_clk.clkr,
  4054. [GCC_USB1_SLEEP_CLK] = &gcc_usb1_sleep_clk.clkr,
  4055. [GCC_CMN_12GPLL_AHB_CLK] = &gcc_cmn_12gpll_ahb_clk.clkr,
  4056. [GCC_CMN_12GPLL_SYS_CLK] = &gcc_cmn_12gpll_sys_clk.clkr,
  4057. [GCC_SDCC1_ICE_CORE_CLK] = &gcc_sdcc1_ice_core_clk.clkr,
  4058. [SDCC1_ICE_CORE_CLK_SRC] = &sdcc1_ice_core_clk_src.clkr,
  4059. [GCC_DCC_CLK] = &gcc_dcc_clk.clkr,
  4060. [PCIE0_RCHNG_CLK_SRC] = &pcie0_rchng_clk_src.clkr,
  4061. [GCC_PCIE0_AXI_S_BRIDGE_CLK] = &gcc_pcie0_axi_s_bridge_clk.clkr,
  4062. [PCIE0_RCHNG_CLK] = &gcc_pcie0_rchng_clk.clkr,
  4063. [WCSS_AHB_CLK_SRC] = &wcss_ahb_clk_src.clkr,
  4064. [Q6_AXI_CLK_SRC] = &q6_axi_clk_src.clkr,
  4065. [RBCPR_WCSS_CLK_SRC] = &rbcpr_wcss_clk_src.clkr,
  4066. [GCC_LPASS_CORE_AXIM_CLK] = &gcc_lpass_core_axim_clk.clkr,
  4067. [LPASS_CORE_AXIM_CLK_SRC] = &lpass_core_axim_clk_src.clkr,
  4068. [GCC_LPASS_SNOC_CFG_CLK] = &gcc_lpass_snoc_cfg_clk.clkr,
  4069. [LPASS_SNOC_CFG_CLK_SRC] = &lpass_snoc_cfg_clk_src.clkr,
  4070. [GCC_LPASS_Q6_AXIM_CLK] = &gcc_lpass_q6_axim_clk.clkr,
  4071. [LPASS_Q6_AXIM_CLK_SRC] = &lpass_q6_axim_clk_src.clkr,
  4072. [GCC_LPASS_Q6_ATBM_AT_CLK] = &gcc_lpass_q6_atbm_at_clk.clkr,
  4073. [GCC_LPASS_Q6_PCLKDBG_CLK] = &gcc_lpass_q6_pclkdbg_clk.clkr,
  4074. [GCC_LPASS_Q6SS_TSCTR_1TO2_CLK] = &gcc_lpass_q6ss_tsctr_1to2_clk.clkr,
  4075. [GCC_LPASS_Q6SS_TRIG_CLK] = &gcc_lpass_q6ss_trig_clk.clkr,
  4076. [GCC_LPASS_TBU_CLK] = &gcc_lpass_tbu_clk.clkr,
  4077. [GCC_PCNOC_LPASS_CLK] = &gcc_pcnoc_lpass_clk.clkr,
  4078. [GCC_MEM_NOC_UBI32_CLK] = &gcc_mem_noc_ubi32_clk.clkr,
  4079. [GCC_MEM_NOC_LPASS_CLK] = &gcc_mem_noc_lpass_clk.clkr,
  4080. [GCC_SNOC_LPASS_CFG_CLK] = &gcc_snoc_lpass_cfg_clk.clkr,
  4081. [QDSS_STM_CLK_SRC] = &qdss_stm_clk_src.clkr,
  4082. [QDSS_TRACECLKIN_CLK_SRC] = &qdss_traceclkin_clk_src.clkr,
  4083. };
  4084. static const struct qcom_reset_map gcc_ipq6018_resets[] = {
  4085. [GCC_BLSP1_BCR] = { 0x01000, 0 },
  4086. [GCC_BLSP1_QUP1_BCR] = { 0x02000, 0 },
  4087. [GCC_BLSP1_UART1_BCR] = { 0x02038, 0 },
  4088. [GCC_BLSP1_QUP2_BCR] = { 0x03008, 0 },
  4089. [GCC_BLSP1_UART2_BCR] = { 0x03028, 0 },
  4090. [GCC_BLSP1_QUP3_BCR] = { 0x04008, 0 },
  4091. [GCC_BLSP1_UART3_BCR] = { 0x04028, 0 },
  4092. [GCC_BLSP1_QUP4_BCR] = { 0x05008, 0 },
  4093. [GCC_BLSP1_UART4_BCR] = { 0x05028, 0 },
  4094. [GCC_BLSP1_QUP5_BCR] = { 0x06008, 0 },
  4095. [GCC_BLSP1_UART5_BCR] = { 0x06028, 0 },
  4096. [GCC_BLSP1_QUP6_BCR] = { 0x07008, 0 },
  4097. [GCC_BLSP1_UART6_BCR] = { 0x07028, 0 },
  4098. [GCC_IMEM_BCR] = { 0x0e000, 0 },
  4099. [GCC_SMMU_BCR] = { 0x12000, 0 },
  4100. [GCC_APSS_TCU_BCR] = { 0x12050, 0 },
  4101. [GCC_SMMU_XPU_BCR] = { 0x12054, 0 },
  4102. [GCC_PCNOC_TBU_BCR] = { 0x12058, 0 },
  4103. [GCC_SMMU_CFG_BCR] = { 0x1208c, 0 },
  4104. [GCC_PRNG_BCR] = { 0x13000, 0 },
  4105. [GCC_BOOT_ROM_BCR] = { 0x13008, 0 },
  4106. [GCC_CRYPTO_BCR] = { 0x16000, 0 },
  4107. [GCC_WCSS_BCR] = { 0x18000, 0 },
  4108. [GCC_WCSS_Q6_BCR] = { 0x18100, 0 },
  4109. [GCC_NSS_BCR] = { 0x19000, 0 },
  4110. [GCC_SEC_CTRL_BCR] = { 0x1a000, 0 },
  4111. [GCC_ADSS_BCR] = { 0x1c000, 0 },
  4112. [GCC_DDRSS_BCR] = { 0x1e000, 0 },
  4113. [GCC_SYSTEM_NOC_BCR] = { 0x26000, 0 },
  4114. [GCC_PCNOC_BCR] = { 0x27018, 0 },
  4115. [GCC_TCSR_BCR] = { 0x28000, 0 },
  4116. [GCC_QDSS_BCR] = { 0x29000, 0 },
  4117. [GCC_DCD_BCR] = { 0x2a000, 0 },
  4118. [GCC_MSG_RAM_BCR] = { 0x2b000, 0 },
  4119. [GCC_MPM_BCR] = { 0x2c000, 0 },
  4120. [GCC_SPDM_BCR] = { 0x2f000, 0 },
  4121. [GCC_RBCPR_BCR] = { 0x33000, 0 },
  4122. [GCC_RBCPR_MX_BCR] = { 0x33014, 0 },
  4123. [GCC_TLMM_BCR] = { 0x34000, 0 },
  4124. [GCC_RBCPR_WCSS_BCR] = { 0x3a000, 0 },
  4125. [GCC_USB0_PHY_BCR] = { 0x3e034, 0 },
  4126. [GCC_USB3PHY_0_PHY_BCR] = { 0x3e03c, 0 },
  4127. [GCC_USB0_BCR] = { 0x3e070, 0 },
  4128. [GCC_USB1_BCR] = { 0x3f070, 0 },
  4129. [GCC_QUSB2_0_PHY_BCR] = { 0x4103c, 0 },
  4130. [GCC_QUSB2_1_PHY_BCR] = { 0x41040, 0 },
  4131. [GCC_SDCC1_BCR] = { 0x42000, 0 },
  4132. [GCC_SNOC_BUS_TIMEOUT0_BCR] = { 0x47000, 0 },
  4133. [GCC_SNOC_BUS_TIMEOUT1_BCR] = { 0x47008, 0 },
  4134. [GCC_SNOC_BUS_TIMEOUT2_BCR] = { 0x47010, 0 },
  4135. [GCC_PCNOC_BUS_TIMEOUT0_BCR] = { 0x48000, 0 },
  4136. [GCC_PCNOC_BUS_TIMEOUT1_BCR] = { 0x48008, 0 },
  4137. [GCC_PCNOC_BUS_TIMEOUT2_BCR] = { 0x48010, 0 },
  4138. [GCC_PCNOC_BUS_TIMEOUT3_BCR] = { 0x48018, 0 },
  4139. [GCC_PCNOC_BUS_TIMEOUT4_BCR] = { 0x48020, 0 },
  4140. [GCC_PCNOC_BUS_TIMEOUT5_BCR] = { 0x48028, 0 },
  4141. [GCC_PCNOC_BUS_TIMEOUT6_BCR] = { 0x48030, 0 },
  4142. [GCC_PCNOC_BUS_TIMEOUT7_BCR] = { 0x48038, 0 },
  4143. [GCC_PCNOC_BUS_TIMEOUT8_BCR] = { 0x48040, 0 },
  4144. [GCC_PCNOC_BUS_TIMEOUT9_BCR] = { 0x48048, 0 },
  4145. [GCC_UNIPHY0_BCR] = { 0x56000, 0 },
  4146. [GCC_UNIPHY1_BCR] = { 0x56100, 0 },
  4147. [GCC_CMN_12GPLL_BCR] = { 0x56300, 0 },
  4148. [GCC_QPIC_BCR] = { 0x57018, 0 },
  4149. [GCC_MDIO_BCR] = { 0x58000, 0 },
  4150. [GCC_WCSS_CORE_TBU_BCR] = { 0x66000, 0 },
  4151. [GCC_WCSS_Q6_TBU_BCR] = { 0x67000, 0 },
  4152. [GCC_USB0_TBU_BCR] = { 0x6a000, 0 },
  4153. [GCC_PCIE0_TBU_BCR] = { 0x6b000, 0 },
  4154. [GCC_NSS_NOC_TBU_BCR] = { 0x6e000, 0 },
  4155. [GCC_PCIE0_BCR] = { 0x75004, 0 },
  4156. [GCC_PCIE0_PHY_BCR] = { 0x75038, 0 },
  4157. [GCC_PCIE0PHY_PHY_BCR] = { 0x7503c, 0 },
  4158. [GCC_PCIE0_LINK_DOWN_BCR] = { 0x75044, 0 },
  4159. [GCC_DCC_BCR] = { 0x77000, 0 },
  4160. [GCC_APC0_VOLTAGE_DROOP_DETECTOR_BCR] = { 0x78000, 0 },
  4161. [GCC_SMMU_CATS_BCR] = { 0x7c000, 0 },
  4162. [GCC_UBI0_AXI_ARES] = { 0x68010, 0 },
  4163. [GCC_UBI0_AHB_ARES] = { 0x68010, 1 },
  4164. [GCC_UBI0_NC_AXI_ARES] = { 0x68010, 2 },
  4165. [GCC_UBI0_DBG_ARES] = { 0x68010, 3 },
  4166. [GCC_UBI0_CORE_CLAMP_ENABLE] = { 0x68010, 4 },
  4167. [GCC_UBI0_CLKRST_CLAMP_ENABLE] = { 0x68010, 5 },
  4168. [GCC_UBI0_UTCM_ARES] = { 0x68010, 6 },
  4169. [GCC_UBI0_CORE_ARES] = { 0x68010, 7 },
  4170. [GCC_NSS_CFG_ARES] = { 0x68010, 16 },
  4171. [GCC_NSS_NOC_ARES] = { 0x68010, 18 },
  4172. [GCC_NSS_CRYPTO_ARES] = { 0x68010, 19 },
  4173. [GCC_NSS_CSR_ARES] = { 0x68010, 20 },
  4174. [GCC_NSS_CE_APB_ARES] = { 0x68010, 21 },
  4175. [GCC_NSS_CE_AXI_ARES] = { 0x68010, 22 },
  4176. [GCC_NSSNOC_CE_APB_ARES] = { 0x68010, 23 },
  4177. [GCC_NSSNOC_CE_AXI_ARES] = { 0x68010, 24 },
  4178. [GCC_NSSNOC_UBI0_AHB_ARES] = { 0x68010, 25 },
  4179. [GCC_NSSNOC_SNOC_ARES] = { 0x68010, 27 },
  4180. [GCC_NSSNOC_CRYPTO_ARES] = { 0x68010, 28 },
  4181. [GCC_NSSNOC_ATB_ARES] = { 0x68010, 29 },
  4182. [GCC_NSSNOC_QOSGEN_REF_ARES] = { 0x68010, 30 },
  4183. [GCC_NSSNOC_TIMEOUT_REF_ARES] = { 0x68010, 31 },
  4184. [GCC_PCIE0_PIPE_ARES] = { 0x75040, 0 },
  4185. [GCC_PCIE0_SLEEP_ARES] = { 0x75040, 1 },
  4186. [GCC_PCIE0_CORE_STICKY_ARES] = { 0x75040, 2 },
  4187. [GCC_PCIE0_AXI_MASTER_ARES] = { 0x75040, 3 },
  4188. [GCC_PCIE0_AXI_SLAVE_ARES] = { 0x75040, 4 },
  4189. [GCC_PCIE0_AHB_ARES] = { 0x75040, 5 },
  4190. [GCC_PCIE0_AXI_MASTER_STICKY_ARES] = { 0x75040, 6 },
  4191. [GCC_PCIE0_AXI_SLAVE_STICKY_ARES] = { 0x75040, 7 },
  4192. [GCC_PPE_FULL_RESET] = { .reg = 0x68014, .bitmask = 0xf0000 },
  4193. [GCC_UNIPHY0_SOFT_RESET] = { .reg = 0x56004, .bitmask = 0x3ff2 },
  4194. [GCC_UNIPHY0_XPCS_RESET] = { 0x56004, 2 },
  4195. [GCC_UNIPHY1_SOFT_RESET] = { .reg = 0x56104, .bitmask = 0x32 },
  4196. [GCC_UNIPHY1_XPCS_RESET] = { 0x56104, 2 },
  4197. [GCC_EDMA_HW_RESET] = { .reg = 0x68014, .bitmask = 0x300000 },
  4198. [GCC_NSSPORT1_RESET] = { .reg = 0x68014, .bitmask = 0x1000003 },
  4199. [GCC_NSSPORT2_RESET] = { .reg = 0x68014, .bitmask = 0x200000c },
  4200. [GCC_NSSPORT3_RESET] = { .reg = 0x68014, .bitmask = 0x4000030 },
  4201. [GCC_NSSPORT4_RESET] = { .reg = 0x68014, .bitmask = 0x8000300 },
  4202. [GCC_NSSPORT5_RESET] = { .reg = 0x68014, .bitmask = 0x10000c00 },
  4203. [GCC_UNIPHY0_PORT1_ARES] = { .reg = 0x56004, .bitmask = 0x30 },
  4204. [GCC_UNIPHY0_PORT2_ARES] = { .reg = 0x56004, .bitmask = 0xc0 },
  4205. [GCC_UNIPHY0_PORT3_ARES] = { .reg = 0x56004, .bitmask = 0x300 },
  4206. [GCC_UNIPHY0_PORT4_ARES] = { .reg = 0x56004, .bitmask = 0xc00 },
  4207. [GCC_UNIPHY0_PORT5_ARES] = { .reg = 0x56004, .bitmask = 0x3000 },
  4208. [GCC_UNIPHY0_PORT_4_5_RESET] = { .reg = 0x56004, .bitmask = 0x3c02 },
  4209. [GCC_UNIPHY0_PORT_4_RESET] = { .reg = 0x56004, .bitmask = 0xc02 },
  4210. [GCC_LPASS_BCR] = {0x1F000, 0},
  4211. [GCC_UBI32_TBU_BCR] = {0x65000, 0},
  4212. [GCC_LPASS_TBU_BCR] = {0x6C000, 0},
  4213. [GCC_WCSSAON_RESET] = {0x59010, 0},
  4214. [GCC_LPASS_Q6_AXIM_ARES] = {0x1F004, 0},
  4215. [GCC_LPASS_Q6SS_TSCTR_1TO2_ARES] = {0x1F004, 1},
  4216. [GCC_LPASS_Q6SS_TRIG_ARES] = {0x1F004, 2},
  4217. [GCC_LPASS_Q6_ATBM_AT_ARES] = {0x1F004, 3},
  4218. [GCC_LPASS_Q6_PCLKDBG_ARES] = {0x1F004, 4},
  4219. [GCC_LPASS_CORE_AXIM_ARES] = {0x1F004, 5},
  4220. [GCC_LPASS_SNOC_CFG_ARES] = {0x1F004, 6},
  4221. [GCC_WCSS_DBG_ARES] = {0x59008, 0},
  4222. [GCC_WCSS_ECAHB_ARES] = {0x59008, 1},
  4223. [GCC_WCSS_ACMT_ARES] = {0x59008, 2},
  4224. [GCC_WCSS_DBG_BDG_ARES] = {0x59008, 3},
  4225. [GCC_WCSS_AHB_S_ARES] = {0x59008, 4},
  4226. [GCC_WCSS_AXI_M_ARES] = {0x59008, 5},
  4227. [GCC_Q6SS_DBG_ARES] = {0x59110, 0},
  4228. [GCC_Q6_AHB_S_ARES] = {0x59110, 1},
  4229. [GCC_Q6_AHB_ARES] = {0x59110, 2},
  4230. [GCC_Q6_AXIM2_ARES] = {0x59110, 3},
  4231. [GCC_Q6_AXIM_ARES] = {0x59110, 4},
  4232. };
  4233. static const struct of_device_id gcc_ipq6018_match_table[] = {
  4234. { .compatible = "qcom,gcc-ipq6018" },
  4235. { }
  4236. };
  4237. MODULE_DEVICE_TABLE(of, gcc_ipq6018_match_table);
  4238. static const struct regmap_config gcc_ipq6018_regmap_config = {
  4239. .reg_bits = 32,
  4240. .reg_stride = 4,
  4241. .val_bits = 32,
  4242. .max_register = 0x7fffc,
  4243. .fast_io = true,
  4244. };
  4245. static const struct qcom_cc_desc gcc_ipq6018_desc = {
  4246. .config = &gcc_ipq6018_regmap_config,
  4247. .clks = gcc_ipq6018_clks,
  4248. .num_clks = ARRAY_SIZE(gcc_ipq6018_clks),
  4249. .resets = gcc_ipq6018_resets,
  4250. .num_resets = ARRAY_SIZE(gcc_ipq6018_resets),
  4251. .clk_hws = gcc_ipq6018_hws,
  4252. .num_clk_hws = ARRAY_SIZE(gcc_ipq6018_hws),
  4253. };
  4254. static int gcc_ipq6018_probe(struct platform_device *pdev)
  4255. {
  4256. struct regmap *regmap;
  4257. regmap = qcom_cc_map(pdev, &gcc_ipq6018_desc);
  4258. if (IS_ERR(regmap))
  4259. return PTR_ERR(regmap);
  4260. /* Disable SW_COLLAPSE for USB0 GDSCR */
  4261. regmap_update_bits(regmap, 0x3e078, BIT(0), 0x0);
  4262. /* Enable SW_OVERRIDE for USB0 GDSCR */
  4263. regmap_update_bits(regmap, 0x3e078, BIT(2), BIT(2));
  4264. /* Disable SW_COLLAPSE for USB1 GDSCR */
  4265. regmap_update_bits(regmap, 0x3f078, BIT(0), 0x0);
  4266. /* Enable SW_OVERRIDE for USB1 GDSCR */
  4267. regmap_update_bits(regmap, 0x3f078, BIT(2), BIT(2));
  4268. /* SW Workaround for UBI Huyara PLL */
  4269. regmap_update_bits(regmap, 0x2501c, BIT(26), BIT(26));
  4270. clk_alpha_pll_configure(&ubi32_pll_main, regmap, &ubi32_pll_config);
  4271. clk_alpha_pll_configure(&nss_crypto_pll_main, regmap,
  4272. &nss_crypto_pll_config);
  4273. return qcom_cc_really_probe(pdev, &gcc_ipq6018_desc, regmap);
  4274. }
  4275. static struct platform_driver gcc_ipq6018_driver = {
  4276. .probe = gcc_ipq6018_probe,
  4277. .driver = {
  4278. .name = "qcom,gcc-ipq6018",
  4279. .of_match_table = gcc_ipq6018_match_table,
  4280. },
  4281. };
  4282. static int __init gcc_ipq6018_init(void)
  4283. {
  4284. return platform_driver_register(&gcc_ipq6018_driver);
  4285. }
  4286. core_initcall(gcc_ipq6018_init);
  4287. static void __exit gcc_ipq6018_exit(void)
  4288. {
  4289. platform_driver_unregister(&gcc_ipq6018_driver);
  4290. }
  4291. module_exit(gcc_ipq6018_exit);
  4292. MODULE_DESCRIPTION("Qualcomm Technologies, Inc. GCC IPQ6018 Driver");
  4293. MODULE_LICENSE("GPL v2");