dispcc-sm8450.c 50 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2020-2021, The Linux Foundation. All rights reserved.
  4. * Copyright (c) 2022, Linaro Ltd.
  5. */
  6. #include <linux/clk.h>
  7. #include <linux/clk-provider.h>
  8. #include <linux/err.h>
  9. #include <linux/kernel.h>
  10. #include <linux/module.h>
  11. #include <linux/of_device.h>
  12. #include <linux/of.h>
  13. #include <linux/regmap.h>
  14. #include <linux/pm_runtime.h>
  15. #include <dt-bindings/clock/qcom,sm8450-dispcc.h>
  16. #include "common.h"
  17. #include "clk-alpha-pll.h"
  18. #include "clk-branch.h"
  19. #include "clk-pll.h"
  20. #include "clk-rcg.h"
  21. #include "clk-regmap.h"
  22. #include "clk-regmap-divider.h"
  23. #include "clk-regmap-mux.h"
  24. #include "reset.h"
  25. #include "gdsc.h"
  26. /* Need to match the order of clocks in DT binding */
  27. enum {
  28. DT_BI_TCXO,
  29. DT_BI_TCXO_AO,
  30. DT_AHB_CLK,
  31. DT_SLEEP_CLK,
  32. DT_DSI0_PHY_PLL_OUT_BYTECLK,
  33. DT_DSI0_PHY_PLL_OUT_DSICLK,
  34. DT_DSI1_PHY_PLL_OUT_BYTECLK,
  35. DT_DSI1_PHY_PLL_OUT_DSICLK,
  36. DT_DP0_PHY_PLL_LINK_CLK,
  37. DT_DP0_PHY_PLL_VCO_DIV_CLK,
  38. DT_DP1_PHY_PLL_LINK_CLK,
  39. DT_DP1_PHY_PLL_VCO_DIV_CLK,
  40. DT_DP2_PHY_PLL_LINK_CLK,
  41. DT_DP2_PHY_PLL_VCO_DIV_CLK,
  42. DT_DP3_PHY_PLL_LINK_CLK,
  43. DT_DP3_PHY_PLL_VCO_DIV_CLK,
  44. };
  45. #define DISP_CC_MISC_CMD 0xF000
  46. enum {
  47. P_BI_TCXO,
  48. P_DISP_CC_PLL0_OUT_MAIN,
  49. P_DISP_CC_PLL1_OUT_EVEN,
  50. P_DISP_CC_PLL1_OUT_MAIN,
  51. P_DP0_PHY_PLL_LINK_CLK,
  52. P_DP0_PHY_PLL_VCO_DIV_CLK,
  53. P_DP1_PHY_PLL_LINK_CLK,
  54. P_DP1_PHY_PLL_VCO_DIV_CLK,
  55. P_DP2_PHY_PLL_LINK_CLK,
  56. P_DP2_PHY_PLL_VCO_DIV_CLK,
  57. P_DP3_PHY_PLL_LINK_CLK,
  58. P_DP3_PHY_PLL_VCO_DIV_CLK,
  59. P_DSI0_PHY_PLL_OUT_BYTECLK,
  60. P_DSI0_PHY_PLL_OUT_DSICLK,
  61. P_DSI1_PHY_PLL_OUT_BYTECLK,
  62. P_DSI1_PHY_PLL_OUT_DSICLK,
  63. P_SLEEP_CLK,
  64. };
  65. static struct pll_vco lucid_evo_vco[] = {
  66. { 249600000, 2000000000, 0 },
  67. };
  68. static const struct alpha_pll_config disp_cc_pll0_config = {
  69. .l = 0xD,
  70. .alpha = 0x6492,
  71. .config_ctl_val = 0x20485699,
  72. .config_ctl_hi_val = 0x00182261,
  73. .config_ctl_hi1_val = 0x32AA299C,
  74. .user_ctl_val = 0x00000000,
  75. .user_ctl_hi_val = 0x00000805,
  76. };
  77. static struct clk_alpha_pll disp_cc_pll0 = {
  78. .offset = 0x0,
  79. .vco_table = lucid_evo_vco,
  80. .num_vco = ARRAY_SIZE(lucid_evo_vco),
  81. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_EVO],
  82. .clkr = {
  83. .hw.init = &(struct clk_init_data) {
  84. .name = "disp_cc_pll0",
  85. .parent_data = &(const struct clk_parent_data) {
  86. .index = DT_BI_TCXO,
  87. },
  88. .num_parents = 1,
  89. .ops = &clk_alpha_pll_reset_lucid_evo_ops,
  90. },
  91. },
  92. };
  93. static const struct alpha_pll_config disp_cc_pll1_config = {
  94. .l = 0x1F,
  95. .alpha = 0x4000,
  96. .config_ctl_val = 0x20485699,
  97. .config_ctl_hi_val = 0x00182261,
  98. .config_ctl_hi1_val = 0x32AA299C,
  99. .user_ctl_val = 0x00000000,
  100. .user_ctl_hi_val = 0x00000805,
  101. };
  102. static struct clk_alpha_pll disp_cc_pll1 = {
  103. .offset = 0x1000,
  104. .vco_table = lucid_evo_vco,
  105. .num_vco = ARRAY_SIZE(lucid_evo_vco),
  106. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_EVO],
  107. .clkr = {
  108. .hw.init = &(struct clk_init_data) {
  109. .name = "disp_cc_pll1",
  110. .parent_data = &(const struct clk_parent_data) {
  111. .index = DT_BI_TCXO,
  112. },
  113. .num_parents = 1,
  114. .ops = &clk_alpha_pll_reset_lucid_evo_ops,
  115. },
  116. },
  117. };
  118. static const struct parent_map disp_cc_parent_map_0[] = {
  119. { P_BI_TCXO, 0 },
  120. { P_DP0_PHY_PLL_LINK_CLK, 1 },
  121. { P_DP0_PHY_PLL_VCO_DIV_CLK, 2 },
  122. { P_DP3_PHY_PLL_VCO_DIV_CLK, 3 },
  123. { P_DP1_PHY_PLL_VCO_DIV_CLK, 4 },
  124. { P_DP2_PHY_PLL_VCO_DIV_CLK, 6 },
  125. };
  126. static const struct clk_parent_data disp_cc_parent_data_0[] = {
  127. { .index = DT_BI_TCXO },
  128. { .index = DT_DP0_PHY_PLL_LINK_CLK },
  129. { .index = DT_DP0_PHY_PLL_VCO_DIV_CLK },
  130. { .index = DT_DP3_PHY_PLL_VCO_DIV_CLK },
  131. { .index = DT_DP1_PHY_PLL_VCO_DIV_CLK },
  132. { .index = DT_DP2_PHY_PLL_VCO_DIV_CLK },
  133. };
  134. static const struct parent_map disp_cc_parent_map_1[] = {
  135. { P_BI_TCXO, 0 },
  136. };
  137. static const struct clk_parent_data disp_cc_parent_data_1[] = {
  138. { .index = DT_BI_TCXO },
  139. };
  140. static const struct clk_parent_data disp_cc_parent_data_1_ao[] = {
  141. { .index = DT_BI_TCXO_AO },
  142. };
  143. static const struct parent_map disp_cc_parent_map_2[] = {
  144. { P_BI_TCXO, 0 },
  145. { P_DSI0_PHY_PLL_OUT_DSICLK, 1 },
  146. { P_DSI0_PHY_PLL_OUT_BYTECLK, 2 },
  147. { P_DSI1_PHY_PLL_OUT_DSICLK, 3 },
  148. { P_DSI1_PHY_PLL_OUT_BYTECLK, 4 },
  149. };
  150. static const struct clk_parent_data disp_cc_parent_data_2[] = {
  151. { .index = DT_BI_TCXO },
  152. { .index = DT_DSI0_PHY_PLL_OUT_DSICLK },
  153. { .index = DT_DSI0_PHY_PLL_OUT_BYTECLK },
  154. { .index = DT_DSI1_PHY_PLL_OUT_DSICLK },
  155. { .index = DT_DSI1_PHY_PLL_OUT_BYTECLK },
  156. };
  157. static const struct parent_map disp_cc_parent_map_3[] = {
  158. { P_BI_TCXO, 0 },
  159. { P_DP0_PHY_PLL_LINK_CLK, 1 },
  160. { P_DP1_PHY_PLL_LINK_CLK, 2 },
  161. { P_DP2_PHY_PLL_LINK_CLK, 3 },
  162. { P_DP3_PHY_PLL_LINK_CLK, 4 },
  163. };
  164. static const struct clk_parent_data disp_cc_parent_data_3[] = {
  165. { .index = DT_BI_TCXO },
  166. { .index = DT_DP0_PHY_PLL_LINK_CLK },
  167. { .index = DT_DP1_PHY_PLL_LINK_CLK },
  168. { .index = DT_DP2_PHY_PLL_LINK_CLK },
  169. { .index = DT_DP3_PHY_PLL_LINK_CLK },
  170. };
  171. static const struct parent_map disp_cc_parent_map_4[] = {
  172. { P_BI_TCXO, 0 },
  173. { P_DSI0_PHY_PLL_OUT_BYTECLK, 2 },
  174. { P_DSI1_PHY_PLL_OUT_BYTECLK, 4 },
  175. };
  176. static const struct clk_parent_data disp_cc_parent_data_4[] = {
  177. { .index = DT_BI_TCXO },
  178. { .index = DT_DSI0_PHY_PLL_OUT_BYTECLK },
  179. { .index = DT_DSI1_PHY_PLL_OUT_BYTECLK },
  180. };
  181. static const struct parent_map disp_cc_parent_map_5[] = {
  182. { P_BI_TCXO, 0 },
  183. { P_DISP_CC_PLL0_OUT_MAIN, 1 },
  184. { P_DISP_CC_PLL1_OUT_MAIN, 4 },
  185. { P_DISP_CC_PLL1_OUT_EVEN, 6 },
  186. };
  187. static const struct clk_parent_data disp_cc_parent_data_5[] = {
  188. { .index = DT_BI_TCXO },
  189. { .hw = &disp_cc_pll0.clkr.hw },
  190. { .hw = &disp_cc_pll1.clkr.hw },
  191. { .hw = &disp_cc_pll1.clkr.hw },
  192. };
  193. static const struct parent_map disp_cc_parent_map_6[] = {
  194. { P_BI_TCXO, 0 },
  195. { P_DISP_CC_PLL1_OUT_MAIN, 4 },
  196. { P_DISP_CC_PLL1_OUT_EVEN, 6 },
  197. };
  198. static const struct clk_parent_data disp_cc_parent_data_6[] = {
  199. { .index = DT_BI_TCXO },
  200. { .hw = &disp_cc_pll1.clkr.hw },
  201. { .hw = &disp_cc_pll1.clkr.hw },
  202. };
  203. static const struct parent_map disp_cc_parent_map_7[] = {
  204. { P_SLEEP_CLK, 0 },
  205. };
  206. static const struct clk_parent_data disp_cc_parent_data_7[] = {
  207. { .index = DT_SLEEP_CLK },
  208. };
  209. static const struct freq_tbl ftbl_disp_cc_mdss_ahb_clk_src[] = {
  210. F(19200000, P_BI_TCXO, 1, 0, 0),
  211. F(37500000, P_DISP_CC_PLL1_OUT_MAIN, 16, 0, 0),
  212. F(75000000, P_DISP_CC_PLL1_OUT_MAIN, 8, 0, 0),
  213. { }
  214. };
  215. static struct clk_rcg2 disp_cc_mdss_ahb_clk_src = {
  216. .cmd_rcgr = 0x8324,
  217. .mnd_width = 0,
  218. .hid_width = 5,
  219. .parent_map = disp_cc_parent_map_6,
  220. .freq_tbl = ftbl_disp_cc_mdss_ahb_clk_src,
  221. .clkr.hw.init = &(struct clk_init_data) {
  222. .name = "disp_cc_mdss_ahb_clk_src",
  223. .parent_data = disp_cc_parent_data_6,
  224. .num_parents = ARRAY_SIZE(disp_cc_parent_data_6),
  225. .flags = CLK_SET_RATE_PARENT,
  226. .ops = &clk_rcg2_shared_ops,
  227. },
  228. };
  229. static const struct freq_tbl ftbl_disp_cc_mdss_byte0_clk_src[] = {
  230. F(19200000, P_BI_TCXO, 1, 0, 0),
  231. { }
  232. };
  233. static struct clk_rcg2 disp_cc_mdss_byte0_clk_src = {
  234. .cmd_rcgr = 0x8134,
  235. .mnd_width = 0,
  236. .hid_width = 5,
  237. .parent_map = disp_cc_parent_map_2,
  238. .freq_tbl = ftbl_disp_cc_mdss_byte0_clk_src,
  239. .clkr.hw.init = &(struct clk_init_data) {
  240. .name = "disp_cc_mdss_byte0_clk_src",
  241. .parent_data = disp_cc_parent_data_2,
  242. .num_parents = ARRAY_SIZE(disp_cc_parent_data_2),
  243. .flags = CLK_SET_RATE_PARENT,
  244. .ops = &clk_byte2_ops,
  245. },
  246. };
  247. static struct clk_rcg2 disp_cc_mdss_byte1_clk_src = {
  248. .cmd_rcgr = 0x8150,
  249. .mnd_width = 0,
  250. .hid_width = 5,
  251. .parent_map = disp_cc_parent_map_2,
  252. .freq_tbl = ftbl_disp_cc_mdss_byte0_clk_src,
  253. .clkr.hw.init = &(struct clk_init_data) {
  254. .name = "disp_cc_mdss_byte1_clk_src",
  255. .parent_data = disp_cc_parent_data_2,
  256. .num_parents = ARRAY_SIZE(disp_cc_parent_data_2),
  257. .flags = CLK_SET_RATE_PARENT,
  258. .ops = &clk_byte2_ops,
  259. },
  260. };
  261. static struct clk_rcg2 disp_cc_mdss_dptx0_aux_clk_src = {
  262. .cmd_rcgr = 0x81ec,
  263. .mnd_width = 0,
  264. .hid_width = 5,
  265. .parent_map = disp_cc_parent_map_1,
  266. .freq_tbl = ftbl_disp_cc_mdss_byte0_clk_src,
  267. .clkr.hw.init = &(struct clk_init_data) {
  268. .name = "disp_cc_mdss_dptx0_aux_clk_src",
  269. .parent_data = disp_cc_parent_data_1,
  270. .num_parents = ARRAY_SIZE(disp_cc_parent_data_1),
  271. .flags = CLK_SET_RATE_PARENT,
  272. .ops = &clk_rcg2_ops,
  273. },
  274. };
  275. static const struct freq_tbl ftbl_disp_cc_mdss_dptx0_link_clk_src[] = {
  276. F(162000, P_DP0_PHY_PLL_LINK_CLK, 1, 0, 0),
  277. F(270000, P_DP0_PHY_PLL_LINK_CLK, 1, 0, 0),
  278. F(540000, P_DP0_PHY_PLL_LINK_CLK, 1, 0, 0),
  279. F(810000, P_DP0_PHY_PLL_LINK_CLK, 1, 0, 0),
  280. { }
  281. };
  282. static struct clk_rcg2 disp_cc_mdss_dptx0_link_clk_src = {
  283. .cmd_rcgr = 0x819c,
  284. .mnd_width = 0,
  285. .hid_width = 5,
  286. .parent_map = disp_cc_parent_map_3,
  287. .freq_tbl = ftbl_disp_cc_mdss_dptx0_link_clk_src,
  288. .clkr.hw.init = &(struct clk_init_data) {
  289. .name = "disp_cc_mdss_dptx0_link_clk_src",
  290. .parent_data = disp_cc_parent_data_3,
  291. .num_parents = ARRAY_SIZE(disp_cc_parent_data_3),
  292. .flags = CLK_SET_RATE_PARENT,
  293. .ops = &clk_rcg2_ops,
  294. },
  295. };
  296. static struct clk_rcg2 disp_cc_mdss_dptx0_pixel0_clk_src = {
  297. .cmd_rcgr = 0x81bc,
  298. .mnd_width = 16,
  299. .hid_width = 5,
  300. .parent_map = disp_cc_parent_map_0,
  301. .freq_tbl = ftbl_disp_cc_mdss_byte0_clk_src,
  302. .clkr.hw.init = &(struct clk_init_data) {
  303. .name = "disp_cc_mdss_dptx0_pixel0_clk_src",
  304. .parent_data = disp_cc_parent_data_0,
  305. .num_parents = ARRAY_SIZE(disp_cc_parent_data_0),
  306. .flags = CLK_SET_RATE_PARENT,
  307. .ops = &clk_dp_ops,
  308. },
  309. };
  310. static struct clk_rcg2 disp_cc_mdss_dptx0_pixel1_clk_src = {
  311. .cmd_rcgr = 0x81d4,
  312. .mnd_width = 16,
  313. .hid_width = 5,
  314. .parent_map = disp_cc_parent_map_0,
  315. .freq_tbl = ftbl_disp_cc_mdss_byte0_clk_src,
  316. .clkr.hw.init = &(struct clk_init_data) {
  317. .name = "disp_cc_mdss_dptx0_pixel1_clk_src",
  318. .parent_data = disp_cc_parent_data_0,
  319. .num_parents = ARRAY_SIZE(disp_cc_parent_data_0),
  320. .flags = CLK_SET_RATE_PARENT,
  321. .ops = &clk_dp_ops,
  322. },
  323. };
  324. static struct clk_rcg2 disp_cc_mdss_dptx1_aux_clk_src = {
  325. .cmd_rcgr = 0x8254,
  326. .mnd_width = 0,
  327. .hid_width = 5,
  328. .parent_map = disp_cc_parent_map_1,
  329. .freq_tbl = ftbl_disp_cc_mdss_byte0_clk_src,
  330. .clkr.hw.init = &(struct clk_init_data) {
  331. .name = "disp_cc_mdss_dptx1_aux_clk_src",
  332. .parent_data = disp_cc_parent_data_1,
  333. .num_parents = ARRAY_SIZE(disp_cc_parent_data_1),
  334. .flags = CLK_SET_RATE_PARENT,
  335. .ops = &clk_dp_ops,
  336. },
  337. };
  338. static struct clk_rcg2 disp_cc_mdss_dptx1_link_clk_src = {
  339. .cmd_rcgr = 0x8234,
  340. .mnd_width = 0,
  341. .hid_width = 5,
  342. .parent_map = disp_cc_parent_map_3,
  343. .freq_tbl = ftbl_disp_cc_mdss_dptx0_link_clk_src,
  344. .clkr.hw.init = &(struct clk_init_data) {
  345. .name = "disp_cc_mdss_dptx1_link_clk_src",
  346. .parent_data = disp_cc_parent_data_3,
  347. .num_parents = ARRAY_SIZE(disp_cc_parent_data_3),
  348. .flags = CLK_SET_RATE_PARENT,
  349. .ops = &clk_rcg2_ops,
  350. },
  351. };
  352. static struct clk_rcg2 disp_cc_mdss_dptx1_pixel0_clk_src = {
  353. .cmd_rcgr = 0x8204,
  354. .mnd_width = 16,
  355. .hid_width = 5,
  356. .parent_map = disp_cc_parent_map_0,
  357. .freq_tbl = ftbl_disp_cc_mdss_byte0_clk_src,
  358. .clkr.hw.init = &(struct clk_init_data) {
  359. .name = "disp_cc_mdss_dptx1_pixel0_clk_src",
  360. .parent_data = disp_cc_parent_data_0,
  361. .num_parents = ARRAY_SIZE(disp_cc_parent_data_0),
  362. .flags = CLK_SET_RATE_PARENT,
  363. .ops = &clk_dp_ops,
  364. },
  365. };
  366. static struct clk_rcg2 disp_cc_mdss_dptx1_pixel1_clk_src = {
  367. .cmd_rcgr = 0x821c,
  368. .mnd_width = 16,
  369. .hid_width = 5,
  370. .parent_map = disp_cc_parent_map_0,
  371. .freq_tbl = ftbl_disp_cc_mdss_byte0_clk_src,
  372. .clkr.hw.init = &(struct clk_init_data) {
  373. .name = "disp_cc_mdss_dptx1_pixel1_clk_src",
  374. .parent_data = disp_cc_parent_data_0,
  375. .num_parents = ARRAY_SIZE(disp_cc_parent_data_0),
  376. .flags = CLK_SET_RATE_PARENT,
  377. .ops = &clk_dp_ops,
  378. },
  379. };
  380. static struct clk_rcg2 disp_cc_mdss_dptx2_aux_clk_src = {
  381. .cmd_rcgr = 0x82bc,
  382. .mnd_width = 0,
  383. .hid_width = 5,
  384. .parent_map = disp_cc_parent_map_1,
  385. .freq_tbl = ftbl_disp_cc_mdss_byte0_clk_src,
  386. .clkr.hw.init = &(struct clk_init_data) {
  387. .name = "disp_cc_mdss_dptx2_aux_clk_src",
  388. .parent_data = disp_cc_parent_data_1,
  389. .num_parents = ARRAY_SIZE(disp_cc_parent_data_1),
  390. .flags = CLK_SET_RATE_PARENT,
  391. .ops = &clk_rcg2_ops,
  392. },
  393. };
  394. static struct clk_rcg2 disp_cc_mdss_dptx2_link_clk_src = {
  395. .cmd_rcgr = 0x826c,
  396. .mnd_width = 0,
  397. .hid_width = 5,
  398. .parent_map = disp_cc_parent_map_3,
  399. .freq_tbl = ftbl_disp_cc_mdss_dptx0_link_clk_src,
  400. .clkr.hw.init = &(struct clk_init_data) {
  401. .name = "disp_cc_mdss_dptx2_link_clk_src",
  402. .parent_data = disp_cc_parent_data_3,
  403. .num_parents = ARRAY_SIZE(disp_cc_parent_data_3),
  404. .flags = CLK_SET_RATE_PARENT,
  405. .ops = &clk_rcg2_ops,
  406. },
  407. };
  408. static struct clk_rcg2 disp_cc_mdss_dptx2_pixel0_clk_src = {
  409. .cmd_rcgr = 0x828c,
  410. .mnd_width = 16,
  411. .hid_width = 5,
  412. .parent_map = disp_cc_parent_map_0,
  413. .freq_tbl = ftbl_disp_cc_mdss_byte0_clk_src,
  414. .clkr.hw.init = &(struct clk_init_data) {
  415. .name = "disp_cc_mdss_dptx2_pixel0_clk_src",
  416. .parent_data = disp_cc_parent_data_0,
  417. .num_parents = ARRAY_SIZE(disp_cc_parent_data_0),
  418. .flags = CLK_SET_RATE_PARENT,
  419. .ops = &clk_dp_ops,
  420. },
  421. };
  422. static struct clk_rcg2 disp_cc_mdss_dptx2_pixel1_clk_src = {
  423. .cmd_rcgr = 0x82a4,
  424. .mnd_width = 16,
  425. .hid_width = 5,
  426. .parent_map = disp_cc_parent_map_0,
  427. .freq_tbl = ftbl_disp_cc_mdss_byte0_clk_src,
  428. .clkr.hw.init = &(struct clk_init_data) {
  429. .name = "disp_cc_mdss_dptx2_pixel1_clk_src",
  430. .parent_data = disp_cc_parent_data_0,
  431. .num_parents = ARRAY_SIZE(disp_cc_parent_data_0),
  432. .flags = CLK_SET_RATE_PARENT,
  433. .ops = &clk_dp_ops,
  434. },
  435. };
  436. static struct clk_rcg2 disp_cc_mdss_dptx3_aux_clk_src = {
  437. .cmd_rcgr = 0x8308,
  438. .mnd_width = 0,
  439. .hid_width = 5,
  440. .parent_map = disp_cc_parent_map_1,
  441. .freq_tbl = ftbl_disp_cc_mdss_byte0_clk_src,
  442. .clkr.hw.init = &(struct clk_init_data) {
  443. .name = "disp_cc_mdss_dptx3_aux_clk_src",
  444. .parent_data = disp_cc_parent_data_1,
  445. .num_parents = ARRAY_SIZE(disp_cc_parent_data_1),
  446. .flags = CLK_SET_RATE_PARENT,
  447. .ops = &clk_rcg2_ops,
  448. },
  449. };
  450. static struct clk_rcg2 disp_cc_mdss_dptx3_link_clk_src = {
  451. .cmd_rcgr = 0x82ec,
  452. .mnd_width = 0,
  453. .hid_width = 5,
  454. .parent_map = disp_cc_parent_map_3,
  455. .freq_tbl = ftbl_disp_cc_mdss_dptx0_link_clk_src,
  456. .clkr.hw.init = &(struct clk_init_data) {
  457. .name = "disp_cc_mdss_dptx3_link_clk_src",
  458. .parent_data = disp_cc_parent_data_3,
  459. .num_parents = ARRAY_SIZE(disp_cc_parent_data_3),
  460. .flags = CLK_SET_RATE_PARENT,
  461. .ops = &clk_rcg2_ops,
  462. },
  463. };
  464. static struct clk_rcg2 disp_cc_mdss_dptx3_pixel0_clk_src = {
  465. .cmd_rcgr = 0x82d4,
  466. .mnd_width = 16,
  467. .hid_width = 5,
  468. .parent_map = disp_cc_parent_map_0,
  469. .freq_tbl = ftbl_disp_cc_mdss_byte0_clk_src,
  470. .clkr.hw.init = &(struct clk_init_data) {
  471. .name = "disp_cc_mdss_dptx3_pixel0_clk_src",
  472. .parent_data = disp_cc_parent_data_0,
  473. .num_parents = ARRAY_SIZE(disp_cc_parent_data_0),
  474. .flags = CLK_SET_RATE_PARENT,
  475. .ops = &clk_dp_ops,
  476. },
  477. };
  478. static struct clk_rcg2 disp_cc_mdss_esc0_clk_src = {
  479. .cmd_rcgr = 0x816c,
  480. .mnd_width = 0,
  481. .hid_width = 5,
  482. .parent_map = disp_cc_parent_map_4,
  483. .freq_tbl = ftbl_disp_cc_mdss_byte0_clk_src,
  484. .clkr.hw.init = &(struct clk_init_data) {
  485. .name = "disp_cc_mdss_esc0_clk_src",
  486. .parent_data = disp_cc_parent_data_4,
  487. .num_parents = ARRAY_SIZE(disp_cc_parent_data_4),
  488. .flags = CLK_SET_RATE_PARENT,
  489. .ops = &clk_rcg2_ops,
  490. },
  491. };
  492. static struct clk_rcg2 disp_cc_mdss_esc1_clk_src = {
  493. .cmd_rcgr = 0x8184,
  494. .mnd_width = 0,
  495. .hid_width = 5,
  496. .parent_map = disp_cc_parent_map_4,
  497. .freq_tbl = ftbl_disp_cc_mdss_byte0_clk_src,
  498. .clkr.hw.init = &(struct clk_init_data) {
  499. .name = "disp_cc_mdss_esc1_clk_src",
  500. .parent_data = disp_cc_parent_data_4,
  501. .num_parents = ARRAY_SIZE(disp_cc_parent_data_4),
  502. .flags = CLK_SET_RATE_PARENT,
  503. .ops = &clk_rcg2_ops,
  504. },
  505. };
  506. static const struct freq_tbl ftbl_disp_cc_mdss_mdp_clk_src[] = {
  507. F(19200000, P_BI_TCXO, 1, 0, 0),
  508. F(85714286, P_DISP_CC_PLL0_OUT_MAIN, 3, 0, 0),
  509. F(100000000, P_DISP_CC_PLL0_OUT_MAIN, 3, 0, 0),
  510. F(150000000, P_DISP_CC_PLL0_OUT_MAIN, 3, 0, 0),
  511. F(172000000, P_DISP_CC_PLL0_OUT_MAIN, 3, 0, 0),
  512. F(200000000, P_DISP_CC_PLL0_OUT_MAIN, 3, 0, 0),
  513. F(325000000, P_DISP_CC_PLL0_OUT_MAIN, 3, 0, 0),
  514. F(375000000, P_DISP_CC_PLL0_OUT_MAIN, 3, 0, 0),
  515. F(500000000, P_DISP_CC_PLL0_OUT_MAIN, 3, 0, 0),
  516. { }
  517. };
  518. static struct clk_rcg2 disp_cc_mdss_mdp_clk_src = {
  519. .cmd_rcgr = 0x80ec,
  520. .mnd_width = 0,
  521. .hid_width = 5,
  522. .parent_map = disp_cc_parent_map_5,
  523. .freq_tbl = ftbl_disp_cc_mdss_mdp_clk_src,
  524. .clkr.hw.init = &(struct clk_init_data) {
  525. .name = "disp_cc_mdss_mdp_clk_src",
  526. .parent_data = disp_cc_parent_data_5,
  527. .num_parents = ARRAY_SIZE(disp_cc_parent_data_5),
  528. .flags = CLK_SET_RATE_PARENT,
  529. .ops = &clk_rcg2_shared_ops,
  530. },
  531. };
  532. static struct clk_rcg2 disp_cc_mdss_pclk0_clk_src = {
  533. .cmd_rcgr = 0x80bc,
  534. .mnd_width = 8,
  535. .hid_width = 5,
  536. .parent_map = disp_cc_parent_map_2,
  537. .freq_tbl = ftbl_disp_cc_mdss_byte0_clk_src,
  538. .clkr.hw.init = &(struct clk_init_data) {
  539. .name = "disp_cc_mdss_pclk0_clk_src",
  540. .parent_data = disp_cc_parent_data_2,
  541. .num_parents = ARRAY_SIZE(disp_cc_parent_data_2),
  542. .flags = CLK_SET_RATE_PARENT,
  543. .ops = &clk_pixel_ops,
  544. },
  545. };
  546. static struct clk_rcg2 disp_cc_mdss_pclk1_clk_src = {
  547. .cmd_rcgr = 0x80d4,
  548. .mnd_width = 8,
  549. .hid_width = 5,
  550. .parent_map = disp_cc_parent_map_2,
  551. .freq_tbl = ftbl_disp_cc_mdss_byte0_clk_src,
  552. .clkr.hw.init = &(struct clk_init_data) {
  553. .name = "disp_cc_mdss_pclk1_clk_src",
  554. .parent_data = disp_cc_parent_data_2,
  555. .num_parents = ARRAY_SIZE(disp_cc_parent_data_2),
  556. .flags = CLK_SET_RATE_PARENT,
  557. .ops = &clk_pixel_ops,
  558. },
  559. };
  560. static const struct freq_tbl ftbl_disp_cc_mdss_rot_clk_src[] = {
  561. F(19200000, P_BI_TCXO, 1, 0, 0),
  562. F(150000000, P_DISP_CC_PLL1_OUT_MAIN, 4, 0, 0),
  563. F(200000000, P_DISP_CC_PLL1_OUT_MAIN, 3, 0, 0),
  564. F(300000000, P_DISP_CC_PLL1_OUT_MAIN, 2, 0, 0),
  565. { }
  566. };
  567. static struct clk_rcg2 disp_cc_mdss_rot_clk_src = {
  568. .cmd_rcgr = 0x8104,
  569. .mnd_width = 0,
  570. .hid_width = 5,
  571. .parent_map = disp_cc_parent_map_5,
  572. .freq_tbl = ftbl_disp_cc_mdss_rot_clk_src,
  573. .clkr.hw.init = &(struct clk_init_data) {
  574. .name = "disp_cc_mdss_rot_clk_src",
  575. .parent_data = disp_cc_parent_data_5,
  576. .num_parents = ARRAY_SIZE(disp_cc_parent_data_5),
  577. .flags = CLK_SET_RATE_PARENT,
  578. .ops = &clk_rcg2_shared_ops,
  579. },
  580. };
  581. static struct clk_rcg2 disp_cc_mdss_vsync_clk_src = {
  582. .cmd_rcgr = 0x811c,
  583. .mnd_width = 0,
  584. .hid_width = 5,
  585. .parent_map = disp_cc_parent_map_1,
  586. .freq_tbl = ftbl_disp_cc_mdss_byte0_clk_src,
  587. .clkr.hw.init = &(struct clk_init_data) {
  588. .name = "disp_cc_mdss_vsync_clk_src",
  589. .parent_data = disp_cc_parent_data_1,
  590. .num_parents = ARRAY_SIZE(disp_cc_parent_data_1),
  591. .flags = CLK_SET_RATE_PARENT,
  592. .ops = &clk_rcg2_ops,
  593. },
  594. };
  595. static const struct freq_tbl ftbl_disp_cc_sleep_clk_src[] = {
  596. F(32000, P_SLEEP_CLK, 1, 0, 0),
  597. { }
  598. };
  599. static struct clk_rcg2 disp_cc_sleep_clk_src = {
  600. .cmd_rcgr = 0xe060,
  601. .mnd_width = 0,
  602. .hid_width = 5,
  603. .parent_map = disp_cc_parent_map_7,
  604. .freq_tbl = ftbl_disp_cc_sleep_clk_src,
  605. .clkr.hw.init = &(struct clk_init_data) {
  606. .name = "disp_cc_sleep_clk_src",
  607. .parent_data = disp_cc_parent_data_7,
  608. .num_parents = ARRAY_SIZE(disp_cc_parent_data_7),
  609. .flags = CLK_SET_RATE_PARENT,
  610. .ops = &clk_rcg2_ops,
  611. },
  612. };
  613. static struct clk_rcg2 disp_cc_xo_clk_src = {
  614. .cmd_rcgr = 0xe044,
  615. .mnd_width = 0,
  616. .hid_width = 5,
  617. .parent_map = disp_cc_parent_map_1,
  618. .freq_tbl = ftbl_disp_cc_mdss_byte0_clk_src,
  619. .clkr.hw.init = &(struct clk_init_data) {
  620. .name = "disp_cc_xo_clk_src",
  621. .parent_data = disp_cc_parent_data_1_ao,
  622. .num_parents = ARRAY_SIZE(disp_cc_parent_data_1_ao),
  623. .flags = CLK_SET_RATE_PARENT,
  624. .ops = &clk_rcg2_ops,
  625. },
  626. };
  627. static struct clk_regmap_div disp_cc_mdss_byte0_div_clk_src = {
  628. .reg = 0x814c,
  629. .shift = 0,
  630. .width = 4,
  631. .clkr.hw.init = &(struct clk_init_data) {
  632. .name = "disp_cc_mdss_byte0_div_clk_src",
  633. .parent_data = &(const struct clk_parent_data) {
  634. .hw = &disp_cc_mdss_byte0_clk_src.clkr.hw,
  635. },
  636. .num_parents = 1,
  637. .ops = &clk_regmap_div_ops,
  638. },
  639. };
  640. static struct clk_regmap_div disp_cc_mdss_byte1_div_clk_src = {
  641. .reg = 0x8168,
  642. .shift = 0,
  643. .width = 4,
  644. .clkr.hw.init = &(struct clk_init_data) {
  645. .name = "disp_cc_mdss_byte1_div_clk_src",
  646. .parent_data = &(const struct clk_parent_data) {
  647. .hw = &disp_cc_mdss_byte1_clk_src.clkr.hw,
  648. },
  649. .num_parents = 1,
  650. .ops = &clk_regmap_div_ops,
  651. },
  652. };
  653. static struct clk_regmap_div disp_cc_mdss_dptx0_link_div_clk_src = {
  654. .reg = 0x81b4,
  655. .shift = 0,
  656. .width = 4,
  657. .clkr.hw.init = &(struct clk_init_data) {
  658. .name = "disp_cc_mdss_dptx0_link_div_clk_src",
  659. .parent_data = &(const struct clk_parent_data) {
  660. .hw = &disp_cc_mdss_dptx0_link_clk_src.clkr.hw,
  661. },
  662. .num_parents = 1,
  663. .flags = CLK_SET_RATE_PARENT,
  664. .ops = &clk_regmap_div_ro_ops,
  665. },
  666. };
  667. static struct clk_regmap_div disp_cc_mdss_dptx1_link_div_clk_src = {
  668. .reg = 0x824c,
  669. .shift = 0,
  670. .width = 4,
  671. .clkr.hw.init = &(struct clk_init_data) {
  672. .name = "disp_cc_mdss_dptx1_link_div_clk_src",
  673. .parent_data = &(const struct clk_parent_data) {
  674. .hw = &disp_cc_mdss_dptx1_link_clk_src.clkr.hw,
  675. },
  676. .num_parents = 1,
  677. .flags = CLK_SET_RATE_PARENT,
  678. .ops = &clk_regmap_div_ro_ops,
  679. },
  680. };
  681. static struct clk_regmap_div disp_cc_mdss_dptx2_link_div_clk_src = {
  682. .reg = 0x8284,
  683. .shift = 0,
  684. .width = 4,
  685. .clkr.hw.init = &(struct clk_init_data) {
  686. .name = "disp_cc_mdss_dptx2_link_div_clk_src",
  687. .parent_data = &(const struct clk_parent_data) {
  688. .hw = &disp_cc_mdss_dptx2_link_clk_src.clkr.hw,
  689. },
  690. .num_parents = 1,
  691. .flags = CLK_SET_RATE_PARENT,
  692. .ops = &clk_regmap_div_ro_ops,
  693. },
  694. };
  695. static struct clk_regmap_div disp_cc_mdss_dptx3_link_div_clk_src = {
  696. .reg = 0x8304,
  697. .shift = 0,
  698. .width = 4,
  699. .clkr.hw.init = &(struct clk_init_data) {
  700. .name = "disp_cc_mdss_dptx3_link_div_clk_src",
  701. .parent_data = &(const struct clk_parent_data) {
  702. .hw = &disp_cc_mdss_dptx3_link_clk_src.clkr.hw,
  703. },
  704. .num_parents = 1,
  705. .flags = CLK_SET_RATE_PARENT,
  706. .ops = &clk_regmap_div_ro_ops,
  707. },
  708. };
  709. static struct clk_branch disp_cc_mdss_ahb1_clk = {
  710. .halt_reg = 0xa020,
  711. .halt_check = BRANCH_HALT,
  712. .clkr = {
  713. .enable_reg = 0xa020,
  714. .enable_mask = BIT(0),
  715. .hw.init = &(struct clk_init_data) {
  716. .name = "disp_cc_mdss_ahb1_clk",
  717. .parent_data = &(const struct clk_parent_data) {
  718. .hw = &disp_cc_mdss_ahb_clk_src.clkr.hw,
  719. },
  720. .num_parents = 1,
  721. .flags = CLK_SET_RATE_PARENT,
  722. .ops = &clk_branch2_ops,
  723. },
  724. },
  725. };
  726. static struct clk_branch disp_cc_mdss_ahb_clk = {
  727. .halt_reg = 0x80a4,
  728. .halt_check = BRANCH_HALT,
  729. .clkr = {
  730. .enable_reg = 0x80a4,
  731. .enable_mask = BIT(0),
  732. .hw.init = &(struct clk_init_data) {
  733. .name = "disp_cc_mdss_ahb_clk",
  734. .parent_data = &(const struct clk_parent_data) {
  735. .hw = &disp_cc_mdss_ahb_clk_src.clkr.hw,
  736. },
  737. .num_parents = 1,
  738. .flags = CLK_SET_RATE_PARENT,
  739. .ops = &clk_branch2_ops,
  740. },
  741. },
  742. };
  743. static struct clk_branch disp_cc_mdss_byte0_clk = {
  744. .halt_reg = 0x8028,
  745. .halt_check = BRANCH_HALT,
  746. .clkr = {
  747. .enable_reg = 0x8028,
  748. .enable_mask = BIT(0),
  749. .hw.init = &(struct clk_init_data) {
  750. .name = "disp_cc_mdss_byte0_clk",
  751. .parent_data = &(const struct clk_parent_data) {
  752. .hw = &disp_cc_mdss_byte0_clk_src.clkr.hw,
  753. },
  754. .num_parents = 1,
  755. .flags = CLK_SET_RATE_PARENT,
  756. .ops = &clk_branch2_ops,
  757. },
  758. },
  759. };
  760. static struct clk_branch disp_cc_mdss_byte0_intf_clk = {
  761. .halt_reg = 0x802c,
  762. .halt_check = BRANCH_HALT,
  763. .clkr = {
  764. .enable_reg = 0x802c,
  765. .enable_mask = BIT(0),
  766. .hw.init = &(struct clk_init_data) {
  767. .name = "disp_cc_mdss_byte0_intf_clk",
  768. .parent_data = &(const struct clk_parent_data) {
  769. .hw = &disp_cc_mdss_byte0_div_clk_src.clkr.hw,
  770. },
  771. .num_parents = 1,
  772. .flags = CLK_SET_RATE_PARENT,
  773. .ops = &clk_branch2_ops,
  774. },
  775. },
  776. };
  777. static struct clk_branch disp_cc_mdss_byte1_clk = {
  778. .halt_reg = 0x8030,
  779. .halt_check = BRANCH_HALT,
  780. .clkr = {
  781. .enable_reg = 0x8030,
  782. .enable_mask = BIT(0),
  783. .hw.init = &(struct clk_init_data) {
  784. .name = "disp_cc_mdss_byte1_clk",
  785. .parent_data = &(const struct clk_parent_data) {
  786. .hw = &disp_cc_mdss_byte1_clk_src.clkr.hw,
  787. },
  788. .num_parents = 1,
  789. .flags = CLK_SET_RATE_PARENT,
  790. .ops = &clk_branch2_ops,
  791. },
  792. },
  793. };
  794. static struct clk_branch disp_cc_mdss_byte1_intf_clk = {
  795. .halt_reg = 0x8034,
  796. .halt_check = BRANCH_HALT,
  797. .clkr = {
  798. .enable_reg = 0x8034,
  799. .enable_mask = BIT(0),
  800. .hw.init = &(struct clk_init_data) {
  801. .name = "disp_cc_mdss_byte1_intf_clk",
  802. .parent_data = &(const struct clk_parent_data) {
  803. .hw = &disp_cc_mdss_byte1_div_clk_src.clkr.hw,
  804. },
  805. .num_parents = 1,
  806. .flags = CLK_SET_RATE_PARENT,
  807. .ops = &clk_branch2_ops,
  808. },
  809. },
  810. };
  811. static struct clk_branch disp_cc_mdss_dptx0_aux_clk = {
  812. .halt_reg = 0x8058,
  813. .halt_check = BRANCH_HALT,
  814. .clkr = {
  815. .enable_reg = 0x8058,
  816. .enable_mask = BIT(0),
  817. .hw.init = &(struct clk_init_data) {
  818. .name = "disp_cc_mdss_dptx0_aux_clk",
  819. .parent_data = &(const struct clk_parent_data) {
  820. .hw = &disp_cc_mdss_dptx0_aux_clk_src.clkr.hw,
  821. },
  822. .num_parents = 1,
  823. .flags = CLK_SET_RATE_PARENT,
  824. .ops = &clk_branch2_ops,
  825. },
  826. },
  827. };
  828. static struct clk_branch disp_cc_mdss_dptx0_crypto_clk = {
  829. .halt_reg = 0x804c,
  830. .halt_check = BRANCH_HALT,
  831. .clkr = {
  832. .enable_reg = 0x804c,
  833. .enable_mask = BIT(0),
  834. .hw.init = &(struct clk_init_data) {
  835. .name = "disp_cc_mdss_dptx0_crypto_clk",
  836. .parent_data = &(const struct clk_parent_data) {
  837. .hw = &disp_cc_mdss_dptx0_link_clk_src.clkr.hw,
  838. },
  839. .num_parents = 1,
  840. .flags = CLK_SET_RATE_PARENT,
  841. .ops = &clk_branch2_ops,
  842. },
  843. },
  844. };
  845. static struct clk_branch disp_cc_mdss_dptx0_link_clk = {
  846. .halt_reg = 0x8040,
  847. .halt_check = BRANCH_HALT,
  848. .clkr = {
  849. .enable_reg = 0x8040,
  850. .enable_mask = BIT(0),
  851. .hw.init = &(struct clk_init_data) {
  852. .name = "disp_cc_mdss_dptx0_link_clk",
  853. .parent_data = &(const struct clk_parent_data) {
  854. .hw = &disp_cc_mdss_dptx0_link_clk_src.clkr.hw,
  855. },
  856. .num_parents = 1,
  857. .flags = CLK_SET_RATE_PARENT,
  858. .ops = &clk_branch2_ops,
  859. },
  860. },
  861. };
  862. static struct clk_branch disp_cc_mdss_dptx0_link_intf_clk = {
  863. .halt_reg = 0x8048,
  864. .halt_check = BRANCH_HALT,
  865. .clkr = {
  866. .enable_reg = 0x8048,
  867. .enable_mask = BIT(0),
  868. .hw.init = &(struct clk_init_data) {
  869. .name = "disp_cc_mdss_dptx0_link_intf_clk",
  870. .parent_data = &(const struct clk_parent_data) {
  871. .hw = &disp_cc_mdss_dptx0_link_div_clk_src.clkr.hw,
  872. },
  873. .num_parents = 1,
  874. .flags = CLK_SET_RATE_PARENT,
  875. .ops = &clk_branch2_ops,
  876. },
  877. },
  878. };
  879. static struct clk_branch disp_cc_mdss_dptx0_pixel0_clk = {
  880. .halt_reg = 0x8050,
  881. .halt_check = BRANCH_HALT,
  882. .clkr = {
  883. .enable_reg = 0x8050,
  884. .enable_mask = BIT(0),
  885. .hw.init = &(struct clk_init_data) {
  886. .name = "disp_cc_mdss_dptx0_pixel0_clk",
  887. .parent_data = &(const struct clk_parent_data) {
  888. .hw = &disp_cc_mdss_dptx0_pixel0_clk_src.clkr.hw,
  889. },
  890. .num_parents = 1,
  891. .flags = CLK_SET_RATE_PARENT,
  892. .ops = &clk_branch2_ops,
  893. },
  894. },
  895. };
  896. static struct clk_branch disp_cc_mdss_dptx0_pixel1_clk = {
  897. .halt_reg = 0x8054,
  898. .halt_check = BRANCH_HALT,
  899. .clkr = {
  900. .enable_reg = 0x8054,
  901. .enable_mask = BIT(0),
  902. .hw.init = &(struct clk_init_data) {
  903. .name = "disp_cc_mdss_dptx0_pixel1_clk",
  904. .parent_data = &(const struct clk_parent_data) {
  905. .hw = &disp_cc_mdss_dptx0_pixel1_clk_src.clkr.hw,
  906. },
  907. .num_parents = 1,
  908. .flags = CLK_SET_RATE_PARENT,
  909. .ops = &clk_branch2_ops,
  910. },
  911. },
  912. };
  913. static struct clk_branch disp_cc_mdss_dptx0_usb_router_link_intf_clk = {
  914. .halt_reg = 0x8044,
  915. .halt_check = BRANCH_HALT,
  916. .clkr = {
  917. .enable_reg = 0x8044,
  918. .enable_mask = BIT(0),
  919. .hw.init = &(struct clk_init_data) {
  920. .name = "disp_cc_mdss_dptx0_usb_router_link_intf_clk",
  921. .parent_data = &(const struct clk_parent_data) {
  922. .hw = &disp_cc_mdss_dptx0_link_div_clk_src.clkr.hw,
  923. },
  924. .num_parents = 1,
  925. .flags = CLK_SET_RATE_PARENT,
  926. .ops = &clk_branch2_ops,
  927. },
  928. },
  929. };
  930. static struct clk_branch disp_cc_mdss_dptx1_aux_clk = {
  931. .halt_reg = 0x8074,
  932. .halt_check = BRANCH_HALT,
  933. .clkr = {
  934. .enable_reg = 0x8074,
  935. .enable_mask = BIT(0),
  936. .hw.init = &(struct clk_init_data) {
  937. .name = "disp_cc_mdss_dptx1_aux_clk",
  938. .parent_data = &(const struct clk_parent_data) {
  939. .hw = &disp_cc_mdss_dptx1_aux_clk_src.clkr.hw,
  940. },
  941. .num_parents = 1,
  942. .flags = CLK_SET_RATE_PARENT,
  943. .ops = &clk_branch2_ops,
  944. },
  945. },
  946. };
  947. static struct clk_branch disp_cc_mdss_dptx1_crypto_clk = {
  948. .halt_reg = 0x8070,
  949. .halt_check = BRANCH_HALT,
  950. .clkr = {
  951. .enable_reg = 0x8070,
  952. .enable_mask = BIT(0),
  953. .hw.init = &(struct clk_init_data) {
  954. .name = "disp_cc_mdss_dptx1_crypto_clk",
  955. .parent_data = &(const struct clk_parent_data) {
  956. .hw = &disp_cc_mdss_dptx1_link_clk_src.clkr.hw,
  957. },
  958. .num_parents = 1,
  959. .flags = CLK_SET_RATE_PARENT,
  960. .ops = &clk_branch2_ops,
  961. },
  962. },
  963. };
  964. static struct clk_branch disp_cc_mdss_dptx1_link_clk = {
  965. .halt_reg = 0x8064,
  966. .halt_check = BRANCH_HALT,
  967. .clkr = {
  968. .enable_reg = 0x8064,
  969. .enable_mask = BIT(0),
  970. .hw.init = &(struct clk_init_data) {
  971. .name = "disp_cc_mdss_dptx1_link_clk",
  972. .parent_data = &(const struct clk_parent_data) {
  973. .hw = &disp_cc_mdss_dptx1_link_clk_src.clkr.hw,
  974. },
  975. .num_parents = 1,
  976. .flags = CLK_SET_RATE_PARENT,
  977. .ops = &clk_branch2_ops,
  978. },
  979. },
  980. };
  981. static struct clk_branch disp_cc_mdss_dptx1_link_intf_clk = {
  982. .halt_reg = 0x806c,
  983. .halt_check = BRANCH_HALT,
  984. .clkr = {
  985. .enable_reg = 0x806c,
  986. .enable_mask = BIT(0),
  987. .hw.init = &(struct clk_init_data) {
  988. .name = "disp_cc_mdss_dptx1_link_intf_clk",
  989. .parent_data = &(const struct clk_parent_data) {
  990. .hw = &disp_cc_mdss_dptx1_link_div_clk_src.clkr.hw,
  991. },
  992. .num_parents = 1,
  993. .flags = CLK_SET_RATE_PARENT,
  994. .ops = &clk_branch2_ops,
  995. },
  996. },
  997. };
  998. static struct clk_branch disp_cc_mdss_dptx1_pixel0_clk = {
  999. .halt_reg = 0x805c,
  1000. .halt_check = BRANCH_HALT,
  1001. .clkr = {
  1002. .enable_reg = 0x805c,
  1003. .enable_mask = BIT(0),
  1004. .hw.init = &(struct clk_init_data) {
  1005. .name = "disp_cc_mdss_dptx1_pixel0_clk",
  1006. .parent_data = &(const struct clk_parent_data) {
  1007. .hw = &disp_cc_mdss_dptx1_pixel0_clk_src.clkr.hw,
  1008. },
  1009. .num_parents = 1,
  1010. .flags = CLK_SET_RATE_PARENT,
  1011. .ops = &clk_branch2_ops,
  1012. },
  1013. },
  1014. };
  1015. static struct clk_branch disp_cc_mdss_dptx1_pixel1_clk = {
  1016. .halt_reg = 0x8060,
  1017. .halt_check = BRANCH_HALT,
  1018. .clkr = {
  1019. .enable_reg = 0x8060,
  1020. .enable_mask = BIT(0),
  1021. .hw.init = &(struct clk_init_data) {
  1022. .name = "disp_cc_mdss_dptx1_pixel1_clk",
  1023. .parent_data = &(const struct clk_parent_data) {
  1024. .hw = &disp_cc_mdss_dptx1_pixel1_clk_src.clkr.hw,
  1025. },
  1026. .num_parents = 1,
  1027. .flags = CLK_SET_RATE_PARENT,
  1028. .ops = &clk_branch2_ops,
  1029. },
  1030. },
  1031. };
  1032. static struct clk_branch disp_cc_mdss_dptx1_usb_router_link_intf_clk = {
  1033. .halt_reg = 0x8068,
  1034. .halt_check = BRANCH_HALT,
  1035. .clkr = {
  1036. .enable_reg = 0x8068,
  1037. .enable_mask = BIT(0),
  1038. .hw.init = &(struct clk_init_data) {
  1039. .name = "disp_cc_mdss_dptx1_usb_router_link_intf_clk",
  1040. .parent_data = &(const struct clk_parent_data) {
  1041. .hw = &disp_cc_mdss_dptx0_link_div_clk_src.clkr.hw,
  1042. },
  1043. .num_parents = 1,
  1044. .flags = CLK_SET_RATE_PARENT,
  1045. .ops = &clk_branch2_ops,
  1046. },
  1047. },
  1048. };
  1049. static struct clk_branch disp_cc_mdss_dptx2_aux_clk = {
  1050. .halt_reg = 0x808c,
  1051. .halt_check = BRANCH_HALT,
  1052. .clkr = {
  1053. .enable_reg = 0x808c,
  1054. .enable_mask = BIT(0),
  1055. .hw.init = &(struct clk_init_data) {
  1056. .name = "disp_cc_mdss_dptx2_aux_clk",
  1057. .parent_data = &(const struct clk_parent_data) {
  1058. .hw = &disp_cc_mdss_dptx2_aux_clk_src.clkr.hw,
  1059. },
  1060. .num_parents = 1,
  1061. .flags = CLK_SET_RATE_PARENT,
  1062. .ops = &clk_branch2_ops,
  1063. },
  1064. },
  1065. };
  1066. static struct clk_branch disp_cc_mdss_dptx2_crypto_clk = {
  1067. .halt_reg = 0x8088,
  1068. .halt_check = BRANCH_HALT,
  1069. .clkr = {
  1070. .enable_reg = 0x8088,
  1071. .enable_mask = BIT(0),
  1072. .hw.init = &(struct clk_init_data) {
  1073. .name = "disp_cc_mdss_dptx2_crypto_clk",
  1074. .parent_data = &(const struct clk_parent_data) {
  1075. .hw = &disp_cc_mdss_dptx2_link_clk_src.clkr.hw,
  1076. },
  1077. .num_parents = 1,
  1078. .flags = CLK_SET_RATE_PARENT,
  1079. .ops = &clk_branch2_ops,
  1080. },
  1081. },
  1082. };
  1083. static struct clk_branch disp_cc_mdss_dptx2_link_clk = {
  1084. .halt_reg = 0x8080,
  1085. .halt_check = BRANCH_HALT,
  1086. .clkr = {
  1087. .enable_reg = 0x8080,
  1088. .enable_mask = BIT(0),
  1089. .hw.init = &(struct clk_init_data) {
  1090. .name = "disp_cc_mdss_dptx2_link_clk",
  1091. .parent_data = &(const struct clk_parent_data) {
  1092. .hw = &disp_cc_mdss_dptx2_link_clk_src.clkr.hw,
  1093. },
  1094. .num_parents = 1,
  1095. .flags = CLK_SET_RATE_PARENT,
  1096. .ops = &clk_branch2_ops,
  1097. },
  1098. },
  1099. };
  1100. static struct clk_branch disp_cc_mdss_dptx2_link_intf_clk = {
  1101. .halt_reg = 0x8084,
  1102. .halt_check = BRANCH_HALT,
  1103. .clkr = {
  1104. .enable_reg = 0x8084,
  1105. .enable_mask = BIT(0),
  1106. .hw.init = &(struct clk_init_data) {
  1107. .name = "disp_cc_mdss_dptx2_link_intf_clk",
  1108. .parent_data = &(const struct clk_parent_data) {
  1109. .hw = &disp_cc_mdss_dptx2_link_div_clk_src.clkr.hw,
  1110. },
  1111. .num_parents = 1,
  1112. .flags = CLK_SET_RATE_PARENT,
  1113. .ops = &clk_branch2_ops,
  1114. },
  1115. },
  1116. };
  1117. static struct clk_branch disp_cc_mdss_dptx2_pixel0_clk = {
  1118. .halt_reg = 0x8078,
  1119. .halt_check = BRANCH_HALT,
  1120. .clkr = {
  1121. .enable_reg = 0x8078,
  1122. .enable_mask = BIT(0),
  1123. .hw.init = &(struct clk_init_data) {
  1124. .name = "disp_cc_mdss_dptx2_pixel0_clk",
  1125. .parent_data = &(const struct clk_parent_data) {
  1126. .hw = &disp_cc_mdss_dptx2_pixel0_clk_src.clkr.hw,
  1127. },
  1128. .num_parents = 1,
  1129. .flags = CLK_SET_RATE_PARENT,
  1130. .ops = &clk_branch2_ops,
  1131. },
  1132. },
  1133. };
  1134. static struct clk_branch disp_cc_mdss_dptx2_pixel1_clk = {
  1135. .halt_reg = 0x807c,
  1136. .halt_check = BRANCH_HALT,
  1137. .clkr = {
  1138. .enable_reg = 0x807c,
  1139. .enable_mask = BIT(0),
  1140. .hw.init = &(struct clk_init_data) {
  1141. .name = "disp_cc_mdss_dptx2_pixel1_clk",
  1142. .parent_data = &(const struct clk_parent_data) {
  1143. .hw = &disp_cc_mdss_dptx2_pixel1_clk_src.clkr.hw,
  1144. },
  1145. .num_parents = 1,
  1146. .flags = CLK_SET_RATE_PARENT,
  1147. .ops = &clk_branch2_ops,
  1148. },
  1149. },
  1150. };
  1151. static struct clk_branch disp_cc_mdss_dptx3_aux_clk = {
  1152. .halt_reg = 0x809c,
  1153. .halt_check = BRANCH_HALT,
  1154. .clkr = {
  1155. .enable_reg = 0x809c,
  1156. .enable_mask = BIT(0),
  1157. .hw.init = &(struct clk_init_data) {
  1158. .name = "disp_cc_mdss_dptx3_aux_clk",
  1159. .parent_data = &(const struct clk_parent_data) {
  1160. .hw = &disp_cc_mdss_dptx3_aux_clk_src.clkr.hw,
  1161. },
  1162. .num_parents = 1,
  1163. .flags = CLK_SET_RATE_PARENT,
  1164. .ops = &clk_branch2_ops,
  1165. },
  1166. },
  1167. };
  1168. static struct clk_branch disp_cc_mdss_dptx3_crypto_clk = {
  1169. .halt_reg = 0x80a0,
  1170. .halt_check = BRANCH_HALT,
  1171. .clkr = {
  1172. .enable_reg = 0x80a0,
  1173. .enable_mask = BIT(0),
  1174. .hw.init = &(struct clk_init_data) {
  1175. .name = "disp_cc_mdss_dptx3_crypto_clk",
  1176. .parent_data = &(const struct clk_parent_data) {
  1177. .hw = &disp_cc_mdss_dptx3_link_clk_src.clkr.hw,
  1178. },
  1179. .num_parents = 1,
  1180. .flags = CLK_SET_RATE_PARENT,
  1181. .ops = &clk_branch2_ops,
  1182. },
  1183. },
  1184. };
  1185. static struct clk_branch disp_cc_mdss_dptx3_link_clk = {
  1186. .halt_reg = 0x8094,
  1187. .halt_check = BRANCH_HALT,
  1188. .clkr = {
  1189. .enable_reg = 0x8094,
  1190. .enable_mask = BIT(0),
  1191. .hw.init = &(struct clk_init_data) {
  1192. .name = "disp_cc_mdss_dptx3_link_clk",
  1193. .parent_data = &(const struct clk_parent_data) {
  1194. .hw = &disp_cc_mdss_dptx3_link_clk_src.clkr.hw,
  1195. },
  1196. .num_parents = 1,
  1197. .flags = CLK_SET_RATE_PARENT,
  1198. .ops = &clk_branch2_ops,
  1199. },
  1200. },
  1201. };
  1202. static struct clk_branch disp_cc_mdss_dptx3_link_intf_clk = {
  1203. .halt_reg = 0x8098,
  1204. .halt_check = BRANCH_HALT,
  1205. .clkr = {
  1206. .enable_reg = 0x8098,
  1207. .enable_mask = BIT(0),
  1208. .hw.init = &(struct clk_init_data) {
  1209. .name = "disp_cc_mdss_dptx3_link_intf_clk",
  1210. .parent_data = &(const struct clk_parent_data) {
  1211. .hw = &disp_cc_mdss_dptx3_link_div_clk_src.clkr.hw,
  1212. },
  1213. .num_parents = 1,
  1214. .flags = CLK_SET_RATE_PARENT,
  1215. .ops = &clk_branch2_ops,
  1216. },
  1217. },
  1218. };
  1219. static struct clk_branch disp_cc_mdss_dptx3_pixel0_clk = {
  1220. .halt_reg = 0x8090,
  1221. .halt_check = BRANCH_HALT,
  1222. .clkr = {
  1223. .enable_reg = 0x8090,
  1224. .enable_mask = BIT(0),
  1225. .hw.init = &(struct clk_init_data) {
  1226. .name = "disp_cc_mdss_dptx3_pixel0_clk",
  1227. .parent_data = &(const struct clk_parent_data) {
  1228. .hw = &disp_cc_mdss_dptx3_pixel0_clk_src.clkr.hw,
  1229. },
  1230. .num_parents = 1,
  1231. .flags = CLK_SET_RATE_PARENT,
  1232. .ops = &clk_branch2_ops,
  1233. },
  1234. },
  1235. };
  1236. static struct clk_branch disp_cc_mdss_esc0_clk = {
  1237. .halt_reg = 0x8038,
  1238. .halt_check = BRANCH_HALT,
  1239. .clkr = {
  1240. .enable_reg = 0x8038,
  1241. .enable_mask = BIT(0),
  1242. .hw.init = &(struct clk_init_data) {
  1243. .name = "disp_cc_mdss_esc0_clk",
  1244. .parent_data = &(const struct clk_parent_data) {
  1245. .hw = &disp_cc_mdss_esc0_clk_src.clkr.hw,
  1246. },
  1247. .num_parents = 1,
  1248. .flags = CLK_SET_RATE_PARENT,
  1249. .ops = &clk_branch2_ops,
  1250. },
  1251. },
  1252. };
  1253. static struct clk_branch disp_cc_mdss_esc1_clk = {
  1254. .halt_reg = 0x803c,
  1255. .halt_check = BRANCH_HALT,
  1256. .clkr = {
  1257. .enable_reg = 0x803c,
  1258. .enable_mask = BIT(0),
  1259. .hw.init = &(struct clk_init_data) {
  1260. .name = "disp_cc_mdss_esc1_clk",
  1261. .parent_data = &(const struct clk_parent_data) {
  1262. .hw = &disp_cc_mdss_esc1_clk_src.clkr.hw,
  1263. },
  1264. .num_parents = 1,
  1265. .flags = CLK_SET_RATE_PARENT,
  1266. .ops = &clk_branch2_ops,
  1267. },
  1268. },
  1269. };
  1270. static struct clk_branch disp_cc_mdss_mdp1_clk = {
  1271. .halt_reg = 0xa004,
  1272. .halt_check = BRANCH_HALT,
  1273. .clkr = {
  1274. .enable_reg = 0xa004,
  1275. .enable_mask = BIT(0),
  1276. .hw.init = &(struct clk_init_data) {
  1277. .name = "disp_cc_mdss_mdp1_clk",
  1278. .parent_data = &(const struct clk_parent_data) {
  1279. .hw = &disp_cc_mdss_mdp_clk_src.clkr.hw,
  1280. },
  1281. .num_parents = 1,
  1282. .flags = CLK_SET_RATE_PARENT,
  1283. .ops = &clk_branch2_ops,
  1284. },
  1285. },
  1286. };
  1287. static struct clk_branch disp_cc_mdss_mdp_clk = {
  1288. .halt_reg = 0x800c,
  1289. .halt_check = BRANCH_HALT,
  1290. .clkr = {
  1291. .enable_reg = 0x800c,
  1292. .enable_mask = BIT(0),
  1293. .hw.init = &(struct clk_init_data) {
  1294. .name = "disp_cc_mdss_mdp_clk",
  1295. .parent_data = &(const struct clk_parent_data) {
  1296. .hw = &disp_cc_mdss_mdp_clk_src.clkr.hw,
  1297. },
  1298. .num_parents = 1,
  1299. .flags = CLK_SET_RATE_PARENT,
  1300. .ops = &clk_branch2_ops,
  1301. },
  1302. },
  1303. };
  1304. static struct clk_branch disp_cc_mdss_mdp_lut1_clk = {
  1305. .halt_reg = 0xa014,
  1306. .halt_check = BRANCH_HALT,
  1307. .clkr = {
  1308. .enable_reg = 0xa014,
  1309. .enable_mask = BIT(0),
  1310. .hw.init = &(struct clk_init_data) {
  1311. .name = "disp_cc_mdss_mdp_lut1_clk",
  1312. .parent_data = &(const struct clk_parent_data) {
  1313. .hw = &disp_cc_mdss_mdp_clk_src.clkr.hw,
  1314. },
  1315. .num_parents = 1,
  1316. .flags = CLK_SET_RATE_PARENT,
  1317. .ops = &clk_branch2_ops,
  1318. },
  1319. },
  1320. };
  1321. static struct clk_branch disp_cc_mdss_mdp_lut_clk = {
  1322. .halt_reg = 0x801c,
  1323. .halt_check = BRANCH_HALT_VOTED,
  1324. .clkr = {
  1325. .enable_reg = 0x801c,
  1326. .enable_mask = BIT(0),
  1327. .hw.init = &(struct clk_init_data) {
  1328. .name = "disp_cc_mdss_mdp_lut_clk",
  1329. .parent_data = &(const struct clk_parent_data) {
  1330. .hw = &disp_cc_mdss_mdp_clk_src.clkr.hw,
  1331. },
  1332. .num_parents = 1,
  1333. .flags = CLK_SET_RATE_PARENT,
  1334. .ops = &clk_branch2_ops,
  1335. },
  1336. },
  1337. };
  1338. static struct clk_branch disp_cc_mdss_non_gdsc_ahb_clk = {
  1339. .halt_reg = 0xc004,
  1340. .halt_check = BRANCH_HALT_VOTED,
  1341. .clkr = {
  1342. .enable_reg = 0xc004,
  1343. .enable_mask = BIT(0),
  1344. .hw.init = &(struct clk_init_data) {
  1345. .name = "disp_cc_mdss_non_gdsc_ahb_clk",
  1346. .parent_data = &(const struct clk_parent_data) {
  1347. .hw = &disp_cc_mdss_ahb_clk_src.clkr.hw,
  1348. },
  1349. .num_parents = 1,
  1350. .flags = CLK_SET_RATE_PARENT,
  1351. .ops = &clk_branch2_ops,
  1352. },
  1353. },
  1354. };
  1355. static struct clk_branch disp_cc_mdss_pclk0_clk = {
  1356. .halt_reg = 0x8004,
  1357. .halt_check = BRANCH_HALT,
  1358. .clkr = {
  1359. .enable_reg = 0x8004,
  1360. .enable_mask = BIT(0),
  1361. .hw.init = &(struct clk_init_data) {
  1362. .name = "disp_cc_mdss_pclk0_clk",
  1363. .parent_data = &(const struct clk_parent_data) {
  1364. .hw = &disp_cc_mdss_pclk0_clk_src.clkr.hw,
  1365. },
  1366. .num_parents = 1,
  1367. .flags = CLK_SET_RATE_PARENT,
  1368. .ops = &clk_branch2_ops,
  1369. },
  1370. },
  1371. };
  1372. static struct clk_branch disp_cc_mdss_pclk1_clk = {
  1373. .halt_reg = 0x8008,
  1374. .halt_check = BRANCH_HALT,
  1375. .clkr = {
  1376. .enable_reg = 0x8008,
  1377. .enable_mask = BIT(0),
  1378. .hw.init = &(struct clk_init_data) {
  1379. .name = "disp_cc_mdss_pclk1_clk",
  1380. .parent_data = &(const struct clk_parent_data) {
  1381. .hw = &disp_cc_mdss_pclk1_clk_src.clkr.hw,
  1382. },
  1383. .num_parents = 1,
  1384. .flags = CLK_SET_RATE_PARENT,
  1385. .ops = &clk_branch2_ops,
  1386. },
  1387. },
  1388. };
  1389. static struct clk_branch disp_cc_mdss_rot1_clk = {
  1390. .halt_reg = 0xa00c,
  1391. .halt_check = BRANCH_HALT,
  1392. .clkr = {
  1393. .enable_reg = 0xa00c,
  1394. .enable_mask = BIT(0),
  1395. .hw.init = &(struct clk_init_data) {
  1396. .name = "disp_cc_mdss_rot1_clk",
  1397. .parent_data = &(const struct clk_parent_data) {
  1398. .hw = &disp_cc_mdss_rot_clk_src.clkr.hw,
  1399. },
  1400. .num_parents = 1,
  1401. .flags = CLK_SET_RATE_PARENT,
  1402. .ops = &clk_branch2_ops,
  1403. },
  1404. },
  1405. };
  1406. static struct clk_branch disp_cc_mdss_rot_clk = {
  1407. .halt_reg = 0x8014,
  1408. .halt_check = BRANCH_HALT,
  1409. .clkr = {
  1410. .enable_reg = 0x8014,
  1411. .enable_mask = BIT(0),
  1412. .hw.init = &(struct clk_init_data) {
  1413. .name = "disp_cc_mdss_rot_clk",
  1414. .parent_data = &(const struct clk_parent_data) {
  1415. .hw = &disp_cc_mdss_rot_clk_src.clkr.hw,
  1416. },
  1417. .num_parents = 1,
  1418. .flags = CLK_SET_RATE_PARENT,
  1419. .ops = &clk_branch2_ops,
  1420. },
  1421. },
  1422. };
  1423. static struct clk_branch disp_cc_mdss_rscc_ahb_clk = {
  1424. .halt_reg = 0xc00c,
  1425. .halt_check = BRANCH_HALT,
  1426. .clkr = {
  1427. .enable_reg = 0xc00c,
  1428. .enable_mask = BIT(0),
  1429. .hw.init = &(struct clk_init_data) {
  1430. .name = "disp_cc_mdss_rscc_ahb_clk",
  1431. .parent_data = &(const struct clk_parent_data) {
  1432. .hw = &disp_cc_mdss_ahb_clk_src.clkr.hw,
  1433. },
  1434. .num_parents = 1,
  1435. .flags = CLK_SET_RATE_PARENT,
  1436. .ops = &clk_branch2_ops,
  1437. },
  1438. },
  1439. };
  1440. static struct clk_branch disp_cc_mdss_rscc_vsync_clk = {
  1441. .halt_reg = 0xc008,
  1442. .halt_check = BRANCH_HALT,
  1443. .clkr = {
  1444. .enable_reg = 0xc008,
  1445. .enable_mask = BIT(0),
  1446. .hw.init = &(struct clk_init_data) {
  1447. .name = "disp_cc_mdss_rscc_vsync_clk",
  1448. .parent_data = &(const struct clk_parent_data) {
  1449. .hw = &disp_cc_mdss_vsync_clk_src.clkr.hw,
  1450. },
  1451. .num_parents = 1,
  1452. .flags = CLK_SET_RATE_PARENT,
  1453. .ops = &clk_branch2_ops,
  1454. },
  1455. },
  1456. };
  1457. static struct clk_branch disp_cc_mdss_vsync1_clk = {
  1458. .halt_reg = 0xa01c,
  1459. .halt_check = BRANCH_HALT,
  1460. .clkr = {
  1461. .enable_reg = 0xa01c,
  1462. .enable_mask = BIT(0),
  1463. .hw.init = &(struct clk_init_data) {
  1464. .name = "disp_cc_mdss_vsync1_clk",
  1465. .parent_data = &(const struct clk_parent_data) {
  1466. .hw = &disp_cc_mdss_vsync_clk_src.clkr.hw,
  1467. },
  1468. .num_parents = 1,
  1469. .flags = CLK_SET_RATE_PARENT,
  1470. .ops = &clk_branch2_ops,
  1471. },
  1472. },
  1473. };
  1474. static struct clk_branch disp_cc_mdss_vsync_clk = {
  1475. .halt_reg = 0x8024,
  1476. .halt_check = BRANCH_HALT,
  1477. .clkr = {
  1478. .enable_reg = 0x8024,
  1479. .enable_mask = BIT(0),
  1480. .hw.init = &(struct clk_init_data) {
  1481. .name = "disp_cc_mdss_vsync_clk",
  1482. .parent_data = &(const struct clk_parent_data) {
  1483. .hw = &disp_cc_mdss_vsync_clk_src.clkr.hw,
  1484. },
  1485. .num_parents = 1,
  1486. .flags = CLK_SET_RATE_PARENT,
  1487. .ops = &clk_branch2_ops,
  1488. },
  1489. },
  1490. };
  1491. static struct clk_branch disp_cc_sleep_clk = {
  1492. .halt_reg = 0xe078,
  1493. .halt_check = BRANCH_HALT,
  1494. .clkr = {
  1495. .enable_reg = 0xe078,
  1496. .enable_mask = BIT(0),
  1497. .hw.init = &(struct clk_init_data) {
  1498. .name = "disp_cc_sleep_clk",
  1499. .parent_data = &(const struct clk_parent_data) {
  1500. .hw = &disp_cc_sleep_clk_src.clkr.hw,
  1501. },
  1502. .num_parents = 1,
  1503. .flags = CLK_SET_RATE_PARENT,
  1504. .ops = &clk_branch2_ops,
  1505. },
  1506. },
  1507. };
  1508. static struct gdsc mdss_gdsc = {
  1509. .gdscr = 0x9000,
  1510. .pd = {
  1511. .name = "mdss_gdsc",
  1512. },
  1513. .pwrsts = PWRSTS_OFF_ON,
  1514. .flags = HW_CTRL | RETAIN_FF_ENABLE,
  1515. };
  1516. static struct gdsc mdss_int2_gdsc = {
  1517. .gdscr = 0xb000,
  1518. .pd = {
  1519. .name = "mdss_int2_gdsc",
  1520. },
  1521. .pwrsts = PWRSTS_OFF_ON,
  1522. .flags = HW_CTRL | RETAIN_FF_ENABLE,
  1523. };
  1524. static struct clk_regmap *disp_cc_sm8450_clocks[] = {
  1525. [DISP_CC_MDSS_AHB1_CLK] = &disp_cc_mdss_ahb1_clk.clkr,
  1526. [DISP_CC_MDSS_AHB_CLK] = &disp_cc_mdss_ahb_clk.clkr,
  1527. [DISP_CC_MDSS_AHB_CLK_SRC] = &disp_cc_mdss_ahb_clk_src.clkr,
  1528. [DISP_CC_MDSS_BYTE0_CLK] = &disp_cc_mdss_byte0_clk.clkr,
  1529. [DISP_CC_MDSS_BYTE0_CLK_SRC] = &disp_cc_mdss_byte0_clk_src.clkr,
  1530. [DISP_CC_MDSS_BYTE0_DIV_CLK_SRC] = &disp_cc_mdss_byte0_div_clk_src.clkr,
  1531. [DISP_CC_MDSS_BYTE0_INTF_CLK] = &disp_cc_mdss_byte0_intf_clk.clkr,
  1532. [DISP_CC_MDSS_BYTE1_CLK] = &disp_cc_mdss_byte1_clk.clkr,
  1533. [DISP_CC_MDSS_BYTE1_CLK_SRC] = &disp_cc_mdss_byte1_clk_src.clkr,
  1534. [DISP_CC_MDSS_BYTE1_DIV_CLK_SRC] = &disp_cc_mdss_byte1_div_clk_src.clkr,
  1535. [DISP_CC_MDSS_BYTE1_INTF_CLK] = &disp_cc_mdss_byte1_intf_clk.clkr,
  1536. [DISP_CC_MDSS_DPTX0_AUX_CLK] = &disp_cc_mdss_dptx0_aux_clk.clkr,
  1537. [DISP_CC_MDSS_DPTX0_AUX_CLK_SRC] = &disp_cc_mdss_dptx0_aux_clk_src.clkr,
  1538. [DISP_CC_MDSS_DPTX0_CRYPTO_CLK] = &disp_cc_mdss_dptx0_crypto_clk.clkr,
  1539. [DISP_CC_MDSS_DPTX0_LINK_CLK] = &disp_cc_mdss_dptx0_link_clk.clkr,
  1540. [DISP_CC_MDSS_DPTX0_LINK_CLK_SRC] = &disp_cc_mdss_dptx0_link_clk_src.clkr,
  1541. [DISP_CC_MDSS_DPTX0_LINK_DIV_CLK_SRC] = &disp_cc_mdss_dptx0_link_div_clk_src.clkr,
  1542. [DISP_CC_MDSS_DPTX0_LINK_INTF_CLK] = &disp_cc_mdss_dptx0_link_intf_clk.clkr,
  1543. [DISP_CC_MDSS_DPTX0_PIXEL0_CLK] = &disp_cc_mdss_dptx0_pixel0_clk.clkr,
  1544. [DISP_CC_MDSS_DPTX0_PIXEL0_CLK_SRC] = &disp_cc_mdss_dptx0_pixel0_clk_src.clkr,
  1545. [DISP_CC_MDSS_DPTX0_PIXEL1_CLK] = &disp_cc_mdss_dptx0_pixel1_clk.clkr,
  1546. [DISP_CC_MDSS_DPTX0_PIXEL1_CLK_SRC] = &disp_cc_mdss_dptx0_pixel1_clk_src.clkr,
  1547. [DISP_CC_MDSS_DPTX0_USB_ROUTER_LINK_INTF_CLK] =
  1548. &disp_cc_mdss_dptx0_usb_router_link_intf_clk.clkr,
  1549. [DISP_CC_MDSS_DPTX1_AUX_CLK] = &disp_cc_mdss_dptx1_aux_clk.clkr,
  1550. [DISP_CC_MDSS_DPTX1_AUX_CLK_SRC] = &disp_cc_mdss_dptx1_aux_clk_src.clkr,
  1551. [DISP_CC_MDSS_DPTX1_CRYPTO_CLK] = &disp_cc_mdss_dptx1_crypto_clk.clkr,
  1552. [DISP_CC_MDSS_DPTX1_LINK_CLK] = &disp_cc_mdss_dptx1_link_clk.clkr,
  1553. [DISP_CC_MDSS_DPTX1_LINK_CLK_SRC] = &disp_cc_mdss_dptx1_link_clk_src.clkr,
  1554. [DISP_CC_MDSS_DPTX1_LINK_DIV_CLK_SRC] = &disp_cc_mdss_dptx1_link_div_clk_src.clkr,
  1555. [DISP_CC_MDSS_DPTX1_LINK_INTF_CLK] = &disp_cc_mdss_dptx1_link_intf_clk.clkr,
  1556. [DISP_CC_MDSS_DPTX1_PIXEL0_CLK] = &disp_cc_mdss_dptx1_pixel0_clk.clkr,
  1557. [DISP_CC_MDSS_DPTX1_PIXEL0_CLK_SRC] = &disp_cc_mdss_dptx1_pixel0_clk_src.clkr,
  1558. [DISP_CC_MDSS_DPTX1_PIXEL1_CLK] = &disp_cc_mdss_dptx1_pixel1_clk.clkr,
  1559. [DISP_CC_MDSS_DPTX1_PIXEL1_CLK_SRC] = &disp_cc_mdss_dptx1_pixel1_clk_src.clkr,
  1560. [DISP_CC_MDSS_DPTX1_USB_ROUTER_LINK_INTF_CLK] =
  1561. &disp_cc_mdss_dptx1_usb_router_link_intf_clk.clkr,
  1562. [DISP_CC_MDSS_DPTX2_AUX_CLK] = &disp_cc_mdss_dptx2_aux_clk.clkr,
  1563. [DISP_CC_MDSS_DPTX2_AUX_CLK_SRC] = &disp_cc_mdss_dptx2_aux_clk_src.clkr,
  1564. [DISP_CC_MDSS_DPTX2_CRYPTO_CLK] = &disp_cc_mdss_dptx2_crypto_clk.clkr,
  1565. [DISP_CC_MDSS_DPTX2_LINK_CLK] = &disp_cc_mdss_dptx2_link_clk.clkr,
  1566. [DISP_CC_MDSS_DPTX2_LINK_CLK_SRC] = &disp_cc_mdss_dptx2_link_clk_src.clkr,
  1567. [DISP_CC_MDSS_DPTX2_LINK_DIV_CLK_SRC] = &disp_cc_mdss_dptx2_link_div_clk_src.clkr,
  1568. [DISP_CC_MDSS_DPTX2_LINK_INTF_CLK] = &disp_cc_mdss_dptx2_link_intf_clk.clkr,
  1569. [DISP_CC_MDSS_DPTX2_PIXEL0_CLK] = &disp_cc_mdss_dptx2_pixel0_clk.clkr,
  1570. [DISP_CC_MDSS_DPTX2_PIXEL0_CLK_SRC] = &disp_cc_mdss_dptx2_pixel0_clk_src.clkr,
  1571. [DISP_CC_MDSS_DPTX2_PIXEL1_CLK] = &disp_cc_mdss_dptx2_pixel1_clk.clkr,
  1572. [DISP_CC_MDSS_DPTX2_PIXEL1_CLK_SRC] = &disp_cc_mdss_dptx2_pixel1_clk_src.clkr,
  1573. [DISP_CC_MDSS_DPTX3_AUX_CLK] = &disp_cc_mdss_dptx3_aux_clk.clkr,
  1574. [DISP_CC_MDSS_DPTX3_AUX_CLK_SRC] = &disp_cc_mdss_dptx3_aux_clk_src.clkr,
  1575. [DISP_CC_MDSS_DPTX3_CRYPTO_CLK] = &disp_cc_mdss_dptx3_crypto_clk.clkr,
  1576. [DISP_CC_MDSS_DPTX3_LINK_CLK] = &disp_cc_mdss_dptx3_link_clk.clkr,
  1577. [DISP_CC_MDSS_DPTX3_LINK_CLK_SRC] = &disp_cc_mdss_dptx3_link_clk_src.clkr,
  1578. [DISP_CC_MDSS_DPTX3_LINK_DIV_CLK_SRC] = &disp_cc_mdss_dptx3_link_div_clk_src.clkr,
  1579. [DISP_CC_MDSS_DPTX3_LINK_INTF_CLK] = &disp_cc_mdss_dptx3_link_intf_clk.clkr,
  1580. [DISP_CC_MDSS_DPTX3_PIXEL0_CLK] = &disp_cc_mdss_dptx3_pixel0_clk.clkr,
  1581. [DISP_CC_MDSS_DPTX3_PIXEL0_CLK_SRC] = &disp_cc_mdss_dptx3_pixel0_clk_src.clkr,
  1582. [DISP_CC_MDSS_ESC0_CLK] = &disp_cc_mdss_esc0_clk.clkr,
  1583. [DISP_CC_MDSS_ESC0_CLK_SRC] = &disp_cc_mdss_esc0_clk_src.clkr,
  1584. [DISP_CC_MDSS_ESC1_CLK] = &disp_cc_mdss_esc1_clk.clkr,
  1585. [DISP_CC_MDSS_ESC1_CLK_SRC] = &disp_cc_mdss_esc1_clk_src.clkr,
  1586. [DISP_CC_MDSS_MDP1_CLK] = &disp_cc_mdss_mdp1_clk.clkr,
  1587. [DISP_CC_MDSS_MDP_CLK] = &disp_cc_mdss_mdp_clk.clkr,
  1588. [DISP_CC_MDSS_MDP_CLK_SRC] = &disp_cc_mdss_mdp_clk_src.clkr,
  1589. [DISP_CC_MDSS_MDP_LUT1_CLK] = &disp_cc_mdss_mdp_lut1_clk.clkr,
  1590. [DISP_CC_MDSS_MDP_LUT_CLK] = &disp_cc_mdss_mdp_lut_clk.clkr,
  1591. [DISP_CC_MDSS_NON_GDSC_AHB_CLK] = &disp_cc_mdss_non_gdsc_ahb_clk.clkr,
  1592. [DISP_CC_MDSS_PCLK0_CLK] = &disp_cc_mdss_pclk0_clk.clkr,
  1593. [DISP_CC_MDSS_PCLK0_CLK_SRC] = &disp_cc_mdss_pclk0_clk_src.clkr,
  1594. [DISP_CC_MDSS_PCLK1_CLK] = &disp_cc_mdss_pclk1_clk.clkr,
  1595. [DISP_CC_MDSS_PCLK1_CLK_SRC] = &disp_cc_mdss_pclk1_clk_src.clkr,
  1596. [DISP_CC_MDSS_ROT1_CLK] = &disp_cc_mdss_rot1_clk.clkr,
  1597. [DISP_CC_MDSS_ROT_CLK] = &disp_cc_mdss_rot_clk.clkr,
  1598. [DISP_CC_MDSS_ROT_CLK_SRC] = &disp_cc_mdss_rot_clk_src.clkr,
  1599. [DISP_CC_MDSS_RSCC_AHB_CLK] = &disp_cc_mdss_rscc_ahb_clk.clkr,
  1600. [DISP_CC_MDSS_RSCC_VSYNC_CLK] = &disp_cc_mdss_rscc_vsync_clk.clkr,
  1601. [DISP_CC_MDSS_VSYNC1_CLK] = &disp_cc_mdss_vsync1_clk.clkr,
  1602. [DISP_CC_MDSS_VSYNC_CLK] = &disp_cc_mdss_vsync_clk.clkr,
  1603. [DISP_CC_MDSS_VSYNC_CLK_SRC] = &disp_cc_mdss_vsync_clk_src.clkr,
  1604. [DISP_CC_PLL0] = &disp_cc_pll0.clkr,
  1605. [DISP_CC_PLL1] = &disp_cc_pll1.clkr,
  1606. [DISP_CC_SLEEP_CLK] = &disp_cc_sleep_clk.clkr,
  1607. [DISP_CC_SLEEP_CLK_SRC] = &disp_cc_sleep_clk_src.clkr,
  1608. [DISP_CC_XO_CLK_SRC] = &disp_cc_xo_clk_src.clkr,
  1609. };
  1610. static const struct qcom_reset_map disp_cc_sm8450_resets[] = {
  1611. [DISP_CC_MDSS_CORE_BCR] = { 0x8000 },
  1612. [DISP_CC_MDSS_CORE_INT2_BCR] = { 0xa000 },
  1613. [DISP_CC_MDSS_RSCC_BCR] = { 0xc000 },
  1614. };
  1615. static struct gdsc *disp_cc_sm8450_gdscs[] = {
  1616. [MDSS_GDSC] = &mdss_gdsc,
  1617. [MDSS_INT2_GDSC] = &mdss_int2_gdsc,
  1618. };
  1619. static const struct regmap_config disp_cc_sm8450_regmap_config = {
  1620. .reg_bits = 32,
  1621. .reg_stride = 4,
  1622. .val_bits = 32,
  1623. .max_register = 0x11008,
  1624. .fast_io = true,
  1625. };
  1626. static struct qcom_cc_desc disp_cc_sm8450_desc = {
  1627. .config = &disp_cc_sm8450_regmap_config,
  1628. .clks = disp_cc_sm8450_clocks,
  1629. .num_clks = ARRAY_SIZE(disp_cc_sm8450_clocks),
  1630. .resets = disp_cc_sm8450_resets,
  1631. .num_resets = ARRAY_SIZE(disp_cc_sm8450_resets),
  1632. .gdscs = disp_cc_sm8450_gdscs,
  1633. .num_gdscs = ARRAY_SIZE(disp_cc_sm8450_gdscs),
  1634. };
  1635. static const struct of_device_id disp_cc_sm8450_match_table[] = {
  1636. { .compatible = "qcom,sm8450-dispcc" },
  1637. { }
  1638. };
  1639. MODULE_DEVICE_TABLE(of, disp_cc_sm8450_match_table);
  1640. static void disp_cc_sm8450_pm_runtime_disable(void *data)
  1641. {
  1642. pm_runtime_disable(data);
  1643. }
  1644. static int disp_cc_sm8450_probe(struct platform_device *pdev)
  1645. {
  1646. struct regmap *regmap;
  1647. int ret;
  1648. pm_runtime_enable(&pdev->dev);
  1649. ret = devm_add_action_or_reset(&pdev->dev, disp_cc_sm8450_pm_runtime_disable, &pdev->dev);
  1650. if (ret)
  1651. return ret;
  1652. ret = pm_runtime_resume_and_get(&pdev->dev);
  1653. if (ret)
  1654. return ret;
  1655. regmap = qcom_cc_map(pdev, &disp_cc_sm8450_desc);
  1656. if (IS_ERR(regmap)) {
  1657. ret = PTR_ERR(regmap);
  1658. goto err_put_rpm;
  1659. }
  1660. clk_lucid_evo_pll_configure(&disp_cc_pll0, regmap, &disp_cc_pll0_config);
  1661. clk_lucid_evo_pll_configure(&disp_cc_pll1, regmap, &disp_cc_pll1_config);
  1662. /* Enable clock gating for MDP clocks */
  1663. regmap_update_bits(regmap, DISP_CC_MISC_CMD, 0x10, 0x10);
  1664. /*
  1665. * Keep clocks always enabled:
  1666. * disp_cc_xo_clk
  1667. */
  1668. regmap_update_bits(regmap, 0xe05c, BIT(0), BIT(0));
  1669. ret = qcom_cc_really_probe(pdev, &disp_cc_sm8450_desc, regmap);
  1670. if (ret)
  1671. goto err_put_rpm;
  1672. pm_runtime_put(&pdev->dev);
  1673. return 0;
  1674. err_put_rpm:
  1675. pm_runtime_put_sync(&pdev->dev);
  1676. return ret;
  1677. }
  1678. static struct platform_driver disp_cc_sm8450_driver = {
  1679. .probe = disp_cc_sm8450_probe,
  1680. .driver = {
  1681. .name = "disp_cc-sm8450",
  1682. .of_match_table = disp_cc_sm8450_match_table,
  1683. },
  1684. };
  1685. static int __init disp_cc_sm8450_init(void)
  1686. {
  1687. return platform_driver_register(&disp_cc_sm8450_driver);
  1688. }
  1689. subsys_initcall(disp_cc_sm8450_init);
  1690. static void __exit disp_cc_sm8450_exit(void)
  1691. {
  1692. platform_driver_unregister(&disp_cc_sm8450_driver);
  1693. }
  1694. module_exit(disp_cc_sm8450_exit);
  1695. MODULE_DESCRIPTION("QTI DISPCC SM8450 Driver");
  1696. MODULE_LICENSE("GPL");