dispcc-sm6115.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Based on dispcc-qcm2290.c
  4. * Copyright (c) 2020, The Linux Foundation. All rights reserved.
  5. * Copyright (c) 2021, Linaro Ltd.
  6. */
  7. #include <linux/err.h>
  8. #include <linux/kernel.h>
  9. #include <linux/module.h>
  10. #include <linux/of_device.h>
  11. #include <linux/of.h>
  12. #include <linux/regmap.h>
  13. #include <dt-bindings/clock/qcom,sm6115-dispcc.h>
  14. #include "clk-alpha-pll.h"
  15. #include "clk-branch.h"
  16. #include "clk-rcg.h"
  17. #include "clk-regmap.h"
  18. #include "clk-regmap-divider.h"
  19. #include "common.h"
  20. #include "gdsc.h"
  21. enum {
  22. DT_BI_TCXO,
  23. DT_SLEEP_CLK,
  24. DT_DSI0_PHY_PLL_OUT_BYTECLK,
  25. DT_DSI0_PHY_PLL_OUT_DSICLK,
  26. DT_GPLL0_DISP_DIV,
  27. };
  28. enum {
  29. P_BI_TCXO,
  30. P_DISP_CC_PLL0_OUT_MAIN,
  31. P_DSI0_PHY_PLL_OUT_BYTECLK,
  32. P_DSI0_PHY_PLL_OUT_DSICLK,
  33. P_GPLL0_OUT_MAIN,
  34. P_SLEEP_CLK,
  35. };
  36. static const struct clk_parent_data parent_data_tcxo = { .index = DT_BI_TCXO };
  37. static const struct pll_vco spark_vco[] = {
  38. { 500000000, 1000000000, 2 },
  39. };
  40. /* 768MHz configuration */
  41. static const struct alpha_pll_config disp_cc_pll0_config = {
  42. .l = 0x28,
  43. .alpha = 0x0,
  44. .alpha_en_mask = BIT(24),
  45. .vco_val = 0x2 << 20,
  46. .vco_mask = GENMASK(21, 20),
  47. .main_output_mask = BIT(0),
  48. .config_ctl_val = 0x4001055B,
  49. };
  50. static struct clk_alpha_pll disp_cc_pll0 = {
  51. .offset = 0x0,
  52. .vco_table = spark_vco,
  53. .num_vco = ARRAY_SIZE(spark_vco),
  54. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  55. .clkr = {
  56. .hw.init = &(struct clk_init_data){
  57. .name = "disp_cc_pll0",
  58. .parent_data = &parent_data_tcxo,
  59. .num_parents = 1,
  60. .ops = &clk_alpha_pll_ops,
  61. },
  62. },
  63. };
  64. static const struct clk_div_table post_div_table_disp_cc_pll0_out_main[] = {
  65. { 0x0, 1 },
  66. { }
  67. };
  68. static struct clk_alpha_pll_postdiv disp_cc_pll0_out_main = {
  69. .offset = 0x0,
  70. .post_div_shift = 8,
  71. .post_div_table = post_div_table_disp_cc_pll0_out_main,
  72. .num_post_div = ARRAY_SIZE(post_div_table_disp_cc_pll0_out_main),
  73. .width = 4,
  74. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  75. .clkr.hw.init = &(struct clk_init_data){
  76. .name = "disp_cc_pll0_out_main",
  77. .parent_hws = (const struct clk_hw*[]){
  78. &disp_cc_pll0.clkr.hw,
  79. },
  80. .num_parents = 1,
  81. .flags = CLK_SET_RATE_PARENT,
  82. .ops = &clk_alpha_pll_postdiv_ops,
  83. },
  84. };
  85. static const struct parent_map disp_cc_parent_map_0[] = {
  86. { P_BI_TCXO, 0 },
  87. { P_DSI0_PHY_PLL_OUT_BYTECLK, 1 },
  88. };
  89. static const struct clk_parent_data disp_cc_parent_data_0[] = {
  90. { .index = DT_BI_TCXO },
  91. { .index = DT_DSI0_PHY_PLL_OUT_BYTECLK },
  92. };
  93. static const struct parent_map disp_cc_parent_map_1[] = {
  94. { P_BI_TCXO, 0 },
  95. };
  96. static const struct clk_parent_data disp_cc_parent_data_1[] = {
  97. { .index = DT_BI_TCXO },
  98. };
  99. static const struct parent_map disp_cc_parent_map_2[] = {
  100. { P_BI_TCXO, 0 },
  101. { P_GPLL0_OUT_MAIN, 4 },
  102. };
  103. static const struct clk_parent_data disp_cc_parent_data_2[] = {
  104. { .index = DT_BI_TCXO },
  105. { .index = DT_GPLL0_DISP_DIV },
  106. };
  107. static const struct parent_map disp_cc_parent_map_3[] = {
  108. { P_BI_TCXO, 0 },
  109. { P_DISP_CC_PLL0_OUT_MAIN, 1 },
  110. };
  111. static const struct clk_parent_data disp_cc_parent_data_3[] = {
  112. { .index = DT_BI_TCXO },
  113. { .hw = &disp_cc_pll0_out_main.clkr.hw },
  114. };
  115. static const struct parent_map disp_cc_parent_map_4[] = {
  116. { P_BI_TCXO, 0 },
  117. { P_DSI0_PHY_PLL_OUT_DSICLK, 1 },
  118. };
  119. static const struct clk_parent_data disp_cc_parent_data_4[] = {
  120. { .index = DT_BI_TCXO },
  121. { .index = DT_DSI0_PHY_PLL_OUT_DSICLK },
  122. };
  123. static const struct parent_map disp_cc_parent_map_5[] = {
  124. { P_SLEEP_CLK, 0 },
  125. };
  126. static const struct clk_parent_data disp_cc_parent_data_5[] = {
  127. { .index = DT_SLEEP_CLK, },
  128. };
  129. static struct clk_rcg2 disp_cc_mdss_byte0_clk_src = {
  130. .cmd_rcgr = 0x20bc,
  131. .mnd_width = 0,
  132. .hid_width = 5,
  133. .parent_map = disp_cc_parent_map_0,
  134. .clkr.hw.init = &(struct clk_init_data){
  135. .name = "disp_cc_mdss_byte0_clk_src",
  136. .parent_data = disp_cc_parent_data_0,
  137. .num_parents = ARRAY_SIZE(disp_cc_parent_data_0),
  138. /* For set_rate and set_parent to succeed, parent(s) must be enabled */
  139. .flags = CLK_SET_RATE_PARENT | CLK_OPS_PARENT_ENABLE | CLK_GET_RATE_NOCACHE,
  140. .ops = &clk_byte2_ops,
  141. },
  142. };
  143. static struct clk_regmap_div disp_cc_mdss_byte0_div_clk_src = {
  144. .reg = 0x20d4,
  145. .shift = 0,
  146. .width = 2,
  147. .clkr.hw.init = &(struct clk_init_data) {
  148. .name = "disp_cc_mdss_byte0_div_clk_src",
  149. .parent_hws = (const struct clk_hw*[]){
  150. &disp_cc_mdss_byte0_clk_src.clkr.hw,
  151. },
  152. .num_parents = 1,
  153. .ops = &clk_regmap_div_ops,
  154. },
  155. };
  156. static const struct freq_tbl ftbl_disp_cc_mdss_ahb_clk_src[] = {
  157. F(19200000, P_BI_TCXO, 1, 0, 0),
  158. F(37500000, P_GPLL0_OUT_MAIN, 8, 0, 0),
  159. F(75000000, P_GPLL0_OUT_MAIN, 4, 0, 0),
  160. { }
  161. };
  162. static struct clk_rcg2 disp_cc_mdss_ahb_clk_src = {
  163. .cmd_rcgr = 0x2154,
  164. .mnd_width = 0,
  165. .hid_width = 5,
  166. .parent_map = disp_cc_parent_map_2,
  167. .freq_tbl = ftbl_disp_cc_mdss_ahb_clk_src,
  168. .clkr.hw.init = &(struct clk_init_data){
  169. .name = "disp_cc_mdss_ahb_clk_src",
  170. .parent_data = disp_cc_parent_data_2,
  171. .num_parents = ARRAY_SIZE(disp_cc_parent_data_2),
  172. .ops = &clk_rcg2_shared_ops,
  173. },
  174. };
  175. static const struct freq_tbl ftbl_disp_cc_mdss_esc0_clk_src[] = {
  176. F(19200000, P_BI_TCXO, 1, 0, 0),
  177. { }
  178. };
  179. static struct clk_rcg2 disp_cc_mdss_esc0_clk_src = {
  180. .cmd_rcgr = 0x20d8,
  181. .mnd_width = 0,
  182. .hid_width = 5,
  183. .parent_map = disp_cc_parent_map_0,
  184. .freq_tbl = ftbl_disp_cc_mdss_esc0_clk_src,
  185. .clkr.hw.init = &(struct clk_init_data){
  186. .name = "disp_cc_mdss_esc0_clk_src",
  187. .parent_data = disp_cc_parent_data_0,
  188. .num_parents = ARRAY_SIZE(disp_cc_parent_data_0),
  189. .ops = &clk_rcg2_ops,
  190. },
  191. };
  192. static const struct freq_tbl ftbl_disp_cc_mdss_mdp_clk_src[] = {
  193. F(19200000, P_BI_TCXO, 1, 0, 0),
  194. F(192000000, P_DISP_CC_PLL0_OUT_MAIN, 4, 0, 0),
  195. F(256000000, P_DISP_CC_PLL0_OUT_MAIN, 3, 0, 0),
  196. F(307200000, P_DISP_CC_PLL0_OUT_MAIN, 2.5, 0, 0),
  197. F(384000000, P_DISP_CC_PLL0_OUT_MAIN, 2, 0, 0),
  198. { }
  199. };
  200. static struct clk_rcg2 disp_cc_mdss_mdp_clk_src = {
  201. .cmd_rcgr = 0x2074,
  202. .mnd_width = 0,
  203. .hid_width = 5,
  204. .parent_map = disp_cc_parent_map_3,
  205. .freq_tbl = ftbl_disp_cc_mdss_mdp_clk_src,
  206. .clkr.hw.init = &(struct clk_init_data){
  207. .name = "disp_cc_mdss_mdp_clk_src",
  208. .parent_data = disp_cc_parent_data_3,
  209. .num_parents = ARRAY_SIZE(disp_cc_parent_data_3),
  210. .flags = CLK_SET_RATE_PARENT,
  211. .ops = &clk_rcg2_shared_ops,
  212. },
  213. };
  214. static struct clk_rcg2 disp_cc_mdss_pclk0_clk_src = {
  215. .cmd_rcgr = 0x205c,
  216. .mnd_width = 8,
  217. .hid_width = 5,
  218. .parent_map = disp_cc_parent_map_4,
  219. .clkr.hw.init = &(struct clk_init_data){
  220. .name = "disp_cc_mdss_pclk0_clk_src",
  221. .parent_data = disp_cc_parent_data_4,
  222. .num_parents = ARRAY_SIZE(disp_cc_parent_data_4),
  223. /* For set_rate and set_parent to succeed, parent(s) must be enabled */
  224. .flags = CLK_SET_RATE_PARENT | CLK_OPS_PARENT_ENABLE | CLK_GET_RATE_NOCACHE,
  225. .ops = &clk_pixel_ops,
  226. },
  227. };
  228. static const struct freq_tbl ftbl_disp_cc_mdss_rot_clk_src[] = {
  229. F(19200000, P_BI_TCXO, 1, 0, 0),
  230. F(192000000, P_DISP_CC_PLL0_OUT_MAIN, 4, 0, 0),
  231. F(256000000, P_DISP_CC_PLL0_OUT_MAIN, 3, 0, 0),
  232. F(307200000, P_DISP_CC_PLL0_OUT_MAIN, 2.5, 0, 0),
  233. { }
  234. };
  235. static struct clk_rcg2 disp_cc_mdss_rot_clk_src = {
  236. .cmd_rcgr = 0x208c,
  237. .mnd_width = 0,
  238. .hid_width = 5,
  239. .parent_map = disp_cc_parent_map_3,
  240. .freq_tbl = ftbl_disp_cc_mdss_rot_clk_src,
  241. .clkr.hw.init = &(struct clk_init_data){
  242. .name = "disp_cc_mdss_rot_clk_src",
  243. .parent_data = disp_cc_parent_data_3,
  244. .num_parents = ARRAY_SIZE(disp_cc_parent_data_3),
  245. .flags = CLK_SET_RATE_PARENT,
  246. .ops = &clk_rcg2_shared_ops,
  247. },
  248. };
  249. static struct clk_rcg2 disp_cc_mdss_vsync_clk_src = {
  250. .cmd_rcgr = 0x20a4,
  251. .mnd_width = 0,
  252. .hid_width = 5,
  253. .parent_map = disp_cc_parent_map_1,
  254. .freq_tbl = ftbl_disp_cc_mdss_esc0_clk_src,
  255. .clkr.hw.init = &(struct clk_init_data){
  256. .name = "disp_cc_mdss_vsync_clk_src",
  257. .parent_data = disp_cc_parent_data_1,
  258. .num_parents = ARRAY_SIZE(disp_cc_parent_data_1),
  259. .flags = CLK_SET_RATE_PARENT,
  260. .ops = &clk_rcg2_shared_ops,
  261. },
  262. };
  263. static const struct freq_tbl ftbl_disp_cc_sleep_clk_src[] = {
  264. F(32764, P_SLEEP_CLK, 1, 0, 0),
  265. { }
  266. };
  267. static struct clk_rcg2 disp_cc_sleep_clk_src = {
  268. .cmd_rcgr = 0x6050,
  269. .mnd_width = 0,
  270. .hid_width = 5,
  271. .parent_map = disp_cc_parent_map_5,
  272. .freq_tbl = ftbl_disp_cc_sleep_clk_src,
  273. .clkr.hw.init = &(struct clk_init_data){
  274. .name = "disp_cc_sleep_clk_src",
  275. .parent_data = disp_cc_parent_data_5,
  276. .num_parents = ARRAY_SIZE(disp_cc_parent_data_5),
  277. .ops = &clk_rcg2_ops,
  278. },
  279. };
  280. static struct clk_branch disp_cc_mdss_ahb_clk = {
  281. .halt_reg = 0x2044,
  282. .halt_check = BRANCH_HALT,
  283. .clkr = {
  284. .enable_reg = 0x2044,
  285. .enable_mask = BIT(0),
  286. .hw.init = &(struct clk_init_data){
  287. .name = "disp_cc_mdss_ahb_clk",
  288. .parent_hws = (const struct clk_hw*[]){
  289. &disp_cc_mdss_ahb_clk_src.clkr.hw,
  290. },
  291. .num_parents = 1,
  292. .flags = CLK_SET_RATE_PARENT,
  293. .ops = &clk_branch2_ops,
  294. },
  295. },
  296. };
  297. static struct clk_branch disp_cc_mdss_byte0_clk = {
  298. .halt_reg = 0x2024,
  299. .halt_check = BRANCH_HALT,
  300. .clkr = {
  301. .enable_reg = 0x2024,
  302. .enable_mask = BIT(0),
  303. .hw.init = &(struct clk_init_data){
  304. .name = "disp_cc_mdss_byte0_clk",
  305. .parent_hws = (const struct clk_hw*[]){
  306. &disp_cc_mdss_byte0_clk_src.clkr.hw,
  307. },
  308. .num_parents = 1,
  309. .flags = CLK_SET_RATE_PARENT | CLK_GET_RATE_NOCACHE,
  310. .ops = &clk_branch2_ops,
  311. },
  312. },
  313. };
  314. static struct clk_branch disp_cc_mdss_byte0_intf_clk = {
  315. .halt_reg = 0x2028,
  316. .halt_check = BRANCH_HALT,
  317. .clkr = {
  318. .enable_reg = 0x2028,
  319. .enable_mask = BIT(0),
  320. .hw.init = &(struct clk_init_data){
  321. .name = "disp_cc_mdss_byte0_intf_clk",
  322. .parent_hws = (const struct clk_hw*[]){
  323. &disp_cc_mdss_byte0_div_clk_src.clkr.hw,
  324. },
  325. .num_parents = 1,
  326. .flags = CLK_SET_RATE_PARENT | CLK_GET_RATE_NOCACHE,
  327. .ops = &clk_branch2_ops,
  328. },
  329. },
  330. };
  331. static struct clk_branch disp_cc_mdss_esc0_clk = {
  332. .halt_reg = 0x202c,
  333. .halt_check = BRANCH_HALT,
  334. .clkr = {
  335. .enable_reg = 0x202c,
  336. .enable_mask = BIT(0),
  337. .hw.init = &(struct clk_init_data){
  338. .name = "disp_cc_mdss_esc0_clk",
  339. .parent_hws = (const struct clk_hw*[]){
  340. &disp_cc_mdss_esc0_clk_src.clkr.hw,
  341. },
  342. .num_parents = 1,
  343. .flags = CLK_SET_RATE_PARENT,
  344. .ops = &clk_branch2_ops,
  345. },
  346. },
  347. };
  348. static struct clk_branch disp_cc_mdss_mdp_clk = {
  349. .halt_reg = 0x2008,
  350. .halt_check = BRANCH_HALT,
  351. .clkr = {
  352. .enable_reg = 0x2008,
  353. .enable_mask = BIT(0),
  354. .hw.init = &(struct clk_init_data){
  355. .name = "disp_cc_mdss_mdp_clk",
  356. .parent_hws = (const struct clk_hw*[]){
  357. &disp_cc_mdss_mdp_clk_src.clkr.hw,
  358. },
  359. .num_parents = 1,
  360. .flags = CLK_SET_RATE_PARENT,
  361. .ops = &clk_branch2_ops,
  362. },
  363. },
  364. };
  365. static struct clk_branch disp_cc_mdss_mdp_lut_clk = {
  366. .halt_reg = 0x2018,
  367. .halt_check = BRANCH_HALT_VOTED,
  368. .clkr = {
  369. .enable_reg = 0x2018,
  370. .enable_mask = BIT(0),
  371. .hw.init = &(struct clk_init_data){
  372. .name = "disp_cc_mdss_mdp_lut_clk",
  373. .parent_hws = (const struct clk_hw*[]){
  374. &disp_cc_mdss_mdp_clk_src.clkr.hw,
  375. },
  376. .num_parents = 1,
  377. .flags = CLK_SET_RATE_PARENT,
  378. .ops = &clk_branch2_ops,
  379. },
  380. },
  381. };
  382. static struct clk_branch disp_cc_mdss_non_gdsc_ahb_clk = {
  383. .halt_reg = 0x4004,
  384. .halt_check = BRANCH_HALT_VOTED,
  385. .clkr = {
  386. .enable_reg = 0x4004,
  387. .enable_mask = BIT(0),
  388. .hw.init = &(struct clk_init_data){
  389. .name = "disp_cc_mdss_non_gdsc_ahb_clk",
  390. .parent_hws = (const struct clk_hw*[]){
  391. &disp_cc_mdss_ahb_clk_src.clkr.hw,
  392. },
  393. .num_parents = 1,
  394. .flags = CLK_SET_RATE_PARENT,
  395. .ops = &clk_branch2_ops,
  396. },
  397. },
  398. };
  399. static struct clk_branch disp_cc_mdss_pclk0_clk = {
  400. .halt_reg = 0x2004,
  401. .halt_check = BRANCH_HALT,
  402. .clkr = {
  403. .enable_reg = 0x2004,
  404. .enable_mask = BIT(0),
  405. .hw.init = &(struct clk_init_data){
  406. .name = "disp_cc_mdss_pclk0_clk",
  407. .parent_hws = (const struct clk_hw*[]){
  408. &disp_cc_mdss_pclk0_clk_src.clkr.hw,
  409. },
  410. .num_parents = 1,
  411. .flags = CLK_SET_RATE_PARENT | CLK_GET_RATE_NOCACHE,
  412. .ops = &clk_branch2_ops,
  413. },
  414. },
  415. };
  416. static struct clk_branch disp_cc_mdss_rot_clk = {
  417. .halt_reg = 0x2010,
  418. .halt_check = BRANCH_HALT,
  419. .clkr = {
  420. .enable_reg = 0x2010,
  421. .enable_mask = BIT(0),
  422. .hw.init = &(struct clk_init_data){
  423. .name = "disp_cc_mdss_rot_clk",
  424. .parent_names = (const char *[]){
  425. "disp_cc_mdss_rot_clk_src",
  426. },
  427. .num_parents = 1,
  428. .flags = CLK_SET_RATE_PARENT,
  429. .ops = &clk_branch2_ops,
  430. },
  431. },
  432. };
  433. static struct clk_branch disp_cc_mdss_vsync_clk = {
  434. .halt_reg = 0x2020,
  435. .halt_check = BRANCH_HALT,
  436. .clkr = {
  437. .enable_reg = 0x2020,
  438. .enable_mask = BIT(0),
  439. .hw.init = &(struct clk_init_data){
  440. .name = "disp_cc_mdss_vsync_clk",
  441. .parent_hws = (const struct clk_hw*[]){
  442. &disp_cc_mdss_vsync_clk_src.clkr.hw,
  443. },
  444. .num_parents = 1,
  445. .flags = CLK_SET_RATE_PARENT,
  446. .ops = &clk_branch2_ops,
  447. },
  448. },
  449. };
  450. static struct clk_branch disp_cc_sleep_clk = {
  451. .halt_reg = 0x6068,
  452. .halt_check = BRANCH_HALT,
  453. .clkr = {
  454. .enable_reg = 0x6068,
  455. .enable_mask = BIT(0),
  456. .hw.init = &(struct clk_init_data){
  457. .name = "disp_cc_sleep_clk",
  458. .parent_hws = (const struct clk_hw*[]){
  459. &disp_cc_sleep_clk_src.clkr.hw,
  460. },
  461. .num_parents = 1,
  462. .flags = CLK_SET_RATE_PARENT,
  463. .ops = &clk_branch2_ops,
  464. },
  465. },
  466. };
  467. static struct gdsc mdss_gdsc = {
  468. .gdscr = 0x3000,
  469. .pd = {
  470. .name = "mdss_gdsc",
  471. },
  472. .pwrsts = PWRSTS_OFF_ON,
  473. .flags = HW_CTRL,
  474. };
  475. static struct gdsc *disp_cc_sm6115_gdscs[] = {
  476. [MDSS_GDSC] = &mdss_gdsc,
  477. };
  478. static struct clk_regmap *disp_cc_sm6115_clocks[] = {
  479. [DISP_CC_PLL0] = &disp_cc_pll0.clkr,
  480. [DISP_CC_PLL0_OUT_MAIN] = &disp_cc_pll0_out_main.clkr,
  481. [DISP_CC_MDSS_AHB_CLK] = &disp_cc_mdss_ahb_clk.clkr,
  482. [DISP_CC_MDSS_AHB_CLK_SRC] = &disp_cc_mdss_ahb_clk_src.clkr,
  483. [DISP_CC_MDSS_BYTE0_CLK] = &disp_cc_mdss_byte0_clk.clkr,
  484. [DISP_CC_MDSS_BYTE0_CLK_SRC] = &disp_cc_mdss_byte0_clk_src.clkr,
  485. [DISP_CC_MDSS_BYTE0_DIV_CLK_SRC] = &disp_cc_mdss_byte0_div_clk_src.clkr,
  486. [DISP_CC_MDSS_BYTE0_INTF_CLK] = &disp_cc_mdss_byte0_intf_clk.clkr,
  487. [DISP_CC_MDSS_ESC0_CLK] = &disp_cc_mdss_esc0_clk.clkr,
  488. [DISP_CC_MDSS_ESC0_CLK_SRC] = &disp_cc_mdss_esc0_clk_src.clkr,
  489. [DISP_CC_MDSS_MDP_CLK] = &disp_cc_mdss_mdp_clk.clkr,
  490. [DISP_CC_MDSS_MDP_CLK_SRC] = &disp_cc_mdss_mdp_clk_src.clkr,
  491. [DISP_CC_MDSS_MDP_LUT_CLK] = &disp_cc_mdss_mdp_lut_clk.clkr,
  492. [DISP_CC_MDSS_NON_GDSC_AHB_CLK] = &disp_cc_mdss_non_gdsc_ahb_clk.clkr,
  493. [DISP_CC_MDSS_PCLK0_CLK] = &disp_cc_mdss_pclk0_clk.clkr,
  494. [DISP_CC_MDSS_PCLK0_CLK_SRC] = &disp_cc_mdss_pclk0_clk_src.clkr,
  495. [DISP_CC_MDSS_ROT_CLK] = &disp_cc_mdss_rot_clk.clkr,
  496. [DISP_CC_MDSS_ROT_CLK_SRC] = &disp_cc_mdss_rot_clk_src.clkr,
  497. [DISP_CC_MDSS_VSYNC_CLK] = &disp_cc_mdss_vsync_clk.clkr,
  498. [DISP_CC_MDSS_VSYNC_CLK_SRC] = &disp_cc_mdss_vsync_clk_src.clkr,
  499. [DISP_CC_SLEEP_CLK] = &disp_cc_sleep_clk.clkr,
  500. [DISP_CC_SLEEP_CLK_SRC] = &disp_cc_sleep_clk_src.clkr,
  501. };
  502. static const struct regmap_config disp_cc_sm6115_regmap_config = {
  503. .reg_bits = 32,
  504. .reg_stride = 4,
  505. .val_bits = 32,
  506. .max_register = 0x10000,
  507. .fast_io = true,
  508. };
  509. static const struct qcom_cc_desc disp_cc_sm6115_desc = {
  510. .config = &disp_cc_sm6115_regmap_config,
  511. .clks = disp_cc_sm6115_clocks,
  512. .num_clks = ARRAY_SIZE(disp_cc_sm6115_clocks),
  513. .gdscs = disp_cc_sm6115_gdscs,
  514. .num_gdscs = ARRAY_SIZE(disp_cc_sm6115_gdscs),
  515. };
  516. static const struct of_device_id disp_cc_sm6115_match_table[] = {
  517. { .compatible = "qcom,sm6115-dispcc" },
  518. { }
  519. };
  520. MODULE_DEVICE_TABLE(of, disp_cc_sm6115_match_table);
  521. static int disp_cc_sm6115_probe(struct platform_device *pdev)
  522. {
  523. struct regmap *regmap;
  524. int ret;
  525. regmap = qcom_cc_map(pdev, &disp_cc_sm6115_desc);
  526. if (IS_ERR(regmap))
  527. return PTR_ERR(regmap);
  528. clk_alpha_pll_configure(&disp_cc_pll0, regmap, &disp_cc_pll0_config);
  529. /* Keep DISP_CC_XO_CLK always-ON */
  530. regmap_update_bits(regmap, 0x604c, BIT(0), BIT(0));
  531. ret = qcom_cc_really_probe(pdev, &disp_cc_sm6115_desc, regmap);
  532. if (ret) {
  533. dev_err(&pdev->dev, "Failed to register DISP CC clocks\n");
  534. return ret;
  535. }
  536. return ret;
  537. }
  538. static struct platform_driver disp_cc_sm6115_driver = {
  539. .probe = disp_cc_sm6115_probe,
  540. .driver = {
  541. .name = "dispcc-sm6115",
  542. .of_match_table = disp_cc_sm6115_match_table,
  543. },
  544. };
  545. module_platform_driver(disp_cc_sm6115_driver);
  546. MODULE_DESCRIPTION("Qualcomm SM6115 Display Clock controller");
  547. MODULE_LICENSE("GPL");