dispcc-qcm2290.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2020, The Linux Foundation. All rights reserved.
  4. * Copyright (c) 2021, Linaro Ltd.
  5. */
  6. #include <linux/err.h>
  7. #include <linux/kernel.h>
  8. #include <linux/module.h>
  9. #include <linux/of_device.h>
  10. #include <linux/of.h>
  11. #include <linux/regmap.h>
  12. #include <dt-bindings/clock/qcom,dispcc-qcm2290.h>
  13. #include "clk-alpha-pll.h"
  14. #include "clk-branch.h"
  15. #include "clk-rcg.h"
  16. #include "clk-regmap.h"
  17. #include "clk-regmap-divider.h"
  18. #include "common.h"
  19. #include "gdsc.h"
  20. enum {
  21. P_BI_TCXO,
  22. P_BI_TCXO_AO,
  23. P_DISP_CC_PLL0_OUT_MAIN,
  24. P_DSI0_PHY_PLL_OUT_BYTECLK,
  25. P_DSI0_PHY_PLL_OUT_DSICLK,
  26. P_GPLL0_OUT_DIV,
  27. P_GPLL0_OUT_MAIN,
  28. P_SLEEP_CLK,
  29. };
  30. static const struct pll_vco spark_vco[] = {
  31. { 500000000, 1000000000, 2 },
  32. };
  33. /* 768MHz configuration */
  34. static const struct alpha_pll_config disp_cc_pll0_config = {
  35. .l = 0x28,
  36. .alpha = 0x0,
  37. .alpha_en_mask = BIT(24),
  38. .vco_val = 0x2 << 20,
  39. .vco_mask = GENMASK(21, 20),
  40. .main_output_mask = BIT(0),
  41. .config_ctl_val = 0x4001055B,
  42. };
  43. static struct clk_alpha_pll disp_cc_pll0 = {
  44. .offset = 0x0,
  45. .vco_table = spark_vco,
  46. .num_vco = ARRAY_SIZE(spark_vco),
  47. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_DEFAULT],
  48. .clkr = {
  49. .hw.init = &(struct clk_init_data){
  50. .name = "disp_cc_pll0",
  51. .parent_data = &(const struct clk_parent_data){
  52. .fw_name = "bi_tcxo",
  53. },
  54. .num_parents = 1,
  55. .ops = &clk_alpha_pll_ops,
  56. },
  57. },
  58. };
  59. static const struct parent_map disp_cc_parent_map_0[] = {
  60. { P_BI_TCXO, 0 },
  61. { P_DSI0_PHY_PLL_OUT_BYTECLK, 1 },
  62. };
  63. static const struct clk_parent_data disp_cc_parent_data_0[] = {
  64. { .fw_name = "bi_tcxo" },
  65. { .fw_name = "dsi0_phy_pll_out_byteclk" },
  66. };
  67. static const struct parent_map disp_cc_parent_map_1[] = {
  68. { P_BI_TCXO, 0 },
  69. };
  70. static const struct clk_parent_data disp_cc_parent_data_1[] = {
  71. { .fw_name = "bi_tcxo" },
  72. };
  73. static const struct parent_map disp_cc_parent_map_2[] = {
  74. { P_BI_TCXO_AO, 0 },
  75. { P_GPLL0_OUT_DIV, 4 },
  76. };
  77. static const struct clk_parent_data disp_cc_parent_data_2[] = {
  78. { .fw_name = "bi_tcxo_ao" },
  79. { .fw_name = "gcc_disp_gpll0_div_clk_src" },
  80. };
  81. static const struct parent_map disp_cc_parent_map_3[] = {
  82. { P_BI_TCXO, 0 },
  83. { P_DISP_CC_PLL0_OUT_MAIN, 1 },
  84. { P_GPLL0_OUT_MAIN, 4 },
  85. };
  86. static const struct clk_parent_data disp_cc_parent_data_3[] = {
  87. { .fw_name = "bi_tcxo" },
  88. { .hw = &disp_cc_pll0.clkr.hw },
  89. { .fw_name = "gcc_disp_gpll0_clk_src" },
  90. };
  91. static const struct parent_map disp_cc_parent_map_4[] = {
  92. { P_BI_TCXO, 0 },
  93. { P_DSI0_PHY_PLL_OUT_DSICLK, 1 },
  94. };
  95. static const struct clk_parent_data disp_cc_parent_data_4[] = {
  96. { .fw_name = "bi_tcxo" },
  97. { .fw_name = "dsi0_phy_pll_out_dsiclk" },
  98. };
  99. static const struct parent_map disp_cc_parent_map_5[] = {
  100. { P_SLEEP_CLK, 0 },
  101. };
  102. static const struct clk_parent_data disp_cc_parent_data_5[] = {
  103. { .fw_name = "sleep_clk" },
  104. };
  105. static struct clk_rcg2 disp_cc_mdss_byte0_clk_src = {
  106. .cmd_rcgr = 0x20a4,
  107. .mnd_width = 0,
  108. .hid_width = 5,
  109. .parent_map = disp_cc_parent_map_0,
  110. .clkr.hw.init = &(struct clk_init_data){
  111. .name = "disp_cc_mdss_byte0_clk_src",
  112. .parent_data = disp_cc_parent_data_0,
  113. .num_parents = ARRAY_SIZE(disp_cc_parent_data_0),
  114. /* For set_rate and set_parent to succeed, parent(s) must be enabled */
  115. .flags = CLK_SET_RATE_PARENT | CLK_OPS_PARENT_ENABLE,
  116. .ops = &clk_byte2_ops,
  117. },
  118. };
  119. static struct clk_regmap_div disp_cc_mdss_byte0_div_clk_src = {
  120. .reg = 0x20bc,
  121. .shift = 0,
  122. .width = 2,
  123. .clkr.hw.init = &(struct clk_init_data) {
  124. .name = "disp_cc_mdss_byte0_div_clk_src",
  125. .parent_hws = (const struct clk_hw*[]){
  126. &disp_cc_mdss_byte0_clk_src.clkr.hw,
  127. },
  128. .num_parents = 1,
  129. .ops = &clk_regmap_div_ops,
  130. },
  131. };
  132. static const struct freq_tbl ftbl_disp_cc_mdss_ahb_clk_src[] = {
  133. F(19200000, P_BI_TCXO_AO, 1, 0, 0),
  134. F(37500000, P_GPLL0_OUT_DIV, 8, 0, 0),
  135. F(75000000, P_GPLL0_OUT_DIV, 4, 0, 0),
  136. { }
  137. };
  138. static struct clk_rcg2 disp_cc_mdss_ahb_clk_src = {
  139. .cmd_rcgr = 0x2154,
  140. .mnd_width = 0,
  141. .hid_width = 5,
  142. .parent_map = disp_cc_parent_map_2,
  143. .freq_tbl = ftbl_disp_cc_mdss_ahb_clk_src,
  144. .clkr.hw.init = &(struct clk_init_data){
  145. .name = "disp_cc_mdss_ahb_clk_src",
  146. .parent_data = disp_cc_parent_data_2,
  147. .num_parents = ARRAY_SIZE(disp_cc_parent_data_2),
  148. .ops = &clk_rcg2_shared_ops,
  149. },
  150. };
  151. static const struct freq_tbl ftbl_disp_cc_mdss_esc0_clk_src[] = {
  152. F(19200000, P_BI_TCXO, 1, 0, 0),
  153. { }
  154. };
  155. static struct clk_rcg2 disp_cc_mdss_esc0_clk_src = {
  156. .cmd_rcgr = 0x20c0,
  157. .mnd_width = 0,
  158. .hid_width = 5,
  159. .parent_map = disp_cc_parent_map_0,
  160. .freq_tbl = ftbl_disp_cc_mdss_esc0_clk_src,
  161. .clkr.hw.init = &(struct clk_init_data){
  162. .name = "disp_cc_mdss_esc0_clk_src",
  163. .parent_data = disp_cc_parent_data_0,
  164. .num_parents = ARRAY_SIZE(disp_cc_parent_data_0),
  165. .ops = &clk_rcg2_ops,
  166. },
  167. };
  168. static const struct freq_tbl ftbl_disp_cc_mdss_mdp_clk_src[] = {
  169. F(19200000, P_BI_TCXO, 1, 0, 0),
  170. F(192000000, P_DISP_CC_PLL0_OUT_MAIN, 4, 0, 0),
  171. F(256000000, P_DISP_CC_PLL0_OUT_MAIN, 3, 0, 0),
  172. F(307200000, P_DISP_CC_PLL0_OUT_MAIN, 2.5, 0, 0),
  173. F(384000000, P_DISP_CC_PLL0_OUT_MAIN, 2, 0, 0),
  174. { }
  175. };
  176. static struct clk_rcg2 disp_cc_mdss_mdp_clk_src = {
  177. .cmd_rcgr = 0x2074,
  178. .mnd_width = 0,
  179. .hid_width = 5,
  180. .parent_map = disp_cc_parent_map_3,
  181. .freq_tbl = ftbl_disp_cc_mdss_mdp_clk_src,
  182. .clkr.hw.init = &(struct clk_init_data){
  183. .name = "disp_cc_mdss_mdp_clk_src",
  184. .parent_data = disp_cc_parent_data_3,
  185. .num_parents = ARRAY_SIZE(disp_cc_parent_data_3),
  186. .flags = CLK_SET_RATE_PARENT,
  187. .ops = &clk_rcg2_shared_ops,
  188. },
  189. };
  190. static struct clk_rcg2 disp_cc_mdss_pclk0_clk_src = {
  191. .cmd_rcgr = 0x205c,
  192. .mnd_width = 8,
  193. .hid_width = 5,
  194. .parent_map = disp_cc_parent_map_4,
  195. .clkr.hw.init = &(struct clk_init_data){
  196. .name = "disp_cc_mdss_pclk0_clk_src",
  197. .parent_data = disp_cc_parent_data_4,
  198. .num_parents = ARRAY_SIZE(disp_cc_parent_data_4),
  199. /* For set_rate and set_parent to succeed, parent(s) must be enabled */
  200. .flags = CLK_SET_RATE_PARENT | CLK_OPS_PARENT_ENABLE,
  201. .ops = &clk_pixel_ops,
  202. },
  203. };
  204. static struct clk_rcg2 disp_cc_mdss_vsync_clk_src = {
  205. .cmd_rcgr = 0x208c,
  206. .mnd_width = 0,
  207. .hid_width = 5,
  208. .parent_map = disp_cc_parent_map_1,
  209. .freq_tbl = ftbl_disp_cc_mdss_esc0_clk_src,
  210. .clkr.hw.init = &(struct clk_init_data){
  211. .name = "disp_cc_mdss_vsync_clk_src",
  212. .parent_data = disp_cc_parent_data_1,
  213. .num_parents = ARRAY_SIZE(disp_cc_parent_data_1),
  214. .flags = CLK_SET_RATE_PARENT,
  215. .ops = &clk_rcg2_shared_ops,
  216. },
  217. };
  218. static const struct freq_tbl ftbl_disp_cc_sleep_clk_src[] = {
  219. F(32764, P_SLEEP_CLK, 1, 0, 0),
  220. { }
  221. };
  222. static struct clk_rcg2 disp_cc_sleep_clk_src = {
  223. .cmd_rcgr = 0x6050,
  224. .mnd_width = 0,
  225. .hid_width = 5,
  226. .parent_map = disp_cc_parent_map_5,
  227. .freq_tbl = ftbl_disp_cc_sleep_clk_src,
  228. .clkr.hw.init = &(struct clk_init_data){
  229. .name = "disp_cc_sleep_clk_src",
  230. .parent_data = disp_cc_parent_data_5,
  231. .num_parents = ARRAY_SIZE(disp_cc_parent_data_5),
  232. .ops = &clk_rcg2_ops,
  233. },
  234. };
  235. static struct clk_branch disp_cc_mdss_ahb_clk = {
  236. .halt_reg = 0x2044,
  237. .halt_check = BRANCH_HALT,
  238. .clkr = {
  239. .enable_reg = 0x2044,
  240. .enable_mask = BIT(0),
  241. .hw.init = &(struct clk_init_data){
  242. .name = "disp_cc_mdss_ahb_clk",
  243. .parent_hws = (const struct clk_hw*[]){
  244. &disp_cc_mdss_ahb_clk_src.clkr.hw,
  245. },
  246. .num_parents = 1,
  247. .flags = CLK_SET_RATE_PARENT,
  248. .ops = &clk_branch2_ops,
  249. },
  250. },
  251. };
  252. static struct clk_branch disp_cc_mdss_byte0_clk = {
  253. .halt_reg = 0x201c,
  254. .halt_check = BRANCH_HALT,
  255. .clkr = {
  256. .enable_reg = 0x201c,
  257. .enable_mask = BIT(0),
  258. .hw.init = &(struct clk_init_data){
  259. .name = "disp_cc_mdss_byte0_clk",
  260. .parent_hws = (const struct clk_hw*[]){
  261. &disp_cc_mdss_byte0_clk_src.clkr.hw,
  262. },
  263. .num_parents = 1,
  264. .flags = CLK_SET_RATE_PARENT,
  265. .ops = &clk_branch2_ops,
  266. },
  267. },
  268. };
  269. static struct clk_branch disp_cc_mdss_byte0_intf_clk = {
  270. .halt_reg = 0x2020,
  271. .halt_check = BRANCH_HALT,
  272. .clkr = {
  273. .enable_reg = 0x2020,
  274. .enable_mask = BIT(0),
  275. .hw.init = &(struct clk_init_data){
  276. .name = "disp_cc_mdss_byte0_intf_clk",
  277. .parent_hws = (const struct clk_hw*[]){
  278. &disp_cc_mdss_byte0_div_clk_src.clkr.hw,
  279. },
  280. .num_parents = 1,
  281. .flags = CLK_SET_RATE_PARENT,
  282. .ops = &clk_branch2_ops,
  283. },
  284. },
  285. };
  286. static struct clk_branch disp_cc_mdss_esc0_clk = {
  287. .halt_reg = 0x2024,
  288. .halt_check = BRANCH_HALT,
  289. .clkr = {
  290. .enable_reg = 0x2024,
  291. .enable_mask = BIT(0),
  292. .hw.init = &(struct clk_init_data){
  293. .name = "disp_cc_mdss_esc0_clk",
  294. .parent_hws = (const struct clk_hw*[]){
  295. &disp_cc_mdss_esc0_clk_src.clkr.hw,
  296. },
  297. .num_parents = 1,
  298. .flags = CLK_SET_RATE_PARENT,
  299. .ops = &clk_branch2_ops,
  300. },
  301. },
  302. };
  303. static struct clk_branch disp_cc_mdss_mdp_clk = {
  304. .halt_reg = 0x2008,
  305. .halt_check = BRANCH_HALT,
  306. .clkr = {
  307. .enable_reg = 0x2008,
  308. .enable_mask = BIT(0),
  309. .hw.init = &(struct clk_init_data){
  310. .name = "disp_cc_mdss_mdp_clk",
  311. .parent_hws = (const struct clk_hw*[]){
  312. &disp_cc_mdss_mdp_clk_src.clkr.hw,
  313. },
  314. .num_parents = 1,
  315. .flags = CLK_SET_RATE_PARENT,
  316. .ops = &clk_branch2_ops,
  317. },
  318. },
  319. };
  320. static struct clk_branch disp_cc_mdss_mdp_lut_clk = {
  321. .halt_reg = 0x2010,
  322. .halt_check = BRANCH_HALT_VOTED,
  323. .clkr = {
  324. .enable_reg = 0x2010,
  325. .enable_mask = BIT(0),
  326. .hw.init = &(struct clk_init_data){
  327. .name = "disp_cc_mdss_mdp_lut_clk",
  328. .parent_hws = (const struct clk_hw*[]){
  329. &disp_cc_mdss_mdp_clk_src.clkr.hw,
  330. },
  331. .num_parents = 1,
  332. .flags = CLK_SET_RATE_PARENT,
  333. .ops = &clk_branch2_ops,
  334. },
  335. },
  336. };
  337. static struct clk_branch disp_cc_mdss_non_gdsc_ahb_clk = {
  338. .halt_reg = 0x4004,
  339. .halt_check = BRANCH_HALT_VOTED,
  340. .clkr = {
  341. .enable_reg = 0x4004,
  342. .enable_mask = BIT(0),
  343. .hw.init = &(struct clk_init_data){
  344. .name = "disp_cc_mdss_non_gdsc_ahb_clk",
  345. .parent_hws = (const struct clk_hw*[]){
  346. &disp_cc_mdss_ahb_clk_src.clkr.hw,
  347. },
  348. .num_parents = 1,
  349. .flags = CLK_SET_RATE_PARENT,
  350. .ops = &clk_branch2_ops,
  351. },
  352. },
  353. };
  354. static struct clk_branch disp_cc_mdss_pclk0_clk = {
  355. .halt_reg = 0x2004,
  356. .halt_check = BRANCH_HALT,
  357. .clkr = {
  358. .enable_reg = 0x2004,
  359. .enable_mask = BIT(0),
  360. .hw.init = &(struct clk_init_data){
  361. .name = "disp_cc_mdss_pclk0_clk",
  362. .parent_hws = (const struct clk_hw*[]){
  363. &disp_cc_mdss_pclk0_clk_src.clkr.hw,
  364. },
  365. .num_parents = 1,
  366. .flags = CLK_SET_RATE_PARENT,
  367. .ops = &clk_branch2_ops,
  368. },
  369. },
  370. };
  371. static struct clk_branch disp_cc_mdss_vsync_clk = {
  372. .halt_reg = 0x2018,
  373. .halt_check = BRANCH_HALT,
  374. .clkr = {
  375. .enable_reg = 0x2018,
  376. .enable_mask = BIT(0),
  377. .hw.init = &(struct clk_init_data){
  378. .name = "disp_cc_mdss_vsync_clk",
  379. .parent_hws = (const struct clk_hw*[]){
  380. &disp_cc_mdss_vsync_clk_src.clkr.hw,
  381. },
  382. .num_parents = 1,
  383. .flags = CLK_SET_RATE_PARENT,
  384. .ops = &clk_branch2_ops,
  385. },
  386. },
  387. };
  388. static struct clk_branch disp_cc_sleep_clk = {
  389. .halt_reg = 0x6068,
  390. .halt_check = BRANCH_HALT,
  391. .clkr = {
  392. .enable_reg = 0x6068,
  393. .enable_mask = BIT(0),
  394. .hw.init = &(struct clk_init_data){
  395. .name = "disp_cc_sleep_clk",
  396. .parent_hws = (const struct clk_hw*[]){
  397. &disp_cc_sleep_clk_src.clkr.hw,
  398. },
  399. .num_parents = 1,
  400. .flags = CLK_SET_RATE_PARENT,
  401. .ops = &clk_branch2_ops,
  402. },
  403. },
  404. };
  405. static struct gdsc mdss_gdsc = {
  406. .gdscr = 0x3000,
  407. .pd = {
  408. .name = "mdss_gdsc",
  409. },
  410. .pwrsts = PWRSTS_OFF_ON,
  411. .flags = HW_CTRL,
  412. };
  413. static struct gdsc *disp_cc_qcm2290_gdscs[] = {
  414. [MDSS_GDSC] = &mdss_gdsc,
  415. };
  416. static struct clk_regmap *disp_cc_qcm2290_clocks[] = {
  417. [DISP_CC_MDSS_AHB_CLK] = &disp_cc_mdss_ahb_clk.clkr,
  418. [DISP_CC_MDSS_AHB_CLK_SRC] = &disp_cc_mdss_ahb_clk_src.clkr,
  419. [DISP_CC_MDSS_BYTE0_CLK] = &disp_cc_mdss_byte0_clk.clkr,
  420. [DISP_CC_MDSS_BYTE0_CLK_SRC] = &disp_cc_mdss_byte0_clk_src.clkr,
  421. [DISP_CC_MDSS_BYTE0_DIV_CLK_SRC] = &disp_cc_mdss_byte0_div_clk_src.clkr,
  422. [DISP_CC_MDSS_BYTE0_INTF_CLK] = &disp_cc_mdss_byte0_intf_clk.clkr,
  423. [DISP_CC_MDSS_ESC0_CLK] = &disp_cc_mdss_esc0_clk.clkr,
  424. [DISP_CC_MDSS_ESC0_CLK_SRC] = &disp_cc_mdss_esc0_clk_src.clkr,
  425. [DISP_CC_MDSS_MDP_CLK] = &disp_cc_mdss_mdp_clk.clkr,
  426. [DISP_CC_MDSS_MDP_CLK_SRC] = &disp_cc_mdss_mdp_clk_src.clkr,
  427. [DISP_CC_MDSS_MDP_LUT_CLK] = &disp_cc_mdss_mdp_lut_clk.clkr,
  428. [DISP_CC_MDSS_NON_GDSC_AHB_CLK] = &disp_cc_mdss_non_gdsc_ahb_clk.clkr,
  429. [DISP_CC_MDSS_PCLK0_CLK] = &disp_cc_mdss_pclk0_clk.clkr,
  430. [DISP_CC_MDSS_PCLK0_CLK_SRC] = &disp_cc_mdss_pclk0_clk_src.clkr,
  431. [DISP_CC_MDSS_VSYNC_CLK] = &disp_cc_mdss_vsync_clk.clkr,
  432. [DISP_CC_MDSS_VSYNC_CLK_SRC] = &disp_cc_mdss_vsync_clk_src.clkr,
  433. [DISP_CC_PLL0] = &disp_cc_pll0.clkr,
  434. [DISP_CC_SLEEP_CLK] = &disp_cc_sleep_clk.clkr,
  435. [DISP_CC_SLEEP_CLK_SRC] = &disp_cc_sleep_clk_src.clkr,
  436. };
  437. static const struct regmap_config disp_cc_qcm2290_regmap_config = {
  438. .reg_bits = 32,
  439. .reg_stride = 4,
  440. .val_bits = 32,
  441. .max_register = 0x10000,
  442. .fast_io = true,
  443. };
  444. static const struct qcom_cc_desc disp_cc_qcm2290_desc = {
  445. .config = &disp_cc_qcm2290_regmap_config,
  446. .clks = disp_cc_qcm2290_clocks,
  447. .num_clks = ARRAY_SIZE(disp_cc_qcm2290_clocks),
  448. .gdscs = disp_cc_qcm2290_gdscs,
  449. .num_gdscs = ARRAY_SIZE(disp_cc_qcm2290_gdscs),
  450. };
  451. static const struct of_device_id disp_cc_qcm2290_match_table[] = {
  452. { .compatible = "qcom,qcm2290-dispcc" },
  453. { }
  454. };
  455. MODULE_DEVICE_TABLE(of, disp_cc_qcm2290_match_table);
  456. static int disp_cc_qcm2290_probe(struct platform_device *pdev)
  457. {
  458. struct regmap *regmap;
  459. int ret;
  460. regmap = qcom_cc_map(pdev, &disp_cc_qcm2290_desc);
  461. if (IS_ERR(regmap))
  462. return PTR_ERR(regmap);
  463. clk_alpha_pll_configure(&disp_cc_pll0, regmap, &disp_cc_pll0_config);
  464. /* Keep DISP_CC_XO_CLK always-ON */
  465. regmap_update_bits(regmap, 0x604c, BIT(0), BIT(0));
  466. ret = qcom_cc_really_probe(pdev, &disp_cc_qcm2290_desc, regmap);
  467. if (ret) {
  468. dev_err(&pdev->dev, "Failed to register DISP CC clocks\n");
  469. return ret;
  470. }
  471. return ret;
  472. }
  473. static struct platform_driver disp_cc_qcm2290_driver = {
  474. .probe = disp_cc_qcm2290_probe,
  475. .driver = {
  476. .name = "dispcc-qcm2290",
  477. .of_match_table = disp_cc_qcm2290_match_table,
  478. },
  479. };
  480. static int __init disp_cc_qcm2290_init(void)
  481. {
  482. return platform_driver_register(&disp_cc_qcm2290_driver);
  483. }
  484. subsys_initcall(disp_cc_qcm2290_init);
  485. static void __exit disp_cc_qcm2290_exit(void)
  486. {
  487. platform_driver_unregister(&disp_cc_qcm2290_driver);
  488. }
  489. module_exit(disp_cc_qcm2290_exit);
  490. MODULE_DESCRIPTION("QTI DISP_CC qcm2290 Driver");
  491. MODULE_LICENSE("GPL v2");