debugcc-anorak.c 53 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2022, 2023, 2024, Qualcomm Innovation Center, Inc. All rights reserved.
  4. */
  5. #define pr_fmt(fmt) "clk: %s: " fmt, __func__
  6. #include <linux/clk.h>
  7. #include <linux/clk-provider.h>
  8. #include <linux/err.h>
  9. #include <linux/kernel.h>
  10. #include <linux/mfd/syscon.h>
  11. #include <linux/module.h>
  12. #include <linux/of.h>
  13. #include <linux/of_device.h>
  14. #include <linux/platform_device.h>
  15. #include <linux/regmap.h>
  16. #include "clk-debug.h"
  17. #include "common.h"
  18. static struct measure_clk_data debug_mux_priv = {
  19. .ctl_reg = 0x72038,
  20. .status_reg = 0x7203C,
  21. .xo_div4_cbcr = 0x7200C,
  22. };
  23. static const char *const apss_cc_debug_mux_parent_names[] = {
  24. "measure_only_apcs_gold_post_acd_clk",
  25. "measure_only_apcs_gold_pre_acd_clk",
  26. "measure_only_apcs_goldplus_post_acd_clk",
  27. "measure_only_apcs_goldplus_pre_acd_clk",
  28. "measure_only_apcs_l3_post_acd_clk",
  29. "measure_only_apcs_l3_pre_acd_clk",
  30. };
  31. static int apss_cc_debug_mux_sels[] = {
  32. 0x21, /* measure_only_apcs_gold_post_acd_clk */
  33. 0x44, /* measure_only_apcs_gold_pre_acd_clk */
  34. 0x25, /* measure_only_apcs_goldplus_post_acd_clk */
  35. 0x45, /* measure_only_apcs_goldplus_pre_acd_clk */
  36. 0x41, /* measure_only_apcs_l3_post_acd_clk */
  37. 0x46, /* measure_only_apcs_l3_pre_acd_clk */
  38. };
  39. static int apss_cc_debug_mux_pre_divs[] = {
  40. 0x8, /* measure_only_apcs_gold_post_acd_clk */
  41. 0x10, /* measure_only_apcs_gold_pre_acd_clk */
  42. 0x8, /* measure_only_apcs_goldplus_post_acd_clk */
  43. 0x10, /* measure_only_apcs_goldplus_pre_acd_clk */
  44. 0x4, /* measure_only_apcs_l3_post_acd_clk */
  45. 0x10, /* measure_only_apcs_l3_pre_acd_clk */
  46. };
  47. static struct clk_debug_mux apss_cc_debug_mux = {
  48. .priv = &debug_mux_priv,
  49. .debug_offset = 0x18,
  50. .post_div_offset = 0x18,
  51. .cbcr_offset = 0x0,
  52. .src_sel_mask = 0x7F0,
  53. .src_sel_shift = 4,
  54. .post_div_mask = 0x7800,
  55. .post_div_shift = 11,
  56. .post_div_val = 1,
  57. .mux_sels = apss_cc_debug_mux_sels,
  58. .num_mux_sels = ARRAY_SIZE(apss_cc_debug_mux_sels),
  59. .pre_div_vals = apss_cc_debug_mux_pre_divs,
  60. .hw.init = &(const struct clk_init_data){
  61. .name = "apss_cc_debug_mux",
  62. .ops = &clk_debug_mux_ops,
  63. .parent_names = apss_cc_debug_mux_parent_names,
  64. .num_parents = ARRAY_SIZE(apss_cc_debug_mux_parent_names),
  65. },
  66. };
  67. static const char *const cam_cc_debug_mux_parent_names[] = {
  68. "cam_cc_bps_ahb_clk",
  69. "cam_cc_bps_clk",
  70. "cam_cc_bps_fast_ahb_clk",
  71. "cam_cc_camnoc_ahb_clk",
  72. "cam_cc_camnoc_axi_nrt_clk",
  73. "cam_cc_camnoc_axi_rt_clk",
  74. "cam_cc_camnoc_dcd_xo_clk",
  75. "cam_cc_camnoc_xo_clk",
  76. "cam_cc_cci_0_clk",
  77. "cam_cc_cci_1_clk",
  78. "cam_cc_cci_2_clk",
  79. "cam_cc_cci_3_clk",
  80. "cam_cc_cci_4_clk",
  81. "cam_cc_cci_5_clk",
  82. "cam_cc_core_ahb_clk",
  83. "cam_cc_cpas_ahb_clk",
  84. "cam_cc_cpas_bps_clk",
  85. "cam_cc_cpas_fast_ahb_clk",
  86. "cam_cc_cpas_ife_0_clk",
  87. "cam_cc_cpas_ife_1_clk",
  88. "cam_cc_cpas_ife_lite_clk",
  89. "cam_cc_cpas_ipe_nps_clk",
  90. "cam_cc_csi0phytimer_clk",
  91. "cam_cc_csi1phytimer_clk",
  92. "cam_cc_csi2phytimer_clk",
  93. "cam_cc_csi3phytimer_clk",
  94. "cam_cc_csi4phytimer_clk",
  95. "cam_cc_csi5phytimer_clk",
  96. "cam_cc_csi6phytimer_clk",
  97. "cam_cc_csid_clk",
  98. "cam_cc_csid_csiphy_rx_clk",
  99. "cam_cc_csiphy0_clk",
  100. "cam_cc_csiphy1_clk",
  101. "cam_cc_csiphy2_clk",
  102. "cam_cc_csiphy3_clk",
  103. "cam_cc_csiphy4_clk",
  104. "cam_cc_csiphy5_clk",
  105. "cam_cc_csiphy6_clk",
  106. "cam_cc_drv_ahb_clk",
  107. "cam_cc_drv_xo_clk",
  108. "cam_cc_icp_ahb_clk",
  109. "cam_cc_icp_clk",
  110. "cam_cc_ife_0_clk",
  111. "cam_cc_ife_0_dsp_clk",
  112. "cam_cc_ife_0_fast_ahb_clk",
  113. "cam_cc_ife_1_clk",
  114. "cam_cc_ife_1_dsp_clk",
  115. "cam_cc_ife_1_fast_ahb_clk",
  116. "cam_cc_ife_lite_ahb_clk",
  117. "cam_cc_ife_lite_clk",
  118. "cam_cc_ife_lite_cphy_rx_clk",
  119. "cam_cc_ife_lite_csid_clk",
  120. "cam_cc_ipe_nps_ahb_clk",
  121. "cam_cc_ipe_nps_clk",
  122. "cam_cc_ipe_nps_fast_ahb_clk",
  123. "cam_cc_ipe_pps_clk",
  124. "cam_cc_ipe_pps_fast_ahb_clk",
  125. "cam_cc_jpeg_1_clk",
  126. "cam_cc_jpeg_2_clk",
  127. "cam_cc_jpeg_clk",
  128. "cam_cc_mclk0_clk",
  129. "cam_cc_mclk10_clk",
  130. "cam_cc_mclk11_clk",
  131. "cam_cc_mclk1_clk",
  132. "cam_cc_mclk2_clk",
  133. "cam_cc_mclk3_clk",
  134. "cam_cc_mclk4_clk",
  135. "cam_cc_mclk5_clk",
  136. "cam_cc_mclk6_clk",
  137. "cam_cc_mclk7_clk",
  138. "cam_cc_mclk8_clk",
  139. "cam_cc_mclk9_clk",
  140. "cam_cc_qdss_debug_clk",
  141. "cam_cc_qdss_debug_xo_clk",
  142. "cam_cc_sleep_clk",
  143. "measure_only_cam_cc_gdsc_clk",
  144. };
  145. static int cam_cc_debug_mux_sels[] = {
  146. 0x17, /* cam_cc_bps_ahb_clk */
  147. 0x18, /* cam_cc_bps_clk */
  148. 0x16, /* cam_cc_bps_fast_ahb_clk */
  149. 0x78, /* cam_cc_camnoc_ahb_clk */
  150. 0x57, /* cam_cc_camnoc_axi_nrt_clk */
  151. 0x49, /* cam_cc_camnoc_axi_rt_clk */
  152. 0x4A, /* cam_cc_camnoc_dcd_xo_clk */
  153. 0x60, /* cam_cc_camnoc_xo_clk */
  154. 0x44, /* cam_cc_cci_0_clk */
  155. 0x45, /* cam_cc_cci_1_clk */
  156. 0x61, /* cam_cc_cci_2_clk */
  157. 0x77, /* cam_cc_cci_3_clk */
  158. 0x68, /* cam_cc_cci_4_clk */
  159. 0x6B, /* cam_cc_cci_5_clk */
  160. 0x4D, /* cam_cc_core_ahb_clk */
  161. 0x46, /* cam_cc_cpas_ahb_clk */
  162. 0x19, /* cam_cc_cpas_bps_clk */
  163. 0x47, /* cam_cc_cpas_fast_ahb_clk */
  164. 0x25, /* cam_cc_cpas_ife_0_clk */
  165. 0x2A, /* cam_cc_cpas_ife_1_clk */
  166. 0x34, /* cam_cc_cpas_ife_lite_clk */
  167. 0x1B, /* cam_cc_cpas_ipe_nps_clk */
  168. 0x9, /* cam_cc_csi0phytimer_clk */
  169. 0xC, /* cam_cc_csi1phytimer_clk */
  170. 0xE, /* cam_cc_csi2phytimer_clk */
  171. 0x10, /* cam_cc_csi3phytimer_clk */
  172. 0x12, /* cam_cc_csi4phytimer_clk */
  173. 0x14, /* cam_cc_csi5phytimer_clk */
  174. 0x21, /* cam_cc_csi6phytimer_clk */
  175. 0x48, /* cam_cc_csid_clk */
  176. 0xB, /* cam_cc_csid_csiphy_rx_clk */
  177. 0xA, /* cam_cc_csiphy0_clk */
  178. 0xD, /* cam_cc_csiphy1_clk */
  179. 0xF, /* cam_cc_csiphy2_clk */
  180. 0x11, /* cam_cc_csiphy3_clk */
  181. 0x13, /* cam_cc_csiphy4_clk */
  182. 0x15, /* cam_cc_csiphy5_clk */
  183. 0x22, /* cam_cc_csiphy6_clk */
  184. 0x79, /* cam_cc_drv_ahb_clk */
  185. 0x74, /* cam_cc_drv_xo_clk */
  186. 0x43, /* cam_cc_icp_ahb_clk */
  187. 0x42, /* cam_cc_icp_clk */
  188. 0x24, /* cam_cc_ife_0_clk */
  189. 0x26, /* cam_cc_ife_0_dsp_clk */
  190. 0x28, /* cam_cc_ife_0_fast_ahb_clk */
  191. 0x29, /* cam_cc_ife_1_clk */
  192. 0x2B, /* cam_cc_ife_1_dsp_clk */
  193. 0x2D, /* cam_cc_ife_1_fast_ahb_clk */
  194. 0x37, /* cam_cc_ife_lite_ahb_clk */
  195. 0x33, /* cam_cc_ife_lite_clk */
  196. 0x36, /* cam_cc_ife_lite_cphy_rx_clk */
  197. 0x35, /* cam_cc_ife_lite_csid_clk */
  198. 0x1E, /* cam_cc_ipe_nps_ahb_clk */
  199. 0x1A, /* cam_cc_ipe_nps_clk */
  200. 0x1F, /* cam_cc_ipe_nps_fast_ahb_clk */
  201. 0x1C, /* cam_cc_ipe_pps_clk */
  202. 0x20, /* cam_cc_ipe_pps_fast_ahb_clk */
  203. 0x5F, /* cam_cc_jpeg_1_clk */
  204. 0x75, /* cam_cc_jpeg_2_clk */
  205. 0x40, /* cam_cc_jpeg_clk */
  206. 0x1, /* cam_cc_mclk0_clk */
  207. 0x3A, /* cam_cc_mclk10_clk */
  208. 0x3B, /* cam_cc_mclk11_clk */
  209. 0x2, /* cam_cc_mclk1_clk */
  210. 0x3, /* cam_cc_mclk2_clk */
  211. 0x4, /* cam_cc_mclk3_clk */
  212. 0x5, /* cam_cc_mclk4_clk */
  213. 0x6, /* cam_cc_mclk5_clk */
  214. 0x7, /* cam_cc_mclk6_clk */
  215. 0x8, /* cam_cc_mclk7_clk */
  216. 0x38, /* cam_cc_mclk8_clk */
  217. 0x39, /* cam_cc_mclk9_clk */
  218. 0x4B, /* cam_cc_qdss_debug_clk */
  219. 0x4C, /* cam_cc_qdss_debug_xo_clk */
  220. 0x4F, /* cam_cc_sleep_clk */
  221. 0x4E, /* measure_only_cam_cc_gdsc_clk */
  222. };
  223. static struct clk_debug_mux cam_cc_debug_mux = {
  224. .priv = &debug_mux_priv,
  225. .debug_offset = 0x16000,
  226. .post_div_offset = 0x143C0,
  227. .cbcr_offset = 0x143C4,
  228. .src_sel_mask = 0xFF,
  229. .src_sel_shift = 0,
  230. .post_div_mask = 0xF,
  231. .post_div_shift = 0,
  232. .post_div_val = 4,
  233. .mux_sels = cam_cc_debug_mux_sels,
  234. .num_mux_sels = ARRAY_SIZE(cam_cc_debug_mux_sels),
  235. .hw.init = &(const struct clk_init_data){
  236. .name = "cam_cc_debug_mux",
  237. .ops = &clk_debug_mux_ops,
  238. .parent_names = cam_cc_debug_mux_parent_names,
  239. .num_parents = ARRAY_SIZE(cam_cc_debug_mux_parent_names),
  240. },
  241. };
  242. static const char *const disp_cc_0_debug_mux_parent_names[] = {
  243. "mdss_0_disp_cc_mdss_accu_clk",
  244. "mdss_0_disp_cc_mdss_ahb1_clk",
  245. "mdss_0_disp_cc_mdss_ahb_clk",
  246. "mdss_0_disp_cc_mdss_byte0_clk",
  247. "mdss_0_disp_cc_mdss_byte0_intf_clk",
  248. "mdss_0_disp_cc_mdss_byte1_clk",
  249. "mdss_0_disp_cc_mdss_byte1_intf_clk",
  250. "mdss_0_disp_cc_mdss_dptx0_aux_clk",
  251. "mdss_0_disp_cc_mdss_dptx0_crypto_clk",
  252. "mdss_0_disp_cc_mdss_dptx0_link_clk",
  253. "mdss_0_disp_cc_mdss_dptx0_link_intf_clk",
  254. "mdss_0_disp_cc_mdss_dptx0_pixel0_clk",
  255. "mdss_0_disp_cc_mdss_dptx0_pixel1_clk",
  256. "mdss_0_disp_cc_mdss_dptx0_usb_router_link_intf_clk",
  257. "mdss_0_disp_cc_mdss_dptx1_aux_clk",
  258. "mdss_0_disp_cc_mdss_dptx1_crypto_clk",
  259. "mdss_0_disp_cc_mdss_dptx1_link_clk",
  260. "mdss_0_disp_cc_mdss_dptx1_link_intf_clk",
  261. "mdss_0_disp_cc_mdss_dptx1_pixel0_clk",
  262. "mdss_0_disp_cc_mdss_dptx1_pixel1_clk",
  263. "mdss_0_disp_cc_mdss_dptx1_usb_router_link_intf_clk",
  264. "mdss_0_disp_cc_mdss_dptx2_aux_clk",
  265. "mdss_0_disp_cc_mdss_dptx2_crypto_clk",
  266. "mdss_0_disp_cc_mdss_dptx2_link_clk",
  267. "mdss_0_disp_cc_mdss_dptx2_link_intf_clk",
  268. "mdss_0_disp_cc_mdss_dptx2_pixel0_clk",
  269. "mdss_0_disp_cc_mdss_dptx2_pixel1_clk",
  270. "mdss_0_disp_cc_mdss_dptx2_usb_router_link_intf_clk",
  271. "mdss_0_disp_cc_mdss_dptx3_aux_clk",
  272. "mdss_0_disp_cc_mdss_dptx3_crypto_clk",
  273. "mdss_0_disp_cc_mdss_dptx3_link_clk",
  274. "mdss_0_disp_cc_mdss_dptx3_link_intf_clk",
  275. "mdss_0_disp_cc_mdss_dptx3_pixel0_clk",
  276. "mdss_0_disp_cc_mdss_esc0_clk",
  277. "mdss_0_disp_cc_mdss_esc1_clk",
  278. "mdss_0_disp_cc_mdss_mdp1_clk",
  279. "mdss_0_disp_cc_mdss_mdp_clk",
  280. "mdss_0_disp_cc_mdss_mdp_lut1_clk",
  281. "mdss_0_disp_cc_mdss_mdp_lut_clk",
  282. "mdss_0_disp_cc_mdss_non_gdsc_ahb_clk",
  283. "mdss_0_disp_cc_mdss_pclk0_clk",
  284. "mdss_0_disp_cc_mdss_pclk1_clk",
  285. "mdss_0_disp_cc_mdss_rscc_ahb_clk",
  286. "mdss_0_disp_cc_mdss_rscc_vsync_clk",
  287. "mdss_0_disp_cc_mdss_vsync1_clk",
  288. "mdss_0_disp_cc_mdss_vsync_clk",
  289. "mdss_0_disp_cc_sleep_clk",
  290. "measure_only_mdss_0_disp_cc_xo_clk",
  291. };
  292. static int disp_cc_0_debug_mux_sels[] = {
  293. 0x47, /* mdss_0_disp_cc_mdss_accu_clk */
  294. 0x38, /* mdss_0_disp_cc_mdss_ahb1_clk */
  295. 0x34, /* mdss_0_disp_cc_mdss_ahb_clk */
  296. 0x14, /* mdss_0_disp_cc_mdss_byte0_clk */
  297. 0x15, /* mdss_0_disp_cc_mdss_byte0_intf_clk */
  298. 0x16, /* mdss_0_disp_cc_mdss_byte1_clk */
  299. 0x17, /* mdss_0_disp_cc_mdss_byte1_intf_clk */
  300. 0x20, /* mdss_0_disp_cc_mdss_dptx0_aux_clk */
  301. 0x1D, /* mdss_0_disp_cc_mdss_dptx0_crypto_clk */
  302. 0x1A, /* mdss_0_disp_cc_mdss_dptx0_link_clk */
  303. 0x1C, /* mdss_0_disp_cc_mdss_dptx0_link_intf_clk */
  304. 0x1E, /* mdss_0_disp_cc_mdss_dptx0_pixel0_clk */
  305. 0x1F, /* mdss_0_disp_cc_mdss_dptx0_pixel1_clk */
  306. 0x1B, /* mdss_0_disp_cc_mdss_dptx0_usb_router_link_intf_clk */
  307. 0x27, /* mdss_0_disp_cc_mdss_dptx1_aux_clk */
  308. 0x26, /* mdss_0_disp_cc_mdss_dptx1_crypto_clk */
  309. 0x23, /* mdss_0_disp_cc_mdss_dptx1_link_clk */
  310. 0x25, /* mdss_0_disp_cc_mdss_dptx1_link_intf_clk */
  311. 0x21, /* mdss_0_disp_cc_mdss_dptx1_pixel0_clk */
  312. 0x22, /* mdss_0_disp_cc_mdss_dptx1_pixel1_clk */
  313. 0x24, /* mdss_0_disp_cc_mdss_dptx1_usb_router_link_intf_clk */
  314. 0x2E, /* mdss_0_disp_cc_mdss_dptx2_aux_clk */
  315. 0x2D, /* mdss_0_disp_cc_mdss_dptx2_crypto_clk */
  316. 0x2A, /* mdss_0_disp_cc_mdss_dptx2_link_clk */
  317. 0x2B, /* mdss_0_disp_cc_mdss_dptx2_link_intf_clk */
  318. 0x28, /* mdss_0_disp_cc_mdss_dptx2_pixel0_clk */
  319. 0x29, /* mdss_0_disp_cc_mdss_dptx2_pixel1_clk */
  320. 0x2C, /* mdss_0_disp_cc_mdss_dptx2_usb_router_link_intf_clk */
  321. 0x32, /* mdss_0_disp_cc_mdss_dptx3_aux_clk */
  322. 0x33, /* mdss_0_disp_cc_mdss_dptx3_crypto_clk */
  323. 0x30, /* mdss_0_disp_cc_mdss_dptx3_link_clk */
  324. 0x31, /* mdss_0_disp_cc_mdss_dptx3_link_intf_clk */
  325. 0x2F, /* mdss_0_disp_cc_mdss_dptx3_pixel0_clk */
  326. 0x18, /* mdss_0_disp_cc_mdss_esc0_clk */
  327. 0x19, /* mdss_0_disp_cc_mdss_esc1_clk */
  328. 0x35, /* mdss_0_disp_cc_mdss_mdp1_clk */
  329. 0x11, /* mdss_0_disp_cc_mdss_mdp_clk */
  330. 0x36, /* mdss_0_disp_cc_mdss_mdp_lut1_clk */
  331. 0x12, /* mdss_0_disp_cc_mdss_mdp_lut_clk */
  332. 0x39, /* mdss_0_disp_cc_mdss_non_gdsc_ahb_clk */
  333. 0xF, /* mdss_0_disp_cc_mdss_pclk0_clk */
  334. 0x10, /* mdss_0_disp_cc_mdss_pclk1_clk */
  335. 0x3B, /* mdss_0_disp_cc_mdss_rscc_ahb_clk */
  336. 0x3A, /* mdss_0_disp_cc_mdss_rscc_vsync_clk */
  337. 0x37, /* mdss_0_disp_cc_mdss_vsync1_clk */
  338. 0x13, /* mdss_0_disp_cc_mdss_vsync_clk */
  339. 0x48, /* mdss_0_disp_cc_sleep_clk */
  340. 0x46, /* measure_only_mdss_0_disp_cc_xo_clk */
  341. };
  342. static struct clk_debug_mux disp_cc_0_debug_mux = {
  343. .priv = &debug_mux_priv,
  344. .debug_offset = 0x11000,
  345. .post_div_offset = 0xD000,
  346. .cbcr_offset = 0xD004,
  347. .src_sel_mask = 0x1FF,
  348. .src_sel_shift = 0,
  349. .post_div_mask = 0xF,
  350. .post_div_shift = 0,
  351. .post_div_val = 4,
  352. .mux_sels = disp_cc_0_debug_mux_sels,
  353. .num_mux_sels = ARRAY_SIZE(disp_cc_0_debug_mux_sels),
  354. .hw.init = &(const struct clk_init_data){
  355. .name = "disp_cc_0_debug_mux",
  356. .ops = &clk_debug_mux_ops,
  357. .parent_names = disp_cc_0_debug_mux_parent_names,
  358. .num_parents = ARRAY_SIZE(disp_cc_0_debug_mux_parent_names),
  359. },
  360. };
  361. static const char *const disp_cc_1_debug_mux_parent_names[] = {
  362. "mdss_1_disp_cc_mdss_accu_clk",
  363. "mdss_1_disp_cc_mdss_ahb1_clk",
  364. "mdss_1_disp_cc_mdss_ahb_clk",
  365. "mdss_1_disp_cc_mdss_byte0_clk",
  366. "mdss_1_disp_cc_mdss_byte0_intf_clk",
  367. "mdss_1_disp_cc_mdss_byte1_clk",
  368. "mdss_1_disp_cc_mdss_byte1_intf_clk",
  369. "mdss_1_disp_cc_mdss_dptx0_aux_clk",
  370. "mdss_1_disp_cc_mdss_dptx0_crypto_clk",
  371. "mdss_1_disp_cc_mdss_dptx0_link_clk",
  372. "mdss_1_disp_cc_mdss_dptx0_link_intf_clk",
  373. "mdss_1_disp_cc_mdss_dptx0_pixel0_clk",
  374. "mdss_1_disp_cc_mdss_dptx0_pixel1_clk",
  375. "mdss_1_disp_cc_mdss_dptx0_usb_router_link_intf_clk",
  376. "mdss_1_disp_cc_mdss_dptx1_aux_clk",
  377. "mdss_1_disp_cc_mdss_dptx1_crypto_clk",
  378. "mdss_1_disp_cc_mdss_dptx1_link_clk",
  379. "mdss_1_disp_cc_mdss_dptx1_link_intf_clk",
  380. "mdss_1_disp_cc_mdss_dptx1_pixel0_clk",
  381. "mdss_1_disp_cc_mdss_dptx1_pixel1_clk",
  382. "mdss_1_disp_cc_mdss_dptx1_usb_router_link_intf_clk",
  383. "mdss_1_disp_cc_mdss_dptx2_aux_clk",
  384. "mdss_1_disp_cc_mdss_dptx2_crypto_clk",
  385. "mdss_1_disp_cc_mdss_dptx2_link_clk",
  386. "mdss_1_disp_cc_mdss_dptx2_link_intf_clk",
  387. "mdss_1_disp_cc_mdss_dptx2_pixel0_clk",
  388. "mdss_1_disp_cc_mdss_dptx2_pixel1_clk",
  389. "mdss_1_disp_cc_mdss_dptx2_usb_router_link_intf_clk",
  390. "mdss_1_disp_cc_mdss_dptx3_aux_clk",
  391. "mdss_1_disp_cc_mdss_dptx3_crypto_clk",
  392. "mdss_1_disp_cc_mdss_dptx3_link_clk",
  393. "mdss_1_disp_cc_mdss_dptx3_link_intf_clk",
  394. "mdss_1_disp_cc_mdss_dptx3_pixel0_clk",
  395. "mdss_1_disp_cc_mdss_esc0_clk",
  396. "mdss_1_disp_cc_mdss_esc1_clk",
  397. "mdss_1_disp_cc_mdss_mdp1_clk",
  398. "mdss_1_disp_cc_mdss_mdp_clk",
  399. "mdss_1_disp_cc_mdss_mdp_lut1_clk",
  400. "mdss_1_disp_cc_mdss_mdp_lut_clk",
  401. "mdss_1_disp_cc_mdss_non_gdsc_ahb_clk",
  402. "mdss_1_disp_cc_mdss_pclk0_clk",
  403. "mdss_1_disp_cc_mdss_pclk1_clk",
  404. "mdss_1_disp_cc_mdss_rscc_ahb_clk",
  405. "mdss_1_disp_cc_mdss_rscc_vsync_clk",
  406. "mdss_1_disp_cc_mdss_vsync1_clk",
  407. "mdss_1_disp_cc_mdss_vsync_clk",
  408. "mdss_1_disp_cc_sleep_clk",
  409. "measure_only_mdss_1_disp_cc_xo_clk",
  410. };
  411. static int disp_cc_1_debug_mux_sels[] = {
  412. 0x47, /* mdss_1_disp_cc_mdss_accu_clk */
  413. 0x38, /* mdss_1_disp_cc_mdss_ahb1_clk */
  414. 0x34, /* mdss_1_disp_cc_mdss_ahb_clk */
  415. 0x14, /* mdss_1_disp_cc_mdss_byte0_clk */
  416. 0x15, /* mdss_1_disp_cc_mdss_byte0_intf_clk */
  417. 0x16, /* mdss_1_disp_cc_mdss_byte1_clk */
  418. 0x17, /* mdss_1_disp_cc_mdss_byte1_intf_clk */
  419. 0x20, /* mdss_1_disp_cc_mdss_dptx0_aux_clk */
  420. 0x1D, /* mdss_1_disp_cc_mdss_dptx0_crypto_clk */
  421. 0x1A, /* mdss_1_disp_cc_mdss_dptx0_link_clk */
  422. 0x1C, /* mdss_1_disp_cc_mdss_dptx0_link_intf_clk */
  423. 0x1E, /* mdss_1_disp_cc_mdss_dptx0_pixel0_clk */
  424. 0x1F, /* mdss_1_disp_cc_mdss_dptx0_pixel1_clk */
  425. 0x1B, /* mdss_1_disp_cc_mdss_dptx0_usb_router_link_intf_clk */
  426. 0x27, /* mdss_1_disp_cc_mdss_dptx1_aux_clk */
  427. 0x26, /* mdss_1_disp_cc_mdss_dptx1_crypto_clk */
  428. 0x23, /* mdss_1_disp_cc_mdss_dptx1_link_clk */
  429. 0x25, /* mdss_1_disp_cc_mdss_dptx1_link_intf_clk */
  430. 0x21, /* mdss_1_disp_cc_mdss_dptx1_pixel0_clk */
  431. 0x22, /* mdss_1_disp_cc_mdss_dptx1_pixel1_clk */
  432. 0x24, /* mdss_1_disp_cc_mdss_dptx1_usb_router_link_intf_clk */
  433. 0x2E, /* mdss_1_disp_cc_mdss_dptx2_aux_clk */
  434. 0x2D, /* mdss_1_disp_cc_mdss_dptx2_crypto_clk */
  435. 0x2A, /* mdss_1_disp_cc_mdss_dptx2_link_clk */
  436. 0x2B, /* mdss_1_disp_cc_mdss_dptx2_link_intf_clk */
  437. 0x28, /* mdss_1_disp_cc_mdss_dptx2_pixel0_clk */
  438. 0x29, /* mdss_1_disp_cc_mdss_dptx2_pixel1_clk */
  439. 0x2C, /* mdss_1_disp_cc_mdss_dptx2_usb_router_link_intf_clk */
  440. 0x32, /* mdss_1_disp_cc_mdss_dptx3_aux_clk */
  441. 0x33, /* mdss_1_disp_cc_mdss_dptx3_crypto_clk */
  442. 0x30, /* mdss_1_disp_cc_mdss_dptx3_link_clk */
  443. 0x31, /* mdss_1_disp_cc_mdss_dptx3_link_intf_clk */
  444. 0x2F, /* mdss_1_disp_cc_mdss_dptx3_pixel0_clk */
  445. 0x18, /* mdss_1_disp_cc_mdss_esc0_clk */
  446. 0x19, /* mdss_1_disp_cc_mdss_esc1_clk */
  447. 0x35, /* mdss_1_disp_cc_mdss_mdp1_clk */
  448. 0x11, /* mdss_1_disp_cc_mdss_mdp_clk */
  449. 0x36, /* mdss_1_disp_cc_mdss_mdp_lut1_clk */
  450. 0x12, /* mdss_1_disp_cc_mdss_mdp_lut_clk */
  451. 0x39, /* mdss_1_disp_cc_mdss_non_gdsc_ahb_clk */
  452. 0xF, /* mdss_1_disp_cc_mdss_pclk0_clk */
  453. 0x10, /* mdss_1_disp_cc_mdss_pclk1_clk */
  454. 0x3B, /* mdss_1_disp_cc_mdss_rscc_ahb_clk */
  455. 0x3A, /* mdss_1_disp_cc_mdss_rscc_vsync_clk */
  456. 0x37, /* mdss_1_disp_cc_mdss_vsync1_clk */
  457. 0x13, /* mdss_1_disp_cc_mdss_vsync_clk */
  458. 0x48, /* mdss_1_disp_cc_sleep_clk */
  459. 0x46, /* measure_only_mdss_1_disp_cc_xo_clk */
  460. };
  461. static struct clk_debug_mux disp_cc_1_debug_mux = {
  462. .priv = &debug_mux_priv,
  463. .debug_offset = 0x11000,
  464. .post_div_offset = 0xD000,
  465. .cbcr_offset = 0xD004,
  466. .src_sel_mask = 0x1FF,
  467. .src_sel_shift = 0,
  468. .post_div_mask = 0xF,
  469. .post_div_shift = 0,
  470. .post_div_val = 4,
  471. .mux_sels = disp_cc_1_debug_mux_sels,
  472. .num_mux_sels = ARRAY_SIZE(disp_cc_1_debug_mux_sels),
  473. .hw.init = &(const struct clk_init_data){
  474. .name = "disp_cc_1_debug_mux",
  475. .ops = &clk_debug_mux_ops,
  476. .parent_names = disp_cc_1_debug_mux_parent_names,
  477. .num_parents = ARRAY_SIZE(disp_cc_1_debug_mux_parent_names),
  478. },
  479. };
  480. static const char *const gcc_debug_mux_parent_names[] = {
  481. "apss_cc_debug_mux",
  482. "cam_cc_debug_mux",
  483. "disp_cc_0_debug_mux",
  484. "disp_cc_1_debug_mux",
  485. "gcc_aggre_noc_pcie_axi_clk",
  486. "gcc_aggre_noc_pcie_sf_axi_clk",
  487. "gcc_aggre_ufs_phy_axi_clk",
  488. "gcc_aggre_usb3_prim_axi_clk",
  489. "gcc_boot_rom_ahb_clk",
  490. "gcc_camera_hf_axi_clk",
  491. "gcc_camera_sf_axi_clk",
  492. "gcc_cfg_noc_pcie_anoc_ahb_clk",
  493. "gcc_cfg_noc_usb3_prim_axi_clk",
  494. "gcc_ddrss_gpu_axi_clk",
  495. "gcc_ddrss_pcie_sf_tbu_clk",
  496. "gcc_disp1_hf_axi_clk",
  497. "gcc_disp_hf_axi_clk",
  498. "gcc_gp10_clk",
  499. "gcc_gp11_clk",
  500. "gcc_gp1_clk",
  501. "gcc_gp2_clk",
  502. "gcc_gp3_clk",
  503. "gcc_gp4_clk",
  504. "gcc_gp5_clk",
  505. "gcc_gp6_clk",
  506. "gcc_gp7_clk",
  507. "gcc_gp8_clk",
  508. "gcc_gp9_clk",
  509. "gcc_gpu_gpll0_clk_src",
  510. "gcc_gpu_gpll0_div_clk_src",
  511. "gcc_gpu_memnoc_gfx_clk",
  512. "gcc_gpu_snoc_dvm_gfx_clk",
  513. "gcc_pcie_0_aux_clk",
  514. "gcc_pcie_0_cfg_ahb_clk",
  515. "gcc_pcie_0_mstr_axi_clk",
  516. "gcc_pcie_0_phy_rchng_clk",
  517. "gcc_pcie_0_pipe_clk",
  518. "gcc_pcie_0_pipe_div2_clk",
  519. "gcc_pcie_0_slv_axi_clk",
  520. "gcc_pcie_0_slv_q2a_axi_clk",
  521. "gcc_pcie_1_aux_clk",
  522. "gcc_pcie_1_cfg_ahb_clk",
  523. "gcc_pcie_1_mstr_axi_clk",
  524. "gcc_pcie_1_phy_rchng_clk",
  525. "gcc_pcie_1_pipe_clk",
  526. "gcc_pcie_1_pipe_div2_clk",
  527. "gcc_pcie_1_slv_axi_clk",
  528. "gcc_pcie_1_slv_q2a_axi_clk",
  529. "gcc_pcie_2_aux_clk",
  530. "gcc_pcie_2_cfg_ahb_clk",
  531. "gcc_pcie_2_mstr_axi_clk",
  532. "gcc_pcie_2_phy_aux_clk",
  533. "gcc_pcie_2_phy_rchng_clk",
  534. "gcc_pcie_2_pipe_clk",
  535. "gcc_pcie_2_pipe_div2_clk",
  536. "gcc_pcie_2_slv_axi_clk",
  537. "gcc_pcie_2_slv_q2a_axi_clk",
  538. "gcc_pdm2_clk",
  539. "gcc_pdm_ahb_clk",
  540. "gcc_pdm_xo4_clk",
  541. "gcc_pwm0_xo512_clk",
  542. "gcc_qmip_camera_nrt_ahb_clk",
  543. "gcc_qmip_camera_rt_ahb_clk",
  544. "gcc_qmip_gpu_ahb_clk",
  545. "gcc_qmip_pcie_ahb_clk",
  546. "gcc_qmip_video_cv_cpu_ahb_clk",
  547. "gcc_qmip_video_cvp_ahb_clk",
  548. "gcc_qmip_video_v_cpu_ahb_clk",
  549. "gcc_qmip_video_vcodec_ahb_clk",
  550. "gcc_qupv3_wrap0_core_2x_clk",
  551. "gcc_qupv3_wrap0_core_clk",
  552. "gcc_qupv3_wrap0_qspi0_clk",
  553. "gcc_qupv3_wrap0_s0_clk",
  554. "gcc_qupv3_wrap0_s1_clk",
  555. "gcc_qupv3_wrap0_s2_clk",
  556. "gcc_qupv3_wrap0_s3_clk",
  557. "gcc_qupv3_wrap0_s4_clk",
  558. "gcc_qupv3_wrap0_s5_clk",
  559. "gcc_qupv3_wrap0_s6_clk",
  560. "gcc_qupv3_wrap1_core_2x_clk",
  561. "gcc_qupv3_wrap1_core_clk",
  562. "gcc_qupv3_wrap1_qspi0_clk",
  563. "gcc_qupv3_wrap1_s0_clk",
  564. "gcc_qupv3_wrap1_s1_clk",
  565. "gcc_qupv3_wrap1_s2_clk",
  566. "gcc_qupv3_wrap1_s3_clk",
  567. "gcc_qupv3_wrap1_s4_clk",
  568. "gcc_qupv3_wrap1_s5_clk",
  569. "gcc_qupv3_wrap1_s6_clk",
  570. "gcc_qupv3_wrap_0_m_ahb_clk",
  571. "gcc_qupv3_wrap_0_s_ahb_clk",
  572. "gcc_qupv3_wrap_1_m_ahb_clk",
  573. "gcc_qupv3_wrap_1_s_ahb_clk",
  574. "gcc_sdcc2_ahb_clk",
  575. "gcc_sdcc2_apps_clk",
  576. "gcc_ufs_phy_ahb_clk",
  577. "gcc_ufs_phy_axi_clk",
  578. "gcc_ufs_phy_ice_core_clk",
  579. "gcc_ufs_phy_phy_aux_clk",
  580. "gcc_ufs_phy_rx_symbol_0_clk",
  581. "gcc_ufs_phy_rx_symbol_1_clk",
  582. "gcc_ufs_phy_tx_symbol_0_clk",
  583. "gcc_ufs_phy_unipro_core_clk",
  584. "gcc_usb30_prim_master_clk",
  585. "gcc_usb30_prim_mock_utmi_clk",
  586. "gcc_usb30_prim_sleep_clk",
  587. "gcc_usb3_prim_phy_aux_clk",
  588. "gcc_usb3_prim_phy_com_aux_clk",
  589. "gcc_usb3_prim_phy_pipe_clk",
  590. "gcc_video_axi0_clk",
  591. "gcc_video_axi1_clk",
  592. "gpu_cc_debug_mux",
  593. "mc_cc_debug_mux",
  594. "measure_only_cnoc_clk",
  595. "measure_only_gcc_anoc_pcie_north_at_clk",
  596. "measure_only_gcc_aoss_at_clk",
  597. "measure_only_gcc_apss_qdss_apb_clk",
  598. "measure_only_gcc_apss_qdss_tsctr_clk",
  599. "measure_only_gcc_at_clk",
  600. "measure_only_gcc_camera_ahb_clk",
  601. "measure_only_gcc_camera_xo_clk",
  602. "measure_only_gcc_cnoc_qdss_stm_clk",
  603. "measure_only_gcc_config_noc_at_clk",
  604. "measure_only_gcc_cpuss_at_clk",
  605. "measure_only_gcc_cpuss_trig_clk",
  606. "measure_only_gcc_ddrss_at_clk",
  607. "measure_only_gcc_disp1_ahb_clk",
  608. "measure_only_gcc_disp_ahb_clk",
  609. "measure_only_gcc_gpu_at_clk",
  610. "measure_only_gcc_gpu_cfg_ahb_clk",
  611. "measure_only_gcc_gpu_trig_clk",
  612. "measure_only_gcc_ipa_at_clk",
  613. "measure_only_gcc_lpass_at_clk",
  614. "measure_only_gcc_lpass_trig_clk",
  615. "measure_only_gcc_mmnoc_at_clk",
  616. "measure_only_gcc_mmss_at_clk",
  617. "measure_only_gcc_mmss_trig_clk",
  618. "measure_only_gcc_qdss_center_at_clk",
  619. "measure_only_gcc_qdss_cfg_ahb_clk",
  620. "measure_only_gcc_qdss_dap_ahb_clk",
  621. "measure_only_gcc_qdss_dap_clk",
  622. "measure_only_gcc_qdss_etr_ddr_clk",
  623. "measure_only_gcc_qdss_etr_usb_clk",
  624. "measure_only_gcc_qdss_stm_clk",
  625. "measure_only_gcc_qdss_traceclkin_clk",
  626. "measure_only_gcc_qdss_trig_clk",
  627. "measure_only_gcc_qdss_tsctr_clk",
  628. "measure_only_gcc_qdss_usb_prim_clk",
  629. "measure_only_gcc_qdss_xo_clk",
  630. "measure_only_gcc_sdcc2_at_clk",
  631. "measure_only_gcc_south_at_clk",
  632. "measure_only_gcc_sp_at_clk",
  633. "measure_only_gcc_sp_trig_clk",
  634. "measure_only_gcc_sys_noc_at_clk",
  635. "measure_only_gcc_tme_at_clk",
  636. "measure_only_gcc_tme_trig_clk",
  637. "measure_only_gcc_turing_at_clk",
  638. "measure_only_gcc_turing_trig_clk",
  639. "measure_only_gcc_video_ahb_clk",
  640. "measure_only_gcc_video_xo_clk",
  641. "measure_only_gcc_west_at_clk",
  642. "measure_only_ipa_2x_clk",
  643. "measure_only_memnoc_clk",
  644. "measure_only_pcie_0_pipe_clk",
  645. "measure_only_pcie_1_pipe_clk",
  646. "measure_only_pcie_2_phy_aux_clk",
  647. "measure_only_pcie_2_pipe_clk",
  648. "measure_only_snoc_clk",
  649. "measure_only_ufs_phy_rx_symbol_0_clk",
  650. "measure_only_ufs_phy_rx_symbol_1_clk",
  651. "measure_only_ufs_phy_tx_symbol_0_clk",
  652. "measure_only_usb3_phy_wrapper_gcc_usb30_pipe_clk",
  653. "video_cc_debug_mux",
  654. };
  655. static int gcc_debug_mux_sels[] = {
  656. 0x100, /* apss_cc_debug_mux */
  657. 0x67, /* cam_cc_debug_mux */
  658. 0x6A, /* disp_cc_0_debug_mux */
  659. 0x6D, /* disp_cc_1_debug_mux */
  660. 0x38, /* gcc_aggre_noc_pcie_axi_clk */
  661. 0x39, /* gcc_aggre_noc_pcie_sf_axi_clk */
  662. 0x3B, /* gcc_aggre_ufs_phy_axi_clk */
  663. 0x3A, /* gcc_aggre_usb3_prim_axi_clk */
  664. 0xC7, /* gcc_boot_rom_ahb_clk */
  665. 0x63, /* gcc_camera_hf_axi_clk */
  666. 0x64, /* gcc_camera_sf_axi_clk */
  667. 0x2B, /* gcc_cfg_noc_pcie_anoc_ahb_clk */
  668. 0x1E, /* gcc_cfg_noc_usb3_prim_axi_clk */
  669. 0xDF, /* gcc_ddrss_gpu_axi_clk */
  670. 0xE0, /* gcc_ddrss_pcie_sf_tbu_clk */
  671. 0x6C, /* gcc_disp1_hf_axi_clk */
  672. 0x69, /* gcc_disp_hf_axi_clk */
  673. 0x114, /* gcc_gp10_clk */
  674. 0x115, /* gcc_gp11_clk */
  675. 0x10B, /* gcc_gp1_clk */
  676. 0x10C, /* gcc_gp2_clk */
  677. 0x10D, /* gcc_gp3_clk */
  678. 0x10E, /* gcc_gp4_clk */
  679. 0x10F, /* gcc_gp5_clk */
  680. 0x110, /* gcc_gp6_clk */
  681. 0x111, /* gcc_gp7_clk */
  682. 0x112, /* gcc_gp8_clk */
  683. 0x113, /* gcc_gp9_clk */
  684. 0x159, /* gcc_gpu_gpll0_clk_src */
  685. 0x15A, /* gcc_gpu_gpll0_div_clk_src */
  686. 0x156, /* gcc_gpu_memnoc_gfx_clk */
  687. 0x158, /* gcc_gpu_snoc_dvm_gfx_clk */
  688. 0x11B, /* gcc_pcie_0_aux_clk */
  689. 0x11A, /* gcc_pcie_0_cfg_ahb_clk */
  690. 0x119, /* gcc_pcie_0_mstr_axi_clk */
  691. 0x11E, /* gcc_pcie_0_phy_rchng_clk */
  692. 0x11C, /* gcc_pcie_0_pipe_clk */
  693. 0x11D, /* gcc_pcie_0_pipe_div2_clk */
  694. 0x118, /* gcc_pcie_0_slv_axi_clk */
  695. 0x117, /* gcc_pcie_0_slv_q2a_axi_clk */
  696. 0x131, /* gcc_pcie_1_aux_clk */
  697. 0x130, /* gcc_pcie_1_cfg_ahb_clk */
  698. 0x12F, /* gcc_pcie_1_mstr_axi_clk */
  699. 0x134, /* gcc_pcie_1_phy_rchng_clk */
  700. 0x132, /* gcc_pcie_1_pipe_clk */
  701. 0x133, /* gcc_pcie_1_pipe_div2_clk */
  702. 0x12E, /* gcc_pcie_1_slv_axi_clk */
  703. 0x12D, /* gcc_pcie_1_slv_q2a_axi_clk */
  704. 0x125, /* gcc_pcie_2_aux_clk */
  705. 0x124, /* gcc_pcie_2_cfg_ahb_clk */
  706. 0x123, /* gcc_pcie_2_mstr_axi_clk */
  707. 0x126, /* gcc_pcie_2_phy_aux_clk */
  708. 0x129, /* gcc_pcie_2_phy_rchng_clk */
  709. 0x127, /* gcc_pcie_2_pipe_clk */
  710. 0x128, /* gcc_pcie_2_pipe_div2_clk */
  711. 0x122, /* gcc_pcie_2_slv_axi_clk */
  712. 0x121, /* gcc_pcie_2_slv_q2a_axi_clk */
  713. 0xB6, /* gcc_pdm2_clk */
  714. 0xB4, /* gcc_pdm_ahb_clk */
  715. 0xB5, /* gcc_pdm_xo4_clk */
  716. 0xB7, /* gcc_pwm0_xo512_clk */
  717. 0x61, /* gcc_qmip_camera_nrt_ahb_clk */
  718. 0x62, /* gcc_qmip_camera_rt_ahb_clk */
  719. 0x153, /* gcc_qmip_gpu_ahb_clk */
  720. 0x116, /* gcc_qmip_pcie_ahb_clk */
  721. 0x72, /* gcc_qmip_video_cv_cpu_ahb_clk */
  722. 0x6F, /* gcc_qmip_video_cvp_ahb_clk */
  723. 0x71, /* gcc_qmip_video_v_cpu_ahb_clk */
  724. 0x70, /* gcc_qmip_video_vcodec_ahb_clk */
  725. 0x9F, /* gcc_qupv3_wrap0_core_2x_clk */
  726. 0x9E, /* gcc_qupv3_wrap0_core_clk */
  727. 0xA5, /* gcc_qupv3_wrap0_qspi0_clk */
  728. 0xA0, /* gcc_qupv3_wrap0_s0_clk */
  729. 0xA1, /* gcc_qupv3_wrap0_s1_clk */
  730. 0xA2, /* gcc_qupv3_wrap0_s2_clk */
  731. 0xA3, /* gcc_qupv3_wrap0_s3_clk */
  732. 0xA4, /* gcc_qupv3_wrap0_s4_clk */
  733. 0xA6, /* gcc_qupv3_wrap0_s5_clk */
  734. 0xA7, /* gcc_qupv3_wrap0_s6_clk */
  735. 0xAB, /* gcc_qupv3_wrap1_core_2x_clk */
  736. 0xAA, /* gcc_qupv3_wrap1_core_clk */
  737. 0xB1, /* gcc_qupv3_wrap1_qspi0_clk */
  738. 0xAC, /* gcc_qupv3_wrap1_s0_clk */
  739. 0xAD, /* gcc_qupv3_wrap1_s1_clk */
  740. 0xAE, /* gcc_qupv3_wrap1_s2_clk */
  741. 0xAF, /* gcc_qupv3_wrap1_s3_clk */
  742. 0xB0, /* gcc_qupv3_wrap1_s4_clk */
  743. 0xB2, /* gcc_qupv3_wrap1_s5_clk */
  744. 0xB3, /* gcc_qupv3_wrap1_s6_clk */
  745. 0x9C, /* gcc_qupv3_wrap_0_m_ahb_clk */
  746. 0x9D, /* gcc_qupv3_wrap_0_s_ahb_clk */
  747. 0xA8, /* gcc_qupv3_wrap_1_m_ahb_clk */
  748. 0xA9, /* gcc_qupv3_wrap_1_s_ahb_clk */
  749. 0x9A, /* gcc_sdcc2_ahb_clk */
  750. 0x99, /* gcc_sdcc2_apps_clk */
  751. 0x138, /* gcc_ufs_phy_ahb_clk */
  752. 0x137, /* gcc_ufs_phy_axi_clk */
  753. 0x13E, /* gcc_ufs_phy_ice_core_clk */
  754. 0x13F, /* gcc_ufs_phy_phy_aux_clk */
  755. 0x13A, /* gcc_ufs_phy_rx_symbol_0_clk */
  756. 0x140, /* gcc_ufs_phy_rx_symbol_1_clk */
  757. 0x139, /* gcc_ufs_phy_tx_symbol_0_clk */
  758. 0x13D, /* gcc_ufs_phy_unipro_core_clk */
  759. 0x8C, /* gcc_usb30_prim_master_clk */
  760. 0x8E, /* gcc_usb30_prim_mock_utmi_clk */
  761. 0x8D, /* gcc_usb30_prim_sleep_clk */
  762. 0x8F, /* gcc_usb3_prim_phy_aux_clk */
  763. 0x90, /* gcc_usb3_prim_phy_com_aux_clk */
  764. 0x91, /* gcc_usb3_prim_phy_pipe_clk */
  765. 0x73, /* gcc_video_axi0_clk */
  766. 0x75, /* gcc_video_axi1_clk */
  767. 0x155, /* gpu_cc_debug_mux */
  768. 0xEA, /* mc_cc_debug_mux */
  769. 0x18, /* measure_only_cnoc_clk */
  770. 0x45, /* measure_only_gcc_anoc_pcie_north_at_clk */
  771. 0xCC, /* measure_only_gcc_aoss_at_clk */
  772. 0xFF, /* measure_only_gcc_apss_qdss_apb_clk */
  773. 0xFE, /* measure_only_gcc_apss_qdss_tsctr_clk */
  774. 0xD5, /* measure_only_gcc_at_clk */
  775. 0x60, /* measure_only_gcc_camera_ahb_clk */
  776. 0x66, /* measure_only_gcc_camera_xo_clk */
  777. 0x1D, /* measure_only_gcc_cnoc_qdss_stm_clk */
  778. 0x28, /* measure_only_gcc_config_noc_at_clk */
  779. 0xFD, /* measure_only_gcc_cpuss_at_clk */
  780. 0xFC, /* measure_only_gcc_cpuss_trig_clk */
  781. 0xE6, /* measure_only_gcc_ddrss_at_clk */
  782. 0x6B, /* measure_only_gcc_disp1_ahb_clk */
  783. 0x68, /* measure_only_gcc_disp_ahb_clk */
  784. 0x154, /* measure_only_gcc_gpu_at_clk */
  785. 0x152, /* measure_only_gcc_gpu_cfg_ahb_clk */
  786. 0x157, /* measure_only_gcc_gpu_trig_clk */
  787. 0x151, /* measure_only_gcc_ipa_at_clk */
  788. 0xF0, /* measure_only_gcc_lpass_at_clk */
  789. 0xEF, /* measure_only_gcc_lpass_trig_clk */
  790. 0x54, /* measure_only_gcc_mmnoc_at_clk */
  791. 0x5C, /* measure_only_gcc_mmss_at_clk */
  792. 0x5E, /* measure_only_gcc_mmss_trig_clk */
  793. 0x7B, /* measure_only_gcc_qdss_center_at_clk */
  794. 0x7A, /* measure_only_gcc_qdss_cfg_ahb_clk */
  795. 0x79, /* measure_only_gcc_qdss_dap_ahb_clk */
  796. 0x84, /* measure_only_gcc_qdss_dap_clk */
  797. 0x7F, /* measure_only_gcc_qdss_etr_ddr_clk */
  798. 0x7E, /* measure_only_gcc_qdss_etr_usb_clk */
  799. 0x80, /* measure_only_gcc_qdss_stm_clk */
  800. 0x81, /* measure_only_gcc_qdss_traceclkin_clk */
  801. 0x83, /* measure_only_gcc_qdss_trig_clk */
  802. 0x82, /* measure_only_gcc_qdss_tsctr_clk */
  803. 0x8A, /* measure_only_gcc_qdss_usb_prim_clk */
  804. 0x89, /* measure_only_gcc_qdss_xo_clk */
  805. 0x9B, /* measure_only_gcc_sdcc2_at_clk */
  806. 0x7C, /* measure_only_gcc_south_at_clk */
  807. 0x160, /* measure_only_gcc_sp_at_clk */
  808. 0x15F, /* measure_only_gcc_sp_trig_clk */
  809. 0xF, /* measure_only_gcc_sys_noc_at_clk */
  810. 0xC1, /* measure_only_gcc_tme_at_clk */
  811. 0xC0, /* measure_only_gcc_tme_trig_clk */
  812. 0xF8, /* measure_only_gcc_turing_at_clk */
  813. 0xF9, /* measure_only_gcc_turing_trig_clk */
  814. 0x6E, /* measure_only_gcc_video_ahb_clk */
  815. 0x77, /* measure_only_gcc_video_xo_clk */
  816. 0x7D, /* measure_only_gcc_west_at_clk */
  817. 0x14C, /* measure_only_ipa_2x_clk */
  818. 0xE5, /* measure_only_memnoc_clk */
  819. 0x11F, /* measure_only_pcie_0_pipe_clk */
  820. 0x135, /* measure_only_pcie_1_pipe_clk */
  821. 0x12B, /* measure_only_pcie_2_phy_aux_clk */
  822. 0x12A, /* measure_only_pcie_2_pipe_clk */
  823. 0xB, /* measure_only_snoc_clk */
  824. 0x13C, /* measure_only_ufs_phy_rx_symbol_0_clk */
  825. 0x141, /* measure_only_ufs_phy_rx_symbol_1_clk */
  826. 0x13B, /* measure_only_ufs_phy_tx_symbol_0_clk */
  827. 0x95, /* measure_only_usb3_phy_wrapper_gcc_usb30_pipe_clk */
  828. 0x78, /* video_cc_debug_mux */
  829. };
  830. static struct clk_debug_mux gcc_debug_mux = {
  831. .priv = &debug_mux_priv,
  832. .debug_offset = 0x72000,
  833. .post_div_offset = 0x72004,
  834. .cbcr_offset = 0x72008,
  835. .src_sel_mask = 0x3FF,
  836. .src_sel_shift = 0,
  837. .post_div_mask = 0xF,
  838. .post_div_shift = 0,
  839. .post_div_val = 2,
  840. .mux_sels = gcc_debug_mux_sels,
  841. .num_mux_sels = ARRAY_SIZE(gcc_debug_mux_sels),
  842. .hw.init = &(const struct clk_init_data){
  843. .name = "gcc_debug_mux",
  844. .ops = &clk_debug_mux_ops,
  845. .parent_names = gcc_debug_mux_parent_names,
  846. .num_parents = ARRAY_SIZE(gcc_debug_mux_parent_names),
  847. },
  848. };
  849. static const char *const gpu_cc_debug_mux_parent_names[] = {
  850. "gpu_cc_ahb_clk",
  851. "gpu_cc_cb_clk",
  852. "gpu_cc_crc_ahb_clk",
  853. "gpu_cc_cx_ff_clk",
  854. "gpu_cc_cx_gmu_clk",
  855. "gpu_cc_cxo_aon_clk",
  856. "gpu_cc_cxo_clk",
  857. "gpu_cc_demet_clk",
  858. "gpu_cc_freq_measure_clk",
  859. "gpu_cc_hub_aon_clk",
  860. "gpu_cc_hub_cx_int_clk",
  861. "gpu_cc_memnoc_gfx_clk",
  862. "gpu_cc_mnd1x_0_gfx3d_clk",
  863. "gpu_cc_mnd1x_1_gfx3d_clk",
  864. "gpu_cc_sleep_clk",
  865. "measure_only_gpu_cc_cx_gfx3d_clk",
  866. "measure_only_gpu_cc_cx_gfx3d_slv_clk",
  867. "measure_only_gpu_cc_cx_qdss_at_clk",
  868. "measure_only_gpu_cc_cx_qdss_trig_clk",
  869. "measure_only_gpu_cc_cx_qdss_tsctr_clk",
  870. "measure_only_gpu_cc_gx_gfx3d_clk",
  871. };
  872. static int gpu_cc_debug_mux_sels[] = {
  873. 0x16, /* gpu_cc_ahb_clk */
  874. 0x2C, /* gpu_cc_cb_clk */
  875. 0x17, /* gpu_cc_crc_ahb_clk */
  876. 0x20, /* gpu_cc_cx_ff_clk */
  877. 0x1D, /* gpu_cc_cx_gmu_clk */
  878. 0xB, /* gpu_cc_cxo_aon_clk */
  879. 0x1E, /* gpu_cc_cxo_clk */
  880. 0xD, /* gpu_cc_demet_clk */
  881. 0xC, /* gpu_cc_freq_measure_clk */
  882. 0x2D, /* gpu_cc_hub_aon_clk */
  883. 0x1F, /* gpu_cc_hub_cx_int_clk */
  884. 0x21, /* gpu_cc_memnoc_gfx_clk */
  885. 0x28, /* gpu_cc_mnd1x_0_gfx3d_clk */
  886. 0x29, /* gpu_cc_mnd1x_1_gfx3d_clk */
  887. 0x1B, /* gpu_cc_sleep_clk */
  888. 0x24, /* measure_only_gpu_cc_cx_gfx3d_clk */
  889. 0x25, /* measure_only_gpu_cc_cx_gfx3d_slv_clk */
  890. 0x18, /* measure_only_gpu_cc_cx_qdss_at_clk */
  891. 0x1C, /* measure_only_gpu_cc_cx_qdss_trig_clk */
  892. 0x19, /* measure_only_gpu_cc_cx_qdss_tsctr_clk */
  893. 0xE, /* measure_only_gpu_cc_gx_gfx3d_clk */
  894. };
  895. static struct clk_debug_mux gpu_cc_debug_mux = {
  896. .priv = &debug_mux_priv,
  897. .debug_offset = 0x9564,
  898. .post_div_offset = 0x9270,
  899. .cbcr_offset = 0x9274,
  900. .src_sel_mask = 0xFF,
  901. .src_sel_shift = 0,
  902. .post_div_mask = 0xF,
  903. .post_div_shift = 0,
  904. .post_div_val = 2,
  905. .mux_sels = gpu_cc_debug_mux_sels,
  906. .num_mux_sels = ARRAY_SIZE(gpu_cc_debug_mux_sels),
  907. .hw.init = &(const struct clk_init_data){
  908. .name = "gpu_cc_debug_mux",
  909. .ops = &clk_debug_mux_ops,
  910. .parent_names = gpu_cc_debug_mux_parent_names,
  911. .num_parents = ARRAY_SIZE(gpu_cc_debug_mux_parent_names),
  912. },
  913. };
  914. static const char *const video_cc_debug_mux_parent_names[] = {
  915. "measure_only_video_cc_ahb_clk",
  916. "measure_only_video_cc_xo_clk",
  917. "video_cc_mvs0_clk",
  918. "video_cc_mvs0c_clk",
  919. "video_cc_mvs1_clk",
  920. "video_cc_mvs1c_clk",
  921. "video_cc_sleep_clk",
  922. };
  923. static int video_cc_debug_mux_sels[] = {
  924. 0x7, /* measure_only_video_cc_ahb_clk */
  925. 0xB, /* measure_only_video_cc_xo_clk */
  926. 0x3, /* video_cc_mvs0_clk */
  927. 0x1, /* video_cc_mvs0c_clk */
  928. 0x5, /* video_cc_mvs1_clk */
  929. 0x9, /* video_cc_mvs1c_clk */
  930. 0xC, /* video_cc_sleep_clk */
  931. };
  932. static struct clk_debug_mux video_cc_debug_mux = {
  933. .priv = &debug_mux_priv,
  934. .debug_offset = 0x9A4C,
  935. .post_div_offset = 0x80E8,
  936. .cbcr_offset = 0x80EC,
  937. .src_sel_mask = 0x3F,
  938. .src_sel_shift = 0,
  939. .post_div_mask = 0xF,
  940. .post_div_shift = 0,
  941. .post_div_val = 3,
  942. .mux_sels = video_cc_debug_mux_sels,
  943. .num_mux_sels = ARRAY_SIZE(video_cc_debug_mux_sels),
  944. .hw.init = &(const struct clk_init_data){
  945. .name = "video_cc_debug_mux",
  946. .ops = &clk_debug_mux_ops,
  947. .parent_names = video_cc_debug_mux_parent_names,
  948. .num_parents = ARRAY_SIZE(video_cc_debug_mux_parent_names),
  949. },
  950. };
  951. static const char *const mc_cc_debug_mux_parent_names[] = {
  952. "measure_only_mccc_clk",
  953. };
  954. static struct clk_debug_mux mc_cc_debug_mux = {
  955. .period_offset = 0x50,
  956. .hw.init = &(struct clk_init_data){
  957. .name = "mc_cc_debug_mux",
  958. .ops = &clk_debug_mux_ops,
  959. .parent_names = mc_cc_debug_mux_parent_names,
  960. .num_parents = ARRAY_SIZE(mc_cc_debug_mux_parent_names),
  961. },
  962. };
  963. static struct mux_regmap_names mux_list[] = {
  964. { .mux = &apss_cc_debug_mux, .regmap_name = "qcom,apsscc" },
  965. { .mux = &cam_cc_debug_mux, .regmap_name = "qcom,camcc" },
  966. { .mux = &disp_cc_0_debug_mux, .regmap_name = "qcom,dispcc0" },
  967. { .mux = &disp_cc_1_debug_mux, .regmap_name = "qcom,dispcc1" },
  968. { .mux = &gpu_cc_debug_mux, .regmap_name = "qcom,gpucc" },
  969. { .mux = &video_cc_debug_mux, .regmap_name = "qcom,videocc" },
  970. { .mux = &mc_cc_debug_mux, .regmap_name = "qcom,mccc" },
  971. { .mux = &gcc_debug_mux, .regmap_name = "qcom,gcc" },
  972. };
  973. static struct clk_dummy measure_only_apcs_gold_post_acd_clk = {
  974. .rrate = 1000,
  975. .hw.init = &(const struct clk_init_data){
  976. .name = "measure_only_apcs_gold_post_acd_clk",
  977. .ops = &clk_dummy_ops,
  978. },
  979. };
  980. static struct clk_dummy measure_only_apcs_gold_pre_acd_clk = {
  981. .rrate = 1000,
  982. .hw.init = &(const struct clk_init_data){
  983. .name = "measure_only_apcs_gold_pre_acd_clk",
  984. .ops = &clk_dummy_ops,
  985. },
  986. };
  987. static struct clk_dummy measure_only_apcs_goldplus_post_acd_clk = {
  988. .rrate = 1000,
  989. .hw.init = &(const struct clk_init_data){
  990. .name = "measure_only_apcs_goldplus_post_acd_clk",
  991. .ops = &clk_dummy_ops,
  992. },
  993. };
  994. static struct clk_dummy measure_only_apcs_goldplus_pre_acd_clk = {
  995. .rrate = 1000,
  996. .hw.init = &(const struct clk_init_data){
  997. .name = "measure_only_apcs_goldplus_pre_acd_clk",
  998. .ops = &clk_dummy_ops,
  999. },
  1000. };
  1001. static struct clk_dummy measure_only_apcs_l3_post_acd_clk = {
  1002. .rrate = 1000,
  1003. .hw.init = &(const struct clk_init_data){
  1004. .name = "measure_only_apcs_l3_post_acd_clk",
  1005. .ops = &clk_dummy_ops,
  1006. },
  1007. };
  1008. static struct clk_dummy measure_only_apcs_l3_pre_acd_clk = {
  1009. .rrate = 1000,
  1010. .hw.init = &(const struct clk_init_data){
  1011. .name = "measure_only_apcs_l3_pre_acd_clk",
  1012. .ops = &clk_dummy_ops,
  1013. },
  1014. };
  1015. static struct clk_dummy measure_only_cam_cc_gdsc_clk = {
  1016. .rrate = 1000,
  1017. .hw.init = &(const struct clk_init_data){
  1018. .name = "measure_only_cam_cc_gdsc_clk",
  1019. .ops = &clk_dummy_ops,
  1020. },
  1021. };
  1022. static struct clk_dummy measure_only_cnoc_clk = {
  1023. .rrate = 1000,
  1024. .hw.init = &(const struct clk_init_data){
  1025. .name = "measure_only_cnoc_clk",
  1026. .ops = &clk_dummy_ops,
  1027. },
  1028. };
  1029. static struct clk_dummy measure_only_gcc_anoc_pcie_north_at_clk = {
  1030. .rrate = 1000,
  1031. .hw.init = &(const struct clk_init_data){
  1032. .name = "measure_only_gcc_anoc_pcie_north_at_clk",
  1033. .ops = &clk_dummy_ops,
  1034. },
  1035. };
  1036. static struct clk_dummy measure_only_gcc_aoss_at_clk = {
  1037. .rrate = 1000,
  1038. .hw.init = &(const struct clk_init_data){
  1039. .name = "measure_only_gcc_aoss_at_clk",
  1040. .ops = &clk_dummy_ops,
  1041. },
  1042. };
  1043. static struct clk_dummy measure_only_gcc_apss_qdss_apb_clk = {
  1044. .rrate = 1000,
  1045. .hw.init = &(const struct clk_init_data){
  1046. .name = "measure_only_gcc_apss_qdss_apb_clk",
  1047. .ops = &clk_dummy_ops,
  1048. },
  1049. };
  1050. static struct clk_dummy measure_only_gcc_apss_qdss_tsctr_clk = {
  1051. .rrate = 1000,
  1052. .hw.init = &(const struct clk_init_data){
  1053. .name = "measure_only_gcc_apss_qdss_tsctr_clk",
  1054. .ops = &clk_dummy_ops,
  1055. },
  1056. };
  1057. static struct clk_dummy measure_only_gcc_at_clk = {
  1058. .rrate = 1000,
  1059. .hw.init = &(const struct clk_init_data){
  1060. .name = "measure_only_gcc_at_clk",
  1061. .ops = &clk_dummy_ops,
  1062. },
  1063. };
  1064. static struct clk_dummy measure_only_gcc_camera_ahb_clk = {
  1065. .rrate = 1000,
  1066. .hw.init = &(const struct clk_init_data){
  1067. .name = "measure_only_gcc_camera_ahb_clk",
  1068. .ops = &clk_dummy_ops,
  1069. },
  1070. };
  1071. static struct clk_dummy measure_only_gcc_camera_xo_clk = {
  1072. .rrate = 1000,
  1073. .hw.init = &(const struct clk_init_data){
  1074. .name = "measure_only_gcc_camera_xo_clk",
  1075. .ops = &clk_dummy_ops,
  1076. },
  1077. };
  1078. static struct clk_dummy measure_only_gcc_cnoc_qdss_stm_clk = {
  1079. .rrate = 1000,
  1080. .hw.init = &(const struct clk_init_data){
  1081. .name = "measure_only_gcc_cnoc_qdss_stm_clk",
  1082. .ops = &clk_dummy_ops,
  1083. },
  1084. };
  1085. static struct clk_dummy measure_only_gcc_config_noc_at_clk = {
  1086. .rrate = 1000,
  1087. .hw.init = &(const struct clk_init_data){
  1088. .name = "measure_only_gcc_config_noc_at_clk",
  1089. .ops = &clk_dummy_ops,
  1090. },
  1091. };
  1092. static struct clk_dummy measure_only_gcc_cpuss_at_clk = {
  1093. .rrate = 1000,
  1094. .hw.init = &(const struct clk_init_data){
  1095. .name = "measure_only_gcc_cpuss_at_clk",
  1096. .ops = &clk_dummy_ops,
  1097. },
  1098. };
  1099. static struct clk_dummy measure_only_gcc_cpuss_trig_clk = {
  1100. .rrate = 1000,
  1101. .hw.init = &(const struct clk_init_data){
  1102. .name = "measure_only_gcc_cpuss_trig_clk",
  1103. .ops = &clk_dummy_ops,
  1104. },
  1105. };
  1106. static struct clk_dummy measure_only_gcc_ddrss_at_clk = {
  1107. .rrate = 1000,
  1108. .hw.init = &(const struct clk_init_data){
  1109. .name = "measure_only_gcc_ddrss_at_clk",
  1110. .ops = &clk_dummy_ops,
  1111. },
  1112. };
  1113. static struct clk_dummy measure_only_gcc_disp1_ahb_clk = {
  1114. .rrate = 1000,
  1115. .hw.init = &(const struct clk_init_data){
  1116. .name = "measure_only_gcc_disp1_ahb_clk",
  1117. .ops = &clk_dummy_ops,
  1118. },
  1119. };
  1120. static struct clk_dummy measure_only_gcc_disp_ahb_clk = {
  1121. .rrate = 1000,
  1122. .hw.init = &(const struct clk_init_data){
  1123. .name = "measure_only_gcc_disp_ahb_clk",
  1124. .ops = &clk_dummy_ops,
  1125. },
  1126. };
  1127. static struct clk_dummy measure_only_gcc_gpu_at_clk = {
  1128. .rrate = 1000,
  1129. .hw.init = &(const struct clk_init_data){
  1130. .name = "measure_only_gcc_gpu_at_clk",
  1131. .ops = &clk_dummy_ops,
  1132. },
  1133. };
  1134. static struct clk_dummy measure_only_gcc_gpu_cfg_ahb_clk = {
  1135. .rrate = 1000,
  1136. .hw.init = &(const struct clk_init_data){
  1137. .name = "measure_only_gcc_gpu_cfg_ahb_clk",
  1138. .ops = &clk_dummy_ops,
  1139. },
  1140. };
  1141. static struct clk_dummy measure_only_gcc_gpu_trig_clk = {
  1142. .rrate = 1000,
  1143. .hw.init = &(const struct clk_init_data){
  1144. .name = "measure_only_gcc_gpu_trig_clk",
  1145. .ops = &clk_dummy_ops,
  1146. },
  1147. };
  1148. static struct clk_dummy measure_only_gcc_ipa_at_clk = {
  1149. .rrate = 1000,
  1150. .hw.init = &(const struct clk_init_data){
  1151. .name = "measure_only_gcc_ipa_at_clk",
  1152. .ops = &clk_dummy_ops,
  1153. },
  1154. };
  1155. static struct clk_dummy measure_only_gcc_lpass_at_clk = {
  1156. .rrate = 1000,
  1157. .hw.init = &(const struct clk_init_data){
  1158. .name = "measure_only_gcc_lpass_at_clk",
  1159. .ops = &clk_dummy_ops,
  1160. },
  1161. };
  1162. static struct clk_dummy measure_only_gcc_lpass_trig_clk = {
  1163. .rrate = 1000,
  1164. .hw.init = &(const struct clk_init_data){
  1165. .name = "measure_only_gcc_lpass_trig_clk",
  1166. .ops = &clk_dummy_ops,
  1167. },
  1168. };
  1169. static struct clk_dummy measure_only_gcc_mmnoc_at_clk = {
  1170. .rrate = 1000,
  1171. .hw.init = &(const struct clk_init_data){
  1172. .name = "measure_only_gcc_mmnoc_at_clk",
  1173. .ops = &clk_dummy_ops,
  1174. },
  1175. };
  1176. static struct clk_dummy measure_only_gcc_mmss_at_clk = {
  1177. .rrate = 1000,
  1178. .hw.init = &(const struct clk_init_data){
  1179. .name = "measure_only_gcc_mmss_at_clk",
  1180. .ops = &clk_dummy_ops,
  1181. },
  1182. };
  1183. static struct clk_dummy measure_only_gcc_mmss_trig_clk = {
  1184. .rrate = 1000,
  1185. .hw.init = &(const struct clk_init_data){
  1186. .name = "measure_only_gcc_mmss_trig_clk",
  1187. .ops = &clk_dummy_ops,
  1188. },
  1189. };
  1190. static struct clk_dummy measure_only_gcc_qdss_center_at_clk = {
  1191. .rrate = 1000,
  1192. .hw.init = &(const struct clk_init_data){
  1193. .name = "measure_only_gcc_qdss_center_at_clk",
  1194. .ops = &clk_dummy_ops,
  1195. },
  1196. };
  1197. static struct clk_dummy measure_only_gcc_qdss_cfg_ahb_clk = {
  1198. .rrate = 1000,
  1199. .hw.init = &(const struct clk_init_data){
  1200. .name = "measure_only_gcc_qdss_cfg_ahb_clk",
  1201. .ops = &clk_dummy_ops,
  1202. },
  1203. };
  1204. static struct clk_dummy measure_only_gcc_qdss_dap_ahb_clk = {
  1205. .rrate = 1000,
  1206. .hw.init = &(const struct clk_init_data){
  1207. .name = "measure_only_gcc_qdss_dap_ahb_clk",
  1208. .ops = &clk_dummy_ops,
  1209. },
  1210. };
  1211. static struct clk_dummy measure_only_gcc_qdss_dap_clk = {
  1212. .rrate = 1000,
  1213. .hw.init = &(const struct clk_init_data){
  1214. .name = "measure_only_gcc_qdss_dap_clk",
  1215. .ops = &clk_dummy_ops,
  1216. },
  1217. };
  1218. static struct clk_dummy measure_only_gcc_qdss_etr_ddr_clk = {
  1219. .rrate = 1000,
  1220. .hw.init = &(const struct clk_init_data){
  1221. .name = "measure_only_gcc_qdss_etr_ddr_clk",
  1222. .ops = &clk_dummy_ops,
  1223. },
  1224. };
  1225. static struct clk_dummy measure_only_gcc_qdss_etr_usb_clk = {
  1226. .rrate = 1000,
  1227. .hw.init = &(const struct clk_init_data){
  1228. .name = "measure_only_gcc_qdss_etr_usb_clk",
  1229. .ops = &clk_dummy_ops,
  1230. },
  1231. };
  1232. static struct clk_dummy measure_only_gcc_qdss_stm_clk = {
  1233. .rrate = 1000,
  1234. .hw.init = &(const struct clk_init_data){
  1235. .name = "measure_only_gcc_qdss_stm_clk",
  1236. .ops = &clk_dummy_ops,
  1237. },
  1238. };
  1239. static struct clk_dummy measure_only_gcc_qdss_traceclkin_clk = {
  1240. .rrate = 1000,
  1241. .hw.init = &(const struct clk_init_data){
  1242. .name = "measure_only_gcc_qdss_traceclkin_clk",
  1243. .ops = &clk_dummy_ops,
  1244. },
  1245. };
  1246. static struct clk_dummy measure_only_gcc_qdss_trig_clk = {
  1247. .rrate = 1000,
  1248. .hw.init = &(const struct clk_init_data){
  1249. .name = "measure_only_gcc_qdss_trig_clk",
  1250. .ops = &clk_dummy_ops,
  1251. },
  1252. };
  1253. static struct clk_dummy measure_only_gcc_qdss_tsctr_clk = {
  1254. .rrate = 1000,
  1255. .hw.init = &(const struct clk_init_data){
  1256. .name = "measure_only_gcc_qdss_tsctr_clk",
  1257. .ops = &clk_dummy_ops,
  1258. },
  1259. };
  1260. static struct clk_dummy measure_only_gcc_qdss_usb_prim_clk = {
  1261. .rrate = 1000,
  1262. .hw.init = &(const struct clk_init_data){
  1263. .name = "measure_only_gcc_qdss_usb_prim_clk",
  1264. .ops = &clk_dummy_ops,
  1265. },
  1266. };
  1267. static struct clk_dummy measure_only_gcc_qdss_xo_clk = {
  1268. .rrate = 1000,
  1269. .hw.init = &(const struct clk_init_data){
  1270. .name = "measure_only_gcc_qdss_xo_clk",
  1271. .ops = &clk_dummy_ops,
  1272. },
  1273. };
  1274. static struct clk_dummy measure_only_gcc_sdcc2_at_clk = {
  1275. .rrate = 1000,
  1276. .hw.init = &(const struct clk_init_data){
  1277. .name = "measure_only_gcc_sdcc2_at_clk",
  1278. .ops = &clk_dummy_ops,
  1279. },
  1280. };
  1281. static struct clk_dummy measure_only_gcc_south_at_clk = {
  1282. .rrate = 1000,
  1283. .hw.init = &(const struct clk_init_data){
  1284. .name = "measure_only_gcc_south_at_clk",
  1285. .ops = &clk_dummy_ops,
  1286. },
  1287. };
  1288. static struct clk_dummy measure_only_gcc_sp_at_clk = {
  1289. .rrate = 1000,
  1290. .hw.init = &(const struct clk_init_data){
  1291. .name = "measure_only_gcc_sp_at_clk",
  1292. .ops = &clk_dummy_ops,
  1293. },
  1294. };
  1295. static struct clk_dummy measure_only_gcc_sp_trig_clk = {
  1296. .rrate = 1000,
  1297. .hw.init = &(const struct clk_init_data){
  1298. .name = "measure_only_gcc_sp_trig_clk",
  1299. .ops = &clk_dummy_ops,
  1300. },
  1301. };
  1302. static struct clk_dummy measure_only_gcc_sys_noc_at_clk = {
  1303. .rrate = 1000,
  1304. .hw.init = &(const struct clk_init_data){
  1305. .name = "measure_only_gcc_sys_noc_at_clk",
  1306. .ops = &clk_dummy_ops,
  1307. },
  1308. };
  1309. static struct clk_dummy measure_only_gcc_tme_at_clk = {
  1310. .rrate = 1000,
  1311. .hw.init = &(const struct clk_init_data){
  1312. .name = "measure_only_gcc_tme_at_clk",
  1313. .ops = &clk_dummy_ops,
  1314. },
  1315. };
  1316. static struct clk_dummy measure_only_gcc_tme_trig_clk = {
  1317. .rrate = 1000,
  1318. .hw.init = &(const struct clk_init_data){
  1319. .name = "measure_only_gcc_tme_trig_clk",
  1320. .ops = &clk_dummy_ops,
  1321. },
  1322. };
  1323. static struct clk_dummy measure_only_gcc_turing_at_clk = {
  1324. .rrate = 1000,
  1325. .hw.init = &(const struct clk_init_data){
  1326. .name = "measure_only_gcc_turing_at_clk",
  1327. .ops = &clk_dummy_ops,
  1328. },
  1329. };
  1330. static struct clk_dummy measure_only_gcc_turing_trig_clk = {
  1331. .rrate = 1000,
  1332. .hw.init = &(const struct clk_init_data){
  1333. .name = "measure_only_gcc_turing_trig_clk",
  1334. .ops = &clk_dummy_ops,
  1335. },
  1336. };
  1337. static struct clk_dummy measure_only_gcc_video_ahb_clk = {
  1338. .rrate = 1000,
  1339. .hw.init = &(const struct clk_init_data){
  1340. .name = "measure_only_gcc_video_ahb_clk",
  1341. .ops = &clk_dummy_ops,
  1342. },
  1343. };
  1344. static struct clk_dummy measure_only_gcc_video_xo_clk = {
  1345. .rrate = 1000,
  1346. .hw.init = &(const struct clk_init_data){
  1347. .name = "measure_only_gcc_video_xo_clk",
  1348. .ops = &clk_dummy_ops,
  1349. },
  1350. };
  1351. static struct clk_dummy measure_only_gcc_west_at_clk = {
  1352. .rrate = 1000,
  1353. .hw.init = &(const struct clk_init_data){
  1354. .name = "measure_only_gcc_west_at_clk",
  1355. .ops = &clk_dummy_ops,
  1356. },
  1357. };
  1358. static struct clk_dummy measure_only_gpu_cc_cx_gfx3d_clk = {
  1359. .rrate = 1000,
  1360. .hw.init = &(const struct clk_init_data){
  1361. .name = "measure_only_gpu_cc_cx_gfx3d_clk",
  1362. .ops = &clk_dummy_ops,
  1363. },
  1364. };
  1365. static struct clk_dummy measure_only_gpu_cc_cx_gfx3d_slv_clk = {
  1366. .rrate = 1000,
  1367. .hw.init = &(const struct clk_init_data){
  1368. .name = "measure_only_gpu_cc_cx_gfx3d_slv_clk",
  1369. .ops = &clk_dummy_ops,
  1370. },
  1371. };
  1372. static struct clk_dummy measure_only_gpu_cc_cx_qdss_at_clk = {
  1373. .rrate = 1000,
  1374. .hw.init = &(const struct clk_init_data){
  1375. .name = "measure_only_gpu_cc_cx_qdss_at_clk",
  1376. .ops = &clk_dummy_ops,
  1377. },
  1378. };
  1379. static struct clk_dummy measure_only_gpu_cc_cx_qdss_trig_clk = {
  1380. .rrate = 1000,
  1381. .hw.init = &(const struct clk_init_data){
  1382. .name = "measure_only_gpu_cc_cx_qdss_trig_clk",
  1383. .ops = &clk_dummy_ops,
  1384. },
  1385. };
  1386. static struct clk_dummy measure_only_gpu_cc_cx_qdss_tsctr_clk = {
  1387. .rrate = 1000,
  1388. .hw.init = &(const struct clk_init_data){
  1389. .name = "measure_only_gpu_cc_cx_qdss_tsctr_clk",
  1390. .ops = &clk_dummy_ops,
  1391. },
  1392. };
  1393. static struct clk_dummy measure_only_gpu_cc_gx_gfx3d_clk = {
  1394. .rrate = 1000,
  1395. .hw.init = &(const struct clk_init_data){
  1396. .name = "measure_only_gpu_cc_gx_gfx3d_clk",
  1397. .ops = &clk_dummy_ops,
  1398. },
  1399. };
  1400. static struct clk_dummy measure_only_ipa_2x_clk = {
  1401. .rrate = 1000,
  1402. .hw.init = &(const struct clk_init_data){
  1403. .name = "measure_only_ipa_2x_clk",
  1404. .ops = &clk_dummy_ops,
  1405. },
  1406. };
  1407. static struct clk_dummy measure_only_mccc_clk = {
  1408. .rrate = 1000,
  1409. .hw.init = &(const struct clk_init_data){
  1410. .name = "measure_only_mccc_clk",
  1411. .ops = &clk_dummy_ops,
  1412. },
  1413. };
  1414. static struct clk_dummy measure_only_mdss_0_disp_cc_xo_clk = {
  1415. .rrate = 1000,
  1416. .hw.init = &(const struct clk_init_data){
  1417. .name = "measure_only_mdss_0_disp_cc_xo_clk",
  1418. .ops = &clk_dummy_ops,
  1419. },
  1420. };
  1421. static struct clk_dummy measure_only_mdss_1_disp_cc_xo_clk = {
  1422. .rrate = 1000,
  1423. .hw.init = &(const struct clk_init_data){
  1424. .name = "measure_only_mdss_1_disp_cc_xo_clk",
  1425. .ops = &clk_dummy_ops,
  1426. },
  1427. };
  1428. static struct clk_dummy measure_only_memnoc_clk = {
  1429. .rrate = 1000,
  1430. .hw.init = &(const struct clk_init_data){
  1431. .name = "measure_only_memnoc_clk",
  1432. .ops = &clk_dummy_ops,
  1433. },
  1434. };
  1435. static struct clk_dummy measure_only_pcie_0_pipe_clk = {
  1436. .rrate = 1000,
  1437. .hw.init = &(const struct clk_init_data){
  1438. .name = "measure_only_pcie_0_pipe_clk",
  1439. .ops = &clk_dummy_ops,
  1440. },
  1441. };
  1442. static struct clk_dummy measure_only_pcie_1_pipe_clk = {
  1443. .rrate = 1000,
  1444. .hw.init = &(const struct clk_init_data){
  1445. .name = "measure_only_pcie_1_pipe_clk",
  1446. .ops = &clk_dummy_ops,
  1447. },
  1448. };
  1449. static struct clk_dummy measure_only_pcie_2_phy_aux_clk = {
  1450. .rrate = 1000,
  1451. .hw.init = &(const struct clk_init_data){
  1452. .name = "measure_only_pcie_2_phy_aux_clk",
  1453. .ops = &clk_dummy_ops,
  1454. },
  1455. };
  1456. static struct clk_dummy measure_only_pcie_2_pipe_clk = {
  1457. .rrate = 1000,
  1458. .hw.init = &(const struct clk_init_data){
  1459. .name = "measure_only_pcie_2_pipe_clk",
  1460. .ops = &clk_dummy_ops,
  1461. },
  1462. };
  1463. static struct clk_dummy measure_only_snoc_clk = {
  1464. .rrate = 1000,
  1465. .hw.init = &(const struct clk_init_data){
  1466. .name = "measure_only_snoc_clk",
  1467. .ops = &clk_dummy_ops,
  1468. },
  1469. };
  1470. static struct clk_dummy measure_only_ufs_phy_rx_symbol_0_clk = {
  1471. .rrate = 1000,
  1472. .hw.init = &(const struct clk_init_data){
  1473. .name = "measure_only_ufs_phy_rx_symbol_0_clk",
  1474. .ops = &clk_dummy_ops,
  1475. },
  1476. };
  1477. static struct clk_dummy measure_only_ufs_phy_rx_symbol_1_clk = {
  1478. .rrate = 1000,
  1479. .hw.init = &(const struct clk_init_data){
  1480. .name = "measure_only_ufs_phy_rx_symbol_1_clk",
  1481. .ops = &clk_dummy_ops,
  1482. },
  1483. };
  1484. static struct clk_dummy measure_only_ufs_phy_tx_symbol_0_clk = {
  1485. .rrate = 1000,
  1486. .hw.init = &(const struct clk_init_data){
  1487. .name = "measure_only_ufs_phy_tx_symbol_0_clk",
  1488. .ops = &clk_dummy_ops,
  1489. },
  1490. };
  1491. static struct clk_dummy measure_only_usb3_phy_wrapper_gcc_usb30_pipe_clk = {
  1492. .rrate = 1000,
  1493. .hw.init = &(const struct clk_init_data){
  1494. .name = "measure_only_usb3_phy_wrapper_gcc_usb30_pipe_clk",
  1495. .ops = &clk_dummy_ops,
  1496. },
  1497. };
  1498. static struct clk_dummy measure_only_video_cc_ahb_clk = {
  1499. .rrate = 1000,
  1500. .hw.init = &(const struct clk_init_data){
  1501. .name = "measure_only_video_cc_ahb_clk",
  1502. .ops = &clk_dummy_ops,
  1503. },
  1504. };
  1505. static struct clk_dummy measure_only_video_cc_xo_clk = {
  1506. .rrate = 1000,
  1507. .hw.init = &(const struct clk_init_data){
  1508. .name = "measure_only_video_cc_xo_clk",
  1509. .ops = &clk_dummy_ops,
  1510. },
  1511. };
  1512. static struct clk_hw *debugcc_anorak_hws[] = {
  1513. &measure_only_apcs_gold_post_acd_clk.hw,
  1514. &measure_only_apcs_gold_pre_acd_clk.hw,
  1515. &measure_only_apcs_goldplus_post_acd_clk.hw,
  1516. &measure_only_apcs_goldplus_pre_acd_clk.hw,
  1517. &measure_only_apcs_l3_post_acd_clk.hw,
  1518. &measure_only_apcs_l3_pre_acd_clk.hw,
  1519. &measure_only_cam_cc_gdsc_clk.hw,
  1520. &measure_only_cnoc_clk.hw,
  1521. &measure_only_gcc_anoc_pcie_north_at_clk.hw,
  1522. &measure_only_gcc_aoss_at_clk.hw,
  1523. &measure_only_gcc_apss_qdss_apb_clk.hw,
  1524. &measure_only_gcc_apss_qdss_tsctr_clk.hw,
  1525. &measure_only_gcc_at_clk.hw,
  1526. &measure_only_gcc_camera_ahb_clk.hw,
  1527. &measure_only_gcc_camera_xo_clk.hw,
  1528. &measure_only_gcc_cnoc_qdss_stm_clk.hw,
  1529. &measure_only_gcc_config_noc_at_clk.hw,
  1530. &measure_only_gcc_cpuss_at_clk.hw,
  1531. &measure_only_gcc_cpuss_trig_clk.hw,
  1532. &measure_only_gcc_ddrss_at_clk.hw,
  1533. &measure_only_gcc_disp1_ahb_clk.hw,
  1534. &measure_only_gcc_disp_ahb_clk.hw,
  1535. &measure_only_gcc_gpu_at_clk.hw,
  1536. &measure_only_gcc_gpu_cfg_ahb_clk.hw,
  1537. &measure_only_gcc_gpu_trig_clk.hw,
  1538. &measure_only_gcc_ipa_at_clk.hw,
  1539. &measure_only_gcc_lpass_at_clk.hw,
  1540. &measure_only_gcc_lpass_trig_clk.hw,
  1541. &measure_only_gcc_mmnoc_at_clk.hw,
  1542. &measure_only_gcc_mmss_at_clk.hw,
  1543. &measure_only_gcc_mmss_trig_clk.hw,
  1544. &measure_only_gcc_qdss_center_at_clk.hw,
  1545. &measure_only_gcc_qdss_cfg_ahb_clk.hw,
  1546. &measure_only_gcc_qdss_dap_ahb_clk.hw,
  1547. &measure_only_gcc_qdss_dap_clk.hw,
  1548. &measure_only_gcc_qdss_etr_ddr_clk.hw,
  1549. &measure_only_gcc_qdss_etr_usb_clk.hw,
  1550. &measure_only_gcc_qdss_stm_clk.hw,
  1551. &measure_only_gcc_qdss_traceclkin_clk.hw,
  1552. &measure_only_gcc_qdss_trig_clk.hw,
  1553. &measure_only_gcc_qdss_tsctr_clk.hw,
  1554. &measure_only_gcc_qdss_usb_prim_clk.hw,
  1555. &measure_only_gcc_qdss_xo_clk.hw,
  1556. &measure_only_gcc_sdcc2_at_clk.hw,
  1557. &measure_only_gcc_south_at_clk.hw,
  1558. &measure_only_gcc_sp_at_clk.hw,
  1559. &measure_only_gcc_sp_trig_clk.hw,
  1560. &measure_only_gcc_sys_noc_at_clk.hw,
  1561. &measure_only_gcc_tme_at_clk.hw,
  1562. &measure_only_gcc_tme_trig_clk.hw,
  1563. &measure_only_gcc_turing_at_clk.hw,
  1564. &measure_only_gcc_turing_trig_clk.hw,
  1565. &measure_only_gcc_video_ahb_clk.hw,
  1566. &measure_only_gcc_video_xo_clk.hw,
  1567. &measure_only_gcc_west_at_clk.hw,
  1568. &measure_only_gpu_cc_cx_gfx3d_clk.hw,
  1569. &measure_only_gpu_cc_cx_gfx3d_slv_clk.hw,
  1570. &measure_only_gpu_cc_cx_qdss_at_clk.hw,
  1571. &measure_only_gpu_cc_cx_qdss_trig_clk.hw,
  1572. &measure_only_gpu_cc_cx_qdss_tsctr_clk.hw,
  1573. &measure_only_gpu_cc_gx_gfx3d_clk.hw,
  1574. &measure_only_ipa_2x_clk.hw,
  1575. &measure_only_mccc_clk.hw,
  1576. &measure_only_mdss_0_disp_cc_xo_clk.hw,
  1577. &measure_only_mdss_1_disp_cc_xo_clk.hw,
  1578. &measure_only_memnoc_clk.hw,
  1579. &measure_only_pcie_0_pipe_clk.hw,
  1580. &measure_only_pcie_1_pipe_clk.hw,
  1581. &measure_only_pcie_2_phy_aux_clk.hw,
  1582. &measure_only_pcie_2_pipe_clk.hw,
  1583. &measure_only_snoc_clk.hw,
  1584. &measure_only_ufs_phy_rx_symbol_0_clk.hw,
  1585. &measure_only_ufs_phy_rx_symbol_1_clk.hw,
  1586. &measure_only_ufs_phy_tx_symbol_0_clk.hw,
  1587. &measure_only_usb3_phy_wrapper_gcc_usb30_pipe_clk.hw,
  1588. &measure_only_video_cc_ahb_clk.hw,
  1589. &measure_only_video_cc_xo_clk.hw,
  1590. };
  1591. static const struct of_device_id clk_debug_match_table[] = {
  1592. { .compatible = "qcom,anorak-debugcc" },
  1593. { }
  1594. };
  1595. static int clk_debug_anorak_probe(struct platform_device *pdev)
  1596. {
  1597. struct clk *clk;
  1598. int ret = 0, i;
  1599. BUILD_BUG_ON(ARRAY_SIZE(apss_cc_debug_mux_parent_names) !=
  1600. ARRAY_SIZE(apss_cc_debug_mux_sels));
  1601. BUILD_BUG_ON(ARRAY_SIZE(cam_cc_debug_mux_parent_names) !=
  1602. ARRAY_SIZE(cam_cc_debug_mux_sels));
  1603. BUILD_BUG_ON(ARRAY_SIZE(disp_cc_0_debug_mux_parent_names) !=
  1604. ARRAY_SIZE(disp_cc_0_debug_mux_sels));
  1605. BUILD_BUG_ON(ARRAY_SIZE(disp_cc_1_debug_mux_parent_names) !=
  1606. ARRAY_SIZE(disp_cc_1_debug_mux_sels));
  1607. BUILD_BUG_ON(ARRAY_SIZE(gcc_debug_mux_parent_names) != ARRAY_SIZE(gcc_debug_mux_sels));
  1608. BUILD_BUG_ON(ARRAY_SIZE(gpu_cc_debug_mux_parent_names) !=
  1609. ARRAY_SIZE(gpu_cc_debug_mux_sels));
  1610. BUILD_BUG_ON(ARRAY_SIZE(video_cc_debug_mux_parent_names) !=
  1611. ARRAY_SIZE(video_cc_debug_mux_sels));
  1612. clk = devm_clk_get(&pdev->dev, "xo_clk_src");
  1613. if (IS_ERR(clk)) {
  1614. if (PTR_ERR(clk) != -EPROBE_DEFER)
  1615. dev_err(&pdev->dev, "Unable to get xo clock\n");
  1616. return PTR_ERR(clk);
  1617. }
  1618. debug_mux_priv.cxo = clk;
  1619. for (i = 0; i < ARRAY_SIZE(mux_list); i++) {
  1620. if (IS_ERR_OR_NULL(mux_list[i].mux->regmap)) {
  1621. ret = map_debug_bases(pdev, mux_list[i].regmap_name,
  1622. mux_list[i].mux);
  1623. if (ret == -EBADR)
  1624. continue;
  1625. else if (ret)
  1626. return ret;
  1627. }
  1628. }
  1629. for (i = 0; i < ARRAY_SIZE(debugcc_anorak_hws); i++) {
  1630. clk = devm_clk_register(&pdev->dev, debugcc_anorak_hws[i]);
  1631. if (IS_ERR(clk)) {
  1632. dev_err(&pdev->dev, "Unable to register %s, err:(%d)\n",
  1633. clk_hw_get_name(debugcc_anorak_hws[i]),
  1634. PTR_ERR(clk));
  1635. return PTR_ERR(clk);
  1636. }
  1637. }
  1638. for (i = 0; i < ARRAY_SIZE(mux_list); i++) {
  1639. ret = devm_clk_register_debug_mux(&pdev->dev, mux_list[i].mux);
  1640. if (ret) {
  1641. dev_err(&pdev->dev, "Unable to register mux clk %s, err:(%d)\n",
  1642. qcom_clk_hw_get_name(&mux_list[i].mux->hw),
  1643. ret);
  1644. return ret;
  1645. }
  1646. }
  1647. ret = clk_debug_measure_register(&gcc_debug_mux.hw);
  1648. if (ret) {
  1649. dev_err(&pdev->dev, "Could not register Measure clocks\n");
  1650. return ret;
  1651. }
  1652. dev_info(&pdev->dev, "Registered debug measure clocks\n");
  1653. return 0;
  1654. }
  1655. static struct platform_driver clk_debug_driver = {
  1656. .probe = clk_debug_anorak_probe,
  1657. .driver = {
  1658. .name = "anorak-debugcc",
  1659. .of_match_table = clk_debug_match_table,
  1660. },
  1661. };
  1662. static int __init clk_debug_anorak_init(void)
  1663. {
  1664. return platform_driver_register(&clk_debug_driver);
  1665. }
  1666. fs_initcall(clk_debug_anorak_init);
  1667. MODULE_DESCRIPTION("QTI DEBUG CC ANORAK Driver");
  1668. MODULE_LICENSE("GPL");