1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789 |
- // SPDX-License-Identifier: GPL-2.0-only
- /*
- * Copyright (c) 2022, 2023, 2024, Qualcomm Innovation Center, Inc. All rights reserved.
- */
- #define pr_fmt(fmt) "clk: %s: " fmt, __func__
- #include <linux/clk.h>
- #include <linux/clk-provider.h>
- #include <linux/err.h>
- #include <linux/kernel.h>
- #include <linux/mfd/syscon.h>
- #include <linux/module.h>
- #include <linux/of.h>
- #include <linux/of_device.h>
- #include <linux/platform_device.h>
- #include <linux/regmap.h>
- #include "clk-debug.h"
- #include "common.h"
- static struct measure_clk_data debug_mux_priv = {
- .ctl_reg = 0x72038,
- .status_reg = 0x7203C,
- .xo_div4_cbcr = 0x7200C,
- };
- static const char *const apss_cc_debug_mux_parent_names[] = {
- "measure_only_apcs_gold_post_acd_clk",
- "measure_only_apcs_gold_pre_acd_clk",
- "measure_only_apcs_goldplus_post_acd_clk",
- "measure_only_apcs_goldplus_pre_acd_clk",
- "measure_only_apcs_l3_post_acd_clk",
- "measure_only_apcs_l3_pre_acd_clk",
- };
- static int apss_cc_debug_mux_sels[] = {
- 0x21, /* measure_only_apcs_gold_post_acd_clk */
- 0x44, /* measure_only_apcs_gold_pre_acd_clk */
- 0x25, /* measure_only_apcs_goldplus_post_acd_clk */
- 0x45, /* measure_only_apcs_goldplus_pre_acd_clk */
- 0x41, /* measure_only_apcs_l3_post_acd_clk */
- 0x46, /* measure_only_apcs_l3_pre_acd_clk */
- };
- static int apss_cc_debug_mux_pre_divs[] = {
- 0x8, /* measure_only_apcs_gold_post_acd_clk */
- 0x10, /* measure_only_apcs_gold_pre_acd_clk */
- 0x8, /* measure_only_apcs_goldplus_post_acd_clk */
- 0x10, /* measure_only_apcs_goldplus_pre_acd_clk */
- 0x4, /* measure_only_apcs_l3_post_acd_clk */
- 0x10, /* measure_only_apcs_l3_pre_acd_clk */
- };
- static struct clk_debug_mux apss_cc_debug_mux = {
- .priv = &debug_mux_priv,
- .debug_offset = 0x18,
- .post_div_offset = 0x18,
- .cbcr_offset = 0x0,
- .src_sel_mask = 0x7F0,
- .src_sel_shift = 4,
- .post_div_mask = 0x7800,
- .post_div_shift = 11,
- .post_div_val = 1,
- .mux_sels = apss_cc_debug_mux_sels,
- .num_mux_sels = ARRAY_SIZE(apss_cc_debug_mux_sels),
- .pre_div_vals = apss_cc_debug_mux_pre_divs,
- .hw.init = &(const struct clk_init_data){
- .name = "apss_cc_debug_mux",
- .ops = &clk_debug_mux_ops,
- .parent_names = apss_cc_debug_mux_parent_names,
- .num_parents = ARRAY_SIZE(apss_cc_debug_mux_parent_names),
- },
- };
- static const char *const cam_cc_debug_mux_parent_names[] = {
- "cam_cc_bps_ahb_clk",
- "cam_cc_bps_clk",
- "cam_cc_bps_fast_ahb_clk",
- "cam_cc_camnoc_ahb_clk",
- "cam_cc_camnoc_axi_nrt_clk",
- "cam_cc_camnoc_axi_rt_clk",
- "cam_cc_camnoc_dcd_xo_clk",
- "cam_cc_camnoc_xo_clk",
- "cam_cc_cci_0_clk",
- "cam_cc_cci_1_clk",
- "cam_cc_cci_2_clk",
- "cam_cc_cci_3_clk",
- "cam_cc_cci_4_clk",
- "cam_cc_cci_5_clk",
- "cam_cc_core_ahb_clk",
- "cam_cc_cpas_ahb_clk",
- "cam_cc_cpas_bps_clk",
- "cam_cc_cpas_fast_ahb_clk",
- "cam_cc_cpas_ife_0_clk",
- "cam_cc_cpas_ife_1_clk",
- "cam_cc_cpas_ife_lite_clk",
- "cam_cc_cpas_ipe_nps_clk",
- "cam_cc_csi0phytimer_clk",
- "cam_cc_csi1phytimer_clk",
- "cam_cc_csi2phytimer_clk",
- "cam_cc_csi3phytimer_clk",
- "cam_cc_csi4phytimer_clk",
- "cam_cc_csi5phytimer_clk",
- "cam_cc_csi6phytimer_clk",
- "cam_cc_csid_clk",
- "cam_cc_csid_csiphy_rx_clk",
- "cam_cc_csiphy0_clk",
- "cam_cc_csiphy1_clk",
- "cam_cc_csiphy2_clk",
- "cam_cc_csiphy3_clk",
- "cam_cc_csiphy4_clk",
- "cam_cc_csiphy5_clk",
- "cam_cc_csiphy6_clk",
- "cam_cc_drv_ahb_clk",
- "cam_cc_drv_xo_clk",
- "cam_cc_icp_ahb_clk",
- "cam_cc_icp_clk",
- "cam_cc_ife_0_clk",
- "cam_cc_ife_0_dsp_clk",
- "cam_cc_ife_0_fast_ahb_clk",
- "cam_cc_ife_1_clk",
- "cam_cc_ife_1_dsp_clk",
- "cam_cc_ife_1_fast_ahb_clk",
- "cam_cc_ife_lite_ahb_clk",
- "cam_cc_ife_lite_clk",
- "cam_cc_ife_lite_cphy_rx_clk",
- "cam_cc_ife_lite_csid_clk",
- "cam_cc_ipe_nps_ahb_clk",
- "cam_cc_ipe_nps_clk",
- "cam_cc_ipe_nps_fast_ahb_clk",
- "cam_cc_ipe_pps_clk",
- "cam_cc_ipe_pps_fast_ahb_clk",
- "cam_cc_jpeg_1_clk",
- "cam_cc_jpeg_2_clk",
- "cam_cc_jpeg_clk",
- "cam_cc_mclk0_clk",
- "cam_cc_mclk10_clk",
- "cam_cc_mclk11_clk",
- "cam_cc_mclk1_clk",
- "cam_cc_mclk2_clk",
- "cam_cc_mclk3_clk",
- "cam_cc_mclk4_clk",
- "cam_cc_mclk5_clk",
- "cam_cc_mclk6_clk",
- "cam_cc_mclk7_clk",
- "cam_cc_mclk8_clk",
- "cam_cc_mclk9_clk",
- "cam_cc_qdss_debug_clk",
- "cam_cc_qdss_debug_xo_clk",
- "cam_cc_sleep_clk",
- "measure_only_cam_cc_gdsc_clk",
- };
- static int cam_cc_debug_mux_sels[] = {
- 0x17, /* cam_cc_bps_ahb_clk */
- 0x18, /* cam_cc_bps_clk */
- 0x16, /* cam_cc_bps_fast_ahb_clk */
- 0x78, /* cam_cc_camnoc_ahb_clk */
- 0x57, /* cam_cc_camnoc_axi_nrt_clk */
- 0x49, /* cam_cc_camnoc_axi_rt_clk */
- 0x4A, /* cam_cc_camnoc_dcd_xo_clk */
- 0x60, /* cam_cc_camnoc_xo_clk */
- 0x44, /* cam_cc_cci_0_clk */
- 0x45, /* cam_cc_cci_1_clk */
- 0x61, /* cam_cc_cci_2_clk */
- 0x77, /* cam_cc_cci_3_clk */
- 0x68, /* cam_cc_cci_4_clk */
- 0x6B, /* cam_cc_cci_5_clk */
- 0x4D, /* cam_cc_core_ahb_clk */
- 0x46, /* cam_cc_cpas_ahb_clk */
- 0x19, /* cam_cc_cpas_bps_clk */
- 0x47, /* cam_cc_cpas_fast_ahb_clk */
- 0x25, /* cam_cc_cpas_ife_0_clk */
- 0x2A, /* cam_cc_cpas_ife_1_clk */
- 0x34, /* cam_cc_cpas_ife_lite_clk */
- 0x1B, /* cam_cc_cpas_ipe_nps_clk */
- 0x9, /* cam_cc_csi0phytimer_clk */
- 0xC, /* cam_cc_csi1phytimer_clk */
- 0xE, /* cam_cc_csi2phytimer_clk */
- 0x10, /* cam_cc_csi3phytimer_clk */
- 0x12, /* cam_cc_csi4phytimer_clk */
- 0x14, /* cam_cc_csi5phytimer_clk */
- 0x21, /* cam_cc_csi6phytimer_clk */
- 0x48, /* cam_cc_csid_clk */
- 0xB, /* cam_cc_csid_csiphy_rx_clk */
- 0xA, /* cam_cc_csiphy0_clk */
- 0xD, /* cam_cc_csiphy1_clk */
- 0xF, /* cam_cc_csiphy2_clk */
- 0x11, /* cam_cc_csiphy3_clk */
- 0x13, /* cam_cc_csiphy4_clk */
- 0x15, /* cam_cc_csiphy5_clk */
- 0x22, /* cam_cc_csiphy6_clk */
- 0x79, /* cam_cc_drv_ahb_clk */
- 0x74, /* cam_cc_drv_xo_clk */
- 0x43, /* cam_cc_icp_ahb_clk */
- 0x42, /* cam_cc_icp_clk */
- 0x24, /* cam_cc_ife_0_clk */
- 0x26, /* cam_cc_ife_0_dsp_clk */
- 0x28, /* cam_cc_ife_0_fast_ahb_clk */
- 0x29, /* cam_cc_ife_1_clk */
- 0x2B, /* cam_cc_ife_1_dsp_clk */
- 0x2D, /* cam_cc_ife_1_fast_ahb_clk */
- 0x37, /* cam_cc_ife_lite_ahb_clk */
- 0x33, /* cam_cc_ife_lite_clk */
- 0x36, /* cam_cc_ife_lite_cphy_rx_clk */
- 0x35, /* cam_cc_ife_lite_csid_clk */
- 0x1E, /* cam_cc_ipe_nps_ahb_clk */
- 0x1A, /* cam_cc_ipe_nps_clk */
- 0x1F, /* cam_cc_ipe_nps_fast_ahb_clk */
- 0x1C, /* cam_cc_ipe_pps_clk */
- 0x20, /* cam_cc_ipe_pps_fast_ahb_clk */
- 0x5F, /* cam_cc_jpeg_1_clk */
- 0x75, /* cam_cc_jpeg_2_clk */
- 0x40, /* cam_cc_jpeg_clk */
- 0x1, /* cam_cc_mclk0_clk */
- 0x3A, /* cam_cc_mclk10_clk */
- 0x3B, /* cam_cc_mclk11_clk */
- 0x2, /* cam_cc_mclk1_clk */
- 0x3, /* cam_cc_mclk2_clk */
- 0x4, /* cam_cc_mclk3_clk */
- 0x5, /* cam_cc_mclk4_clk */
- 0x6, /* cam_cc_mclk5_clk */
- 0x7, /* cam_cc_mclk6_clk */
- 0x8, /* cam_cc_mclk7_clk */
- 0x38, /* cam_cc_mclk8_clk */
- 0x39, /* cam_cc_mclk9_clk */
- 0x4B, /* cam_cc_qdss_debug_clk */
- 0x4C, /* cam_cc_qdss_debug_xo_clk */
- 0x4F, /* cam_cc_sleep_clk */
- 0x4E, /* measure_only_cam_cc_gdsc_clk */
- };
- static struct clk_debug_mux cam_cc_debug_mux = {
- .priv = &debug_mux_priv,
- .debug_offset = 0x16000,
- .post_div_offset = 0x143C0,
- .cbcr_offset = 0x143C4,
- .src_sel_mask = 0xFF,
- .src_sel_shift = 0,
- .post_div_mask = 0xF,
- .post_div_shift = 0,
- .post_div_val = 4,
- .mux_sels = cam_cc_debug_mux_sels,
- .num_mux_sels = ARRAY_SIZE(cam_cc_debug_mux_sels),
- .hw.init = &(const struct clk_init_data){
- .name = "cam_cc_debug_mux",
- .ops = &clk_debug_mux_ops,
- .parent_names = cam_cc_debug_mux_parent_names,
- .num_parents = ARRAY_SIZE(cam_cc_debug_mux_parent_names),
- },
- };
- static const char *const disp_cc_0_debug_mux_parent_names[] = {
- "mdss_0_disp_cc_mdss_accu_clk",
- "mdss_0_disp_cc_mdss_ahb1_clk",
- "mdss_0_disp_cc_mdss_ahb_clk",
- "mdss_0_disp_cc_mdss_byte0_clk",
- "mdss_0_disp_cc_mdss_byte0_intf_clk",
- "mdss_0_disp_cc_mdss_byte1_clk",
- "mdss_0_disp_cc_mdss_byte1_intf_clk",
- "mdss_0_disp_cc_mdss_dptx0_aux_clk",
- "mdss_0_disp_cc_mdss_dptx0_crypto_clk",
- "mdss_0_disp_cc_mdss_dptx0_link_clk",
- "mdss_0_disp_cc_mdss_dptx0_link_intf_clk",
- "mdss_0_disp_cc_mdss_dptx0_pixel0_clk",
- "mdss_0_disp_cc_mdss_dptx0_pixel1_clk",
- "mdss_0_disp_cc_mdss_dptx0_usb_router_link_intf_clk",
- "mdss_0_disp_cc_mdss_dptx1_aux_clk",
- "mdss_0_disp_cc_mdss_dptx1_crypto_clk",
- "mdss_0_disp_cc_mdss_dptx1_link_clk",
- "mdss_0_disp_cc_mdss_dptx1_link_intf_clk",
- "mdss_0_disp_cc_mdss_dptx1_pixel0_clk",
- "mdss_0_disp_cc_mdss_dptx1_pixel1_clk",
- "mdss_0_disp_cc_mdss_dptx1_usb_router_link_intf_clk",
- "mdss_0_disp_cc_mdss_dptx2_aux_clk",
- "mdss_0_disp_cc_mdss_dptx2_crypto_clk",
- "mdss_0_disp_cc_mdss_dptx2_link_clk",
- "mdss_0_disp_cc_mdss_dptx2_link_intf_clk",
- "mdss_0_disp_cc_mdss_dptx2_pixel0_clk",
- "mdss_0_disp_cc_mdss_dptx2_pixel1_clk",
- "mdss_0_disp_cc_mdss_dptx2_usb_router_link_intf_clk",
- "mdss_0_disp_cc_mdss_dptx3_aux_clk",
- "mdss_0_disp_cc_mdss_dptx3_crypto_clk",
- "mdss_0_disp_cc_mdss_dptx3_link_clk",
- "mdss_0_disp_cc_mdss_dptx3_link_intf_clk",
- "mdss_0_disp_cc_mdss_dptx3_pixel0_clk",
- "mdss_0_disp_cc_mdss_esc0_clk",
- "mdss_0_disp_cc_mdss_esc1_clk",
- "mdss_0_disp_cc_mdss_mdp1_clk",
- "mdss_0_disp_cc_mdss_mdp_clk",
- "mdss_0_disp_cc_mdss_mdp_lut1_clk",
- "mdss_0_disp_cc_mdss_mdp_lut_clk",
- "mdss_0_disp_cc_mdss_non_gdsc_ahb_clk",
- "mdss_0_disp_cc_mdss_pclk0_clk",
- "mdss_0_disp_cc_mdss_pclk1_clk",
- "mdss_0_disp_cc_mdss_rscc_ahb_clk",
- "mdss_0_disp_cc_mdss_rscc_vsync_clk",
- "mdss_0_disp_cc_mdss_vsync1_clk",
- "mdss_0_disp_cc_mdss_vsync_clk",
- "mdss_0_disp_cc_sleep_clk",
- "measure_only_mdss_0_disp_cc_xo_clk",
- };
- static int disp_cc_0_debug_mux_sels[] = {
- 0x47, /* mdss_0_disp_cc_mdss_accu_clk */
- 0x38, /* mdss_0_disp_cc_mdss_ahb1_clk */
- 0x34, /* mdss_0_disp_cc_mdss_ahb_clk */
- 0x14, /* mdss_0_disp_cc_mdss_byte0_clk */
- 0x15, /* mdss_0_disp_cc_mdss_byte0_intf_clk */
- 0x16, /* mdss_0_disp_cc_mdss_byte1_clk */
- 0x17, /* mdss_0_disp_cc_mdss_byte1_intf_clk */
- 0x20, /* mdss_0_disp_cc_mdss_dptx0_aux_clk */
- 0x1D, /* mdss_0_disp_cc_mdss_dptx0_crypto_clk */
- 0x1A, /* mdss_0_disp_cc_mdss_dptx0_link_clk */
- 0x1C, /* mdss_0_disp_cc_mdss_dptx0_link_intf_clk */
- 0x1E, /* mdss_0_disp_cc_mdss_dptx0_pixel0_clk */
- 0x1F, /* mdss_0_disp_cc_mdss_dptx0_pixel1_clk */
- 0x1B, /* mdss_0_disp_cc_mdss_dptx0_usb_router_link_intf_clk */
- 0x27, /* mdss_0_disp_cc_mdss_dptx1_aux_clk */
- 0x26, /* mdss_0_disp_cc_mdss_dptx1_crypto_clk */
- 0x23, /* mdss_0_disp_cc_mdss_dptx1_link_clk */
- 0x25, /* mdss_0_disp_cc_mdss_dptx1_link_intf_clk */
- 0x21, /* mdss_0_disp_cc_mdss_dptx1_pixel0_clk */
- 0x22, /* mdss_0_disp_cc_mdss_dptx1_pixel1_clk */
- 0x24, /* mdss_0_disp_cc_mdss_dptx1_usb_router_link_intf_clk */
- 0x2E, /* mdss_0_disp_cc_mdss_dptx2_aux_clk */
- 0x2D, /* mdss_0_disp_cc_mdss_dptx2_crypto_clk */
- 0x2A, /* mdss_0_disp_cc_mdss_dptx2_link_clk */
- 0x2B, /* mdss_0_disp_cc_mdss_dptx2_link_intf_clk */
- 0x28, /* mdss_0_disp_cc_mdss_dptx2_pixel0_clk */
- 0x29, /* mdss_0_disp_cc_mdss_dptx2_pixel1_clk */
- 0x2C, /* mdss_0_disp_cc_mdss_dptx2_usb_router_link_intf_clk */
- 0x32, /* mdss_0_disp_cc_mdss_dptx3_aux_clk */
- 0x33, /* mdss_0_disp_cc_mdss_dptx3_crypto_clk */
- 0x30, /* mdss_0_disp_cc_mdss_dptx3_link_clk */
- 0x31, /* mdss_0_disp_cc_mdss_dptx3_link_intf_clk */
- 0x2F, /* mdss_0_disp_cc_mdss_dptx3_pixel0_clk */
- 0x18, /* mdss_0_disp_cc_mdss_esc0_clk */
- 0x19, /* mdss_0_disp_cc_mdss_esc1_clk */
- 0x35, /* mdss_0_disp_cc_mdss_mdp1_clk */
- 0x11, /* mdss_0_disp_cc_mdss_mdp_clk */
- 0x36, /* mdss_0_disp_cc_mdss_mdp_lut1_clk */
- 0x12, /* mdss_0_disp_cc_mdss_mdp_lut_clk */
- 0x39, /* mdss_0_disp_cc_mdss_non_gdsc_ahb_clk */
- 0xF, /* mdss_0_disp_cc_mdss_pclk0_clk */
- 0x10, /* mdss_0_disp_cc_mdss_pclk1_clk */
- 0x3B, /* mdss_0_disp_cc_mdss_rscc_ahb_clk */
- 0x3A, /* mdss_0_disp_cc_mdss_rscc_vsync_clk */
- 0x37, /* mdss_0_disp_cc_mdss_vsync1_clk */
- 0x13, /* mdss_0_disp_cc_mdss_vsync_clk */
- 0x48, /* mdss_0_disp_cc_sleep_clk */
- 0x46, /* measure_only_mdss_0_disp_cc_xo_clk */
- };
- static struct clk_debug_mux disp_cc_0_debug_mux = {
- .priv = &debug_mux_priv,
- .debug_offset = 0x11000,
- .post_div_offset = 0xD000,
- .cbcr_offset = 0xD004,
- .src_sel_mask = 0x1FF,
- .src_sel_shift = 0,
- .post_div_mask = 0xF,
- .post_div_shift = 0,
- .post_div_val = 4,
- .mux_sels = disp_cc_0_debug_mux_sels,
- .num_mux_sels = ARRAY_SIZE(disp_cc_0_debug_mux_sels),
- .hw.init = &(const struct clk_init_data){
- .name = "disp_cc_0_debug_mux",
- .ops = &clk_debug_mux_ops,
- .parent_names = disp_cc_0_debug_mux_parent_names,
- .num_parents = ARRAY_SIZE(disp_cc_0_debug_mux_parent_names),
- },
- };
- static const char *const disp_cc_1_debug_mux_parent_names[] = {
- "mdss_1_disp_cc_mdss_accu_clk",
- "mdss_1_disp_cc_mdss_ahb1_clk",
- "mdss_1_disp_cc_mdss_ahb_clk",
- "mdss_1_disp_cc_mdss_byte0_clk",
- "mdss_1_disp_cc_mdss_byte0_intf_clk",
- "mdss_1_disp_cc_mdss_byte1_clk",
- "mdss_1_disp_cc_mdss_byte1_intf_clk",
- "mdss_1_disp_cc_mdss_dptx0_aux_clk",
- "mdss_1_disp_cc_mdss_dptx0_crypto_clk",
- "mdss_1_disp_cc_mdss_dptx0_link_clk",
- "mdss_1_disp_cc_mdss_dptx0_link_intf_clk",
- "mdss_1_disp_cc_mdss_dptx0_pixel0_clk",
- "mdss_1_disp_cc_mdss_dptx0_pixel1_clk",
- "mdss_1_disp_cc_mdss_dptx0_usb_router_link_intf_clk",
- "mdss_1_disp_cc_mdss_dptx1_aux_clk",
- "mdss_1_disp_cc_mdss_dptx1_crypto_clk",
- "mdss_1_disp_cc_mdss_dptx1_link_clk",
- "mdss_1_disp_cc_mdss_dptx1_link_intf_clk",
- "mdss_1_disp_cc_mdss_dptx1_pixel0_clk",
- "mdss_1_disp_cc_mdss_dptx1_pixel1_clk",
- "mdss_1_disp_cc_mdss_dptx1_usb_router_link_intf_clk",
- "mdss_1_disp_cc_mdss_dptx2_aux_clk",
- "mdss_1_disp_cc_mdss_dptx2_crypto_clk",
- "mdss_1_disp_cc_mdss_dptx2_link_clk",
- "mdss_1_disp_cc_mdss_dptx2_link_intf_clk",
- "mdss_1_disp_cc_mdss_dptx2_pixel0_clk",
- "mdss_1_disp_cc_mdss_dptx2_pixel1_clk",
- "mdss_1_disp_cc_mdss_dptx2_usb_router_link_intf_clk",
- "mdss_1_disp_cc_mdss_dptx3_aux_clk",
- "mdss_1_disp_cc_mdss_dptx3_crypto_clk",
- "mdss_1_disp_cc_mdss_dptx3_link_clk",
- "mdss_1_disp_cc_mdss_dptx3_link_intf_clk",
- "mdss_1_disp_cc_mdss_dptx3_pixel0_clk",
- "mdss_1_disp_cc_mdss_esc0_clk",
- "mdss_1_disp_cc_mdss_esc1_clk",
- "mdss_1_disp_cc_mdss_mdp1_clk",
- "mdss_1_disp_cc_mdss_mdp_clk",
- "mdss_1_disp_cc_mdss_mdp_lut1_clk",
- "mdss_1_disp_cc_mdss_mdp_lut_clk",
- "mdss_1_disp_cc_mdss_non_gdsc_ahb_clk",
- "mdss_1_disp_cc_mdss_pclk0_clk",
- "mdss_1_disp_cc_mdss_pclk1_clk",
- "mdss_1_disp_cc_mdss_rscc_ahb_clk",
- "mdss_1_disp_cc_mdss_rscc_vsync_clk",
- "mdss_1_disp_cc_mdss_vsync1_clk",
- "mdss_1_disp_cc_mdss_vsync_clk",
- "mdss_1_disp_cc_sleep_clk",
- "measure_only_mdss_1_disp_cc_xo_clk",
- };
- static int disp_cc_1_debug_mux_sels[] = {
- 0x47, /* mdss_1_disp_cc_mdss_accu_clk */
- 0x38, /* mdss_1_disp_cc_mdss_ahb1_clk */
- 0x34, /* mdss_1_disp_cc_mdss_ahb_clk */
- 0x14, /* mdss_1_disp_cc_mdss_byte0_clk */
- 0x15, /* mdss_1_disp_cc_mdss_byte0_intf_clk */
- 0x16, /* mdss_1_disp_cc_mdss_byte1_clk */
- 0x17, /* mdss_1_disp_cc_mdss_byte1_intf_clk */
- 0x20, /* mdss_1_disp_cc_mdss_dptx0_aux_clk */
- 0x1D, /* mdss_1_disp_cc_mdss_dptx0_crypto_clk */
- 0x1A, /* mdss_1_disp_cc_mdss_dptx0_link_clk */
- 0x1C, /* mdss_1_disp_cc_mdss_dptx0_link_intf_clk */
- 0x1E, /* mdss_1_disp_cc_mdss_dptx0_pixel0_clk */
- 0x1F, /* mdss_1_disp_cc_mdss_dptx0_pixel1_clk */
- 0x1B, /* mdss_1_disp_cc_mdss_dptx0_usb_router_link_intf_clk */
- 0x27, /* mdss_1_disp_cc_mdss_dptx1_aux_clk */
- 0x26, /* mdss_1_disp_cc_mdss_dptx1_crypto_clk */
- 0x23, /* mdss_1_disp_cc_mdss_dptx1_link_clk */
- 0x25, /* mdss_1_disp_cc_mdss_dptx1_link_intf_clk */
- 0x21, /* mdss_1_disp_cc_mdss_dptx1_pixel0_clk */
- 0x22, /* mdss_1_disp_cc_mdss_dptx1_pixel1_clk */
- 0x24, /* mdss_1_disp_cc_mdss_dptx1_usb_router_link_intf_clk */
- 0x2E, /* mdss_1_disp_cc_mdss_dptx2_aux_clk */
- 0x2D, /* mdss_1_disp_cc_mdss_dptx2_crypto_clk */
- 0x2A, /* mdss_1_disp_cc_mdss_dptx2_link_clk */
- 0x2B, /* mdss_1_disp_cc_mdss_dptx2_link_intf_clk */
- 0x28, /* mdss_1_disp_cc_mdss_dptx2_pixel0_clk */
- 0x29, /* mdss_1_disp_cc_mdss_dptx2_pixel1_clk */
- 0x2C, /* mdss_1_disp_cc_mdss_dptx2_usb_router_link_intf_clk */
- 0x32, /* mdss_1_disp_cc_mdss_dptx3_aux_clk */
- 0x33, /* mdss_1_disp_cc_mdss_dptx3_crypto_clk */
- 0x30, /* mdss_1_disp_cc_mdss_dptx3_link_clk */
- 0x31, /* mdss_1_disp_cc_mdss_dptx3_link_intf_clk */
- 0x2F, /* mdss_1_disp_cc_mdss_dptx3_pixel0_clk */
- 0x18, /* mdss_1_disp_cc_mdss_esc0_clk */
- 0x19, /* mdss_1_disp_cc_mdss_esc1_clk */
- 0x35, /* mdss_1_disp_cc_mdss_mdp1_clk */
- 0x11, /* mdss_1_disp_cc_mdss_mdp_clk */
- 0x36, /* mdss_1_disp_cc_mdss_mdp_lut1_clk */
- 0x12, /* mdss_1_disp_cc_mdss_mdp_lut_clk */
- 0x39, /* mdss_1_disp_cc_mdss_non_gdsc_ahb_clk */
- 0xF, /* mdss_1_disp_cc_mdss_pclk0_clk */
- 0x10, /* mdss_1_disp_cc_mdss_pclk1_clk */
- 0x3B, /* mdss_1_disp_cc_mdss_rscc_ahb_clk */
- 0x3A, /* mdss_1_disp_cc_mdss_rscc_vsync_clk */
- 0x37, /* mdss_1_disp_cc_mdss_vsync1_clk */
- 0x13, /* mdss_1_disp_cc_mdss_vsync_clk */
- 0x48, /* mdss_1_disp_cc_sleep_clk */
- 0x46, /* measure_only_mdss_1_disp_cc_xo_clk */
- };
- static struct clk_debug_mux disp_cc_1_debug_mux = {
- .priv = &debug_mux_priv,
- .debug_offset = 0x11000,
- .post_div_offset = 0xD000,
- .cbcr_offset = 0xD004,
- .src_sel_mask = 0x1FF,
- .src_sel_shift = 0,
- .post_div_mask = 0xF,
- .post_div_shift = 0,
- .post_div_val = 4,
- .mux_sels = disp_cc_1_debug_mux_sels,
- .num_mux_sels = ARRAY_SIZE(disp_cc_1_debug_mux_sels),
- .hw.init = &(const struct clk_init_data){
- .name = "disp_cc_1_debug_mux",
- .ops = &clk_debug_mux_ops,
- .parent_names = disp_cc_1_debug_mux_parent_names,
- .num_parents = ARRAY_SIZE(disp_cc_1_debug_mux_parent_names),
- },
- };
- static const char *const gcc_debug_mux_parent_names[] = {
- "apss_cc_debug_mux",
- "cam_cc_debug_mux",
- "disp_cc_0_debug_mux",
- "disp_cc_1_debug_mux",
- "gcc_aggre_noc_pcie_axi_clk",
- "gcc_aggre_noc_pcie_sf_axi_clk",
- "gcc_aggre_ufs_phy_axi_clk",
- "gcc_aggre_usb3_prim_axi_clk",
- "gcc_boot_rom_ahb_clk",
- "gcc_camera_hf_axi_clk",
- "gcc_camera_sf_axi_clk",
- "gcc_cfg_noc_pcie_anoc_ahb_clk",
- "gcc_cfg_noc_usb3_prim_axi_clk",
- "gcc_ddrss_gpu_axi_clk",
- "gcc_ddrss_pcie_sf_tbu_clk",
- "gcc_disp1_hf_axi_clk",
- "gcc_disp_hf_axi_clk",
- "gcc_gp10_clk",
- "gcc_gp11_clk",
- "gcc_gp1_clk",
- "gcc_gp2_clk",
- "gcc_gp3_clk",
- "gcc_gp4_clk",
- "gcc_gp5_clk",
- "gcc_gp6_clk",
- "gcc_gp7_clk",
- "gcc_gp8_clk",
- "gcc_gp9_clk",
- "gcc_gpu_gpll0_clk_src",
- "gcc_gpu_gpll0_div_clk_src",
- "gcc_gpu_memnoc_gfx_clk",
- "gcc_gpu_snoc_dvm_gfx_clk",
- "gcc_pcie_0_aux_clk",
- "gcc_pcie_0_cfg_ahb_clk",
- "gcc_pcie_0_mstr_axi_clk",
- "gcc_pcie_0_phy_rchng_clk",
- "gcc_pcie_0_pipe_clk",
- "gcc_pcie_0_pipe_div2_clk",
- "gcc_pcie_0_slv_axi_clk",
- "gcc_pcie_0_slv_q2a_axi_clk",
- "gcc_pcie_1_aux_clk",
- "gcc_pcie_1_cfg_ahb_clk",
- "gcc_pcie_1_mstr_axi_clk",
- "gcc_pcie_1_phy_rchng_clk",
- "gcc_pcie_1_pipe_clk",
- "gcc_pcie_1_pipe_div2_clk",
- "gcc_pcie_1_slv_axi_clk",
- "gcc_pcie_1_slv_q2a_axi_clk",
- "gcc_pcie_2_aux_clk",
- "gcc_pcie_2_cfg_ahb_clk",
- "gcc_pcie_2_mstr_axi_clk",
- "gcc_pcie_2_phy_aux_clk",
- "gcc_pcie_2_phy_rchng_clk",
- "gcc_pcie_2_pipe_clk",
- "gcc_pcie_2_pipe_div2_clk",
- "gcc_pcie_2_slv_axi_clk",
- "gcc_pcie_2_slv_q2a_axi_clk",
- "gcc_pdm2_clk",
- "gcc_pdm_ahb_clk",
- "gcc_pdm_xo4_clk",
- "gcc_pwm0_xo512_clk",
- "gcc_qmip_camera_nrt_ahb_clk",
- "gcc_qmip_camera_rt_ahb_clk",
- "gcc_qmip_gpu_ahb_clk",
- "gcc_qmip_pcie_ahb_clk",
- "gcc_qmip_video_cv_cpu_ahb_clk",
- "gcc_qmip_video_cvp_ahb_clk",
- "gcc_qmip_video_v_cpu_ahb_clk",
- "gcc_qmip_video_vcodec_ahb_clk",
- "gcc_qupv3_wrap0_core_2x_clk",
- "gcc_qupv3_wrap0_core_clk",
- "gcc_qupv3_wrap0_qspi0_clk",
- "gcc_qupv3_wrap0_s0_clk",
- "gcc_qupv3_wrap0_s1_clk",
- "gcc_qupv3_wrap0_s2_clk",
- "gcc_qupv3_wrap0_s3_clk",
- "gcc_qupv3_wrap0_s4_clk",
- "gcc_qupv3_wrap0_s5_clk",
- "gcc_qupv3_wrap0_s6_clk",
- "gcc_qupv3_wrap1_core_2x_clk",
- "gcc_qupv3_wrap1_core_clk",
- "gcc_qupv3_wrap1_qspi0_clk",
- "gcc_qupv3_wrap1_s0_clk",
- "gcc_qupv3_wrap1_s1_clk",
- "gcc_qupv3_wrap1_s2_clk",
- "gcc_qupv3_wrap1_s3_clk",
- "gcc_qupv3_wrap1_s4_clk",
- "gcc_qupv3_wrap1_s5_clk",
- "gcc_qupv3_wrap1_s6_clk",
- "gcc_qupv3_wrap_0_m_ahb_clk",
- "gcc_qupv3_wrap_0_s_ahb_clk",
- "gcc_qupv3_wrap_1_m_ahb_clk",
- "gcc_qupv3_wrap_1_s_ahb_clk",
- "gcc_sdcc2_ahb_clk",
- "gcc_sdcc2_apps_clk",
- "gcc_ufs_phy_ahb_clk",
- "gcc_ufs_phy_axi_clk",
- "gcc_ufs_phy_ice_core_clk",
- "gcc_ufs_phy_phy_aux_clk",
- "gcc_ufs_phy_rx_symbol_0_clk",
- "gcc_ufs_phy_rx_symbol_1_clk",
- "gcc_ufs_phy_tx_symbol_0_clk",
- "gcc_ufs_phy_unipro_core_clk",
- "gcc_usb30_prim_master_clk",
- "gcc_usb30_prim_mock_utmi_clk",
- "gcc_usb30_prim_sleep_clk",
- "gcc_usb3_prim_phy_aux_clk",
- "gcc_usb3_prim_phy_com_aux_clk",
- "gcc_usb3_prim_phy_pipe_clk",
- "gcc_video_axi0_clk",
- "gcc_video_axi1_clk",
- "gpu_cc_debug_mux",
- "mc_cc_debug_mux",
- "measure_only_cnoc_clk",
- "measure_only_gcc_anoc_pcie_north_at_clk",
- "measure_only_gcc_aoss_at_clk",
- "measure_only_gcc_apss_qdss_apb_clk",
- "measure_only_gcc_apss_qdss_tsctr_clk",
- "measure_only_gcc_at_clk",
- "measure_only_gcc_camera_ahb_clk",
- "measure_only_gcc_camera_xo_clk",
- "measure_only_gcc_cnoc_qdss_stm_clk",
- "measure_only_gcc_config_noc_at_clk",
- "measure_only_gcc_cpuss_at_clk",
- "measure_only_gcc_cpuss_trig_clk",
- "measure_only_gcc_ddrss_at_clk",
- "measure_only_gcc_disp1_ahb_clk",
- "measure_only_gcc_disp_ahb_clk",
- "measure_only_gcc_gpu_at_clk",
- "measure_only_gcc_gpu_cfg_ahb_clk",
- "measure_only_gcc_gpu_trig_clk",
- "measure_only_gcc_ipa_at_clk",
- "measure_only_gcc_lpass_at_clk",
- "measure_only_gcc_lpass_trig_clk",
- "measure_only_gcc_mmnoc_at_clk",
- "measure_only_gcc_mmss_at_clk",
- "measure_only_gcc_mmss_trig_clk",
- "measure_only_gcc_qdss_center_at_clk",
- "measure_only_gcc_qdss_cfg_ahb_clk",
- "measure_only_gcc_qdss_dap_ahb_clk",
- "measure_only_gcc_qdss_dap_clk",
- "measure_only_gcc_qdss_etr_ddr_clk",
- "measure_only_gcc_qdss_etr_usb_clk",
- "measure_only_gcc_qdss_stm_clk",
- "measure_only_gcc_qdss_traceclkin_clk",
- "measure_only_gcc_qdss_trig_clk",
- "measure_only_gcc_qdss_tsctr_clk",
- "measure_only_gcc_qdss_usb_prim_clk",
- "measure_only_gcc_qdss_xo_clk",
- "measure_only_gcc_sdcc2_at_clk",
- "measure_only_gcc_south_at_clk",
- "measure_only_gcc_sp_at_clk",
- "measure_only_gcc_sp_trig_clk",
- "measure_only_gcc_sys_noc_at_clk",
- "measure_only_gcc_tme_at_clk",
- "measure_only_gcc_tme_trig_clk",
- "measure_only_gcc_turing_at_clk",
- "measure_only_gcc_turing_trig_clk",
- "measure_only_gcc_video_ahb_clk",
- "measure_only_gcc_video_xo_clk",
- "measure_only_gcc_west_at_clk",
- "measure_only_ipa_2x_clk",
- "measure_only_memnoc_clk",
- "measure_only_pcie_0_pipe_clk",
- "measure_only_pcie_1_pipe_clk",
- "measure_only_pcie_2_phy_aux_clk",
- "measure_only_pcie_2_pipe_clk",
- "measure_only_snoc_clk",
- "measure_only_ufs_phy_rx_symbol_0_clk",
- "measure_only_ufs_phy_rx_symbol_1_clk",
- "measure_only_ufs_phy_tx_symbol_0_clk",
- "measure_only_usb3_phy_wrapper_gcc_usb30_pipe_clk",
- "video_cc_debug_mux",
- };
- static int gcc_debug_mux_sels[] = {
- 0x100, /* apss_cc_debug_mux */
- 0x67, /* cam_cc_debug_mux */
- 0x6A, /* disp_cc_0_debug_mux */
- 0x6D, /* disp_cc_1_debug_mux */
- 0x38, /* gcc_aggre_noc_pcie_axi_clk */
- 0x39, /* gcc_aggre_noc_pcie_sf_axi_clk */
- 0x3B, /* gcc_aggre_ufs_phy_axi_clk */
- 0x3A, /* gcc_aggre_usb3_prim_axi_clk */
- 0xC7, /* gcc_boot_rom_ahb_clk */
- 0x63, /* gcc_camera_hf_axi_clk */
- 0x64, /* gcc_camera_sf_axi_clk */
- 0x2B, /* gcc_cfg_noc_pcie_anoc_ahb_clk */
- 0x1E, /* gcc_cfg_noc_usb3_prim_axi_clk */
- 0xDF, /* gcc_ddrss_gpu_axi_clk */
- 0xE0, /* gcc_ddrss_pcie_sf_tbu_clk */
- 0x6C, /* gcc_disp1_hf_axi_clk */
- 0x69, /* gcc_disp_hf_axi_clk */
- 0x114, /* gcc_gp10_clk */
- 0x115, /* gcc_gp11_clk */
- 0x10B, /* gcc_gp1_clk */
- 0x10C, /* gcc_gp2_clk */
- 0x10D, /* gcc_gp3_clk */
- 0x10E, /* gcc_gp4_clk */
- 0x10F, /* gcc_gp5_clk */
- 0x110, /* gcc_gp6_clk */
- 0x111, /* gcc_gp7_clk */
- 0x112, /* gcc_gp8_clk */
- 0x113, /* gcc_gp9_clk */
- 0x159, /* gcc_gpu_gpll0_clk_src */
- 0x15A, /* gcc_gpu_gpll0_div_clk_src */
- 0x156, /* gcc_gpu_memnoc_gfx_clk */
- 0x158, /* gcc_gpu_snoc_dvm_gfx_clk */
- 0x11B, /* gcc_pcie_0_aux_clk */
- 0x11A, /* gcc_pcie_0_cfg_ahb_clk */
- 0x119, /* gcc_pcie_0_mstr_axi_clk */
- 0x11E, /* gcc_pcie_0_phy_rchng_clk */
- 0x11C, /* gcc_pcie_0_pipe_clk */
- 0x11D, /* gcc_pcie_0_pipe_div2_clk */
- 0x118, /* gcc_pcie_0_slv_axi_clk */
- 0x117, /* gcc_pcie_0_slv_q2a_axi_clk */
- 0x131, /* gcc_pcie_1_aux_clk */
- 0x130, /* gcc_pcie_1_cfg_ahb_clk */
- 0x12F, /* gcc_pcie_1_mstr_axi_clk */
- 0x134, /* gcc_pcie_1_phy_rchng_clk */
- 0x132, /* gcc_pcie_1_pipe_clk */
- 0x133, /* gcc_pcie_1_pipe_div2_clk */
- 0x12E, /* gcc_pcie_1_slv_axi_clk */
- 0x12D, /* gcc_pcie_1_slv_q2a_axi_clk */
- 0x125, /* gcc_pcie_2_aux_clk */
- 0x124, /* gcc_pcie_2_cfg_ahb_clk */
- 0x123, /* gcc_pcie_2_mstr_axi_clk */
- 0x126, /* gcc_pcie_2_phy_aux_clk */
- 0x129, /* gcc_pcie_2_phy_rchng_clk */
- 0x127, /* gcc_pcie_2_pipe_clk */
- 0x128, /* gcc_pcie_2_pipe_div2_clk */
- 0x122, /* gcc_pcie_2_slv_axi_clk */
- 0x121, /* gcc_pcie_2_slv_q2a_axi_clk */
- 0xB6, /* gcc_pdm2_clk */
- 0xB4, /* gcc_pdm_ahb_clk */
- 0xB5, /* gcc_pdm_xo4_clk */
- 0xB7, /* gcc_pwm0_xo512_clk */
- 0x61, /* gcc_qmip_camera_nrt_ahb_clk */
- 0x62, /* gcc_qmip_camera_rt_ahb_clk */
- 0x153, /* gcc_qmip_gpu_ahb_clk */
- 0x116, /* gcc_qmip_pcie_ahb_clk */
- 0x72, /* gcc_qmip_video_cv_cpu_ahb_clk */
- 0x6F, /* gcc_qmip_video_cvp_ahb_clk */
- 0x71, /* gcc_qmip_video_v_cpu_ahb_clk */
- 0x70, /* gcc_qmip_video_vcodec_ahb_clk */
- 0x9F, /* gcc_qupv3_wrap0_core_2x_clk */
- 0x9E, /* gcc_qupv3_wrap0_core_clk */
- 0xA5, /* gcc_qupv3_wrap0_qspi0_clk */
- 0xA0, /* gcc_qupv3_wrap0_s0_clk */
- 0xA1, /* gcc_qupv3_wrap0_s1_clk */
- 0xA2, /* gcc_qupv3_wrap0_s2_clk */
- 0xA3, /* gcc_qupv3_wrap0_s3_clk */
- 0xA4, /* gcc_qupv3_wrap0_s4_clk */
- 0xA6, /* gcc_qupv3_wrap0_s5_clk */
- 0xA7, /* gcc_qupv3_wrap0_s6_clk */
- 0xAB, /* gcc_qupv3_wrap1_core_2x_clk */
- 0xAA, /* gcc_qupv3_wrap1_core_clk */
- 0xB1, /* gcc_qupv3_wrap1_qspi0_clk */
- 0xAC, /* gcc_qupv3_wrap1_s0_clk */
- 0xAD, /* gcc_qupv3_wrap1_s1_clk */
- 0xAE, /* gcc_qupv3_wrap1_s2_clk */
- 0xAF, /* gcc_qupv3_wrap1_s3_clk */
- 0xB0, /* gcc_qupv3_wrap1_s4_clk */
- 0xB2, /* gcc_qupv3_wrap1_s5_clk */
- 0xB3, /* gcc_qupv3_wrap1_s6_clk */
- 0x9C, /* gcc_qupv3_wrap_0_m_ahb_clk */
- 0x9D, /* gcc_qupv3_wrap_0_s_ahb_clk */
- 0xA8, /* gcc_qupv3_wrap_1_m_ahb_clk */
- 0xA9, /* gcc_qupv3_wrap_1_s_ahb_clk */
- 0x9A, /* gcc_sdcc2_ahb_clk */
- 0x99, /* gcc_sdcc2_apps_clk */
- 0x138, /* gcc_ufs_phy_ahb_clk */
- 0x137, /* gcc_ufs_phy_axi_clk */
- 0x13E, /* gcc_ufs_phy_ice_core_clk */
- 0x13F, /* gcc_ufs_phy_phy_aux_clk */
- 0x13A, /* gcc_ufs_phy_rx_symbol_0_clk */
- 0x140, /* gcc_ufs_phy_rx_symbol_1_clk */
- 0x139, /* gcc_ufs_phy_tx_symbol_0_clk */
- 0x13D, /* gcc_ufs_phy_unipro_core_clk */
- 0x8C, /* gcc_usb30_prim_master_clk */
- 0x8E, /* gcc_usb30_prim_mock_utmi_clk */
- 0x8D, /* gcc_usb30_prim_sleep_clk */
- 0x8F, /* gcc_usb3_prim_phy_aux_clk */
- 0x90, /* gcc_usb3_prim_phy_com_aux_clk */
- 0x91, /* gcc_usb3_prim_phy_pipe_clk */
- 0x73, /* gcc_video_axi0_clk */
- 0x75, /* gcc_video_axi1_clk */
- 0x155, /* gpu_cc_debug_mux */
- 0xEA, /* mc_cc_debug_mux */
- 0x18, /* measure_only_cnoc_clk */
- 0x45, /* measure_only_gcc_anoc_pcie_north_at_clk */
- 0xCC, /* measure_only_gcc_aoss_at_clk */
- 0xFF, /* measure_only_gcc_apss_qdss_apb_clk */
- 0xFE, /* measure_only_gcc_apss_qdss_tsctr_clk */
- 0xD5, /* measure_only_gcc_at_clk */
- 0x60, /* measure_only_gcc_camera_ahb_clk */
- 0x66, /* measure_only_gcc_camera_xo_clk */
- 0x1D, /* measure_only_gcc_cnoc_qdss_stm_clk */
- 0x28, /* measure_only_gcc_config_noc_at_clk */
- 0xFD, /* measure_only_gcc_cpuss_at_clk */
- 0xFC, /* measure_only_gcc_cpuss_trig_clk */
- 0xE6, /* measure_only_gcc_ddrss_at_clk */
- 0x6B, /* measure_only_gcc_disp1_ahb_clk */
- 0x68, /* measure_only_gcc_disp_ahb_clk */
- 0x154, /* measure_only_gcc_gpu_at_clk */
- 0x152, /* measure_only_gcc_gpu_cfg_ahb_clk */
- 0x157, /* measure_only_gcc_gpu_trig_clk */
- 0x151, /* measure_only_gcc_ipa_at_clk */
- 0xF0, /* measure_only_gcc_lpass_at_clk */
- 0xEF, /* measure_only_gcc_lpass_trig_clk */
- 0x54, /* measure_only_gcc_mmnoc_at_clk */
- 0x5C, /* measure_only_gcc_mmss_at_clk */
- 0x5E, /* measure_only_gcc_mmss_trig_clk */
- 0x7B, /* measure_only_gcc_qdss_center_at_clk */
- 0x7A, /* measure_only_gcc_qdss_cfg_ahb_clk */
- 0x79, /* measure_only_gcc_qdss_dap_ahb_clk */
- 0x84, /* measure_only_gcc_qdss_dap_clk */
- 0x7F, /* measure_only_gcc_qdss_etr_ddr_clk */
- 0x7E, /* measure_only_gcc_qdss_etr_usb_clk */
- 0x80, /* measure_only_gcc_qdss_stm_clk */
- 0x81, /* measure_only_gcc_qdss_traceclkin_clk */
- 0x83, /* measure_only_gcc_qdss_trig_clk */
- 0x82, /* measure_only_gcc_qdss_tsctr_clk */
- 0x8A, /* measure_only_gcc_qdss_usb_prim_clk */
- 0x89, /* measure_only_gcc_qdss_xo_clk */
- 0x9B, /* measure_only_gcc_sdcc2_at_clk */
- 0x7C, /* measure_only_gcc_south_at_clk */
- 0x160, /* measure_only_gcc_sp_at_clk */
- 0x15F, /* measure_only_gcc_sp_trig_clk */
- 0xF, /* measure_only_gcc_sys_noc_at_clk */
- 0xC1, /* measure_only_gcc_tme_at_clk */
- 0xC0, /* measure_only_gcc_tme_trig_clk */
- 0xF8, /* measure_only_gcc_turing_at_clk */
- 0xF9, /* measure_only_gcc_turing_trig_clk */
- 0x6E, /* measure_only_gcc_video_ahb_clk */
- 0x77, /* measure_only_gcc_video_xo_clk */
- 0x7D, /* measure_only_gcc_west_at_clk */
- 0x14C, /* measure_only_ipa_2x_clk */
- 0xE5, /* measure_only_memnoc_clk */
- 0x11F, /* measure_only_pcie_0_pipe_clk */
- 0x135, /* measure_only_pcie_1_pipe_clk */
- 0x12B, /* measure_only_pcie_2_phy_aux_clk */
- 0x12A, /* measure_only_pcie_2_pipe_clk */
- 0xB, /* measure_only_snoc_clk */
- 0x13C, /* measure_only_ufs_phy_rx_symbol_0_clk */
- 0x141, /* measure_only_ufs_phy_rx_symbol_1_clk */
- 0x13B, /* measure_only_ufs_phy_tx_symbol_0_clk */
- 0x95, /* measure_only_usb3_phy_wrapper_gcc_usb30_pipe_clk */
- 0x78, /* video_cc_debug_mux */
- };
- static struct clk_debug_mux gcc_debug_mux = {
- .priv = &debug_mux_priv,
- .debug_offset = 0x72000,
- .post_div_offset = 0x72004,
- .cbcr_offset = 0x72008,
- .src_sel_mask = 0x3FF,
- .src_sel_shift = 0,
- .post_div_mask = 0xF,
- .post_div_shift = 0,
- .post_div_val = 2,
- .mux_sels = gcc_debug_mux_sels,
- .num_mux_sels = ARRAY_SIZE(gcc_debug_mux_sels),
- .hw.init = &(const struct clk_init_data){
- .name = "gcc_debug_mux",
- .ops = &clk_debug_mux_ops,
- .parent_names = gcc_debug_mux_parent_names,
- .num_parents = ARRAY_SIZE(gcc_debug_mux_parent_names),
- },
- };
- static const char *const gpu_cc_debug_mux_parent_names[] = {
- "gpu_cc_ahb_clk",
- "gpu_cc_cb_clk",
- "gpu_cc_crc_ahb_clk",
- "gpu_cc_cx_ff_clk",
- "gpu_cc_cx_gmu_clk",
- "gpu_cc_cxo_aon_clk",
- "gpu_cc_cxo_clk",
- "gpu_cc_demet_clk",
- "gpu_cc_freq_measure_clk",
- "gpu_cc_hub_aon_clk",
- "gpu_cc_hub_cx_int_clk",
- "gpu_cc_memnoc_gfx_clk",
- "gpu_cc_mnd1x_0_gfx3d_clk",
- "gpu_cc_mnd1x_1_gfx3d_clk",
- "gpu_cc_sleep_clk",
- "measure_only_gpu_cc_cx_gfx3d_clk",
- "measure_only_gpu_cc_cx_gfx3d_slv_clk",
- "measure_only_gpu_cc_cx_qdss_at_clk",
- "measure_only_gpu_cc_cx_qdss_trig_clk",
- "measure_only_gpu_cc_cx_qdss_tsctr_clk",
- "measure_only_gpu_cc_gx_gfx3d_clk",
- };
- static int gpu_cc_debug_mux_sels[] = {
- 0x16, /* gpu_cc_ahb_clk */
- 0x2C, /* gpu_cc_cb_clk */
- 0x17, /* gpu_cc_crc_ahb_clk */
- 0x20, /* gpu_cc_cx_ff_clk */
- 0x1D, /* gpu_cc_cx_gmu_clk */
- 0xB, /* gpu_cc_cxo_aon_clk */
- 0x1E, /* gpu_cc_cxo_clk */
- 0xD, /* gpu_cc_demet_clk */
- 0xC, /* gpu_cc_freq_measure_clk */
- 0x2D, /* gpu_cc_hub_aon_clk */
- 0x1F, /* gpu_cc_hub_cx_int_clk */
- 0x21, /* gpu_cc_memnoc_gfx_clk */
- 0x28, /* gpu_cc_mnd1x_0_gfx3d_clk */
- 0x29, /* gpu_cc_mnd1x_1_gfx3d_clk */
- 0x1B, /* gpu_cc_sleep_clk */
- 0x24, /* measure_only_gpu_cc_cx_gfx3d_clk */
- 0x25, /* measure_only_gpu_cc_cx_gfx3d_slv_clk */
- 0x18, /* measure_only_gpu_cc_cx_qdss_at_clk */
- 0x1C, /* measure_only_gpu_cc_cx_qdss_trig_clk */
- 0x19, /* measure_only_gpu_cc_cx_qdss_tsctr_clk */
- 0xE, /* measure_only_gpu_cc_gx_gfx3d_clk */
- };
- static struct clk_debug_mux gpu_cc_debug_mux = {
- .priv = &debug_mux_priv,
- .debug_offset = 0x9564,
- .post_div_offset = 0x9270,
- .cbcr_offset = 0x9274,
- .src_sel_mask = 0xFF,
- .src_sel_shift = 0,
- .post_div_mask = 0xF,
- .post_div_shift = 0,
- .post_div_val = 2,
- .mux_sels = gpu_cc_debug_mux_sels,
- .num_mux_sels = ARRAY_SIZE(gpu_cc_debug_mux_sels),
- .hw.init = &(const struct clk_init_data){
- .name = "gpu_cc_debug_mux",
- .ops = &clk_debug_mux_ops,
- .parent_names = gpu_cc_debug_mux_parent_names,
- .num_parents = ARRAY_SIZE(gpu_cc_debug_mux_parent_names),
- },
- };
- static const char *const video_cc_debug_mux_parent_names[] = {
- "measure_only_video_cc_ahb_clk",
- "measure_only_video_cc_xo_clk",
- "video_cc_mvs0_clk",
- "video_cc_mvs0c_clk",
- "video_cc_mvs1_clk",
- "video_cc_mvs1c_clk",
- "video_cc_sleep_clk",
- };
- static int video_cc_debug_mux_sels[] = {
- 0x7, /* measure_only_video_cc_ahb_clk */
- 0xB, /* measure_only_video_cc_xo_clk */
- 0x3, /* video_cc_mvs0_clk */
- 0x1, /* video_cc_mvs0c_clk */
- 0x5, /* video_cc_mvs1_clk */
- 0x9, /* video_cc_mvs1c_clk */
- 0xC, /* video_cc_sleep_clk */
- };
- static struct clk_debug_mux video_cc_debug_mux = {
- .priv = &debug_mux_priv,
- .debug_offset = 0x9A4C,
- .post_div_offset = 0x80E8,
- .cbcr_offset = 0x80EC,
- .src_sel_mask = 0x3F,
- .src_sel_shift = 0,
- .post_div_mask = 0xF,
- .post_div_shift = 0,
- .post_div_val = 3,
- .mux_sels = video_cc_debug_mux_sels,
- .num_mux_sels = ARRAY_SIZE(video_cc_debug_mux_sels),
- .hw.init = &(const struct clk_init_data){
- .name = "video_cc_debug_mux",
- .ops = &clk_debug_mux_ops,
- .parent_names = video_cc_debug_mux_parent_names,
- .num_parents = ARRAY_SIZE(video_cc_debug_mux_parent_names),
- },
- };
- static const char *const mc_cc_debug_mux_parent_names[] = {
- "measure_only_mccc_clk",
- };
- static struct clk_debug_mux mc_cc_debug_mux = {
- .period_offset = 0x50,
- .hw.init = &(struct clk_init_data){
- .name = "mc_cc_debug_mux",
- .ops = &clk_debug_mux_ops,
- .parent_names = mc_cc_debug_mux_parent_names,
- .num_parents = ARRAY_SIZE(mc_cc_debug_mux_parent_names),
- },
- };
- static struct mux_regmap_names mux_list[] = {
- { .mux = &apss_cc_debug_mux, .regmap_name = "qcom,apsscc" },
- { .mux = &cam_cc_debug_mux, .regmap_name = "qcom,camcc" },
- { .mux = &disp_cc_0_debug_mux, .regmap_name = "qcom,dispcc0" },
- { .mux = &disp_cc_1_debug_mux, .regmap_name = "qcom,dispcc1" },
- { .mux = &gpu_cc_debug_mux, .regmap_name = "qcom,gpucc" },
- { .mux = &video_cc_debug_mux, .regmap_name = "qcom,videocc" },
- { .mux = &mc_cc_debug_mux, .regmap_name = "qcom,mccc" },
- { .mux = &gcc_debug_mux, .regmap_name = "qcom,gcc" },
- };
- static struct clk_dummy measure_only_apcs_gold_post_acd_clk = {
- .rrate = 1000,
- .hw.init = &(const struct clk_init_data){
- .name = "measure_only_apcs_gold_post_acd_clk",
- .ops = &clk_dummy_ops,
- },
- };
- static struct clk_dummy measure_only_apcs_gold_pre_acd_clk = {
- .rrate = 1000,
- .hw.init = &(const struct clk_init_data){
- .name = "measure_only_apcs_gold_pre_acd_clk",
- .ops = &clk_dummy_ops,
- },
- };
- static struct clk_dummy measure_only_apcs_goldplus_post_acd_clk = {
- .rrate = 1000,
- .hw.init = &(const struct clk_init_data){
- .name = "measure_only_apcs_goldplus_post_acd_clk",
- .ops = &clk_dummy_ops,
- },
- };
- static struct clk_dummy measure_only_apcs_goldplus_pre_acd_clk = {
- .rrate = 1000,
- .hw.init = &(const struct clk_init_data){
- .name = "measure_only_apcs_goldplus_pre_acd_clk",
- .ops = &clk_dummy_ops,
- },
- };
- static struct clk_dummy measure_only_apcs_l3_post_acd_clk = {
- .rrate = 1000,
- .hw.init = &(const struct clk_init_data){
- .name = "measure_only_apcs_l3_post_acd_clk",
- .ops = &clk_dummy_ops,
- },
- };
- static struct clk_dummy measure_only_apcs_l3_pre_acd_clk = {
- .rrate = 1000,
- .hw.init = &(const struct clk_init_data){
- .name = "measure_only_apcs_l3_pre_acd_clk",
- .ops = &clk_dummy_ops,
- },
- };
- static struct clk_dummy measure_only_cam_cc_gdsc_clk = {
- .rrate = 1000,
- .hw.init = &(const struct clk_init_data){
- .name = "measure_only_cam_cc_gdsc_clk",
- .ops = &clk_dummy_ops,
- },
- };
- static struct clk_dummy measure_only_cnoc_clk = {
- .rrate = 1000,
- .hw.init = &(const struct clk_init_data){
- .name = "measure_only_cnoc_clk",
- .ops = &clk_dummy_ops,
- },
- };
- static struct clk_dummy measure_only_gcc_anoc_pcie_north_at_clk = {
- .rrate = 1000,
- .hw.init = &(const struct clk_init_data){
- .name = "measure_only_gcc_anoc_pcie_north_at_clk",
- .ops = &clk_dummy_ops,
- },
- };
- static struct clk_dummy measure_only_gcc_aoss_at_clk = {
- .rrate = 1000,
- .hw.init = &(const struct clk_init_data){
- .name = "measure_only_gcc_aoss_at_clk",
- .ops = &clk_dummy_ops,
- },
- };
- static struct clk_dummy measure_only_gcc_apss_qdss_apb_clk = {
- .rrate = 1000,
- .hw.init = &(const struct clk_init_data){
- .name = "measure_only_gcc_apss_qdss_apb_clk",
- .ops = &clk_dummy_ops,
- },
- };
- static struct clk_dummy measure_only_gcc_apss_qdss_tsctr_clk = {
- .rrate = 1000,
- .hw.init = &(const struct clk_init_data){
- .name = "measure_only_gcc_apss_qdss_tsctr_clk",
- .ops = &clk_dummy_ops,
- },
- };
- static struct clk_dummy measure_only_gcc_at_clk = {
- .rrate = 1000,
- .hw.init = &(const struct clk_init_data){
- .name = "measure_only_gcc_at_clk",
- .ops = &clk_dummy_ops,
- },
- };
- static struct clk_dummy measure_only_gcc_camera_ahb_clk = {
- .rrate = 1000,
- .hw.init = &(const struct clk_init_data){
- .name = "measure_only_gcc_camera_ahb_clk",
- .ops = &clk_dummy_ops,
- },
- };
- static struct clk_dummy measure_only_gcc_camera_xo_clk = {
- .rrate = 1000,
- .hw.init = &(const struct clk_init_data){
- .name = "measure_only_gcc_camera_xo_clk",
- .ops = &clk_dummy_ops,
- },
- };
- static struct clk_dummy measure_only_gcc_cnoc_qdss_stm_clk = {
- .rrate = 1000,
- .hw.init = &(const struct clk_init_data){
- .name = "measure_only_gcc_cnoc_qdss_stm_clk",
- .ops = &clk_dummy_ops,
- },
- };
- static struct clk_dummy measure_only_gcc_config_noc_at_clk = {
- .rrate = 1000,
- .hw.init = &(const struct clk_init_data){
- .name = "measure_only_gcc_config_noc_at_clk",
- .ops = &clk_dummy_ops,
- },
- };
- static struct clk_dummy measure_only_gcc_cpuss_at_clk = {
- .rrate = 1000,
- .hw.init = &(const struct clk_init_data){
- .name = "measure_only_gcc_cpuss_at_clk",
- .ops = &clk_dummy_ops,
- },
- };
- static struct clk_dummy measure_only_gcc_cpuss_trig_clk = {
- .rrate = 1000,
- .hw.init = &(const struct clk_init_data){
- .name = "measure_only_gcc_cpuss_trig_clk",
- .ops = &clk_dummy_ops,
- },
- };
- static struct clk_dummy measure_only_gcc_ddrss_at_clk = {
- .rrate = 1000,
- .hw.init = &(const struct clk_init_data){
- .name = "measure_only_gcc_ddrss_at_clk",
- .ops = &clk_dummy_ops,
- },
- };
- static struct clk_dummy measure_only_gcc_disp1_ahb_clk = {
- .rrate = 1000,
- .hw.init = &(const struct clk_init_data){
- .name = "measure_only_gcc_disp1_ahb_clk",
- .ops = &clk_dummy_ops,
- },
- };
- static struct clk_dummy measure_only_gcc_disp_ahb_clk = {
- .rrate = 1000,
- .hw.init = &(const struct clk_init_data){
- .name = "measure_only_gcc_disp_ahb_clk",
- .ops = &clk_dummy_ops,
- },
- };
- static struct clk_dummy measure_only_gcc_gpu_at_clk = {
- .rrate = 1000,
- .hw.init = &(const struct clk_init_data){
- .name = "measure_only_gcc_gpu_at_clk",
- .ops = &clk_dummy_ops,
- },
- };
- static struct clk_dummy measure_only_gcc_gpu_cfg_ahb_clk = {
- .rrate = 1000,
- .hw.init = &(const struct clk_init_data){
- .name = "measure_only_gcc_gpu_cfg_ahb_clk",
- .ops = &clk_dummy_ops,
- },
- };
- static struct clk_dummy measure_only_gcc_gpu_trig_clk = {
- .rrate = 1000,
- .hw.init = &(const struct clk_init_data){
- .name = "measure_only_gcc_gpu_trig_clk",
- .ops = &clk_dummy_ops,
- },
- };
- static struct clk_dummy measure_only_gcc_ipa_at_clk = {
- .rrate = 1000,
- .hw.init = &(const struct clk_init_data){
- .name = "measure_only_gcc_ipa_at_clk",
- .ops = &clk_dummy_ops,
- },
- };
- static struct clk_dummy measure_only_gcc_lpass_at_clk = {
- .rrate = 1000,
- .hw.init = &(const struct clk_init_data){
- .name = "measure_only_gcc_lpass_at_clk",
- .ops = &clk_dummy_ops,
- },
- };
- static struct clk_dummy measure_only_gcc_lpass_trig_clk = {
- .rrate = 1000,
- .hw.init = &(const struct clk_init_data){
- .name = "measure_only_gcc_lpass_trig_clk",
- .ops = &clk_dummy_ops,
- },
- };
- static struct clk_dummy measure_only_gcc_mmnoc_at_clk = {
- .rrate = 1000,
- .hw.init = &(const struct clk_init_data){
- .name = "measure_only_gcc_mmnoc_at_clk",
- .ops = &clk_dummy_ops,
- },
- };
- static struct clk_dummy measure_only_gcc_mmss_at_clk = {
- .rrate = 1000,
- .hw.init = &(const struct clk_init_data){
- .name = "measure_only_gcc_mmss_at_clk",
- .ops = &clk_dummy_ops,
- },
- };
- static struct clk_dummy measure_only_gcc_mmss_trig_clk = {
- .rrate = 1000,
- .hw.init = &(const struct clk_init_data){
- .name = "measure_only_gcc_mmss_trig_clk",
- .ops = &clk_dummy_ops,
- },
- };
- static struct clk_dummy measure_only_gcc_qdss_center_at_clk = {
- .rrate = 1000,
- .hw.init = &(const struct clk_init_data){
- .name = "measure_only_gcc_qdss_center_at_clk",
- .ops = &clk_dummy_ops,
- },
- };
- static struct clk_dummy measure_only_gcc_qdss_cfg_ahb_clk = {
- .rrate = 1000,
- .hw.init = &(const struct clk_init_data){
- .name = "measure_only_gcc_qdss_cfg_ahb_clk",
- .ops = &clk_dummy_ops,
- },
- };
- static struct clk_dummy measure_only_gcc_qdss_dap_ahb_clk = {
- .rrate = 1000,
- .hw.init = &(const struct clk_init_data){
- .name = "measure_only_gcc_qdss_dap_ahb_clk",
- .ops = &clk_dummy_ops,
- },
- };
- static struct clk_dummy measure_only_gcc_qdss_dap_clk = {
- .rrate = 1000,
- .hw.init = &(const struct clk_init_data){
- .name = "measure_only_gcc_qdss_dap_clk",
- .ops = &clk_dummy_ops,
- },
- };
- static struct clk_dummy measure_only_gcc_qdss_etr_ddr_clk = {
- .rrate = 1000,
- .hw.init = &(const struct clk_init_data){
- .name = "measure_only_gcc_qdss_etr_ddr_clk",
- .ops = &clk_dummy_ops,
- },
- };
- static struct clk_dummy measure_only_gcc_qdss_etr_usb_clk = {
- .rrate = 1000,
- .hw.init = &(const struct clk_init_data){
- .name = "measure_only_gcc_qdss_etr_usb_clk",
- .ops = &clk_dummy_ops,
- },
- };
- static struct clk_dummy measure_only_gcc_qdss_stm_clk = {
- .rrate = 1000,
- .hw.init = &(const struct clk_init_data){
- .name = "measure_only_gcc_qdss_stm_clk",
- .ops = &clk_dummy_ops,
- },
- };
- static struct clk_dummy measure_only_gcc_qdss_traceclkin_clk = {
- .rrate = 1000,
- .hw.init = &(const struct clk_init_data){
- .name = "measure_only_gcc_qdss_traceclkin_clk",
- .ops = &clk_dummy_ops,
- },
- };
- static struct clk_dummy measure_only_gcc_qdss_trig_clk = {
- .rrate = 1000,
- .hw.init = &(const struct clk_init_data){
- .name = "measure_only_gcc_qdss_trig_clk",
- .ops = &clk_dummy_ops,
- },
- };
- static struct clk_dummy measure_only_gcc_qdss_tsctr_clk = {
- .rrate = 1000,
- .hw.init = &(const struct clk_init_data){
- .name = "measure_only_gcc_qdss_tsctr_clk",
- .ops = &clk_dummy_ops,
- },
- };
- static struct clk_dummy measure_only_gcc_qdss_usb_prim_clk = {
- .rrate = 1000,
- .hw.init = &(const struct clk_init_data){
- .name = "measure_only_gcc_qdss_usb_prim_clk",
- .ops = &clk_dummy_ops,
- },
- };
- static struct clk_dummy measure_only_gcc_qdss_xo_clk = {
- .rrate = 1000,
- .hw.init = &(const struct clk_init_data){
- .name = "measure_only_gcc_qdss_xo_clk",
- .ops = &clk_dummy_ops,
- },
- };
- static struct clk_dummy measure_only_gcc_sdcc2_at_clk = {
- .rrate = 1000,
- .hw.init = &(const struct clk_init_data){
- .name = "measure_only_gcc_sdcc2_at_clk",
- .ops = &clk_dummy_ops,
- },
- };
- static struct clk_dummy measure_only_gcc_south_at_clk = {
- .rrate = 1000,
- .hw.init = &(const struct clk_init_data){
- .name = "measure_only_gcc_south_at_clk",
- .ops = &clk_dummy_ops,
- },
- };
- static struct clk_dummy measure_only_gcc_sp_at_clk = {
- .rrate = 1000,
- .hw.init = &(const struct clk_init_data){
- .name = "measure_only_gcc_sp_at_clk",
- .ops = &clk_dummy_ops,
- },
- };
- static struct clk_dummy measure_only_gcc_sp_trig_clk = {
- .rrate = 1000,
- .hw.init = &(const struct clk_init_data){
- .name = "measure_only_gcc_sp_trig_clk",
- .ops = &clk_dummy_ops,
- },
- };
- static struct clk_dummy measure_only_gcc_sys_noc_at_clk = {
- .rrate = 1000,
- .hw.init = &(const struct clk_init_data){
- .name = "measure_only_gcc_sys_noc_at_clk",
- .ops = &clk_dummy_ops,
- },
- };
- static struct clk_dummy measure_only_gcc_tme_at_clk = {
- .rrate = 1000,
- .hw.init = &(const struct clk_init_data){
- .name = "measure_only_gcc_tme_at_clk",
- .ops = &clk_dummy_ops,
- },
- };
- static struct clk_dummy measure_only_gcc_tme_trig_clk = {
- .rrate = 1000,
- .hw.init = &(const struct clk_init_data){
- .name = "measure_only_gcc_tme_trig_clk",
- .ops = &clk_dummy_ops,
- },
- };
- static struct clk_dummy measure_only_gcc_turing_at_clk = {
- .rrate = 1000,
- .hw.init = &(const struct clk_init_data){
- .name = "measure_only_gcc_turing_at_clk",
- .ops = &clk_dummy_ops,
- },
- };
- static struct clk_dummy measure_only_gcc_turing_trig_clk = {
- .rrate = 1000,
- .hw.init = &(const struct clk_init_data){
- .name = "measure_only_gcc_turing_trig_clk",
- .ops = &clk_dummy_ops,
- },
- };
- static struct clk_dummy measure_only_gcc_video_ahb_clk = {
- .rrate = 1000,
- .hw.init = &(const struct clk_init_data){
- .name = "measure_only_gcc_video_ahb_clk",
- .ops = &clk_dummy_ops,
- },
- };
- static struct clk_dummy measure_only_gcc_video_xo_clk = {
- .rrate = 1000,
- .hw.init = &(const struct clk_init_data){
- .name = "measure_only_gcc_video_xo_clk",
- .ops = &clk_dummy_ops,
- },
- };
- static struct clk_dummy measure_only_gcc_west_at_clk = {
- .rrate = 1000,
- .hw.init = &(const struct clk_init_data){
- .name = "measure_only_gcc_west_at_clk",
- .ops = &clk_dummy_ops,
- },
- };
- static struct clk_dummy measure_only_gpu_cc_cx_gfx3d_clk = {
- .rrate = 1000,
- .hw.init = &(const struct clk_init_data){
- .name = "measure_only_gpu_cc_cx_gfx3d_clk",
- .ops = &clk_dummy_ops,
- },
- };
- static struct clk_dummy measure_only_gpu_cc_cx_gfx3d_slv_clk = {
- .rrate = 1000,
- .hw.init = &(const struct clk_init_data){
- .name = "measure_only_gpu_cc_cx_gfx3d_slv_clk",
- .ops = &clk_dummy_ops,
- },
- };
- static struct clk_dummy measure_only_gpu_cc_cx_qdss_at_clk = {
- .rrate = 1000,
- .hw.init = &(const struct clk_init_data){
- .name = "measure_only_gpu_cc_cx_qdss_at_clk",
- .ops = &clk_dummy_ops,
- },
- };
- static struct clk_dummy measure_only_gpu_cc_cx_qdss_trig_clk = {
- .rrate = 1000,
- .hw.init = &(const struct clk_init_data){
- .name = "measure_only_gpu_cc_cx_qdss_trig_clk",
- .ops = &clk_dummy_ops,
- },
- };
- static struct clk_dummy measure_only_gpu_cc_cx_qdss_tsctr_clk = {
- .rrate = 1000,
- .hw.init = &(const struct clk_init_data){
- .name = "measure_only_gpu_cc_cx_qdss_tsctr_clk",
- .ops = &clk_dummy_ops,
- },
- };
- static struct clk_dummy measure_only_gpu_cc_gx_gfx3d_clk = {
- .rrate = 1000,
- .hw.init = &(const struct clk_init_data){
- .name = "measure_only_gpu_cc_gx_gfx3d_clk",
- .ops = &clk_dummy_ops,
- },
- };
- static struct clk_dummy measure_only_ipa_2x_clk = {
- .rrate = 1000,
- .hw.init = &(const struct clk_init_data){
- .name = "measure_only_ipa_2x_clk",
- .ops = &clk_dummy_ops,
- },
- };
- static struct clk_dummy measure_only_mccc_clk = {
- .rrate = 1000,
- .hw.init = &(const struct clk_init_data){
- .name = "measure_only_mccc_clk",
- .ops = &clk_dummy_ops,
- },
- };
- static struct clk_dummy measure_only_mdss_0_disp_cc_xo_clk = {
- .rrate = 1000,
- .hw.init = &(const struct clk_init_data){
- .name = "measure_only_mdss_0_disp_cc_xo_clk",
- .ops = &clk_dummy_ops,
- },
- };
- static struct clk_dummy measure_only_mdss_1_disp_cc_xo_clk = {
- .rrate = 1000,
- .hw.init = &(const struct clk_init_data){
- .name = "measure_only_mdss_1_disp_cc_xo_clk",
- .ops = &clk_dummy_ops,
- },
- };
- static struct clk_dummy measure_only_memnoc_clk = {
- .rrate = 1000,
- .hw.init = &(const struct clk_init_data){
- .name = "measure_only_memnoc_clk",
- .ops = &clk_dummy_ops,
- },
- };
- static struct clk_dummy measure_only_pcie_0_pipe_clk = {
- .rrate = 1000,
- .hw.init = &(const struct clk_init_data){
- .name = "measure_only_pcie_0_pipe_clk",
- .ops = &clk_dummy_ops,
- },
- };
- static struct clk_dummy measure_only_pcie_1_pipe_clk = {
- .rrate = 1000,
- .hw.init = &(const struct clk_init_data){
- .name = "measure_only_pcie_1_pipe_clk",
- .ops = &clk_dummy_ops,
- },
- };
- static struct clk_dummy measure_only_pcie_2_phy_aux_clk = {
- .rrate = 1000,
- .hw.init = &(const struct clk_init_data){
- .name = "measure_only_pcie_2_phy_aux_clk",
- .ops = &clk_dummy_ops,
- },
- };
- static struct clk_dummy measure_only_pcie_2_pipe_clk = {
- .rrate = 1000,
- .hw.init = &(const struct clk_init_data){
- .name = "measure_only_pcie_2_pipe_clk",
- .ops = &clk_dummy_ops,
- },
- };
- static struct clk_dummy measure_only_snoc_clk = {
- .rrate = 1000,
- .hw.init = &(const struct clk_init_data){
- .name = "measure_only_snoc_clk",
- .ops = &clk_dummy_ops,
- },
- };
- static struct clk_dummy measure_only_ufs_phy_rx_symbol_0_clk = {
- .rrate = 1000,
- .hw.init = &(const struct clk_init_data){
- .name = "measure_only_ufs_phy_rx_symbol_0_clk",
- .ops = &clk_dummy_ops,
- },
- };
- static struct clk_dummy measure_only_ufs_phy_rx_symbol_1_clk = {
- .rrate = 1000,
- .hw.init = &(const struct clk_init_data){
- .name = "measure_only_ufs_phy_rx_symbol_1_clk",
- .ops = &clk_dummy_ops,
- },
- };
- static struct clk_dummy measure_only_ufs_phy_tx_symbol_0_clk = {
- .rrate = 1000,
- .hw.init = &(const struct clk_init_data){
- .name = "measure_only_ufs_phy_tx_symbol_0_clk",
- .ops = &clk_dummy_ops,
- },
- };
- static struct clk_dummy measure_only_usb3_phy_wrapper_gcc_usb30_pipe_clk = {
- .rrate = 1000,
- .hw.init = &(const struct clk_init_data){
- .name = "measure_only_usb3_phy_wrapper_gcc_usb30_pipe_clk",
- .ops = &clk_dummy_ops,
- },
- };
- static struct clk_dummy measure_only_video_cc_ahb_clk = {
- .rrate = 1000,
- .hw.init = &(const struct clk_init_data){
- .name = "measure_only_video_cc_ahb_clk",
- .ops = &clk_dummy_ops,
- },
- };
- static struct clk_dummy measure_only_video_cc_xo_clk = {
- .rrate = 1000,
- .hw.init = &(const struct clk_init_data){
- .name = "measure_only_video_cc_xo_clk",
- .ops = &clk_dummy_ops,
- },
- };
- static struct clk_hw *debugcc_anorak_hws[] = {
- &measure_only_apcs_gold_post_acd_clk.hw,
- &measure_only_apcs_gold_pre_acd_clk.hw,
- &measure_only_apcs_goldplus_post_acd_clk.hw,
- &measure_only_apcs_goldplus_pre_acd_clk.hw,
- &measure_only_apcs_l3_post_acd_clk.hw,
- &measure_only_apcs_l3_pre_acd_clk.hw,
- &measure_only_cam_cc_gdsc_clk.hw,
- &measure_only_cnoc_clk.hw,
- &measure_only_gcc_anoc_pcie_north_at_clk.hw,
- &measure_only_gcc_aoss_at_clk.hw,
- &measure_only_gcc_apss_qdss_apb_clk.hw,
- &measure_only_gcc_apss_qdss_tsctr_clk.hw,
- &measure_only_gcc_at_clk.hw,
- &measure_only_gcc_camera_ahb_clk.hw,
- &measure_only_gcc_camera_xo_clk.hw,
- &measure_only_gcc_cnoc_qdss_stm_clk.hw,
- &measure_only_gcc_config_noc_at_clk.hw,
- &measure_only_gcc_cpuss_at_clk.hw,
- &measure_only_gcc_cpuss_trig_clk.hw,
- &measure_only_gcc_ddrss_at_clk.hw,
- &measure_only_gcc_disp1_ahb_clk.hw,
- &measure_only_gcc_disp_ahb_clk.hw,
- &measure_only_gcc_gpu_at_clk.hw,
- &measure_only_gcc_gpu_cfg_ahb_clk.hw,
- &measure_only_gcc_gpu_trig_clk.hw,
- &measure_only_gcc_ipa_at_clk.hw,
- &measure_only_gcc_lpass_at_clk.hw,
- &measure_only_gcc_lpass_trig_clk.hw,
- &measure_only_gcc_mmnoc_at_clk.hw,
- &measure_only_gcc_mmss_at_clk.hw,
- &measure_only_gcc_mmss_trig_clk.hw,
- &measure_only_gcc_qdss_center_at_clk.hw,
- &measure_only_gcc_qdss_cfg_ahb_clk.hw,
- &measure_only_gcc_qdss_dap_ahb_clk.hw,
- &measure_only_gcc_qdss_dap_clk.hw,
- &measure_only_gcc_qdss_etr_ddr_clk.hw,
- &measure_only_gcc_qdss_etr_usb_clk.hw,
- &measure_only_gcc_qdss_stm_clk.hw,
- &measure_only_gcc_qdss_traceclkin_clk.hw,
- &measure_only_gcc_qdss_trig_clk.hw,
- &measure_only_gcc_qdss_tsctr_clk.hw,
- &measure_only_gcc_qdss_usb_prim_clk.hw,
- &measure_only_gcc_qdss_xo_clk.hw,
- &measure_only_gcc_sdcc2_at_clk.hw,
- &measure_only_gcc_south_at_clk.hw,
- &measure_only_gcc_sp_at_clk.hw,
- &measure_only_gcc_sp_trig_clk.hw,
- &measure_only_gcc_sys_noc_at_clk.hw,
- &measure_only_gcc_tme_at_clk.hw,
- &measure_only_gcc_tme_trig_clk.hw,
- &measure_only_gcc_turing_at_clk.hw,
- &measure_only_gcc_turing_trig_clk.hw,
- &measure_only_gcc_video_ahb_clk.hw,
- &measure_only_gcc_video_xo_clk.hw,
- &measure_only_gcc_west_at_clk.hw,
- &measure_only_gpu_cc_cx_gfx3d_clk.hw,
- &measure_only_gpu_cc_cx_gfx3d_slv_clk.hw,
- &measure_only_gpu_cc_cx_qdss_at_clk.hw,
- &measure_only_gpu_cc_cx_qdss_trig_clk.hw,
- &measure_only_gpu_cc_cx_qdss_tsctr_clk.hw,
- &measure_only_gpu_cc_gx_gfx3d_clk.hw,
- &measure_only_ipa_2x_clk.hw,
- &measure_only_mccc_clk.hw,
- &measure_only_mdss_0_disp_cc_xo_clk.hw,
- &measure_only_mdss_1_disp_cc_xo_clk.hw,
- &measure_only_memnoc_clk.hw,
- &measure_only_pcie_0_pipe_clk.hw,
- &measure_only_pcie_1_pipe_clk.hw,
- &measure_only_pcie_2_phy_aux_clk.hw,
- &measure_only_pcie_2_pipe_clk.hw,
- &measure_only_snoc_clk.hw,
- &measure_only_ufs_phy_rx_symbol_0_clk.hw,
- &measure_only_ufs_phy_rx_symbol_1_clk.hw,
- &measure_only_ufs_phy_tx_symbol_0_clk.hw,
- &measure_only_usb3_phy_wrapper_gcc_usb30_pipe_clk.hw,
- &measure_only_video_cc_ahb_clk.hw,
- &measure_only_video_cc_xo_clk.hw,
- };
- static const struct of_device_id clk_debug_match_table[] = {
- { .compatible = "qcom,anorak-debugcc" },
- { }
- };
- static int clk_debug_anorak_probe(struct platform_device *pdev)
- {
- struct clk *clk;
- int ret = 0, i;
- BUILD_BUG_ON(ARRAY_SIZE(apss_cc_debug_mux_parent_names) !=
- ARRAY_SIZE(apss_cc_debug_mux_sels));
- BUILD_BUG_ON(ARRAY_SIZE(cam_cc_debug_mux_parent_names) !=
- ARRAY_SIZE(cam_cc_debug_mux_sels));
- BUILD_BUG_ON(ARRAY_SIZE(disp_cc_0_debug_mux_parent_names) !=
- ARRAY_SIZE(disp_cc_0_debug_mux_sels));
- BUILD_BUG_ON(ARRAY_SIZE(disp_cc_1_debug_mux_parent_names) !=
- ARRAY_SIZE(disp_cc_1_debug_mux_sels));
- BUILD_BUG_ON(ARRAY_SIZE(gcc_debug_mux_parent_names) != ARRAY_SIZE(gcc_debug_mux_sels));
- BUILD_BUG_ON(ARRAY_SIZE(gpu_cc_debug_mux_parent_names) !=
- ARRAY_SIZE(gpu_cc_debug_mux_sels));
- BUILD_BUG_ON(ARRAY_SIZE(video_cc_debug_mux_parent_names) !=
- ARRAY_SIZE(video_cc_debug_mux_sels));
- clk = devm_clk_get(&pdev->dev, "xo_clk_src");
- if (IS_ERR(clk)) {
- if (PTR_ERR(clk) != -EPROBE_DEFER)
- dev_err(&pdev->dev, "Unable to get xo clock\n");
- return PTR_ERR(clk);
- }
- debug_mux_priv.cxo = clk;
- for (i = 0; i < ARRAY_SIZE(mux_list); i++) {
- if (IS_ERR_OR_NULL(mux_list[i].mux->regmap)) {
- ret = map_debug_bases(pdev, mux_list[i].regmap_name,
- mux_list[i].mux);
- if (ret == -EBADR)
- continue;
- else if (ret)
- return ret;
- }
- }
- for (i = 0; i < ARRAY_SIZE(debugcc_anorak_hws); i++) {
- clk = devm_clk_register(&pdev->dev, debugcc_anorak_hws[i]);
- if (IS_ERR(clk)) {
- dev_err(&pdev->dev, "Unable to register %s, err:(%d)\n",
- clk_hw_get_name(debugcc_anorak_hws[i]),
- PTR_ERR(clk));
- return PTR_ERR(clk);
- }
- }
- for (i = 0; i < ARRAY_SIZE(mux_list); i++) {
- ret = devm_clk_register_debug_mux(&pdev->dev, mux_list[i].mux);
- if (ret) {
- dev_err(&pdev->dev, "Unable to register mux clk %s, err:(%d)\n",
- qcom_clk_hw_get_name(&mux_list[i].mux->hw),
- ret);
- return ret;
- }
- }
- ret = clk_debug_measure_register(&gcc_debug_mux.hw);
- if (ret) {
- dev_err(&pdev->dev, "Could not register Measure clocks\n");
- return ret;
- }
- dev_info(&pdev->dev, "Registered debug measure clocks\n");
- return 0;
- }
- static struct platform_driver clk_debug_driver = {
- .probe = clk_debug_anorak_probe,
- .driver = {
- .name = "anorak-debugcc",
- .of_match_table = clk_debug_match_table,
- },
- };
- static int __init clk_debug_anorak_init(void)
- {
- return platform_driver_register(&clk_debug_driver);
- }
- fs_initcall(clk_debug_anorak_init);
- MODULE_DESCRIPTION("QTI DEBUG CC ANORAK Driver");
- MODULE_LICENSE("GPL");
|