camcc-sm8450.c 75 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2020-2021, The Linux Foundation. All rights reserved.
  4. */
  5. #include <linux/clk-provider.h>
  6. #include <linux/mod_devicetable.h>
  7. #include <linux/module.h>
  8. #include <linux/platform_device.h>
  9. #include <linux/regmap.h>
  10. #include <dt-bindings/clock/qcom,sm8450-camcc.h>
  11. #include "clk-alpha-pll.h"
  12. #include "clk-branch.h"
  13. #include "clk-pll.h"
  14. #include "clk-rcg.h"
  15. #include "clk-regmap-divider.h"
  16. #include "clk-regmap-mux.h"
  17. #include "clk-regmap.h"
  18. #include "common.h"
  19. #include "gdsc.h"
  20. #include "reset.h"
  21. enum {
  22. DT_IFACE,
  23. DT_BI_TCXO,
  24. DT_BI_TCXO_AO,
  25. DT_SLEEP_CLK
  26. };
  27. enum {
  28. P_BI_TCXO,
  29. P_CAM_CC_PLL0_OUT_EVEN,
  30. P_CAM_CC_PLL0_OUT_MAIN,
  31. P_CAM_CC_PLL0_OUT_ODD,
  32. P_CAM_CC_PLL1_OUT_EVEN,
  33. P_CAM_CC_PLL2_OUT_EVEN,
  34. P_CAM_CC_PLL2_OUT_MAIN,
  35. P_CAM_CC_PLL3_OUT_EVEN,
  36. P_CAM_CC_PLL4_OUT_EVEN,
  37. P_CAM_CC_PLL5_OUT_EVEN,
  38. P_CAM_CC_PLL6_OUT_EVEN,
  39. P_CAM_CC_PLL7_OUT_EVEN,
  40. P_CAM_CC_PLL8_OUT_EVEN,
  41. P_SLEEP_CLK,
  42. };
  43. static const struct pll_vco lucid_evo_vco[] = {
  44. { 249600000, 2000000000, 0 },
  45. };
  46. static const struct pll_vco rivian_evo_vco[] = {
  47. { 864000000, 1056000000, 0 },
  48. };
  49. static const struct clk_parent_data pll_parent_data_tcxo = { .index = DT_BI_TCXO };
  50. static const struct alpha_pll_config cam_cc_pll0_config = {
  51. .l = 0x3e,
  52. .alpha = 0x8000,
  53. .config_ctl_val = 0x20485699,
  54. .config_ctl_hi_val = 0x00182261,
  55. .config_ctl_hi1_val = 0x32aa299c,
  56. .user_ctl_val = 0x00008400,
  57. .user_ctl_hi_val = 0x00000805,
  58. };
  59. static struct clk_alpha_pll cam_cc_pll0 = {
  60. .offset = 0x0,
  61. .vco_table = lucid_evo_vco,
  62. .num_vco = ARRAY_SIZE(lucid_evo_vco),
  63. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_EVO],
  64. .clkr = {
  65. .hw.init = &(const struct clk_init_data) {
  66. .name = "cam_cc_pll0",
  67. .parent_data = &pll_parent_data_tcxo,
  68. .num_parents = 1,
  69. .ops = &clk_alpha_pll_lucid_evo_ops,
  70. },
  71. },
  72. };
  73. static const struct clk_div_table post_div_table_cam_cc_pll0_out_even[] = {
  74. { 0x1, 2 },
  75. { }
  76. };
  77. static struct clk_alpha_pll_postdiv cam_cc_pll0_out_even = {
  78. .offset = 0x0,
  79. .post_div_shift = 10,
  80. .post_div_table = post_div_table_cam_cc_pll0_out_even,
  81. .num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll0_out_even),
  82. .width = 4,
  83. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_EVO],
  84. .clkr.hw.init = &(const struct clk_init_data) {
  85. .name = "cam_cc_pll0_out_even",
  86. .parent_data = &(const struct clk_parent_data) {
  87. .hw = &cam_cc_pll0.clkr.hw,
  88. },
  89. .num_parents = 1,
  90. .flags = CLK_SET_RATE_PARENT,
  91. .ops = &clk_alpha_pll_postdiv_lucid_evo_ops,
  92. },
  93. };
  94. static const struct clk_div_table post_div_table_cam_cc_pll0_out_odd[] = {
  95. { 0x2, 3 },
  96. { }
  97. };
  98. static struct clk_alpha_pll_postdiv cam_cc_pll0_out_odd = {
  99. .offset = 0x0,
  100. .post_div_shift = 14,
  101. .post_div_table = post_div_table_cam_cc_pll0_out_odd,
  102. .num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll0_out_odd),
  103. .width = 4,
  104. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_EVO],
  105. .clkr.hw.init = &(const struct clk_init_data) {
  106. .name = "cam_cc_pll0_out_odd",
  107. .parent_data = &(const struct clk_parent_data) {
  108. .hw = &cam_cc_pll0.clkr.hw,
  109. },
  110. .num_parents = 1,
  111. .flags = CLK_SET_RATE_PARENT,
  112. .ops = &clk_alpha_pll_postdiv_lucid_evo_ops,
  113. },
  114. };
  115. static const struct alpha_pll_config cam_cc_pll1_config = {
  116. .l = 0x25,
  117. .alpha = 0xeaaa,
  118. .config_ctl_val = 0x20485699,
  119. .config_ctl_hi_val = 0x00182261,
  120. .config_ctl_hi1_val = 0x32aa299c,
  121. .user_ctl_val = 0x00000400,
  122. .user_ctl_hi_val = 0x00000805,
  123. };
  124. static struct clk_alpha_pll cam_cc_pll1 = {
  125. .offset = 0x1000,
  126. .vco_table = lucid_evo_vco,
  127. .num_vco = ARRAY_SIZE(lucid_evo_vco),
  128. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_EVO],
  129. .clkr = {
  130. .hw.init = &(const struct clk_init_data) {
  131. .name = "cam_cc_pll1",
  132. .parent_data = &pll_parent_data_tcxo,
  133. .num_parents = 1,
  134. .ops = &clk_alpha_pll_lucid_evo_ops,
  135. },
  136. },
  137. };
  138. static const struct clk_div_table post_div_table_cam_cc_pll1_out_even[] = {
  139. { 0x1, 2 },
  140. { }
  141. };
  142. static struct clk_alpha_pll_postdiv cam_cc_pll1_out_even = {
  143. .offset = 0x1000,
  144. .post_div_shift = 10,
  145. .post_div_table = post_div_table_cam_cc_pll1_out_even,
  146. .num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll1_out_even),
  147. .width = 4,
  148. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_EVO],
  149. .clkr.hw.init = &(const struct clk_init_data) {
  150. .name = "cam_cc_pll1_out_even",
  151. .parent_data = &(const struct clk_parent_data) {
  152. .hw = &cam_cc_pll1.clkr.hw,
  153. },
  154. .num_parents = 1,
  155. .flags = CLK_SET_RATE_PARENT,
  156. .ops = &clk_alpha_pll_postdiv_lucid_evo_ops,
  157. },
  158. };
  159. static const struct alpha_pll_config cam_cc_pll2_config = {
  160. .l = 0x32,
  161. .alpha = 0x0,
  162. .config_ctl_val = 0x90008820,
  163. .config_ctl_hi_val = 0x00890263,
  164. .config_ctl_hi1_val = 0x00000217,
  165. };
  166. static struct clk_alpha_pll cam_cc_pll2 = {
  167. .offset = 0x2000,
  168. .vco_table = rivian_evo_vco,
  169. .num_vco = ARRAY_SIZE(rivian_evo_vco),
  170. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_RIVIAN_EVO],
  171. .clkr = {
  172. .hw.init = &(const struct clk_init_data) {
  173. .name = "cam_cc_pll2",
  174. .parent_data = &pll_parent_data_tcxo,
  175. .num_parents = 1,
  176. .ops = &clk_alpha_pll_rivian_evo_ops,
  177. },
  178. },
  179. };
  180. static const struct alpha_pll_config cam_cc_pll3_config = {
  181. .l = 0x2d,
  182. .alpha = 0x0,
  183. .config_ctl_val = 0x20485699,
  184. .config_ctl_hi_val = 0x00182261,
  185. .config_ctl_hi1_val = 0x32aa299c,
  186. .user_ctl_val = 0x00000400,
  187. .user_ctl_hi_val = 0x00000805,
  188. };
  189. static struct clk_alpha_pll cam_cc_pll3 = {
  190. .offset = 0x3000,
  191. .vco_table = lucid_evo_vco,
  192. .num_vco = ARRAY_SIZE(lucid_evo_vco),
  193. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_EVO],
  194. .clkr = {
  195. .hw.init = &(const struct clk_init_data) {
  196. .name = "cam_cc_pll3",
  197. .parent_data = &pll_parent_data_tcxo,
  198. .num_parents = 1,
  199. .ops = &clk_alpha_pll_lucid_evo_ops,
  200. },
  201. },
  202. };
  203. static const struct clk_div_table post_div_table_cam_cc_pll3_out_even[] = {
  204. { 0x1, 2 },
  205. { }
  206. };
  207. static struct clk_alpha_pll_postdiv cam_cc_pll3_out_even = {
  208. .offset = 0x3000,
  209. .post_div_shift = 10,
  210. .post_div_table = post_div_table_cam_cc_pll3_out_even,
  211. .num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll3_out_even),
  212. .width = 4,
  213. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_EVO],
  214. .clkr.hw.init = &(const struct clk_init_data) {
  215. .name = "cam_cc_pll3_out_even",
  216. .parent_data = &(const struct clk_parent_data) {
  217. .hw = &cam_cc_pll3.clkr.hw,
  218. },
  219. .num_parents = 1,
  220. .flags = CLK_SET_RATE_PARENT,
  221. .ops = &clk_alpha_pll_postdiv_lucid_evo_ops,
  222. },
  223. };
  224. static const struct alpha_pll_config cam_cc_pll4_config = {
  225. .l = 0x2d,
  226. .alpha = 0x0,
  227. .config_ctl_val = 0x20485699,
  228. .config_ctl_hi_val = 0x00182261,
  229. .config_ctl_hi1_val = 0x32aa299c,
  230. .user_ctl_val = 0x00000400,
  231. .user_ctl_hi_val = 0x00000805,
  232. };
  233. static struct clk_alpha_pll cam_cc_pll4 = {
  234. .offset = 0x4000,
  235. .vco_table = lucid_evo_vco,
  236. .num_vco = ARRAY_SIZE(lucid_evo_vco),
  237. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_EVO],
  238. .clkr = {
  239. .hw.init = &(const struct clk_init_data) {
  240. .name = "cam_cc_pll4",
  241. .parent_data = &pll_parent_data_tcxo,
  242. .num_parents = 1,
  243. .ops = &clk_alpha_pll_lucid_evo_ops,
  244. },
  245. },
  246. };
  247. static const struct clk_div_table post_div_table_cam_cc_pll4_out_even[] = {
  248. { 0x1, 2 },
  249. { }
  250. };
  251. static struct clk_alpha_pll_postdiv cam_cc_pll4_out_even = {
  252. .offset = 0x4000,
  253. .post_div_shift = 10,
  254. .post_div_table = post_div_table_cam_cc_pll4_out_even,
  255. .num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll4_out_even),
  256. .width = 4,
  257. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_EVO],
  258. .clkr.hw.init = &(const struct clk_init_data) {
  259. .name = "cam_cc_pll4_out_even",
  260. .parent_data = &(const struct clk_parent_data) {
  261. .hw = &cam_cc_pll4.clkr.hw,
  262. },
  263. .num_parents = 1,
  264. .flags = CLK_SET_RATE_PARENT,
  265. .ops = &clk_alpha_pll_postdiv_lucid_evo_ops,
  266. },
  267. };
  268. static const struct alpha_pll_config cam_cc_pll5_config = {
  269. .l = 0x2d,
  270. .alpha = 0x0,
  271. .config_ctl_val = 0x20485699,
  272. .config_ctl_hi_val = 0x00182261,
  273. .config_ctl_hi1_val = 0x32aa299c,
  274. .user_ctl_val = 0x00000400,
  275. .user_ctl_hi_val = 0x00000805,
  276. };
  277. static struct clk_alpha_pll cam_cc_pll5 = {
  278. .offset = 0x5000,
  279. .vco_table = lucid_evo_vco,
  280. .num_vco = ARRAY_SIZE(lucid_evo_vco),
  281. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_EVO],
  282. .clkr = {
  283. .hw.init = &(const struct clk_init_data) {
  284. .name = "cam_cc_pll5",
  285. .parent_data = &pll_parent_data_tcxo,
  286. .num_parents = 1,
  287. .ops = &clk_alpha_pll_lucid_evo_ops,
  288. },
  289. },
  290. };
  291. static const struct clk_div_table post_div_table_cam_cc_pll5_out_even[] = {
  292. { 0x1, 2 },
  293. { }
  294. };
  295. static struct clk_alpha_pll_postdiv cam_cc_pll5_out_even = {
  296. .offset = 0x5000,
  297. .post_div_shift = 10,
  298. .post_div_table = post_div_table_cam_cc_pll5_out_even,
  299. .num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll5_out_even),
  300. .width = 4,
  301. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_EVO],
  302. .clkr.hw.init = &(const struct clk_init_data) {
  303. .name = "cam_cc_pll5_out_even",
  304. .parent_data = &(const struct clk_parent_data) {
  305. .hw = &cam_cc_pll5.clkr.hw,
  306. },
  307. .num_parents = 1,
  308. .flags = CLK_SET_RATE_PARENT,
  309. .ops = &clk_alpha_pll_postdiv_lucid_evo_ops,
  310. },
  311. };
  312. static const struct alpha_pll_config cam_cc_pll6_config = {
  313. .l = 0x2d,
  314. .alpha = 0x0,
  315. .config_ctl_val = 0x20485699,
  316. .config_ctl_hi_val = 0x00182261,
  317. .config_ctl_hi1_val = 0x32aa299c,
  318. .user_ctl_val = 0x00000400,
  319. .user_ctl_hi_val = 0x00000805,
  320. };
  321. static struct clk_alpha_pll cam_cc_pll6 = {
  322. .offset = 0x6000,
  323. .vco_table = lucid_evo_vco,
  324. .num_vco = ARRAY_SIZE(lucid_evo_vco),
  325. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_EVO],
  326. .clkr = {
  327. .hw.init = &(const struct clk_init_data) {
  328. .name = "cam_cc_pll6",
  329. .parent_data = &pll_parent_data_tcxo,
  330. .num_parents = 1,
  331. .ops = &clk_alpha_pll_lucid_evo_ops,
  332. },
  333. },
  334. };
  335. static const struct clk_div_table post_div_table_cam_cc_pll6_out_even[] = {
  336. { 0x1, 2 },
  337. { }
  338. };
  339. static struct clk_alpha_pll_postdiv cam_cc_pll6_out_even = {
  340. .offset = 0x6000,
  341. .post_div_shift = 10,
  342. .post_div_table = post_div_table_cam_cc_pll6_out_even,
  343. .num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll6_out_even),
  344. .width = 4,
  345. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_EVO],
  346. .clkr.hw.init = &(const struct clk_init_data) {
  347. .name = "cam_cc_pll6_out_even",
  348. .parent_data = &(const struct clk_parent_data) {
  349. .hw = &cam_cc_pll6.clkr.hw,
  350. },
  351. .num_parents = 1,
  352. .flags = CLK_SET_RATE_PARENT,
  353. .ops = &clk_alpha_pll_postdiv_lucid_evo_ops,
  354. },
  355. };
  356. static const struct alpha_pll_config cam_cc_pll7_config = {
  357. .l = 0x2d,
  358. .alpha = 0x0,
  359. .config_ctl_val = 0x20485699,
  360. .config_ctl_hi_val = 0x00182261,
  361. .config_ctl_hi1_val = 0x32aa299c,
  362. .user_ctl_val = 0x00000400,
  363. .user_ctl_hi_val = 0x00000805,
  364. };
  365. static struct clk_alpha_pll cam_cc_pll7 = {
  366. .offset = 0x7000,
  367. .vco_table = lucid_evo_vco,
  368. .num_vco = ARRAY_SIZE(lucid_evo_vco),
  369. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_EVO],
  370. .clkr = {
  371. .hw.init = &(const struct clk_init_data) {
  372. .name = "cam_cc_pll7",
  373. .parent_data = &pll_parent_data_tcxo,
  374. .num_parents = 1,
  375. .ops = &clk_alpha_pll_lucid_evo_ops,
  376. },
  377. },
  378. };
  379. static const struct clk_div_table post_div_table_cam_cc_pll7_out_even[] = {
  380. { 0x1, 2 },
  381. { }
  382. };
  383. static struct clk_alpha_pll_postdiv cam_cc_pll7_out_even = {
  384. .offset = 0x7000,
  385. .post_div_shift = 10,
  386. .post_div_table = post_div_table_cam_cc_pll7_out_even,
  387. .num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll7_out_even),
  388. .width = 4,
  389. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_EVO],
  390. .clkr.hw.init = &(const struct clk_init_data) {
  391. .name = "cam_cc_pll7_out_even",
  392. .parent_data = &(const struct clk_parent_data) {
  393. .hw = &cam_cc_pll7.clkr.hw,
  394. },
  395. .num_parents = 1,
  396. .flags = CLK_SET_RATE_PARENT,
  397. .ops = &clk_alpha_pll_postdiv_lucid_evo_ops,
  398. },
  399. };
  400. static const struct alpha_pll_config cam_cc_pll8_config = {
  401. .l = 0x32,
  402. .alpha = 0x0,
  403. .config_ctl_val = 0x20485699,
  404. .config_ctl_hi_val = 0x00182261,
  405. .config_ctl_hi1_val = 0x32aa299c,
  406. .user_ctl_val = 0x00000400,
  407. .user_ctl_hi_val = 0x00000805,
  408. };
  409. static struct clk_alpha_pll cam_cc_pll8 = {
  410. .offset = 0x8000,
  411. .vco_table = lucid_evo_vco,
  412. .num_vco = ARRAY_SIZE(lucid_evo_vco),
  413. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_EVO],
  414. .clkr = {
  415. .hw.init = &(const struct clk_init_data) {
  416. .name = "cam_cc_pll8",
  417. .parent_data = &pll_parent_data_tcxo,
  418. .num_parents = 1,
  419. .ops = &clk_alpha_pll_lucid_evo_ops,
  420. },
  421. },
  422. };
  423. static const struct clk_div_table post_div_table_cam_cc_pll8_out_even[] = {
  424. { 0x1, 2 },
  425. { }
  426. };
  427. static struct clk_alpha_pll_postdiv cam_cc_pll8_out_even = {
  428. .offset = 0x8000,
  429. .post_div_shift = 10,
  430. .post_div_table = post_div_table_cam_cc_pll8_out_even,
  431. .num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll8_out_even),
  432. .width = 4,
  433. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_EVO],
  434. .clkr.hw.init = &(const struct clk_init_data) {
  435. .name = "cam_cc_pll8_out_even",
  436. .parent_data = &(const struct clk_parent_data) {
  437. .hw = &cam_cc_pll8.clkr.hw,
  438. },
  439. .num_parents = 1,
  440. .flags = CLK_SET_RATE_PARENT,
  441. .ops = &clk_alpha_pll_postdiv_lucid_evo_ops,
  442. },
  443. };
  444. static const struct parent_map cam_cc_parent_map_0[] = {
  445. { P_BI_TCXO, 0 },
  446. { P_CAM_CC_PLL0_OUT_MAIN, 1 },
  447. { P_CAM_CC_PLL0_OUT_EVEN, 2 },
  448. { P_CAM_CC_PLL0_OUT_ODD, 3 },
  449. { P_CAM_CC_PLL8_OUT_EVEN, 5 },
  450. };
  451. static const struct clk_parent_data cam_cc_parent_data_0[] = {
  452. { .index = DT_BI_TCXO },
  453. { .hw = &cam_cc_pll0.clkr.hw },
  454. { .hw = &cam_cc_pll0_out_even.clkr.hw },
  455. { .hw = &cam_cc_pll0_out_odd.clkr.hw },
  456. { .hw = &cam_cc_pll8_out_even.clkr.hw },
  457. };
  458. static const struct parent_map cam_cc_parent_map_1[] = {
  459. { P_BI_TCXO, 0 },
  460. { P_CAM_CC_PLL2_OUT_EVEN, 3 },
  461. { P_CAM_CC_PLL2_OUT_MAIN, 5 },
  462. };
  463. static const struct clk_parent_data cam_cc_parent_data_1[] = {
  464. { .index = DT_BI_TCXO },
  465. { .hw = &cam_cc_pll2.clkr.hw },
  466. { .hw = &cam_cc_pll2.clkr.hw },
  467. };
  468. static const struct parent_map cam_cc_parent_map_2[] = {
  469. { P_BI_TCXO, 0 },
  470. { P_CAM_CC_PLL3_OUT_EVEN, 6 },
  471. };
  472. static const struct clk_parent_data cam_cc_parent_data_2[] = {
  473. { .index = DT_BI_TCXO },
  474. { .hw = &cam_cc_pll3_out_even.clkr.hw },
  475. };
  476. static const struct parent_map cam_cc_parent_map_3[] = {
  477. { P_BI_TCXO, 0 },
  478. { P_CAM_CC_PLL4_OUT_EVEN, 6 },
  479. };
  480. static const struct clk_parent_data cam_cc_parent_data_3[] = {
  481. { .index = DT_BI_TCXO },
  482. { .hw = &cam_cc_pll4_out_even.clkr.hw },
  483. };
  484. static const struct parent_map cam_cc_parent_map_4[] = {
  485. { P_BI_TCXO, 0 },
  486. { P_CAM_CC_PLL5_OUT_EVEN, 6 },
  487. };
  488. static const struct clk_parent_data cam_cc_parent_data_4[] = {
  489. { .index = DT_BI_TCXO },
  490. { .hw = &cam_cc_pll5_out_even.clkr.hw },
  491. };
  492. static const struct parent_map cam_cc_parent_map_5[] = {
  493. { P_BI_TCXO, 0 },
  494. { P_CAM_CC_PLL1_OUT_EVEN, 4 },
  495. };
  496. static const struct clk_parent_data cam_cc_parent_data_5[] = {
  497. { .index = DT_BI_TCXO },
  498. { .hw = &cam_cc_pll1_out_even.clkr.hw },
  499. };
  500. static const struct parent_map cam_cc_parent_map_6[] = {
  501. { P_BI_TCXO, 0 },
  502. { P_CAM_CC_PLL6_OUT_EVEN, 6 },
  503. };
  504. static const struct clk_parent_data cam_cc_parent_data_6[] = {
  505. { .index = DT_BI_TCXO },
  506. { .hw = &cam_cc_pll6_out_even.clkr.hw },
  507. };
  508. static const struct parent_map cam_cc_parent_map_7[] = {
  509. { P_BI_TCXO, 0 },
  510. { P_CAM_CC_PLL7_OUT_EVEN, 6 },
  511. };
  512. static const struct clk_parent_data cam_cc_parent_data_7[] = {
  513. { .index = DT_BI_TCXO },
  514. { .hw = &cam_cc_pll7_out_even.clkr.hw },
  515. };
  516. static const struct parent_map cam_cc_parent_map_8[] = {
  517. { P_SLEEP_CLK, 0 },
  518. };
  519. static const struct clk_parent_data cam_cc_parent_data_8[] = {
  520. { .index = DT_SLEEP_CLK },
  521. };
  522. static const struct parent_map cam_cc_parent_map_9[] = {
  523. { P_BI_TCXO, 0 },
  524. };
  525. static const struct clk_parent_data cam_cc_parent_data_9_ao[] = {
  526. { .index = DT_BI_TCXO_AO, .name = "bi_tcxo_ao" },
  527. };
  528. static const struct freq_tbl ftbl_cam_cc_bps_clk_src[] = {
  529. F(19200000, P_BI_TCXO, 1, 0, 0),
  530. F(200000000, P_CAM_CC_PLL0_OUT_ODD, 2, 0, 0),
  531. F(400000000, P_CAM_CC_PLL0_OUT_ODD, 1, 0, 0),
  532. F(480000000, P_CAM_CC_PLL8_OUT_EVEN, 1, 0, 0),
  533. F(600000000, P_CAM_CC_PLL0_OUT_EVEN, 1, 0, 0),
  534. { }
  535. };
  536. static struct clk_rcg2 cam_cc_bps_clk_src = {
  537. .cmd_rcgr = 0x10050,
  538. .mnd_width = 0,
  539. .hid_width = 5,
  540. .parent_map = cam_cc_parent_map_0,
  541. .freq_tbl = ftbl_cam_cc_bps_clk_src,
  542. .clkr.hw.init = &(const struct clk_init_data) {
  543. .name = "cam_cc_bps_clk_src",
  544. .parent_data = cam_cc_parent_data_0,
  545. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  546. .flags = CLK_SET_RATE_PARENT,
  547. .ops = &clk_rcg2_ops,
  548. },
  549. };
  550. static const struct freq_tbl ftbl_cam_cc_camnoc_axi_clk_src[] = {
  551. F(19200000, P_BI_TCXO, 1, 0, 0),
  552. F(300000000, P_CAM_CC_PLL0_OUT_EVEN, 2, 0, 0),
  553. F(400000000, P_CAM_CC_PLL0_OUT_ODD, 1, 0, 0),
  554. { }
  555. };
  556. static struct clk_rcg2 cam_cc_camnoc_axi_clk_src = {
  557. .cmd_rcgr = 0x13194,
  558. .mnd_width = 0,
  559. .hid_width = 5,
  560. .parent_map = cam_cc_parent_map_0,
  561. .freq_tbl = ftbl_cam_cc_camnoc_axi_clk_src,
  562. .clkr.hw.init = &(const struct clk_init_data) {
  563. .name = "cam_cc_camnoc_axi_clk_src",
  564. .parent_data = cam_cc_parent_data_0,
  565. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  566. .flags = CLK_SET_RATE_PARENT,
  567. .ops = &clk_rcg2_ops,
  568. },
  569. };
  570. static const struct freq_tbl ftbl_cam_cc_cci_0_clk_src[] = {
  571. F(19200000, P_BI_TCXO, 1, 0, 0),
  572. F(37500000, P_CAM_CC_PLL0_OUT_EVEN, 16, 0, 0),
  573. { }
  574. };
  575. static struct clk_rcg2 cam_cc_cci_0_clk_src = {
  576. .cmd_rcgr = 0x1312c,
  577. .mnd_width = 8,
  578. .hid_width = 5,
  579. .parent_map = cam_cc_parent_map_0,
  580. .freq_tbl = ftbl_cam_cc_cci_0_clk_src,
  581. .clkr.hw.init = &(const struct clk_init_data) {
  582. .name = "cam_cc_cci_0_clk_src",
  583. .parent_data = cam_cc_parent_data_0,
  584. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  585. .flags = CLK_SET_RATE_PARENT,
  586. .ops = &clk_rcg2_ops,
  587. },
  588. };
  589. static struct clk_rcg2 cam_cc_cci_1_clk_src = {
  590. .cmd_rcgr = 0x13148,
  591. .mnd_width = 8,
  592. .hid_width = 5,
  593. .parent_map = cam_cc_parent_map_0,
  594. .freq_tbl = ftbl_cam_cc_cci_0_clk_src,
  595. .clkr.hw.init = &(const struct clk_init_data) {
  596. .name = "cam_cc_cci_1_clk_src",
  597. .parent_data = cam_cc_parent_data_0,
  598. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  599. .flags = CLK_SET_RATE_PARENT,
  600. .ops = &clk_rcg2_ops,
  601. },
  602. };
  603. static const struct freq_tbl ftbl_cam_cc_cphy_rx_clk_src[] = {
  604. F(19200000, P_BI_TCXO, 1, 0, 0),
  605. F(400000000, P_CAM_CC_PLL0_OUT_MAIN, 3, 0, 0),
  606. F(480000000, P_CAM_CC_PLL0_OUT_MAIN, 2.5, 0, 0),
  607. { }
  608. };
  609. static struct clk_rcg2 cam_cc_cphy_rx_clk_src = {
  610. .cmd_rcgr = 0x1104c,
  611. .mnd_width = 0,
  612. .hid_width = 5,
  613. .parent_map = cam_cc_parent_map_0,
  614. .freq_tbl = ftbl_cam_cc_cphy_rx_clk_src,
  615. .clkr.hw.init = &(const struct clk_init_data) {
  616. .name = "cam_cc_cphy_rx_clk_src",
  617. .parent_data = cam_cc_parent_data_0,
  618. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  619. .flags = CLK_SET_RATE_PARENT,
  620. .ops = &clk_rcg2_ops,
  621. },
  622. };
  623. static const struct freq_tbl ftbl_cam_cc_csi0phytimer_clk_src[] = {
  624. F(19200000, P_BI_TCXO, 1, 0, 0),
  625. F(400000000, P_CAM_CC_PLL0_OUT_ODD, 1, 0, 0),
  626. { }
  627. };
  628. static struct clk_rcg2 cam_cc_csi0phytimer_clk_src = {
  629. .cmd_rcgr = 0x150e0,
  630. .mnd_width = 0,
  631. .hid_width = 5,
  632. .parent_map = cam_cc_parent_map_0,
  633. .freq_tbl = ftbl_cam_cc_csi0phytimer_clk_src,
  634. .clkr.hw.init = &(const struct clk_init_data) {
  635. .name = "cam_cc_csi0phytimer_clk_src",
  636. .parent_data = cam_cc_parent_data_0,
  637. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  638. .flags = CLK_SET_RATE_PARENT,
  639. .ops = &clk_rcg2_ops,
  640. },
  641. };
  642. static struct clk_rcg2 cam_cc_csi1phytimer_clk_src = {
  643. .cmd_rcgr = 0x15104,
  644. .mnd_width = 0,
  645. .hid_width = 5,
  646. .parent_map = cam_cc_parent_map_0,
  647. .freq_tbl = ftbl_cam_cc_csi0phytimer_clk_src,
  648. .clkr.hw.init = &(const struct clk_init_data) {
  649. .name = "cam_cc_csi1phytimer_clk_src",
  650. .parent_data = cam_cc_parent_data_0,
  651. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  652. .flags = CLK_SET_RATE_PARENT,
  653. .ops = &clk_rcg2_ops,
  654. },
  655. };
  656. static struct clk_rcg2 cam_cc_csi2phytimer_clk_src = {
  657. .cmd_rcgr = 0x15124,
  658. .mnd_width = 0,
  659. .hid_width = 5,
  660. .parent_map = cam_cc_parent_map_0,
  661. .freq_tbl = ftbl_cam_cc_csi0phytimer_clk_src,
  662. .clkr.hw.init = &(const struct clk_init_data) {
  663. .name = "cam_cc_csi2phytimer_clk_src",
  664. .parent_data = cam_cc_parent_data_0,
  665. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  666. .flags = CLK_SET_RATE_PARENT,
  667. .ops = &clk_rcg2_ops,
  668. },
  669. };
  670. static struct clk_rcg2 cam_cc_csi3phytimer_clk_src = {
  671. .cmd_rcgr = 0x1514c,
  672. .mnd_width = 0,
  673. .hid_width = 5,
  674. .parent_map = cam_cc_parent_map_0,
  675. .freq_tbl = ftbl_cam_cc_csi0phytimer_clk_src,
  676. .clkr.hw.init = &(const struct clk_init_data) {
  677. .name = "cam_cc_csi3phytimer_clk_src",
  678. .parent_data = cam_cc_parent_data_0,
  679. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  680. .flags = CLK_SET_RATE_PARENT,
  681. .ops = &clk_rcg2_ops,
  682. },
  683. };
  684. static struct clk_rcg2 cam_cc_csi4phytimer_clk_src = {
  685. .cmd_rcgr = 0x1516c,
  686. .mnd_width = 0,
  687. .hid_width = 5,
  688. .parent_map = cam_cc_parent_map_0,
  689. .freq_tbl = ftbl_cam_cc_csi0phytimer_clk_src,
  690. .clkr.hw.init = &(const struct clk_init_data) {
  691. .name = "cam_cc_csi4phytimer_clk_src",
  692. .parent_data = cam_cc_parent_data_0,
  693. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  694. .flags = CLK_SET_RATE_PARENT,
  695. .ops = &clk_rcg2_ops,
  696. },
  697. };
  698. static struct clk_rcg2 cam_cc_csi5phytimer_clk_src = {
  699. .cmd_rcgr = 0x1518c,
  700. .mnd_width = 0,
  701. .hid_width = 5,
  702. .parent_map = cam_cc_parent_map_0,
  703. .freq_tbl = ftbl_cam_cc_csi0phytimer_clk_src,
  704. .clkr.hw.init = &(const struct clk_init_data) {
  705. .name = "cam_cc_csi5phytimer_clk_src",
  706. .parent_data = cam_cc_parent_data_0,
  707. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  708. .flags = CLK_SET_RATE_PARENT,
  709. .ops = &clk_rcg2_ops,
  710. },
  711. };
  712. static const struct freq_tbl ftbl_cam_cc_csid_clk_src[] = {
  713. F(400000000, P_CAM_CC_PLL0_OUT_MAIN, 3, 0, 0),
  714. F(480000000, P_CAM_CC_PLL0_OUT_MAIN, 2.5, 0, 0),
  715. { }
  716. };
  717. static struct clk_rcg2 cam_cc_csid_clk_src = {
  718. .cmd_rcgr = 0x13174,
  719. .mnd_width = 0,
  720. .hid_width = 5,
  721. .parent_map = cam_cc_parent_map_0,
  722. .freq_tbl = ftbl_cam_cc_csid_clk_src,
  723. .clkr.hw.init = &(const struct clk_init_data) {
  724. .name = "cam_cc_csid_clk_src",
  725. .parent_data = cam_cc_parent_data_0,
  726. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  727. .flags = CLK_SET_RATE_PARENT,
  728. .ops = &clk_rcg2_ops,
  729. },
  730. };
  731. static const struct freq_tbl ftbl_cam_cc_fast_ahb_clk_src[] = {
  732. F(19200000, P_BI_TCXO, 1, 0, 0),
  733. F(100000000, P_CAM_CC_PLL0_OUT_EVEN, 6, 0, 0),
  734. F(200000000, P_CAM_CC_PLL0_OUT_EVEN, 3, 0, 0),
  735. F(300000000, P_CAM_CC_PLL0_OUT_MAIN, 4, 0, 0),
  736. F(400000000, P_CAM_CC_PLL0_OUT_MAIN, 3, 0, 0),
  737. { }
  738. };
  739. static struct clk_rcg2 cam_cc_fast_ahb_clk_src = {
  740. .cmd_rcgr = 0x10018,
  741. .mnd_width = 0,
  742. .hid_width = 5,
  743. .parent_map = cam_cc_parent_map_0,
  744. .freq_tbl = ftbl_cam_cc_fast_ahb_clk_src,
  745. .clkr.hw.init = &(const struct clk_init_data) {
  746. .name = "cam_cc_fast_ahb_clk_src",
  747. .parent_data = cam_cc_parent_data_0,
  748. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  749. .flags = CLK_SET_RATE_PARENT,
  750. .ops = &clk_rcg2_ops,
  751. },
  752. };
  753. static const struct freq_tbl ftbl_cam_cc_icp_clk_src[] = {
  754. F(19200000, P_BI_TCXO, 1, 0, 0),
  755. F(400000000, P_CAM_CC_PLL0_OUT_ODD, 1, 0, 0),
  756. F(480000000, P_CAM_CC_PLL8_OUT_EVEN, 1, 0, 0),
  757. F(600000000, P_CAM_CC_PLL0_OUT_MAIN, 2, 0, 0),
  758. { }
  759. };
  760. static struct clk_rcg2 cam_cc_icp_clk_src = {
  761. .cmd_rcgr = 0x13108,
  762. .mnd_width = 0,
  763. .hid_width = 5,
  764. .parent_map = cam_cc_parent_map_0,
  765. .freq_tbl = ftbl_cam_cc_icp_clk_src,
  766. .clkr.hw.init = &(const struct clk_init_data) {
  767. .name = "cam_cc_icp_clk_src",
  768. .parent_data = cam_cc_parent_data_0,
  769. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  770. .flags = CLK_SET_RATE_PARENT,
  771. .ops = &clk_rcg2_ops,
  772. },
  773. };
  774. static const struct freq_tbl ftbl_cam_cc_ife_0_clk_src[] = {
  775. F(19200000, P_BI_TCXO, 1, 0, 0),
  776. F(432000000, P_CAM_CC_PLL3_OUT_EVEN, 1, 0, 0),
  777. F(594000000, P_CAM_CC_PLL3_OUT_EVEN, 1, 0, 0),
  778. F(675000000, P_CAM_CC_PLL3_OUT_EVEN, 1, 0, 0),
  779. F(727000000, P_CAM_CC_PLL3_OUT_EVEN, 1, 0, 0),
  780. { }
  781. };
  782. static struct clk_rcg2 cam_cc_ife_0_clk_src = {
  783. .cmd_rcgr = 0x11018,
  784. .mnd_width = 0,
  785. .hid_width = 5,
  786. .parent_map = cam_cc_parent_map_2,
  787. .freq_tbl = ftbl_cam_cc_ife_0_clk_src,
  788. .clkr.hw.init = &(const struct clk_init_data) {
  789. .name = "cam_cc_ife_0_clk_src",
  790. .parent_data = cam_cc_parent_data_2,
  791. .num_parents = ARRAY_SIZE(cam_cc_parent_data_2),
  792. .flags = CLK_SET_RATE_PARENT,
  793. .ops = &clk_rcg2_ops,
  794. },
  795. };
  796. static const struct freq_tbl ftbl_cam_cc_ife_1_clk_src[] = {
  797. F(19200000, P_BI_TCXO, 1, 0, 0),
  798. F(432000000, P_CAM_CC_PLL4_OUT_EVEN, 1, 0, 0),
  799. F(594000000, P_CAM_CC_PLL4_OUT_EVEN, 1, 0, 0),
  800. F(675000000, P_CAM_CC_PLL4_OUT_EVEN, 1, 0, 0),
  801. F(727000000, P_CAM_CC_PLL4_OUT_EVEN, 1, 0, 0),
  802. { }
  803. };
  804. static struct clk_rcg2 cam_cc_ife_1_clk_src = {
  805. .cmd_rcgr = 0x12018,
  806. .mnd_width = 0,
  807. .hid_width = 5,
  808. .parent_map = cam_cc_parent_map_3,
  809. .freq_tbl = ftbl_cam_cc_ife_1_clk_src,
  810. .clkr.hw.init = &(const struct clk_init_data) {
  811. .name = "cam_cc_ife_1_clk_src",
  812. .parent_data = cam_cc_parent_data_3,
  813. .num_parents = ARRAY_SIZE(cam_cc_parent_data_3),
  814. .flags = CLK_SET_RATE_PARENT,
  815. .ops = &clk_rcg2_ops,
  816. },
  817. };
  818. static const struct freq_tbl ftbl_cam_cc_ife_2_clk_src[] = {
  819. F(432000000, P_CAM_CC_PLL5_OUT_EVEN, 1, 0, 0),
  820. F(594000000, P_CAM_CC_PLL5_OUT_EVEN, 1, 0, 0),
  821. F(675000000, P_CAM_CC_PLL5_OUT_EVEN, 1, 0, 0),
  822. F(727000000, P_CAM_CC_PLL5_OUT_EVEN, 1, 0, 0),
  823. { }
  824. };
  825. static struct clk_rcg2 cam_cc_ife_2_clk_src = {
  826. .cmd_rcgr = 0x12064,
  827. .mnd_width = 0,
  828. .hid_width = 5,
  829. .parent_map = cam_cc_parent_map_4,
  830. .freq_tbl = ftbl_cam_cc_ife_2_clk_src,
  831. .clkr.hw.init = &(const struct clk_init_data) {
  832. .name = "cam_cc_ife_2_clk_src",
  833. .parent_data = cam_cc_parent_data_4,
  834. .num_parents = ARRAY_SIZE(cam_cc_parent_data_4),
  835. .flags = CLK_SET_RATE_PARENT,
  836. .ops = &clk_rcg2_ops,
  837. },
  838. };
  839. static const struct freq_tbl ftbl_cam_cc_ife_lite_clk_src[] = {
  840. F(400000000, P_CAM_CC_PLL0_OUT_ODD, 1, 0, 0),
  841. F(480000000, P_CAM_CC_PLL8_OUT_EVEN, 1, 0, 0),
  842. { }
  843. };
  844. static struct clk_rcg2 cam_cc_ife_lite_clk_src = {
  845. .cmd_rcgr = 0x13000,
  846. .mnd_width = 0,
  847. .hid_width = 5,
  848. .parent_map = cam_cc_parent_map_0,
  849. .freq_tbl = ftbl_cam_cc_ife_lite_clk_src,
  850. .clkr.hw.init = &(const struct clk_init_data) {
  851. .name = "cam_cc_ife_lite_clk_src",
  852. .parent_data = cam_cc_parent_data_0,
  853. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  854. .flags = CLK_SET_RATE_PARENT,
  855. .ops = &clk_rcg2_ops,
  856. },
  857. };
  858. static struct clk_rcg2 cam_cc_ife_lite_csid_clk_src = {
  859. .cmd_rcgr = 0x13024,
  860. .mnd_width = 0,
  861. .hid_width = 5,
  862. .parent_map = cam_cc_parent_map_0,
  863. .freq_tbl = ftbl_cam_cc_ife_lite_clk_src,
  864. .clkr.hw.init = &(const struct clk_init_data) {
  865. .name = "cam_cc_ife_lite_csid_clk_src",
  866. .parent_data = cam_cc_parent_data_0,
  867. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  868. .flags = CLK_SET_RATE_PARENT,
  869. .ops = &clk_rcg2_ops,
  870. },
  871. };
  872. static const struct freq_tbl ftbl_cam_cc_ipe_nps_clk_src[] = {
  873. F(364000000, P_CAM_CC_PLL1_OUT_EVEN, 1, 0, 0),
  874. F(500000000, P_CAM_CC_PLL1_OUT_EVEN, 1, 0, 0),
  875. F(600000000, P_CAM_CC_PLL1_OUT_EVEN, 1, 0, 0),
  876. F(700000000, P_CAM_CC_PLL1_OUT_EVEN, 1, 0, 0),
  877. { }
  878. };
  879. static struct clk_rcg2 cam_cc_ipe_nps_clk_src = {
  880. .cmd_rcgr = 0x1008c,
  881. .mnd_width = 0,
  882. .hid_width = 5,
  883. .parent_map = cam_cc_parent_map_5,
  884. .freq_tbl = ftbl_cam_cc_ipe_nps_clk_src,
  885. .clkr.hw.init = &(const struct clk_init_data) {
  886. .name = "cam_cc_ipe_nps_clk_src",
  887. .parent_data = cam_cc_parent_data_5,
  888. .num_parents = ARRAY_SIZE(cam_cc_parent_data_5),
  889. .flags = CLK_SET_RATE_PARENT,
  890. .ops = &clk_rcg2_ops,
  891. },
  892. };
  893. static struct clk_rcg2 cam_cc_jpeg_clk_src = {
  894. .cmd_rcgr = 0x130dc,
  895. .mnd_width = 0,
  896. .hid_width = 5,
  897. .parent_map = cam_cc_parent_map_0,
  898. .freq_tbl = ftbl_cam_cc_bps_clk_src,
  899. .clkr.hw.init = &(const struct clk_init_data) {
  900. .name = "cam_cc_jpeg_clk_src",
  901. .parent_data = cam_cc_parent_data_0,
  902. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  903. .flags = CLK_SET_RATE_PARENT,
  904. .ops = &clk_rcg2_ops,
  905. },
  906. };
  907. static const struct freq_tbl ftbl_cam_cc_mclk0_clk_src[] = {
  908. F(19200000, P_BI_TCXO, 1, 0, 0),
  909. F(24000000, P_CAM_CC_PLL2_OUT_MAIN, 10, 1, 4),
  910. F(68571429, P_CAM_CC_PLL2_OUT_MAIN, 14, 0, 0),
  911. { }
  912. };
  913. static struct clk_rcg2 cam_cc_mclk0_clk_src = {
  914. .cmd_rcgr = 0x15000,
  915. .mnd_width = 8,
  916. .hid_width = 5,
  917. .parent_map = cam_cc_parent_map_1,
  918. .freq_tbl = ftbl_cam_cc_mclk0_clk_src,
  919. .clkr.hw.init = &(const struct clk_init_data) {
  920. .name = "cam_cc_mclk0_clk_src",
  921. .parent_data = cam_cc_parent_data_1,
  922. .num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
  923. .flags = CLK_SET_RATE_PARENT,
  924. .ops = &clk_rcg2_ops,
  925. },
  926. };
  927. static struct clk_rcg2 cam_cc_mclk1_clk_src = {
  928. .cmd_rcgr = 0x1501c,
  929. .mnd_width = 8,
  930. .hid_width = 5,
  931. .parent_map = cam_cc_parent_map_1,
  932. .freq_tbl = ftbl_cam_cc_mclk0_clk_src,
  933. .clkr.hw.init = &(const struct clk_init_data) {
  934. .name = "cam_cc_mclk1_clk_src",
  935. .parent_data = cam_cc_parent_data_1,
  936. .num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
  937. .flags = CLK_SET_RATE_PARENT,
  938. .ops = &clk_rcg2_ops,
  939. },
  940. };
  941. static struct clk_rcg2 cam_cc_mclk2_clk_src = {
  942. .cmd_rcgr = 0x15038,
  943. .mnd_width = 8,
  944. .hid_width = 5,
  945. .parent_map = cam_cc_parent_map_1,
  946. .freq_tbl = ftbl_cam_cc_mclk0_clk_src,
  947. .clkr.hw.init = &(const struct clk_init_data) {
  948. .name = "cam_cc_mclk2_clk_src",
  949. .parent_data = cam_cc_parent_data_1,
  950. .num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
  951. .flags = CLK_SET_RATE_PARENT,
  952. .ops = &clk_rcg2_ops,
  953. },
  954. };
  955. static struct clk_rcg2 cam_cc_mclk3_clk_src = {
  956. .cmd_rcgr = 0x15054,
  957. .mnd_width = 8,
  958. .hid_width = 5,
  959. .parent_map = cam_cc_parent_map_1,
  960. .freq_tbl = ftbl_cam_cc_mclk0_clk_src,
  961. .clkr.hw.init = &(const struct clk_init_data) {
  962. .name = "cam_cc_mclk3_clk_src",
  963. .parent_data = cam_cc_parent_data_1,
  964. .num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
  965. .flags = CLK_SET_RATE_PARENT,
  966. .ops = &clk_rcg2_ops,
  967. },
  968. };
  969. static struct clk_rcg2 cam_cc_mclk4_clk_src = {
  970. .cmd_rcgr = 0x15070,
  971. .mnd_width = 8,
  972. .hid_width = 5,
  973. .parent_map = cam_cc_parent_map_1,
  974. .freq_tbl = ftbl_cam_cc_mclk0_clk_src,
  975. .clkr.hw.init = &(const struct clk_init_data) {
  976. .name = "cam_cc_mclk4_clk_src",
  977. .parent_data = cam_cc_parent_data_1,
  978. .num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
  979. .flags = CLK_SET_RATE_PARENT,
  980. .ops = &clk_rcg2_ops,
  981. },
  982. };
  983. static struct clk_rcg2 cam_cc_mclk5_clk_src = {
  984. .cmd_rcgr = 0x1508c,
  985. .mnd_width = 8,
  986. .hid_width = 5,
  987. .parent_map = cam_cc_parent_map_1,
  988. .freq_tbl = ftbl_cam_cc_mclk0_clk_src,
  989. .clkr.hw.init = &(const struct clk_init_data) {
  990. .name = "cam_cc_mclk5_clk_src",
  991. .parent_data = cam_cc_parent_data_1,
  992. .num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
  993. .flags = CLK_SET_RATE_PARENT,
  994. .ops = &clk_rcg2_ops,
  995. },
  996. };
  997. static struct clk_rcg2 cam_cc_mclk6_clk_src = {
  998. .cmd_rcgr = 0x150a8,
  999. .mnd_width = 8,
  1000. .hid_width = 5,
  1001. .parent_map = cam_cc_parent_map_1,
  1002. .freq_tbl = ftbl_cam_cc_mclk0_clk_src,
  1003. .clkr.hw.init = &(const struct clk_init_data) {
  1004. .name = "cam_cc_mclk6_clk_src",
  1005. .parent_data = cam_cc_parent_data_1,
  1006. .num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
  1007. .flags = CLK_SET_RATE_PARENT,
  1008. .ops = &clk_rcg2_ops,
  1009. },
  1010. };
  1011. static struct clk_rcg2 cam_cc_mclk7_clk_src = {
  1012. .cmd_rcgr = 0x150c4,
  1013. .mnd_width = 8,
  1014. .hid_width = 5,
  1015. .parent_map = cam_cc_parent_map_1,
  1016. .freq_tbl = ftbl_cam_cc_mclk0_clk_src,
  1017. .clkr.hw.init = &(const struct clk_init_data) {
  1018. .name = "cam_cc_mclk7_clk_src",
  1019. .parent_data = cam_cc_parent_data_1,
  1020. .num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
  1021. .flags = CLK_SET_RATE_PARENT,
  1022. .ops = &clk_rcg2_ops,
  1023. },
  1024. };
  1025. static const struct freq_tbl ftbl_cam_cc_qdss_debug_clk_src[] = {
  1026. F(19200000, P_BI_TCXO, 1, 0, 0),
  1027. F(75000000, P_CAM_CC_PLL0_OUT_EVEN, 8, 0, 0),
  1028. F(150000000, P_CAM_CC_PLL0_OUT_EVEN, 4, 0, 0),
  1029. F(300000000, P_CAM_CC_PLL0_OUT_MAIN, 4, 0, 0),
  1030. { }
  1031. };
  1032. static struct clk_rcg2 cam_cc_qdss_debug_clk_src = {
  1033. .cmd_rcgr = 0x131bc,
  1034. .mnd_width = 0,
  1035. .hid_width = 5,
  1036. .parent_map = cam_cc_parent_map_0,
  1037. .freq_tbl = ftbl_cam_cc_qdss_debug_clk_src,
  1038. .clkr.hw.init = &(const struct clk_init_data) {
  1039. .name = "cam_cc_qdss_debug_clk_src",
  1040. .parent_data = cam_cc_parent_data_0,
  1041. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  1042. .flags = CLK_SET_RATE_PARENT,
  1043. .ops = &clk_rcg2_ops,
  1044. },
  1045. };
  1046. static const struct freq_tbl ftbl_cam_cc_sfe_0_clk_src[] = {
  1047. F(432000000, P_CAM_CC_PLL6_OUT_EVEN, 1, 0, 0),
  1048. F(594000000, P_CAM_CC_PLL6_OUT_EVEN, 1, 0, 0),
  1049. F(675000000, P_CAM_CC_PLL6_OUT_EVEN, 1, 0, 0),
  1050. F(727000000, P_CAM_CC_PLL6_OUT_EVEN, 1, 0, 0),
  1051. { }
  1052. };
  1053. static struct clk_rcg2 cam_cc_sfe_0_clk_src = {
  1054. .cmd_rcgr = 0x13064,
  1055. .mnd_width = 0,
  1056. .hid_width = 5,
  1057. .parent_map = cam_cc_parent_map_6,
  1058. .freq_tbl = ftbl_cam_cc_sfe_0_clk_src,
  1059. .clkr.hw.init = &(const struct clk_init_data) {
  1060. .name = "cam_cc_sfe_0_clk_src",
  1061. .parent_data = cam_cc_parent_data_6,
  1062. .num_parents = ARRAY_SIZE(cam_cc_parent_data_6),
  1063. .flags = CLK_SET_RATE_PARENT,
  1064. .ops = &clk_rcg2_ops,
  1065. },
  1066. };
  1067. static const struct freq_tbl ftbl_cam_cc_sfe_1_clk_src[] = {
  1068. F(432000000, P_CAM_CC_PLL7_OUT_EVEN, 1, 0, 0),
  1069. F(594000000, P_CAM_CC_PLL7_OUT_EVEN, 1, 0, 0),
  1070. F(675000000, P_CAM_CC_PLL7_OUT_EVEN, 1, 0, 0),
  1071. F(727000000, P_CAM_CC_PLL7_OUT_EVEN, 1, 0, 0),
  1072. { }
  1073. };
  1074. static struct clk_rcg2 cam_cc_sfe_1_clk_src = {
  1075. .cmd_rcgr = 0x130ac,
  1076. .mnd_width = 0,
  1077. .hid_width = 5,
  1078. .parent_map = cam_cc_parent_map_7,
  1079. .freq_tbl = ftbl_cam_cc_sfe_1_clk_src,
  1080. .clkr.hw.init = &(const struct clk_init_data) {
  1081. .name = "cam_cc_sfe_1_clk_src",
  1082. .parent_data = cam_cc_parent_data_7,
  1083. .num_parents = ARRAY_SIZE(cam_cc_parent_data_7),
  1084. .flags = CLK_SET_RATE_PARENT,
  1085. .ops = &clk_rcg2_ops,
  1086. },
  1087. };
  1088. static const struct freq_tbl ftbl_cam_cc_sleep_clk_src[] = {
  1089. F(32000, P_SLEEP_CLK, 1, 0, 0),
  1090. { }
  1091. };
  1092. static struct clk_rcg2 cam_cc_sleep_clk_src = {
  1093. .cmd_rcgr = 0x13210,
  1094. .mnd_width = 0,
  1095. .hid_width = 5,
  1096. .parent_map = cam_cc_parent_map_8,
  1097. .freq_tbl = ftbl_cam_cc_sleep_clk_src,
  1098. .clkr.hw.init = &(const struct clk_init_data) {
  1099. .name = "cam_cc_sleep_clk_src",
  1100. .parent_data = cam_cc_parent_data_8,
  1101. .num_parents = ARRAY_SIZE(cam_cc_parent_data_8),
  1102. .flags = CLK_SET_RATE_PARENT,
  1103. .ops = &clk_rcg2_ops,
  1104. },
  1105. };
  1106. static const struct freq_tbl ftbl_cam_cc_slow_ahb_clk_src[] = {
  1107. F(19200000, P_BI_TCXO, 1, 0, 0),
  1108. F(80000000, P_CAM_CC_PLL0_OUT_EVEN, 7.5, 0, 0),
  1109. { }
  1110. };
  1111. static struct clk_rcg2 cam_cc_slow_ahb_clk_src = {
  1112. .cmd_rcgr = 0x10034,
  1113. .mnd_width = 8,
  1114. .hid_width = 5,
  1115. .parent_map = cam_cc_parent_map_0,
  1116. .freq_tbl = ftbl_cam_cc_slow_ahb_clk_src,
  1117. .clkr.hw.init = &(const struct clk_init_data) {
  1118. .name = "cam_cc_slow_ahb_clk_src",
  1119. .parent_data = cam_cc_parent_data_0,
  1120. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  1121. .flags = CLK_SET_RATE_PARENT,
  1122. .ops = &clk_rcg2_ops,
  1123. },
  1124. };
  1125. static const struct freq_tbl ftbl_cam_cc_xo_clk_src[] = {
  1126. F(19200000, P_BI_TCXO, 1, 0, 0),
  1127. { }
  1128. };
  1129. static struct clk_rcg2 cam_cc_xo_clk_src = {
  1130. .cmd_rcgr = 0x131f4,
  1131. .mnd_width = 0,
  1132. .hid_width = 5,
  1133. .parent_map = cam_cc_parent_map_9,
  1134. .freq_tbl = ftbl_cam_cc_xo_clk_src,
  1135. .clkr.hw.init = &(const struct clk_init_data) {
  1136. .name = "cam_cc_xo_clk_src",
  1137. .parent_data = cam_cc_parent_data_9_ao,
  1138. .num_parents = ARRAY_SIZE(cam_cc_parent_data_9_ao),
  1139. .flags = CLK_SET_RATE_PARENT,
  1140. .ops = &clk_rcg2_ops,
  1141. },
  1142. };
  1143. static struct clk_branch cam_cc_gdsc_clk = {
  1144. .halt_reg = 0x1320c,
  1145. .halt_check = BRANCH_HALT,
  1146. .clkr = {
  1147. .enable_reg = 0x1320c,
  1148. .enable_mask = BIT(0),
  1149. .hw.init = &(const struct clk_init_data) {
  1150. .name = "cam_cc_gdsc_clk",
  1151. .parent_data = &(const struct clk_parent_data) {
  1152. .hw = &cam_cc_xo_clk_src.clkr.hw,
  1153. },
  1154. .num_parents = 1,
  1155. .flags = CLK_IS_CRITICAL | CLK_SET_RATE_PARENT,
  1156. .ops = &clk_branch2_ops,
  1157. },
  1158. },
  1159. };
  1160. static struct clk_branch cam_cc_bps_ahb_clk = {
  1161. .halt_reg = 0x1004c,
  1162. .halt_check = BRANCH_HALT,
  1163. .clkr = {
  1164. .enable_reg = 0x1004c,
  1165. .enable_mask = BIT(0),
  1166. .hw.init = &(const struct clk_init_data) {
  1167. .name = "cam_cc_bps_ahb_clk",
  1168. .parent_data = &(const struct clk_parent_data) {
  1169. .hw = &cam_cc_slow_ahb_clk_src.clkr.hw,
  1170. },
  1171. .num_parents = 1,
  1172. .flags = CLK_SET_RATE_PARENT,
  1173. .ops = &clk_branch2_ops,
  1174. },
  1175. },
  1176. };
  1177. static struct clk_branch cam_cc_bps_clk = {
  1178. .halt_reg = 0x10068,
  1179. .halt_check = BRANCH_HALT,
  1180. .clkr = {
  1181. .enable_reg = 0x10068,
  1182. .enable_mask = BIT(0),
  1183. .hw.init = &(const struct clk_init_data) {
  1184. .name = "cam_cc_bps_clk",
  1185. .parent_data = &(const struct clk_parent_data) {
  1186. .hw = &cam_cc_bps_clk_src.clkr.hw,
  1187. },
  1188. .num_parents = 1,
  1189. .flags = CLK_SET_RATE_PARENT,
  1190. .ops = &clk_branch2_ops,
  1191. },
  1192. },
  1193. };
  1194. static struct clk_branch cam_cc_bps_fast_ahb_clk = {
  1195. .halt_reg = 0x10030,
  1196. .halt_check = BRANCH_HALT,
  1197. .clkr = {
  1198. .enable_reg = 0x10030,
  1199. .enable_mask = BIT(0),
  1200. .hw.init = &(const struct clk_init_data) {
  1201. .name = "cam_cc_bps_fast_ahb_clk",
  1202. .parent_data = &(const struct clk_parent_data) {
  1203. .hw = &cam_cc_fast_ahb_clk_src.clkr.hw,
  1204. },
  1205. .num_parents = 1,
  1206. .flags = CLK_SET_RATE_PARENT,
  1207. .ops = &clk_branch2_ops,
  1208. },
  1209. },
  1210. };
  1211. static struct clk_branch cam_cc_camnoc_axi_clk = {
  1212. .halt_reg = 0x131ac,
  1213. .halt_check = BRANCH_HALT,
  1214. .clkr = {
  1215. .enable_reg = 0x131ac,
  1216. .enable_mask = BIT(0),
  1217. .hw.init = &(const struct clk_init_data) {
  1218. .name = "cam_cc_camnoc_axi_clk",
  1219. .parent_data = &(const struct clk_parent_data) {
  1220. .hw = &cam_cc_camnoc_axi_clk_src.clkr.hw,
  1221. },
  1222. .num_parents = 1,
  1223. .flags = CLK_SET_RATE_PARENT,
  1224. .ops = &clk_branch2_ops,
  1225. },
  1226. },
  1227. };
  1228. static struct clk_branch cam_cc_camnoc_dcd_xo_clk = {
  1229. .halt_reg = 0x131b4,
  1230. .halt_check = BRANCH_HALT,
  1231. .clkr = {
  1232. .enable_reg = 0x131b4,
  1233. .enable_mask = BIT(0),
  1234. .hw.init = &(const struct clk_init_data) {
  1235. .name = "cam_cc_camnoc_dcd_xo_clk",
  1236. .parent_data = &(const struct clk_parent_data) {
  1237. .hw = &cam_cc_xo_clk_src.clkr.hw,
  1238. },
  1239. .num_parents = 1,
  1240. .flags = CLK_SET_RATE_PARENT,
  1241. .ops = &clk_branch2_ops,
  1242. },
  1243. },
  1244. };
  1245. static struct clk_branch cam_cc_cci_0_clk = {
  1246. .halt_reg = 0x13144,
  1247. .halt_check = BRANCH_HALT,
  1248. .clkr = {
  1249. .enable_reg = 0x13144,
  1250. .enable_mask = BIT(0),
  1251. .hw.init = &(const struct clk_init_data) {
  1252. .name = "cam_cc_cci_0_clk",
  1253. .parent_data = &(const struct clk_parent_data) {
  1254. .hw = &cam_cc_cci_0_clk_src.clkr.hw,
  1255. },
  1256. .num_parents = 1,
  1257. .flags = CLK_SET_RATE_PARENT,
  1258. .ops = &clk_branch2_ops,
  1259. },
  1260. },
  1261. };
  1262. static struct clk_branch cam_cc_cci_1_clk = {
  1263. .halt_reg = 0x13160,
  1264. .halt_check = BRANCH_HALT,
  1265. .clkr = {
  1266. .enable_reg = 0x13160,
  1267. .enable_mask = BIT(0),
  1268. .hw.init = &(const struct clk_init_data) {
  1269. .name = "cam_cc_cci_1_clk",
  1270. .parent_data = &(const struct clk_parent_data) {
  1271. .hw = &cam_cc_cci_1_clk_src.clkr.hw,
  1272. },
  1273. .num_parents = 1,
  1274. .flags = CLK_SET_RATE_PARENT,
  1275. .ops = &clk_branch2_ops,
  1276. },
  1277. },
  1278. };
  1279. static struct clk_branch cam_cc_core_ahb_clk = {
  1280. .halt_reg = 0x131f0,
  1281. .halt_check = BRANCH_HALT_DELAY,
  1282. .clkr = {
  1283. .enable_reg = 0x131f0,
  1284. .enable_mask = BIT(0),
  1285. .hw.init = &(const struct clk_init_data) {
  1286. .name = "cam_cc_core_ahb_clk",
  1287. .parent_data = &(const struct clk_parent_data) {
  1288. .hw = &cam_cc_slow_ahb_clk_src.clkr.hw,
  1289. },
  1290. .num_parents = 1,
  1291. .flags = CLK_SET_RATE_PARENT,
  1292. .ops = &clk_branch2_ops,
  1293. },
  1294. },
  1295. };
  1296. static struct clk_branch cam_cc_cpas_ahb_clk = {
  1297. .halt_reg = 0x13164,
  1298. .halt_check = BRANCH_HALT,
  1299. .clkr = {
  1300. .enable_reg = 0x13164,
  1301. .enable_mask = BIT(0),
  1302. .hw.init = &(const struct clk_init_data) {
  1303. .name = "cam_cc_cpas_ahb_clk",
  1304. .parent_data = &(const struct clk_parent_data) {
  1305. .hw = &cam_cc_slow_ahb_clk_src.clkr.hw,
  1306. },
  1307. .num_parents = 1,
  1308. .flags = CLK_SET_RATE_PARENT,
  1309. .ops = &clk_branch2_ops,
  1310. },
  1311. },
  1312. };
  1313. static struct clk_branch cam_cc_cpas_bps_clk = {
  1314. .halt_reg = 0x10070,
  1315. .halt_check = BRANCH_HALT,
  1316. .clkr = {
  1317. .enable_reg = 0x10070,
  1318. .enable_mask = BIT(0),
  1319. .hw.init = &(const struct clk_init_data) {
  1320. .name = "cam_cc_cpas_bps_clk",
  1321. .parent_data = &(const struct clk_parent_data) {
  1322. .hw = &cam_cc_bps_clk_src.clkr.hw,
  1323. },
  1324. .num_parents = 1,
  1325. .flags = CLK_SET_RATE_PARENT,
  1326. .ops = &clk_branch2_ops,
  1327. },
  1328. },
  1329. };
  1330. static struct clk_branch cam_cc_cpas_fast_ahb_clk = {
  1331. .halt_reg = 0x1316c,
  1332. .halt_check = BRANCH_HALT,
  1333. .clkr = {
  1334. .enable_reg = 0x1316c,
  1335. .enable_mask = BIT(0),
  1336. .hw.init = &(const struct clk_init_data) {
  1337. .name = "cam_cc_cpas_fast_ahb_clk",
  1338. .parent_data = &(const struct clk_parent_data) {
  1339. .hw = &cam_cc_fast_ahb_clk_src.clkr.hw,
  1340. },
  1341. .num_parents = 1,
  1342. .flags = CLK_SET_RATE_PARENT,
  1343. .ops = &clk_branch2_ops,
  1344. },
  1345. },
  1346. };
  1347. static struct clk_branch cam_cc_cpas_ife_0_clk = {
  1348. .halt_reg = 0x11038,
  1349. .halt_check = BRANCH_HALT,
  1350. .clkr = {
  1351. .enable_reg = 0x11038,
  1352. .enable_mask = BIT(0),
  1353. .hw.init = &(const struct clk_init_data) {
  1354. .name = "cam_cc_cpas_ife_0_clk",
  1355. .parent_data = &(const struct clk_parent_data) {
  1356. .hw = &cam_cc_ife_0_clk_src.clkr.hw,
  1357. },
  1358. .num_parents = 1,
  1359. .flags = CLK_SET_RATE_PARENT,
  1360. .ops = &clk_branch2_ops,
  1361. },
  1362. },
  1363. };
  1364. static struct clk_branch cam_cc_cpas_ife_1_clk = {
  1365. .halt_reg = 0x12038,
  1366. .halt_check = BRANCH_HALT,
  1367. .clkr = {
  1368. .enable_reg = 0x12038,
  1369. .enable_mask = BIT(0),
  1370. .hw.init = &(const struct clk_init_data) {
  1371. .name = "cam_cc_cpas_ife_1_clk",
  1372. .parent_data = &(const struct clk_parent_data) {
  1373. .hw = &cam_cc_ife_1_clk_src.clkr.hw,
  1374. },
  1375. .num_parents = 1,
  1376. .flags = CLK_SET_RATE_PARENT,
  1377. .ops = &clk_branch2_ops,
  1378. },
  1379. },
  1380. };
  1381. static struct clk_branch cam_cc_cpas_ife_2_clk = {
  1382. .halt_reg = 0x12084,
  1383. .halt_check = BRANCH_HALT,
  1384. .clkr = {
  1385. .enable_reg = 0x12084,
  1386. .enable_mask = BIT(0),
  1387. .hw.init = &(const struct clk_init_data) {
  1388. .name = "cam_cc_cpas_ife_2_clk",
  1389. .parent_data = &(const struct clk_parent_data) {
  1390. .hw = &cam_cc_ife_2_clk_src.clkr.hw,
  1391. },
  1392. .num_parents = 1,
  1393. .flags = CLK_SET_RATE_PARENT,
  1394. .ops = &clk_branch2_ops,
  1395. },
  1396. },
  1397. };
  1398. static struct clk_branch cam_cc_cpas_ife_lite_clk = {
  1399. .halt_reg = 0x13020,
  1400. .halt_check = BRANCH_HALT,
  1401. .clkr = {
  1402. .enable_reg = 0x13020,
  1403. .enable_mask = BIT(0),
  1404. .hw.init = &(const struct clk_init_data) {
  1405. .name = "cam_cc_cpas_ife_lite_clk",
  1406. .parent_data = &(const struct clk_parent_data) {
  1407. .hw = &cam_cc_ife_lite_clk_src.clkr.hw,
  1408. },
  1409. .num_parents = 1,
  1410. .flags = CLK_SET_RATE_PARENT,
  1411. .ops = &clk_branch2_ops,
  1412. },
  1413. },
  1414. };
  1415. static struct clk_branch cam_cc_cpas_ipe_nps_clk = {
  1416. .halt_reg = 0x100ac,
  1417. .halt_check = BRANCH_HALT,
  1418. .clkr = {
  1419. .enable_reg = 0x100ac,
  1420. .enable_mask = BIT(0),
  1421. .hw.init = &(const struct clk_init_data) {
  1422. .name = "cam_cc_cpas_ipe_nps_clk",
  1423. .parent_data = &(const struct clk_parent_data) {
  1424. .hw = &cam_cc_ipe_nps_clk_src.clkr.hw,
  1425. },
  1426. .num_parents = 1,
  1427. .flags = CLK_SET_RATE_PARENT,
  1428. .ops = &clk_branch2_ops,
  1429. },
  1430. },
  1431. };
  1432. static struct clk_branch cam_cc_cpas_sbi_clk = {
  1433. .halt_reg = 0x100ec,
  1434. .halt_check = BRANCH_HALT,
  1435. .clkr = {
  1436. .enable_reg = 0x100ec,
  1437. .enable_mask = BIT(0),
  1438. .hw.init = &(const struct clk_init_data) {
  1439. .name = "cam_cc_cpas_sbi_clk",
  1440. .parent_data = &(const struct clk_parent_data) {
  1441. .hw = &cam_cc_ife_0_clk_src.clkr.hw,
  1442. },
  1443. .num_parents = 1,
  1444. .flags = CLK_SET_RATE_PARENT,
  1445. .ops = &clk_branch2_ops,
  1446. },
  1447. },
  1448. };
  1449. static struct clk_branch cam_cc_cpas_sfe_0_clk = {
  1450. .halt_reg = 0x13084,
  1451. .halt_check = BRANCH_HALT,
  1452. .clkr = {
  1453. .enable_reg = 0x13084,
  1454. .enable_mask = BIT(0),
  1455. .hw.init = &(const struct clk_init_data) {
  1456. .name = "cam_cc_cpas_sfe_0_clk",
  1457. .parent_data = &(const struct clk_parent_data) {
  1458. .hw = &cam_cc_sfe_0_clk_src.clkr.hw,
  1459. },
  1460. .num_parents = 1,
  1461. .flags = CLK_SET_RATE_PARENT,
  1462. .ops = &clk_branch2_ops,
  1463. },
  1464. },
  1465. };
  1466. static struct clk_branch cam_cc_cpas_sfe_1_clk = {
  1467. .halt_reg = 0x130cc,
  1468. .halt_check = BRANCH_HALT,
  1469. .clkr = {
  1470. .enable_reg = 0x130cc,
  1471. .enable_mask = BIT(0),
  1472. .hw.init = &(const struct clk_init_data) {
  1473. .name = "cam_cc_cpas_sfe_1_clk",
  1474. .parent_data = &(const struct clk_parent_data) {
  1475. .hw = &cam_cc_sfe_1_clk_src.clkr.hw,
  1476. },
  1477. .num_parents = 1,
  1478. .flags = CLK_SET_RATE_PARENT,
  1479. .ops = &clk_branch2_ops,
  1480. },
  1481. },
  1482. };
  1483. static struct clk_branch cam_cc_csi0phytimer_clk = {
  1484. .halt_reg = 0x150f8,
  1485. .halt_check = BRANCH_HALT,
  1486. .clkr = {
  1487. .enable_reg = 0x150f8,
  1488. .enable_mask = BIT(0),
  1489. .hw.init = &(const struct clk_init_data) {
  1490. .name = "cam_cc_csi0phytimer_clk",
  1491. .parent_data = &(const struct clk_parent_data) {
  1492. .hw = &cam_cc_csi0phytimer_clk_src.clkr.hw,
  1493. },
  1494. .num_parents = 1,
  1495. .flags = CLK_SET_RATE_PARENT,
  1496. .ops = &clk_branch2_ops,
  1497. },
  1498. },
  1499. };
  1500. static struct clk_branch cam_cc_csi1phytimer_clk = {
  1501. .halt_reg = 0x1511c,
  1502. .halt_check = BRANCH_HALT,
  1503. .clkr = {
  1504. .enable_reg = 0x1511c,
  1505. .enable_mask = BIT(0),
  1506. .hw.init = &(const struct clk_init_data) {
  1507. .name = "cam_cc_csi1phytimer_clk",
  1508. .parent_data = &(const struct clk_parent_data) {
  1509. .hw = &cam_cc_csi1phytimer_clk_src.clkr.hw,
  1510. },
  1511. .num_parents = 1,
  1512. .flags = CLK_SET_RATE_PARENT,
  1513. .ops = &clk_branch2_ops,
  1514. },
  1515. },
  1516. };
  1517. static struct clk_branch cam_cc_csi2phytimer_clk = {
  1518. .halt_reg = 0x1513c,
  1519. .halt_check = BRANCH_HALT,
  1520. .clkr = {
  1521. .enable_reg = 0x1513c,
  1522. .enable_mask = BIT(0),
  1523. .hw.init = &(const struct clk_init_data) {
  1524. .name = "cam_cc_csi2phytimer_clk",
  1525. .parent_data = &(const struct clk_parent_data) {
  1526. .hw = &cam_cc_csi2phytimer_clk_src.clkr.hw,
  1527. },
  1528. .num_parents = 1,
  1529. .flags = CLK_SET_RATE_PARENT,
  1530. .ops = &clk_branch2_ops,
  1531. },
  1532. },
  1533. };
  1534. static struct clk_branch cam_cc_csi3phytimer_clk = {
  1535. .halt_reg = 0x15164,
  1536. .halt_check = BRANCH_HALT,
  1537. .clkr = {
  1538. .enable_reg = 0x15164,
  1539. .enable_mask = BIT(0),
  1540. .hw.init = &(const struct clk_init_data) {
  1541. .name = "cam_cc_csi3phytimer_clk",
  1542. .parent_data = &(const struct clk_parent_data) {
  1543. .hw = &cam_cc_csi3phytimer_clk_src.clkr.hw,
  1544. },
  1545. .num_parents = 1,
  1546. .flags = CLK_SET_RATE_PARENT,
  1547. .ops = &clk_branch2_ops,
  1548. },
  1549. },
  1550. };
  1551. static struct clk_branch cam_cc_csi4phytimer_clk = {
  1552. .halt_reg = 0x15184,
  1553. .halt_check = BRANCH_HALT,
  1554. .clkr = {
  1555. .enable_reg = 0x15184,
  1556. .enable_mask = BIT(0),
  1557. .hw.init = &(const struct clk_init_data) {
  1558. .name = "cam_cc_csi4phytimer_clk",
  1559. .parent_data = &(const struct clk_parent_data) {
  1560. .hw = &cam_cc_csi4phytimer_clk_src.clkr.hw,
  1561. },
  1562. .num_parents = 1,
  1563. .flags = CLK_SET_RATE_PARENT,
  1564. .ops = &clk_branch2_ops,
  1565. },
  1566. },
  1567. };
  1568. static struct clk_branch cam_cc_csi5phytimer_clk = {
  1569. .halt_reg = 0x151a4,
  1570. .halt_check = BRANCH_HALT,
  1571. .clkr = {
  1572. .enable_reg = 0x151a4,
  1573. .enable_mask = BIT(0),
  1574. .hw.init = &(const struct clk_init_data) {
  1575. .name = "cam_cc_csi5phytimer_clk",
  1576. .parent_data = &(const struct clk_parent_data) {
  1577. .hw = &cam_cc_csi5phytimer_clk_src.clkr.hw,
  1578. },
  1579. .num_parents = 1,
  1580. .flags = CLK_SET_RATE_PARENT,
  1581. .ops = &clk_branch2_ops,
  1582. },
  1583. },
  1584. };
  1585. static struct clk_branch cam_cc_csid_clk = {
  1586. .halt_reg = 0x1318c,
  1587. .halt_check = BRANCH_HALT,
  1588. .clkr = {
  1589. .enable_reg = 0x1318c,
  1590. .enable_mask = BIT(0),
  1591. .hw.init = &(const struct clk_init_data) {
  1592. .name = "cam_cc_csid_clk",
  1593. .parent_data = &(const struct clk_parent_data) {
  1594. .hw = &cam_cc_csid_clk_src.clkr.hw,
  1595. },
  1596. .num_parents = 1,
  1597. .flags = CLK_SET_RATE_PARENT,
  1598. .ops = &clk_branch2_ops,
  1599. },
  1600. },
  1601. };
  1602. static struct clk_branch cam_cc_csid_csiphy_rx_clk = {
  1603. .halt_reg = 0x15100,
  1604. .halt_check = BRANCH_HALT,
  1605. .clkr = {
  1606. .enable_reg = 0x15100,
  1607. .enable_mask = BIT(0),
  1608. .hw.init = &(const struct clk_init_data) {
  1609. .name = "cam_cc_csid_csiphy_rx_clk",
  1610. .parent_data = &(const struct clk_parent_data) {
  1611. .hw = &cam_cc_cphy_rx_clk_src.clkr.hw,
  1612. },
  1613. .num_parents = 1,
  1614. .flags = CLK_SET_RATE_PARENT,
  1615. .ops = &clk_branch2_ops,
  1616. },
  1617. },
  1618. };
  1619. static struct clk_branch cam_cc_csiphy0_clk = {
  1620. .halt_reg = 0x150fc,
  1621. .halt_check = BRANCH_HALT,
  1622. .clkr = {
  1623. .enable_reg = 0x150fc,
  1624. .enable_mask = BIT(0),
  1625. .hw.init = &(const struct clk_init_data) {
  1626. .name = "cam_cc_csiphy0_clk",
  1627. .parent_data = &(const struct clk_parent_data) {
  1628. .hw = &cam_cc_cphy_rx_clk_src.clkr.hw,
  1629. },
  1630. .num_parents = 1,
  1631. .flags = CLK_SET_RATE_PARENT,
  1632. .ops = &clk_branch2_ops,
  1633. },
  1634. },
  1635. };
  1636. static struct clk_branch cam_cc_csiphy1_clk = {
  1637. .halt_reg = 0x15120,
  1638. .halt_check = BRANCH_HALT,
  1639. .clkr = {
  1640. .enable_reg = 0x15120,
  1641. .enable_mask = BIT(0),
  1642. .hw.init = &(const struct clk_init_data) {
  1643. .name = "cam_cc_csiphy1_clk",
  1644. .parent_data = &(const struct clk_parent_data) {
  1645. .hw = &cam_cc_cphy_rx_clk_src.clkr.hw,
  1646. },
  1647. .num_parents = 1,
  1648. .flags = CLK_SET_RATE_PARENT,
  1649. .ops = &clk_branch2_ops,
  1650. },
  1651. },
  1652. };
  1653. static struct clk_branch cam_cc_csiphy2_clk = {
  1654. .halt_reg = 0x15140,
  1655. .halt_check = BRANCH_HALT,
  1656. .clkr = {
  1657. .enable_reg = 0x15140,
  1658. .enable_mask = BIT(0),
  1659. .hw.init = &(const struct clk_init_data) {
  1660. .name = "cam_cc_csiphy2_clk",
  1661. .parent_data = &(const struct clk_parent_data) {
  1662. .hw = &cam_cc_cphy_rx_clk_src.clkr.hw,
  1663. },
  1664. .num_parents = 1,
  1665. .flags = CLK_SET_RATE_PARENT,
  1666. .ops = &clk_branch2_ops,
  1667. },
  1668. },
  1669. };
  1670. static struct clk_branch cam_cc_csiphy3_clk = {
  1671. .halt_reg = 0x15168,
  1672. .halt_check = BRANCH_HALT,
  1673. .clkr = {
  1674. .enable_reg = 0x15168,
  1675. .enable_mask = BIT(0),
  1676. .hw.init = &(const struct clk_init_data) {
  1677. .name = "cam_cc_csiphy3_clk",
  1678. .parent_data = &(const struct clk_parent_data) {
  1679. .hw = &cam_cc_cphy_rx_clk_src.clkr.hw,
  1680. },
  1681. .num_parents = 1,
  1682. .flags = CLK_SET_RATE_PARENT,
  1683. .ops = &clk_branch2_ops,
  1684. },
  1685. },
  1686. };
  1687. static struct clk_branch cam_cc_csiphy4_clk = {
  1688. .halt_reg = 0x15188,
  1689. .halt_check = BRANCH_HALT,
  1690. .clkr = {
  1691. .enable_reg = 0x15188,
  1692. .enable_mask = BIT(0),
  1693. .hw.init = &(const struct clk_init_data) {
  1694. .name = "cam_cc_csiphy4_clk",
  1695. .parent_data = &(const struct clk_parent_data) {
  1696. .hw = &cam_cc_cphy_rx_clk_src.clkr.hw,
  1697. },
  1698. .num_parents = 1,
  1699. .flags = CLK_SET_RATE_PARENT,
  1700. .ops = &clk_branch2_ops,
  1701. },
  1702. },
  1703. };
  1704. static struct clk_branch cam_cc_csiphy5_clk = {
  1705. .halt_reg = 0x151a8,
  1706. .halt_check = BRANCH_HALT,
  1707. .clkr = {
  1708. .enable_reg = 0x151a8,
  1709. .enable_mask = BIT(0),
  1710. .hw.init = &(const struct clk_init_data) {
  1711. .name = "cam_cc_csiphy5_clk",
  1712. .parent_data = &(const struct clk_parent_data) {
  1713. .hw = &cam_cc_cphy_rx_clk_src.clkr.hw,
  1714. },
  1715. .num_parents = 1,
  1716. .flags = CLK_SET_RATE_PARENT,
  1717. .ops = &clk_branch2_ops,
  1718. },
  1719. },
  1720. };
  1721. static struct clk_branch cam_cc_icp_ahb_clk = {
  1722. .halt_reg = 0x13128,
  1723. .halt_check = BRANCH_HALT,
  1724. .clkr = {
  1725. .enable_reg = 0x13128,
  1726. .enable_mask = BIT(0),
  1727. .hw.init = &(const struct clk_init_data) {
  1728. .name = "cam_cc_icp_ahb_clk",
  1729. .parent_data = &(const struct clk_parent_data) {
  1730. .hw = &cam_cc_slow_ahb_clk_src.clkr.hw,
  1731. },
  1732. .num_parents = 1,
  1733. .flags = CLK_SET_RATE_PARENT,
  1734. .ops = &clk_branch2_ops,
  1735. },
  1736. },
  1737. };
  1738. static struct clk_branch cam_cc_icp_clk = {
  1739. .halt_reg = 0x13120,
  1740. .halt_check = BRANCH_HALT,
  1741. .clkr = {
  1742. .enable_reg = 0x13120,
  1743. .enable_mask = BIT(0),
  1744. .hw.init = &(const struct clk_init_data) {
  1745. .name = "cam_cc_icp_clk",
  1746. .parent_data = &(const struct clk_parent_data) {
  1747. .hw = &cam_cc_icp_clk_src.clkr.hw,
  1748. },
  1749. .num_parents = 1,
  1750. .flags = CLK_SET_RATE_PARENT,
  1751. .ops = &clk_branch2_ops,
  1752. },
  1753. },
  1754. };
  1755. static struct clk_branch cam_cc_ife_0_clk = {
  1756. .halt_reg = 0x11030,
  1757. .halt_check = BRANCH_HALT,
  1758. .clkr = {
  1759. .enable_reg = 0x11030,
  1760. .enable_mask = BIT(0),
  1761. .hw.init = &(const struct clk_init_data) {
  1762. .name = "cam_cc_ife_0_clk",
  1763. .parent_data = &(const struct clk_parent_data) {
  1764. .hw = &cam_cc_ife_0_clk_src.clkr.hw,
  1765. },
  1766. .num_parents = 1,
  1767. .flags = CLK_SET_RATE_PARENT,
  1768. .ops = &clk_branch2_ops,
  1769. },
  1770. },
  1771. };
  1772. static struct clk_branch cam_cc_ife_0_dsp_clk = {
  1773. .halt_reg = 0x1103c,
  1774. .halt_check = BRANCH_HALT,
  1775. .clkr = {
  1776. .enable_reg = 0x1103c,
  1777. .enable_mask = BIT(0),
  1778. .hw.init = &(const struct clk_init_data) {
  1779. .name = "cam_cc_ife_0_dsp_clk",
  1780. .parent_data = &(const struct clk_parent_data) {
  1781. .hw = &cam_cc_ife_0_clk_src.clkr.hw,
  1782. },
  1783. .num_parents = 1,
  1784. .flags = CLK_SET_RATE_PARENT,
  1785. .ops = &clk_branch2_ops,
  1786. },
  1787. },
  1788. };
  1789. static struct clk_branch cam_cc_ife_0_fast_ahb_clk = {
  1790. .halt_reg = 0x11048,
  1791. .halt_check = BRANCH_HALT,
  1792. .clkr = {
  1793. .enable_reg = 0x11048,
  1794. .enable_mask = BIT(0),
  1795. .hw.init = &(const struct clk_init_data) {
  1796. .name = "cam_cc_ife_0_fast_ahb_clk",
  1797. .parent_data = &(const struct clk_parent_data) {
  1798. .hw = &cam_cc_fast_ahb_clk_src.clkr.hw,
  1799. },
  1800. .num_parents = 1,
  1801. .flags = CLK_SET_RATE_PARENT,
  1802. .ops = &clk_branch2_ops,
  1803. },
  1804. },
  1805. };
  1806. static struct clk_branch cam_cc_ife_1_clk = {
  1807. .halt_reg = 0x12030,
  1808. .halt_check = BRANCH_HALT,
  1809. .clkr = {
  1810. .enable_reg = 0x12030,
  1811. .enable_mask = BIT(0),
  1812. .hw.init = &(const struct clk_init_data) {
  1813. .name = "cam_cc_ife_1_clk",
  1814. .parent_data = &(const struct clk_parent_data) {
  1815. .hw = &cam_cc_ife_1_clk_src.clkr.hw,
  1816. },
  1817. .num_parents = 1,
  1818. .flags = CLK_SET_RATE_PARENT,
  1819. .ops = &clk_branch2_ops,
  1820. },
  1821. },
  1822. };
  1823. static struct clk_branch cam_cc_ife_1_dsp_clk = {
  1824. .halt_reg = 0x1203c,
  1825. .halt_check = BRANCH_HALT,
  1826. .clkr = {
  1827. .enable_reg = 0x1203c,
  1828. .enable_mask = BIT(0),
  1829. .hw.init = &(const struct clk_init_data) {
  1830. .name = "cam_cc_ife_1_dsp_clk",
  1831. .parent_data = &(const struct clk_parent_data) {
  1832. .hw = &cam_cc_ife_1_clk_src.clkr.hw,
  1833. },
  1834. .num_parents = 1,
  1835. .flags = CLK_SET_RATE_PARENT,
  1836. .ops = &clk_branch2_ops,
  1837. },
  1838. },
  1839. };
  1840. static struct clk_branch cam_cc_ife_1_fast_ahb_clk = {
  1841. .halt_reg = 0x12048,
  1842. .halt_check = BRANCH_HALT,
  1843. .clkr = {
  1844. .enable_reg = 0x12048,
  1845. .enable_mask = BIT(0),
  1846. .hw.init = &(const struct clk_init_data) {
  1847. .name = "cam_cc_ife_1_fast_ahb_clk",
  1848. .parent_data = &(const struct clk_parent_data) {
  1849. .hw = &cam_cc_fast_ahb_clk_src.clkr.hw,
  1850. },
  1851. .num_parents = 1,
  1852. .flags = CLK_SET_RATE_PARENT,
  1853. .ops = &clk_branch2_ops,
  1854. },
  1855. },
  1856. };
  1857. static struct clk_branch cam_cc_ife_2_clk = {
  1858. .halt_reg = 0x1207c,
  1859. .halt_check = BRANCH_HALT,
  1860. .clkr = {
  1861. .enable_reg = 0x1207c,
  1862. .enable_mask = BIT(0),
  1863. .hw.init = &(const struct clk_init_data) {
  1864. .name = "cam_cc_ife_2_clk",
  1865. .parent_data = &(const struct clk_parent_data) {
  1866. .hw = &cam_cc_ife_2_clk_src.clkr.hw,
  1867. },
  1868. .num_parents = 1,
  1869. .flags = CLK_SET_RATE_PARENT,
  1870. .ops = &clk_branch2_ops,
  1871. },
  1872. },
  1873. };
  1874. static struct clk_branch cam_cc_ife_2_dsp_clk = {
  1875. .halt_reg = 0x12088,
  1876. .halt_check = BRANCH_HALT,
  1877. .clkr = {
  1878. .enable_reg = 0x12088,
  1879. .enable_mask = BIT(0),
  1880. .hw.init = &(const struct clk_init_data) {
  1881. .name = "cam_cc_ife_2_dsp_clk",
  1882. .parent_data = &(const struct clk_parent_data) {
  1883. .hw = &cam_cc_ife_2_clk_src.clkr.hw,
  1884. },
  1885. .num_parents = 1,
  1886. .flags = CLK_SET_RATE_PARENT,
  1887. .ops = &clk_branch2_ops,
  1888. },
  1889. },
  1890. };
  1891. static struct clk_branch cam_cc_ife_2_fast_ahb_clk = {
  1892. .halt_reg = 0x12094,
  1893. .halt_check = BRANCH_HALT,
  1894. .clkr = {
  1895. .enable_reg = 0x12094,
  1896. .enable_mask = BIT(0),
  1897. .hw.init = &(const struct clk_init_data) {
  1898. .name = "cam_cc_ife_2_fast_ahb_clk",
  1899. .parent_data = &(const struct clk_parent_data) {
  1900. .hw = &cam_cc_fast_ahb_clk_src.clkr.hw,
  1901. },
  1902. .num_parents = 1,
  1903. .flags = CLK_SET_RATE_PARENT,
  1904. .ops = &clk_branch2_ops,
  1905. },
  1906. },
  1907. };
  1908. static struct clk_branch cam_cc_ife_lite_ahb_clk = {
  1909. .halt_reg = 0x13048,
  1910. .halt_check = BRANCH_HALT,
  1911. .clkr = {
  1912. .enable_reg = 0x13048,
  1913. .enable_mask = BIT(0),
  1914. .hw.init = &(const struct clk_init_data) {
  1915. .name = "cam_cc_ife_lite_ahb_clk",
  1916. .parent_data = &(const struct clk_parent_data) {
  1917. .hw = &cam_cc_slow_ahb_clk_src.clkr.hw,
  1918. },
  1919. .num_parents = 1,
  1920. .flags = CLK_SET_RATE_PARENT,
  1921. .ops = &clk_branch2_ops,
  1922. },
  1923. },
  1924. };
  1925. static struct clk_branch cam_cc_ife_lite_clk = {
  1926. .halt_reg = 0x13018,
  1927. .halt_check = BRANCH_HALT,
  1928. .clkr = {
  1929. .enable_reg = 0x13018,
  1930. .enable_mask = BIT(0),
  1931. .hw.init = &(const struct clk_init_data) {
  1932. .name = "cam_cc_ife_lite_clk",
  1933. .parent_data = &(const struct clk_parent_data) {
  1934. .hw = &cam_cc_ife_lite_clk_src.clkr.hw,
  1935. },
  1936. .num_parents = 1,
  1937. .flags = CLK_SET_RATE_PARENT,
  1938. .ops = &clk_branch2_ops,
  1939. },
  1940. },
  1941. };
  1942. static struct clk_branch cam_cc_ife_lite_cphy_rx_clk = {
  1943. .halt_reg = 0x13044,
  1944. .halt_check = BRANCH_HALT,
  1945. .clkr = {
  1946. .enable_reg = 0x13044,
  1947. .enable_mask = BIT(0),
  1948. .hw.init = &(const struct clk_init_data) {
  1949. .name = "cam_cc_ife_lite_cphy_rx_clk",
  1950. .parent_data = &(const struct clk_parent_data) {
  1951. .hw = &cam_cc_cphy_rx_clk_src.clkr.hw,
  1952. },
  1953. .num_parents = 1,
  1954. .flags = CLK_SET_RATE_PARENT,
  1955. .ops = &clk_branch2_ops,
  1956. },
  1957. },
  1958. };
  1959. static struct clk_branch cam_cc_ife_lite_csid_clk = {
  1960. .halt_reg = 0x1303c,
  1961. .halt_check = BRANCH_HALT,
  1962. .clkr = {
  1963. .enable_reg = 0x1303c,
  1964. .enable_mask = BIT(0),
  1965. .hw.init = &(const struct clk_init_data) {
  1966. .name = "cam_cc_ife_lite_csid_clk",
  1967. .parent_data = &(const struct clk_parent_data) {
  1968. .hw = &cam_cc_ife_lite_csid_clk_src.clkr.hw,
  1969. },
  1970. .num_parents = 1,
  1971. .flags = CLK_SET_RATE_PARENT,
  1972. .ops = &clk_branch2_ops,
  1973. },
  1974. },
  1975. };
  1976. static struct clk_branch cam_cc_ipe_nps_ahb_clk = {
  1977. .halt_reg = 0x100c0,
  1978. .halt_check = BRANCH_HALT,
  1979. .clkr = {
  1980. .enable_reg = 0x100c0,
  1981. .enable_mask = BIT(0),
  1982. .hw.init = &(const struct clk_init_data) {
  1983. .name = "cam_cc_ipe_nps_ahb_clk",
  1984. .parent_data = &(const struct clk_parent_data) {
  1985. .hw = &cam_cc_slow_ahb_clk_src.clkr.hw,
  1986. },
  1987. .num_parents = 1,
  1988. .flags = CLK_SET_RATE_PARENT,
  1989. .ops = &clk_branch2_ops,
  1990. },
  1991. },
  1992. };
  1993. static struct clk_branch cam_cc_ipe_nps_clk = {
  1994. .halt_reg = 0x100a4,
  1995. .halt_check = BRANCH_HALT,
  1996. .clkr = {
  1997. .enable_reg = 0x100a4,
  1998. .enable_mask = BIT(0),
  1999. .hw.init = &(const struct clk_init_data) {
  2000. .name = "cam_cc_ipe_nps_clk",
  2001. .parent_data = &(const struct clk_parent_data) {
  2002. .hw = &cam_cc_ipe_nps_clk_src.clkr.hw,
  2003. },
  2004. .num_parents = 1,
  2005. .flags = CLK_SET_RATE_PARENT,
  2006. .ops = &clk_branch2_ops,
  2007. },
  2008. },
  2009. };
  2010. static struct clk_branch cam_cc_ipe_nps_fast_ahb_clk = {
  2011. .halt_reg = 0x100c4,
  2012. .halt_check = BRANCH_HALT,
  2013. .clkr = {
  2014. .enable_reg = 0x100c4,
  2015. .enable_mask = BIT(0),
  2016. .hw.init = &(const struct clk_init_data) {
  2017. .name = "cam_cc_ipe_nps_fast_ahb_clk",
  2018. .parent_data = &(const struct clk_parent_data) {
  2019. .hw = &cam_cc_fast_ahb_clk_src.clkr.hw,
  2020. },
  2021. .num_parents = 1,
  2022. .flags = CLK_SET_RATE_PARENT,
  2023. .ops = &clk_branch2_ops,
  2024. },
  2025. },
  2026. };
  2027. static struct clk_branch cam_cc_ipe_pps_clk = {
  2028. .halt_reg = 0x100b0,
  2029. .halt_check = BRANCH_HALT,
  2030. .clkr = {
  2031. .enable_reg = 0x100b0,
  2032. .enable_mask = BIT(0),
  2033. .hw.init = &(const struct clk_init_data) {
  2034. .name = "cam_cc_ipe_pps_clk",
  2035. .parent_data = &(const struct clk_parent_data) {
  2036. .hw = &cam_cc_ipe_nps_clk_src.clkr.hw,
  2037. },
  2038. .num_parents = 1,
  2039. .flags = CLK_SET_RATE_PARENT,
  2040. .ops = &clk_branch2_ops,
  2041. },
  2042. },
  2043. };
  2044. static struct clk_branch cam_cc_ipe_pps_fast_ahb_clk = {
  2045. .halt_reg = 0x100c8,
  2046. .halt_check = BRANCH_HALT,
  2047. .clkr = {
  2048. .enable_reg = 0x100c8,
  2049. .enable_mask = BIT(0),
  2050. .hw.init = &(const struct clk_init_data) {
  2051. .name = "cam_cc_ipe_pps_fast_ahb_clk",
  2052. .parent_data = &(const struct clk_parent_data) {
  2053. .hw = &cam_cc_fast_ahb_clk_src.clkr.hw,
  2054. },
  2055. .num_parents = 1,
  2056. .flags = CLK_SET_RATE_PARENT,
  2057. .ops = &clk_branch2_ops,
  2058. },
  2059. },
  2060. };
  2061. static struct clk_branch cam_cc_jpeg_clk = {
  2062. .halt_reg = 0x130f4,
  2063. .halt_check = BRANCH_HALT,
  2064. .clkr = {
  2065. .enable_reg = 0x130f4,
  2066. .enable_mask = BIT(0),
  2067. .hw.init = &(const struct clk_init_data) {
  2068. .name = "cam_cc_jpeg_clk",
  2069. .parent_data = &(const struct clk_parent_data) {
  2070. .hw = &cam_cc_jpeg_clk_src.clkr.hw,
  2071. },
  2072. .num_parents = 1,
  2073. .flags = CLK_SET_RATE_PARENT,
  2074. .ops = &clk_branch2_ops,
  2075. },
  2076. },
  2077. };
  2078. static struct clk_branch cam_cc_mclk0_clk = {
  2079. .halt_reg = 0x15018,
  2080. .halt_check = BRANCH_HALT,
  2081. .clkr = {
  2082. .enable_reg = 0x15018,
  2083. .enable_mask = BIT(0),
  2084. .hw.init = &(const struct clk_init_data) {
  2085. .name = "cam_cc_mclk0_clk",
  2086. .parent_data = &(const struct clk_parent_data) {
  2087. .hw = &cam_cc_mclk0_clk_src.clkr.hw,
  2088. },
  2089. .num_parents = 1,
  2090. .flags = CLK_SET_RATE_PARENT,
  2091. .ops = &clk_branch2_ops,
  2092. },
  2093. },
  2094. };
  2095. static struct clk_branch cam_cc_mclk1_clk = {
  2096. .halt_reg = 0x15034,
  2097. .halt_check = BRANCH_HALT,
  2098. .clkr = {
  2099. .enable_reg = 0x15034,
  2100. .enable_mask = BIT(0),
  2101. .hw.init = &(const struct clk_init_data) {
  2102. .name = "cam_cc_mclk1_clk",
  2103. .parent_data = &(const struct clk_parent_data) {
  2104. .hw = &cam_cc_mclk1_clk_src.clkr.hw,
  2105. },
  2106. .num_parents = 1,
  2107. .flags = CLK_SET_RATE_PARENT,
  2108. .ops = &clk_branch2_ops,
  2109. },
  2110. },
  2111. };
  2112. static struct clk_branch cam_cc_mclk2_clk = {
  2113. .halt_reg = 0x15050,
  2114. .halt_check = BRANCH_HALT,
  2115. .clkr = {
  2116. .enable_reg = 0x15050,
  2117. .enable_mask = BIT(0),
  2118. .hw.init = &(const struct clk_init_data) {
  2119. .name = "cam_cc_mclk2_clk",
  2120. .parent_data = &(const struct clk_parent_data) {
  2121. .hw = &cam_cc_mclk2_clk_src.clkr.hw,
  2122. },
  2123. .num_parents = 1,
  2124. .flags = CLK_SET_RATE_PARENT,
  2125. .ops = &clk_branch2_ops,
  2126. },
  2127. },
  2128. };
  2129. static struct clk_branch cam_cc_mclk3_clk = {
  2130. .halt_reg = 0x1506c,
  2131. .halt_check = BRANCH_HALT,
  2132. .clkr = {
  2133. .enable_reg = 0x1506c,
  2134. .enable_mask = BIT(0),
  2135. .hw.init = &(const struct clk_init_data) {
  2136. .name = "cam_cc_mclk3_clk",
  2137. .parent_data = &(const struct clk_parent_data) {
  2138. .hw = &cam_cc_mclk3_clk_src.clkr.hw,
  2139. },
  2140. .num_parents = 1,
  2141. .flags = CLK_SET_RATE_PARENT,
  2142. .ops = &clk_branch2_ops,
  2143. },
  2144. },
  2145. };
  2146. static struct clk_branch cam_cc_mclk4_clk = {
  2147. .halt_reg = 0x15088,
  2148. .halt_check = BRANCH_HALT,
  2149. .clkr = {
  2150. .enable_reg = 0x15088,
  2151. .enable_mask = BIT(0),
  2152. .hw.init = &(const struct clk_init_data) {
  2153. .name = "cam_cc_mclk4_clk",
  2154. .parent_data = &(const struct clk_parent_data) {
  2155. .hw = &cam_cc_mclk4_clk_src.clkr.hw,
  2156. },
  2157. .num_parents = 1,
  2158. .flags = CLK_SET_RATE_PARENT,
  2159. .ops = &clk_branch2_ops,
  2160. },
  2161. },
  2162. };
  2163. static struct clk_branch cam_cc_mclk5_clk = {
  2164. .halt_reg = 0x150a4,
  2165. .halt_check = BRANCH_HALT,
  2166. .clkr = {
  2167. .enable_reg = 0x150a4,
  2168. .enable_mask = BIT(0),
  2169. .hw.init = &(const struct clk_init_data) {
  2170. .name = "cam_cc_mclk5_clk",
  2171. .parent_data = &(const struct clk_parent_data) {
  2172. .hw = &cam_cc_mclk5_clk_src.clkr.hw,
  2173. },
  2174. .num_parents = 1,
  2175. .flags = CLK_SET_RATE_PARENT,
  2176. .ops = &clk_branch2_ops,
  2177. },
  2178. },
  2179. };
  2180. static struct clk_branch cam_cc_mclk6_clk = {
  2181. .halt_reg = 0x150c0,
  2182. .halt_check = BRANCH_HALT,
  2183. .clkr = {
  2184. .enable_reg = 0x150c0,
  2185. .enable_mask = BIT(0),
  2186. .hw.init = &(const struct clk_init_data) {
  2187. .name = "cam_cc_mclk6_clk",
  2188. .parent_data = &(const struct clk_parent_data) {
  2189. .hw = &cam_cc_mclk6_clk_src.clkr.hw,
  2190. },
  2191. .num_parents = 1,
  2192. .flags = CLK_SET_RATE_PARENT,
  2193. .ops = &clk_branch2_ops,
  2194. },
  2195. },
  2196. };
  2197. static struct clk_branch cam_cc_mclk7_clk = {
  2198. .halt_reg = 0x150dc,
  2199. .halt_check = BRANCH_HALT,
  2200. .clkr = {
  2201. .enable_reg = 0x150dc,
  2202. .enable_mask = BIT(0),
  2203. .hw.init = &(const struct clk_init_data) {
  2204. .name = "cam_cc_mclk7_clk",
  2205. .parent_data = &(const struct clk_parent_data) {
  2206. .hw = &cam_cc_mclk7_clk_src.clkr.hw,
  2207. },
  2208. .num_parents = 1,
  2209. .flags = CLK_SET_RATE_PARENT,
  2210. .ops = &clk_branch2_ops,
  2211. },
  2212. },
  2213. };
  2214. static struct clk_branch cam_cc_qdss_debug_clk = {
  2215. .halt_reg = 0x131d4,
  2216. .halt_check = BRANCH_HALT,
  2217. .clkr = {
  2218. .enable_reg = 0x131d4,
  2219. .enable_mask = BIT(0),
  2220. .hw.init = &(const struct clk_init_data) {
  2221. .name = "cam_cc_qdss_debug_clk",
  2222. .parent_data = &(const struct clk_parent_data) {
  2223. .hw = &cam_cc_qdss_debug_clk_src.clkr.hw,
  2224. },
  2225. .num_parents = 1,
  2226. .flags = CLK_SET_RATE_PARENT,
  2227. .ops = &clk_branch2_ops,
  2228. },
  2229. },
  2230. };
  2231. static struct clk_branch cam_cc_qdss_debug_xo_clk = {
  2232. .halt_reg = 0x131d8,
  2233. .halt_check = BRANCH_HALT,
  2234. .clkr = {
  2235. .enable_reg = 0x131d8,
  2236. .enable_mask = BIT(0),
  2237. .hw.init = &(const struct clk_init_data) {
  2238. .name = "cam_cc_qdss_debug_xo_clk",
  2239. .parent_data = &(const struct clk_parent_data) {
  2240. .hw = &cam_cc_xo_clk_src.clkr.hw,
  2241. },
  2242. .num_parents = 1,
  2243. .flags = CLK_SET_RATE_PARENT,
  2244. .ops = &clk_branch2_ops,
  2245. },
  2246. },
  2247. };
  2248. static struct clk_branch cam_cc_sbi_ahb_clk = {
  2249. .halt_reg = 0x100f0,
  2250. .halt_check = BRANCH_HALT,
  2251. .clkr = {
  2252. .enable_reg = 0x100f0,
  2253. .enable_mask = BIT(0),
  2254. .hw.init = &(const struct clk_init_data) {
  2255. .name = "cam_cc_sbi_ahb_clk",
  2256. .parent_data = &(const struct clk_parent_data) {
  2257. .hw = &cam_cc_slow_ahb_clk_src.clkr.hw,
  2258. },
  2259. .num_parents = 1,
  2260. .flags = CLK_SET_RATE_PARENT,
  2261. .ops = &clk_branch2_ops,
  2262. },
  2263. },
  2264. };
  2265. static struct clk_branch cam_cc_sbi_clk = {
  2266. .halt_reg = 0x100e4,
  2267. .halt_check = BRANCH_HALT,
  2268. .clkr = {
  2269. .enable_reg = 0x100e4,
  2270. .enable_mask = BIT(0),
  2271. .hw.init = &(const struct clk_init_data) {
  2272. .name = "cam_cc_sbi_clk",
  2273. .parent_data = &(const struct clk_parent_data) {
  2274. .hw = &cam_cc_ife_0_clk_src.clkr.hw,
  2275. },
  2276. .num_parents = 1,
  2277. .flags = CLK_SET_RATE_PARENT,
  2278. .ops = &clk_branch2_ops,
  2279. },
  2280. },
  2281. };
  2282. static struct clk_branch cam_cc_sfe_0_clk = {
  2283. .halt_reg = 0x1307c,
  2284. .halt_check = BRANCH_HALT,
  2285. .clkr = {
  2286. .enable_reg = 0x1307c,
  2287. .enable_mask = BIT(0),
  2288. .hw.init = &(const struct clk_init_data) {
  2289. .name = "cam_cc_sfe_0_clk",
  2290. .parent_data = &(const struct clk_parent_data) {
  2291. .hw = &cam_cc_sfe_0_clk_src.clkr.hw,
  2292. },
  2293. .num_parents = 1,
  2294. .flags = CLK_SET_RATE_PARENT,
  2295. .ops = &clk_branch2_ops,
  2296. },
  2297. },
  2298. };
  2299. static struct clk_branch cam_cc_sfe_0_fast_ahb_clk = {
  2300. .halt_reg = 0x13090,
  2301. .halt_check = BRANCH_HALT,
  2302. .clkr = {
  2303. .enable_reg = 0x13090,
  2304. .enable_mask = BIT(0),
  2305. .hw.init = &(const struct clk_init_data) {
  2306. .name = "cam_cc_sfe_0_fast_ahb_clk",
  2307. .parent_data = &(const struct clk_parent_data) {
  2308. .hw = &cam_cc_fast_ahb_clk_src.clkr.hw,
  2309. },
  2310. .num_parents = 1,
  2311. .flags = CLK_SET_RATE_PARENT,
  2312. .ops = &clk_branch2_ops,
  2313. },
  2314. },
  2315. };
  2316. static struct clk_branch cam_cc_sfe_1_clk = {
  2317. .halt_reg = 0x130c4,
  2318. .halt_check = BRANCH_HALT,
  2319. .clkr = {
  2320. .enable_reg = 0x130c4,
  2321. .enable_mask = BIT(0),
  2322. .hw.init = &(const struct clk_init_data) {
  2323. .name = "cam_cc_sfe_1_clk",
  2324. .parent_data = &(const struct clk_parent_data) {
  2325. .hw = &cam_cc_sfe_1_clk_src.clkr.hw,
  2326. },
  2327. .num_parents = 1,
  2328. .flags = CLK_SET_RATE_PARENT,
  2329. .ops = &clk_branch2_ops,
  2330. },
  2331. },
  2332. };
  2333. static struct clk_branch cam_cc_sfe_1_fast_ahb_clk = {
  2334. .halt_reg = 0x130d8,
  2335. .halt_check = BRANCH_HALT,
  2336. .clkr = {
  2337. .enable_reg = 0x130d8,
  2338. .enable_mask = BIT(0),
  2339. .hw.init = &(const struct clk_init_data) {
  2340. .name = "cam_cc_sfe_1_fast_ahb_clk",
  2341. .parent_data = &(const struct clk_parent_data) {
  2342. .hw = &cam_cc_fast_ahb_clk_src.clkr.hw,
  2343. },
  2344. .num_parents = 1,
  2345. .flags = CLK_SET_RATE_PARENT,
  2346. .ops = &clk_branch2_ops,
  2347. },
  2348. },
  2349. };
  2350. static struct clk_branch cam_cc_sleep_clk = {
  2351. .halt_reg = 0x13228,
  2352. .halt_check = BRANCH_HALT,
  2353. .clkr = {
  2354. .enable_reg = 0x13228,
  2355. .enable_mask = BIT(0),
  2356. .hw.init = &(const struct clk_init_data) {
  2357. .name = "cam_cc_sleep_clk",
  2358. .parent_data = &(const struct clk_parent_data) {
  2359. .hw = &cam_cc_sleep_clk_src.clkr.hw,
  2360. },
  2361. .num_parents = 1,
  2362. .flags = CLK_SET_RATE_PARENT,
  2363. .ops = &clk_branch2_ops,
  2364. },
  2365. },
  2366. };
  2367. static struct clk_regmap *cam_cc_sm8450_clocks[] = {
  2368. [CAM_CC_BPS_AHB_CLK] = &cam_cc_bps_ahb_clk.clkr,
  2369. [CAM_CC_BPS_CLK] = &cam_cc_bps_clk.clkr,
  2370. [CAM_CC_BPS_CLK_SRC] = &cam_cc_bps_clk_src.clkr,
  2371. [CAM_CC_BPS_FAST_AHB_CLK] = &cam_cc_bps_fast_ahb_clk.clkr,
  2372. [CAM_CC_CAMNOC_AXI_CLK] = &cam_cc_camnoc_axi_clk.clkr,
  2373. [CAM_CC_CAMNOC_AXI_CLK_SRC] = &cam_cc_camnoc_axi_clk_src.clkr,
  2374. [CAM_CC_CAMNOC_DCD_XO_CLK] = &cam_cc_camnoc_dcd_xo_clk.clkr,
  2375. [CAM_CC_CCI_0_CLK] = &cam_cc_cci_0_clk.clkr,
  2376. [CAM_CC_CCI_0_CLK_SRC] = &cam_cc_cci_0_clk_src.clkr,
  2377. [CAM_CC_CCI_1_CLK] = &cam_cc_cci_1_clk.clkr,
  2378. [CAM_CC_CCI_1_CLK_SRC] = &cam_cc_cci_1_clk_src.clkr,
  2379. [CAM_CC_CORE_AHB_CLK] = &cam_cc_core_ahb_clk.clkr,
  2380. [CAM_CC_CPAS_AHB_CLK] = &cam_cc_cpas_ahb_clk.clkr,
  2381. [CAM_CC_CPAS_BPS_CLK] = &cam_cc_cpas_bps_clk.clkr,
  2382. [CAM_CC_CPAS_FAST_AHB_CLK] = &cam_cc_cpas_fast_ahb_clk.clkr,
  2383. [CAM_CC_CPAS_IFE_0_CLK] = &cam_cc_cpas_ife_0_clk.clkr,
  2384. [CAM_CC_CPAS_IFE_1_CLK] = &cam_cc_cpas_ife_1_clk.clkr,
  2385. [CAM_CC_CPAS_IFE_2_CLK] = &cam_cc_cpas_ife_2_clk.clkr,
  2386. [CAM_CC_CPAS_IFE_LITE_CLK] = &cam_cc_cpas_ife_lite_clk.clkr,
  2387. [CAM_CC_CPAS_IPE_NPS_CLK] = &cam_cc_cpas_ipe_nps_clk.clkr,
  2388. [CAM_CC_CPAS_SBI_CLK] = &cam_cc_cpas_sbi_clk.clkr,
  2389. [CAM_CC_CPAS_SFE_0_CLK] = &cam_cc_cpas_sfe_0_clk.clkr,
  2390. [CAM_CC_CPAS_SFE_1_CLK] = &cam_cc_cpas_sfe_1_clk.clkr,
  2391. [CAM_CC_CPHY_RX_CLK_SRC] = &cam_cc_cphy_rx_clk_src.clkr,
  2392. [CAM_CC_CSI0PHYTIMER_CLK] = &cam_cc_csi0phytimer_clk.clkr,
  2393. [CAM_CC_CSI0PHYTIMER_CLK_SRC] = &cam_cc_csi0phytimer_clk_src.clkr,
  2394. [CAM_CC_CSI1PHYTIMER_CLK] = &cam_cc_csi1phytimer_clk.clkr,
  2395. [CAM_CC_CSI1PHYTIMER_CLK_SRC] = &cam_cc_csi1phytimer_clk_src.clkr,
  2396. [CAM_CC_CSI2PHYTIMER_CLK] = &cam_cc_csi2phytimer_clk.clkr,
  2397. [CAM_CC_CSI2PHYTIMER_CLK_SRC] = &cam_cc_csi2phytimer_clk_src.clkr,
  2398. [CAM_CC_CSI3PHYTIMER_CLK] = &cam_cc_csi3phytimer_clk.clkr,
  2399. [CAM_CC_CSI3PHYTIMER_CLK_SRC] = &cam_cc_csi3phytimer_clk_src.clkr,
  2400. [CAM_CC_CSI4PHYTIMER_CLK] = &cam_cc_csi4phytimer_clk.clkr,
  2401. [CAM_CC_CSI4PHYTIMER_CLK_SRC] = &cam_cc_csi4phytimer_clk_src.clkr,
  2402. [CAM_CC_CSI5PHYTIMER_CLK] = &cam_cc_csi5phytimer_clk.clkr,
  2403. [CAM_CC_CSI5PHYTIMER_CLK_SRC] = &cam_cc_csi5phytimer_clk_src.clkr,
  2404. [CAM_CC_CSID_CLK] = &cam_cc_csid_clk.clkr,
  2405. [CAM_CC_CSID_CLK_SRC] = &cam_cc_csid_clk_src.clkr,
  2406. [CAM_CC_CSID_CSIPHY_RX_CLK] = &cam_cc_csid_csiphy_rx_clk.clkr,
  2407. [CAM_CC_CSIPHY0_CLK] = &cam_cc_csiphy0_clk.clkr,
  2408. [CAM_CC_CSIPHY1_CLK] = &cam_cc_csiphy1_clk.clkr,
  2409. [CAM_CC_CSIPHY2_CLK] = &cam_cc_csiphy2_clk.clkr,
  2410. [CAM_CC_CSIPHY3_CLK] = &cam_cc_csiphy3_clk.clkr,
  2411. [CAM_CC_CSIPHY4_CLK] = &cam_cc_csiphy4_clk.clkr,
  2412. [CAM_CC_CSIPHY5_CLK] = &cam_cc_csiphy5_clk.clkr,
  2413. [CAM_CC_FAST_AHB_CLK_SRC] = &cam_cc_fast_ahb_clk_src.clkr,
  2414. [CAM_CC_GDSC_CLK] = &cam_cc_gdsc_clk.clkr,
  2415. [CAM_CC_ICP_AHB_CLK] = &cam_cc_icp_ahb_clk.clkr,
  2416. [CAM_CC_ICP_CLK] = &cam_cc_icp_clk.clkr,
  2417. [CAM_CC_ICP_CLK_SRC] = &cam_cc_icp_clk_src.clkr,
  2418. [CAM_CC_IFE_0_CLK] = &cam_cc_ife_0_clk.clkr,
  2419. [CAM_CC_IFE_0_CLK_SRC] = &cam_cc_ife_0_clk_src.clkr,
  2420. [CAM_CC_IFE_0_DSP_CLK] = &cam_cc_ife_0_dsp_clk.clkr,
  2421. [CAM_CC_IFE_0_FAST_AHB_CLK] = &cam_cc_ife_0_fast_ahb_clk.clkr,
  2422. [CAM_CC_IFE_1_CLK] = &cam_cc_ife_1_clk.clkr,
  2423. [CAM_CC_IFE_1_CLK_SRC] = &cam_cc_ife_1_clk_src.clkr,
  2424. [CAM_CC_IFE_1_DSP_CLK] = &cam_cc_ife_1_dsp_clk.clkr,
  2425. [CAM_CC_IFE_1_FAST_AHB_CLK] = &cam_cc_ife_1_fast_ahb_clk.clkr,
  2426. [CAM_CC_IFE_2_CLK] = &cam_cc_ife_2_clk.clkr,
  2427. [CAM_CC_IFE_2_CLK_SRC] = &cam_cc_ife_2_clk_src.clkr,
  2428. [CAM_CC_IFE_2_DSP_CLK] = &cam_cc_ife_2_dsp_clk.clkr,
  2429. [CAM_CC_IFE_2_FAST_AHB_CLK] = &cam_cc_ife_2_fast_ahb_clk.clkr,
  2430. [CAM_CC_IFE_LITE_AHB_CLK] = &cam_cc_ife_lite_ahb_clk.clkr,
  2431. [CAM_CC_IFE_LITE_CLK] = &cam_cc_ife_lite_clk.clkr,
  2432. [CAM_CC_IFE_LITE_CLK_SRC] = &cam_cc_ife_lite_clk_src.clkr,
  2433. [CAM_CC_IFE_LITE_CPHY_RX_CLK] = &cam_cc_ife_lite_cphy_rx_clk.clkr,
  2434. [CAM_CC_IFE_LITE_CSID_CLK] = &cam_cc_ife_lite_csid_clk.clkr,
  2435. [CAM_CC_IFE_LITE_CSID_CLK_SRC] = &cam_cc_ife_lite_csid_clk_src.clkr,
  2436. [CAM_CC_IPE_NPS_AHB_CLK] = &cam_cc_ipe_nps_ahb_clk.clkr,
  2437. [CAM_CC_IPE_NPS_CLK] = &cam_cc_ipe_nps_clk.clkr,
  2438. [CAM_CC_IPE_NPS_CLK_SRC] = &cam_cc_ipe_nps_clk_src.clkr,
  2439. [CAM_CC_IPE_NPS_FAST_AHB_CLK] = &cam_cc_ipe_nps_fast_ahb_clk.clkr,
  2440. [CAM_CC_IPE_PPS_CLK] = &cam_cc_ipe_pps_clk.clkr,
  2441. [CAM_CC_IPE_PPS_FAST_AHB_CLK] = &cam_cc_ipe_pps_fast_ahb_clk.clkr,
  2442. [CAM_CC_JPEG_CLK] = &cam_cc_jpeg_clk.clkr,
  2443. [CAM_CC_JPEG_CLK_SRC] = &cam_cc_jpeg_clk_src.clkr,
  2444. [CAM_CC_MCLK0_CLK] = &cam_cc_mclk0_clk.clkr,
  2445. [CAM_CC_MCLK0_CLK_SRC] = &cam_cc_mclk0_clk_src.clkr,
  2446. [CAM_CC_MCLK1_CLK] = &cam_cc_mclk1_clk.clkr,
  2447. [CAM_CC_MCLK1_CLK_SRC] = &cam_cc_mclk1_clk_src.clkr,
  2448. [CAM_CC_MCLK2_CLK] = &cam_cc_mclk2_clk.clkr,
  2449. [CAM_CC_MCLK2_CLK_SRC] = &cam_cc_mclk2_clk_src.clkr,
  2450. [CAM_CC_MCLK3_CLK] = &cam_cc_mclk3_clk.clkr,
  2451. [CAM_CC_MCLK3_CLK_SRC] = &cam_cc_mclk3_clk_src.clkr,
  2452. [CAM_CC_MCLK4_CLK] = &cam_cc_mclk4_clk.clkr,
  2453. [CAM_CC_MCLK4_CLK_SRC] = &cam_cc_mclk4_clk_src.clkr,
  2454. [CAM_CC_MCLK5_CLK] = &cam_cc_mclk5_clk.clkr,
  2455. [CAM_CC_MCLK5_CLK_SRC] = &cam_cc_mclk5_clk_src.clkr,
  2456. [CAM_CC_MCLK6_CLK] = &cam_cc_mclk6_clk.clkr,
  2457. [CAM_CC_MCLK6_CLK_SRC] = &cam_cc_mclk6_clk_src.clkr,
  2458. [CAM_CC_MCLK7_CLK] = &cam_cc_mclk7_clk.clkr,
  2459. [CAM_CC_MCLK7_CLK_SRC] = &cam_cc_mclk7_clk_src.clkr,
  2460. [CAM_CC_PLL0] = &cam_cc_pll0.clkr,
  2461. [CAM_CC_PLL0_OUT_EVEN] = &cam_cc_pll0_out_even.clkr,
  2462. [CAM_CC_PLL0_OUT_ODD] = &cam_cc_pll0_out_odd.clkr,
  2463. [CAM_CC_PLL1] = &cam_cc_pll1.clkr,
  2464. [CAM_CC_PLL1_OUT_EVEN] = &cam_cc_pll1_out_even.clkr,
  2465. [CAM_CC_PLL2] = &cam_cc_pll2.clkr,
  2466. [CAM_CC_PLL3] = &cam_cc_pll3.clkr,
  2467. [CAM_CC_PLL3_OUT_EVEN] = &cam_cc_pll3_out_even.clkr,
  2468. [CAM_CC_PLL4] = &cam_cc_pll4.clkr,
  2469. [CAM_CC_PLL4_OUT_EVEN] = &cam_cc_pll4_out_even.clkr,
  2470. [CAM_CC_PLL5] = &cam_cc_pll5.clkr,
  2471. [CAM_CC_PLL5_OUT_EVEN] = &cam_cc_pll5_out_even.clkr,
  2472. [CAM_CC_PLL6] = &cam_cc_pll6.clkr,
  2473. [CAM_CC_PLL6_OUT_EVEN] = &cam_cc_pll6_out_even.clkr,
  2474. [CAM_CC_PLL7] = &cam_cc_pll7.clkr,
  2475. [CAM_CC_PLL7_OUT_EVEN] = &cam_cc_pll7_out_even.clkr,
  2476. [CAM_CC_PLL8] = &cam_cc_pll8.clkr,
  2477. [CAM_CC_PLL8_OUT_EVEN] = &cam_cc_pll8_out_even.clkr,
  2478. [CAM_CC_QDSS_DEBUG_CLK] = &cam_cc_qdss_debug_clk.clkr,
  2479. [CAM_CC_QDSS_DEBUG_CLK_SRC] = &cam_cc_qdss_debug_clk_src.clkr,
  2480. [CAM_CC_QDSS_DEBUG_XO_CLK] = &cam_cc_qdss_debug_xo_clk.clkr,
  2481. [CAM_CC_SBI_AHB_CLK] = &cam_cc_sbi_ahb_clk.clkr,
  2482. [CAM_CC_SBI_CLK] = &cam_cc_sbi_clk.clkr,
  2483. [CAM_CC_SFE_0_CLK] = &cam_cc_sfe_0_clk.clkr,
  2484. [CAM_CC_SFE_0_CLK_SRC] = &cam_cc_sfe_0_clk_src.clkr,
  2485. [CAM_CC_SFE_0_FAST_AHB_CLK] = &cam_cc_sfe_0_fast_ahb_clk.clkr,
  2486. [CAM_CC_SFE_1_CLK] = &cam_cc_sfe_1_clk.clkr,
  2487. [CAM_CC_SFE_1_CLK_SRC] = &cam_cc_sfe_1_clk_src.clkr,
  2488. [CAM_CC_SFE_1_FAST_AHB_CLK] = &cam_cc_sfe_1_fast_ahb_clk.clkr,
  2489. [CAM_CC_SLEEP_CLK] = &cam_cc_sleep_clk.clkr,
  2490. [CAM_CC_SLEEP_CLK_SRC] = &cam_cc_sleep_clk_src.clkr,
  2491. [CAM_CC_SLOW_AHB_CLK_SRC] = &cam_cc_slow_ahb_clk_src.clkr,
  2492. [CAM_CC_XO_CLK_SRC] = &cam_cc_xo_clk_src.clkr,
  2493. };
  2494. static const struct qcom_reset_map cam_cc_sm8450_resets[] = {
  2495. [CAM_CC_BPS_BCR] = { 0x10000 },
  2496. [CAM_CC_ICP_BCR] = { 0x13104 },
  2497. [CAM_CC_IFE_0_BCR] = { 0x11000 },
  2498. [CAM_CC_IFE_1_BCR] = { 0x12000 },
  2499. [CAM_CC_IFE_2_BCR] = { 0x1204c },
  2500. [CAM_CC_IPE_0_BCR] = { 0x10074 },
  2501. [CAM_CC_QDSS_DEBUG_BCR] = { 0x131b8 },
  2502. [CAM_CC_SBI_BCR] = { 0x100cc },
  2503. [CAM_CC_SFE_0_BCR] = { 0x1304c },
  2504. [CAM_CC_SFE_1_BCR] = { 0x13094 },
  2505. };
  2506. static const struct regmap_config cam_cc_sm8450_regmap_config = {
  2507. .reg_bits = 32,
  2508. .reg_stride = 4,
  2509. .val_bits = 32,
  2510. .max_register = 0x1601c,
  2511. .fast_io = true,
  2512. };
  2513. static struct gdsc titan_top_gdsc;
  2514. static struct gdsc bps_gdsc = {
  2515. .gdscr = 0x10004,
  2516. .pd = {
  2517. .name = "bps_gdsc",
  2518. },
  2519. .flags = HW_CTRL | POLL_CFG_GDSCR,
  2520. .pwrsts = PWRSTS_OFF_ON,
  2521. };
  2522. static struct gdsc ipe_0_gdsc = {
  2523. .gdscr = 0x10078,
  2524. .pd = {
  2525. .name = "ipe_0_gdsc",
  2526. },
  2527. .flags = HW_CTRL | POLL_CFG_GDSCR,
  2528. .pwrsts = PWRSTS_OFF_ON,
  2529. };
  2530. static struct gdsc sbi_gdsc = {
  2531. .gdscr = 0x100d0,
  2532. .pd = {
  2533. .name = "sbi_gdsc",
  2534. },
  2535. .flags = POLL_CFG_GDSCR,
  2536. .pwrsts = PWRSTS_OFF_ON,
  2537. };
  2538. static struct gdsc ife_0_gdsc = {
  2539. .gdscr = 0x11004,
  2540. .pd = {
  2541. .name = "ife_0_gdsc",
  2542. },
  2543. .flags = POLL_CFG_GDSCR,
  2544. .parent = &titan_top_gdsc.pd,
  2545. .pwrsts = PWRSTS_OFF_ON,
  2546. };
  2547. static struct gdsc ife_1_gdsc = {
  2548. .gdscr = 0x12004,
  2549. .pd = {
  2550. .name = "ife_1_gdsc",
  2551. },
  2552. .flags = POLL_CFG_GDSCR,
  2553. .parent = &titan_top_gdsc.pd,
  2554. .pwrsts = PWRSTS_OFF_ON,
  2555. };
  2556. static struct gdsc ife_2_gdsc = {
  2557. .gdscr = 0x12050,
  2558. .pd = {
  2559. .name = "ife_2_gdsc",
  2560. },
  2561. .flags = POLL_CFG_GDSCR,
  2562. .parent = &titan_top_gdsc.pd,
  2563. .pwrsts = PWRSTS_OFF_ON,
  2564. };
  2565. static struct gdsc sfe_0_gdsc = {
  2566. .gdscr = 0x13050,
  2567. .pd = {
  2568. .name = "sfe_0_gdsc",
  2569. },
  2570. .flags = POLL_CFG_GDSCR,
  2571. .parent = &titan_top_gdsc.pd,
  2572. .pwrsts = PWRSTS_OFF_ON,
  2573. };
  2574. static struct gdsc sfe_1_gdsc = {
  2575. .gdscr = 0x13098,
  2576. .pd = {
  2577. .name = "sfe_1_gdsc",
  2578. },
  2579. .flags = POLL_CFG_GDSCR,
  2580. .parent = &titan_top_gdsc.pd,
  2581. .pwrsts = PWRSTS_OFF_ON,
  2582. };
  2583. static struct gdsc titan_top_gdsc = {
  2584. .gdscr = 0x131dc,
  2585. .pd = {
  2586. .name = "titan_top_gdsc",
  2587. },
  2588. .flags = POLL_CFG_GDSCR,
  2589. .pwrsts = PWRSTS_OFF_ON,
  2590. };
  2591. static struct gdsc *cam_cc_sm8450_gdscs[] = {
  2592. [BPS_GDSC] = &bps_gdsc,
  2593. [IPE_0_GDSC] = &ipe_0_gdsc,
  2594. [SBI_GDSC] = &sbi_gdsc,
  2595. [IFE_0_GDSC] = &ife_0_gdsc,
  2596. [IFE_1_GDSC] = &ife_1_gdsc,
  2597. [IFE_2_GDSC] = &ife_2_gdsc,
  2598. [SFE_0_GDSC] = &sfe_0_gdsc,
  2599. [SFE_1_GDSC] = &sfe_1_gdsc,
  2600. [TITAN_TOP_GDSC] = &titan_top_gdsc,
  2601. };
  2602. static const struct qcom_cc_desc cam_cc_sm8450_desc = {
  2603. .config = &cam_cc_sm8450_regmap_config,
  2604. .clks = cam_cc_sm8450_clocks,
  2605. .num_clks = ARRAY_SIZE(cam_cc_sm8450_clocks),
  2606. .resets = cam_cc_sm8450_resets,
  2607. .num_resets = ARRAY_SIZE(cam_cc_sm8450_resets),
  2608. .gdscs = cam_cc_sm8450_gdscs,
  2609. .num_gdscs = ARRAY_SIZE(cam_cc_sm8450_gdscs),
  2610. };
  2611. static const struct of_device_id cam_cc_sm8450_match_table[] = {
  2612. { .compatible = "qcom,sm8450-camcc" },
  2613. { }
  2614. };
  2615. MODULE_DEVICE_TABLE(of, cam_cc_sm8450_match_table);
  2616. static int cam_cc_sm8450_probe(struct platform_device *pdev)
  2617. {
  2618. struct regmap *regmap;
  2619. regmap = qcom_cc_map(pdev, &cam_cc_sm8450_desc);
  2620. if (IS_ERR(regmap))
  2621. return PTR_ERR(regmap);
  2622. clk_lucid_evo_pll_configure(&cam_cc_pll0, regmap, &cam_cc_pll0_config);
  2623. clk_lucid_evo_pll_configure(&cam_cc_pll1, regmap, &cam_cc_pll1_config);
  2624. clk_rivian_evo_pll_configure(&cam_cc_pll2, regmap, &cam_cc_pll2_config);
  2625. clk_lucid_evo_pll_configure(&cam_cc_pll3, regmap, &cam_cc_pll3_config);
  2626. clk_lucid_evo_pll_configure(&cam_cc_pll4, regmap, &cam_cc_pll4_config);
  2627. clk_lucid_evo_pll_configure(&cam_cc_pll5, regmap, &cam_cc_pll5_config);
  2628. clk_lucid_evo_pll_configure(&cam_cc_pll6, regmap, &cam_cc_pll6_config);
  2629. clk_lucid_evo_pll_configure(&cam_cc_pll7, regmap, &cam_cc_pll7_config);
  2630. clk_lucid_evo_pll_configure(&cam_cc_pll8, regmap, &cam_cc_pll8_config);
  2631. return qcom_cc_really_probe(pdev, &cam_cc_sm8450_desc, regmap);
  2632. }
  2633. static struct platform_driver cam_cc_sm8450_driver = {
  2634. .probe = cam_cc_sm8450_probe,
  2635. .driver = {
  2636. .name = "camcc-sm8450",
  2637. .of_match_table = cam_cc_sm8450_match_table,
  2638. },
  2639. };
  2640. module_platform_driver(cam_cc_sm8450_driver);
  2641. MODULE_DESCRIPTION("QCOM CAMCC SM8450 Driver");
  2642. MODULE_LICENSE("GPL");