camcc-sc7280.c 65 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2021, The Linux Foundation. All rights reserved.
  4. */
  5. #include <linux/clk-provider.h>
  6. #include <linux/err.h>
  7. #include <linux/kernel.h>
  8. #include <linux/module.h>
  9. #include <linux/of_device.h>
  10. #include <linux/of.h>
  11. #include <linux/regmap.h>
  12. #include <dt-bindings/clock/qcom,camcc-sc7280.h>
  13. #include "clk-alpha-pll.h"
  14. #include "clk-branch.h"
  15. #include "clk-rcg.h"
  16. #include "common.h"
  17. #include "gdsc.h"
  18. #include "reset.h"
  19. enum {
  20. P_BI_TCXO,
  21. P_CAM_CC_PLL0_OUT_EVEN,
  22. P_CAM_CC_PLL0_OUT_MAIN,
  23. P_CAM_CC_PLL0_OUT_ODD,
  24. P_CAM_CC_PLL1_OUT_EVEN,
  25. P_CAM_CC_PLL2_OUT_AUX2,
  26. P_CAM_CC_PLL2_OUT_EARLY,
  27. P_CAM_CC_PLL3_OUT_EVEN,
  28. P_CAM_CC_PLL4_OUT_EVEN,
  29. P_CAM_CC_PLL5_OUT_EVEN,
  30. P_CAM_CC_PLL6_OUT_EVEN,
  31. P_CAM_CC_PLL6_OUT_MAIN,
  32. P_CAM_CC_PLL6_OUT_ODD,
  33. P_SLEEP_CLK,
  34. };
  35. static struct pll_vco lucid_vco[] = {
  36. { 249600000, 2000000000, 0 },
  37. };
  38. static struct pll_vco zonda_vco[] = {
  39. { 595200000UL, 3600000000UL, 0 },
  40. };
  41. /* 1200MHz Configuration */
  42. static const struct alpha_pll_config cam_cc_pll0_config = {
  43. .l = 0x3E,
  44. .alpha = 0x8000,
  45. .config_ctl_val = 0x20485699,
  46. .config_ctl_hi_val = 0x00002261,
  47. .config_ctl_hi1_val = 0x329A299C,
  48. .user_ctl_val = 0x00003101,
  49. .user_ctl_hi_val = 0x00000805,
  50. .user_ctl_hi1_val = 0x00000000,
  51. };
  52. static struct clk_alpha_pll cam_cc_pll0 = {
  53. .offset = 0x0,
  54. .vco_table = lucid_vco,
  55. .num_vco = ARRAY_SIZE(lucid_vco),
  56. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
  57. .clkr = {
  58. .hw.init = &(struct clk_init_data){
  59. .name = "cam_cc_pll0",
  60. .parent_data = &(const struct clk_parent_data){
  61. .fw_name = "bi_tcxo",
  62. },
  63. .num_parents = 1,
  64. .ops = &clk_alpha_pll_lucid_ops,
  65. },
  66. },
  67. };
  68. static const struct clk_div_table post_div_table_cam_cc_pll0_out_even[] = {
  69. { 0x1, 2 },
  70. { }
  71. };
  72. static struct clk_alpha_pll_postdiv cam_cc_pll0_out_even = {
  73. .offset = 0x0,
  74. .post_div_shift = 8,
  75. .post_div_table = post_div_table_cam_cc_pll0_out_even,
  76. .num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll0_out_even),
  77. .width = 4,
  78. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
  79. .clkr.hw.init = &(struct clk_init_data){
  80. .name = "cam_cc_pll0_out_even",
  81. .parent_data = &(const struct clk_parent_data){
  82. .hw = &cam_cc_pll0.clkr.hw,
  83. },
  84. .num_parents = 1,
  85. .flags = CLK_SET_RATE_PARENT,
  86. .ops = &clk_alpha_pll_postdiv_lucid_ops,
  87. },
  88. };
  89. static const struct clk_div_table post_div_table_cam_cc_pll0_out_odd[] = {
  90. { 0x3, 3 },
  91. { }
  92. };
  93. static struct clk_alpha_pll_postdiv cam_cc_pll0_out_odd = {
  94. .offset = 0x0,
  95. .post_div_shift = 12,
  96. .post_div_table = post_div_table_cam_cc_pll0_out_odd,
  97. .num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll0_out_odd),
  98. .width = 4,
  99. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
  100. .clkr.hw.init = &(struct clk_init_data){
  101. .name = "cam_cc_pll0_out_odd",
  102. .parent_data = &(const struct clk_parent_data){
  103. .hw = &cam_cc_pll0.clkr.hw,
  104. },
  105. .num_parents = 1,
  106. .flags = CLK_SET_RATE_PARENT,
  107. .ops = &clk_alpha_pll_postdiv_lucid_ops,
  108. },
  109. };
  110. /* 600MHz Configuration */
  111. static const struct alpha_pll_config cam_cc_pll1_config = {
  112. .l = 0x1F,
  113. .alpha = 0x4000,
  114. .config_ctl_val = 0x20485699,
  115. .config_ctl_hi_val = 0x00002261,
  116. .config_ctl_hi1_val = 0x329A299C,
  117. .user_ctl_val = 0x00000101,
  118. .user_ctl_hi_val = 0x00000805,
  119. .user_ctl_hi1_val = 0x00000000,
  120. };
  121. static struct clk_alpha_pll cam_cc_pll1 = {
  122. .offset = 0x1000,
  123. .vco_table = lucid_vco,
  124. .num_vco = ARRAY_SIZE(lucid_vco),
  125. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
  126. .clkr = {
  127. .hw.init = &(struct clk_init_data){
  128. .name = "cam_cc_pll1",
  129. .parent_data = &(const struct clk_parent_data){
  130. .fw_name = "bi_tcxo",
  131. },
  132. .num_parents = 1,
  133. .ops = &clk_alpha_pll_lucid_ops,
  134. },
  135. },
  136. };
  137. static const struct clk_div_table post_div_table_cam_cc_pll1_out_even[] = {
  138. { 0x1, 2 },
  139. { }
  140. };
  141. static struct clk_alpha_pll_postdiv cam_cc_pll1_out_even = {
  142. .offset = 0x1000,
  143. .post_div_shift = 8,
  144. .post_div_table = post_div_table_cam_cc_pll1_out_even,
  145. .num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll1_out_even),
  146. .width = 4,
  147. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
  148. .clkr.hw.init = &(struct clk_init_data){
  149. .name = "cam_cc_pll1_out_even",
  150. .parent_data = &(const struct clk_parent_data){
  151. .hw = &cam_cc_pll1.clkr.hw,
  152. },
  153. .num_parents = 1,
  154. .flags = CLK_SET_RATE_PARENT,
  155. .ops = &clk_alpha_pll_postdiv_lucid_ops,
  156. },
  157. };
  158. /* 1440MHz Configuration */
  159. static const struct alpha_pll_config cam_cc_pll2_config = {
  160. .l = 0x4B,
  161. .alpha = 0x0,
  162. .config_ctl_val = 0x08200800,
  163. .config_ctl_hi_val = 0x05022011,
  164. .config_ctl_hi1_val = 0x08000000,
  165. .user_ctl_val = 0x00000301,
  166. };
  167. static struct clk_alpha_pll cam_cc_pll2 = {
  168. .offset = 0x2000,
  169. .vco_table = zonda_vco,
  170. .num_vco = ARRAY_SIZE(zonda_vco),
  171. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_ZONDA],
  172. .clkr = {
  173. .hw.init = &(struct clk_init_data){
  174. .name = "cam_cc_pll2",
  175. .parent_data = &(const struct clk_parent_data){
  176. .fw_name = "bi_tcxo",
  177. },
  178. .num_parents = 1,
  179. .ops = &clk_alpha_pll_zonda_ops,
  180. },
  181. },
  182. };
  183. static const struct clk_div_table post_div_table_cam_cc_pll2_out_aux[] = {
  184. { 0x3, 4 },
  185. { }
  186. };
  187. static struct clk_alpha_pll_postdiv cam_cc_pll2_out_aux = {
  188. .offset = 0x2000,
  189. .post_div_shift = 8,
  190. .post_div_table = post_div_table_cam_cc_pll2_out_aux,
  191. .num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll2_out_aux),
  192. .width = 2,
  193. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_ZONDA],
  194. .clkr.hw.init = &(struct clk_init_data){
  195. .name = "cam_cc_pll2_out_aux",
  196. .parent_data = &(const struct clk_parent_data){
  197. .hw = &cam_cc_pll2.clkr.hw,
  198. },
  199. .num_parents = 1,
  200. .flags = CLK_SET_RATE_PARENT,
  201. .ops = &clk_alpha_pll_postdiv_zonda_ops,
  202. },
  203. };
  204. static const struct clk_div_table post_div_table_cam_cc_pll2_out_aux2[] = {
  205. { 0x3, 4 },
  206. { }
  207. };
  208. static struct clk_alpha_pll_postdiv cam_cc_pll2_out_aux2 = {
  209. .offset = 0x2000,
  210. .post_div_shift = 8,
  211. .post_div_table = post_div_table_cam_cc_pll2_out_aux2,
  212. .num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll2_out_aux2),
  213. .width = 2,
  214. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_ZONDA],
  215. .clkr.hw.init = &(struct clk_init_data){
  216. .name = "cam_cc_pll2_out_aux2",
  217. .parent_data = &(const struct clk_parent_data){
  218. .hw = &cam_cc_pll2.clkr.hw,
  219. },
  220. .num_parents = 1,
  221. .flags = CLK_SET_RATE_PARENT,
  222. .ops = &clk_alpha_pll_postdiv_zonda_ops,
  223. },
  224. };
  225. /* 760MHz Configuration */
  226. static const struct alpha_pll_config cam_cc_pll3_config = {
  227. .l = 0x27,
  228. .alpha = 0x9555,
  229. .config_ctl_val = 0x20485699,
  230. .config_ctl_hi_val = 0x00002261,
  231. .config_ctl_hi1_val = 0x329A299C,
  232. .user_ctl_val = 0x00000101,
  233. .user_ctl_hi_val = 0x00000805,
  234. .user_ctl_hi1_val = 0x00000000,
  235. };
  236. static struct clk_alpha_pll cam_cc_pll3 = {
  237. .offset = 0x3000,
  238. .vco_table = lucid_vco,
  239. .num_vco = ARRAY_SIZE(lucid_vco),
  240. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
  241. .clkr = {
  242. .hw.init = &(struct clk_init_data){
  243. .name = "cam_cc_pll3",
  244. .parent_data = &(const struct clk_parent_data){
  245. .fw_name = "bi_tcxo",
  246. },
  247. .num_parents = 1,
  248. .ops = &clk_alpha_pll_lucid_ops,
  249. },
  250. },
  251. };
  252. static const struct clk_div_table post_div_table_cam_cc_pll3_out_even[] = {
  253. { 0x1, 2 },
  254. { }
  255. };
  256. static struct clk_alpha_pll_postdiv cam_cc_pll3_out_even = {
  257. .offset = 0x3000,
  258. .post_div_shift = 8,
  259. .post_div_table = post_div_table_cam_cc_pll3_out_even,
  260. .num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll3_out_even),
  261. .width = 4,
  262. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
  263. .clkr.hw.init = &(struct clk_init_data){
  264. .name = "cam_cc_pll3_out_even",
  265. .parent_data = &(const struct clk_parent_data){
  266. .hw = &cam_cc_pll3.clkr.hw,
  267. },
  268. .num_parents = 1,
  269. .flags = CLK_SET_RATE_PARENT,
  270. .ops = &clk_alpha_pll_postdiv_lucid_ops,
  271. },
  272. };
  273. /* 760MHz Configuration */
  274. static const struct alpha_pll_config cam_cc_pll4_config = {
  275. .l = 0x27,
  276. .alpha = 0x9555,
  277. .config_ctl_val = 0x20485699,
  278. .config_ctl_hi_val = 0x00002261,
  279. .config_ctl_hi1_val = 0x329A299C,
  280. .user_ctl_val = 0x00000101,
  281. .user_ctl_hi_val = 0x00000805,
  282. .user_ctl_hi1_val = 0x00000000,
  283. };
  284. static struct clk_alpha_pll cam_cc_pll4 = {
  285. .offset = 0x4000,
  286. .vco_table = lucid_vco,
  287. .num_vco = ARRAY_SIZE(lucid_vco),
  288. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
  289. .clkr = {
  290. .hw.init = &(struct clk_init_data){
  291. .name = "cam_cc_pll4",
  292. .parent_data = &(const struct clk_parent_data){
  293. .fw_name = "bi_tcxo",
  294. },
  295. .num_parents = 1,
  296. .ops = &clk_alpha_pll_lucid_ops,
  297. },
  298. },
  299. };
  300. static const struct clk_div_table post_div_table_cam_cc_pll4_out_even[] = {
  301. { 0x1, 2 },
  302. { }
  303. };
  304. static struct clk_alpha_pll_postdiv cam_cc_pll4_out_even = {
  305. .offset = 0x4000,
  306. .post_div_shift = 8,
  307. .post_div_table = post_div_table_cam_cc_pll4_out_even,
  308. .num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll4_out_even),
  309. .width = 4,
  310. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
  311. .clkr.hw.init = &(struct clk_init_data){
  312. .name = "cam_cc_pll4_out_even",
  313. .parent_data = &(const struct clk_parent_data){
  314. .hw = &cam_cc_pll4.clkr.hw,
  315. },
  316. .num_parents = 1,
  317. .flags = CLK_SET_RATE_PARENT,
  318. .ops = &clk_alpha_pll_postdiv_lucid_ops,
  319. },
  320. };
  321. /* 760MHz Configuration */
  322. static const struct alpha_pll_config cam_cc_pll5_config = {
  323. .l = 0x27,
  324. .alpha = 0x9555,
  325. .config_ctl_val = 0x20485699,
  326. .config_ctl_hi_val = 0x00002261,
  327. .config_ctl_hi1_val = 0x329A299C,
  328. .user_ctl_val = 0x00000101,
  329. .user_ctl_hi_val = 0x00000805,
  330. .user_ctl_hi1_val = 0x00000000,
  331. };
  332. static struct clk_alpha_pll cam_cc_pll5 = {
  333. .offset = 0x5000,
  334. .vco_table = lucid_vco,
  335. .num_vco = ARRAY_SIZE(lucid_vco),
  336. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
  337. .clkr = {
  338. .hw.init = &(struct clk_init_data){
  339. .name = "cam_cc_pll5",
  340. .parent_data = &(const struct clk_parent_data){
  341. .fw_name = "bi_tcxo",
  342. },
  343. .num_parents = 1,
  344. .ops = &clk_alpha_pll_lucid_ops,
  345. },
  346. },
  347. };
  348. static const struct clk_div_table post_div_table_cam_cc_pll5_out_even[] = {
  349. { 0x1, 2 },
  350. { }
  351. };
  352. static struct clk_alpha_pll_postdiv cam_cc_pll5_out_even = {
  353. .offset = 0x5000,
  354. .post_div_shift = 8,
  355. .post_div_table = post_div_table_cam_cc_pll5_out_even,
  356. .num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll5_out_even),
  357. .width = 4,
  358. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
  359. .clkr.hw.init = &(struct clk_init_data){
  360. .name = "cam_cc_pll5_out_even",
  361. .parent_data = &(const struct clk_parent_data){
  362. .hw = &cam_cc_pll5.clkr.hw,
  363. },
  364. .num_parents = 1,
  365. .flags = CLK_SET_RATE_PARENT,
  366. .ops = &clk_alpha_pll_postdiv_lucid_ops,
  367. },
  368. };
  369. /* 960MHz Configuration */
  370. static const struct alpha_pll_config cam_cc_pll6_config = {
  371. .l = 0x32,
  372. .alpha = 0x0,
  373. .config_ctl_val = 0x20485699,
  374. .config_ctl_hi_val = 0x00002261,
  375. .config_ctl_hi1_val = 0x329A299C,
  376. .user_ctl_val = 0x00003101,
  377. .user_ctl_hi_val = 0x00000805,
  378. .user_ctl_hi1_val = 0x00000000,
  379. };
  380. static struct clk_alpha_pll cam_cc_pll6 = {
  381. .offset = 0x6000,
  382. .vco_table = lucid_vco,
  383. .num_vco = ARRAY_SIZE(lucid_vco),
  384. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
  385. .clkr = {
  386. .hw.init = &(struct clk_init_data){
  387. .name = "cam_cc_pll6",
  388. .parent_data = &(const struct clk_parent_data){
  389. .fw_name = "bi_tcxo",
  390. },
  391. .num_parents = 1,
  392. .ops = &clk_alpha_pll_lucid_ops,
  393. },
  394. },
  395. };
  396. static const struct clk_div_table post_div_table_cam_cc_pll6_out_even[] = {
  397. { 0x1, 2 },
  398. { }
  399. };
  400. static struct clk_alpha_pll_postdiv cam_cc_pll6_out_even = {
  401. .offset = 0x6000,
  402. .post_div_shift = 8,
  403. .post_div_table = post_div_table_cam_cc_pll6_out_even,
  404. .num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll6_out_even),
  405. .width = 4,
  406. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
  407. .clkr.hw.init = &(struct clk_init_data){
  408. .name = "cam_cc_pll6_out_even",
  409. .parent_data = &(const struct clk_parent_data){
  410. .hw = &cam_cc_pll6.clkr.hw,
  411. },
  412. .num_parents = 1,
  413. .flags = CLK_SET_RATE_PARENT,
  414. .ops = &clk_alpha_pll_postdiv_lucid_ops,
  415. },
  416. };
  417. static const struct clk_div_table post_div_table_cam_cc_pll6_out_odd[] = {
  418. { 0x3, 3 },
  419. { }
  420. };
  421. static struct clk_alpha_pll_postdiv cam_cc_pll6_out_odd = {
  422. .offset = 0x6000,
  423. .post_div_shift = 12,
  424. .post_div_table = post_div_table_cam_cc_pll6_out_odd,
  425. .num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll6_out_odd),
  426. .width = 4,
  427. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
  428. .clkr.hw.init = &(struct clk_init_data){
  429. .name = "cam_cc_pll6_out_odd",
  430. .parent_data = &(const struct clk_parent_data){
  431. .hw = &cam_cc_pll6.clkr.hw,
  432. },
  433. .num_parents = 1,
  434. .flags = CLK_SET_RATE_PARENT,
  435. .ops = &clk_alpha_pll_postdiv_lucid_ops,
  436. },
  437. };
  438. static const struct parent_map cam_cc_parent_map_0[] = {
  439. { P_BI_TCXO, 0 },
  440. { P_CAM_CC_PLL0_OUT_MAIN, 1 },
  441. { P_CAM_CC_PLL0_OUT_EVEN, 2 },
  442. { P_CAM_CC_PLL0_OUT_ODD, 3 },
  443. { P_CAM_CC_PLL6_OUT_EVEN, 5 },
  444. };
  445. static const struct clk_parent_data cam_cc_parent_data_0[] = {
  446. { .fw_name = "bi_tcxo" },
  447. { .hw = &cam_cc_pll0.clkr.hw },
  448. { .hw = &cam_cc_pll0_out_even.clkr.hw },
  449. { .hw = &cam_cc_pll0_out_odd.clkr.hw },
  450. { .hw = &cam_cc_pll6_out_even.clkr.hw },
  451. };
  452. static const struct parent_map cam_cc_parent_map_1[] = {
  453. { P_BI_TCXO, 0 },
  454. { P_CAM_CC_PLL0_OUT_MAIN, 1 },
  455. { P_CAM_CC_PLL0_OUT_EVEN, 2 },
  456. { P_CAM_CC_PLL0_OUT_ODD, 3 },
  457. { P_CAM_CC_PLL6_OUT_MAIN, 4 },
  458. { P_CAM_CC_PLL6_OUT_EVEN, 5 },
  459. };
  460. static const struct clk_parent_data cam_cc_parent_data_1[] = {
  461. { .fw_name = "bi_tcxo" },
  462. { .hw = &cam_cc_pll0.clkr.hw },
  463. { .hw = &cam_cc_pll0_out_even.clkr.hw },
  464. { .hw = &cam_cc_pll0_out_odd.clkr.hw },
  465. { .hw = &cam_cc_pll6.clkr.hw },
  466. { .hw = &cam_cc_pll6_out_even.clkr.hw },
  467. };
  468. static const struct parent_map cam_cc_parent_map_2[] = {
  469. { P_BI_TCXO, 0 },
  470. { P_CAM_CC_PLL2_OUT_AUX2, 3 },
  471. { P_CAM_CC_PLL2_OUT_EARLY, 5 },
  472. };
  473. static const struct clk_parent_data cam_cc_parent_data_2[] = {
  474. { .fw_name = "bi_tcxo" },
  475. { .hw = &cam_cc_pll2_out_aux2.clkr.hw },
  476. { .hw = &cam_cc_pll2.clkr.hw },
  477. };
  478. static const struct parent_map cam_cc_parent_map_3[] = {
  479. { P_BI_TCXO, 0 },
  480. { P_CAM_CC_PLL0_OUT_MAIN, 1 },
  481. { P_CAM_CC_PLL0_OUT_EVEN, 2 },
  482. { P_CAM_CC_PLL0_OUT_ODD, 3 },
  483. { P_CAM_CC_PLL6_OUT_EVEN, 5 },
  484. { P_CAM_CC_PLL6_OUT_ODD, 6 },
  485. };
  486. static const struct clk_parent_data cam_cc_parent_data_3[] = {
  487. { .fw_name = "bi_tcxo" },
  488. { .hw = &cam_cc_pll0.clkr.hw },
  489. { .hw = &cam_cc_pll0_out_even.clkr.hw },
  490. { .hw = &cam_cc_pll0_out_odd.clkr.hw },
  491. { .hw = &cam_cc_pll6_out_even.clkr.hw },
  492. { .hw = &cam_cc_pll6_out_odd.clkr.hw },
  493. };
  494. static const struct parent_map cam_cc_parent_map_4[] = {
  495. { P_BI_TCXO, 0 },
  496. { P_CAM_CC_PLL3_OUT_EVEN, 6 },
  497. };
  498. static const struct clk_parent_data cam_cc_parent_data_4[] = {
  499. { .fw_name = "bi_tcxo" },
  500. { .hw = &cam_cc_pll3_out_even.clkr.hw },
  501. };
  502. static const struct parent_map cam_cc_parent_map_5[] = {
  503. { P_BI_TCXO, 0 },
  504. { P_CAM_CC_PLL4_OUT_EVEN, 6 },
  505. };
  506. static const struct clk_parent_data cam_cc_parent_data_5[] = {
  507. { .fw_name = "bi_tcxo" },
  508. { .hw = &cam_cc_pll4_out_even.clkr.hw },
  509. };
  510. static const struct parent_map cam_cc_parent_map_6[] = {
  511. { P_BI_TCXO, 0 },
  512. { P_CAM_CC_PLL5_OUT_EVEN, 6 },
  513. };
  514. static const struct clk_parent_data cam_cc_parent_data_6[] = {
  515. { .fw_name = "bi_tcxo" },
  516. { .hw = &cam_cc_pll5_out_even.clkr.hw },
  517. };
  518. static const struct parent_map cam_cc_parent_map_7[] = {
  519. { P_BI_TCXO, 0 },
  520. { P_CAM_CC_PLL1_OUT_EVEN, 4 },
  521. };
  522. static const struct clk_parent_data cam_cc_parent_data_7[] = {
  523. { .fw_name = "bi_tcxo" },
  524. { .hw = &cam_cc_pll1_out_even.clkr.hw },
  525. };
  526. static const struct parent_map cam_cc_parent_map_8[] = {
  527. { P_SLEEP_CLK, 0 },
  528. };
  529. static const struct clk_parent_data cam_cc_parent_data_8[] = {
  530. { .fw_name = "sleep_clk" },
  531. };
  532. static const struct parent_map cam_cc_parent_map_9[] = {
  533. { P_BI_TCXO, 0 },
  534. };
  535. static const struct clk_parent_data cam_cc_parent_data_9_ao[] = {
  536. { .fw_name = "bi_tcxo_ao" },
  537. };
  538. static const struct freq_tbl ftbl_cam_cc_bps_clk_src[] = {
  539. F(19200000, P_BI_TCXO, 1, 0, 0),
  540. F(100000000, P_CAM_CC_PLL0_OUT_ODD, 4, 0, 0),
  541. F(200000000, P_CAM_CC_PLL0_OUT_ODD, 2, 0, 0),
  542. F(400000000, P_CAM_CC_PLL0_OUT_ODD, 1, 0, 0),
  543. F(480000000, P_CAM_CC_PLL6_OUT_EVEN, 1, 0, 0),
  544. F(600000000, P_CAM_CC_PLL0_OUT_MAIN, 2, 0, 0),
  545. { }
  546. };
  547. static struct clk_rcg2 cam_cc_bps_clk_src = {
  548. .cmd_rcgr = 0x7010,
  549. .mnd_width = 0,
  550. .hid_width = 5,
  551. .parent_map = cam_cc_parent_map_0,
  552. .freq_tbl = ftbl_cam_cc_bps_clk_src,
  553. .clkr.hw.init = &(struct clk_init_data){
  554. .name = "cam_cc_bps_clk_src",
  555. .parent_data = cam_cc_parent_data_0,
  556. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  557. .ops = &clk_rcg2_shared_ops,
  558. },
  559. };
  560. static const struct freq_tbl ftbl_cam_cc_camnoc_axi_clk_src[] = {
  561. F(19200000, P_BI_TCXO, 1, 0, 0),
  562. F(150000000, P_CAM_CC_PLL0_OUT_EVEN, 4, 0, 0),
  563. F(240000000, P_CAM_CC_PLL6_OUT_EVEN, 2, 0, 0),
  564. F(320000000, P_CAM_CC_PLL6_OUT_ODD, 1, 0, 0),
  565. F(400000000, P_CAM_CC_PLL0_OUT_MAIN, 3, 0, 0),
  566. F(480000000, P_CAM_CC_PLL6_OUT_EVEN, 1, 0, 0),
  567. { }
  568. };
  569. static struct clk_rcg2 cam_cc_camnoc_axi_clk_src = {
  570. .cmd_rcgr = 0xc124,
  571. .mnd_width = 0,
  572. .hid_width = 5,
  573. .parent_map = cam_cc_parent_map_3,
  574. .freq_tbl = ftbl_cam_cc_camnoc_axi_clk_src,
  575. .clkr.hw.init = &(struct clk_init_data){
  576. .name = "cam_cc_camnoc_axi_clk_src",
  577. .parent_data = cam_cc_parent_data_3,
  578. .num_parents = ARRAY_SIZE(cam_cc_parent_data_3),
  579. .ops = &clk_rcg2_shared_ops,
  580. },
  581. };
  582. static const struct freq_tbl ftbl_cam_cc_cci_0_clk_src[] = {
  583. F(19200000, P_BI_TCXO, 1, 0, 0),
  584. F(37500000, P_CAM_CC_PLL0_OUT_EVEN, 16, 0, 0),
  585. { }
  586. };
  587. static struct clk_rcg2 cam_cc_cci_0_clk_src = {
  588. .cmd_rcgr = 0xc0e0,
  589. .mnd_width = 8,
  590. .hid_width = 5,
  591. .parent_map = cam_cc_parent_map_0,
  592. .freq_tbl = ftbl_cam_cc_cci_0_clk_src,
  593. .clkr.hw.init = &(struct clk_init_data){
  594. .name = "cam_cc_cci_0_clk_src",
  595. .parent_data = cam_cc_parent_data_0,
  596. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  597. .ops = &clk_rcg2_shared_ops,
  598. },
  599. };
  600. static struct clk_rcg2 cam_cc_cci_1_clk_src = {
  601. .cmd_rcgr = 0xc0fc,
  602. .mnd_width = 8,
  603. .hid_width = 5,
  604. .parent_map = cam_cc_parent_map_0,
  605. .freq_tbl = ftbl_cam_cc_cci_0_clk_src,
  606. .clkr.hw.init = &(struct clk_init_data){
  607. .name = "cam_cc_cci_1_clk_src",
  608. .parent_data = cam_cc_parent_data_0,
  609. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  610. .ops = &clk_rcg2_shared_ops,
  611. },
  612. };
  613. static const struct freq_tbl ftbl_cam_cc_cphy_rx_clk_src[] = {
  614. F(19200000, P_BI_TCXO, 1, 0, 0),
  615. F(300000000, P_CAM_CC_PLL0_OUT_EVEN, 2, 0, 0),
  616. F(400000000, P_CAM_CC_PLL0_OUT_EVEN, 1.5, 0, 0),
  617. { }
  618. };
  619. static struct clk_rcg2 cam_cc_cphy_rx_clk_src = {
  620. .cmd_rcgr = 0xa064,
  621. .mnd_width = 0,
  622. .hid_width = 5,
  623. .parent_map = cam_cc_parent_map_1,
  624. .freq_tbl = ftbl_cam_cc_cphy_rx_clk_src,
  625. .clkr.hw.init = &(struct clk_init_data){
  626. .name = "cam_cc_cphy_rx_clk_src",
  627. .parent_data = cam_cc_parent_data_1,
  628. .num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
  629. .ops = &clk_rcg2_shared_ops,
  630. },
  631. };
  632. static const struct freq_tbl ftbl_cam_cc_csi0phytimer_clk_src[] = {
  633. F(19200000, P_BI_TCXO, 1, 0, 0),
  634. F(300000000, P_CAM_CC_PLL0_OUT_EVEN, 2, 0, 0),
  635. { }
  636. };
  637. static struct clk_rcg2 cam_cc_csi0phytimer_clk_src = {
  638. .cmd_rcgr = 0xe0ac,
  639. .mnd_width = 0,
  640. .hid_width = 5,
  641. .parent_map = cam_cc_parent_map_0,
  642. .freq_tbl = ftbl_cam_cc_csi0phytimer_clk_src,
  643. .clkr.hw.init = &(struct clk_init_data){
  644. .name = "cam_cc_csi0phytimer_clk_src",
  645. .parent_data = cam_cc_parent_data_0,
  646. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  647. .ops = &clk_rcg2_shared_ops,
  648. },
  649. };
  650. static struct clk_rcg2 cam_cc_csi1phytimer_clk_src = {
  651. .cmd_rcgr = 0xe0d0,
  652. .mnd_width = 0,
  653. .hid_width = 5,
  654. .parent_map = cam_cc_parent_map_0,
  655. .freq_tbl = ftbl_cam_cc_csi0phytimer_clk_src,
  656. .clkr.hw.init = &(struct clk_init_data){
  657. .name = "cam_cc_csi1phytimer_clk_src",
  658. .parent_data = cam_cc_parent_data_0,
  659. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  660. .ops = &clk_rcg2_shared_ops,
  661. },
  662. };
  663. static struct clk_rcg2 cam_cc_csi2phytimer_clk_src = {
  664. .cmd_rcgr = 0xe0f4,
  665. .mnd_width = 0,
  666. .hid_width = 5,
  667. .parent_map = cam_cc_parent_map_0,
  668. .freq_tbl = ftbl_cam_cc_csi0phytimer_clk_src,
  669. .clkr.hw.init = &(struct clk_init_data){
  670. .name = "cam_cc_csi2phytimer_clk_src",
  671. .parent_data = cam_cc_parent_data_0,
  672. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  673. .ops = &clk_rcg2_shared_ops,
  674. },
  675. };
  676. static struct clk_rcg2 cam_cc_csi3phytimer_clk_src = {
  677. .cmd_rcgr = 0xe11c,
  678. .mnd_width = 0,
  679. .hid_width = 5,
  680. .parent_map = cam_cc_parent_map_0,
  681. .freq_tbl = ftbl_cam_cc_csi0phytimer_clk_src,
  682. .clkr.hw.init = &(struct clk_init_data){
  683. .name = "cam_cc_csi3phytimer_clk_src",
  684. .parent_data = cam_cc_parent_data_0,
  685. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  686. .ops = &clk_rcg2_shared_ops,
  687. },
  688. };
  689. static struct clk_rcg2 cam_cc_csi4phytimer_clk_src = {
  690. .cmd_rcgr = 0xe140,
  691. .mnd_width = 0,
  692. .hid_width = 5,
  693. .parent_map = cam_cc_parent_map_0,
  694. .freq_tbl = ftbl_cam_cc_csi0phytimer_clk_src,
  695. .clkr.hw.init = &(struct clk_init_data){
  696. .name = "cam_cc_csi4phytimer_clk_src",
  697. .parent_data = cam_cc_parent_data_0,
  698. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  699. .ops = &clk_rcg2_shared_ops,
  700. },
  701. };
  702. static const struct freq_tbl ftbl_cam_cc_fast_ahb_clk_src[] = {
  703. F(19200000, P_BI_TCXO, 1, 0, 0),
  704. F(50000000, P_CAM_CC_PLL0_OUT_EVEN, 12, 0, 0),
  705. F(100000000, P_CAM_CC_PLL0_OUT_EVEN, 6, 0, 0),
  706. F(200000000, P_CAM_CC_PLL0_OUT_EVEN, 3, 0, 0),
  707. F(300000000, P_CAM_CC_PLL0_OUT_MAIN, 4, 0, 0),
  708. F(400000000, P_CAM_CC_PLL0_OUT_MAIN, 3, 0, 0),
  709. { }
  710. };
  711. static struct clk_rcg2 cam_cc_fast_ahb_clk_src = {
  712. .cmd_rcgr = 0x703c,
  713. .mnd_width = 0,
  714. .hid_width = 5,
  715. .parent_map = cam_cc_parent_map_0,
  716. .freq_tbl = ftbl_cam_cc_fast_ahb_clk_src,
  717. .clkr.hw.init = &(struct clk_init_data){
  718. .name = "cam_cc_fast_ahb_clk_src",
  719. .parent_data = cam_cc_parent_data_0,
  720. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  721. .ops = &clk_rcg2_shared_ops,
  722. },
  723. };
  724. static const struct freq_tbl ftbl_cam_cc_icp_clk_src[] = {
  725. F(19200000, P_BI_TCXO, 1, 0, 0),
  726. F(400000000, P_CAM_CC_PLL0_OUT_ODD, 1, 0, 0),
  727. F(480000000, P_CAM_CC_PLL6_OUT_EVEN, 1, 0, 0),
  728. F(600000000, P_CAM_CC_PLL0_OUT_MAIN, 2, 0, 0),
  729. { }
  730. };
  731. static struct clk_rcg2 cam_cc_icp_clk_src = {
  732. .cmd_rcgr = 0xc0b8,
  733. .mnd_width = 0,
  734. .hid_width = 5,
  735. .parent_map = cam_cc_parent_map_0,
  736. .freq_tbl = ftbl_cam_cc_icp_clk_src,
  737. .clkr.hw.init = &(struct clk_init_data){
  738. .name = "cam_cc_icp_clk_src",
  739. .parent_data = cam_cc_parent_data_0,
  740. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  741. .ops = &clk_rcg2_shared_ops,
  742. },
  743. };
  744. static const struct freq_tbl ftbl_cam_cc_ife_0_clk_src[] = {
  745. F(19200000, P_BI_TCXO, 1, 0, 0),
  746. F(380000000, P_CAM_CC_PLL3_OUT_EVEN, 1, 0, 0),
  747. F(510000000, P_CAM_CC_PLL3_OUT_EVEN, 1, 0, 0),
  748. F(637000000, P_CAM_CC_PLL3_OUT_EVEN, 1, 0, 0),
  749. F(760000000, P_CAM_CC_PLL3_OUT_EVEN, 1, 0, 0),
  750. { }
  751. };
  752. static struct clk_rcg2 cam_cc_ife_0_clk_src = {
  753. .cmd_rcgr = 0xa010,
  754. .mnd_width = 0,
  755. .hid_width = 5,
  756. .parent_map = cam_cc_parent_map_4,
  757. .freq_tbl = ftbl_cam_cc_ife_0_clk_src,
  758. .clkr.hw.init = &(struct clk_init_data){
  759. .name = "cam_cc_ife_0_clk_src",
  760. .parent_data = cam_cc_parent_data_4,
  761. .num_parents = ARRAY_SIZE(cam_cc_parent_data_4),
  762. .flags = CLK_SET_RATE_PARENT,
  763. .ops = &clk_rcg2_shared_ops,
  764. },
  765. };
  766. static const struct freq_tbl ftbl_cam_cc_ife_1_clk_src[] = {
  767. F(19200000, P_BI_TCXO, 1, 0, 0),
  768. F(380000000, P_CAM_CC_PLL4_OUT_EVEN, 1, 0, 0),
  769. F(510000000, P_CAM_CC_PLL4_OUT_EVEN, 1, 0, 0),
  770. F(637000000, P_CAM_CC_PLL4_OUT_EVEN, 1, 0, 0),
  771. F(760000000, P_CAM_CC_PLL4_OUT_EVEN, 1, 0, 0),
  772. { }
  773. };
  774. static struct clk_rcg2 cam_cc_ife_1_clk_src = {
  775. .cmd_rcgr = 0xb010,
  776. .mnd_width = 0,
  777. .hid_width = 5,
  778. .parent_map = cam_cc_parent_map_5,
  779. .freq_tbl = ftbl_cam_cc_ife_1_clk_src,
  780. .clkr.hw.init = &(struct clk_init_data){
  781. .name = "cam_cc_ife_1_clk_src",
  782. .parent_data = cam_cc_parent_data_5,
  783. .num_parents = ARRAY_SIZE(cam_cc_parent_data_5),
  784. .flags = CLK_SET_RATE_PARENT,
  785. .ops = &clk_rcg2_shared_ops,
  786. },
  787. };
  788. static const struct freq_tbl ftbl_cam_cc_ife_0_csid_clk_src[] = {
  789. F(19200000, P_BI_TCXO, 1, 0, 0),
  790. F(75000000, P_CAM_CC_PLL0_OUT_EVEN, 8, 0, 0),
  791. F(300000000, P_CAM_CC_PLL0_OUT_EVEN, 2, 0, 0),
  792. F(400000000, P_CAM_CC_PLL0_OUT_EVEN, 1.5, 0, 0),
  793. { }
  794. };
  795. static struct clk_rcg2 cam_cc_ife_0_csid_clk_src = {
  796. .cmd_rcgr = 0xa03c,
  797. .mnd_width = 0,
  798. .hid_width = 5,
  799. .parent_map = cam_cc_parent_map_1,
  800. .freq_tbl = ftbl_cam_cc_ife_0_csid_clk_src,
  801. .clkr.hw.init = &(struct clk_init_data){
  802. .name = "cam_cc_ife_0_csid_clk_src",
  803. .parent_data = cam_cc_parent_data_1,
  804. .num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
  805. .ops = &clk_rcg2_shared_ops,
  806. },
  807. };
  808. static struct clk_rcg2 cam_cc_ife_1_csid_clk_src = {
  809. .cmd_rcgr = 0xb03c,
  810. .mnd_width = 0,
  811. .hid_width = 5,
  812. .parent_map = cam_cc_parent_map_1,
  813. .freq_tbl = ftbl_cam_cc_ife_0_csid_clk_src,
  814. .clkr.hw.init = &(struct clk_init_data){
  815. .name = "cam_cc_ife_1_csid_clk_src",
  816. .parent_data = cam_cc_parent_data_1,
  817. .num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
  818. .ops = &clk_rcg2_shared_ops,
  819. },
  820. };
  821. static const struct freq_tbl ftbl_cam_cc_ife_2_clk_src[] = {
  822. F(19200000, P_BI_TCXO, 1, 0, 0),
  823. F(380000000, P_CAM_CC_PLL5_OUT_EVEN, 1, 0, 0),
  824. F(510000000, P_CAM_CC_PLL5_OUT_EVEN, 1, 0, 0),
  825. F(637000000, P_CAM_CC_PLL5_OUT_EVEN, 1, 0, 0),
  826. F(760000000, P_CAM_CC_PLL5_OUT_EVEN, 1, 0, 0),
  827. { }
  828. };
  829. static struct clk_rcg2 cam_cc_ife_2_clk_src = {
  830. .cmd_rcgr = 0xb07c,
  831. .mnd_width = 0,
  832. .hid_width = 5,
  833. .parent_map = cam_cc_parent_map_6,
  834. .freq_tbl = ftbl_cam_cc_ife_2_clk_src,
  835. .clkr.hw.init = &(struct clk_init_data){
  836. .name = "cam_cc_ife_2_clk_src",
  837. .parent_data = cam_cc_parent_data_6,
  838. .num_parents = ARRAY_SIZE(cam_cc_parent_data_6),
  839. .flags = CLK_SET_RATE_PARENT,
  840. .ops = &clk_rcg2_shared_ops,
  841. },
  842. };
  843. static struct clk_rcg2 cam_cc_ife_2_csid_clk_src = {
  844. .cmd_rcgr = 0xb0a8,
  845. .mnd_width = 0,
  846. .hid_width = 5,
  847. .parent_map = cam_cc_parent_map_1,
  848. .freq_tbl = ftbl_cam_cc_ife_0_csid_clk_src,
  849. .clkr.hw.init = &(struct clk_init_data){
  850. .name = "cam_cc_ife_2_csid_clk_src",
  851. .parent_data = cam_cc_parent_data_1,
  852. .num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
  853. .ops = &clk_rcg2_shared_ops,
  854. },
  855. };
  856. static const struct freq_tbl ftbl_cam_cc_ife_lite_0_clk_src[] = {
  857. F(19200000, P_BI_TCXO, 1, 0, 0),
  858. F(320000000, P_CAM_CC_PLL6_OUT_ODD, 1, 0, 0),
  859. F(400000000, P_CAM_CC_PLL0_OUT_ODD, 1, 0, 0),
  860. F(480000000, P_CAM_CC_PLL6_OUT_EVEN, 1, 0, 0),
  861. F(600000000, P_CAM_CC_PLL0_OUT_MAIN, 2, 0, 0),
  862. { }
  863. };
  864. static struct clk_rcg2 cam_cc_ife_lite_0_clk_src = {
  865. .cmd_rcgr = 0xc004,
  866. .mnd_width = 0,
  867. .hid_width = 5,
  868. .parent_map = cam_cc_parent_map_3,
  869. .freq_tbl = ftbl_cam_cc_ife_lite_0_clk_src,
  870. .clkr.hw.init = &(struct clk_init_data){
  871. .name = "cam_cc_ife_lite_0_clk_src",
  872. .parent_data = cam_cc_parent_data_3,
  873. .num_parents = ARRAY_SIZE(cam_cc_parent_data_3),
  874. .ops = &clk_rcg2_shared_ops,
  875. },
  876. };
  877. static struct clk_rcg2 cam_cc_ife_lite_0_csid_clk_src = {
  878. .cmd_rcgr = 0xc020,
  879. .mnd_width = 0,
  880. .hid_width = 5,
  881. .parent_map = cam_cc_parent_map_1,
  882. .freq_tbl = ftbl_cam_cc_ife_0_csid_clk_src,
  883. .clkr.hw.init = &(struct clk_init_data){
  884. .name = "cam_cc_ife_lite_0_csid_clk_src",
  885. .parent_data = cam_cc_parent_data_1,
  886. .num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
  887. .ops = &clk_rcg2_shared_ops,
  888. },
  889. };
  890. static struct clk_rcg2 cam_cc_ife_lite_1_clk_src = {
  891. .cmd_rcgr = 0xc048,
  892. .mnd_width = 0,
  893. .hid_width = 5,
  894. .parent_map = cam_cc_parent_map_3,
  895. .freq_tbl = ftbl_cam_cc_ife_lite_0_clk_src,
  896. .clkr.hw.init = &(struct clk_init_data){
  897. .name = "cam_cc_ife_lite_1_clk_src",
  898. .parent_data = cam_cc_parent_data_3,
  899. .num_parents = ARRAY_SIZE(cam_cc_parent_data_3),
  900. .ops = &clk_rcg2_shared_ops,
  901. },
  902. };
  903. static struct clk_rcg2 cam_cc_ife_lite_1_csid_clk_src = {
  904. .cmd_rcgr = 0xc064,
  905. .mnd_width = 0,
  906. .hid_width = 5,
  907. .parent_map = cam_cc_parent_map_1,
  908. .freq_tbl = ftbl_cam_cc_ife_0_csid_clk_src,
  909. .clkr.hw.init = &(struct clk_init_data){
  910. .name = "cam_cc_ife_lite_1_csid_clk_src",
  911. .parent_data = cam_cc_parent_data_1,
  912. .num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
  913. .ops = &clk_rcg2_shared_ops,
  914. },
  915. };
  916. static const struct freq_tbl ftbl_cam_cc_ipe_0_clk_src[] = {
  917. F(19200000, P_BI_TCXO, 1, 0, 0),
  918. F(300000000, P_CAM_CC_PLL1_OUT_EVEN, 1, 0, 0),
  919. F(430000000, P_CAM_CC_PLL1_OUT_EVEN, 1, 0, 0),
  920. F(520000000, P_CAM_CC_PLL1_OUT_EVEN, 1, 0, 0),
  921. F(600000000, P_CAM_CC_PLL1_OUT_EVEN, 1, 0, 0),
  922. { }
  923. };
  924. static struct clk_rcg2 cam_cc_ipe_0_clk_src = {
  925. .cmd_rcgr = 0x8010,
  926. .mnd_width = 0,
  927. .hid_width = 5,
  928. .parent_map = cam_cc_parent_map_7,
  929. .freq_tbl = ftbl_cam_cc_ipe_0_clk_src,
  930. .clkr.hw.init = &(struct clk_init_data){
  931. .name = "cam_cc_ipe_0_clk_src",
  932. .parent_data = cam_cc_parent_data_7,
  933. .num_parents = ARRAY_SIZE(cam_cc_parent_data_7),
  934. .flags = CLK_SET_RATE_PARENT,
  935. .ops = &clk_rcg2_shared_ops,
  936. },
  937. };
  938. static struct clk_rcg2 cam_cc_jpeg_clk_src = {
  939. .cmd_rcgr = 0xc08c,
  940. .mnd_width = 0,
  941. .hid_width = 5,
  942. .parent_map = cam_cc_parent_map_0,
  943. .freq_tbl = ftbl_cam_cc_bps_clk_src,
  944. .clkr.hw.init = &(struct clk_init_data){
  945. .name = "cam_cc_jpeg_clk_src",
  946. .parent_data = cam_cc_parent_data_0,
  947. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  948. .ops = &clk_rcg2_shared_ops,
  949. },
  950. };
  951. static const struct freq_tbl ftbl_cam_cc_lrme_clk_src[] = {
  952. F(19200000, P_BI_TCXO, 1, 0, 0),
  953. F(100000000, P_CAM_CC_PLL0_OUT_EVEN, 6, 0, 0),
  954. F(240000000, P_CAM_CC_PLL6_OUT_EVEN, 2, 0, 0),
  955. F(300000000, P_CAM_CC_PLL0_OUT_EVEN, 2, 0, 0),
  956. F(320000000, P_CAM_CC_PLL6_OUT_ODD, 1, 0, 0),
  957. F(400000000, P_CAM_CC_PLL0_OUT_MAIN, 3, 0, 0),
  958. { }
  959. };
  960. static struct clk_rcg2 cam_cc_lrme_clk_src = {
  961. .cmd_rcgr = 0xc150,
  962. .mnd_width = 0,
  963. .hid_width = 5,
  964. .parent_map = cam_cc_parent_map_3,
  965. .freq_tbl = ftbl_cam_cc_lrme_clk_src,
  966. .clkr.hw.init = &(struct clk_init_data){
  967. .name = "cam_cc_lrme_clk_src",
  968. .parent_data = cam_cc_parent_data_3,
  969. .num_parents = ARRAY_SIZE(cam_cc_parent_data_3),
  970. .ops = &clk_rcg2_shared_ops,
  971. },
  972. };
  973. static const struct freq_tbl ftbl_cam_cc_mclk0_clk_src[] = {
  974. F(19200000, P_CAM_CC_PLL2_OUT_EARLY, 1, 1, 75),
  975. F(24000000, P_CAM_CC_PLL2_OUT_EARLY, 10, 1, 6),
  976. F(34285714, P_CAM_CC_PLL2_OUT_EARLY, 2, 1, 21),
  977. { }
  978. };
  979. static struct clk_rcg2 cam_cc_mclk0_clk_src = {
  980. .cmd_rcgr = 0xe000,
  981. .mnd_width = 8,
  982. .hid_width = 5,
  983. .parent_map = cam_cc_parent_map_2,
  984. .freq_tbl = ftbl_cam_cc_mclk0_clk_src,
  985. .clkr.hw.init = &(struct clk_init_data){
  986. .name = "cam_cc_mclk0_clk_src",
  987. .parent_data = cam_cc_parent_data_2,
  988. .num_parents = ARRAY_SIZE(cam_cc_parent_data_2),
  989. .ops = &clk_rcg2_shared_ops,
  990. },
  991. };
  992. static struct clk_rcg2 cam_cc_mclk1_clk_src = {
  993. .cmd_rcgr = 0xe01c,
  994. .mnd_width = 8,
  995. .hid_width = 5,
  996. .parent_map = cam_cc_parent_map_2,
  997. .freq_tbl = ftbl_cam_cc_mclk0_clk_src,
  998. .clkr.hw.init = &(struct clk_init_data){
  999. .name = "cam_cc_mclk1_clk_src",
  1000. .parent_data = cam_cc_parent_data_2,
  1001. .num_parents = ARRAY_SIZE(cam_cc_parent_data_2),
  1002. .ops = &clk_rcg2_shared_ops,
  1003. },
  1004. };
  1005. static struct clk_rcg2 cam_cc_mclk2_clk_src = {
  1006. .cmd_rcgr = 0xe038,
  1007. .mnd_width = 8,
  1008. .hid_width = 5,
  1009. .parent_map = cam_cc_parent_map_2,
  1010. .freq_tbl = ftbl_cam_cc_mclk0_clk_src,
  1011. .clkr.hw.init = &(struct clk_init_data){
  1012. .name = "cam_cc_mclk2_clk_src",
  1013. .parent_data = cam_cc_parent_data_2,
  1014. .num_parents = ARRAY_SIZE(cam_cc_parent_data_2),
  1015. .ops = &clk_rcg2_shared_ops,
  1016. },
  1017. };
  1018. static struct clk_rcg2 cam_cc_mclk3_clk_src = {
  1019. .cmd_rcgr = 0xe054,
  1020. .mnd_width = 8,
  1021. .hid_width = 5,
  1022. .parent_map = cam_cc_parent_map_2,
  1023. .freq_tbl = ftbl_cam_cc_mclk0_clk_src,
  1024. .clkr.hw.init = &(struct clk_init_data){
  1025. .name = "cam_cc_mclk3_clk_src",
  1026. .parent_data = cam_cc_parent_data_2,
  1027. .num_parents = ARRAY_SIZE(cam_cc_parent_data_2),
  1028. .ops = &clk_rcg2_shared_ops,
  1029. },
  1030. };
  1031. static struct clk_rcg2 cam_cc_mclk4_clk_src = {
  1032. .cmd_rcgr = 0xe070,
  1033. .mnd_width = 8,
  1034. .hid_width = 5,
  1035. .parent_map = cam_cc_parent_map_2,
  1036. .freq_tbl = ftbl_cam_cc_mclk0_clk_src,
  1037. .clkr.hw.init = &(struct clk_init_data){
  1038. .name = "cam_cc_mclk4_clk_src",
  1039. .parent_data = cam_cc_parent_data_2,
  1040. .num_parents = ARRAY_SIZE(cam_cc_parent_data_2),
  1041. .ops = &clk_rcg2_shared_ops,
  1042. },
  1043. };
  1044. static struct clk_rcg2 cam_cc_mclk5_clk_src = {
  1045. .cmd_rcgr = 0xe08c,
  1046. .mnd_width = 8,
  1047. .hid_width = 5,
  1048. .parent_map = cam_cc_parent_map_2,
  1049. .freq_tbl = ftbl_cam_cc_mclk0_clk_src,
  1050. .clkr.hw.init = &(struct clk_init_data){
  1051. .name = "cam_cc_mclk5_clk_src",
  1052. .parent_data = cam_cc_parent_data_2,
  1053. .num_parents = ARRAY_SIZE(cam_cc_parent_data_2),
  1054. .ops = &clk_rcg2_shared_ops,
  1055. },
  1056. };
  1057. static const struct freq_tbl ftbl_cam_cc_sleep_clk_src[] = {
  1058. F(32000, P_SLEEP_CLK, 1, 0, 0),
  1059. { }
  1060. };
  1061. static struct clk_rcg2 cam_cc_sleep_clk_src = {
  1062. .cmd_rcgr = 0xc1c0,
  1063. .mnd_width = 0,
  1064. .hid_width = 5,
  1065. .parent_map = cam_cc_parent_map_8,
  1066. .freq_tbl = ftbl_cam_cc_sleep_clk_src,
  1067. .clkr.hw.init = &(struct clk_init_data){
  1068. .name = "cam_cc_sleep_clk_src",
  1069. .parent_data = cam_cc_parent_data_8,
  1070. .num_parents = ARRAY_SIZE(cam_cc_parent_data_8),
  1071. .ops = &clk_rcg2_ops,
  1072. },
  1073. };
  1074. static const struct freq_tbl ftbl_cam_cc_slow_ahb_clk_src[] = {
  1075. F(19200000, P_BI_TCXO, 1, 0, 0),
  1076. F(80000000, P_CAM_CC_PLL0_OUT_EVEN, 7.5, 0, 0),
  1077. { }
  1078. };
  1079. static struct clk_rcg2 cam_cc_slow_ahb_clk_src = {
  1080. .cmd_rcgr = 0x7058,
  1081. .mnd_width = 8,
  1082. .hid_width = 5,
  1083. .parent_map = cam_cc_parent_map_0,
  1084. .freq_tbl = ftbl_cam_cc_slow_ahb_clk_src,
  1085. .clkr.hw.init = &(struct clk_init_data){
  1086. .name = "cam_cc_slow_ahb_clk_src",
  1087. .parent_data = cam_cc_parent_data_0,
  1088. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  1089. .ops = &clk_rcg2_shared_ops,
  1090. },
  1091. };
  1092. static const struct freq_tbl ftbl_cam_cc_xo_clk_src[] = {
  1093. F(19200000, P_BI_TCXO, 1, 0, 0),
  1094. { }
  1095. };
  1096. static struct clk_rcg2 cam_cc_xo_clk_src = {
  1097. .cmd_rcgr = 0xc1a4,
  1098. .mnd_width = 0,
  1099. .hid_width = 5,
  1100. .parent_map = cam_cc_parent_map_9,
  1101. .freq_tbl = ftbl_cam_cc_xo_clk_src,
  1102. .clkr.hw.init = &(struct clk_init_data){
  1103. .name = "cam_cc_xo_clk_src",
  1104. .parent_data = cam_cc_parent_data_9_ao,
  1105. .num_parents = ARRAY_SIZE(cam_cc_parent_data_9_ao),
  1106. .ops = &clk_rcg2_ops,
  1107. },
  1108. };
  1109. static struct clk_branch cam_cc_bps_ahb_clk = {
  1110. .halt_reg = 0x7070,
  1111. .halt_check = BRANCH_HALT,
  1112. .clkr = {
  1113. .enable_reg = 0x7070,
  1114. .enable_mask = BIT(0),
  1115. .hw.init = &(struct clk_init_data){
  1116. .name = "cam_cc_bps_ahb_clk",
  1117. .parent_data = &(const struct clk_parent_data){
  1118. .hw = &cam_cc_slow_ahb_clk_src.clkr.hw,
  1119. },
  1120. .num_parents = 1,
  1121. .flags = CLK_SET_RATE_PARENT,
  1122. .ops = &clk_branch2_ops,
  1123. },
  1124. },
  1125. };
  1126. static struct clk_branch cam_cc_bps_areg_clk = {
  1127. .halt_reg = 0x7054,
  1128. .halt_check = BRANCH_HALT,
  1129. .clkr = {
  1130. .enable_reg = 0x7054,
  1131. .enable_mask = BIT(0),
  1132. .hw.init = &(struct clk_init_data){
  1133. .name = "cam_cc_bps_areg_clk",
  1134. .parent_data = &(const struct clk_parent_data){
  1135. .hw = &cam_cc_fast_ahb_clk_src.clkr.hw,
  1136. },
  1137. .num_parents = 1,
  1138. .flags = CLK_SET_RATE_PARENT,
  1139. .ops = &clk_branch2_ops,
  1140. },
  1141. },
  1142. };
  1143. static struct clk_branch cam_cc_bps_axi_clk = {
  1144. .halt_reg = 0x7038,
  1145. .halt_check = BRANCH_HALT,
  1146. .clkr = {
  1147. .enable_reg = 0x7038,
  1148. .enable_mask = BIT(0),
  1149. .hw.init = &(struct clk_init_data){
  1150. .name = "cam_cc_bps_axi_clk",
  1151. .parent_data = &(const struct clk_parent_data){
  1152. .hw = &cam_cc_camnoc_axi_clk_src.clkr.hw,
  1153. },
  1154. .num_parents = 1,
  1155. .flags = CLK_SET_RATE_PARENT,
  1156. .ops = &clk_branch2_ops,
  1157. },
  1158. },
  1159. };
  1160. static struct clk_branch cam_cc_bps_clk = {
  1161. .halt_reg = 0x7028,
  1162. .halt_check = BRANCH_HALT,
  1163. .clkr = {
  1164. .enable_reg = 0x7028,
  1165. .enable_mask = BIT(0),
  1166. .hw.init = &(struct clk_init_data){
  1167. .name = "cam_cc_bps_clk",
  1168. .parent_data = &(const struct clk_parent_data){
  1169. .hw = &cam_cc_bps_clk_src.clkr.hw,
  1170. },
  1171. .num_parents = 1,
  1172. .flags = CLK_SET_RATE_PARENT,
  1173. .ops = &clk_branch2_ops,
  1174. },
  1175. },
  1176. };
  1177. static struct clk_branch cam_cc_camnoc_axi_clk = {
  1178. .halt_reg = 0xc140,
  1179. .halt_check = BRANCH_HALT,
  1180. .clkr = {
  1181. .enable_reg = 0xc140,
  1182. .enable_mask = BIT(0),
  1183. .hw.init = &(struct clk_init_data){
  1184. .name = "cam_cc_camnoc_axi_clk",
  1185. .parent_data = &(const struct clk_parent_data){
  1186. .hw = &cam_cc_camnoc_axi_clk_src.clkr.hw,
  1187. },
  1188. .num_parents = 1,
  1189. .flags = CLK_SET_RATE_PARENT,
  1190. .ops = &clk_branch2_ops,
  1191. },
  1192. },
  1193. };
  1194. static struct clk_branch cam_cc_camnoc_dcd_xo_clk = {
  1195. .halt_reg = 0xc148,
  1196. .halt_check = BRANCH_HALT,
  1197. .clkr = {
  1198. .enable_reg = 0xc148,
  1199. .enable_mask = BIT(0),
  1200. .hw.init = &(struct clk_init_data){
  1201. .name = "cam_cc_camnoc_dcd_xo_clk",
  1202. .parent_data = &(const struct clk_parent_data){
  1203. .hw = &cam_cc_xo_clk_src.clkr.hw,
  1204. },
  1205. .num_parents = 1,
  1206. .flags = CLK_SET_RATE_PARENT,
  1207. .ops = &clk_branch2_ops,
  1208. },
  1209. },
  1210. };
  1211. static struct clk_branch cam_cc_cci_0_clk = {
  1212. .halt_reg = 0xc0f8,
  1213. .halt_check = BRANCH_HALT,
  1214. .clkr = {
  1215. .enable_reg = 0xc0f8,
  1216. .enable_mask = BIT(0),
  1217. .hw.init = &(struct clk_init_data){
  1218. .name = "cam_cc_cci_0_clk",
  1219. .parent_data = &(const struct clk_parent_data){
  1220. .hw = &cam_cc_cci_0_clk_src.clkr.hw,
  1221. },
  1222. .num_parents = 1,
  1223. .flags = CLK_SET_RATE_PARENT,
  1224. .ops = &clk_branch2_ops,
  1225. },
  1226. },
  1227. };
  1228. static struct clk_branch cam_cc_cci_1_clk = {
  1229. .halt_reg = 0xc114,
  1230. .halt_check = BRANCH_HALT,
  1231. .clkr = {
  1232. .enable_reg = 0xc114,
  1233. .enable_mask = BIT(0),
  1234. .hw.init = &(struct clk_init_data){
  1235. .name = "cam_cc_cci_1_clk",
  1236. .parent_data = &(const struct clk_parent_data){
  1237. .hw = &cam_cc_cci_1_clk_src.clkr.hw,
  1238. },
  1239. .num_parents = 1,
  1240. .flags = CLK_SET_RATE_PARENT,
  1241. .ops = &clk_branch2_ops,
  1242. },
  1243. },
  1244. };
  1245. static struct clk_branch cam_cc_core_ahb_clk = {
  1246. .halt_reg = 0xc1a0,
  1247. .halt_check = BRANCH_HALT_DELAY,
  1248. .clkr = {
  1249. .enable_reg = 0xc1a0,
  1250. .enable_mask = BIT(0),
  1251. .hw.init = &(struct clk_init_data){
  1252. .name = "cam_cc_core_ahb_clk",
  1253. .parent_data = &(const struct clk_parent_data){
  1254. .hw = &cam_cc_slow_ahb_clk_src.clkr.hw,
  1255. },
  1256. .num_parents = 1,
  1257. .flags = CLK_SET_RATE_PARENT,
  1258. .ops = &clk_branch2_ops,
  1259. },
  1260. },
  1261. };
  1262. static struct clk_branch cam_cc_cpas_ahb_clk = {
  1263. .halt_reg = 0xc11c,
  1264. .halt_check = BRANCH_HALT,
  1265. .clkr = {
  1266. .enable_reg = 0xc11c,
  1267. .enable_mask = BIT(0),
  1268. .hw.init = &(struct clk_init_data){
  1269. .name = "cam_cc_cpas_ahb_clk",
  1270. .parent_data = &(const struct clk_parent_data){
  1271. .hw = &cam_cc_slow_ahb_clk_src.clkr.hw,
  1272. },
  1273. .num_parents = 1,
  1274. .flags = CLK_SET_RATE_PARENT,
  1275. .ops = &clk_branch2_ops,
  1276. },
  1277. },
  1278. };
  1279. static struct clk_branch cam_cc_csi0phytimer_clk = {
  1280. .halt_reg = 0xe0c4,
  1281. .halt_check = BRANCH_HALT,
  1282. .clkr = {
  1283. .enable_reg = 0xe0c4,
  1284. .enable_mask = BIT(0),
  1285. .hw.init = &(struct clk_init_data){
  1286. .name = "cam_cc_csi0phytimer_clk",
  1287. .parent_data = &(const struct clk_parent_data){
  1288. .hw = &cam_cc_csi0phytimer_clk_src.clkr.hw,
  1289. },
  1290. .num_parents = 1,
  1291. .flags = CLK_SET_RATE_PARENT,
  1292. .ops = &clk_branch2_ops,
  1293. },
  1294. },
  1295. };
  1296. static struct clk_branch cam_cc_csi1phytimer_clk = {
  1297. .halt_reg = 0xe0e8,
  1298. .halt_check = BRANCH_HALT,
  1299. .clkr = {
  1300. .enable_reg = 0xe0e8,
  1301. .enable_mask = BIT(0),
  1302. .hw.init = &(struct clk_init_data){
  1303. .name = "cam_cc_csi1phytimer_clk",
  1304. .parent_data = &(const struct clk_parent_data){
  1305. .hw = &cam_cc_csi1phytimer_clk_src.clkr.hw,
  1306. },
  1307. .num_parents = 1,
  1308. .flags = CLK_SET_RATE_PARENT,
  1309. .ops = &clk_branch2_ops,
  1310. },
  1311. },
  1312. };
  1313. static struct clk_branch cam_cc_csi2phytimer_clk = {
  1314. .halt_reg = 0xe10c,
  1315. .halt_check = BRANCH_HALT,
  1316. .clkr = {
  1317. .enable_reg = 0xe10c,
  1318. .enable_mask = BIT(0),
  1319. .hw.init = &(struct clk_init_data){
  1320. .name = "cam_cc_csi2phytimer_clk",
  1321. .parent_data = &(const struct clk_parent_data){
  1322. .hw = &cam_cc_csi2phytimer_clk_src.clkr.hw,
  1323. },
  1324. .num_parents = 1,
  1325. .flags = CLK_SET_RATE_PARENT,
  1326. .ops = &clk_branch2_ops,
  1327. },
  1328. },
  1329. };
  1330. static struct clk_branch cam_cc_csi3phytimer_clk = {
  1331. .halt_reg = 0xe134,
  1332. .halt_check = BRANCH_HALT,
  1333. .clkr = {
  1334. .enable_reg = 0xe134,
  1335. .enable_mask = BIT(0),
  1336. .hw.init = &(struct clk_init_data){
  1337. .name = "cam_cc_csi3phytimer_clk",
  1338. .parent_data = &(const struct clk_parent_data){
  1339. .hw = &cam_cc_csi3phytimer_clk_src.clkr.hw,
  1340. },
  1341. .num_parents = 1,
  1342. .flags = CLK_SET_RATE_PARENT,
  1343. .ops = &clk_branch2_ops,
  1344. },
  1345. },
  1346. };
  1347. static struct clk_branch cam_cc_csi4phytimer_clk = {
  1348. .halt_reg = 0xe158,
  1349. .halt_check = BRANCH_HALT,
  1350. .clkr = {
  1351. .enable_reg = 0xe158,
  1352. .enable_mask = BIT(0),
  1353. .hw.init = &(struct clk_init_data){
  1354. .name = "cam_cc_csi4phytimer_clk",
  1355. .parent_data = &(const struct clk_parent_data){
  1356. .hw = &cam_cc_csi4phytimer_clk_src.clkr.hw,
  1357. },
  1358. .num_parents = 1,
  1359. .flags = CLK_SET_RATE_PARENT,
  1360. .ops = &clk_branch2_ops,
  1361. },
  1362. },
  1363. };
  1364. static struct clk_branch cam_cc_csiphy0_clk = {
  1365. .halt_reg = 0xe0c8,
  1366. .halt_check = BRANCH_HALT,
  1367. .clkr = {
  1368. .enable_reg = 0xe0c8,
  1369. .enable_mask = BIT(0),
  1370. .hw.init = &(struct clk_init_data){
  1371. .name = "cam_cc_csiphy0_clk",
  1372. .parent_data = &(const struct clk_parent_data){
  1373. .hw = &cam_cc_cphy_rx_clk_src.clkr.hw,
  1374. },
  1375. .num_parents = 1,
  1376. .flags = CLK_SET_RATE_PARENT,
  1377. .ops = &clk_branch2_ops,
  1378. },
  1379. },
  1380. };
  1381. static struct clk_branch cam_cc_csiphy1_clk = {
  1382. .halt_reg = 0xe0ec,
  1383. .halt_check = BRANCH_HALT,
  1384. .clkr = {
  1385. .enable_reg = 0xe0ec,
  1386. .enable_mask = BIT(0),
  1387. .hw.init = &(struct clk_init_data){
  1388. .name = "cam_cc_csiphy1_clk",
  1389. .parent_data = &(const struct clk_parent_data){
  1390. .hw = &cam_cc_cphy_rx_clk_src.clkr.hw,
  1391. },
  1392. .num_parents = 1,
  1393. .flags = CLK_SET_RATE_PARENT,
  1394. .ops = &clk_branch2_ops,
  1395. },
  1396. },
  1397. };
  1398. static struct clk_branch cam_cc_csiphy2_clk = {
  1399. .halt_reg = 0xe110,
  1400. .halt_check = BRANCH_HALT,
  1401. .clkr = {
  1402. .enable_reg = 0xe110,
  1403. .enable_mask = BIT(0),
  1404. .hw.init = &(struct clk_init_data){
  1405. .name = "cam_cc_csiphy2_clk",
  1406. .parent_data = &(const struct clk_parent_data){
  1407. .hw = &cam_cc_cphy_rx_clk_src.clkr.hw,
  1408. },
  1409. .num_parents = 1,
  1410. .flags = CLK_SET_RATE_PARENT,
  1411. .ops = &clk_branch2_ops,
  1412. },
  1413. },
  1414. };
  1415. static struct clk_branch cam_cc_csiphy3_clk = {
  1416. .halt_reg = 0xe138,
  1417. .halt_check = BRANCH_HALT,
  1418. .clkr = {
  1419. .enable_reg = 0xe138,
  1420. .enable_mask = BIT(0),
  1421. .hw.init = &(struct clk_init_data){
  1422. .name = "cam_cc_csiphy3_clk",
  1423. .parent_data = &(const struct clk_parent_data){
  1424. .hw = &cam_cc_cphy_rx_clk_src.clkr.hw,
  1425. },
  1426. .num_parents = 1,
  1427. .flags = CLK_SET_RATE_PARENT,
  1428. .ops = &clk_branch2_ops,
  1429. },
  1430. },
  1431. };
  1432. static struct clk_branch cam_cc_csiphy4_clk = {
  1433. .halt_reg = 0xe15c,
  1434. .halt_check = BRANCH_HALT,
  1435. .clkr = {
  1436. .enable_reg = 0xe15c,
  1437. .enable_mask = BIT(0),
  1438. .hw.init = &(struct clk_init_data){
  1439. .name = "cam_cc_csiphy4_clk",
  1440. .parent_data = &(const struct clk_parent_data){
  1441. .hw = &cam_cc_cphy_rx_clk_src.clkr.hw,
  1442. },
  1443. .num_parents = 1,
  1444. .flags = CLK_SET_RATE_PARENT,
  1445. .ops = &clk_branch2_ops,
  1446. },
  1447. },
  1448. };
  1449. static struct clk_branch cam_cc_gdsc_clk = {
  1450. .halt_reg = 0xc1bc,
  1451. .halt_check = BRANCH_HALT,
  1452. .clkr = {
  1453. .enable_reg = 0xc1bc,
  1454. .enable_mask = BIT(0),
  1455. .hw.init = &(struct clk_init_data){
  1456. .name = "cam_cc_gdsc_clk",
  1457. .parent_data = &(const struct clk_parent_data){
  1458. .hw = &cam_cc_xo_clk_src.clkr.hw,
  1459. },
  1460. .num_parents = 1,
  1461. .flags = CLK_IS_CRITICAL | CLK_SET_RATE_PARENT,
  1462. .ops = &clk_branch2_ops,
  1463. },
  1464. },
  1465. };
  1466. static struct clk_branch cam_cc_icp_ahb_clk = {
  1467. .halt_reg = 0xc0d8,
  1468. .halt_check = BRANCH_HALT,
  1469. .clkr = {
  1470. .enable_reg = 0xc0d8,
  1471. .enable_mask = BIT(0),
  1472. .hw.init = &(struct clk_init_data){
  1473. .name = "cam_cc_icp_ahb_clk",
  1474. .parent_data = &(const struct clk_parent_data){
  1475. .hw = &cam_cc_slow_ahb_clk_src.clkr.hw,
  1476. },
  1477. .num_parents = 1,
  1478. .flags = CLK_SET_RATE_PARENT,
  1479. .ops = &clk_branch2_ops,
  1480. },
  1481. },
  1482. };
  1483. static struct clk_branch cam_cc_icp_clk = {
  1484. .halt_reg = 0xc0d0,
  1485. .halt_check = BRANCH_HALT,
  1486. .clkr = {
  1487. .enable_reg = 0xc0d0,
  1488. .enable_mask = BIT(0),
  1489. .hw.init = &(struct clk_init_data){
  1490. .name = "cam_cc_icp_clk",
  1491. .parent_data = &(const struct clk_parent_data){
  1492. .hw = &cam_cc_icp_clk_src.clkr.hw,
  1493. },
  1494. .num_parents = 1,
  1495. .flags = CLK_SET_RATE_PARENT,
  1496. .ops = &clk_branch2_ops,
  1497. },
  1498. },
  1499. };
  1500. static struct clk_branch cam_cc_ife_0_axi_clk = {
  1501. .halt_reg = 0xa080,
  1502. .halt_check = BRANCH_HALT,
  1503. .clkr = {
  1504. .enable_reg = 0xa080,
  1505. .enable_mask = BIT(0),
  1506. .hw.init = &(struct clk_init_data){
  1507. .name = "cam_cc_ife_0_axi_clk",
  1508. .parent_data = &(const struct clk_parent_data){
  1509. .hw = &cam_cc_camnoc_axi_clk_src.clkr.hw,
  1510. },
  1511. .num_parents = 1,
  1512. .flags = CLK_SET_RATE_PARENT,
  1513. .ops = &clk_branch2_ops,
  1514. },
  1515. },
  1516. };
  1517. static struct clk_branch cam_cc_ife_0_clk = {
  1518. .halt_reg = 0xa028,
  1519. .halt_check = BRANCH_HALT,
  1520. .clkr = {
  1521. .enable_reg = 0xa028,
  1522. .enable_mask = BIT(0),
  1523. .hw.init = &(struct clk_init_data){
  1524. .name = "cam_cc_ife_0_clk",
  1525. .parent_data = &(const struct clk_parent_data){
  1526. .hw = &cam_cc_ife_0_clk_src.clkr.hw,
  1527. },
  1528. .num_parents = 1,
  1529. .flags = CLK_SET_RATE_PARENT,
  1530. .ops = &clk_branch2_ops,
  1531. },
  1532. },
  1533. };
  1534. static struct clk_branch cam_cc_ife_0_cphy_rx_clk = {
  1535. .halt_reg = 0xa07c,
  1536. .halt_check = BRANCH_HALT,
  1537. .clkr = {
  1538. .enable_reg = 0xa07c,
  1539. .enable_mask = BIT(0),
  1540. .hw.init = &(struct clk_init_data){
  1541. .name = "cam_cc_ife_0_cphy_rx_clk",
  1542. .parent_data = &(const struct clk_parent_data){
  1543. .hw = &cam_cc_cphy_rx_clk_src.clkr.hw,
  1544. },
  1545. .num_parents = 1,
  1546. .flags = CLK_SET_RATE_PARENT,
  1547. .ops = &clk_branch2_ops,
  1548. },
  1549. },
  1550. };
  1551. static struct clk_branch cam_cc_ife_0_csid_clk = {
  1552. .halt_reg = 0xa054,
  1553. .halt_check = BRANCH_HALT,
  1554. .clkr = {
  1555. .enable_reg = 0xa054,
  1556. .enable_mask = BIT(0),
  1557. .hw.init = &(struct clk_init_data){
  1558. .name = "cam_cc_ife_0_csid_clk",
  1559. .parent_data = &(const struct clk_parent_data){
  1560. .hw = &cam_cc_ife_0_csid_clk_src.clkr.hw,
  1561. },
  1562. .num_parents = 1,
  1563. .flags = CLK_SET_RATE_PARENT,
  1564. .ops = &clk_branch2_ops,
  1565. },
  1566. },
  1567. };
  1568. static struct clk_branch cam_cc_ife_0_dsp_clk = {
  1569. .halt_reg = 0xa038,
  1570. .halt_check = BRANCH_HALT,
  1571. .clkr = {
  1572. .enable_reg = 0xa038,
  1573. .enable_mask = BIT(0),
  1574. .hw.init = &(struct clk_init_data){
  1575. .name = "cam_cc_ife_0_dsp_clk",
  1576. .parent_data = &(const struct clk_parent_data){
  1577. .hw = &cam_cc_ife_0_clk_src.clkr.hw,
  1578. },
  1579. .num_parents = 1,
  1580. .flags = CLK_SET_RATE_PARENT,
  1581. .ops = &clk_branch2_ops,
  1582. },
  1583. },
  1584. };
  1585. static struct clk_branch cam_cc_ife_1_axi_clk = {
  1586. .halt_reg = 0xb068,
  1587. .halt_check = BRANCH_HALT,
  1588. .clkr = {
  1589. .enable_reg = 0xb068,
  1590. .enable_mask = BIT(0),
  1591. .hw.init = &(struct clk_init_data){
  1592. .name = "cam_cc_ife_1_axi_clk",
  1593. .parent_data = &(const struct clk_parent_data){
  1594. .hw = &cam_cc_camnoc_axi_clk_src.clkr.hw,
  1595. },
  1596. .num_parents = 1,
  1597. .flags = CLK_SET_RATE_PARENT,
  1598. .ops = &clk_branch2_ops,
  1599. },
  1600. },
  1601. };
  1602. static struct clk_branch cam_cc_ife_1_clk = {
  1603. .halt_reg = 0xb028,
  1604. .halt_check = BRANCH_HALT,
  1605. .clkr = {
  1606. .enable_reg = 0xb028,
  1607. .enable_mask = BIT(0),
  1608. .hw.init = &(struct clk_init_data){
  1609. .name = "cam_cc_ife_1_clk",
  1610. .parent_data = &(const struct clk_parent_data){
  1611. .hw = &cam_cc_ife_1_clk_src.clkr.hw,
  1612. },
  1613. .num_parents = 1,
  1614. .flags = CLK_SET_RATE_PARENT,
  1615. .ops = &clk_branch2_ops,
  1616. },
  1617. },
  1618. };
  1619. static struct clk_branch cam_cc_ife_1_cphy_rx_clk = {
  1620. .halt_reg = 0xb064,
  1621. .halt_check = BRANCH_HALT,
  1622. .clkr = {
  1623. .enable_reg = 0xb064,
  1624. .enable_mask = BIT(0),
  1625. .hw.init = &(struct clk_init_data){
  1626. .name = "cam_cc_ife_1_cphy_rx_clk",
  1627. .parent_data = &(const struct clk_parent_data){
  1628. .hw = &cam_cc_cphy_rx_clk_src.clkr.hw,
  1629. },
  1630. .num_parents = 1,
  1631. .flags = CLK_SET_RATE_PARENT,
  1632. .ops = &clk_branch2_ops,
  1633. },
  1634. },
  1635. };
  1636. static struct clk_branch cam_cc_ife_1_csid_clk = {
  1637. .halt_reg = 0xb054,
  1638. .halt_check = BRANCH_HALT,
  1639. .clkr = {
  1640. .enable_reg = 0xb054,
  1641. .enable_mask = BIT(0),
  1642. .hw.init = &(struct clk_init_data){
  1643. .name = "cam_cc_ife_1_csid_clk",
  1644. .parent_data = &(const struct clk_parent_data){
  1645. .hw = &cam_cc_ife_1_csid_clk_src.clkr.hw,
  1646. },
  1647. .num_parents = 1,
  1648. .flags = CLK_SET_RATE_PARENT,
  1649. .ops = &clk_branch2_ops,
  1650. },
  1651. },
  1652. };
  1653. static struct clk_branch cam_cc_ife_1_dsp_clk = {
  1654. .halt_reg = 0xb038,
  1655. .halt_check = BRANCH_HALT,
  1656. .clkr = {
  1657. .enable_reg = 0xb038,
  1658. .enable_mask = BIT(0),
  1659. .hw.init = &(struct clk_init_data){
  1660. .name = "cam_cc_ife_1_dsp_clk",
  1661. .parent_data = &(const struct clk_parent_data){
  1662. .hw = &cam_cc_ife_1_clk_src.clkr.hw,
  1663. },
  1664. .num_parents = 1,
  1665. .flags = CLK_SET_RATE_PARENT,
  1666. .ops = &clk_branch2_ops,
  1667. },
  1668. },
  1669. };
  1670. static struct clk_branch cam_cc_ife_2_axi_clk = {
  1671. .halt_reg = 0xb0d4,
  1672. .halt_check = BRANCH_HALT,
  1673. .clkr = {
  1674. .enable_reg = 0xb0d4,
  1675. .enable_mask = BIT(0),
  1676. .hw.init = &(struct clk_init_data){
  1677. .name = "cam_cc_ife_2_axi_clk",
  1678. .parent_data = &(const struct clk_parent_data){
  1679. .hw = &cam_cc_camnoc_axi_clk_src.clkr.hw,
  1680. },
  1681. .num_parents = 1,
  1682. .flags = CLK_SET_RATE_PARENT,
  1683. .ops = &clk_branch2_ops,
  1684. },
  1685. },
  1686. };
  1687. static struct clk_branch cam_cc_ife_2_clk = {
  1688. .halt_reg = 0xb094,
  1689. .halt_check = BRANCH_HALT,
  1690. .clkr = {
  1691. .enable_reg = 0xb094,
  1692. .enable_mask = BIT(0),
  1693. .hw.init = &(struct clk_init_data){
  1694. .name = "cam_cc_ife_2_clk",
  1695. .parent_data = &(const struct clk_parent_data){
  1696. .hw = &cam_cc_ife_2_clk_src.clkr.hw,
  1697. },
  1698. .num_parents = 1,
  1699. .flags = CLK_SET_RATE_PARENT,
  1700. .ops = &clk_branch2_ops,
  1701. },
  1702. },
  1703. };
  1704. static struct clk_branch cam_cc_ife_2_cphy_rx_clk = {
  1705. .halt_reg = 0xb0d0,
  1706. .halt_check = BRANCH_HALT,
  1707. .clkr = {
  1708. .enable_reg = 0xb0d0,
  1709. .enable_mask = BIT(0),
  1710. .hw.init = &(struct clk_init_data){
  1711. .name = "cam_cc_ife_2_cphy_rx_clk",
  1712. .parent_data = &(const struct clk_parent_data){
  1713. .hw = &cam_cc_cphy_rx_clk_src.clkr.hw,
  1714. },
  1715. .num_parents = 1,
  1716. .flags = CLK_SET_RATE_PARENT,
  1717. .ops = &clk_branch2_ops,
  1718. },
  1719. },
  1720. };
  1721. static struct clk_branch cam_cc_ife_2_csid_clk = {
  1722. .halt_reg = 0xb0c0,
  1723. .halt_check = BRANCH_HALT,
  1724. .clkr = {
  1725. .enable_reg = 0xb0c0,
  1726. .enable_mask = BIT(0),
  1727. .hw.init = &(struct clk_init_data){
  1728. .name = "cam_cc_ife_2_csid_clk",
  1729. .parent_data = &(const struct clk_parent_data){
  1730. .hw = &cam_cc_ife_2_csid_clk_src.clkr.hw,
  1731. },
  1732. .num_parents = 1,
  1733. .flags = CLK_SET_RATE_PARENT,
  1734. .ops = &clk_branch2_ops,
  1735. },
  1736. },
  1737. };
  1738. static struct clk_branch cam_cc_ife_2_dsp_clk = {
  1739. .halt_reg = 0xb0a4,
  1740. .halt_check = BRANCH_HALT,
  1741. .clkr = {
  1742. .enable_reg = 0xb0a4,
  1743. .enable_mask = BIT(0),
  1744. .hw.init = &(struct clk_init_data){
  1745. .name = "cam_cc_ife_2_dsp_clk",
  1746. .parent_data = &(const struct clk_parent_data){
  1747. .hw = &cam_cc_ife_2_clk_src.clkr.hw,
  1748. },
  1749. .num_parents = 1,
  1750. .flags = CLK_SET_RATE_PARENT,
  1751. .ops = &clk_branch2_ops,
  1752. },
  1753. },
  1754. };
  1755. static struct clk_branch cam_cc_ife_lite_0_clk = {
  1756. .halt_reg = 0xc01c,
  1757. .halt_check = BRANCH_HALT,
  1758. .clkr = {
  1759. .enable_reg = 0xc01c,
  1760. .enable_mask = BIT(0),
  1761. .hw.init = &(struct clk_init_data){
  1762. .name = "cam_cc_ife_lite_0_clk",
  1763. .parent_data = &(const struct clk_parent_data){
  1764. .hw = &cam_cc_ife_lite_0_clk_src.clkr.hw,
  1765. },
  1766. .num_parents = 1,
  1767. .flags = CLK_SET_RATE_PARENT,
  1768. .ops = &clk_branch2_ops,
  1769. },
  1770. },
  1771. };
  1772. static struct clk_branch cam_cc_ife_lite_0_cphy_rx_clk = {
  1773. .halt_reg = 0xc040,
  1774. .halt_check = BRANCH_HALT,
  1775. .clkr = {
  1776. .enable_reg = 0xc040,
  1777. .enable_mask = BIT(0),
  1778. .hw.init = &(struct clk_init_data){
  1779. .name = "cam_cc_ife_lite_0_cphy_rx_clk",
  1780. .parent_data = &(const struct clk_parent_data){
  1781. .hw = &cam_cc_cphy_rx_clk_src.clkr.hw,
  1782. },
  1783. .num_parents = 1,
  1784. .flags = CLK_SET_RATE_PARENT,
  1785. .ops = &clk_branch2_ops,
  1786. },
  1787. },
  1788. };
  1789. static struct clk_branch cam_cc_ife_lite_0_csid_clk = {
  1790. .halt_reg = 0xc038,
  1791. .halt_check = BRANCH_HALT,
  1792. .clkr = {
  1793. .enable_reg = 0xc038,
  1794. .enable_mask = BIT(0),
  1795. .hw.init = &(struct clk_init_data){
  1796. .name = "cam_cc_ife_lite_0_csid_clk",
  1797. .parent_data = &(const struct clk_parent_data){
  1798. .hw = &cam_cc_ife_lite_0_csid_clk_src.clkr.hw,
  1799. },
  1800. .num_parents = 1,
  1801. .flags = CLK_SET_RATE_PARENT,
  1802. .ops = &clk_branch2_ops,
  1803. },
  1804. },
  1805. };
  1806. static struct clk_branch cam_cc_ife_lite_1_clk = {
  1807. .halt_reg = 0xc060,
  1808. .halt_check = BRANCH_HALT,
  1809. .clkr = {
  1810. .enable_reg = 0xc060,
  1811. .enable_mask = BIT(0),
  1812. .hw.init = &(struct clk_init_data){
  1813. .name = "cam_cc_ife_lite_1_clk",
  1814. .parent_data = &(const struct clk_parent_data){
  1815. .hw = &cam_cc_ife_lite_1_clk_src.clkr.hw,
  1816. },
  1817. .num_parents = 1,
  1818. .flags = CLK_SET_RATE_PARENT,
  1819. .ops = &clk_branch2_ops,
  1820. },
  1821. },
  1822. };
  1823. static struct clk_branch cam_cc_ife_lite_1_cphy_rx_clk = {
  1824. .halt_reg = 0xc084,
  1825. .halt_check = BRANCH_HALT,
  1826. .clkr = {
  1827. .enable_reg = 0xc084,
  1828. .enable_mask = BIT(0),
  1829. .hw.init = &(struct clk_init_data){
  1830. .name = "cam_cc_ife_lite_1_cphy_rx_clk",
  1831. .parent_data = &(const struct clk_parent_data){
  1832. .hw = &cam_cc_cphy_rx_clk_src.clkr.hw,
  1833. },
  1834. .num_parents = 1,
  1835. .flags = CLK_SET_RATE_PARENT,
  1836. .ops = &clk_branch2_ops,
  1837. },
  1838. },
  1839. };
  1840. static struct clk_branch cam_cc_ife_lite_1_csid_clk = {
  1841. .halt_reg = 0xc07c,
  1842. .halt_check = BRANCH_HALT,
  1843. .clkr = {
  1844. .enable_reg = 0xc07c,
  1845. .enable_mask = BIT(0),
  1846. .hw.init = &(struct clk_init_data){
  1847. .name = "cam_cc_ife_lite_1_csid_clk",
  1848. .parent_data = &(const struct clk_parent_data){
  1849. .hw = &cam_cc_ife_lite_1_csid_clk_src.clkr.hw,
  1850. },
  1851. .num_parents = 1,
  1852. .flags = CLK_SET_RATE_PARENT,
  1853. .ops = &clk_branch2_ops,
  1854. },
  1855. },
  1856. };
  1857. static struct clk_branch cam_cc_ipe_0_ahb_clk = {
  1858. .halt_reg = 0x8040,
  1859. .halt_check = BRANCH_HALT,
  1860. .clkr = {
  1861. .enable_reg = 0x8040,
  1862. .enable_mask = BIT(0),
  1863. .hw.init = &(struct clk_init_data){
  1864. .name = "cam_cc_ipe_0_ahb_clk",
  1865. .parent_data = &(const struct clk_parent_data){
  1866. .hw = &cam_cc_slow_ahb_clk_src.clkr.hw,
  1867. },
  1868. .num_parents = 1,
  1869. .flags = CLK_SET_RATE_PARENT,
  1870. .ops = &clk_branch2_ops,
  1871. },
  1872. },
  1873. };
  1874. static struct clk_branch cam_cc_ipe_0_areg_clk = {
  1875. .halt_reg = 0x803c,
  1876. .halt_check = BRANCH_HALT,
  1877. .clkr = {
  1878. .enable_reg = 0x803c,
  1879. .enable_mask = BIT(0),
  1880. .hw.init = &(struct clk_init_data){
  1881. .name = "cam_cc_ipe_0_areg_clk",
  1882. .parent_data = &(const struct clk_parent_data){
  1883. .hw = &cam_cc_fast_ahb_clk_src.clkr.hw,
  1884. },
  1885. .num_parents = 1,
  1886. .flags = CLK_SET_RATE_PARENT,
  1887. .ops = &clk_branch2_ops,
  1888. },
  1889. },
  1890. };
  1891. static struct clk_branch cam_cc_ipe_0_axi_clk = {
  1892. .halt_reg = 0x8038,
  1893. .halt_check = BRANCH_HALT,
  1894. .clkr = {
  1895. .enable_reg = 0x8038,
  1896. .enable_mask = BIT(0),
  1897. .hw.init = &(struct clk_init_data){
  1898. .name = "cam_cc_ipe_0_axi_clk",
  1899. .parent_data = &(const struct clk_parent_data){
  1900. .hw = &cam_cc_camnoc_axi_clk_src.clkr.hw,
  1901. },
  1902. .num_parents = 1,
  1903. .flags = CLK_SET_RATE_PARENT,
  1904. .ops = &clk_branch2_ops,
  1905. },
  1906. },
  1907. };
  1908. static struct clk_branch cam_cc_ipe_0_clk = {
  1909. .halt_reg = 0x8028,
  1910. .halt_check = BRANCH_HALT,
  1911. .clkr = {
  1912. .enable_reg = 0x8028,
  1913. .enable_mask = BIT(0),
  1914. .hw.init = &(struct clk_init_data){
  1915. .name = "cam_cc_ipe_0_clk",
  1916. .parent_data = &(const struct clk_parent_data){
  1917. .hw = &cam_cc_ipe_0_clk_src.clkr.hw,
  1918. },
  1919. .num_parents = 1,
  1920. .flags = CLK_SET_RATE_PARENT,
  1921. .ops = &clk_branch2_ops,
  1922. },
  1923. },
  1924. };
  1925. static struct clk_branch cam_cc_jpeg_clk = {
  1926. .halt_reg = 0xc0a4,
  1927. .halt_check = BRANCH_HALT,
  1928. .clkr = {
  1929. .enable_reg = 0xc0a4,
  1930. .enable_mask = BIT(0),
  1931. .hw.init = &(struct clk_init_data){
  1932. .name = "cam_cc_jpeg_clk",
  1933. .parent_data = &(const struct clk_parent_data){
  1934. .hw = &cam_cc_jpeg_clk_src.clkr.hw,
  1935. },
  1936. .num_parents = 1,
  1937. .flags = CLK_SET_RATE_PARENT,
  1938. .ops = &clk_branch2_ops,
  1939. },
  1940. },
  1941. };
  1942. static struct clk_branch cam_cc_lrme_clk = {
  1943. .halt_reg = 0xc168,
  1944. .halt_check = BRANCH_HALT,
  1945. .clkr = {
  1946. .enable_reg = 0xc168,
  1947. .enable_mask = BIT(0),
  1948. .hw.init = &(struct clk_init_data){
  1949. .name = "cam_cc_lrme_clk",
  1950. .parent_data = &(const struct clk_parent_data){
  1951. .hw = &cam_cc_lrme_clk_src.clkr.hw,
  1952. },
  1953. .num_parents = 1,
  1954. .flags = CLK_SET_RATE_PARENT,
  1955. .ops = &clk_branch2_ops,
  1956. },
  1957. },
  1958. };
  1959. static struct clk_branch cam_cc_mclk0_clk = {
  1960. .halt_reg = 0xe018,
  1961. .halt_check = BRANCH_HALT,
  1962. .clkr = {
  1963. .enable_reg = 0xe018,
  1964. .enable_mask = BIT(0),
  1965. .hw.init = &(struct clk_init_data){
  1966. .name = "cam_cc_mclk0_clk",
  1967. .parent_data = &(const struct clk_parent_data){
  1968. .hw = &cam_cc_mclk0_clk_src.clkr.hw,
  1969. },
  1970. .num_parents = 1,
  1971. .flags = CLK_SET_RATE_PARENT,
  1972. .ops = &clk_branch2_ops,
  1973. },
  1974. },
  1975. };
  1976. static struct clk_branch cam_cc_mclk1_clk = {
  1977. .halt_reg = 0xe034,
  1978. .halt_check = BRANCH_HALT,
  1979. .clkr = {
  1980. .enable_reg = 0xe034,
  1981. .enable_mask = BIT(0),
  1982. .hw.init = &(struct clk_init_data){
  1983. .name = "cam_cc_mclk1_clk",
  1984. .parent_data = &(const struct clk_parent_data){
  1985. .hw = &cam_cc_mclk1_clk_src.clkr.hw,
  1986. },
  1987. .num_parents = 1,
  1988. .flags = CLK_SET_RATE_PARENT,
  1989. .ops = &clk_branch2_ops,
  1990. },
  1991. },
  1992. };
  1993. static struct clk_branch cam_cc_mclk2_clk = {
  1994. .halt_reg = 0xe050,
  1995. .halt_check = BRANCH_HALT,
  1996. .clkr = {
  1997. .enable_reg = 0xe050,
  1998. .enable_mask = BIT(0),
  1999. .hw.init = &(struct clk_init_data){
  2000. .name = "cam_cc_mclk2_clk",
  2001. .parent_data = &(const struct clk_parent_data){
  2002. .hw = &cam_cc_mclk2_clk_src.clkr.hw,
  2003. },
  2004. .num_parents = 1,
  2005. .flags = CLK_SET_RATE_PARENT,
  2006. .ops = &clk_branch2_ops,
  2007. },
  2008. },
  2009. };
  2010. static struct clk_branch cam_cc_mclk3_clk = {
  2011. .halt_reg = 0xe06c,
  2012. .halt_check = BRANCH_HALT,
  2013. .clkr = {
  2014. .enable_reg = 0xe06c,
  2015. .enable_mask = BIT(0),
  2016. .hw.init = &(struct clk_init_data){
  2017. .name = "cam_cc_mclk3_clk",
  2018. .parent_data = &(const struct clk_parent_data){
  2019. .hw = &cam_cc_mclk3_clk_src.clkr.hw,
  2020. },
  2021. .num_parents = 1,
  2022. .flags = CLK_SET_RATE_PARENT,
  2023. .ops = &clk_branch2_ops,
  2024. },
  2025. },
  2026. };
  2027. static struct clk_branch cam_cc_mclk4_clk = {
  2028. .halt_reg = 0xe088,
  2029. .halt_check = BRANCH_HALT,
  2030. .clkr = {
  2031. .enable_reg = 0xe088,
  2032. .enable_mask = BIT(0),
  2033. .hw.init = &(struct clk_init_data){
  2034. .name = "cam_cc_mclk4_clk",
  2035. .parent_data = &(const struct clk_parent_data){
  2036. .hw = &cam_cc_mclk4_clk_src.clkr.hw,
  2037. },
  2038. .num_parents = 1,
  2039. .flags = CLK_SET_RATE_PARENT,
  2040. .ops = &clk_branch2_ops,
  2041. },
  2042. },
  2043. };
  2044. static struct clk_branch cam_cc_mclk5_clk = {
  2045. .halt_reg = 0xe0a4,
  2046. .halt_check = BRANCH_HALT,
  2047. .clkr = {
  2048. .enable_reg = 0xe0a4,
  2049. .enable_mask = BIT(0),
  2050. .hw.init = &(struct clk_init_data){
  2051. .name = "cam_cc_mclk5_clk",
  2052. .parent_data = &(const struct clk_parent_data){
  2053. .hw = &cam_cc_mclk5_clk_src.clkr.hw,
  2054. },
  2055. .num_parents = 1,
  2056. .flags = CLK_SET_RATE_PARENT,
  2057. .ops = &clk_branch2_ops,
  2058. },
  2059. },
  2060. };
  2061. static struct clk_branch cam_cc_sleep_clk = {
  2062. .halt_reg = 0xc1d8,
  2063. .halt_check = BRANCH_HALT,
  2064. .clkr = {
  2065. .enable_reg = 0xc1d8,
  2066. .enable_mask = BIT(0),
  2067. .hw.init = &(struct clk_init_data){
  2068. .name = "cam_cc_sleep_clk",
  2069. .parent_data = &(const struct clk_parent_data){
  2070. .hw = &cam_cc_sleep_clk_src.clkr.hw,
  2071. },
  2072. .num_parents = 1,
  2073. .flags = CLK_SET_RATE_PARENT,
  2074. .ops = &clk_branch2_ops,
  2075. },
  2076. },
  2077. };
  2078. static struct gdsc cam_cc_titan_top_gdsc = {
  2079. .gdscr = 0xc194,
  2080. .pd = {
  2081. .name = "cam_cc_titan_top_gdsc",
  2082. },
  2083. .pwrsts = PWRSTS_OFF_ON,
  2084. .flags = RETAIN_FF_ENABLE,
  2085. };
  2086. static struct gdsc cam_cc_bps_gdsc = {
  2087. .gdscr = 0x7004,
  2088. .pd = {
  2089. .name = "cam_cc_bps_gdsc",
  2090. },
  2091. .pwrsts = PWRSTS_OFF_ON,
  2092. .flags = HW_CTRL | RETAIN_FF_ENABLE,
  2093. };
  2094. static struct gdsc cam_cc_ife_0_gdsc = {
  2095. .gdscr = 0xa004,
  2096. .pd = {
  2097. .name = "cam_cc_ife_0_gdsc",
  2098. },
  2099. .pwrsts = PWRSTS_OFF_ON,
  2100. .flags = RETAIN_FF_ENABLE,
  2101. };
  2102. static struct gdsc cam_cc_ife_1_gdsc = {
  2103. .gdscr = 0xb004,
  2104. .pd = {
  2105. .name = "cam_cc_ife_1_gdsc",
  2106. },
  2107. .pwrsts = PWRSTS_OFF_ON,
  2108. .flags = RETAIN_FF_ENABLE,
  2109. };
  2110. static struct gdsc cam_cc_ife_2_gdsc = {
  2111. .gdscr = 0xb070,
  2112. .pd = {
  2113. .name = "cam_cc_ife_2_gdsc",
  2114. },
  2115. .pwrsts = PWRSTS_OFF_ON,
  2116. .flags = RETAIN_FF_ENABLE,
  2117. };
  2118. static struct gdsc cam_cc_ipe_0_gdsc = {
  2119. .gdscr = 0x8004,
  2120. .pd = {
  2121. .name = "cam_cc_ipe_0_gdsc",
  2122. },
  2123. .pwrsts = PWRSTS_OFF_ON,
  2124. .flags = HW_CTRL | RETAIN_FF_ENABLE,
  2125. };
  2126. static struct clk_regmap *cam_cc_sc7280_clocks[] = {
  2127. [CAM_CC_BPS_AHB_CLK] = &cam_cc_bps_ahb_clk.clkr,
  2128. [CAM_CC_BPS_AREG_CLK] = &cam_cc_bps_areg_clk.clkr,
  2129. [CAM_CC_BPS_AXI_CLK] = &cam_cc_bps_axi_clk.clkr,
  2130. [CAM_CC_BPS_CLK] = &cam_cc_bps_clk.clkr,
  2131. [CAM_CC_BPS_CLK_SRC] = &cam_cc_bps_clk_src.clkr,
  2132. [CAM_CC_CAMNOC_AXI_CLK] = &cam_cc_camnoc_axi_clk.clkr,
  2133. [CAM_CC_CAMNOC_AXI_CLK_SRC] = &cam_cc_camnoc_axi_clk_src.clkr,
  2134. [CAM_CC_CAMNOC_DCD_XO_CLK] = &cam_cc_camnoc_dcd_xo_clk.clkr,
  2135. [CAM_CC_CCI_0_CLK] = &cam_cc_cci_0_clk.clkr,
  2136. [CAM_CC_CCI_0_CLK_SRC] = &cam_cc_cci_0_clk_src.clkr,
  2137. [CAM_CC_CCI_1_CLK] = &cam_cc_cci_1_clk.clkr,
  2138. [CAM_CC_CCI_1_CLK_SRC] = &cam_cc_cci_1_clk_src.clkr,
  2139. [CAM_CC_CORE_AHB_CLK] = &cam_cc_core_ahb_clk.clkr,
  2140. [CAM_CC_CPAS_AHB_CLK] = &cam_cc_cpas_ahb_clk.clkr,
  2141. [CAM_CC_CPHY_RX_CLK_SRC] = &cam_cc_cphy_rx_clk_src.clkr,
  2142. [CAM_CC_CSI0PHYTIMER_CLK] = &cam_cc_csi0phytimer_clk.clkr,
  2143. [CAM_CC_CSI0PHYTIMER_CLK_SRC] = &cam_cc_csi0phytimer_clk_src.clkr,
  2144. [CAM_CC_CSI1PHYTIMER_CLK] = &cam_cc_csi1phytimer_clk.clkr,
  2145. [CAM_CC_CSI1PHYTIMER_CLK_SRC] = &cam_cc_csi1phytimer_clk_src.clkr,
  2146. [CAM_CC_CSI2PHYTIMER_CLK] = &cam_cc_csi2phytimer_clk.clkr,
  2147. [CAM_CC_CSI2PHYTIMER_CLK_SRC] = &cam_cc_csi2phytimer_clk_src.clkr,
  2148. [CAM_CC_CSI3PHYTIMER_CLK] = &cam_cc_csi3phytimer_clk.clkr,
  2149. [CAM_CC_CSI3PHYTIMER_CLK_SRC] = &cam_cc_csi3phytimer_clk_src.clkr,
  2150. [CAM_CC_CSI4PHYTIMER_CLK] = &cam_cc_csi4phytimer_clk.clkr,
  2151. [CAM_CC_CSI4PHYTIMER_CLK_SRC] = &cam_cc_csi4phytimer_clk_src.clkr,
  2152. [CAM_CC_CSIPHY0_CLK] = &cam_cc_csiphy0_clk.clkr,
  2153. [CAM_CC_CSIPHY1_CLK] = &cam_cc_csiphy1_clk.clkr,
  2154. [CAM_CC_CSIPHY2_CLK] = &cam_cc_csiphy2_clk.clkr,
  2155. [CAM_CC_CSIPHY3_CLK] = &cam_cc_csiphy3_clk.clkr,
  2156. [CAM_CC_CSIPHY4_CLK] = &cam_cc_csiphy4_clk.clkr,
  2157. [CAM_CC_FAST_AHB_CLK_SRC] = &cam_cc_fast_ahb_clk_src.clkr,
  2158. [CAM_CC_GDSC_CLK] = &cam_cc_gdsc_clk.clkr,
  2159. [CAM_CC_ICP_AHB_CLK] = &cam_cc_icp_ahb_clk.clkr,
  2160. [CAM_CC_ICP_CLK] = &cam_cc_icp_clk.clkr,
  2161. [CAM_CC_ICP_CLK_SRC] = &cam_cc_icp_clk_src.clkr,
  2162. [CAM_CC_IFE_0_AXI_CLK] = &cam_cc_ife_0_axi_clk.clkr,
  2163. [CAM_CC_IFE_0_CLK] = &cam_cc_ife_0_clk.clkr,
  2164. [CAM_CC_IFE_0_CLK_SRC] = &cam_cc_ife_0_clk_src.clkr,
  2165. [CAM_CC_IFE_0_CPHY_RX_CLK] = &cam_cc_ife_0_cphy_rx_clk.clkr,
  2166. [CAM_CC_IFE_0_CSID_CLK] = &cam_cc_ife_0_csid_clk.clkr,
  2167. [CAM_CC_IFE_0_CSID_CLK_SRC] = &cam_cc_ife_0_csid_clk_src.clkr,
  2168. [CAM_CC_IFE_0_DSP_CLK] = &cam_cc_ife_0_dsp_clk.clkr,
  2169. [CAM_CC_IFE_1_AXI_CLK] = &cam_cc_ife_1_axi_clk.clkr,
  2170. [CAM_CC_IFE_1_CLK] = &cam_cc_ife_1_clk.clkr,
  2171. [CAM_CC_IFE_1_CLK_SRC] = &cam_cc_ife_1_clk_src.clkr,
  2172. [CAM_CC_IFE_1_CPHY_RX_CLK] = &cam_cc_ife_1_cphy_rx_clk.clkr,
  2173. [CAM_CC_IFE_1_CSID_CLK] = &cam_cc_ife_1_csid_clk.clkr,
  2174. [CAM_CC_IFE_1_CSID_CLK_SRC] = &cam_cc_ife_1_csid_clk_src.clkr,
  2175. [CAM_CC_IFE_1_DSP_CLK] = &cam_cc_ife_1_dsp_clk.clkr,
  2176. [CAM_CC_IFE_2_AXI_CLK] = &cam_cc_ife_2_axi_clk.clkr,
  2177. [CAM_CC_IFE_2_CLK] = &cam_cc_ife_2_clk.clkr,
  2178. [CAM_CC_IFE_2_CLK_SRC] = &cam_cc_ife_2_clk_src.clkr,
  2179. [CAM_CC_IFE_2_CPHY_RX_CLK] = &cam_cc_ife_2_cphy_rx_clk.clkr,
  2180. [CAM_CC_IFE_2_CSID_CLK] = &cam_cc_ife_2_csid_clk.clkr,
  2181. [CAM_CC_IFE_2_CSID_CLK_SRC] = &cam_cc_ife_2_csid_clk_src.clkr,
  2182. [CAM_CC_IFE_2_DSP_CLK] = &cam_cc_ife_2_dsp_clk.clkr,
  2183. [CAM_CC_IFE_LITE_0_CLK] = &cam_cc_ife_lite_0_clk.clkr,
  2184. [CAM_CC_IFE_LITE_0_CLK_SRC] = &cam_cc_ife_lite_0_clk_src.clkr,
  2185. [CAM_CC_IFE_LITE_0_CPHY_RX_CLK] = &cam_cc_ife_lite_0_cphy_rx_clk.clkr,
  2186. [CAM_CC_IFE_LITE_0_CSID_CLK] = &cam_cc_ife_lite_0_csid_clk.clkr,
  2187. [CAM_CC_IFE_LITE_0_CSID_CLK_SRC] = &cam_cc_ife_lite_0_csid_clk_src.clkr,
  2188. [CAM_CC_IFE_LITE_1_CLK] = &cam_cc_ife_lite_1_clk.clkr,
  2189. [CAM_CC_IFE_LITE_1_CLK_SRC] = &cam_cc_ife_lite_1_clk_src.clkr,
  2190. [CAM_CC_IFE_LITE_1_CPHY_RX_CLK] = &cam_cc_ife_lite_1_cphy_rx_clk.clkr,
  2191. [CAM_CC_IFE_LITE_1_CSID_CLK] = &cam_cc_ife_lite_1_csid_clk.clkr,
  2192. [CAM_CC_IFE_LITE_1_CSID_CLK_SRC] = &cam_cc_ife_lite_1_csid_clk_src.clkr,
  2193. [CAM_CC_IPE_0_AHB_CLK] = &cam_cc_ipe_0_ahb_clk.clkr,
  2194. [CAM_CC_IPE_0_AREG_CLK] = &cam_cc_ipe_0_areg_clk.clkr,
  2195. [CAM_CC_IPE_0_AXI_CLK] = &cam_cc_ipe_0_axi_clk.clkr,
  2196. [CAM_CC_IPE_0_CLK] = &cam_cc_ipe_0_clk.clkr,
  2197. [CAM_CC_IPE_0_CLK_SRC] = &cam_cc_ipe_0_clk_src.clkr,
  2198. [CAM_CC_JPEG_CLK] = &cam_cc_jpeg_clk.clkr,
  2199. [CAM_CC_JPEG_CLK_SRC] = &cam_cc_jpeg_clk_src.clkr,
  2200. [CAM_CC_LRME_CLK] = &cam_cc_lrme_clk.clkr,
  2201. [CAM_CC_LRME_CLK_SRC] = &cam_cc_lrme_clk_src.clkr,
  2202. [CAM_CC_MCLK0_CLK] = &cam_cc_mclk0_clk.clkr,
  2203. [CAM_CC_MCLK0_CLK_SRC] = &cam_cc_mclk0_clk_src.clkr,
  2204. [CAM_CC_MCLK1_CLK] = &cam_cc_mclk1_clk.clkr,
  2205. [CAM_CC_MCLK1_CLK_SRC] = &cam_cc_mclk1_clk_src.clkr,
  2206. [CAM_CC_MCLK2_CLK] = &cam_cc_mclk2_clk.clkr,
  2207. [CAM_CC_MCLK2_CLK_SRC] = &cam_cc_mclk2_clk_src.clkr,
  2208. [CAM_CC_MCLK3_CLK] = &cam_cc_mclk3_clk.clkr,
  2209. [CAM_CC_MCLK3_CLK_SRC] = &cam_cc_mclk3_clk_src.clkr,
  2210. [CAM_CC_MCLK4_CLK] = &cam_cc_mclk4_clk.clkr,
  2211. [CAM_CC_MCLK4_CLK_SRC] = &cam_cc_mclk4_clk_src.clkr,
  2212. [CAM_CC_MCLK5_CLK] = &cam_cc_mclk5_clk.clkr,
  2213. [CAM_CC_MCLK5_CLK_SRC] = &cam_cc_mclk5_clk_src.clkr,
  2214. [CAM_CC_PLL0] = &cam_cc_pll0.clkr,
  2215. [CAM_CC_PLL0_OUT_EVEN] = &cam_cc_pll0_out_even.clkr,
  2216. [CAM_CC_PLL0_OUT_ODD] = &cam_cc_pll0_out_odd.clkr,
  2217. [CAM_CC_PLL1] = &cam_cc_pll1.clkr,
  2218. [CAM_CC_PLL1_OUT_EVEN] = &cam_cc_pll1_out_even.clkr,
  2219. [CAM_CC_PLL2] = &cam_cc_pll2.clkr,
  2220. [CAM_CC_PLL2_OUT_AUX] = &cam_cc_pll2_out_aux.clkr,
  2221. [CAM_CC_PLL2_OUT_AUX2] = &cam_cc_pll2_out_aux2.clkr,
  2222. [CAM_CC_PLL3] = &cam_cc_pll3.clkr,
  2223. [CAM_CC_PLL3_OUT_EVEN] = &cam_cc_pll3_out_even.clkr,
  2224. [CAM_CC_PLL4] = &cam_cc_pll4.clkr,
  2225. [CAM_CC_PLL4_OUT_EVEN] = &cam_cc_pll4_out_even.clkr,
  2226. [CAM_CC_PLL5] = &cam_cc_pll5.clkr,
  2227. [CAM_CC_PLL5_OUT_EVEN] = &cam_cc_pll5_out_even.clkr,
  2228. [CAM_CC_PLL6] = &cam_cc_pll6.clkr,
  2229. [CAM_CC_PLL6_OUT_EVEN] = &cam_cc_pll6_out_even.clkr,
  2230. [CAM_CC_PLL6_OUT_ODD] = &cam_cc_pll6_out_odd.clkr,
  2231. [CAM_CC_SLEEP_CLK] = &cam_cc_sleep_clk.clkr,
  2232. [CAM_CC_SLEEP_CLK_SRC] = &cam_cc_sleep_clk_src.clkr,
  2233. [CAM_CC_SLOW_AHB_CLK_SRC] = &cam_cc_slow_ahb_clk_src.clkr,
  2234. [CAM_CC_XO_CLK_SRC] = &cam_cc_xo_clk_src.clkr,
  2235. };
  2236. static struct gdsc *cam_cc_sc7280_gdscs[] = {
  2237. [CAM_CC_TITAN_TOP_GDSC] = &cam_cc_titan_top_gdsc,
  2238. [CAM_CC_BPS_GDSC] = &cam_cc_bps_gdsc,
  2239. [CAM_CC_IFE_0_GDSC] = &cam_cc_ife_0_gdsc,
  2240. [CAM_CC_IFE_1_GDSC] = &cam_cc_ife_1_gdsc,
  2241. [CAM_CC_IFE_2_GDSC] = &cam_cc_ife_2_gdsc,
  2242. [CAM_CC_IPE_0_GDSC] = &cam_cc_ipe_0_gdsc,
  2243. };
  2244. static const struct regmap_config cam_cc_sc7280_regmap_config = {
  2245. .reg_bits = 32,
  2246. .reg_stride = 4,
  2247. .val_bits = 32,
  2248. .max_register = 0xf00c,
  2249. .fast_io = true,
  2250. };
  2251. static const struct qcom_cc_desc cam_cc_sc7280_desc = {
  2252. .config = &cam_cc_sc7280_regmap_config,
  2253. .clks = cam_cc_sc7280_clocks,
  2254. .num_clks = ARRAY_SIZE(cam_cc_sc7280_clocks),
  2255. .gdscs = cam_cc_sc7280_gdscs,
  2256. .num_gdscs = ARRAY_SIZE(cam_cc_sc7280_gdscs),
  2257. };
  2258. static const struct of_device_id cam_cc_sc7280_match_table[] = {
  2259. { .compatible = "qcom,sc7280-camcc" },
  2260. { }
  2261. };
  2262. MODULE_DEVICE_TABLE(of, cam_cc_sc7280_match_table);
  2263. static int cam_cc_sc7280_probe(struct platform_device *pdev)
  2264. {
  2265. struct regmap *regmap;
  2266. regmap = qcom_cc_map(pdev, &cam_cc_sc7280_desc);
  2267. if (IS_ERR(regmap))
  2268. return PTR_ERR(regmap);
  2269. clk_lucid_pll_configure(&cam_cc_pll0, regmap, &cam_cc_pll0_config);
  2270. clk_lucid_pll_configure(&cam_cc_pll1, regmap, &cam_cc_pll1_config);
  2271. clk_zonda_pll_configure(&cam_cc_pll2, regmap, &cam_cc_pll2_config);
  2272. clk_lucid_pll_configure(&cam_cc_pll3, regmap, &cam_cc_pll3_config);
  2273. clk_lucid_pll_configure(&cam_cc_pll4, regmap, &cam_cc_pll4_config);
  2274. clk_lucid_pll_configure(&cam_cc_pll5, regmap, &cam_cc_pll5_config);
  2275. clk_lucid_pll_configure(&cam_cc_pll6, regmap, &cam_cc_pll6_config);
  2276. return qcom_cc_really_probe(pdev, &cam_cc_sc7280_desc, regmap);
  2277. }
  2278. static struct platform_driver cam_cc_sc7280_driver = {
  2279. .probe = cam_cc_sc7280_probe,
  2280. .driver = {
  2281. .name = "cam_cc-sc7280",
  2282. .of_match_table = cam_cc_sc7280_match_table,
  2283. },
  2284. };
  2285. static int __init cam_cc_sc7280_init(void)
  2286. {
  2287. return platform_driver_register(&cam_cc_sc7280_driver);
  2288. }
  2289. subsys_initcall(cam_cc_sc7280_init);
  2290. static void __exit cam_cc_sc7280_exit(void)
  2291. {
  2292. platform_driver_unregister(&cam_cc_sc7280_driver);
  2293. }
  2294. module_exit(cam_cc_sc7280_exit);
  2295. MODULE_DESCRIPTION("QTI CAM_CC SC7280 Driver");
  2296. MODULE_LICENSE("GPL v2");