camcc-pineapple.c 109 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2022-2023, Qualcomm Innovation Center, Inc. All rights reserved.
  4. */
  5. #include <linux/clk.h>
  6. #include <linux/clk-provider.h>
  7. #include <linux/err.h>
  8. #include <linux/kernel.h>
  9. #include <linux/module.h>
  10. #include <linux/of_device.h>
  11. #include <linux/of.h>
  12. #include <linux/regmap.h>
  13. #include <linux/pm_runtime.h>
  14. #include <dt-bindings/clock/qcom,camcc-pineapple.h>
  15. #include "clk-alpha-pll.h"
  16. #include "clk-branch.h"
  17. #include "clk-pll.h"
  18. #include "clk-rcg.h"
  19. #include "clk-regmap.h"
  20. #include "clk-regmap-divider.h"
  21. #include "clk-regmap-mux.h"
  22. #include "common.h"
  23. #include "reset.h"
  24. #include "vdd-level.h"
  25. static DEFINE_VDD_REGULATORS(vdd_mm, VDD_NOMINAL + 1, 1, vdd_corner);
  26. static DEFINE_VDD_REGULATORS(vdd_mxa, VDD_LOW + 1, 1, vdd_corner);
  27. static DEFINE_VDD_REGULATORS(vdd_mxc, VDD_HIGH + 1, 1, vdd_corner);
  28. static struct clk_vdd_class *cam_cc_pineapple_regulators[] = {
  29. &vdd_mm,
  30. &vdd_mxa,
  31. &vdd_mxc,
  32. };
  33. static struct clk_vdd_class *cam_cc_pineapple_regulators_1[] = {
  34. &vdd_mm,
  35. &vdd_mxc,
  36. };
  37. static struct clk_crm cam_crm = {
  38. .name = "cam_crm",
  39. };
  40. enum {
  41. P_BI_TCXO,
  42. P_CAM_CC_PLL0_OUT_EVEN,
  43. P_CAM_CC_PLL0_OUT_MAIN,
  44. P_CAM_CC_PLL0_OUT_ODD,
  45. P_CAM_CC_PLL10_OUT_EVEN,
  46. P_CAM_CC_PLL1_OUT_EVEN,
  47. P_CAM_CC_PLL2_OUT_EVEN,
  48. P_CAM_CC_PLL2_OUT_MAIN,
  49. P_CAM_CC_PLL3_OUT_EVEN,
  50. P_CAM_CC_PLL4_OUT_EVEN,
  51. P_CAM_CC_PLL5_OUT_EVEN,
  52. P_CAM_CC_PLL6_OUT_EVEN,
  53. P_CAM_CC_PLL7_OUT_EVEN,
  54. P_CAM_CC_PLL8_OUT_EVEN,
  55. P_CAM_CC_PLL9_OUT_EVEN,
  56. P_CAM_CC_PLL9_OUT_ODD,
  57. P_SLEEP_CLK,
  58. };
  59. static const struct pll_vco lucid_ole_vco[] = {
  60. { 249600000, 2100000000, 0 },
  61. };
  62. static const struct pll_vco rivian_ole_vco[] = {
  63. { 777000000, 1285000000, 0 },
  64. };
  65. static const struct alpha_pll_config cam_cc_pll0_config = {
  66. .l = 0x3E,
  67. .cal_l = 0x44,
  68. .cal_l_ringosc = 0x44,
  69. .alpha = 0x8000,
  70. .config_ctl_val = 0x20485699,
  71. .config_ctl_hi_val = 0x00182261,
  72. .config_ctl_hi1_val = 0x82AA299C,
  73. .test_ctl_val = 0x00000000,
  74. .test_ctl_hi_val = 0x00000003,
  75. .test_ctl_hi1_val = 0x00009000,
  76. .test_ctl_hi2_val = 0x00000034,
  77. .user_ctl_val = 0x00008400,
  78. .user_ctl_hi_val = 0x00000005,
  79. };
  80. static struct clk_alpha_pll cam_cc_pll0 = {
  81. .offset = 0x0,
  82. .vco_table = lucid_ole_vco,
  83. .num_vco = ARRAY_SIZE(lucid_ole_vco),
  84. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  85. .flags = ENABLE_IN_PREPARE,
  86. .clkr = {
  87. .hw.init = &(const struct clk_init_data){
  88. .name = "cam_cc_pll0",
  89. .parent_data = &(const struct clk_parent_data){
  90. .fw_name = "bi_tcxo",
  91. },
  92. .num_parents = 1,
  93. .ops = &clk_alpha_pll_lucid_ole_ops,
  94. },
  95. .vdd_data = {
  96. .vdd_class = &vdd_mxc,
  97. .num_rate_max = VDD_NUM,
  98. .rate_max = (unsigned long[VDD_NUM]) {
  99. [VDD_LOWER_D1] = 615000000,
  100. [VDD_LOW] = 1100000000,
  101. [VDD_LOW_L1] = 1600000000,
  102. [VDD_NOMINAL] = 2000000000,
  103. [VDD_HIGH_L1] = 2100000000},
  104. },
  105. },
  106. };
  107. static const struct clk_div_table post_div_table_cam_cc_pll0_out_even[] = {
  108. { 0x1, 2 },
  109. { }
  110. };
  111. static struct clk_alpha_pll_postdiv cam_cc_pll0_out_even = {
  112. .offset = 0x0,
  113. .post_div_shift = 10,
  114. .post_div_table = post_div_table_cam_cc_pll0_out_even,
  115. .num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll0_out_even),
  116. .width = 4,
  117. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  118. .clkr.hw.init = &(const struct clk_init_data){
  119. .name = "cam_cc_pll0_out_even",
  120. .parent_hws = (const struct clk_hw*[]){
  121. &cam_cc_pll0.clkr.hw,
  122. },
  123. .num_parents = 1,
  124. .flags = CLK_SET_RATE_PARENT,
  125. .ops = &clk_alpha_pll_postdiv_lucid_ole_ops,
  126. },
  127. };
  128. static const struct clk_div_table post_div_table_cam_cc_pll0_out_odd[] = {
  129. { 0x2, 3 },
  130. { }
  131. };
  132. static struct clk_alpha_pll_postdiv cam_cc_pll0_out_odd = {
  133. .offset = 0x0,
  134. .post_div_shift = 14,
  135. .post_div_table = post_div_table_cam_cc_pll0_out_odd,
  136. .num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll0_out_odd),
  137. .width = 4,
  138. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  139. .clkr.hw.init = &(const struct clk_init_data){
  140. .name = "cam_cc_pll0_out_odd",
  141. .parent_hws = (const struct clk_hw*[]){
  142. &cam_cc_pll0.clkr.hw,
  143. },
  144. .num_parents = 1,
  145. .flags = CLK_SET_RATE_PARENT,
  146. .ops = &clk_alpha_pll_postdiv_lucid_ole_ops,
  147. },
  148. };
  149. static const struct alpha_pll_config cam_cc_pll1_config = {
  150. .l = 0x2F,
  151. .cal_l = 0x44,
  152. .cal_l_ringosc = 0x44,
  153. .alpha = 0x6555,
  154. .config_ctl_val = 0x20485699,
  155. .config_ctl_hi_val = 0x00182261,
  156. .config_ctl_hi1_val = 0x82AA299C,
  157. .test_ctl_val = 0x00000000,
  158. .test_ctl_hi_val = 0x00000003,
  159. .test_ctl_hi1_val = 0x00009000,
  160. .test_ctl_hi2_val = 0x00000034,
  161. .user_ctl_val = 0x00000400,
  162. .user_ctl_hi_val = 0x00000005,
  163. };
  164. static const struct alpha_pll_config cam_cc_pll1_config_pineapple_v2 = {
  165. .l = 0x31,
  166. .cal_l = 0x44,
  167. .cal_l_ringosc = 0x44,
  168. .alpha = 0x7AAA,
  169. .config_ctl_val = 0x20485699,
  170. .config_ctl_hi_val = 0x00182261,
  171. .config_ctl_hi1_val = 0x82AA299C,
  172. .test_ctl_val = 0x00000000,
  173. .test_ctl_hi_val = 0x00000000,
  174. .test_ctl_hi1_val = 0x00008000,
  175. .test_ctl_hi2_val = 0x00000032,
  176. .user_ctl_val = 0x00000401,
  177. .user_ctl_hi_val = 0x00000805,
  178. };
  179. static struct clk_alpha_pll cam_cc_pll1 = {
  180. .offset = 0x1000,
  181. .vco_table = lucid_ole_vco,
  182. .num_vco = ARRAY_SIZE(lucid_ole_vco),
  183. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  184. .clkr = {
  185. .hw.init = &(const struct clk_init_data){
  186. .name = "cam_cc_pll1",
  187. .parent_data = &(const struct clk_parent_data){
  188. .fw_name = "bi_tcxo",
  189. },
  190. .num_parents = 1,
  191. .ops = &clk_alpha_pll_lucid_ole_ops,
  192. },
  193. .vdd_data = {
  194. .vdd_class = &vdd_mxc,
  195. .num_rate_max = VDD_NUM,
  196. .rate_max = (unsigned long[VDD_NUM]) {
  197. [VDD_LOWER_D1] = 615000000,
  198. [VDD_LOW] = 1100000000,
  199. [VDD_LOW_L1] = 1600000000,
  200. [VDD_NOMINAL] = 2000000000,
  201. [VDD_HIGH_L1] = 2100000000},
  202. },
  203. },
  204. };
  205. static const struct clk_div_table post_div_table_cam_cc_pll1_out_even[] = {
  206. { 0x1, 2 },
  207. { }
  208. };
  209. static struct clk_alpha_pll_postdiv cam_cc_pll1_out_even = {
  210. .offset = 0x1000,
  211. .post_div_shift = 10,
  212. .post_div_table = post_div_table_cam_cc_pll1_out_even,
  213. .num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll1_out_even),
  214. .width = 4,
  215. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  216. .clkr.hw.init = &(const struct clk_init_data){
  217. .name = "cam_cc_pll1_out_even",
  218. .parent_hws = (const struct clk_hw*[]){
  219. &cam_cc_pll1.clkr.hw,
  220. },
  221. .num_parents = 1,
  222. .flags = CLK_SET_RATE_PARENT,
  223. .ops = &clk_alpha_pll_postdiv_lucid_ole_ops,
  224. },
  225. };
  226. static const struct alpha_pll_config cam_cc_pll10_config = {
  227. .l = 0x30,
  228. .cal_l = 0x44,
  229. .cal_l_ringosc = 0x44,
  230. .alpha = 0x8AAA,
  231. .config_ctl_val = 0x20485699,
  232. .config_ctl_hi_val = 0x00182261,
  233. .config_ctl_hi1_val = 0x82AA299C,
  234. .test_ctl_val = 0x00000000,
  235. .test_ctl_hi_val = 0x00000003,
  236. .test_ctl_hi1_val = 0x00009000,
  237. .test_ctl_hi2_val = 0x00000034,
  238. .user_ctl_val = 0x00000400,
  239. .user_ctl_hi_val = 0x00000005,
  240. };
  241. static struct clk_alpha_pll cam_cc_pll10 = {
  242. .offset = 0xa000,
  243. .vco_table = lucid_ole_vco,
  244. .num_vco = ARRAY_SIZE(lucid_ole_vco),
  245. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  246. .clkr = {
  247. .hw.init = &(const struct clk_init_data){
  248. .name = "cam_cc_pll10",
  249. .parent_data = &(const struct clk_parent_data){
  250. .fw_name = "bi_tcxo",
  251. },
  252. .num_parents = 1,
  253. .ops = &clk_alpha_pll_crm_lucid_ole_ops,
  254. },
  255. .vdd_data = {
  256. .vdd_class = &vdd_mxc,
  257. .num_rate_max = VDD_NUM,
  258. .rate_max = (unsigned long[VDD_NUM]) {
  259. [VDD_LOWER_D1] = 615000000,
  260. [VDD_LOW] = 1100000000,
  261. [VDD_LOW_L1] = 1600000000,
  262. [VDD_NOMINAL] = 2000000000,
  263. [VDD_HIGH_L1] = 2100000000},
  264. },
  265. },
  266. };
  267. static const struct clk_div_table post_div_table_cam_cc_pll10_out_even[] = {
  268. { 0x1, 2 },
  269. { }
  270. };
  271. static struct clk_alpha_pll_postdiv cam_cc_pll10_out_even = {
  272. .offset = 0xa000,
  273. .post_div_shift = 10,
  274. .post_div_table = post_div_table_cam_cc_pll10_out_even,
  275. .num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll10_out_even),
  276. .width = 4,
  277. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  278. .clkr.hw.init = &(const struct clk_init_data){
  279. .name = "cam_cc_pll10_out_even",
  280. .parent_hws = (const struct clk_hw*[]){
  281. &cam_cc_pll10.clkr.hw,
  282. },
  283. .num_parents = 1,
  284. .flags = CLK_SET_RATE_PARENT,
  285. .ops = &clk_alpha_pll_crm_postdiv_lucid_ole_ops,
  286. },
  287. };
  288. static const struct alpha_pll_config cam_cc_pll2_config = {
  289. .l = 0x32,
  290. .cal_l = 0x32,
  291. .alpha = 0x0,
  292. .config_ctl_val = 0x10000030,
  293. .config_ctl_hi_val = 0x80890263,
  294. .config_ctl_hi1_val = 0x00000217,
  295. .user_ctl_val = 0x00000001,
  296. .user_ctl_hi_val = 0x00000000,
  297. };
  298. static struct clk_alpha_pll cam_cc_pll2 = {
  299. .offset = 0x2000,
  300. .vco_table = rivian_ole_vco,
  301. .num_vco = ARRAY_SIZE(rivian_ole_vco),
  302. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_RIVIAN_OLE],
  303. .clkr = {
  304. .hw.init = &(const struct clk_init_data){
  305. .name = "cam_cc_pll2",
  306. .parent_data = &(const struct clk_parent_data){
  307. .fw_name = "bi_tcxo",
  308. },
  309. .num_parents = 1,
  310. .ops = &clk_alpha_pll_rivian_ole_ops,
  311. },
  312. .vdd_data = {
  313. .vdd_class = &vdd_mxa,
  314. .num_rate_max = VDD_NUM,
  315. .rate_max = (unsigned long[VDD_NUM]) {
  316. [VDD_LOW] = 1285000000},
  317. },
  318. },
  319. };
  320. static const struct alpha_pll_config cam_cc_pll3_config = {
  321. .l = 0x30,
  322. .cal_l = 0x44,
  323. .cal_l_ringosc = 0x44,
  324. .alpha = 0x8AAA,
  325. .config_ctl_val = 0x20485699,
  326. .config_ctl_hi_val = 0x00182261,
  327. .config_ctl_hi1_val = 0x82AA299C,
  328. .test_ctl_val = 0x00000000,
  329. .test_ctl_hi_val = 0x00000003,
  330. .test_ctl_hi1_val = 0x00009000,
  331. .test_ctl_hi2_val = 0x00000034,
  332. .user_ctl_val = 0x00000400,
  333. .user_ctl_hi_val = 0x00000005,
  334. };
  335. static struct clk_alpha_pll cam_cc_pll3 = {
  336. .offset = 0x3000,
  337. .vco_table = lucid_ole_vco,
  338. .num_vco = ARRAY_SIZE(lucid_ole_vco),
  339. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  340. .clkr = {
  341. .hw.init = &(const struct clk_init_data){
  342. .name = "cam_cc_pll3",
  343. .parent_data = &(const struct clk_parent_data){
  344. .fw_name = "bi_tcxo",
  345. },
  346. .num_parents = 1,
  347. .ops = &clk_alpha_pll_crm_lucid_ole_ops,
  348. },
  349. .vdd_data = {
  350. .vdd_class = &vdd_mxc,
  351. .num_rate_max = VDD_NUM,
  352. .rate_max = (unsigned long[VDD_NUM]) {
  353. [VDD_LOWER_D1] = 615000000,
  354. [VDD_LOW] = 1100000000,
  355. [VDD_LOW_L1] = 1600000000,
  356. [VDD_NOMINAL] = 2000000000,
  357. [VDD_HIGH_L1] = 2100000000},
  358. },
  359. },
  360. };
  361. static const struct clk_div_table post_div_table_cam_cc_pll3_out_even[] = {
  362. { 0x1, 2 },
  363. { }
  364. };
  365. static struct clk_alpha_pll_postdiv cam_cc_pll3_out_even = {
  366. .offset = 0x3000,
  367. .post_div_shift = 10,
  368. .post_div_table = post_div_table_cam_cc_pll3_out_even,
  369. .num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll3_out_even),
  370. .width = 4,
  371. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  372. .clkr.hw.init = &(const struct clk_init_data){
  373. .name = "cam_cc_pll3_out_even",
  374. .parent_hws = (const struct clk_hw*[]){
  375. &cam_cc_pll3.clkr.hw,
  376. },
  377. .num_parents = 1,
  378. .flags = CLK_SET_RATE_PARENT,
  379. .ops = &clk_alpha_pll_crm_postdiv_lucid_ole_ops,
  380. },
  381. };
  382. static const struct alpha_pll_config cam_cc_pll4_config = {
  383. .l = 0x30,
  384. .cal_l = 0x44,
  385. .cal_l_ringosc = 0x44,
  386. .alpha = 0x8AAA,
  387. .config_ctl_val = 0x20485699,
  388. .config_ctl_hi_val = 0x00182261,
  389. .config_ctl_hi1_val = 0x82AA299C,
  390. .test_ctl_val = 0x00000000,
  391. .test_ctl_hi_val = 0x00000003,
  392. .test_ctl_hi1_val = 0x00009000,
  393. .test_ctl_hi2_val = 0x00000034,
  394. .user_ctl_val = 0x00000400,
  395. .user_ctl_hi_val = 0x00000005,
  396. };
  397. static struct clk_alpha_pll cam_cc_pll4 = {
  398. .offset = 0x4000,
  399. .vco_table = lucid_ole_vco,
  400. .num_vco = ARRAY_SIZE(lucid_ole_vco),
  401. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  402. .clkr = {
  403. .hw.init = &(const struct clk_init_data){
  404. .name = "cam_cc_pll4",
  405. .parent_data = &(const struct clk_parent_data){
  406. .fw_name = "bi_tcxo",
  407. },
  408. .num_parents = 1,
  409. .ops = &clk_alpha_pll_crm_lucid_ole_ops,
  410. },
  411. .vdd_data = {
  412. .vdd_class = &vdd_mxc,
  413. .num_rate_max = VDD_NUM,
  414. .rate_max = (unsigned long[VDD_NUM]) {
  415. [VDD_LOWER_D1] = 615000000,
  416. [VDD_LOW] = 1100000000,
  417. [VDD_LOW_L1] = 1600000000,
  418. [VDD_NOMINAL] = 2000000000,
  419. [VDD_HIGH_L1] = 2100000000},
  420. },
  421. },
  422. };
  423. static const struct clk_div_table post_div_table_cam_cc_pll4_out_even[] = {
  424. { 0x1, 2 },
  425. { }
  426. };
  427. static struct clk_alpha_pll_postdiv cam_cc_pll4_out_even = {
  428. .offset = 0x4000,
  429. .post_div_shift = 10,
  430. .post_div_table = post_div_table_cam_cc_pll4_out_even,
  431. .num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll4_out_even),
  432. .width = 4,
  433. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  434. .clkr.hw.init = &(const struct clk_init_data){
  435. .name = "cam_cc_pll4_out_even",
  436. .parent_hws = (const struct clk_hw*[]){
  437. &cam_cc_pll4.clkr.hw,
  438. },
  439. .num_parents = 1,
  440. .flags = CLK_SET_RATE_PARENT,
  441. .ops = &clk_alpha_pll_crm_postdiv_lucid_ole_ops,
  442. },
  443. };
  444. static const struct alpha_pll_config cam_cc_pll5_config = {
  445. .l = 0x30,
  446. .cal_l = 0x44,
  447. .cal_l_ringosc = 0x44,
  448. .alpha = 0x8AAA,
  449. .config_ctl_val = 0x20485699,
  450. .config_ctl_hi_val = 0x00182261,
  451. .config_ctl_hi1_val = 0x82AA299C,
  452. .test_ctl_val = 0x00000000,
  453. .test_ctl_hi_val = 0x00000003,
  454. .test_ctl_hi1_val = 0x00009000,
  455. .test_ctl_hi2_val = 0x00000034,
  456. .user_ctl_val = 0x00000400,
  457. .user_ctl_hi_val = 0x00000005,
  458. };
  459. static struct clk_alpha_pll cam_cc_pll5 = {
  460. .offset = 0x5000,
  461. .vco_table = lucid_ole_vco,
  462. .num_vco = ARRAY_SIZE(lucid_ole_vco),
  463. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  464. .clkr = {
  465. .hw.init = &(const struct clk_init_data){
  466. .name = "cam_cc_pll5",
  467. .parent_data = &(const struct clk_parent_data){
  468. .fw_name = "bi_tcxo",
  469. },
  470. .num_parents = 1,
  471. .ops = &clk_alpha_pll_crm_lucid_ole_ops,
  472. },
  473. .vdd_data = {
  474. .vdd_class = &vdd_mxc,
  475. .num_rate_max = VDD_NUM,
  476. .rate_max = (unsigned long[VDD_NUM]) {
  477. [VDD_LOWER_D1] = 615000000,
  478. [VDD_LOW] = 1100000000,
  479. [VDD_LOW_L1] = 1600000000,
  480. [VDD_NOMINAL] = 2000000000,
  481. [VDD_HIGH_L1] = 2100000000},
  482. },
  483. },
  484. };
  485. static const struct clk_div_table post_div_table_cam_cc_pll5_out_even[] = {
  486. { 0x1, 2 },
  487. { }
  488. };
  489. static struct clk_alpha_pll_postdiv cam_cc_pll5_out_even = {
  490. .offset = 0x5000,
  491. .post_div_shift = 10,
  492. .post_div_table = post_div_table_cam_cc_pll5_out_even,
  493. .num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll5_out_even),
  494. .width = 4,
  495. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  496. .clkr.hw.init = &(const struct clk_init_data){
  497. .name = "cam_cc_pll5_out_even",
  498. .parent_hws = (const struct clk_hw*[]){
  499. &cam_cc_pll5.clkr.hw,
  500. },
  501. .num_parents = 1,
  502. .flags = CLK_SET_RATE_PARENT,
  503. .ops = &clk_alpha_pll_crm_postdiv_lucid_ole_ops,
  504. },
  505. };
  506. static const struct alpha_pll_config cam_cc_pll6_config = {
  507. .l = 0x30,
  508. .cal_l = 0x44,
  509. .cal_l_ringosc = 0x44,
  510. .alpha = 0x8AAA,
  511. .config_ctl_val = 0x20485699,
  512. .config_ctl_hi_val = 0x00182261,
  513. .config_ctl_hi1_val = 0x82AA299C,
  514. .test_ctl_val = 0x00000000,
  515. .test_ctl_hi_val = 0x00000003,
  516. .test_ctl_hi1_val = 0x00009000,
  517. .test_ctl_hi2_val = 0x00000034,
  518. .user_ctl_val = 0x00000400,
  519. .user_ctl_hi_val = 0x00000005,
  520. };
  521. static struct clk_alpha_pll cam_cc_pll6 = {
  522. .offset = 0x6000,
  523. .vco_table = lucid_ole_vco,
  524. .num_vco = ARRAY_SIZE(lucid_ole_vco),
  525. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  526. .clkr = {
  527. .hw.init = &(const struct clk_init_data){
  528. .name = "cam_cc_pll6",
  529. .parent_data = &(const struct clk_parent_data){
  530. .fw_name = "bi_tcxo",
  531. },
  532. .num_parents = 1,
  533. .ops = &clk_alpha_pll_crm_lucid_ole_ops,
  534. },
  535. .vdd_data = {
  536. .vdd_class = &vdd_mxc,
  537. .num_rate_max = VDD_NUM,
  538. .rate_max = (unsigned long[VDD_NUM]) {
  539. [VDD_LOWER_D1] = 615000000,
  540. [VDD_LOW] = 1100000000,
  541. [VDD_LOW_L1] = 1600000000,
  542. [VDD_NOMINAL] = 2000000000,
  543. [VDD_HIGH_L1] = 2100000000},
  544. },
  545. },
  546. };
  547. static const struct clk_div_table post_div_table_cam_cc_pll6_out_even[] = {
  548. { 0x1, 2 },
  549. { }
  550. };
  551. static struct clk_alpha_pll_postdiv cam_cc_pll6_out_even = {
  552. .offset = 0x6000,
  553. .post_div_shift = 10,
  554. .post_div_table = post_div_table_cam_cc_pll6_out_even,
  555. .num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll6_out_even),
  556. .width = 4,
  557. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  558. .clkr.hw.init = &(const struct clk_init_data){
  559. .name = "cam_cc_pll6_out_even",
  560. .parent_hws = (const struct clk_hw*[]){
  561. &cam_cc_pll6.clkr.hw,
  562. },
  563. .num_parents = 1,
  564. .flags = CLK_SET_RATE_PARENT,
  565. .ops = &clk_alpha_pll_crm_postdiv_lucid_ole_ops,
  566. },
  567. };
  568. static const struct alpha_pll_config cam_cc_pll7_config = {
  569. .l = 0x30,
  570. .cal_l = 0x44,
  571. .cal_l_ringosc = 0x44,
  572. .alpha = 0x8AAA,
  573. .config_ctl_val = 0x20485699,
  574. .config_ctl_hi_val = 0x00182261,
  575. .config_ctl_hi1_val = 0x82AA299C,
  576. .test_ctl_val = 0x00000000,
  577. .test_ctl_hi_val = 0x00000003,
  578. .test_ctl_hi1_val = 0x00009000,
  579. .test_ctl_hi2_val = 0x00000034,
  580. .user_ctl_val = 0x00000400,
  581. .user_ctl_hi_val = 0x00000005,
  582. };
  583. static struct clk_alpha_pll cam_cc_pll7 = {
  584. .offset = 0x7000,
  585. .vco_table = lucid_ole_vco,
  586. .num_vco = ARRAY_SIZE(lucid_ole_vco),
  587. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  588. .clkr = {
  589. .hw.init = &(const struct clk_init_data){
  590. .name = "cam_cc_pll7",
  591. .parent_data = &(const struct clk_parent_data){
  592. .fw_name = "bi_tcxo",
  593. },
  594. .num_parents = 1,
  595. .ops = &clk_alpha_pll_crm_lucid_ole_ops,
  596. },
  597. .vdd_data = {
  598. .vdd_class = &vdd_mxc,
  599. .num_rate_max = VDD_NUM,
  600. .rate_max = (unsigned long[VDD_NUM]) {
  601. [VDD_LOWER_D1] = 615000000,
  602. [VDD_LOW] = 1100000000,
  603. [VDD_LOW_L1] = 1600000000,
  604. [VDD_NOMINAL] = 2000000000,
  605. [VDD_HIGH_L1] = 2100000000},
  606. },
  607. },
  608. };
  609. static const struct clk_div_table post_div_table_cam_cc_pll7_out_even[] = {
  610. { 0x1, 2 },
  611. { }
  612. };
  613. static struct clk_alpha_pll_postdiv cam_cc_pll7_out_even = {
  614. .offset = 0x7000,
  615. .post_div_shift = 10,
  616. .post_div_table = post_div_table_cam_cc_pll7_out_even,
  617. .num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll7_out_even),
  618. .width = 4,
  619. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  620. .clkr.hw.init = &(const struct clk_init_data){
  621. .name = "cam_cc_pll7_out_even",
  622. .parent_hws = (const struct clk_hw*[]){
  623. &cam_cc_pll7.clkr.hw,
  624. },
  625. .num_parents = 1,
  626. .flags = CLK_SET_RATE_PARENT,
  627. .ops = &clk_alpha_pll_crm_postdiv_lucid_ole_ops,
  628. },
  629. };
  630. static const struct alpha_pll_config cam_cc_pll8_config = {
  631. .l = 0x14,
  632. .cal_l = 0x44,
  633. .cal_l_ringosc = 0x44,
  634. .alpha = 0xD555,
  635. .config_ctl_val = 0x20485699,
  636. .config_ctl_hi_val = 0x00182261,
  637. .config_ctl_hi1_val = 0x82AA299C,
  638. .test_ctl_val = 0x00000000,
  639. .test_ctl_hi_val = 0x00000003,
  640. .test_ctl_hi1_val = 0x00009000,
  641. .test_ctl_hi2_val = 0x00000034,
  642. .user_ctl_val = 0x00000400,
  643. .user_ctl_hi_val = 0x00000005,
  644. };
  645. static struct clk_alpha_pll cam_cc_pll8 = {
  646. .offset = 0x8000,
  647. .vco_table = lucid_ole_vco,
  648. .num_vco = ARRAY_SIZE(lucid_ole_vco),
  649. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  650. .clkr = {
  651. .hw.init = &(const struct clk_init_data){
  652. .name = "cam_cc_pll8",
  653. .parent_data = &(const struct clk_parent_data){
  654. .fw_name = "bi_tcxo",
  655. },
  656. .num_parents = 1,
  657. .ops = &clk_alpha_pll_lucid_ole_ops,
  658. },
  659. .vdd_data = {
  660. .vdd_class = &vdd_mxc,
  661. .num_rate_max = VDD_NUM,
  662. .rate_max = (unsigned long[VDD_NUM]) {
  663. [VDD_LOWER_D1] = 615000000,
  664. [VDD_LOW] = 1100000000,
  665. [VDD_LOW_L1] = 1600000000,
  666. [VDD_NOMINAL] = 2000000000,
  667. [VDD_HIGH_L1] = 2100000000},
  668. },
  669. },
  670. };
  671. static const struct clk_div_table post_div_table_cam_cc_pll8_out_even[] = {
  672. { 0x1, 2 },
  673. { }
  674. };
  675. static struct clk_alpha_pll_postdiv cam_cc_pll8_out_even = {
  676. .offset = 0x8000,
  677. .post_div_shift = 10,
  678. .post_div_table = post_div_table_cam_cc_pll8_out_even,
  679. .num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll8_out_even),
  680. .width = 4,
  681. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  682. .clkr.hw.init = &(const struct clk_init_data){
  683. .name = "cam_cc_pll8_out_even",
  684. .parent_hws = (const struct clk_hw*[]){
  685. &cam_cc_pll8.clkr.hw,
  686. },
  687. .num_parents = 1,
  688. .flags = CLK_SET_RATE_PARENT,
  689. .ops = &clk_alpha_pll_postdiv_lucid_ole_ops,
  690. },
  691. };
  692. static const struct alpha_pll_config cam_cc_pll9_config = {
  693. .l = 0x32,
  694. .cal_l = 0x44,
  695. .cal_l_ringosc = 0x44,
  696. .alpha = 0x0,
  697. .config_ctl_val = 0x20485699,
  698. .config_ctl_hi_val = 0x00182261,
  699. .config_ctl_hi1_val = 0x82AA299C,
  700. .test_ctl_val = 0x00000000,
  701. .test_ctl_hi_val = 0x00000003,
  702. .test_ctl_hi1_val = 0x00009000,
  703. .test_ctl_hi2_val = 0x00000034,
  704. .user_ctl_val = 0x00008400,
  705. .user_ctl_hi_val = 0x00000005,
  706. };
  707. static struct clk_alpha_pll cam_cc_pll9 = {
  708. .offset = 0x9000,
  709. .vco_table = lucid_ole_vco,
  710. .num_vco = ARRAY_SIZE(lucid_ole_vco),
  711. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  712. .clkr = {
  713. .hw.init = &(const struct clk_init_data){
  714. .name = "cam_cc_pll9",
  715. .parent_data = &(const struct clk_parent_data){
  716. .fw_name = "bi_tcxo",
  717. },
  718. .num_parents = 1,
  719. .ops = &clk_alpha_pll_lucid_ole_ops,
  720. },
  721. .vdd_data = {
  722. .vdd_class = &vdd_mxc,
  723. .num_rate_max = VDD_NUM,
  724. .rate_max = (unsigned long[VDD_NUM]) {
  725. [VDD_LOWER_D1] = 615000000,
  726. [VDD_LOW] = 1100000000,
  727. [VDD_LOW_L1] = 1600000000,
  728. [VDD_NOMINAL] = 2000000000,
  729. [VDD_HIGH_L1] = 2100000000},
  730. },
  731. },
  732. };
  733. static const struct clk_div_table post_div_table_cam_cc_pll9_out_even[] = {
  734. { 0x1, 2 },
  735. { }
  736. };
  737. static struct clk_alpha_pll_postdiv cam_cc_pll9_out_even = {
  738. .offset = 0x9000,
  739. .post_div_shift = 10,
  740. .post_div_table = post_div_table_cam_cc_pll9_out_even,
  741. .num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll9_out_even),
  742. .width = 4,
  743. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  744. .clkr.hw.init = &(const struct clk_init_data){
  745. .name = "cam_cc_pll9_out_even",
  746. .parent_hws = (const struct clk_hw*[]){
  747. &cam_cc_pll9.clkr.hw,
  748. },
  749. .num_parents = 1,
  750. .flags = CLK_SET_RATE_PARENT,
  751. .ops = &clk_alpha_pll_postdiv_lucid_ole_ops,
  752. },
  753. };
  754. static const struct clk_div_table post_div_table_cam_cc_pll9_out_odd[] = {
  755. { 0x2, 3 },
  756. { }
  757. };
  758. static struct clk_alpha_pll_postdiv cam_cc_pll9_out_odd = {
  759. .offset = 0x9000,
  760. .post_div_shift = 14,
  761. .post_div_table = post_div_table_cam_cc_pll9_out_odd,
  762. .num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll9_out_odd),
  763. .width = 4,
  764. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  765. .clkr.hw.init = &(const struct clk_init_data){
  766. .name = "cam_cc_pll9_out_odd",
  767. .parent_hws = (const struct clk_hw*[]){
  768. &cam_cc_pll9.clkr.hw,
  769. },
  770. .num_parents = 1,
  771. .flags = CLK_SET_RATE_PARENT,
  772. .ops = &clk_alpha_pll_postdiv_lucid_ole_ops,
  773. },
  774. };
  775. static const struct parent_map cam_cc_parent_map_0[] = {
  776. { P_BI_TCXO, 0 },
  777. { P_CAM_CC_PLL0_OUT_MAIN, 1 },
  778. { P_CAM_CC_PLL0_OUT_EVEN, 2 },
  779. { P_CAM_CC_PLL0_OUT_ODD, 3 },
  780. { P_CAM_CC_PLL9_OUT_ODD, 4 },
  781. { P_CAM_CC_PLL9_OUT_EVEN, 5 },
  782. };
  783. static const struct clk_parent_data cam_cc_parent_data_0[] = {
  784. { .fw_name = "bi_tcxo" },
  785. { .hw = &cam_cc_pll0.clkr.hw },
  786. { .hw = &cam_cc_pll0_out_even.clkr.hw },
  787. { .hw = &cam_cc_pll0_out_odd.clkr.hw },
  788. { .hw = &cam_cc_pll9_out_odd.clkr.hw },
  789. { .hw = &cam_cc_pll9_out_even.clkr.hw },
  790. };
  791. static const struct parent_map cam_cc_parent_map_1[] = {
  792. { P_BI_TCXO, 0 },
  793. { P_CAM_CC_PLL2_OUT_EVEN, 3 },
  794. { P_CAM_CC_PLL2_OUT_MAIN, 5 },
  795. };
  796. static const struct clk_parent_data cam_cc_parent_data_1[] = {
  797. { .fw_name = "bi_tcxo" },
  798. { .hw = &cam_cc_pll2.clkr.hw },
  799. { .hw = &cam_cc_pll2.clkr.hw },
  800. };
  801. static const struct parent_map cam_cc_parent_map_2[] = {
  802. { P_BI_TCXO, 0 },
  803. { P_CAM_CC_PLL8_OUT_EVEN, 6 },
  804. };
  805. static const struct clk_parent_data cam_cc_parent_data_2[] = {
  806. { .fw_name = "bi_tcxo" },
  807. { .hw = &cam_cc_pll8_out_even.clkr.hw },
  808. };
  809. static const struct parent_map cam_cc_parent_map_3[] = {
  810. { P_BI_TCXO, 0 },
  811. { P_CAM_CC_PLL3_OUT_EVEN, 6 },
  812. };
  813. static const struct clk_parent_data cam_cc_parent_data_3[] = {
  814. { .fw_name = "bi_tcxo" },
  815. { .hw = &cam_cc_pll3_out_even.clkr.hw },
  816. };
  817. static const struct parent_map cam_cc_parent_map_4[] = {
  818. { P_BI_TCXO, 0 },
  819. { P_CAM_CC_PLL4_OUT_EVEN, 6 },
  820. };
  821. static const struct clk_parent_data cam_cc_parent_data_4[] = {
  822. { .fw_name = "bi_tcxo" },
  823. { .hw = &cam_cc_pll4_out_even.clkr.hw },
  824. };
  825. static const struct parent_map cam_cc_parent_map_5[] = {
  826. { P_BI_TCXO, 0 },
  827. { P_CAM_CC_PLL5_OUT_EVEN, 6 },
  828. };
  829. static const struct clk_parent_data cam_cc_parent_data_5[] = {
  830. { .fw_name = "bi_tcxo" },
  831. { .hw = &cam_cc_pll5_out_even.clkr.hw },
  832. };
  833. static const struct parent_map cam_cc_parent_map_6[] = {
  834. { P_BI_TCXO, 0 },
  835. { P_CAM_CC_PLL1_OUT_EVEN, 4 },
  836. };
  837. static const struct clk_parent_data cam_cc_parent_data_6[] = {
  838. { .fw_name = "bi_tcxo" },
  839. { .hw = &cam_cc_pll1_out_even.clkr.hw },
  840. };
  841. static const struct parent_map cam_cc_parent_map_7[] = {
  842. { P_BI_TCXO, 0 },
  843. { P_CAM_CC_PLL6_OUT_EVEN, 6 },
  844. };
  845. static const struct clk_parent_data cam_cc_parent_data_7[] = {
  846. { .fw_name = "bi_tcxo" },
  847. { .hw = &cam_cc_pll6_out_even.clkr.hw },
  848. };
  849. static const struct parent_map cam_cc_parent_map_8[] = {
  850. { P_BI_TCXO, 0 },
  851. { P_CAM_CC_PLL7_OUT_EVEN, 6 },
  852. };
  853. static const struct clk_parent_data cam_cc_parent_data_8[] = {
  854. { .fw_name = "bi_tcxo" },
  855. { .hw = &cam_cc_pll7_out_even.clkr.hw },
  856. };
  857. static const struct parent_map cam_cc_parent_map_9[] = {
  858. { P_BI_TCXO, 0 },
  859. { P_CAM_CC_PLL10_OUT_EVEN, 6 },
  860. };
  861. static const struct clk_parent_data cam_cc_parent_data_9[] = {
  862. { .fw_name = "bi_tcxo" },
  863. { .hw = &cam_cc_pll10_out_even.clkr.hw },
  864. };
  865. static const struct parent_map cam_cc_parent_map_10[] = {
  866. { P_SLEEP_CLK, 0 },
  867. };
  868. static const struct clk_parent_data cam_cc_parent_data_10[] = {
  869. { .fw_name = "sleep_clk" },
  870. };
  871. static const struct parent_map cam_cc_parent_map_11[] = {
  872. { P_BI_TCXO, 0 },
  873. };
  874. static const struct clk_parent_data cam_cc_parent_data_11_ao[] = {
  875. { .fw_name = "bi_tcxo_ao" },
  876. };
  877. static const struct freq_tbl ftbl_cam_cc_bps_clk_src[] = {
  878. F(19200000, P_BI_TCXO, 1, 0, 0),
  879. F(200000000, P_CAM_CC_PLL8_OUT_EVEN, 1, 0, 0),
  880. F(400000000, P_CAM_CC_PLL8_OUT_EVEN, 1, 0, 0),
  881. F(480000000, P_CAM_CC_PLL8_OUT_EVEN, 1, 0, 0),
  882. F(785000000, P_CAM_CC_PLL8_OUT_EVEN, 1, 0, 0),
  883. { }
  884. };
  885. static struct clk_rcg2 cam_cc_bps_clk_src = {
  886. .cmd_rcgr = 0x10050,
  887. .mnd_width = 0,
  888. .hid_width = 5,
  889. .parent_map = cam_cc_parent_map_2,
  890. .freq_tbl = ftbl_cam_cc_bps_clk_src,
  891. .enable_safe_config = true,
  892. .flags = HW_CLK_CTRL_MODE,
  893. .clkr.hw.init = &(const struct clk_init_data){
  894. .name = "cam_cc_bps_clk_src",
  895. .parent_data = cam_cc_parent_data_2,
  896. .num_parents = ARRAY_SIZE(cam_cc_parent_data_2),
  897. .flags = CLK_SET_RATE_PARENT,
  898. .ops = &clk_rcg2_ops,
  899. },
  900. .clkr.vdd_data = {
  901. .vdd_classes = cam_cc_pineapple_regulators_1,
  902. .num_vdd_classes = ARRAY_SIZE(cam_cc_pineapple_regulators_1),
  903. .num_rate_max = VDD_NUM,
  904. .rate_max = (unsigned long[VDD_NUM]) {
  905. [VDD_LOWER] = 200000000,
  906. [VDD_LOW] = 400000000,
  907. [VDD_LOW_L1] = 480000000,
  908. [VDD_NOMINAL] = 785000000},
  909. },
  910. };
  911. static const struct freq_tbl ftbl_cam_cc_camnoc_axi_rt_clk_src[] = {
  912. F(300000000, P_CAM_CC_PLL0_OUT_EVEN, 2, 0, 0),
  913. F(400000000, P_CAM_CC_PLL0_OUT_ODD, 1, 0, 0),
  914. { }
  915. };
  916. static struct clk_rcg2 cam_cc_camnoc_axi_rt_clk_src = {
  917. .cmd_rcgr = 0x1325c,
  918. .mnd_width = 0,
  919. .hid_width = 5,
  920. .parent_map = cam_cc_parent_map_0,
  921. .freq_tbl = ftbl_cam_cc_camnoc_axi_rt_clk_src,
  922. .enable_safe_config = true,
  923. .flags = HW_CLK_CTRL_MODE,
  924. .clkr = {
  925. .crm = &cam_crm,
  926. .crm_vcd = 8,
  927. },
  928. .clkr.hw.init = &(const struct clk_init_data){
  929. .name = "cam_cc_camnoc_axi_rt_clk_src",
  930. .parent_data = cam_cc_parent_data_0,
  931. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  932. .flags = CLK_SET_RATE_PARENT,
  933. .ops = &clk_rcg2_crmb_ops,
  934. },
  935. .clkr.vdd_data = {
  936. .vdd_classes = cam_cc_pineapple_regulators_1,
  937. .num_vdd_classes = ARRAY_SIZE(cam_cc_pineapple_regulators_1),
  938. .num_rate_max = VDD_NUM,
  939. .rate_max = (unsigned long[VDD_NUM]) {
  940. [VDD_LOWER] = 300000000,
  941. [VDD_LOW] = 400000000},
  942. },
  943. };
  944. static const struct freq_tbl ftbl_cam_cc_cci_0_clk_src[] = {
  945. F(19200000, P_BI_TCXO, 1, 0, 0),
  946. F(37500000, P_CAM_CC_PLL0_OUT_EVEN, 16, 0, 0),
  947. { }
  948. };
  949. static struct clk_rcg2 cam_cc_cci_0_clk_src = {
  950. .cmd_rcgr = 0x131cc,
  951. .mnd_width = 8,
  952. .hid_width = 5,
  953. .parent_map = cam_cc_parent_map_0,
  954. .freq_tbl = ftbl_cam_cc_cci_0_clk_src,
  955. .enable_safe_config = true,
  956. .flags = HW_CLK_CTRL_MODE,
  957. .clkr.hw.init = &(const struct clk_init_data){
  958. .name = "cam_cc_cci_0_clk_src",
  959. .parent_data = cam_cc_parent_data_0,
  960. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  961. .flags = CLK_SET_RATE_PARENT,
  962. .ops = &clk_rcg2_ops,
  963. },
  964. .clkr.vdd_data = {
  965. .vdd_class = &vdd_mm,
  966. .num_rate_max = VDD_NUM,
  967. .rate_max = (unsigned long[VDD_NUM]) {
  968. [VDD_LOWER] = 37500000},
  969. },
  970. };
  971. static struct clk_rcg2 cam_cc_cci_1_clk_src = {
  972. .cmd_rcgr = 0x131e8,
  973. .mnd_width = 8,
  974. .hid_width = 5,
  975. .parent_map = cam_cc_parent_map_0,
  976. .freq_tbl = ftbl_cam_cc_cci_0_clk_src,
  977. .enable_safe_config = true,
  978. .flags = HW_CLK_CTRL_MODE,
  979. .clkr.hw.init = &(const struct clk_init_data){
  980. .name = "cam_cc_cci_1_clk_src",
  981. .parent_data = cam_cc_parent_data_0,
  982. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  983. .flags = CLK_SET_RATE_PARENT,
  984. .ops = &clk_rcg2_ops,
  985. },
  986. .clkr.vdd_data = {
  987. .vdd_class = &vdd_mm,
  988. .num_rate_max = VDD_NUM,
  989. .rate_max = (unsigned long[VDD_NUM]) {
  990. [VDD_LOWER] = 37500000},
  991. },
  992. };
  993. static struct clk_rcg2 cam_cc_cci_2_clk_src = {
  994. .cmd_rcgr = 0x13204,
  995. .mnd_width = 8,
  996. .hid_width = 5,
  997. .parent_map = cam_cc_parent_map_0,
  998. .freq_tbl = ftbl_cam_cc_cci_0_clk_src,
  999. .enable_safe_config = true,
  1000. .flags = HW_CLK_CTRL_MODE,
  1001. .clkr.hw.init = &(const struct clk_init_data){
  1002. .name = "cam_cc_cci_2_clk_src",
  1003. .parent_data = cam_cc_parent_data_0,
  1004. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  1005. .flags = CLK_SET_RATE_PARENT,
  1006. .ops = &clk_rcg2_ops,
  1007. },
  1008. .clkr.vdd_data = {
  1009. .vdd_class = &vdd_mm,
  1010. .num_rate_max = VDD_NUM,
  1011. .rate_max = (unsigned long[VDD_NUM]) {
  1012. [VDD_LOWER] = 37500000},
  1013. },
  1014. };
  1015. static const struct freq_tbl ftbl_cam_cc_cphy_rx_clk_src[] = {
  1016. F(19200000, P_BI_TCXO, 1, 0, 0),
  1017. F(400000000, P_CAM_CC_PLL0_OUT_MAIN, 3, 0, 0),
  1018. F(480000000, P_CAM_CC_PLL0_OUT_MAIN, 2.5, 0, 0),
  1019. { }
  1020. };
  1021. static struct clk_rcg2 cam_cc_cphy_rx_clk_src = {
  1022. .cmd_rcgr = 0x1104c,
  1023. .mnd_width = 0,
  1024. .hid_width = 5,
  1025. .parent_map = cam_cc_parent_map_0,
  1026. .freq_tbl = ftbl_cam_cc_cphy_rx_clk_src,
  1027. .enable_safe_config = true,
  1028. .flags = HW_CLK_CTRL_MODE,
  1029. .clkr = {
  1030. .crm = &cam_crm,
  1031. .crm_vcd = 7,
  1032. },
  1033. .clkr.hw.init = &(const struct clk_init_data){
  1034. .name = "cam_cc_cphy_rx_clk_src",
  1035. .parent_data = cam_cc_parent_data_0,
  1036. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  1037. .flags = CLK_SET_RATE_PARENT | CLK_GET_RATE_NOCACHE,
  1038. .ops = &clk_rcg2_crmc_ops,
  1039. },
  1040. .clkr.vdd_data = {
  1041. .vdd_classes = cam_cc_pineapple_regulators,
  1042. .num_vdd_classes = ARRAY_SIZE(cam_cc_pineapple_regulators),
  1043. .num_rate_max = VDD_NUM,
  1044. .rate_max = (unsigned long[VDD_NUM]) {
  1045. [VDD_LOWER] = 400000000,
  1046. [VDD_LOW] = 480000000},
  1047. },
  1048. };
  1049. static const struct freq_tbl ftbl_cam_cc_cre_clk_src[] = {
  1050. F(200000000, P_CAM_CC_PLL0_OUT_ODD, 2, 0, 0),
  1051. F(400000000, P_CAM_CC_PLL0_OUT_ODD, 1, 0, 0),
  1052. F(480000000, P_CAM_CC_PLL9_OUT_EVEN, 1, 0, 0),
  1053. F(600000000, P_CAM_CC_PLL0_OUT_EVEN, 1, 0, 0),
  1054. { }
  1055. };
  1056. static struct clk_rcg2 cam_cc_cre_clk_src = {
  1057. .cmd_rcgr = 0x13144,
  1058. .mnd_width = 0,
  1059. .hid_width = 5,
  1060. .parent_map = cam_cc_parent_map_0,
  1061. .freq_tbl = ftbl_cam_cc_cre_clk_src,
  1062. .enable_safe_config = true,
  1063. .flags = HW_CLK_CTRL_MODE,
  1064. .clkr.hw.init = &(const struct clk_init_data){
  1065. .name = "cam_cc_cre_clk_src",
  1066. .parent_data = cam_cc_parent_data_0,
  1067. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  1068. .flags = CLK_SET_RATE_PARENT,
  1069. .ops = &clk_rcg2_ops,
  1070. },
  1071. .clkr.vdd_data = {
  1072. .vdd_class = &vdd_mm,
  1073. .num_rate_max = VDD_NUM,
  1074. .rate_max = (unsigned long[VDD_NUM]) {
  1075. [VDD_LOWER] = 200000000,
  1076. [VDD_LOW] = 400000000,
  1077. [VDD_LOW_L1] = 480000000,
  1078. [VDD_NOMINAL] = 600000000},
  1079. },
  1080. };
  1081. static const struct freq_tbl ftbl_cam_cc_csi0phytimer_clk_src[] = {
  1082. F(19200000, P_BI_TCXO, 1, 0, 0),
  1083. F(400000000, P_CAM_CC_PLL0_OUT_MAIN, 3, 0, 0),
  1084. { }
  1085. };
  1086. static struct clk_rcg2 cam_cc_csi0phytimer_clk_src = {
  1087. .cmd_rcgr = 0x150e0,
  1088. .mnd_width = 0,
  1089. .hid_width = 5,
  1090. .parent_map = cam_cc_parent_map_0,
  1091. .freq_tbl = ftbl_cam_cc_csi0phytimer_clk_src,
  1092. .enable_safe_config = true,
  1093. .flags = HW_CLK_CTRL_MODE,
  1094. .clkr.hw.init = &(const struct clk_init_data){
  1095. .name = "cam_cc_csi0phytimer_clk_src",
  1096. .parent_data = cam_cc_parent_data_0,
  1097. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  1098. .flags = CLK_SET_RATE_PARENT,
  1099. .ops = &clk_rcg2_ops,
  1100. },
  1101. .clkr.vdd_data = {
  1102. .vdd_class = &vdd_mxc,
  1103. .num_rate_max = VDD_NUM,
  1104. .rate_max = (unsigned long[VDD_NUM]) {
  1105. [VDD_LOWER] = 400000000},
  1106. },
  1107. };
  1108. static struct clk_rcg2 cam_cc_csi1phytimer_clk_src = {
  1109. .cmd_rcgr = 0x15104,
  1110. .mnd_width = 0,
  1111. .hid_width = 5,
  1112. .parent_map = cam_cc_parent_map_0,
  1113. .freq_tbl = ftbl_cam_cc_csi0phytimer_clk_src,
  1114. .enable_safe_config = true,
  1115. .flags = HW_CLK_CTRL_MODE,
  1116. .clkr.hw.init = &(const struct clk_init_data){
  1117. .name = "cam_cc_csi1phytimer_clk_src",
  1118. .parent_data = cam_cc_parent_data_0,
  1119. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  1120. .flags = CLK_SET_RATE_PARENT,
  1121. .ops = &clk_rcg2_ops,
  1122. },
  1123. .clkr.vdd_data = {
  1124. .vdd_class = &vdd_mxc,
  1125. .num_rate_max = VDD_NUM,
  1126. .rate_max = (unsigned long[VDD_NUM]) {
  1127. [VDD_LOWER] = 400000000},
  1128. },
  1129. };
  1130. static struct clk_rcg2 cam_cc_csi2phytimer_clk_src = {
  1131. .cmd_rcgr = 0x15124,
  1132. .mnd_width = 0,
  1133. .hid_width = 5,
  1134. .parent_map = cam_cc_parent_map_0,
  1135. .freq_tbl = ftbl_cam_cc_csi0phytimer_clk_src,
  1136. .enable_safe_config = true,
  1137. .flags = HW_CLK_CTRL_MODE,
  1138. .clkr.hw.init = &(const struct clk_init_data){
  1139. .name = "cam_cc_csi2phytimer_clk_src",
  1140. .parent_data = cam_cc_parent_data_0,
  1141. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  1142. .flags = CLK_SET_RATE_PARENT,
  1143. .ops = &clk_rcg2_ops,
  1144. },
  1145. .clkr.vdd_data = {
  1146. .vdd_class = &vdd_mxa,
  1147. .num_rate_max = VDD_NUM,
  1148. .rate_max = (unsigned long[VDD_NUM]) {
  1149. [VDD_LOWER] = 400000000},
  1150. },
  1151. };
  1152. static struct clk_rcg2 cam_cc_csi3phytimer_clk_src = {
  1153. .cmd_rcgr = 0x15144,
  1154. .mnd_width = 0,
  1155. .hid_width = 5,
  1156. .parent_map = cam_cc_parent_map_0,
  1157. .freq_tbl = ftbl_cam_cc_csi0phytimer_clk_src,
  1158. .enable_safe_config = true,
  1159. .flags = HW_CLK_CTRL_MODE,
  1160. .clkr.hw.init = &(const struct clk_init_data){
  1161. .name = "cam_cc_csi3phytimer_clk_src",
  1162. .parent_data = cam_cc_parent_data_0,
  1163. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  1164. .flags = CLK_SET_RATE_PARENT,
  1165. .ops = &clk_rcg2_ops,
  1166. },
  1167. .clkr.vdd_data = {
  1168. .vdd_class = &vdd_mxc,
  1169. .num_rate_max = VDD_NUM,
  1170. .rate_max = (unsigned long[VDD_NUM]) {
  1171. [VDD_LOWER] = 400000000},
  1172. },
  1173. };
  1174. static struct clk_rcg2 cam_cc_csi4phytimer_clk_src = {
  1175. .cmd_rcgr = 0x15164,
  1176. .mnd_width = 0,
  1177. .hid_width = 5,
  1178. .parent_map = cam_cc_parent_map_0,
  1179. .freq_tbl = ftbl_cam_cc_csi0phytimer_clk_src,
  1180. .enable_safe_config = true,
  1181. .flags = HW_CLK_CTRL_MODE,
  1182. .clkr.hw.init = &(const struct clk_init_data){
  1183. .name = "cam_cc_csi4phytimer_clk_src",
  1184. .parent_data = cam_cc_parent_data_0,
  1185. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  1186. .flags = CLK_SET_RATE_PARENT,
  1187. .ops = &clk_rcg2_ops,
  1188. },
  1189. .clkr.vdd_data = {
  1190. .vdd_class = &vdd_mxa,
  1191. .num_rate_max = VDD_NUM,
  1192. .rate_max = (unsigned long[VDD_NUM]) {
  1193. [VDD_LOWER] = 400000000},
  1194. },
  1195. };
  1196. static struct clk_rcg2 cam_cc_csi5phytimer_clk_src = {
  1197. .cmd_rcgr = 0x15184,
  1198. .mnd_width = 0,
  1199. .hid_width = 5,
  1200. .parent_map = cam_cc_parent_map_0,
  1201. .freq_tbl = ftbl_cam_cc_csi0phytimer_clk_src,
  1202. .enable_safe_config = true,
  1203. .flags = HW_CLK_CTRL_MODE,
  1204. .clkr.hw.init = &(const struct clk_init_data){
  1205. .name = "cam_cc_csi5phytimer_clk_src",
  1206. .parent_data = cam_cc_parent_data_0,
  1207. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  1208. .flags = CLK_SET_RATE_PARENT,
  1209. .ops = &clk_rcg2_ops,
  1210. },
  1211. .clkr.vdd_data = {
  1212. .vdd_class = &vdd_mxc,
  1213. .num_rate_max = VDD_NUM,
  1214. .rate_max = (unsigned long[VDD_NUM]) {
  1215. [VDD_LOWER] = 400000000},
  1216. },
  1217. };
  1218. static struct clk_rcg2 cam_cc_csi6phytimer_clk_src = {
  1219. .cmd_rcgr = 0x151a4,
  1220. .mnd_width = 0,
  1221. .hid_width = 5,
  1222. .parent_map = cam_cc_parent_map_0,
  1223. .freq_tbl = ftbl_cam_cc_csi0phytimer_clk_src,
  1224. .enable_safe_config = true,
  1225. .flags = HW_CLK_CTRL_MODE,
  1226. .clkr.hw.init = &(const struct clk_init_data){
  1227. .name = "cam_cc_csi6phytimer_clk_src",
  1228. .parent_data = cam_cc_parent_data_0,
  1229. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  1230. .flags = CLK_SET_RATE_PARENT,
  1231. .ops = &clk_rcg2_ops,
  1232. },
  1233. .clkr.vdd_data = {
  1234. .vdd_class = &vdd_mxc,
  1235. .num_rate_max = VDD_NUM,
  1236. .rate_max = (unsigned long[VDD_NUM]) {
  1237. [VDD_LOWER] = 400000000},
  1238. },
  1239. };
  1240. static struct clk_rcg2 cam_cc_csi7phytimer_clk_src = {
  1241. .cmd_rcgr = 0x151c4,
  1242. .mnd_width = 0,
  1243. .hid_width = 5,
  1244. .parent_map = cam_cc_parent_map_0,
  1245. .freq_tbl = ftbl_cam_cc_csi0phytimer_clk_src,
  1246. .enable_safe_config = true,
  1247. .flags = HW_CLK_CTRL_MODE,
  1248. .clkr.hw.init = &(const struct clk_init_data){
  1249. .name = "cam_cc_csi7phytimer_clk_src",
  1250. .parent_data = cam_cc_parent_data_0,
  1251. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  1252. .flags = CLK_SET_RATE_PARENT,
  1253. .ops = &clk_rcg2_ops,
  1254. },
  1255. .clkr.vdd_data = {
  1256. .vdd_class = &vdd_mxc,
  1257. .num_rate_max = VDD_NUM,
  1258. .rate_max = (unsigned long[VDD_NUM]) {
  1259. [VDD_LOWER] = 400000000},
  1260. },
  1261. };
  1262. static const struct freq_tbl ftbl_cam_cc_csid_clk_src[] = {
  1263. F(400000000, P_CAM_CC_PLL0_OUT_MAIN, 3, 0, 0),
  1264. F(480000000, P_CAM_CC_PLL0_OUT_MAIN, 2.5, 0, 0),
  1265. { }
  1266. };
  1267. static struct clk_rcg2 cam_cc_csid_clk_src = {
  1268. .cmd_rcgr = 0x13238,
  1269. .mnd_width = 0,
  1270. .hid_width = 5,
  1271. .parent_map = cam_cc_parent_map_0,
  1272. .freq_tbl = ftbl_cam_cc_csid_clk_src,
  1273. .enable_safe_config = true,
  1274. .flags = HW_CLK_CTRL_MODE,
  1275. .clkr = {
  1276. .crm = &cam_crm,
  1277. .crm_vcd = 6,
  1278. },
  1279. .clkr.hw.init = &(const struct clk_init_data){
  1280. .name = "cam_cc_csid_clk_src",
  1281. .parent_data = cam_cc_parent_data_0,
  1282. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  1283. .flags = CLK_SET_RATE_PARENT | CLK_GET_RATE_NOCACHE,
  1284. .ops = &clk_rcg2_crmc_ops,
  1285. },
  1286. .clkr.vdd_data = {
  1287. .vdd_classes = cam_cc_pineapple_regulators_1,
  1288. .num_vdd_classes = ARRAY_SIZE(cam_cc_pineapple_regulators_1),
  1289. .num_rate_max = VDD_NUM,
  1290. .rate_max = (unsigned long[VDD_NUM]) {
  1291. [VDD_LOWER] = 400000000,
  1292. [VDD_LOW] = 480000000},
  1293. },
  1294. };
  1295. static const struct freq_tbl ftbl_cam_cc_fast_ahb_clk_src[] = {
  1296. F(19200000, P_BI_TCXO, 1, 0, 0),
  1297. F(300000000, P_CAM_CC_PLL0_OUT_EVEN, 2, 0, 0),
  1298. F(400000000, P_CAM_CC_PLL0_OUT_MAIN, 3, 0, 0),
  1299. { }
  1300. };
  1301. static struct clk_rcg2 cam_cc_fast_ahb_clk_src = {
  1302. .cmd_rcgr = 0x10018,
  1303. .mnd_width = 0,
  1304. .hid_width = 5,
  1305. .parent_map = cam_cc_parent_map_0,
  1306. .freq_tbl = ftbl_cam_cc_fast_ahb_clk_src,
  1307. .enable_safe_config = true,
  1308. .flags = HW_CLK_CTRL_MODE,
  1309. .clkr.hw.init = &(const struct clk_init_data){
  1310. .name = "cam_cc_fast_ahb_clk_src",
  1311. .parent_data = cam_cc_parent_data_0,
  1312. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  1313. .flags = CLK_SET_RATE_PARENT,
  1314. .ops = &clk_rcg2_ops,
  1315. },
  1316. .clkr.vdd_data = {
  1317. .vdd_classes = cam_cc_pineapple_regulators_1,
  1318. .num_vdd_classes = ARRAY_SIZE(cam_cc_pineapple_regulators_1),
  1319. .num_rate_max = VDD_NUM,
  1320. .rate_max = (unsigned long[VDD_NUM]) {
  1321. [VDD_LOWER] = 300000000,
  1322. [VDD_NOMINAL] = 400000000},
  1323. },
  1324. };
  1325. static const struct freq_tbl ftbl_cam_cc_icp_clk_src[] = {
  1326. F(19200000, P_BI_TCXO, 1, 0, 0),
  1327. F(400000000, P_CAM_CC_PLL0_OUT_ODD, 1, 0, 0),
  1328. F(480000000, P_CAM_CC_PLL9_OUT_EVEN, 1, 0, 0),
  1329. F(600000000, P_CAM_CC_PLL0_OUT_MAIN, 2, 0, 0),
  1330. { }
  1331. };
  1332. static struct clk_rcg2 cam_cc_icp_clk_src = {
  1333. .cmd_rcgr = 0x131a4,
  1334. .mnd_width = 0,
  1335. .hid_width = 5,
  1336. .parent_map = cam_cc_parent_map_0,
  1337. .freq_tbl = ftbl_cam_cc_icp_clk_src,
  1338. .enable_safe_config = true,
  1339. .flags = HW_CLK_CTRL_MODE,
  1340. .clkr.hw.init = &(const struct clk_init_data){
  1341. .name = "cam_cc_icp_clk_src",
  1342. .parent_data = cam_cc_parent_data_0,
  1343. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  1344. .flags = CLK_SET_RATE_PARENT,
  1345. .ops = &clk_rcg2_ops,
  1346. },
  1347. .clkr.vdd_data = {
  1348. .vdd_classes = cam_cc_pineapple_regulators_1,
  1349. .num_vdd_classes = ARRAY_SIZE(cam_cc_pineapple_regulators_1),
  1350. .num_rate_max = VDD_NUM,
  1351. .rate_max = (unsigned long[VDD_NUM]) {
  1352. [VDD_LOWER] = 400000000,
  1353. [VDD_LOW] = 480000000,
  1354. [VDD_LOW_L1] = 600000000},
  1355. },
  1356. };
  1357. static const struct freq_tbl ftbl_cam_cc_ife_0_clk_src[] = {
  1358. F(19200000, P_BI_TCXO, 1, 0, 0),
  1359. F(466000000, P_CAM_CC_PLL3_OUT_EVEN, 1, 0, 0),
  1360. F(594000000, P_CAM_CC_PLL3_OUT_EVEN, 1, 0, 0),
  1361. F(675000000, P_CAM_CC_PLL3_OUT_EVEN, 1, 0, 0),
  1362. F(785000000, P_CAM_CC_PLL3_OUT_EVEN, 1, 0, 0),
  1363. { }
  1364. };
  1365. static struct clk_rcg2 cam_cc_ife_0_clk_src = {
  1366. .cmd_rcgr = 0x11018,
  1367. .mnd_width = 0,
  1368. .hid_width = 5,
  1369. .parent_map = cam_cc_parent_map_3,
  1370. .freq_tbl = ftbl_cam_cc_ife_0_clk_src,
  1371. .enable_safe_config = true,
  1372. .flags = HW_CLK_CTRL_MODE,
  1373. .clkr = {
  1374. .crm = &cam_crm,
  1375. .crm_vcd = 0,
  1376. },
  1377. .clkr.hw.init = &(const struct clk_init_data){
  1378. .name = "cam_cc_ife_0_clk_src",
  1379. .parent_data = cam_cc_parent_data_3,
  1380. .num_parents = ARRAY_SIZE(cam_cc_parent_data_3),
  1381. .flags = CLK_SET_RATE_PARENT | CLK_GET_RATE_NOCACHE,
  1382. .ops = &clk_rcg2_crmc_ops,
  1383. },
  1384. .clkr.vdd_data = {
  1385. .vdd_classes = cam_cc_pineapple_regulators_1,
  1386. .num_vdd_classes = ARRAY_SIZE(cam_cc_pineapple_regulators_1),
  1387. .num_rate_max = VDD_NUM,
  1388. .rate_max = (unsigned long[VDD_NUM]) {
  1389. [VDD_LOWER] = 466000000,
  1390. [VDD_LOW] = 594000000,
  1391. [VDD_LOW_L1] = 675000000,
  1392. [VDD_NOMINAL] = 785000000},
  1393. },
  1394. };
  1395. static const struct freq_tbl ftbl_cam_cc_ife_1_clk_src[] = {
  1396. F(19200000, P_BI_TCXO, 1, 0, 0),
  1397. F(466000000, P_CAM_CC_PLL4_OUT_EVEN, 1, 0, 0),
  1398. F(594000000, P_CAM_CC_PLL4_OUT_EVEN, 1, 0, 0),
  1399. F(675000000, P_CAM_CC_PLL4_OUT_EVEN, 1, 0, 0),
  1400. F(785000000, P_CAM_CC_PLL4_OUT_EVEN, 1, 0, 0),
  1401. { }
  1402. };
  1403. static struct clk_rcg2 cam_cc_ife_1_clk_src = {
  1404. .cmd_rcgr = 0x12018,
  1405. .mnd_width = 0,
  1406. .hid_width = 5,
  1407. .parent_map = cam_cc_parent_map_4,
  1408. .freq_tbl = ftbl_cam_cc_ife_1_clk_src,
  1409. .enable_safe_config = true,
  1410. .flags = HW_CLK_CTRL_MODE,
  1411. .clkr = {
  1412. .crm = &cam_crm,
  1413. .crm_vcd = 1,
  1414. },
  1415. .clkr.hw.init = &(const struct clk_init_data){
  1416. .name = "cam_cc_ife_1_clk_src",
  1417. .parent_data = cam_cc_parent_data_4,
  1418. .num_parents = ARRAY_SIZE(cam_cc_parent_data_4),
  1419. .flags = CLK_SET_RATE_PARENT | CLK_GET_RATE_NOCACHE,
  1420. .ops = &clk_rcg2_crmc_ops,
  1421. },
  1422. .clkr.vdd_data = {
  1423. .vdd_classes = cam_cc_pineapple_regulators_1,
  1424. .num_vdd_classes = ARRAY_SIZE(cam_cc_pineapple_regulators_1),
  1425. .num_rate_max = VDD_NUM,
  1426. .rate_max = (unsigned long[VDD_NUM]) {
  1427. [VDD_LOWER] = 466000000,
  1428. [VDD_LOW] = 594000000,
  1429. [VDD_LOW_L1] = 675000000,
  1430. [VDD_NOMINAL] = 785000000},
  1431. },
  1432. };
  1433. static const struct freq_tbl ftbl_cam_cc_ife_2_clk_src[] = {
  1434. F(466000000, P_CAM_CC_PLL5_OUT_EVEN, 1, 0, 0),
  1435. F(594000000, P_CAM_CC_PLL5_OUT_EVEN, 1, 0, 0),
  1436. F(675000000, P_CAM_CC_PLL5_OUT_EVEN, 1, 0, 0),
  1437. F(785000000, P_CAM_CC_PLL5_OUT_EVEN, 1, 0, 0),
  1438. { }
  1439. };
  1440. static struct clk_rcg2 cam_cc_ife_2_clk_src = {
  1441. .cmd_rcgr = 0x12068,
  1442. .mnd_width = 0,
  1443. .hid_width = 5,
  1444. .parent_map = cam_cc_parent_map_5,
  1445. .freq_tbl = ftbl_cam_cc_ife_2_clk_src,
  1446. .enable_safe_config = true,
  1447. .flags = HW_CLK_CTRL_MODE,
  1448. .clkr = {
  1449. .crm = &cam_crm,
  1450. .crm_vcd = 2,
  1451. },
  1452. .clkr.hw.init = &(const struct clk_init_data){
  1453. .name = "cam_cc_ife_2_clk_src",
  1454. .parent_data = cam_cc_parent_data_5,
  1455. .num_parents = ARRAY_SIZE(cam_cc_parent_data_5),
  1456. .flags = CLK_SET_RATE_PARENT | CLK_GET_RATE_NOCACHE,
  1457. .ops = &clk_rcg2_crmc_ops,
  1458. },
  1459. .clkr.vdd_data = {
  1460. .vdd_classes = cam_cc_pineapple_regulators_1,
  1461. .num_vdd_classes = ARRAY_SIZE(cam_cc_pineapple_regulators_1),
  1462. .num_rate_max = VDD_NUM,
  1463. .rate_max = (unsigned long[VDD_NUM]) {
  1464. [VDD_LOWER] = 466000000,
  1465. [VDD_LOW] = 594000000,
  1466. [VDD_LOW_L1] = 675000000,
  1467. [VDD_NOMINAL] = 785000000},
  1468. },
  1469. };
  1470. static struct clk_rcg2 cam_cc_ife_lite_clk_src = {
  1471. .cmd_rcgr = 0x13000,
  1472. .mnd_width = 0,
  1473. .hid_width = 5,
  1474. .parent_map = cam_cc_parent_map_0,
  1475. .freq_tbl = ftbl_cam_cc_csid_clk_src,
  1476. .enable_safe_config = true,
  1477. .flags = HW_CLK_CTRL_MODE,
  1478. .clkr.hw.init = &(const struct clk_init_data){
  1479. .name = "cam_cc_ife_lite_clk_src",
  1480. .parent_data = cam_cc_parent_data_0,
  1481. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  1482. .flags = CLK_SET_RATE_PARENT,
  1483. .ops = &clk_rcg2_ops,
  1484. },
  1485. .clkr.vdd_data = {
  1486. .vdd_classes = cam_cc_pineapple_regulators_1,
  1487. .num_vdd_classes = ARRAY_SIZE(cam_cc_pineapple_regulators_1),
  1488. .num_rate_max = VDD_NUM,
  1489. .rate_max = (unsigned long[VDD_NUM]) {
  1490. [VDD_LOWER] = 400000000,
  1491. [VDD_LOW] = 480000000},
  1492. },
  1493. };
  1494. static struct clk_rcg2 cam_cc_ife_lite_csid_clk_src = {
  1495. .cmd_rcgr = 0x13028,
  1496. .mnd_width = 0,
  1497. .hid_width = 5,
  1498. .parent_map = cam_cc_parent_map_0,
  1499. .freq_tbl = ftbl_cam_cc_csid_clk_src,
  1500. .enable_safe_config = true,
  1501. .flags = HW_CLK_CTRL_MODE,
  1502. .clkr.hw.init = &(const struct clk_init_data){
  1503. .name = "cam_cc_ife_lite_csid_clk_src",
  1504. .parent_data = cam_cc_parent_data_0,
  1505. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  1506. .flags = CLK_SET_RATE_PARENT,
  1507. .ops = &clk_rcg2_ops,
  1508. },
  1509. .clkr.vdd_data = {
  1510. .vdd_classes = cam_cc_pineapple_regulators_1,
  1511. .num_vdd_classes = ARRAY_SIZE(cam_cc_pineapple_regulators_1),
  1512. .num_rate_max = VDD_NUM,
  1513. .rate_max = (unsigned long[VDD_NUM]) {
  1514. [VDD_LOWER] = 400000000,
  1515. [VDD_LOW] = 480000000},
  1516. },
  1517. };
  1518. static const struct freq_tbl ftbl_cam_cc_ipe_nps_clk_src[] = {
  1519. F(455000000, P_CAM_CC_PLL1_OUT_EVEN, 1, 0, 0),
  1520. F(575000000, P_CAM_CC_PLL1_OUT_EVEN, 1, 0, 0),
  1521. F(675000000, P_CAM_CC_PLL1_OUT_EVEN, 1, 0, 0),
  1522. F(825000000, P_CAM_CC_PLL1_OUT_EVEN, 1, 0, 0),
  1523. { }
  1524. };
  1525. static const struct freq_tbl ftbl_cam_cc_ipe_nps_clk_src_pineapple_v2[] = {
  1526. F(475000000, P_CAM_CC_PLL1_OUT_EVEN, 1, 0, 0),
  1527. F(575000000, P_CAM_CC_PLL1_OUT_EVEN, 1, 0, 0),
  1528. F(675000000, P_CAM_CC_PLL1_OUT_EVEN, 1, 0, 0),
  1529. F(825000000, P_CAM_CC_PLL1_OUT_EVEN, 1, 0, 0),
  1530. { }
  1531. };
  1532. static struct clk_rcg2 cam_cc_ipe_nps_clk_src = {
  1533. .cmd_rcgr = 0x10094,
  1534. .mnd_width = 0,
  1535. .hid_width = 5,
  1536. .parent_map = cam_cc_parent_map_6,
  1537. .freq_tbl = ftbl_cam_cc_ipe_nps_clk_src,
  1538. .enable_safe_config = true,
  1539. .flags = HW_CLK_CTRL_MODE,
  1540. .clkr.hw.init = &(const struct clk_init_data){
  1541. .name = "cam_cc_ipe_nps_clk_src",
  1542. .parent_data = cam_cc_parent_data_6,
  1543. .num_parents = ARRAY_SIZE(cam_cc_parent_data_6),
  1544. .flags = CLK_SET_RATE_PARENT,
  1545. .ops = &clk_rcg2_ops,
  1546. },
  1547. .clkr.vdd_data = {
  1548. .vdd_classes = cam_cc_pineapple_regulators_1,
  1549. .num_vdd_classes = ARRAY_SIZE(cam_cc_pineapple_regulators_1),
  1550. .num_rate_max = VDD_NUM,
  1551. .rate_max = (unsigned long[VDD_NUM]) {
  1552. [VDD_LOWER] = 455000000,
  1553. [VDD_LOW] = 575000000,
  1554. [VDD_LOW_L1] = 675000000,
  1555. [VDD_NOMINAL] = 825000000},
  1556. },
  1557. };
  1558. static const struct freq_tbl ftbl_cam_cc_jpeg_clk_src[] = {
  1559. F(19200000, P_BI_TCXO, 1, 0, 0),
  1560. F(200000000, P_CAM_CC_PLL0_OUT_ODD, 2, 0, 0),
  1561. F(400000000, P_CAM_CC_PLL0_OUT_ODD, 1, 0, 0),
  1562. F(480000000, P_CAM_CC_PLL9_OUT_EVEN, 1, 0, 0),
  1563. F(600000000, P_CAM_CC_PLL0_OUT_EVEN, 1, 0, 0),
  1564. { }
  1565. };
  1566. static struct clk_rcg2 cam_cc_jpeg_clk_src = {
  1567. .cmd_rcgr = 0x13168,
  1568. .mnd_width = 0,
  1569. .hid_width = 5,
  1570. .parent_map = cam_cc_parent_map_0,
  1571. .freq_tbl = ftbl_cam_cc_jpeg_clk_src,
  1572. .enable_safe_config = true,
  1573. .flags = HW_CLK_CTRL_MODE,
  1574. .clkr.hw.init = &(const struct clk_init_data){
  1575. .name = "cam_cc_jpeg_clk_src",
  1576. .parent_data = cam_cc_parent_data_0,
  1577. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  1578. .flags = CLK_SET_RATE_PARENT,
  1579. .ops = &clk_rcg2_ops,
  1580. },
  1581. .clkr.vdd_data = {
  1582. .vdd_classes = cam_cc_pineapple_regulators_1,
  1583. .num_vdd_classes = ARRAY_SIZE(cam_cc_pineapple_regulators_1),
  1584. .num_rate_max = VDD_NUM,
  1585. .rate_max = (unsigned long[VDD_NUM]) {
  1586. [VDD_LOWER] = 200000000,
  1587. [VDD_LOW] = 400000000,
  1588. [VDD_LOW_L1] = 480000000,
  1589. [VDD_NOMINAL] = 600000000},
  1590. },
  1591. };
  1592. static const struct freq_tbl ftbl_cam_cc_mclk0_clk_src[] = {
  1593. F(19200000, P_BI_TCXO, 1, 0, 0),
  1594. F(24000000, P_CAM_CC_PLL2_OUT_EVEN, 10, 1, 4),
  1595. F(68571429, P_CAM_CC_PLL2_OUT_MAIN, 14, 0, 0),
  1596. { }
  1597. };
  1598. static struct clk_rcg2 cam_cc_mclk0_clk_src = {
  1599. .cmd_rcgr = 0x15000,
  1600. .mnd_width = 8,
  1601. .hid_width = 5,
  1602. .parent_map = cam_cc_parent_map_1,
  1603. .freq_tbl = ftbl_cam_cc_mclk0_clk_src,
  1604. .enable_safe_config = true,
  1605. .flags = HW_CLK_CTRL_MODE,
  1606. .clkr.hw.init = &(const struct clk_init_data){
  1607. .name = "cam_cc_mclk0_clk_src",
  1608. .parent_data = cam_cc_parent_data_1,
  1609. .num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
  1610. .flags = CLK_SET_RATE_PARENT,
  1611. .ops = &clk_rcg2_ops,
  1612. },
  1613. .clkr.vdd_data = {
  1614. .vdd_class = &vdd_mxa,
  1615. .num_rate_max = VDD_NUM,
  1616. .rate_max = (unsigned long[VDD_NUM]) {
  1617. [VDD_LOWER] = 68571429},
  1618. },
  1619. };
  1620. static struct clk_rcg2 cam_cc_mclk1_clk_src = {
  1621. .cmd_rcgr = 0x1501c,
  1622. .mnd_width = 8,
  1623. .hid_width = 5,
  1624. .parent_map = cam_cc_parent_map_1,
  1625. .freq_tbl = ftbl_cam_cc_mclk0_clk_src,
  1626. .enable_safe_config = true,
  1627. .flags = HW_CLK_CTRL_MODE,
  1628. .clkr.hw.init = &(const struct clk_init_data){
  1629. .name = "cam_cc_mclk1_clk_src",
  1630. .parent_data = cam_cc_parent_data_1,
  1631. .num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
  1632. .flags = CLK_SET_RATE_PARENT,
  1633. .ops = &clk_rcg2_ops,
  1634. },
  1635. .clkr.vdd_data = {
  1636. .vdd_class = &vdd_mxa,
  1637. .num_rate_max = VDD_NUM,
  1638. .rate_max = (unsigned long[VDD_NUM]) {
  1639. [VDD_LOWER] = 68571429},
  1640. },
  1641. };
  1642. static struct clk_rcg2 cam_cc_mclk2_clk_src = {
  1643. .cmd_rcgr = 0x15038,
  1644. .mnd_width = 8,
  1645. .hid_width = 5,
  1646. .parent_map = cam_cc_parent_map_1,
  1647. .freq_tbl = ftbl_cam_cc_mclk0_clk_src,
  1648. .enable_safe_config = true,
  1649. .flags = HW_CLK_CTRL_MODE,
  1650. .clkr.hw.init = &(const struct clk_init_data){
  1651. .name = "cam_cc_mclk2_clk_src",
  1652. .parent_data = cam_cc_parent_data_1,
  1653. .num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
  1654. .flags = CLK_SET_RATE_PARENT,
  1655. .ops = &clk_rcg2_ops,
  1656. },
  1657. .clkr.vdd_data = {
  1658. .vdd_class = &vdd_mxa,
  1659. .num_rate_max = VDD_NUM,
  1660. .rate_max = (unsigned long[VDD_NUM]) {
  1661. [VDD_LOWER] = 68571429},
  1662. },
  1663. };
  1664. static struct clk_rcg2 cam_cc_mclk3_clk_src = {
  1665. .cmd_rcgr = 0x15054,
  1666. .mnd_width = 8,
  1667. .hid_width = 5,
  1668. .parent_map = cam_cc_parent_map_1,
  1669. .freq_tbl = ftbl_cam_cc_mclk0_clk_src,
  1670. .enable_safe_config = true,
  1671. .flags = HW_CLK_CTRL_MODE,
  1672. .clkr.hw.init = &(const struct clk_init_data){
  1673. .name = "cam_cc_mclk3_clk_src",
  1674. .parent_data = cam_cc_parent_data_1,
  1675. .num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
  1676. .flags = CLK_SET_RATE_PARENT,
  1677. .ops = &clk_rcg2_ops,
  1678. },
  1679. .clkr.vdd_data = {
  1680. .vdd_class = &vdd_mxa,
  1681. .num_rate_max = VDD_NUM,
  1682. .rate_max = (unsigned long[VDD_NUM]) {
  1683. [VDD_LOWER] = 68571429},
  1684. },
  1685. };
  1686. static struct clk_rcg2 cam_cc_mclk4_clk_src = {
  1687. .cmd_rcgr = 0x15070,
  1688. .mnd_width = 8,
  1689. .hid_width = 5,
  1690. .parent_map = cam_cc_parent_map_1,
  1691. .freq_tbl = ftbl_cam_cc_mclk0_clk_src,
  1692. .enable_safe_config = true,
  1693. .flags = HW_CLK_CTRL_MODE,
  1694. .clkr.hw.init = &(const struct clk_init_data){
  1695. .name = "cam_cc_mclk4_clk_src",
  1696. .parent_data = cam_cc_parent_data_1,
  1697. .num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
  1698. .flags = CLK_SET_RATE_PARENT,
  1699. .ops = &clk_rcg2_ops,
  1700. },
  1701. .clkr.vdd_data = {
  1702. .vdd_class = &vdd_mxa,
  1703. .num_rate_max = VDD_NUM,
  1704. .rate_max = (unsigned long[VDD_NUM]) {
  1705. [VDD_LOWER] = 68571429},
  1706. },
  1707. };
  1708. static struct clk_rcg2 cam_cc_mclk5_clk_src = {
  1709. .cmd_rcgr = 0x1508c,
  1710. .mnd_width = 8,
  1711. .hid_width = 5,
  1712. .parent_map = cam_cc_parent_map_1,
  1713. .freq_tbl = ftbl_cam_cc_mclk0_clk_src,
  1714. .enable_safe_config = true,
  1715. .flags = HW_CLK_CTRL_MODE,
  1716. .clkr.hw.init = &(const struct clk_init_data){
  1717. .name = "cam_cc_mclk5_clk_src",
  1718. .parent_data = cam_cc_parent_data_1,
  1719. .num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
  1720. .flags = CLK_SET_RATE_PARENT,
  1721. .ops = &clk_rcg2_ops,
  1722. },
  1723. .clkr.vdd_data = {
  1724. .vdd_class = &vdd_mxa,
  1725. .num_rate_max = VDD_NUM,
  1726. .rate_max = (unsigned long[VDD_NUM]) {
  1727. [VDD_LOWER] = 68571429},
  1728. },
  1729. };
  1730. static struct clk_rcg2 cam_cc_mclk6_clk_src = {
  1731. .cmd_rcgr = 0x150a8,
  1732. .mnd_width = 8,
  1733. .hid_width = 5,
  1734. .parent_map = cam_cc_parent_map_1,
  1735. .freq_tbl = ftbl_cam_cc_mclk0_clk_src,
  1736. .enable_safe_config = true,
  1737. .flags = HW_CLK_CTRL_MODE,
  1738. .clkr.hw.init = &(const struct clk_init_data){
  1739. .name = "cam_cc_mclk6_clk_src",
  1740. .parent_data = cam_cc_parent_data_1,
  1741. .num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
  1742. .flags = CLK_SET_RATE_PARENT,
  1743. .ops = &clk_rcg2_ops,
  1744. },
  1745. .clkr.vdd_data = {
  1746. .vdd_class = &vdd_mxa,
  1747. .num_rate_max = VDD_NUM,
  1748. .rate_max = (unsigned long[VDD_NUM]) {
  1749. [VDD_LOWER] = 68571429},
  1750. },
  1751. };
  1752. static struct clk_rcg2 cam_cc_mclk7_clk_src = {
  1753. .cmd_rcgr = 0x150c4,
  1754. .mnd_width = 8,
  1755. .hid_width = 5,
  1756. .parent_map = cam_cc_parent_map_1,
  1757. .freq_tbl = ftbl_cam_cc_mclk0_clk_src,
  1758. .enable_safe_config = true,
  1759. .flags = HW_CLK_CTRL_MODE,
  1760. .clkr.hw.init = &(const struct clk_init_data){
  1761. .name = "cam_cc_mclk7_clk_src",
  1762. .parent_data = cam_cc_parent_data_1,
  1763. .num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
  1764. .flags = CLK_SET_RATE_PARENT,
  1765. .ops = &clk_rcg2_ops,
  1766. },
  1767. .clkr.vdd_data = {
  1768. .vdd_class = &vdd_mxa,
  1769. .num_rate_max = VDD_NUM,
  1770. .rate_max = (unsigned long[VDD_NUM]) {
  1771. [VDD_LOWER] = 68571429},
  1772. },
  1773. };
  1774. static const struct freq_tbl ftbl_cam_cc_qdss_debug_clk_src[] = {
  1775. F(19200000, P_BI_TCXO, 1, 0, 0),
  1776. F(75000000, P_CAM_CC_PLL0_OUT_EVEN, 8, 0, 0),
  1777. F(150000000, P_CAM_CC_PLL0_OUT_EVEN, 4, 0, 0),
  1778. F(300000000, P_CAM_CC_PLL0_OUT_MAIN, 4, 0, 0),
  1779. { }
  1780. };
  1781. static struct clk_rcg2 cam_cc_qdss_debug_clk_src = {
  1782. .cmd_rcgr = 0x1329c,
  1783. .mnd_width = 0,
  1784. .hid_width = 5,
  1785. .parent_map = cam_cc_parent_map_0,
  1786. .freq_tbl = ftbl_cam_cc_qdss_debug_clk_src,
  1787. .enable_safe_config = true,
  1788. .flags = HW_CLK_CTRL_MODE,
  1789. .clkr.hw.init = &(const struct clk_init_data){
  1790. .name = "cam_cc_qdss_debug_clk_src",
  1791. .parent_data = cam_cc_parent_data_0,
  1792. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  1793. .flags = CLK_SET_RATE_PARENT,
  1794. .ops = &clk_rcg2_ops,
  1795. },
  1796. .clkr.vdd_data = {
  1797. .vdd_class = &vdd_mm,
  1798. .num_rate_max = VDD_NUM,
  1799. .rate_max = (unsigned long[VDD_NUM]) {
  1800. [VDD_LOWER] = 75000000,
  1801. [VDD_LOW] = 150000000,
  1802. [VDD_LOW_L1] = 300000000},
  1803. },
  1804. };
  1805. static const struct freq_tbl ftbl_cam_cc_sfe_0_clk_src[] = {
  1806. F(466000000, P_CAM_CC_PLL6_OUT_EVEN, 1, 0, 0),
  1807. F(594000000, P_CAM_CC_PLL6_OUT_EVEN, 1, 0, 0),
  1808. F(675000000, P_CAM_CC_PLL6_OUT_EVEN, 1, 0, 0),
  1809. F(785000000, P_CAM_CC_PLL6_OUT_EVEN, 1, 0, 0),
  1810. { }
  1811. };
  1812. static struct clk_rcg2 cam_cc_sfe_0_clk_src = {
  1813. .cmd_rcgr = 0x1306c,
  1814. .mnd_width = 0,
  1815. .hid_width = 5,
  1816. .parent_map = cam_cc_parent_map_7,
  1817. .freq_tbl = ftbl_cam_cc_sfe_0_clk_src,
  1818. .enable_safe_config = true,
  1819. .clkr = {
  1820. .crm = &cam_crm,
  1821. .crm_vcd = 3,
  1822. },
  1823. .flags = HW_CLK_CTRL_MODE,
  1824. .clkr.hw.init = &(const struct clk_init_data){
  1825. .name = "cam_cc_sfe_0_clk_src",
  1826. .parent_data = cam_cc_parent_data_7,
  1827. .num_parents = ARRAY_SIZE(cam_cc_parent_data_7),
  1828. .flags = CLK_SET_RATE_PARENT | CLK_GET_RATE_NOCACHE,
  1829. .ops = &clk_rcg2_crmc_ops,
  1830. },
  1831. .clkr.vdd_data = {
  1832. .vdd_classes = cam_cc_pineapple_regulators_1,
  1833. .num_vdd_classes = ARRAY_SIZE(cam_cc_pineapple_regulators_1),
  1834. .num_rate_max = VDD_NUM,
  1835. .rate_max = (unsigned long[VDD_NUM]) {
  1836. [VDD_LOWER] = 466000000,
  1837. [VDD_LOW] = 594000000,
  1838. [VDD_LOW_L1] = 675000000,
  1839. [VDD_NOMINAL] = 785000000},
  1840. },
  1841. };
  1842. static const struct freq_tbl ftbl_cam_cc_sfe_1_clk_src[] = {
  1843. F(466000000, P_CAM_CC_PLL7_OUT_EVEN, 1, 0, 0),
  1844. F(594000000, P_CAM_CC_PLL7_OUT_EVEN, 1, 0, 0),
  1845. F(675000000, P_CAM_CC_PLL7_OUT_EVEN, 1, 0, 0),
  1846. F(785000000, P_CAM_CC_PLL7_OUT_EVEN, 1, 0, 0),
  1847. { }
  1848. };
  1849. static struct clk_rcg2 cam_cc_sfe_1_clk_src = {
  1850. .cmd_rcgr = 0x130bc,
  1851. .mnd_width = 0,
  1852. .hid_width = 5,
  1853. .parent_map = cam_cc_parent_map_8,
  1854. .freq_tbl = ftbl_cam_cc_sfe_1_clk_src,
  1855. .enable_safe_config = true,
  1856. .flags = HW_CLK_CTRL_MODE,
  1857. .clkr = {
  1858. .crm = &cam_crm,
  1859. .crm_vcd = 4,
  1860. },
  1861. .clkr.hw.init = &(const struct clk_init_data){
  1862. .name = "cam_cc_sfe_1_clk_src",
  1863. .parent_data = cam_cc_parent_data_8,
  1864. .num_parents = ARRAY_SIZE(cam_cc_parent_data_8),
  1865. .flags = CLK_SET_RATE_PARENT | CLK_GET_RATE_NOCACHE,
  1866. .ops = &clk_rcg2_crmc_ops,
  1867. },
  1868. .clkr.vdd_data = {
  1869. .vdd_classes = cam_cc_pineapple_regulators_1,
  1870. .num_vdd_classes = ARRAY_SIZE(cam_cc_pineapple_regulators_1),
  1871. .num_rate_max = VDD_NUM,
  1872. .rate_max = (unsigned long[VDD_NUM]) {
  1873. [VDD_LOWER] = 466000000,
  1874. [VDD_LOW] = 594000000,
  1875. [VDD_LOW_L1] = 675000000,
  1876. [VDD_NOMINAL] = 785000000},
  1877. },
  1878. };
  1879. static const struct freq_tbl ftbl_cam_cc_sfe_2_clk_src[] = {
  1880. F(466000000, P_CAM_CC_PLL10_OUT_EVEN, 1, 0, 0),
  1881. F(594000000, P_CAM_CC_PLL10_OUT_EVEN, 1, 0, 0),
  1882. F(675000000, P_CAM_CC_PLL10_OUT_EVEN, 1, 0, 0),
  1883. F(785000000, P_CAM_CC_PLL10_OUT_EVEN, 1, 0, 0),
  1884. { }
  1885. };
  1886. static struct clk_rcg2 cam_cc_sfe_2_clk_src = {
  1887. .cmd_rcgr = 0x1310c,
  1888. .mnd_width = 0,
  1889. .hid_width = 5,
  1890. .parent_map = cam_cc_parent_map_9,
  1891. .freq_tbl = ftbl_cam_cc_sfe_2_clk_src,
  1892. .enable_safe_config = true,
  1893. .flags = HW_CLK_CTRL_MODE,
  1894. .clkr = {
  1895. .crm = &cam_crm,
  1896. .crm_vcd = 5,
  1897. },
  1898. .clkr.hw.init = &(const struct clk_init_data){
  1899. .name = "cam_cc_sfe_2_clk_src",
  1900. .parent_data = cam_cc_parent_data_9,
  1901. .num_parents = ARRAY_SIZE(cam_cc_parent_data_9),
  1902. .flags = CLK_SET_RATE_PARENT | CLK_GET_RATE_NOCACHE,
  1903. .ops = &clk_rcg2_crmc_ops,
  1904. },
  1905. .clkr.vdd_data = {
  1906. .vdd_classes = cam_cc_pineapple_regulators_1,
  1907. .num_vdd_classes = ARRAY_SIZE(cam_cc_pineapple_regulators_1),
  1908. .num_rate_max = VDD_NUM,
  1909. .rate_max = (unsigned long[VDD_NUM]) {
  1910. [VDD_LOWER] = 466000000,
  1911. [VDD_LOW] = 594000000,
  1912. [VDD_LOW_L1] = 675000000,
  1913. [VDD_NOMINAL] = 785000000},
  1914. },
  1915. };
  1916. static const struct freq_tbl ftbl_cam_cc_sleep_clk_src[] = {
  1917. F(32000, P_SLEEP_CLK, 1, 0, 0),
  1918. { }
  1919. };
  1920. static struct clk_rcg2 cam_cc_sleep_clk_src = {
  1921. .cmd_rcgr = 0x132f0,
  1922. .mnd_width = 0,
  1923. .hid_width = 5,
  1924. .parent_map = cam_cc_parent_map_10,
  1925. .freq_tbl = ftbl_cam_cc_sleep_clk_src,
  1926. .clkr.hw.init = &(const struct clk_init_data){
  1927. .name = "cam_cc_sleep_clk_src",
  1928. .parent_data = cam_cc_parent_data_10,
  1929. .num_parents = ARRAY_SIZE(cam_cc_parent_data_10),
  1930. .flags = CLK_SET_RATE_PARENT,
  1931. .ops = &clk_rcg2_ops,
  1932. },
  1933. .clkr.vdd_data = {
  1934. .vdd_class = &vdd_mm,
  1935. .num_rate_max = VDD_NUM,
  1936. .rate_max = (unsigned long[VDD_NUM]) {
  1937. [VDD_LOWER] = 32000},
  1938. },
  1939. };
  1940. static const struct freq_tbl ftbl_cam_cc_slow_ahb_clk_src[] = {
  1941. F(19200000, P_BI_TCXO, 1, 0, 0),
  1942. F(80000000, P_CAM_CC_PLL0_OUT_EVEN, 7.5, 0, 0),
  1943. { }
  1944. };
  1945. static struct clk_rcg2 cam_cc_slow_ahb_clk_src = {
  1946. .cmd_rcgr = 0x10034,
  1947. .mnd_width = 0,
  1948. .hid_width = 5,
  1949. .parent_map = cam_cc_parent_map_0,
  1950. .freq_tbl = ftbl_cam_cc_slow_ahb_clk_src,
  1951. .enable_safe_config = true,
  1952. .flags = HW_CLK_CTRL_MODE,
  1953. .clkr.hw.init = &(const struct clk_init_data){
  1954. .name = "cam_cc_slow_ahb_clk_src",
  1955. .parent_data = cam_cc_parent_data_0,
  1956. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  1957. .flags = CLK_SET_RATE_PARENT,
  1958. .ops = &clk_rcg2_ops,
  1959. },
  1960. .clkr.vdd_data = {
  1961. .vdd_classes = cam_cc_pineapple_regulators_1,
  1962. .num_vdd_classes = ARRAY_SIZE(cam_cc_pineapple_regulators_1),
  1963. .num_rate_max = VDD_NUM,
  1964. .rate_max = (unsigned long[VDD_NUM]) {
  1965. [VDD_LOWER] = 80000000},
  1966. },
  1967. };
  1968. static const struct freq_tbl ftbl_cam_cc_xo_clk_src[] = {
  1969. F(19200000, P_BI_TCXO, 1, 0, 0),
  1970. { }
  1971. };
  1972. static struct clk_rcg2 cam_cc_xo_clk_src = {
  1973. .cmd_rcgr = 0x132d4,
  1974. .mnd_width = 0,
  1975. .hid_width = 5,
  1976. .parent_map = cam_cc_parent_map_11,
  1977. .freq_tbl = ftbl_cam_cc_xo_clk_src,
  1978. .enable_safe_config = true,
  1979. .flags = HW_CLK_CTRL_MODE,
  1980. .clkr.hw.init = &(const struct clk_init_data){
  1981. .name = "cam_cc_xo_clk_src",
  1982. .parent_data = cam_cc_parent_data_11_ao,
  1983. .num_parents = ARRAY_SIZE(cam_cc_parent_data_11_ao),
  1984. .flags = CLK_SET_RATE_PARENT,
  1985. .ops = &clk_rcg2_ops,
  1986. },
  1987. };
  1988. static struct clk_branch cam_cc_bps_ahb_clk = {
  1989. .halt_reg = 0x1004c,
  1990. .halt_check = BRANCH_HALT,
  1991. .clkr = {
  1992. .enable_reg = 0x1004c,
  1993. .enable_mask = BIT(0),
  1994. .hw.init = &(const struct clk_init_data){
  1995. .name = "cam_cc_bps_ahb_clk",
  1996. .parent_hws = (const struct clk_hw*[]){
  1997. &cam_cc_slow_ahb_clk_src.clkr.hw,
  1998. },
  1999. .num_parents = 1,
  2000. .flags = CLK_SET_RATE_PARENT,
  2001. .ops = &clk_branch2_ops,
  2002. },
  2003. },
  2004. };
  2005. static struct clk_branch cam_cc_bps_clk = {
  2006. .halt_reg = 0x10068,
  2007. .halt_check = BRANCH_HALT,
  2008. .clkr = {
  2009. .enable_reg = 0x10068,
  2010. .enable_mask = BIT(0),
  2011. .hw.init = &(const struct clk_init_data){
  2012. .name = "cam_cc_bps_clk",
  2013. .parent_hws = (const struct clk_hw*[]){
  2014. &cam_cc_bps_clk_src.clkr.hw,
  2015. },
  2016. .num_parents = 1,
  2017. .flags = CLK_SET_RATE_PARENT,
  2018. .ops = &clk_branch2_ops,
  2019. },
  2020. },
  2021. };
  2022. static struct clk_branch cam_cc_bps_fast_ahb_clk = {
  2023. .halt_reg = 0x10030,
  2024. .halt_check = BRANCH_HALT,
  2025. .clkr = {
  2026. .enable_reg = 0x10030,
  2027. .enable_mask = BIT(0),
  2028. .hw.init = &(const struct clk_init_data){
  2029. .name = "cam_cc_bps_fast_ahb_clk",
  2030. .parent_hws = (const struct clk_hw*[]){
  2031. &cam_cc_fast_ahb_clk_src.clkr.hw,
  2032. },
  2033. .num_parents = 1,
  2034. .flags = CLK_SET_RATE_PARENT,
  2035. .ops = &clk_branch2_ops,
  2036. },
  2037. },
  2038. };
  2039. static struct clk_branch cam_cc_bps_shift_clk = {
  2040. .halt_reg = 0x10078,
  2041. .halt_check = BRANCH_HALT_VOTED,
  2042. .clkr = {
  2043. .enable_reg = 0x10078,
  2044. .enable_mask = BIT(0),
  2045. .hw.init = &(const struct clk_init_data){
  2046. .name = "cam_cc_bps_shift_clk",
  2047. .parent_hws = (const struct clk_hw*[]){
  2048. &cam_cc_xo_clk_src.clkr.hw,
  2049. },
  2050. .num_parents = 1,
  2051. .flags = CLK_SET_RATE_PARENT,
  2052. .ops = &clk_branch2_ops,
  2053. },
  2054. },
  2055. };
  2056. static struct clk_branch cam_cc_camnoc_axi_nrt_clk = {
  2057. .halt_reg = 0x13284,
  2058. .halt_check = BRANCH_HALT,
  2059. .clkr = {
  2060. .enable_reg = 0x13284,
  2061. .enable_mask = BIT(0),
  2062. .hw.init = &(const struct clk_init_data){
  2063. .name = "cam_cc_camnoc_axi_nrt_clk",
  2064. .parent_hws = (const struct clk_hw*[]){
  2065. &cam_cc_camnoc_axi_rt_clk_src.clkr.hw,
  2066. },
  2067. .num_parents = 1,
  2068. .flags = CLK_SET_RATE_PARENT,
  2069. .ops = &clk_branch2_ops,
  2070. },
  2071. },
  2072. };
  2073. static struct clk_branch cam_cc_camnoc_axi_rt_clk = {
  2074. .halt_reg = 0x13274,
  2075. .halt_check = BRANCH_HALT,
  2076. .clkr = {
  2077. .enable_reg = 0x13274,
  2078. .enable_mask = BIT(0),
  2079. .hw.init = &(const struct clk_init_data){
  2080. .name = "cam_cc_camnoc_axi_rt_clk",
  2081. .parent_hws = (const struct clk_hw*[]){
  2082. &cam_cc_camnoc_axi_rt_clk_src.clkr.hw,
  2083. },
  2084. .num_parents = 1,
  2085. .flags = CLK_SET_RATE_PARENT,
  2086. .ops = &clk_branch2_crm_ops,
  2087. },
  2088. },
  2089. };
  2090. static struct clk_branch cam_cc_camnoc_dcd_xo_clk = {
  2091. .halt_reg = 0x13290,
  2092. .halt_check = BRANCH_HALT,
  2093. .clkr = {
  2094. .enable_reg = 0x13290,
  2095. .enable_mask = BIT(0),
  2096. .hw.init = &(const struct clk_init_data){
  2097. .name = "cam_cc_camnoc_dcd_xo_clk",
  2098. .parent_hws = (const struct clk_hw*[]){
  2099. &cam_cc_xo_clk_src.clkr.hw,
  2100. },
  2101. .num_parents = 1,
  2102. .flags = CLK_SET_RATE_PARENT,
  2103. .ops = &clk_branch2_ops,
  2104. },
  2105. },
  2106. };
  2107. static struct clk_branch cam_cc_camnoc_xo_clk = {
  2108. .halt_reg = 0x13294,
  2109. .halt_check = BRANCH_HALT,
  2110. .clkr = {
  2111. .enable_reg = 0x13294,
  2112. .enable_mask = BIT(0),
  2113. .hw.init = &(const struct clk_init_data){
  2114. .name = "cam_cc_camnoc_xo_clk",
  2115. .parent_hws = (const struct clk_hw*[]){
  2116. &cam_cc_xo_clk_src.clkr.hw,
  2117. },
  2118. .num_parents = 1,
  2119. .flags = CLK_SET_RATE_PARENT,
  2120. .ops = &clk_branch2_ops,
  2121. },
  2122. },
  2123. };
  2124. static struct clk_branch cam_cc_cci_0_clk = {
  2125. .halt_reg = 0x131e4,
  2126. .halt_check = BRANCH_HALT,
  2127. .clkr = {
  2128. .enable_reg = 0x131e4,
  2129. .enable_mask = BIT(0),
  2130. .hw.init = &(const struct clk_init_data){
  2131. .name = "cam_cc_cci_0_clk",
  2132. .parent_hws = (const struct clk_hw*[]){
  2133. &cam_cc_cci_0_clk_src.clkr.hw,
  2134. },
  2135. .num_parents = 1,
  2136. .flags = CLK_SET_RATE_PARENT,
  2137. .ops = &clk_branch2_ops,
  2138. },
  2139. },
  2140. };
  2141. static struct clk_branch cam_cc_cci_1_clk = {
  2142. .halt_reg = 0x13200,
  2143. .halt_check = BRANCH_HALT,
  2144. .clkr = {
  2145. .enable_reg = 0x13200,
  2146. .enable_mask = BIT(0),
  2147. .hw.init = &(const struct clk_init_data){
  2148. .name = "cam_cc_cci_1_clk",
  2149. .parent_hws = (const struct clk_hw*[]){
  2150. &cam_cc_cci_1_clk_src.clkr.hw,
  2151. },
  2152. .num_parents = 1,
  2153. .flags = CLK_SET_RATE_PARENT,
  2154. .ops = &clk_branch2_ops,
  2155. },
  2156. },
  2157. };
  2158. static struct clk_branch cam_cc_cci_2_clk = {
  2159. .halt_reg = 0x1321c,
  2160. .halt_check = BRANCH_HALT,
  2161. .clkr = {
  2162. .enable_reg = 0x1321c,
  2163. .enable_mask = BIT(0),
  2164. .hw.init = &(const struct clk_init_data){
  2165. .name = "cam_cc_cci_2_clk",
  2166. .parent_hws = (const struct clk_hw*[]){
  2167. &cam_cc_cci_2_clk_src.clkr.hw,
  2168. },
  2169. .num_parents = 1,
  2170. .flags = CLK_SET_RATE_PARENT,
  2171. .ops = &clk_branch2_ops,
  2172. },
  2173. },
  2174. };
  2175. static struct clk_branch cam_cc_core_ahb_clk = {
  2176. .halt_reg = 0x132d0,
  2177. .halt_check = BRANCH_HALT_DELAY,
  2178. .clkr = {
  2179. .enable_reg = 0x132d0,
  2180. .enable_mask = BIT(0),
  2181. .hw.init = &(const struct clk_init_data){
  2182. .name = "cam_cc_core_ahb_clk",
  2183. .parent_hws = (const struct clk_hw*[]){
  2184. &cam_cc_slow_ahb_clk_src.clkr.hw,
  2185. },
  2186. .num_parents = 1,
  2187. .flags = CLK_SET_RATE_PARENT,
  2188. .ops = &clk_branch2_ops,
  2189. },
  2190. },
  2191. };
  2192. static struct clk_branch cam_cc_cpas_ahb_clk = {
  2193. .halt_reg = 0x13220,
  2194. .halt_check = BRANCH_HALT,
  2195. .clkr = {
  2196. .enable_reg = 0x13220,
  2197. .enable_mask = BIT(0),
  2198. .hw.init = &(const struct clk_init_data){
  2199. .name = "cam_cc_cpas_ahb_clk",
  2200. .parent_hws = (const struct clk_hw*[]){
  2201. &cam_cc_slow_ahb_clk_src.clkr.hw,
  2202. },
  2203. .num_parents = 1,
  2204. .flags = CLK_SET_RATE_PARENT,
  2205. .ops = &clk_branch2_ops,
  2206. },
  2207. },
  2208. };
  2209. static struct clk_branch cam_cc_cpas_bps_clk = {
  2210. .halt_reg = 0x10074,
  2211. .halt_check = BRANCH_HALT,
  2212. .clkr = {
  2213. .enable_reg = 0x10074,
  2214. .enable_mask = BIT(0),
  2215. .hw.init = &(const struct clk_init_data){
  2216. .name = "cam_cc_cpas_bps_clk",
  2217. .parent_hws = (const struct clk_hw*[]){
  2218. &cam_cc_bps_clk_src.clkr.hw,
  2219. },
  2220. .num_parents = 1,
  2221. .flags = CLK_SET_RATE_PARENT,
  2222. .ops = &clk_branch2_ops,
  2223. },
  2224. },
  2225. };
  2226. static struct clk_branch cam_cc_cpas_cre_clk = {
  2227. .halt_reg = 0x13160,
  2228. .halt_check = BRANCH_HALT,
  2229. .clkr = {
  2230. .enable_reg = 0x13160,
  2231. .enable_mask = BIT(0),
  2232. .hw.init = &(const struct clk_init_data){
  2233. .name = "cam_cc_cpas_cre_clk",
  2234. .parent_hws = (const struct clk_hw*[]){
  2235. &cam_cc_cre_clk_src.clkr.hw,
  2236. },
  2237. .num_parents = 1,
  2238. .flags = CLK_SET_RATE_PARENT,
  2239. .ops = &clk_branch2_ops,
  2240. },
  2241. },
  2242. };
  2243. static struct clk_branch cam_cc_cpas_fast_ahb_clk = {
  2244. .halt_reg = 0x1322c,
  2245. .halt_check = BRANCH_HALT,
  2246. .clkr = {
  2247. .enable_reg = 0x1322c,
  2248. .enable_mask = BIT(0),
  2249. .hw.init = &(const struct clk_init_data){
  2250. .name = "cam_cc_cpas_fast_ahb_clk",
  2251. .parent_hws = (const struct clk_hw*[]){
  2252. &cam_cc_fast_ahb_clk_src.clkr.hw,
  2253. },
  2254. .num_parents = 1,
  2255. .flags = CLK_SET_RATE_PARENT,
  2256. .ops = &clk_branch2_ops,
  2257. },
  2258. },
  2259. };
  2260. static struct clk_branch cam_cc_cpas_ife_0_clk = {
  2261. .halt_reg = 0x1103c,
  2262. .halt_check = BRANCH_HALT,
  2263. .clkr = {
  2264. .enable_reg = 0x1103c,
  2265. .enable_mask = BIT(0),
  2266. .hw.init = &(const struct clk_init_data){
  2267. .name = "cam_cc_cpas_ife_0_clk",
  2268. .parent_hws = (const struct clk_hw*[]){
  2269. &cam_cc_ife_0_clk_src.clkr.hw,
  2270. },
  2271. .num_parents = 1,
  2272. .flags = CLK_SET_RATE_PARENT,
  2273. .ops = &clk_branch2_crm_ops,
  2274. },
  2275. },
  2276. };
  2277. static struct clk_branch cam_cc_cpas_ife_1_clk = {
  2278. .halt_reg = 0x1203c,
  2279. .halt_check = BRANCH_HALT,
  2280. .clkr = {
  2281. .enable_reg = 0x1203c,
  2282. .enable_mask = BIT(0),
  2283. .hw.init = &(const struct clk_init_data){
  2284. .name = "cam_cc_cpas_ife_1_clk",
  2285. .parent_hws = (const struct clk_hw*[]){
  2286. &cam_cc_ife_1_clk_src.clkr.hw,
  2287. },
  2288. .num_parents = 1,
  2289. .flags = CLK_SET_RATE_PARENT,
  2290. .ops = &clk_branch2_crm_ops,
  2291. },
  2292. },
  2293. };
  2294. static struct clk_branch cam_cc_cpas_ife_2_clk = {
  2295. .halt_reg = 0x1208c,
  2296. .halt_check = BRANCH_HALT,
  2297. .clkr = {
  2298. .enable_reg = 0x1208c,
  2299. .enable_mask = BIT(0),
  2300. .hw.init = &(const struct clk_init_data){
  2301. .name = "cam_cc_cpas_ife_2_clk",
  2302. .parent_hws = (const struct clk_hw*[]){
  2303. &cam_cc_ife_2_clk_src.clkr.hw,
  2304. },
  2305. .num_parents = 1,
  2306. .flags = CLK_SET_RATE_PARENT,
  2307. .ops = &clk_branch2_crm_ops,
  2308. },
  2309. },
  2310. };
  2311. static struct clk_branch cam_cc_cpas_ife_lite_clk = {
  2312. .halt_reg = 0x13024,
  2313. .halt_check = BRANCH_HALT,
  2314. .clkr = {
  2315. .enable_reg = 0x13024,
  2316. .enable_mask = BIT(0),
  2317. .hw.init = &(const struct clk_init_data){
  2318. .name = "cam_cc_cpas_ife_lite_clk",
  2319. .parent_hws = (const struct clk_hw*[]){
  2320. &cam_cc_ife_lite_clk_src.clkr.hw,
  2321. },
  2322. .num_parents = 1,
  2323. .flags = CLK_SET_RATE_PARENT,
  2324. .ops = &clk_branch2_ops,
  2325. },
  2326. },
  2327. };
  2328. static struct clk_branch cam_cc_cpas_ipe_nps_clk = {
  2329. .halt_reg = 0x100b8,
  2330. .halt_check = BRANCH_HALT,
  2331. .clkr = {
  2332. .enable_reg = 0x100b8,
  2333. .enable_mask = BIT(0),
  2334. .hw.init = &(const struct clk_init_data){
  2335. .name = "cam_cc_cpas_ipe_nps_clk",
  2336. .parent_hws = (const struct clk_hw*[]){
  2337. &cam_cc_ipe_nps_clk_src.clkr.hw,
  2338. },
  2339. .num_parents = 1,
  2340. .flags = CLK_SET_RATE_PARENT,
  2341. .ops = &clk_branch2_ops,
  2342. },
  2343. },
  2344. };
  2345. static struct clk_branch cam_cc_cpas_sbi_clk = {
  2346. .halt_reg = 0x10104,
  2347. .halt_check = BRANCH_HALT,
  2348. .clkr = {
  2349. .enable_reg = 0x10104,
  2350. .enable_mask = BIT(0),
  2351. .hw.init = &(const struct clk_init_data){
  2352. .name = "cam_cc_cpas_sbi_clk",
  2353. .parent_hws = (const struct clk_hw*[]){
  2354. &cam_cc_ife_0_clk_src.clkr.hw,
  2355. },
  2356. .num_parents = 1,
  2357. .flags = CLK_SET_RATE_PARENT,
  2358. .ops = &clk_branch2_ops,
  2359. },
  2360. },
  2361. };
  2362. static struct clk_branch cam_cc_cpas_sfe_0_clk = {
  2363. .halt_reg = 0x13090,
  2364. .halt_check = BRANCH_HALT,
  2365. .clkr = {
  2366. .enable_reg = 0x13090,
  2367. .enable_mask = BIT(0),
  2368. .hw.init = &(const struct clk_init_data){
  2369. .name = "cam_cc_cpas_sfe_0_clk",
  2370. .parent_hws = (const struct clk_hw*[]){
  2371. &cam_cc_sfe_0_clk_src.clkr.hw,
  2372. },
  2373. .num_parents = 1,
  2374. .flags = CLK_SET_RATE_PARENT,
  2375. .ops = &clk_branch2_crm_ops,
  2376. },
  2377. },
  2378. };
  2379. static struct clk_branch cam_cc_cpas_sfe_1_clk = {
  2380. .halt_reg = 0x130e0,
  2381. .halt_check = BRANCH_HALT,
  2382. .clkr = {
  2383. .enable_reg = 0x130e0,
  2384. .enable_mask = BIT(0),
  2385. .hw.init = &(const struct clk_init_data){
  2386. .name = "cam_cc_cpas_sfe_1_clk",
  2387. .parent_hws = (const struct clk_hw*[]){
  2388. &cam_cc_sfe_1_clk_src.clkr.hw,
  2389. },
  2390. .num_parents = 1,
  2391. .flags = CLK_SET_RATE_PARENT,
  2392. .ops = &clk_branch2_crm_ops,
  2393. },
  2394. },
  2395. };
  2396. static struct clk_branch cam_cc_cpas_sfe_2_clk = {
  2397. .halt_reg = 0x13130,
  2398. .halt_check = BRANCH_HALT,
  2399. .clkr = {
  2400. .enable_reg = 0x13130,
  2401. .enable_mask = BIT(0),
  2402. .hw.init = &(const struct clk_init_data){
  2403. .name = "cam_cc_cpas_sfe_2_clk",
  2404. .parent_hws = (const struct clk_hw*[]){
  2405. &cam_cc_sfe_2_clk_src.clkr.hw,
  2406. },
  2407. .num_parents = 1,
  2408. .flags = CLK_SET_RATE_PARENT,
  2409. .ops = &clk_branch2_crm_ops,
  2410. },
  2411. },
  2412. };
  2413. static struct clk_branch cam_cc_cre_ahb_clk = {
  2414. .halt_reg = 0x13164,
  2415. .halt_check = BRANCH_HALT,
  2416. .clkr = {
  2417. .enable_reg = 0x13164,
  2418. .enable_mask = BIT(0),
  2419. .hw.init = &(const struct clk_init_data){
  2420. .name = "cam_cc_cre_ahb_clk",
  2421. .parent_hws = (const struct clk_hw*[]){
  2422. &cam_cc_slow_ahb_clk_src.clkr.hw,
  2423. },
  2424. .num_parents = 1,
  2425. .flags = CLK_SET_RATE_PARENT,
  2426. .ops = &clk_branch2_ops,
  2427. },
  2428. },
  2429. };
  2430. static struct clk_branch cam_cc_cre_clk = {
  2431. .halt_reg = 0x1315c,
  2432. .halt_check = BRANCH_HALT,
  2433. .clkr = {
  2434. .enable_reg = 0x1315c,
  2435. .enable_mask = BIT(0),
  2436. .hw.init = &(const struct clk_init_data){
  2437. .name = "cam_cc_cre_clk",
  2438. .parent_hws = (const struct clk_hw*[]){
  2439. &cam_cc_cre_clk_src.clkr.hw,
  2440. },
  2441. .num_parents = 1,
  2442. .flags = CLK_SET_RATE_PARENT,
  2443. .ops = &clk_branch2_ops,
  2444. },
  2445. },
  2446. };
  2447. static struct clk_branch cam_cc_csi0phytimer_clk = {
  2448. .halt_reg = 0x150f8,
  2449. .halt_check = BRANCH_HALT,
  2450. .clkr = {
  2451. .enable_reg = 0x150f8,
  2452. .enable_mask = BIT(0),
  2453. .hw.init = &(const struct clk_init_data){
  2454. .name = "cam_cc_csi0phytimer_clk",
  2455. .parent_hws = (const struct clk_hw*[]){
  2456. &cam_cc_csi0phytimer_clk_src.clkr.hw,
  2457. },
  2458. .num_parents = 1,
  2459. .flags = CLK_SET_RATE_PARENT,
  2460. .ops = &clk_branch2_ops,
  2461. },
  2462. },
  2463. };
  2464. static struct clk_branch cam_cc_csi1phytimer_clk = {
  2465. .halt_reg = 0x1511c,
  2466. .halt_check = BRANCH_HALT,
  2467. .clkr = {
  2468. .enable_reg = 0x1511c,
  2469. .enable_mask = BIT(0),
  2470. .hw.init = &(const struct clk_init_data){
  2471. .name = "cam_cc_csi1phytimer_clk",
  2472. .parent_hws = (const struct clk_hw*[]){
  2473. &cam_cc_csi1phytimer_clk_src.clkr.hw,
  2474. },
  2475. .num_parents = 1,
  2476. .flags = CLK_SET_RATE_PARENT,
  2477. .ops = &clk_branch2_ops,
  2478. },
  2479. },
  2480. };
  2481. static struct clk_branch cam_cc_csi2phytimer_clk = {
  2482. .halt_reg = 0x1513c,
  2483. .halt_check = BRANCH_HALT,
  2484. .clkr = {
  2485. .enable_reg = 0x1513c,
  2486. .enable_mask = BIT(0),
  2487. .hw.init = &(const struct clk_init_data){
  2488. .name = "cam_cc_csi2phytimer_clk",
  2489. .parent_hws = (const struct clk_hw*[]){
  2490. &cam_cc_csi2phytimer_clk_src.clkr.hw,
  2491. },
  2492. .num_parents = 1,
  2493. .flags = CLK_SET_RATE_PARENT,
  2494. .ops = &clk_branch2_ops,
  2495. },
  2496. },
  2497. };
  2498. static struct clk_branch cam_cc_csi3phytimer_clk = {
  2499. .halt_reg = 0x1515c,
  2500. .halt_check = BRANCH_HALT,
  2501. .clkr = {
  2502. .enable_reg = 0x1515c,
  2503. .enable_mask = BIT(0),
  2504. .hw.init = &(const struct clk_init_data){
  2505. .name = "cam_cc_csi3phytimer_clk",
  2506. .parent_hws = (const struct clk_hw*[]){
  2507. &cam_cc_csi3phytimer_clk_src.clkr.hw,
  2508. },
  2509. .num_parents = 1,
  2510. .flags = CLK_SET_RATE_PARENT,
  2511. .ops = &clk_branch2_ops,
  2512. },
  2513. },
  2514. };
  2515. static struct clk_branch cam_cc_csi4phytimer_clk = {
  2516. .halt_reg = 0x1517c,
  2517. .halt_check = BRANCH_HALT,
  2518. .clkr = {
  2519. .enable_reg = 0x1517c,
  2520. .enable_mask = BIT(0),
  2521. .hw.init = &(const struct clk_init_data){
  2522. .name = "cam_cc_csi4phytimer_clk",
  2523. .parent_hws = (const struct clk_hw*[]){
  2524. &cam_cc_csi4phytimer_clk_src.clkr.hw,
  2525. },
  2526. .num_parents = 1,
  2527. .flags = CLK_SET_RATE_PARENT,
  2528. .ops = &clk_branch2_ops,
  2529. },
  2530. },
  2531. };
  2532. static struct clk_branch cam_cc_csi5phytimer_clk = {
  2533. .halt_reg = 0x1519c,
  2534. .halt_check = BRANCH_HALT,
  2535. .clkr = {
  2536. .enable_reg = 0x1519c,
  2537. .enable_mask = BIT(0),
  2538. .hw.init = &(const struct clk_init_data){
  2539. .name = "cam_cc_csi5phytimer_clk",
  2540. .parent_hws = (const struct clk_hw*[]){
  2541. &cam_cc_csi5phytimer_clk_src.clkr.hw,
  2542. },
  2543. .num_parents = 1,
  2544. .flags = CLK_SET_RATE_PARENT,
  2545. .ops = &clk_branch2_ops,
  2546. },
  2547. },
  2548. };
  2549. static struct clk_branch cam_cc_csi6phytimer_clk = {
  2550. .halt_reg = 0x151bc,
  2551. .halt_check = BRANCH_HALT,
  2552. .clkr = {
  2553. .enable_reg = 0x151bc,
  2554. .enable_mask = BIT(0),
  2555. .hw.init = &(const struct clk_init_data){
  2556. .name = "cam_cc_csi6phytimer_clk",
  2557. .parent_hws = (const struct clk_hw*[]){
  2558. &cam_cc_csi6phytimer_clk_src.clkr.hw,
  2559. },
  2560. .num_parents = 1,
  2561. .flags = CLK_SET_RATE_PARENT,
  2562. .ops = &clk_branch2_ops,
  2563. },
  2564. },
  2565. };
  2566. static struct clk_branch cam_cc_csi7phytimer_clk = {
  2567. .halt_reg = 0x151dc,
  2568. .halt_check = BRANCH_HALT,
  2569. .clkr = {
  2570. .enable_reg = 0x151dc,
  2571. .enable_mask = BIT(0),
  2572. .hw.init = &(const struct clk_init_data){
  2573. .name = "cam_cc_csi7phytimer_clk",
  2574. .parent_hws = (const struct clk_hw*[]){
  2575. &cam_cc_csi7phytimer_clk_src.clkr.hw,
  2576. },
  2577. .num_parents = 1,
  2578. .flags = CLK_SET_RATE_PARENT,
  2579. .ops = &clk_branch2_ops,
  2580. },
  2581. },
  2582. };
  2583. static struct clk_branch cam_cc_csid_clk = {
  2584. .halt_reg = 0x13250,
  2585. .halt_check = BRANCH_HALT,
  2586. .clkr = {
  2587. .enable_reg = 0x13250,
  2588. .enable_mask = BIT(0),
  2589. .hw.init = &(const struct clk_init_data){
  2590. .name = "cam_cc_csid_clk",
  2591. .parent_hws = (const struct clk_hw*[]){
  2592. &cam_cc_csid_clk_src.clkr.hw,
  2593. },
  2594. .num_parents = 1,
  2595. .flags = CLK_SET_RATE_PARENT,
  2596. .ops = &clk_branch2_crm_ops,
  2597. },
  2598. },
  2599. };
  2600. static struct clk_branch cam_cc_csid_csiphy_rx_clk = {
  2601. .halt_reg = 0x15100,
  2602. .halt_check = BRANCH_HALT,
  2603. .clkr = {
  2604. .enable_reg = 0x15100,
  2605. .enable_mask = BIT(0),
  2606. .hw.init = &(const struct clk_init_data){
  2607. .name = "cam_cc_csid_csiphy_rx_clk",
  2608. .parent_hws = (const struct clk_hw*[]){
  2609. &cam_cc_cphy_rx_clk_src.clkr.hw,
  2610. },
  2611. .num_parents = 1,
  2612. .flags = CLK_SET_RATE_PARENT,
  2613. .ops = &clk_branch2_crm_ops,
  2614. },
  2615. },
  2616. };
  2617. static struct clk_branch cam_cc_csiphy0_clk = {
  2618. .halt_reg = 0x150fc,
  2619. .halt_check = BRANCH_HALT,
  2620. .clkr = {
  2621. .enable_reg = 0x150fc,
  2622. .enable_mask = BIT(0),
  2623. .hw.init = &(const struct clk_init_data){
  2624. .name = "cam_cc_csiphy0_clk",
  2625. .parent_hws = (const struct clk_hw*[]){
  2626. &cam_cc_cphy_rx_clk_src.clkr.hw,
  2627. },
  2628. .num_parents = 1,
  2629. .flags = CLK_SET_RATE_PARENT,
  2630. .ops = &clk_branch2_crm_ops,
  2631. },
  2632. },
  2633. };
  2634. static struct clk_branch cam_cc_csiphy1_clk = {
  2635. .halt_reg = 0x15120,
  2636. .halt_check = BRANCH_HALT,
  2637. .clkr = {
  2638. .enable_reg = 0x15120,
  2639. .enable_mask = BIT(0),
  2640. .hw.init = &(const struct clk_init_data){
  2641. .name = "cam_cc_csiphy1_clk",
  2642. .parent_hws = (const struct clk_hw*[]){
  2643. &cam_cc_cphy_rx_clk_src.clkr.hw,
  2644. },
  2645. .num_parents = 1,
  2646. .flags = CLK_SET_RATE_PARENT,
  2647. .ops = &clk_branch2_crm_ops,
  2648. },
  2649. },
  2650. };
  2651. static struct clk_branch cam_cc_csiphy2_clk = {
  2652. .halt_reg = 0x15140,
  2653. .halt_check = BRANCH_HALT,
  2654. .clkr = {
  2655. .enable_reg = 0x15140,
  2656. .enable_mask = BIT(0),
  2657. .hw.init = &(const struct clk_init_data){
  2658. .name = "cam_cc_csiphy2_clk",
  2659. .parent_hws = (const struct clk_hw*[]){
  2660. &cam_cc_cphy_rx_clk_src.clkr.hw,
  2661. },
  2662. .num_parents = 1,
  2663. .flags = CLK_SET_RATE_PARENT,
  2664. .ops = &clk_branch2_crm_ops,
  2665. },
  2666. },
  2667. };
  2668. static struct clk_branch cam_cc_csiphy3_clk = {
  2669. .halt_reg = 0x15160,
  2670. .halt_check = BRANCH_HALT,
  2671. .clkr = {
  2672. .enable_reg = 0x15160,
  2673. .enable_mask = BIT(0),
  2674. .hw.init = &(const struct clk_init_data){
  2675. .name = "cam_cc_csiphy3_clk",
  2676. .parent_hws = (const struct clk_hw*[]){
  2677. &cam_cc_cphy_rx_clk_src.clkr.hw,
  2678. },
  2679. .num_parents = 1,
  2680. .flags = CLK_SET_RATE_PARENT,
  2681. .ops = &clk_branch2_crm_ops,
  2682. },
  2683. },
  2684. };
  2685. static struct clk_branch cam_cc_csiphy4_clk = {
  2686. .halt_reg = 0x15180,
  2687. .halt_check = BRANCH_HALT,
  2688. .clkr = {
  2689. .enable_reg = 0x15180,
  2690. .enable_mask = BIT(0),
  2691. .hw.init = &(const struct clk_init_data){
  2692. .name = "cam_cc_csiphy4_clk",
  2693. .parent_hws = (const struct clk_hw*[]){
  2694. &cam_cc_cphy_rx_clk_src.clkr.hw,
  2695. },
  2696. .num_parents = 1,
  2697. .flags = CLK_SET_RATE_PARENT,
  2698. .ops = &clk_branch2_crm_ops,
  2699. },
  2700. },
  2701. };
  2702. static struct clk_branch cam_cc_csiphy5_clk = {
  2703. .halt_reg = 0x151a0,
  2704. .halt_check = BRANCH_HALT,
  2705. .clkr = {
  2706. .enable_reg = 0x151a0,
  2707. .enable_mask = BIT(0),
  2708. .hw.init = &(const struct clk_init_data){
  2709. .name = "cam_cc_csiphy5_clk",
  2710. .parent_hws = (const struct clk_hw*[]){
  2711. &cam_cc_cphy_rx_clk_src.clkr.hw,
  2712. },
  2713. .num_parents = 1,
  2714. .flags = CLK_SET_RATE_PARENT,
  2715. .ops = &clk_branch2_crm_ops,
  2716. },
  2717. },
  2718. };
  2719. static struct clk_branch cam_cc_csiphy6_clk = {
  2720. .halt_reg = 0x151c0,
  2721. .halt_check = BRANCH_HALT,
  2722. .clkr = {
  2723. .enable_reg = 0x151c0,
  2724. .enable_mask = BIT(0),
  2725. .hw.init = &(const struct clk_init_data){
  2726. .name = "cam_cc_csiphy6_clk",
  2727. .parent_hws = (const struct clk_hw*[]){
  2728. &cam_cc_cphy_rx_clk_src.clkr.hw,
  2729. },
  2730. .num_parents = 1,
  2731. .flags = CLK_SET_RATE_PARENT,
  2732. .ops = &clk_branch2_crm_ops,
  2733. },
  2734. },
  2735. };
  2736. static struct clk_branch cam_cc_csiphy7_clk = {
  2737. .halt_reg = 0x151e0,
  2738. .halt_check = BRANCH_HALT,
  2739. .clkr = {
  2740. .enable_reg = 0x151e0,
  2741. .enable_mask = BIT(0),
  2742. .hw.init = &(const struct clk_init_data){
  2743. .name = "cam_cc_csiphy7_clk",
  2744. .parent_hws = (const struct clk_hw*[]){
  2745. &cam_cc_cphy_rx_clk_src.clkr.hw,
  2746. },
  2747. .num_parents = 1,
  2748. .flags = CLK_SET_RATE_PARENT,
  2749. .ops = &clk_branch2_crm_ops,
  2750. },
  2751. },
  2752. };
  2753. static struct clk_branch cam_cc_drv_ahb_clk = {
  2754. .halt_reg = 0x13318,
  2755. .halt_check = BRANCH_HALT,
  2756. .clkr = {
  2757. .enable_reg = 0x13318,
  2758. .enable_mask = BIT(0),
  2759. .flags = QCOM_CLK_BOOT_CRITICAL | QCOM_CLK_IS_CRITICAL,
  2760. .hw.init = &(const struct clk_init_data){
  2761. .name = "cam_cc_drv_ahb_clk",
  2762. .parent_hws = (const struct clk_hw*[]){
  2763. &cam_cc_slow_ahb_clk_src.clkr.hw,
  2764. },
  2765. .num_parents = 1,
  2766. .flags = CLK_SET_RATE_PARENT,
  2767. .ops = &clk_branch2_ops,
  2768. },
  2769. },
  2770. };
  2771. static struct clk_branch cam_cc_drv_xo_clk = {
  2772. .halt_reg = 0x13314,
  2773. .halt_check = BRANCH_HALT,
  2774. .clkr = {
  2775. .enable_reg = 0x13314,
  2776. .enable_mask = BIT(0),
  2777. .flags = QCOM_CLK_BOOT_CRITICAL | QCOM_CLK_IS_CRITICAL,
  2778. .hw.init = &(const struct clk_init_data){
  2779. .name = "cam_cc_drv_xo_clk",
  2780. .parent_hws = (const struct clk_hw*[]){
  2781. &cam_cc_xo_clk_src.clkr.hw,
  2782. },
  2783. .num_parents = 1,
  2784. .flags = CLK_SET_RATE_PARENT,
  2785. .ops = &clk_branch2_ops,
  2786. },
  2787. },
  2788. };
  2789. static struct clk_branch cam_cc_icp_ahb_clk = {
  2790. .halt_reg = 0x131c8,
  2791. .halt_check = BRANCH_HALT,
  2792. .clkr = {
  2793. .enable_reg = 0x131c8,
  2794. .enable_mask = BIT(0),
  2795. .hw.init = &(const struct clk_init_data){
  2796. .name = "cam_cc_icp_ahb_clk",
  2797. .parent_hws = (const struct clk_hw*[]){
  2798. &cam_cc_slow_ahb_clk_src.clkr.hw,
  2799. },
  2800. .num_parents = 1,
  2801. .flags = CLK_SET_RATE_PARENT,
  2802. .ops = &clk_branch2_ops,
  2803. },
  2804. },
  2805. };
  2806. static struct clk_branch cam_cc_icp_clk = {
  2807. .halt_reg = 0x131bc,
  2808. .halt_check = BRANCH_HALT,
  2809. .clkr = {
  2810. .enable_reg = 0x131bc,
  2811. .enable_mask = BIT(0),
  2812. .hw.init = &(const struct clk_init_data){
  2813. .name = "cam_cc_icp_clk",
  2814. .parent_hws = (const struct clk_hw*[]){
  2815. &cam_cc_icp_clk_src.clkr.hw,
  2816. },
  2817. .num_parents = 1,
  2818. .flags = CLK_SET_RATE_PARENT,
  2819. .ops = &clk_branch2_ops,
  2820. },
  2821. },
  2822. };
  2823. static struct clk_branch cam_cc_ife_0_clk = {
  2824. .halt_reg = 0x11030,
  2825. .halt_check = BRANCH_HALT,
  2826. .clkr = {
  2827. .enable_reg = 0x11030,
  2828. .enable_mask = BIT(0),
  2829. .hw.init = &(const struct clk_init_data){
  2830. .name = "cam_cc_ife_0_clk",
  2831. .parent_hws = (const struct clk_hw*[]){
  2832. &cam_cc_ife_0_clk_src.clkr.hw,
  2833. },
  2834. .num_parents = 1,
  2835. .flags = CLK_SET_RATE_PARENT,
  2836. .ops = &clk_branch2_crm_ops,
  2837. },
  2838. },
  2839. };
  2840. static struct clk_branch cam_cc_ife_0_fast_ahb_clk = {
  2841. .halt_reg = 0x11048,
  2842. .halt_check = BRANCH_HALT,
  2843. .clkr = {
  2844. .enable_reg = 0x11048,
  2845. .enable_mask = BIT(0),
  2846. .hw.init = &(const struct clk_init_data){
  2847. .name = "cam_cc_ife_0_fast_ahb_clk",
  2848. .parent_hws = (const struct clk_hw*[]){
  2849. &cam_cc_fast_ahb_clk_src.clkr.hw,
  2850. },
  2851. .num_parents = 1,
  2852. .flags = CLK_SET_RATE_PARENT,
  2853. .ops = &clk_branch2_ops,
  2854. },
  2855. },
  2856. };
  2857. static struct clk_branch cam_cc_ife_0_shift_clk = {
  2858. .halt_reg = 0x11064,
  2859. .halt_check = BRANCH_HALT_VOTED,
  2860. .clkr = {
  2861. .enable_reg = 0x11064,
  2862. .enable_mask = BIT(0),
  2863. .hw.init = &(const struct clk_init_data){
  2864. .name = "cam_cc_ife_0_shift_clk",
  2865. .parent_hws = (const struct clk_hw*[]){
  2866. &cam_cc_xo_clk_src.clkr.hw,
  2867. },
  2868. .num_parents = 1,
  2869. .flags = CLK_SET_RATE_PARENT,
  2870. .ops = &clk_branch2_ops,
  2871. },
  2872. },
  2873. };
  2874. static struct clk_branch cam_cc_ife_1_clk = {
  2875. .halt_reg = 0x12030,
  2876. .halt_check = BRANCH_HALT,
  2877. .clkr = {
  2878. .enable_reg = 0x12030,
  2879. .enable_mask = BIT(0),
  2880. .hw.init = &(const struct clk_init_data){
  2881. .name = "cam_cc_ife_1_clk",
  2882. .parent_hws = (const struct clk_hw*[]){
  2883. &cam_cc_ife_1_clk_src.clkr.hw,
  2884. },
  2885. .num_parents = 1,
  2886. .flags = CLK_SET_RATE_PARENT,
  2887. .ops = &clk_branch2_crm_ops,
  2888. },
  2889. },
  2890. };
  2891. static struct clk_branch cam_cc_ife_1_fast_ahb_clk = {
  2892. .halt_reg = 0x12048,
  2893. .halt_check = BRANCH_HALT,
  2894. .clkr = {
  2895. .enable_reg = 0x12048,
  2896. .enable_mask = BIT(0),
  2897. .hw.init = &(const struct clk_init_data){
  2898. .name = "cam_cc_ife_1_fast_ahb_clk",
  2899. .parent_hws = (const struct clk_hw*[]){
  2900. &cam_cc_fast_ahb_clk_src.clkr.hw,
  2901. },
  2902. .num_parents = 1,
  2903. .flags = CLK_SET_RATE_PARENT,
  2904. .ops = &clk_branch2_ops,
  2905. },
  2906. },
  2907. };
  2908. static struct clk_branch cam_cc_ife_1_shift_clk = {
  2909. .halt_reg = 0x1204c,
  2910. .halt_check = BRANCH_HALT_VOTED,
  2911. .clkr = {
  2912. .enable_reg = 0x1204c,
  2913. .enable_mask = BIT(0),
  2914. .hw.init = &(const struct clk_init_data){
  2915. .name = "cam_cc_ife_1_shift_clk",
  2916. .parent_hws = (const struct clk_hw*[]){
  2917. &cam_cc_xo_clk_src.clkr.hw,
  2918. },
  2919. .num_parents = 1,
  2920. .flags = CLK_SET_RATE_PARENT,
  2921. .ops = &clk_branch2_ops,
  2922. },
  2923. },
  2924. };
  2925. static struct clk_branch cam_cc_ife_2_clk = {
  2926. .halt_reg = 0x12080,
  2927. .halt_check = BRANCH_HALT,
  2928. .clkr = {
  2929. .enable_reg = 0x12080,
  2930. .enable_mask = BIT(0),
  2931. .hw.init = &(const struct clk_init_data){
  2932. .name = "cam_cc_ife_2_clk",
  2933. .parent_hws = (const struct clk_hw*[]){
  2934. &cam_cc_ife_2_clk_src.clkr.hw,
  2935. },
  2936. .num_parents = 1,
  2937. .flags = CLK_SET_RATE_PARENT,
  2938. .ops = &clk_branch2_crm_ops,
  2939. },
  2940. },
  2941. };
  2942. static struct clk_branch cam_cc_ife_2_fast_ahb_clk = {
  2943. .halt_reg = 0x12098,
  2944. .halt_check = BRANCH_HALT,
  2945. .clkr = {
  2946. .enable_reg = 0x12098,
  2947. .enable_mask = BIT(0),
  2948. .hw.init = &(const struct clk_init_data){
  2949. .name = "cam_cc_ife_2_fast_ahb_clk",
  2950. .parent_hws = (const struct clk_hw*[]){
  2951. &cam_cc_fast_ahb_clk_src.clkr.hw,
  2952. },
  2953. .num_parents = 1,
  2954. .flags = CLK_SET_RATE_PARENT,
  2955. .ops = &clk_branch2_ops,
  2956. },
  2957. },
  2958. };
  2959. static struct clk_branch cam_cc_ife_2_shift_clk = {
  2960. .halt_reg = 0x1209c,
  2961. .halt_check = BRANCH_HALT_VOTED,
  2962. .clkr = {
  2963. .enable_reg = 0x1209c,
  2964. .enable_mask = BIT(0),
  2965. .hw.init = &(const struct clk_init_data){
  2966. .name = "cam_cc_ife_2_shift_clk",
  2967. .parent_hws = (const struct clk_hw*[]){
  2968. &cam_cc_xo_clk_src.clkr.hw,
  2969. },
  2970. .num_parents = 1,
  2971. .flags = CLK_SET_RATE_PARENT,
  2972. .ops = &clk_branch2_ops,
  2973. },
  2974. },
  2975. };
  2976. static struct clk_branch cam_cc_ife_lite_ahb_clk = {
  2977. .halt_reg = 0x13050,
  2978. .halt_check = BRANCH_HALT,
  2979. .clkr = {
  2980. .enable_reg = 0x13050,
  2981. .enable_mask = BIT(0),
  2982. .hw.init = &(const struct clk_init_data){
  2983. .name = "cam_cc_ife_lite_ahb_clk",
  2984. .parent_hws = (const struct clk_hw*[]){
  2985. &cam_cc_slow_ahb_clk_src.clkr.hw,
  2986. },
  2987. .num_parents = 1,
  2988. .flags = CLK_SET_RATE_PARENT,
  2989. .ops = &clk_branch2_ops,
  2990. },
  2991. },
  2992. };
  2993. static struct clk_branch cam_cc_ife_lite_clk = {
  2994. .halt_reg = 0x13018,
  2995. .halt_check = BRANCH_HALT,
  2996. .clkr = {
  2997. .enable_reg = 0x13018,
  2998. .enable_mask = BIT(0),
  2999. .hw.init = &(const struct clk_init_data){
  3000. .name = "cam_cc_ife_lite_clk",
  3001. .parent_hws = (const struct clk_hw*[]){
  3002. &cam_cc_ife_lite_clk_src.clkr.hw,
  3003. },
  3004. .num_parents = 1,
  3005. .flags = CLK_SET_RATE_PARENT,
  3006. .ops = &clk_branch2_ops,
  3007. },
  3008. },
  3009. };
  3010. static struct clk_branch cam_cc_ife_lite_cphy_rx_clk = {
  3011. .halt_reg = 0x1304c,
  3012. .halt_check = BRANCH_HALT,
  3013. .clkr = {
  3014. .enable_reg = 0x1304c,
  3015. .enable_mask = BIT(0),
  3016. .hw.init = &(const struct clk_init_data){
  3017. .name = "cam_cc_ife_lite_cphy_rx_clk",
  3018. .parent_hws = (const struct clk_hw*[]){
  3019. &cam_cc_cphy_rx_clk_src.clkr.hw,
  3020. },
  3021. .num_parents = 1,
  3022. .flags = CLK_SET_RATE_PARENT,
  3023. .ops = &clk_branch2_crm_ops,
  3024. },
  3025. },
  3026. };
  3027. static struct clk_branch cam_cc_ife_lite_csid_clk = {
  3028. .halt_reg = 0x13040,
  3029. .halt_check = BRANCH_HALT,
  3030. .clkr = {
  3031. .enable_reg = 0x13040,
  3032. .enable_mask = BIT(0),
  3033. .hw.init = &(const struct clk_init_data){
  3034. .name = "cam_cc_ife_lite_csid_clk",
  3035. .parent_hws = (const struct clk_hw*[]){
  3036. &cam_cc_ife_lite_csid_clk_src.clkr.hw,
  3037. },
  3038. .num_parents = 1,
  3039. .flags = CLK_SET_RATE_PARENT,
  3040. .ops = &clk_branch2_ops,
  3041. },
  3042. },
  3043. };
  3044. static struct clk_branch cam_cc_ipe_nps_ahb_clk = {
  3045. .halt_reg = 0x100d0,
  3046. .halt_check = BRANCH_HALT,
  3047. .clkr = {
  3048. .enable_reg = 0x100d0,
  3049. .enable_mask = BIT(0),
  3050. .hw.init = &(const struct clk_init_data){
  3051. .name = "cam_cc_ipe_nps_ahb_clk",
  3052. .parent_hws = (const struct clk_hw*[]){
  3053. &cam_cc_slow_ahb_clk_src.clkr.hw,
  3054. },
  3055. .num_parents = 1,
  3056. .flags = CLK_SET_RATE_PARENT,
  3057. .ops = &clk_branch2_ops,
  3058. },
  3059. },
  3060. };
  3061. static struct clk_branch cam_cc_ipe_nps_clk = {
  3062. .halt_reg = 0x100ac,
  3063. .halt_check = BRANCH_HALT,
  3064. .clkr = {
  3065. .enable_reg = 0x100ac,
  3066. .enable_mask = BIT(0),
  3067. .hw.init = &(const struct clk_init_data){
  3068. .name = "cam_cc_ipe_nps_clk",
  3069. .parent_hws = (const struct clk_hw*[]){
  3070. &cam_cc_ipe_nps_clk_src.clkr.hw,
  3071. },
  3072. .num_parents = 1,
  3073. .flags = CLK_SET_RATE_PARENT,
  3074. .ops = &clk_branch2_ops,
  3075. },
  3076. },
  3077. };
  3078. static struct clk_branch cam_cc_ipe_nps_fast_ahb_clk = {
  3079. .halt_reg = 0x100d4,
  3080. .halt_check = BRANCH_HALT,
  3081. .clkr = {
  3082. .enable_reg = 0x100d4,
  3083. .enable_mask = BIT(0),
  3084. .hw.init = &(const struct clk_init_data){
  3085. .name = "cam_cc_ipe_nps_fast_ahb_clk",
  3086. .parent_hws = (const struct clk_hw*[]){
  3087. &cam_cc_fast_ahb_clk_src.clkr.hw,
  3088. },
  3089. .num_parents = 1,
  3090. .flags = CLK_SET_RATE_PARENT,
  3091. .ops = &clk_branch2_ops,
  3092. },
  3093. },
  3094. };
  3095. static struct clk_branch cam_cc_ipe_pps_clk = {
  3096. .halt_reg = 0x100bc,
  3097. .halt_check = BRANCH_HALT,
  3098. .clkr = {
  3099. .enable_reg = 0x100bc,
  3100. .enable_mask = BIT(0),
  3101. .hw.init = &(const struct clk_init_data){
  3102. .name = "cam_cc_ipe_pps_clk",
  3103. .parent_hws = (const struct clk_hw*[]){
  3104. &cam_cc_ipe_nps_clk_src.clkr.hw,
  3105. },
  3106. .num_parents = 1,
  3107. .flags = CLK_SET_RATE_PARENT,
  3108. .ops = &clk_branch2_ops,
  3109. },
  3110. },
  3111. };
  3112. static struct clk_branch cam_cc_ipe_pps_fast_ahb_clk = {
  3113. .halt_reg = 0x100d8,
  3114. .halt_check = BRANCH_HALT,
  3115. .clkr = {
  3116. .enable_reg = 0x100d8,
  3117. .enable_mask = BIT(0),
  3118. .hw.init = &(const struct clk_init_data){
  3119. .name = "cam_cc_ipe_pps_fast_ahb_clk",
  3120. .parent_hws = (const struct clk_hw*[]){
  3121. &cam_cc_fast_ahb_clk_src.clkr.hw,
  3122. },
  3123. .num_parents = 1,
  3124. .flags = CLK_SET_RATE_PARENT,
  3125. .ops = &clk_branch2_ops,
  3126. },
  3127. },
  3128. };
  3129. static struct clk_branch cam_cc_ipe_shift_clk = {
  3130. .halt_reg = 0x100dc,
  3131. .halt_check = BRANCH_HALT_VOTED,
  3132. .clkr = {
  3133. .enable_reg = 0x100dc,
  3134. .enable_mask = BIT(0),
  3135. .hw.init = &(const struct clk_init_data){
  3136. .name = "cam_cc_ipe_shift_clk",
  3137. .parent_hws = (const struct clk_hw*[]){
  3138. &cam_cc_xo_clk_src.clkr.hw,
  3139. },
  3140. .num_parents = 1,
  3141. .flags = CLK_SET_RATE_PARENT,
  3142. .ops = &clk_branch2_ops,
  3143. },
  3144. },
  3145. };
  3146. static struct clk_branch cam_cc_jpeg_1_clk = {
  3147. .halt_reg = 0x1318c,
  3148. .halt_check = BRANCH_HALT,
  3149. .clkr = {
  3150. .enable_reg = 0x1318c,
  3151. .enable_mask = BIT(0),
  3152. .hw.init = &(const struct clk_init_data){
  3153. .name = "cam_cc_jpeg_1_clk",
  3154. .parent_hws = (const struct clk_hw*[]){
  3155. &cam_cc_jpeg_clk_src.clkr.hw,
  3156. },
  3157. .num_parents = 1,
  3158. .flags = CLK_SET_RATE_PARENT,
  3159. .ops = &clk_branch2_ops,
  3160. },
  3161. },
  3162. };
  3163. static struct clk_branch cam_cc_jpeg_clk = {
  3164. .halt_reg = 0x13180,
  3165. .halt_check = BRANCH_HALT,
  3166. .clkr = {
  3167. .enable_reg = 0x13180,
  3168. .enable_mask = BIT(0),
  3169. .hw.init = &(const struct clk_init_data){
  3170. .name = "cam_cc_jpeg_clk",
  3171. .parent_hws = (const struct clk_hw*[]){
  3172. &cam_cc_jpeg_clk_src.clkr.hw,
  3173. },
  3174. .num_parents = 1,
  3175. .flags = CLK_SET_RATE_PARENT,
  3176. .ops = &clk_branch2_ops,
  3177. },
  3178. },
  3179. };
  3180. static struct clk_branch cam_cc_mclk0_clk = {
  3181. .halt_reg = 0x15018,
  3182. .halt_check = BRANCH_HALT,
  3183. .clkr = {
  3184. .enable_reg = 0x15018,
  3185. .enable_mask = BIT(0),
  3186. .hw.init = &(const struct clk_init_data){
  3187. .name = "cam_cc_mclk0_clk",
  3188. .parent_hws = (const struct clk_hw*[]){
  3189. &cam_cc_mclk0_clk_src.clkr.hw,
  3190. },
  3191. .num_parents = 1,
  3192. .flags = CLK_SET_RATE_PARENT,
  3193. .ops = &clk_branch2_ops,
  3194. },
  3195. },
  3196. };
  3197. static struct clk_branch cam_cc_mclk1_clk = {
  3198. .halt_reg = 0x15034,
  3199. .halt_check = BRANCH_HALT,
  3200. .clkr = {
  3201. .enable_reg = 0x15034,
  3202. .enable_mask = BIT(0),
  3203. .hw.init = &(const struct clk_init_data){
  3204. .name = "cam_cc_mclk1_clk",
  3205. .parent_hws = (const struct clk_hw*[]){
  3206. &cam_cc_mclk1_clk_src.clkr.hw,
  3207. },
  3208. .num_parents = 1,
  3209. .flags = CLK_SET_RATE_PARENT,
  3210. .ops = &clk_branch2_ops,
  3211. },
  3212. },
  3213. };
  3214. static struct clk_branch cam_cc_mclk2_clk = {
  3215. .halt_reg = 0x15050,
  3216. .halt_check = BRANCH_HALT,
  3217. .clkr = {
  3218. .enable_reg = 0x15050,
  3219. .enable_mask = BIT(0),
  3220. .hw.init = &(const struct clk_init_data){
  3221. .name = "cam_cc_mclk2_clk",
  3222. .parent_hws = (const struct clk_hw*[]){
  3223. &cam_cc_mclk2_clk_src.clkr.hw,
  3224. },
  3225. .num_parents = 1,
  3226. .flags = CLK_SET_RATE_PARENT,
  3227. .ops = &clk_branch2_ops,
  3228. },
  3229. },
  3230. };
  3231. static struct clk_branch cam_cc_mclk3_clk = {
  3232. .halt_reg = 0x1506c,
  3233. .halt_check = BRANCH_HALT,
  3234. .clkr = {
  3235. .enable_reg = 0x1506c,
  3236. .enable_mask = BIT(0),
  3237. .hw.init = &(const struct clk_init_data){
  3238. .name = "cam_cc_mclk3_clk",
  3239. .parent_hws = (const struct clk_hw*[]){
  3240. &cam_cc_mclk3_clk_src.clkr.hw,
  3241. },
  3242. .num_parents = 1,
  3243. .flags = CLK_SET_RATE_PARENT,
  3244. .ops = &clk_branch2_ops,
  3245. },
  3246. },
  3247. };
  3248. static struct clk_branch cam_cc_mclk4_clk = {
  3249. .halt_reg = 0x15088,
  3250. .halt_check = BRANCH_HALT,
  3251. .clkr = {
  3252. .enable_reg = 0x15088,
  3253. .enable_mask = BIT(0),
  3254. .hw.init = &(const struct clk_init_data){
  3255. .name = "cam_cc_mclk4_clk",
  3256. .parent_hws = (const struct clk_hw*[]){
  3257. &cam_cc_mclk4_clk_src.clkr.hw,
  3258. },
  3259. .num_parents = 1,
  3260. .flags = CLK_SET_RATE_PARENT,
  3261. .ops = &clk_branch2_ops,
  3262. },
  3263. },
  3264. };
  3265. static struct clk_branch cam_cc_mclk5_clk = {
  3266. .halt_reg = 0x150a4,
  3267. .halt_check = BRANCH_HALT,
  3268. .clkr = {
  3269. .enable_reg = 0x150a4,
  3270. .enable_mask = BIT(0),
  3271. .hw.init = &(const struct clk_init_data){
  3272. .name = "cam_cc_mclk5_clk",
  3273. .parent_hws = (const struct clk_hw*[]){
  3274. &cam_cc_mclk5_clk_src.clkr.hw,
  3275. },
  3276. .num_parents = 1,
  3277. .flags = CLK_SET_RATE_PARENT,
  3278. .ops = &clk_branch2_ops,
  3279. },
  3280. },
  3281. };
  3282. static struct clk_branch cam_cc_mclk6_clk = {
  3283. .halt_reg = 0x150c0,
  3284. .halt_check = BRANCH_HALT,
  3285. .clkr = {
  3286. .enable_reg = 0x150c0,
  3287. .enable_mask = BIT(0),
  3288. .hw.init = &(const struct clk_init_data){
  3289. .name = "cam_cc_mclk6_clk",
  3290. .parent_hws = (const struct clk_hw*[]){
  3291. &cam_cc_mclk6_clk_src.clkr.hw,
  3292. },
  3293. .num_parents = 1,
  3294. .flags = CLK_SET_RATE_PARENT,
  3295. .ops = &clk_branch2_ops,
  3296. },
  3297. },
  3298. };
  3299. static struct clk_branch cam_cc_mclk7_clk = {
  3300. .halt_reg = 0x150dc,
  3301. .halt_check = BRANCH_HALT,
  3302. .clkr = {
  3303. .enable_reg = 0x150dc,
  3304. .enable_mask = BIT(0),
  3305. .hw.init = &(const struct clk_init_data){
  3306. .name = "cam_cc_mclk7_clk",
  3307. .parent_hws = (const struct clk_hw*[]){
  3308. &cam_cc_mclk7_clk_src.clkr.hw,
  3309. },
  3310. .num_parents = 1,
  3311. .flags = CLK_SET_RATE_PARENT,
  3312. .ops = &clk_branch2_ops,
  3313. },
  3314. },
  3315. };
  3316. static struct clk_branch cam_cc_qdss_debug_clk = {
  3317. .halt_reg = 0x132b4,
  3318. .halt_check = BRANCH_HALT,
  3319. .clkr = {
  3320. .enable_reg = 0x132b4,
  3321. .enable_mask = BIT(0),
  3322. .hw.init = &(const struct clk_init_data){
  3323. .name = "cam_cc_qdss_debug_clk",
  3324. .parent_hws = (const struct clk_hw*[]){
  3325. &cam_cc_qdss_debug_clk_src.clkr.hw,
  3326. },
  3327. .num_parents = 1,
  3328. .flags = CLK_SET_RATE_PARENT,
  3329. .ops = &clk_branch2_ops,
  3330. },
  3331. },
  3332. };
  3333. static struct clk_branch cam_cc_qdss_debug_xo_clk = {
  3334. .halt_reg = 0x132b8,
  3335. .halt_check = BRANCH_HALT,
  3336. .clkr = {
  3337. .enable_reg = 0x132b8,
  3338. .enable_mask = BIT(0),
  3339. .hw.init = &(const struct clk_init_data){
  3340. .name = "cam_cc_qdss_debug_xo_clk",
  3341. .parent_hws = (const struct clk_hw*[]){
  3342. &cam_cc_xo_clk_src.clkr.hw,
  3343. },
  3344. .num_parents = 1,
  3345. .flags = CLK_SET_RATE_PARENT,
  3346. .ops = &clk_branch2_ops,
  3347. },
  3348. },
  3349. };
  3350. static struct clk_branch cam_cc_sbi_clk = {
  3351. .halt_reg = 0x100f8,
  3352. .halt_check = BRANCH_HALT,
  3353. .clkr = {
  3354. .enable_reg = 0x100f8,
  3355. .enable_mask = BIT(0),
  3356. .hw.init = &(const struct clk_init_data){
  3357. .name = "cam_cc_sbi_clk",
  3358. .parent_hws = (const struct clk_hw*[]){
  3359. &cam_cc_ife_0_clk_src.clkr.hw,
  3360. },
  3361. .num_parents = 1,
  3362. .flags = CLK_SET_RATE_PARENT,
  3363. .ops = &clk_branch2_ops,
  3364. },
  3365. },
  3366. };
  3367. static struct clk_branch cam_cc_sbi_fast_ahb_clk = {
  3368. .halt_reg = 0x10108,
  3369. .halt_check = BRANCH_HALT,
  3370. .clkr = {
  3371. .enable_reg = 0x10108,
  3372. .enable_mask = BIT(0),
  3373. .hw.init = &(const struct clk_init_data){
  3374. .name = "cam_cc_sbi_fast_ahb_clk",
  3375. .parent_hws = (const struct clk_hw*[]){
  3376. &cam_cc_fast_ahb_clk_src.clkr.hw,
  3377. },
  3378. .num_parents = 1,
  3379. .flags = CLK_SET_RATE_PARENT,
  3380. .ops = &clk_branch2_ops,
  3381. },
  3382. },
  3383. };
  3384. static struct clk_branch cam_cc_sbi_shift_clk = {
  3385. .halt_reg = 0x1010c,
  3386. .halt_check = BRANCH_HALT_VOTED,
  3387. .clkr = {
  3388. .enable_reg = 0x1010c,
  3389. .enable_mask = BIT(0),
  3390. .hw.init = &(const struct clk_init_data){
  3391. .name = "cam_cc_sbi_shift_clk",
  3392. .parent_hws = (const struct clk_hw*[]){
  3393. &cam_cc_xo_clk_src.clkr.hw,
  3394. },
  3395. .num_parents = 1,
  3396. .flags = CLK_SET_RATE_PARENT,
  3397. .ops = &clk_branch2_ops,
  3398. },
  3399. },
  3400. };
  3401. static struct clk_branch cam_cc_sfe_0_clk = {
  3402. .halt_reg = 0x13084,
  3403. .halt_check = BRANCH_HALT,
  3404. .clkr = {
  3405. .enable_reg = 0x13084,
  3406. .enable_mask = BIT(0),
  3407. .hw.init = &(const struct clk_init_data){
  3408. .name = "cam_cc_sfe_0_clk",
  3409. .parent_hws = (const struct clk_hw*[]){
  3410. &cam_cc_sfe_0_clk_src.clkr.hw,
  3411. },
  3412. .num_parents = 1,
  3413. .flags = CLK_SET_RATE_PARENT,
  3414. .ops = &clk_branch2_crm_ops,
  3415. },
  3416. },
  3417. };
  3418. static struct clk_branch cam_cc_sfe_0_fast_ahb_clk = {
  3419. .halt_reg = 0x1309c,
  3420. .halt_check = BRANCH_HALT,
  3421. .clkr = {
  3422. .enable_reg = 0x1309c,
  3423. .enable_mask = BIT(0),
  3424. .hw.init = &(const struct clk_init_data){
  3425. .name = "cam_cc_sfe_0_fast_ahb_clk",
  3426. .parent_hws = (const struct clk_hw*[]){
  3427. &cam_cc_fast_ahb_clk_src.clkr.hw,
  3428. },
  3429. .num_parents = 1,
  3430. .flags = CLK_SET_RATE_PARENT,
  3431. .ops = &clk_branch2_ops,
  3432. },
  3433. },
  3434. };
  3435. static struct clk_branch cam_cc_sfe_0_shift_clk = {
  3436. .halt_reg = 0x130a0,
  3437. .halt_check = BRANCH_HALT_VOTED,
  3438. .clkr = {
  3439. .enable_reg = 0x130a0,
  3440. .enable_mask = BIT(0),
  3441. .hw.init = &(const struct clk_init_data){
  3442. .name = "cam_cc_sfe_0_shift_clk",
  3443. .parent_hws = (const struct clk_hw*[]){
  3444. &cam_cc_xo_clk_src.clkr.hw,
  3445. },
  3446. .num_parents = 1,
  3447. .flags = CLK_SET_RATE_PARENT,
  3448. .ops = &clk_branch2_ops,
  3449. },
  3450. },
  3451. };
  3452. static struct clk_branch cam_cc_sfe_1_clk = {
  3453. .halt_reg = 0x130d4,
  3454. .halt_check = BRANCH_HALT,
  3455. .clkr = {
  3456. .enable_reg = 0x130d4,
  3457. .enable_mask = BIT(0),
  3458. .hw.init = &(const struct clk_init_data){
  3459. .name = "cam_cc_sfe_1_clk",
  3460. .parent_hws = (const struct clk_hw*[]){
  3461. &cam_cc_sfe_1_clk_src.clkr.hw,
  3462. },
  3463. .num_parents = 1,
  3464. .flags = CLK_SET_RATE_PARENT,
  3465. .ops = &clk_branch2_crm_ops,
  3466. },
  3467. },
  3468. };
  3469. static struct clk_branch cam_cc_sfe_1_fast_ahb_clk = {
  3470. .halt_reg = 0x130ec,
  3471. .halt_check = BRANCH_HALT,
  3472. .clkr = {
  3473. .enable_reg = 0x130ec,
  3474. .enable_mask = BIT(0),
  3475. .hw.init = &(const struct clk_init_data){
  3476. .name = "cam_cc_sfe_1_fast_ahb_clk",
  3477. .parent_hws = (const struct clk_hw*[]){
  3478. &cam_cc_fast_ahb_clk_src.clkr.hw,
  3479. },
  3480. .num_parents = 1,
  3481. .flags = CLK_SET_RATE_PARENT,
  3482. .ops = &clk_branch2_ops,
  3483. },
  3484. },
  3485. };
  3486. static struct clk_branch cam_cc_sfe_1_shift_clk = {
  3487. .halt_reg = 0x130f0,
  3488. .halt_check = BRANCH_HALT_VOTED,
  3489. .clkr = {
  3490. .enable_reg = 0x130f0,
  3491. .enable_mask = BIT(0),
  3492. .hw.init = &(const struct clk_init_data){
  3493. .name = "cam_cc_sfe_1_shift_clk",
  3494. .parent_hws = (const struct clk_hw*[]){
  3495. &cam_cc_xo_clk_src.clkr.hw,
  3496. },
  3497. .num_parents = 1,
  3498. .flags = CLK_SET_RATE_PARENT,
  3499. .ops = &clk_branch2_ops,
  3500. },
  3501. },
  3502. };
  3503. static struct clk_branch cam_cc_sfe_2_clk = {
  3504. .halt_reg = 0x13124,
  3505. .halt_check = BRANCH_HALT,
  3506. .clkr = {
  3507. .enable_reg = 0x13124,
  3508. .enable_mask = BIT(0),
  3509. .hw.init = &(const struct clk_init_data){
  3510. .name = "cam_cc_sfe_2_clk",
  3511. .parent_hws = (const struct clk_hw*[]){
  3512. &cam_cc_sfe_2_clk_src.clkr.hw,
  3513. },
  3514. .num_parents = 1,
  3515. .flags = CLK_SET_RATE_PARENT,
  3516. .ops = &clk_branch2_crm_ops,
  3517. },
  3518. },
  3519. };
  3520. static struct clk_branch cam_cc_sfe_2_fast_ahb_clk = {
  3521. .halt_reg = 0x1313c,
  3522. .halt_check = BRANCH_HALT,
  3523. .clkr = {
  3524. .enable_reg = 0x1313c,
  3525. .enable_mask = BIT(0),
  3526. .hw.init = &(const struct clk_init_data){
  3527. .name = "cam_cc_sfe_2_fast_ahb_clk",
  3528. .parent_hws = (const struct clk_hw*[]){
  3529. &cam_cc_fast_ahb_clk_src.clkr.hw,
  3530. },
  3531. .num_parents = 1,
  3532. .flags = CLK_SET_RATE_PARENT,
  3533. .ops = &clk_branch2_ops,
  3534. },
  3535. },
  3536. };
  3537. static struct clk_branch cam_cc_sfe_2_shift_clk = {
  3538. .halt_reg = 0x13140,
  3539. .halt_check = BRANCH_HALT_VOTED,
  3540. .clkr = {
  3541. .enable_reg = 0x13140,
  3542. .enable_mask = BIT(0),
  3543. .hw.init = &(const struct clk_init_data){
  3544. .name = "cam_cc_sfe_2_shift_clk",
  3545. .parent_hws = (const struct clk_hw*[]){
  3546. &cam_cc_xo_clk_src.clkr.hw,
  3547. },
  3548. .num_parents = 1,
  3549. .flags = CLK_SET_RATE_PARENT,
  3550. .ops = &clk_branch2_ops,
  3551. },
  3552. },
  3553. };
  3554. static struct clk_branch cam_cc_sleep_clk = {
  3555. .halt_reg = 0x13308,
  3556. .halt_check = BRANCH_HALT,
  3557. .clkr = {
  3558. .enable_reg = 0x13308,
  3559. .enable_mask = BIT(0),
  3560. .hw.init = &(const struct clk_init_data){
  3561. .name = "cam_cc_sleep_clk",
  3562. .parent_hws = (const struct clk_hw*[]){
  3563. &cam_cc_sleep_clk_src.clkr.hw,
  3564. },
  3565. .num_parents = 1,
  3566. .flags = CLK_SET_RATE_PARENT,
  3567. .ops = &clk_branch2_ops,
  3568. },
  3569. },
  3570. };
  3571. static struct clk_branch cam_cc_titan_top_shift_clk = {
  3572. .halt_reg = 0x1330c,
  3573. .halt_check = BRANCH_HALT_VOTED,
  3574. .clkr = {
  3575. .enable_reg = 0x1330c,
  3576. .enable_mask = BIT(0),
  3577. .hw.init = &(const struct clk_init_data){
  3578. .name = "cam_cc_titan_top_shift_clk",
  3579. .parent_hws = (const struct clk_hw*[]){
  3580. &cam_cc_xo_clk_src.clkr.hw,
  3581. },
  3582. .num_parents = 1,
  3583. .flags = CLK_SET_RATE_PARENT,
  3584. .ops = &clk_branch2_ops,
  3585. },
  3586. },
  3587. };
  3588. static struct clk_regmap *cam_cc_pineapple_clocks[] = {
  3589. [CAM_CC_BPS_AHB_CLK] = &cam_cc_bps_ahb_clk.clkr,
  3590. [CAM_CC_BPS_CLK] = &cam_cc_bps_clk.clkr,
  3591. [CAM_CC_BPS_CLK_SRC] = &cam_cc_bps_clk_src.clkr,
  3592. [CAM_CC_BPS_FAST_AHB_CLK] = &cam_cc_bps_fast_ahb_clk.clkr,
  3593. [CAM_CC_BPS_SHIFT_CLK] = &cam_cc_bps_shift_clk.clkr,
  3594. [CAM_CC_CAMNOC_AXI_NRT_CLK] = &cam_cc_camnoc_axi_nrt_clk.clkr,
  3595. [CAM_CC_CAMNOC_AXI_RT_CLK] = &cam_cc_camnoc_axi_rt_clk.clkr,
  3596. [CAM_CC_CAMNOC_AXI_RT_CLK_SRC] = &cam_cc_camnoc_axi_rt_clk_src.clkr,
  3597. [CAM_CC_CAMNOC_DCD_XO_CLK] = &cam_cc_camnoc_dcd_xo_clk.clkr,
  3598. [CAM_CC_CAMNOC_XO_CLK] = &cam_cc_camnoc_xo_clk.clkr,
  3599. [CAM_CC_CCI_0_CLK] = &cam_cc_cci_0_clk.clkr,
  3600. [CAM_CC_CCI_0_CLK_SRC] = &cam_cc_cci_0_clk_src.clkr,
  3601. [CAM_CC_CCI_1_CLK] = &cam_cc_cci_1_clk.clkr,
  3602. [CAM_CC_CCI_1_CLK_SRC] = &cam_cc_cci_1_clk_src.clkr,
  3603. [CAM_CC_CCI_2_CLK] = &cam_cc_cci_2_clk.clkr,
  3604. [CAM_CC_CCI_2_CLK_SRC] = &cam_cc_cci_2_clk_src.clkr,
  3605. [CAM_CC_CORE_AHB_CLK] = &cam_cc_core_ahb_clk.clkr,
  3606. [CAM_CC_CPAS_AHB_CLK] = &cam_cc_cpas_ahb_clk.clkr,
  3607. [CAM_CC_CPAS_BPS_CLK] = &cam_cc_cpas_bps_clk.clkr,
  3608. [CAM_CC_CPAS_CRE_CLK] = &cam_cc_cpas_cre_clk.clkr,
  3609. [CAM_CC_CPAS_FAST_AHB_CLK] = &cam_cc_cpas_fast_ahb_clk.clkr,
  3610. [CAM_CC_CPAS_IFE_0_CLK] = &cam_cc_cpas_ife_0_clk.clkr,
  3611. [CAM_CC_CPAS_IFE_1_CLK] = &cam_cc_cpas_ife_1_clk.clkr,
  3612. [CAM_CC_CPAS_IFE_2_CLK] = &cam_cc_cpas_ife_2_clk.clkr,
  3613. [CAM_CC_CPAS_IFE_LITE_CLK] = &cam_cc_cpas_ife_lite_clk.clkr,
  3614. [CAM_CC_CPAS_IPE_NPS_CLK] = &cam_cc_cpas_ipe_nps_clk.clkr,
  3615. [CAM_CC_CPAS_SBI_CLK] = &cam_cc_cpas_sbi_clk.clkr,
  3616. [CAM_CC_CPAS_SFE_0_CLK] = &cam_cc_cpas_sfe_0_clk.clkr,
  3617. [CAM_CC_CPAS_SFE_1_CLK] = &cam_cc_cpas_sfe_1_clk.clkr,
  3618. [CAM_CC_CPAS_SFE_2_CLK] = &cam_cc_cpas_sfe_2_clk.clkr,
  3619. [CAM_CC_CPHY_RX_CLK_SRC] = &cam_cc_cphy_rx_clk_src.clkr,
  3620. [CAM_CC_CRE_AHB_CLK] = &cam_cc_cre_ahb_clk.clkr,
  3621. [CAM_CC_CRE_CLK] = &cam_cc_cre_clk.clkr,
  3622. [CAM_CC_CRE_CLK_SRC] = &cam_cc_cre_clk_src.clkr,
  3623. [CAM_CC_CSI0PHYTIMER_CLK] = &cam_cc_csi0phytimer_clk.clkr,
  3624. [CAM_CC_CSI0PHYTIMER_CLK_SRC] = &cam_cc_csi0phytimer_clk_src.clkr,
  3625. [CAM_CC_CSI1PHYTIMER_CLK] = &cam_cc_csi1phytimer_clk.clkr,
  3626. [CAM_CC_CSI1PHYTIMER_CLK_SRC] = &cam_cc_csi1phytimer_clk_src.clkr,
  3627. [CAM_CC_CSI2PHYTIMER_CLK] = &cam_cc_csi2phytimer_clk.clkr,
  3628. [CAM_CC_CSI2PHYTIMER_CLK_SRC] = &cam_cc_csi2phytimer_clk_src.clkr,
  3629. [CAM_CC_CSI3PHYTIMER_CLK] = &cam_cc_csi3phytimer_clk.clkr,
  3630. [CAM_CC_CSI3PHYTIMER_CLK_SRC] = &cam_cc_csi3phytimer_clk_src.clkr,
  3631. [CAM_CC_CSI4PHYTIMER_CLK] = &cam_cc_csi4phytimer_clk.clkr,
  3632. [CAM_CC_CSI4PHYTIMER_CLK_SRC] = &cam_cc_csi4phytimer_clk_src.clkr,
  3633. [CAM_CC_CSI5PHYTIMER_CLK] = &cam_cc_csi5phytimer_clk.clkr,
  3634. [CAM_CC_CSI5PHYTIMER_CLK_SRC] = &cam_cc_csi5phytimer_clk_src.clkr,
  3635. [CAM_CC_CSI6PHYTIMER_CLK] = &cam_cc_csi6phytimer_clk.clkr,
  3636. [CAM_CC_CSI6PHYTIMER_CLK_SRC] = &cam_cc_csi6phytimer_clk_src.clkr,
  3637. [CAM_CC_CSI7PHYTIMER_CLK] = &cam_cc_csi7phytimer_clk.clkr,
  3638. [CAM_CC_CSI7PHYTIMER_CLK_SRC] = &cam_cc_csi7phytimer_clk_src.clkr,
  3639. [CAM_CC_CSID_CLK] = &cam_cc_csid_clk.clkr,
  3640. [CAM_CC_CSID_CLK_SRC] = &cam_cc_csid_clk_src.clkr,
  3641. [CAM_CC_CSID_CSIPHY_RX_CLK] = &cam_cc_csid_csiphy_rx_clk.clkr,
  3642. [CAM_CC_CSIPHY0_CLK] = &cam_cc_csiphy0_clk.clkr,
  3643. [CAM_CC_CSIPHY1_CLK] = &cam_cc_csiphy1_clk.clkr,
  3644. [CAM_CC_CSIPHY2_CLK] = &cam_cc_csiphy2_clk.clkr,
  3645. [CAM_CC_CSIPHY3_CLK] = &cam_cc_csiphy3_clk.clkr,
  3646. [CAM_CC_CSIPHY4_CLK] = &cam_cc_csiphy4_clk.clkr,
  3647. [CAM_CC_CSIPHY5_CLK] = &cam_cc_csiphy5_clk.clkr,
  3648. [CAM_CC_CSIPHY6_CLK] = &cam_cc_csiphy6_clk.clkr,
  3649. [CAM_CC_CSIPHY7_CLK] = &cam_cc_csiphy7_clk.clkr,
  3650. [CAM_CC_DRV_AHB_CLK] = &cam_cc_drv_ahb_clk.clkr,
  3651. [CAM_CC_DRV_XO_CLK] = &cam_cc_drv_xo_clk.clkr,
  3652. [CAM_CC_FAST_AHB_CLK_SRC] = &cam_cc_fast_ahb_clk_src.clkr,
  3653. [CAM_CC_ICP_AHB_CLK] = &cam_cc_icp_ahb_clk.clkr,
  3654. [CAM_CC_ICP_CLK] = &cam_cc_icp_clk.clkr,
  3655. [CAM_CC_ICP_CLK_SRC] = &cam_cc_icp_clk_src.clkr,
  3656. [CAM_CC_IFE_0_CLK] = &cam_cc_ife_0_clk.clkr,
  3657. [CAM_CC_IFE_0_CLK_SRC] = &cam_cc_ife_0_clk_src.clkr,
  3658. [CAM_CC_IFE_0_FAST_AHB_CLK] = &cam_cc_ife_0_fast_ahb_clk.clkr,
  3659. [CAM_CC_IFE_0_SHIFT_CLK] = &cam_cc_ife_0_shift_clk.clkr,
  3660. [CAM_CC_IFE_1_CLK] = &cam_cc_ife_1_clk.clkr,
  3661. [CAM_CC_IFE_1_CLK_SRC] = &cam_cc_ife_1_clk_src.clkr,
  3662. [CAM_CC_IFE_1_FAST_AHB_CLK] = &cam_cc_ife_1_fast_ahb_clk.clkr,
  3663. [CAM_CC_IFE_1_SHIFT_CLK] = &cam_cc_ife_1_shift_clk.clkr,
  3664. [CAM_CC_IFE_2_CLK] = &cam_cc_ife_2_clk.clkr,
  3665. [CAM_CC_IFE_2_CLK_SRC] = &cam_cc_ife_2_clk_src.clkr,
  3666. [CAM_CC_IFE_2_FAST_AHB_CLK] = &cam_cc_ife_2_fast_ahb_clk.clkr,
  3667. [CAM_CC_IFE_2_SHIFT_CLK] = &cam_cc_ife_2_shift_clk.clkr,
  3668. [CAM_CC_IFE_LITE_AHB_CLK] = &cam_cc_ife_lite_ahb_clk.clkr,
  3669. [CAM_CC_IFE_LITE_CLK] = &cam_cc_ife_lite_clk.clkr,
  3670. [CAM_CC_IFE_LITE_CLK_SRC] = &cam_cc_ife_lite_clk_src.clkr,
  3671. [CAM_CC_IFE_LITE_CPHY_RX_CLK] = &cam_cc_ife_lite_cphy_rx_clk.clkr,
  3672. [CAM_CC_IFE_LITE_CSID_CLK] = &cam_cc_ife_lite_csid_clk.clkr,
  3673. [CAM_CC_IFE_LITE_CSID_CLK_SRC] = &cam_cc_ife_lite_csid_clk_src.clkr,
  3674. [CAM_CC_IPE_NPS_AHB_CLK] = &cam_cc_ipe_nps_ahb_clk.clkr,
  3675. [CAM_CC_IPE_NPS_CLK] = &cam_cc_ipe_nps_clk.clkr,
  3676. [CAM_CC_IPE_NPS_CLK_SRC] = &cam_cc_ipe_nps_clk_src.clkr,
  3677. [CAM_CC_IPE_NPS_FAST_AHB_CLK] = &cam_cc_ipe_nps_fast_ahb_clk.clkr,
  3678. [CAM_CC_IPE_PPS_CLK] = &cam_cc_ipe_pps_clk.clkr,
  3679. [CAM_CC_IPE_PPS_FAST_AHB_CLK] = &cam_cc_ipe_pps_fast_ahb_clk.clkr,
  3680. [CAM_CC_IPE_SHIFT_CLK] = &cam_cc_ipe_shift_clk.clkr,
  3681. [CAM_CC_JPEG_1_CLK] = &cam_cc_jpeg_1_clk.clkr,
  3682. [CAM_CC_JPEG_CLK] = &cam_cc_jpeg_clk.clkr,
  3683. [CAM_CC_JPEG_CLK_SRC] = &cam_cc_jpeg_clk_src.clkr,
  3684. [CAM_CC_MCLK0_CLK] = &cam_cc_mclk0_clk.clkr,
  3685. [CAM_CC_MCLK0_CLK_SRC] = &cam_cc_mclk0_clk_src.clkr,
  3686. [CAM_CC_MCLK1_CLK] = &cam_cc_mclk1_clk.clkr,
  3687. [CAM_CC_MCLK1_CLK_SRC] = &cam_cc_mclk1_clk_src.clkr,
  3688. [CAM_CC_MCLK2_CLK] = &cam_cc_mclk2_clk.clkr,
  3689. [CAM_CC_MCLK2_CLK_SRC] = &cam_cc_mclk2_clk_src.clkr,
  3690. [CAM_CC_MCLK3_CLK] = &cam_cc_mclk3_clk.clkr,
  3691. [CAM_CC_MCLK3_CLK_SRC] = &cam_cc_mclk3_clk_src.clkr,
  3692. [CAM_CC_MCLK4_CLK] = &cam_cc_mclk4_clk.clkr,
  3693. [CAM_CC_MCLK4_CLK_SRC] = &cam_cc_mclk4_clk_src.clkr,
  3694. [CAM_CC_MCLK5_CLK] = &cam_cc_mclk5_clk.clkr,
  3695. [CAM_CC_MCLK5_CLK_SRC] = &cam_cc_mclk5_clk_src.clkr,
  3696. [CAM_CC_MCLK6_CLK] = &cam_cc_mclk6_clk.clkr,
  3697. [CAM_CC_MCLK6_CLK_SRC] = &cam_cc_mclk6_clk_src.clkr,
  3698. [CAM_CC_MCLK7_CLK] = &cam_cc_mclk7_clk.clkr,
  3699. [CAM_CC_MCLK7_CLK_SRC] = &cam_cc_mclk7_clk_src.clkr,
  3700. [CAM_CC_PLL0] = &cam_cc_pll0.clkr,
  3701. [CAM_CC_PLL0_OUT_EVEN] = &cam_cc_pll0_out_even.clkr,
  3702. [CAM_CC_PLL0_OUT_ODD] = &cam_cc_pll0_out_odd.clkr,
  3703. [CAM_CC_PLL1] = &cam_cc_pll1.clkr,
  3704. [CAM_CC_PLL10] = &cam_cc_pll10.clkr,
  3705. [CAM_CC_PLL10_OUT_EVEN] = &cam_cc_pll10_out_even.clkr,
  3706. [CAM_CC_PLL1_OUT_EVEN] = &cam_cc_pll1_out_even.clkr,
  3707. [CAM_CC_PLL2] = &cam_cc_pll2.clkr,
  3708. [CAM_CC_PLL3] = &cam_cc_pll3.clkr,
  3709. [CAM_CC_PLL3_OUT_EVEN] = &cam_cc_pll3_out_even.clkr,
  3710. [CAM_CC_PLL4] = &cam_cc_pll4.clkr,
  3711. [CAM_CC_PLL4_OUT_EVEN] = &cam_cc_pll4_out_even.clkr,
  3712. [CAM_CC_PLL5] = &cam_cc_pll5.clkr,
  3713. [CAM_CC_PLL5_OUT_EVEN] = &cam_cc_pll5_out_even.clkr,
  3714. [CAM_CC_PLL6] = &cam_cc_pll6.clkr,
  3715. [CAM_CC_PLL6_OUT_EVEN] = &cam_cc_pll6_out_even.clkr,
  3716. [CAM_CC_PLL7] = &cam_cc_pll7.clkr,
  3717. [CAM_CC_PLL7_OUT_EVEN] = &cam_cc_pll7_out_even.clkr,
  3718. [CAM_CC_PLL8] = &cam_cc_pll8.clkr,
  3719. [CAM_CC_PLL8_OUT_EVEN] = &cam_cc_pll8_out_even.clkr,
  3720. [CAM_CC_PLL9] = &cam_cc_pll9.clkr,
  3721. [CAM_CC_PLL9_OUT_EVEN] = &cam_cc_pll9_out_even.clkr,
  3722. [CAM_CC_PLL9_OUT_ODD] = &cam_cc_pll9_out_odd.clkr,
  3723. [CAM_CC_QDSS_DEBUG_CLK] = &cam_cc_qdss_debug_clk.clkr,
  3724. [CAM_CC_QDSS_DEBUG_CLK_SRC] = &cam_cc_qdss_debug_clk_src.clkr,
  3725. [CAM_CC_QDSS_DEBUG_XO_CLK] = &cam_cc_qdss_debug_xo_clk.clkr,
  3726. [CAM_CC_SBI_CLK] = &cam_cc_sbi_clk.clkr,
  3727. [CAM_CC_SBI_FAST_AHB_CLK] = &cam_cc_sbi_fast_ahb_clk.clkr,
  3728. [CAM_CC_SBI_SHIFT_CLK] = &cam_cc_sbi_shift_clk.clkr,
  3729. [CAM_CC_SFE_0_CLK] = &cam_cc_sfe_0_clk.clkr,
  3730. [CAM_CC_SFE_0_CLK_SRC] = &cam_cc_sfe_0_clk_src.clkr,
  3731. [CAM_CC_SFE_0_FAST_AHB_CLK] = &cam_cc_sfe_0_fast_ahb_clk.clkr,
  3732. [CAM_CC_SFE_0_SHIFT_CLK] = &cam_cc_sfe_0_shift_clk.clkr,
  3733. [CAM_CC_SFE_1_CLK] = &cam_cc_sfe_1_clk.clkr,
  3734. [CAM_CC_SFE_1_CLK_SRC] = &cam_cc_sfe_1_clk_src.clkr,
  3735. [CAM_CC_SFE_1_FAST_AHB_CLK] = &cam_cc_sfe_1_fast_ahb_clk.clkr,
  3736. [CAM_CC_SFE_1_SHIFT_CLK] = &cam_cc_sfe_1_shift_clk.clkr,
  3737. [CAM_CC_SFE_2_CLK] = &cam_cc_sfe_2_clk.clkr,
  3738. [CAM_CC_SFE_2_CLK_SRC] = &cam_cc_sfe_2_clk_src.clkr,
  3739. [CAM_CC_SFE_2_FAST_AHB_CLK] = &cam_cc_sfe_2_fast_ahb_clk.clkr,
  3740. [CAM_CC_SFE_2_SHIFT_CLK] = &cam_cc_sfe_2_shift_clk.clkr,
  3741. [CAM_CC_SLEEP_CLK] = &cam_cc_sleep_clk.clkr,
  3742. [CAM_CC_SLEEP_CLK_SRC] = &cam_cc_sleep_clk_src.clkr,
  3743. [CAM_CC_SLOW_AHB_CLK_SRC] = &cam_cc_slow_ahb_clk_src.clkr,
  3744. [CAM_CC_TITAN_TOP_SHIFT_CLK] = &cam_cc_titan_top_shift_clk.clkr,
  3745. [CAM_CC_XO_CLK_SRC] = &cam_cc_xo_clk_src.clkr,
  3746. };
  3747. static const struct qcom_reset_map cam_cc_pineapple_resets[] = {
  3748. [CAM_CC_BPS_BCR] = { 0x10000 },
  3749. [CAM_CC_DRV_BCR] = { 0x13310 },
  3750. [CAM_CC_ICP_BCR] = { 0x131a0 },
  3751. [CAM_CC_IFE_0_BCR] = { 0x11000 },
  3752. [CAM_CC_IFE_1_BCR] = { 0x12000 },
  3753. [CAM_CC_IFE_2_BCR] = { 0x12050 },
  3754. [CAM_CC_IPE_0_BCR] = { 0x1007c },
  3755. [CAM_CC_QDSS_DEBUG_BCR] = { 0x13298 },
  3756. [CAM_CC_SBI_BCR] = { 0x100e0 },
  3757. [CAM_CC_SFE_0_BCR] = { 0x13054 },
  3758. [CAM_CC_SFE_1_BCR] = { 0x130a4 },
  3759. [CAM_CC_SFE_2_BCR] = { 0x130f4 },
  3760. };
  3761. static const struct regmap_config cam_cc_pineapple_regmap_config = {
  3762. .reg_bits = 32,
  3763. .reg_stride = 4,
  3764. .val_bits = 32,
  3765. .max_register = 0x1603c,
  3766. .fast_io = true,
  3767. };
  3768. static struct qcom_cc_desc cam_cc_pineapple_desc = {
  3769. .config = &cam_cc_pineapple_regmap_config,
  3770. .clks = cam_cc_pineapple_clocks,
  3771. .num_clks = ARRAY_SIZE(cam_cc_pineapple_clocks),
  3772. .resets = cam_cc_pineapple_resets,
  3773. .num_resets = ARRAY_SIZE(cam_cc_pineapple_resets),
  3774. .clk_regulators = cam_cc_pineapple_regulators,
  3775. .num_clk_regulators = ARRAY_SIZE(cam_cc_pineapple_regulators),
  3776. };
  3777. static const struct of_device_id cam_cc_pineapple_match_table[] = {
  3778. { .compatible = "qcom,pineapple-camcc" },
  3779. { .compatible = "qcom,pineapple-camcc-v2" },
  3780. { }
  3781. };
  3782. MODULE_DEVICE_TABLE(of, cam_cc_pineapple_match_table);
  3783. static void cam_cc_pineapple_fixup_pineapplev2(struct regmap *regmap)
  3784. {
  3785. clk_lucid_ole_pll_configure(&cam_cc_pll1, regmap, &cam_cc_pll1_config_pineapple_v2);
  3786. cam_cc_ipe_nps_clk_src.freq_tbl = ftbl_cam_cc_ipe_nps_clk_src_pineapple_v2;
  3787. cam_cc_ipe_nps_clk_src.clkr.vdd_data.rate_max[VDD_LOWER] = 475000000;
  3788. }
  3789. static int cam_cc_pineapple_fixup(struct platform_device *pdev, struct regmap *regmap)
  3790. {
  3791. const char *compat = NULL;
  3792. int compatlen = 0;
  3793. compat = of_get_property(pdev->dev.of_node, "compatible", &compatlen);
  3794. if (!compat || compatlen <= 0)
  3795. return -EINVAL;
  3796. if (!strcmp(compat, "qcom,pineapple-camcc-v2"))
  3797. cam_cc_pineapple_fixup_pineapplev2(regmap);
  3798. return 0;
  3799. }
  3800. static int cam_cc_pineapple_probe(struct platform_device *pdev)
  3801. {
  3802. struct regmap *regmap;
  3803. int ret;
  3804. regmap = qcom_cc_map(pdev, &cam_cc_pineapple_desc);
  3805. if (IS_ERR(regmap))
  3806. return PTR_ERR(regmap);
  3807. ret = qcom_cc_runtime_init(pdev, &cam_cc_pineapple_desc);
  3808. if (ret)
  3809. return ret;
  3810. ret = pm_runtime_get_sync(&pdev->dev);
  3811. if (ret)
  3812. return ret;
  3813. clk_lucid_ole_pll_configure(&cam_cc_pll0, regmap, &cam_cc_pll0_config);
  3814. clk_lucid_ole_pll_configure(&cam_cc_pll1, regmap, &cam_cc_pll1_config);
  3815. clk_lucid_ole_pll_configure(&cam_cc_pll10, regmap, &cam_cc_pll10_config);
  3816. clk_rivian_ole_pll_configure(&cam_cc_pll2, regmap, &cam_cc_pll2_config);
  3817. clk_lucid_ole_pll_configure(&cam_cc_pll3, regmap, &cam_cc_pll3_config);
  3818. clk_lucid_ole_pll_configure(&cam_cc_pll4, regmap, &cam_cc_pll4_config);
  3819. clk_lucid_ole_pll_configure(&cam_cc_pll5, regmap, &cam_cc_pll5_config);
  3820. clk_lucid_ole_pll_configure(&cam_cc_pll6, regmap, &cam_cc_pll6_config);
  3821. clk_lucid_ole_pll_configure(&cam_cc_pll7, regmap, &cam_cc_pll7_config);
  3822. clk_lucid_ole_pll_configure(&cam_cc_pll8, regmap, &cam_cc_pll8_config);
  3823. clk_lucid_ole_pll_configure(&cam_cc_pll9, regmap, &cam_cc_pll9_config);
  3824. ret = cam_cc_pineapple_fixup(pdev, regmap);
  3825. if (ret)
  3826. return ret;
  3827. /*
  3828. * Keep clocks always enabled:
  3829. * cam_cc_gdsc_clk
  3830. */
  3831. regmap_update_bits(regmap, 0x132ec, BIT(0), BIT(0));
  3832. ret = qcom_cc_really_probe(pdev, &cam_cc_pineapple_desc, regmap);
  3833. if (ret) {
  3834. dev_err(&pdev->dev, "Failed to register CAM CC clocks\n");
  3835. return ret;
  3836. }
  3837. pm_runtime_put_sync(&pdev->dev);
  3838. dev_info(&pdev->dev, "Registered CAM CC clocks\n");
  3839. return ret;
  3840. }
  3841. static void cam_cc_pineapple_sync_state(struct device *dev)
  3842. {
  3843. qcom_cc_sync_state(dev, &cam_cc_pineapple_desc);
  3844. }
  3845. static const struct dev_pm_ops cam_cc_pineapple_pm_ops = {
  3846. SET_RUNTIME_PM_OPS(qcom_cc_runtime_suspend, qcom_cc_runtime_resume, NULL)
  3847. SET_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend,
  3848. pm_runtime_force_resume)
  3849. };
  3850. static struct platform_driver cam_cc_pineapple_driver = {
  3851. .probe = cam_cc_pineapple_probe,
  3852. .driver = {
  3853. .name = "cam_cc-pineapple",
  3854. .of_match_table = cam_cc_pineapple_match_table,
  3855. .sync_state = cam_cc_pineapple_sync_state,
  3856. .pm = &cam_cc_pineapple_pm_ops,
  3857. },
  3858. };
  3859. static int __init cam_cc_pineapple_init(void)
  3860. {
  3861. return platform_driver_register(&cam_cc_pineapple_driver);
  3862. }
  3863. subsys_initcall(cam_cc_pineapple_init);
  3864. static void __exit cam_cc_pineapple_exit(void)
  3865. {
  3866. platform_driver_unregister(&cam_cc_pineapple_driver);
  3867. }
  3868. module_exit(cam_cc_pineapple_exit);
  3869. MODULE_DESCRIPTION("QTI CAM_CC PINEAPPLE Driver");
  3870. MODULE_LICENSE("GPL");