camcc-cliffs.c 94 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2023, Qualcomm Innovation Center, Inc. All rights reserved.
  4. */
  5. #include <linux/clk-provider.h>
  6. #include <linux/kernel.h>
  7. #include <linux/module.h>
  8. #include <linux/of_device.h>
  9. #include <linux/of.h>
  10. #include <linux/pm_runtime.h>
  11. #include <linux/regmap.h>
  12. #include <dt-bindings/clock/qcom,camcc-cliffs.h>
  13. #include "clk-alpha-pll.h"
  14. #include "clk-branch.h"
  15. #include "clk-rcg.h"
  16. #include "common.h"
  17. #include "reset.h"
  18. #include "vdd-level.h"
  19. static DEFINE_VDD_REGULATORS(vdd_mm, VDD_NOMINAL + 1, 1, vdd_corner);
  20. static DEFINE_VDD_REGULATORS(vdd_mx, VDD_LOW_L1 + 1, 1, vdd_corner);
  21. static DEFINE_VDD_REGULATORS(vdd_mxc, VDD_NOMINAL + 1, 1, vdd_corner);
  22. static struct clk_vdd_class *cam_cc_cliffs_regulators[] = {
  23. &vdd_mm,
  24. &vdd_mx,
  25. &vdd_mxc,
  26. };
  27. static struct clk_vdd_class *cam_cc_cliffs_regulators_1[] = {
  28. &vdd_mm,
  29. &vdd_mxc,
  30. };
  31. static struct clk_crm cam_crm = {
  32. .name = "cam_crm",
  33. };
  34. enum {
  35. P_BI_TCXO,
  36. P_CAM_CC_PLL0_OUT_EVEN,
  37. P_CAM_CC_PLL0_OUT_MAIN,
  38. P_CAM_CC_PLL0_OUT_ODD,
  39. P_CAM_CC_PLL1_OUT_EVEN,
  40. P_CAM_CC_PLL2_OUT_EVEN,
  41. P_CAM_CC_PLL2_OUT_MAIN,
  42. P_CAM_CC_PLL3_OUT_EVEN,
  43. P_CAM_CC_PLL4_OUT_EVEN,
  44. P_CAM_CC_PLL5_OUT_EVEN,
  45. P_CAM_CC_PLL6_OUT_EVEN,
  46. P_CAM_CC_PLL7_OUT_EVEN,
  47. P_CAM_CC_PLL8_OUT_EVEN,
  48. P_CAM_CC_PLL9_OUT_EVEN,
  49. P_CAM_CC_PLL9_OUT_ODD,
  50. P_SLEEP_CLK,
  51. };
  52. static const struct pll_vco lucid_ole_vco[] = {
  53. { 249600000, 2300000000, 0 },
  54. };
  55. static const struct pll_vco rivian_ole_vco[] = {
  56. { 777000000, 1285000000, 0 },
  57. };
  58. /* 1200MHz Configuration */
  59. static const struct alpha_pll_config cam_cc_pll0_config = {
  60. .l = 0x3e,
  61. .cal_l = 0x44,
  62. .cal_l_ringosc = 0x44,
  63. .alpha = 0x8000,
  64. .config_ctl_val = 0x20485699,
  65. .config_ctl_hi_val = 0x00182261,
  66. .config_ctl_hi1_val = 0x82aa299c,
  67. .test_ctl_val = 0x00000000,
  68. .test_ctl_hi_val = 0x00000003,
  69. .test_ctl_hi1_val = 0x00009000,
  70. .test_ctl_hi2_val = 0x00000034,
  71. .user_ctl_val = 0x00008400,
  72. .user_ctl_hi_val = 0x00000005,
  73. };
  74. static struct clk_alpha_pll cam_cc_pll0 = {
  75. .offset = 0x0,
  76. .vco_table = lucid_ole_vco,
  77. .num_vco = ARRAY_SIZE(lucid_ole_vco),
  78. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  79. .flags = ENABLE_IN_PREPARE,
  80. .clkr = {
  81. .hw.init = &(const struct clk_init_data) {
  82. .name = "cam_cc_pll0",
  83. .parent_data = &(const struct clk_parent_data) {
  84. .fw_name = "bi_tcxo",
  85. },
  86. .num_parents = 1,
  87. .ops = &clk_alpha_pll_lucid_ole_ops,
  88. },
  89. .vdd_data = {
  90. .vdd_class = &vdd_mxc,
  91. .num_rate_max = VDD_NUM,
  92. .rate_max = (unsigned long[VDD_NUM]) {
  93. [VDD_LOWER_D1] = 615000000,
  94. [VDD_LOW] = 1100000000,
  95. [VDD_LOW_L1] = 1600000000,
  96. [VDD_NOMINAL] = 2000000000,
  97. [VDD_HIGH_L1] = 2300000000},
  98. },
  99. },
  100. };
  101. static const struct clk_div_table post_div_table_cam_cc_pll0_out_even[] = {
  102. { 0x1, 2 },
  103. { }
  104. };
  105. static struct clk_alpha_pll_postdiv cam_cc_pll0_out_even = {
  106. .offset = 0x0,
  107. .post_div_shift = 10,
  108. .post_div_table = post_div_table_cam_cc_pll0_out_even,
  109. .num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll0_out_even),
  110. .width = 4,
  111. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  112. .clkr.hw.init = &(const struct clk_init_data) {
  113. .name = "cam_cc_pll0_out_even",
  114. .parent_hws = (const struct clk_hw*[]) {
  115. &cam_cc_pll0.clkr.hw,
  116. },
  117. .num_parents = 1,
  118. .flags = CLK_SET_RATE_PARENT,
  119. .ops = &clk_alpha_pll_postdiv_lucid_ole_ops,
  120. },
  121. };
  122. static const struct clk_div_table post_div_table_cam_cc_pll0_out_odd[] = {
  123. { 0x2, 3 },
  124. { }
  125. };
  126. static struct clk_alpha_pll_postdiv cam_cc_pll0_out_odd = {
  127. .offset = 0x0,
  128. .post_div_shift = 14,
  129. .post_div_table = post_div_table_cam_cc_pll0_out_odd,
  130. .num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll0_out_odd),
  131. .width = 4,
  132. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  133. .clkr.hw.init = &(const struct clk_init_data) {
  134. .name = "cam_cc_pll0_out_odd",
  135. .parent_hws = (const struct clk_hw*[]) {
  136. &cam_cc_pll0.clkr.hw,
  137. },
  138. .num_parents = 1,
  139. .flags = CLK_SET_RATE_PARENT,
  140. .ops = &clk_alpha_pll_postdiv_lucid_ole_ops,
  141. },
  142. };
  143. /* 664MHz Configuration */
  144. static const struct alpha_pll_config cam_cc_pll1_config = {
  145. .l = 0x22,
  146. .cal_l = 0x44,
  147. .cal_l_ringosc = 0x44,
  148. .alpha = 0x9555,
  149. .config_ctl_val = 0x20485699,
  150. .config_ctl_hi_val = 0x00182261,
  151. .config_ctl_hi1_val = 0x82aa299c,
  152. .test_ctl_val = 0x00000000,
  153. .test_ctl_hi_val = 0x00000003,
  154. .test_ctl_hi1_val = 0x00009000,
  155. .test_ctl_hi2_val = 0x00000034,
  156. .user_ctl_val = 0x00000400,
  157. .user_ctl_hi_val = 0x00000005,
  158. };
  159. static struct clk_alpha_pll cam_cc_pll1 = {
  160. .offset = 0x1000,
  161. .vco_table = lucid_ole_vco,
  162. .num_vco = ARRAY_SIZE(lucid_ole_vco),
  163. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  164. .clkr = {
  165. .hw.init = &(const struct clk_init_data) {
  166. .name = "cam_cc_pll1",
  167. .parent_data = &(const struct clk_parent_data) {
  168. .fw_name = "bi_tcxo",
  169. },
  170. .num_parents = 1,
  171. .ops = &clk_alpha_pll_lucid_ole_ops,
  172. },
  173. .vdd_data = {
  174. .vdd_class = &vdd_mxc,
  175. .num_rate_max = VDD_NUM,
  176. .rate_max = (unsigned long[VDD_NUM]) {
  177. [VDD_LOWER_D1] = 615000000,
  178. [VDD_LOW] = 1100000000,
  179. [VDD_LOW_L1] = 1600000000,
  180. [VDD_NOMINAL] = 2000000000,
  181. [VDD_HIGH_L1] = 2300000000},
  182. },
  183. },
  184. };
  185. static const struct clk_div_table post_div_table_cam_cc_pll1_out_even[] = {
  186. { 0x1, 2 },
  187. { }
  188. };
  189. static struct clk_alpha_pll_postdiv cam_cc_pll1_out_even = {
  190. .offset = 0x1000,
  191. .post_div_shift = 10,
  192. .post_div_table = post_div_table_cam_cc_pll1_out_even,
  193. .num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll1_out_even),
  194. .width = 4,
  195. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  196. .clkr.hw.init = &(const struct clk_init_data) {
  197. .name = "cam_cc_pll1_out_even",
  198. .parent_hws = (const struct clk_hw*[]) {
  199. &cam_cc_pll1.clkr.hw,
  200. },
  201. .num_parents = 1,
  202. .flags = CLK_SET_RATE_PARENT,
  203. .ops = &clk_alpha_pll_postdiv_lucid_ole_ops,
  204. },
  205. };
  206. /* 960MHz Configuration */
  207. static const struct alpha_pll_config cam_cc_pll2_config = {
  208. .l = 0x32,
  209. .cal_l = 0x32,
  210. .alpha = 0x0,
  211. .config_ctl_val = 0x10000030,
  212. .config_ctl_hi_val = 0x80890263,
  213. .config_ctl_hi1_val = 0x00000217,
  214. .user_ctl_val = 0x00000001,
  215. .user_ctl_hi_val = 0x00100000,
  216. };
  217. static struct clk_alpha_pll cam_cc_pll2 = {
  218. .offset = 0x2000,
  219. .vco_table = rivian_ole_vco,
  220. .num_vco = ARRAY_SIZE(rivian_ole_vco),
  221. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_RIVIAN_OLE],
  222. .clkr = {
  223. .hw.init = &(const struct clk_init_data) {
  224. .name = "cam_cc_pll2",
  225. .parent_data = &(const struct clk_parent_data) {
  226. .fw_name = "bi_tcxo",
  227. },
  228. .num_parents = 1,
  229. .ops = &clk_alpha_pll_rivian_ole_ops,
  230. },
  231. .vdd_data = {
  232. .vdd_class = &vdd_mx,
  233. .num_rate_max = VDD_NUM,
  234. .rate_max = (unsigned long[VDD_NUM]) {
  235. [VDD_LOW] = 1285000000},
  236. },
  237. },
  238. };
  239. /* 652MHz Configuration */
  240. static const struct alpha_pll_config cam_cc_pll3_config = {
  241. .l = 0x21,
  242. .cal_l = 0x44,
  243. .cal_l_ringosc = 0x44,
  244. .alpha = 0xf555,
  245. .config_ctl_val = 0x20485699,
  246. .config_ctl_hi_val = 0x00182261,
  247. .config_ctl_hi1_val = 0x82aa299c,
  248. .test_ctl_val = 0x00000000,
  249. .test_ctl_hi_val = 0x00000003,
  250. .test_ctl_hi1_val = 0x00009000,
  251. .test_ctl_hi2_val = 0x00000034,
  252. .user_ctl_val = 0x00000400,
  253. .user_ctl_hi_val = 0x00000005,
  254. };
  255. static struct clk_alpha_pll cam_cc_pll3 = {
  256. .offset = 0x3000,
  257. .vco_table = lucid_ole_vco,
  258. .num_vco = ARRAY_SIZE(lucid_ole_vco),
  259. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  260. .clkr = {
  261. .hw.init = &(const struct clk_init_data) {
  262. .name = "cam_cc_pll3",
  263. .parent_data = &(const struct clk_parent_data) {
  264. .fw_name = "bi_tcxo",
  265. },
  266. .num_parents = 1,
  267. .ops = &clk_alpha_pll_crm_lucid_ole_ops,
  268. },
  269. .vdd_data = {
  270. .vdd_class = &vdd_mxc,
  271. .num_rate_max = VDD_NUM,
  272. .rate_max = (unsigned long[VDD_NUM]) {
  273. [VDD_LOWER_D1] = 615000000,
  274. [VDD_LOW] = 1100000000,
  275. [VDD_LOW_L1] = 1600000000,
  276. [VDD_NOMINAL] = 2000000000,
  277. [VDD_HIGH_L1] = 2300000000},
  278. },
  279. },
  280. };
  281. static const struct clk_div_table post_div_table_cam_cc_pll3_out_even[] = {
  282. { 0x1, 2 },
  283. { }
  284. };
  285. static struct clk_alpha_pll_postdiv cam_cc_pll3_out_even = {
  286. .offset = 0x3000,
  287. .post_div_shift = 10,
  288. .post_div_table = post_div_table_cam_cc_pll3_out_even,
  289. .num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll3_out_even),
  290. .width = 4,
  291. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  292. .clkr.hw.init = &(const struct clk_init_data) {
  293. .name = "cam_cc_pll3_out_even",
  294. .parent_hws = (const struct clk_hw*[]) {
  295. &cam_cc_pll3.clkr.hw,
  296. },
  297. .num_parents = 1,
  298. .flags = CLK_SET_RATE_PARENT,
  299. .ops = &clk_alpha_pll_crm_postdiv_lucid_ole_ops,
  300. },
  301. };
  302. /* 652MHz Configuration */
  303. static const struct alpha_pll_config cam_cc_pll4_config = {
  304. .l = 0x21,
  305. .cal_l = 0x44,
  306. .cal_l_ringosc = 0x44,
  307. .alpha = 0xf555,
  308. .config_ctl_val = 0x20485699,
  309. .config_ctl_hi_val = 0x00182261,
  310. .config_ctl_hi1_val = 0x82aa299c,
  311. .test_ctl_val = 0x00000000,
  312. .test_ctl_hi_val = 0x00000003,
  313. .test_ctl_hi1_val = 0x00009000,
  314. .test_ctl_hi2_val = 0x00000034,
  315. .user_ctl_val = 0x00000400,
  316. .user_ctl_hi_val = 0x00000005,
  317. };
  318. static struct clk_alpha_pll cam_cc_pll4 = {
  319. .offset = 0x4000,
  320. .vco_table = lucid_ole_vco,
  321. .num_vco = ARRAY_SIZE(lucid_ole_vco),
  322. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  323. .clkr = {
  324. .hw.init = &(const struct clk_init_data) {
  325. .name = "cam_cc_pll4",
  326. .parent_data = &(const struct clk_parent_data) {
  327. .fw_name = "bi_tcxo",
  328. },
  329. .num_parents = 1,
  330. .ops = &clk_alpha_pll_crm_lucid_ole_ops,
  331. },
  332. .vdd_data = {
  333. .vdd_class = &vdd_mxc,
  334. .num_rate_max = VDD_NUM,
  335. .rate_max = (unsigned long[VDD_NUM]) {
  336. [VDD_LOWER_D1] = 615000000,
  337. [VDD_LOW] = 1100000000,
  338. [VDD_LOW_L1] = 1600000000,
  339. [VDD_NOMINAL] = 2000000000,
  340. [VDD_HIGH_L1] = 2300000000},
  341. },
  342. },
  343. };
  344. static const struct clk_div_table post_div_table_cam_cc_pll4_out_even[] = {
  345. { 0x1, 2 },
  346. { }
  347. };
  348. static struct clk_alpha_pll_postdiv cam_cc_pll4_out_even = {
  349. .offset = 0x4000,
  350. .post_div_shift = 10,
  351. .post_div_table = post_div_table_cam_cc_pll4_out_even,
  352. .num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll4_out_even),
  353. .width = 4,
  354. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  355. .clkr.hw.init = &(const struct clk_init_data) {
  356. .name = "cam_cc_pll4_out_even",
  357. .parent_hws = (const struct clk_hw*[]) {
  358. &cam_cc_pll4.clkr.hw,
  359. },
  360. .num_parents = 1,
  361. .flags = CLK_SET_RATE_PARENT,
  362. .ops = &clk_alpha_pll_crm_postdiv_lucid_ole_ops,
  363. },
  364. };
  365. /* 652MHz Configuration */
  366. static const struct alpha_pll_config cam_cc_pll5_config = {
  367. .l = 0x21,
  368. .cal_l = 0x44,
  369. .cal_l_ringosc = 0x44,
  370. .alpha = 0xf555,
  371. .config_ctl_val = 0x20485699,
  372. .config_ctl_hi_val = 0x00182261,
  373. .config_ctl_hi1_val = 0x82aa299c,
  374. .test_ctl_val = 0x00000000,
  375. .test_ctl_hi_val = 0x00000003,
  376. .test_ctl_hi1_val = 0x00009000,
  377. .test_ctl_hi2_val = 0x00000034,
  378. .user_ctl_val = 0x00000400,
  379. .user_ctl_hi_val = 0x00000005,
  380. };
  381. static struct clk_alpha_pll cam_cc_pll5 = {
  382. .offset = 0x5000,
  383. .vco_table = lucid_ole_vco,
  384. .num_vco = ARRAY_SIZE(lucid_ole_vco),
  385. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  386. .clkr = {
  387. .hw.init = &(const struct clk_init_data) {
  388. .name = "cam_cc_pll5",
  389. .parent_data = &(const struct clk_parent_data) {
  390. .fw_name = "bi_tcxo",
  391. },
  392. .num_parents = 1,
  393. .ops = &clk_alpha_pll_crm_lucid_ole_ops,
  394. },
  395. .vdd_data = {
  396. .vdd_class = &vdd_mxc,
  397. .num_rate_max = VDD_NUM,
  398. .rate_max = (unsigned long[VDD_NUM]) {
  399. [VDD_LOWER_D1] = 615000000,
  400. [VDD_LOW] = 1100000000,
  401. [VDD_LOW_L1] = 1600000000,
  402. [VDD_NOMINAL] = 2000000000,
  403. [VDD_HIGH_L1] = 2300000000},
  404. },
  405. },
  406. };
  407. static const struct clk_div_table post_div_table_cam_cc_pll5_out_even[] = {
  408. { 0x1, 2 },
  409. { }
  410. };
  411. static struct clk_alpha_pll_postdiv cam_cc_pll5_out_even = {
  412. .offset = 0x5000,
  413. .post_div_shift = 10,
  414. .post_div_table = post_div_table_cam_cc_pll5_out_even,
  415. .num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll5_out_even),
  416. .width = 4,
  417. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  418. .clkr.hw.init = &(const struct clk_init_data) {
  419. .name = "cam_cc_pll5_out_even",
  420. .parent_hws = (const struct clk_hw*[]) {
  421. &cam_cc_pll5.clkr.hw,
  422. },
  423. .num_parents = 1,
  424. .flags = CLK_SET_RATE_PARENT,
  425. .ops = &clk_alpha_pll_crm_postdiv_lucid_ole_ops,
  426. },
  427. };
  428. /* 652MHz Configuration */
  429. static const struct alpha_pll_config cam_cc_pll6_config = {
  430. .l = 0x21,
  431. .cal_l = 0x44,
  432. .cal_l_ringosc = 0x44,
  433. .alpha = 0xf555,
  434. .config_ctl_val = 0x20485699,
  435. .config_ctl_hi_val = 0x00182261,
  436. .config_ctl_hi1_val = 0x82aa299c,
  437. .test_ctl_val = 0x00000000,
  438. .test_ctl_hi_val = 0x00000003,
  439. .test_ctl_hi1_val = 0x00009000,
  440. .test_ctl_hi2_val = 0x00000034,
  441. .user_ctl_val = 0x00000400,
  442. .user_ctl_hi_val = 0x00000005,
  443. };
  444. static struct clk_alpha_pll cam_cc_pll6 = {
  445. .offset = 0x6000,
  446. .vco_table = lucid_ole_vco,
  447. .num_vco = ARRAY_SIZE(lucid_ole_vco),
  448. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  449. .clkr = {
  450. .hw.init = &(const struct clk_init_data) {
  451. .name = "cam_cc_pll6",
  452. .parent_data = &(const struct clk_parent_data) {
  453. .fw_name = "bi_tcxo",
  454. },
  455. .num_parents = 1,
  456. .ops = &clk_alpha_pll_crm_lucid_ole_ops,
  457. },
  458. .vdd_data = {
  459. .vdd_class = &vdd_mxc,
  460. .num_rate_max = VDD_NUM,
  461. .rate_max = (unsigned long[VDD_NUM]) {
  462. [VDD_LOWER_D1] = 615000000,
  463. [VDD_LOW] = 1100000000,
  464. [VDD_LOW_L1] = 1600000000,
  465. [VDD_NOMINAL] = 2000000000,
  466. [VDD_HIGH_L1] = 2300000000},
  467. },
  468. },
  469. };
  470. static const struct clk_div_table post_div_table_cam_cc_pll6_out_even[] = {
  471. { 0x1, 2 },
  472. { }
  473. };
  474. static struct clk_alpha_pll_postdiv cam_cc_pll6_out_even = {
  475. .offset = 0x6000,
  476. .post_div_shift = 10,
  477. .post_div_table = post_div_table_cam_cc_pll6_out_even,
  478. .num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll6_out_even),
  479. .width = 4,
  480. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  481. .clkr.hw.init = &(const struct clk_init_data) {
  482. .name = "cam_cc_pll6_out_even",
  483. .parent_hws = (const struct clk_hw*[]) {
  484. &cam_cc_pll6.clkr.hw,
  485. },
  486. .num_parents = 1,
  487. .flags = CLK_SET_RATE_PARENT,
  488. .ops = &clk_alpha_pll_crm_postdiv_lucid_ole_ops,
  489. },
  490. };
  491. /* 652MHz Configuration */
  492. static const struct alpha_pll_config cam_cc_pll7_config = {
  493. .l = 0x21,
  494. .cal_l = 0x44,
  495. .cal_l_ringosc = 0x44,
  496. .alpha = 0xf555,
  497. .config_ctl_val = 0x20485699,
  498. .config_ctl_hi_val = 0x00182261,
  499. .config_ctl_hi1_val = 0x82aa299c,
  500. .test_ctl_val = 0x00000000,
  501. .test_ctl_hi_val = 0x00000003,
  502. .test_ctl_hi1_val = 0x00009000,
  503. .test_ctl_hi2_val = 0x00000034,
  504. .user_ctl_val = 0x00000400,
  505. .user_ctl_hi_val = 0x00000005,
  506. };
  507. static struct clk_alpha_pll cam_cc_pll7 = {
  508. .offset = 0x7000,
  509. .vco_table = lucid_ole_vco,
  510. .num_vco = ARRAY_SIZE(lucid_ole_vco),
  511. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  512. .clkr = {
  513. .hw.init = &(const struct clk_init_data) {
  514. .name = "cam_cc_pll7",
  515. .parent_data = &(const struct clk_parent_data) {
  516. .fw_name = "bi_tcxo",
  517. },
  518. .num_parents = 1,
  519. .ops = &clk_alpha_pll_crm_lucid_ole_ops,
  520. },
  521. .vdd_data = {
  522. .vdd_class = &vdd_mxc,
  523. .num_rate_max = VDD_NUM,
  524. .rate_max = (unsigned long[VDD_NUM]) {
  525. [VDD_LOWER_D1] = 615000000,
  526. [VDD_LOW] = 1100000000,
  527. [VDD_LOW_L1] = 1600000000,
  528. [VDD_NOMINAL] = 2000000000,
  529. [VDD_HIGH_L1] = 2300000000},
  530. },
  531. },
  532. };
  533. static const struct clk_div_table post_div_table_cam_cc_pll7_out_even[] = {
  534. { 0x1, 2 },
  535. { }
  536. };
  537. static struct clk_alpha_pll_postdiv cam_cc_pll7_out_even = {
  538. .offset = 0x7000,
  539. .post_div_shift = 10,
  540. .post_div_table = post_div_table_cam_cc_pll7_out_even,
  541. .num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll7_out_even),
  542. .width = 4,
  543. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  544. .clkr.hw.init = &(const struct clk_init_data) {
  545. .name = "cam_cc_pll7_out_even",
  546. .parent_hws = (const struct clk_hw*[]) {
  547. &cam_cc_pll7.clkr.hw,
  548. },
  549. .num_parents = 1,
  550. .flags = CLK_SET_RATE_PARENT,
  551. .ops = &clk_alpha_pll_crm_postdiv_lucid_ole_ops,
  552. },
  553. };
  554. /* 280MHz Configuration */
  555. static const struct alpha_pll_config cam_cc_pll8_config = {
  556. .l = 0xe,
  557. .cal_l = 0x44,
  558. .cal_l_ringosc = 0x44,
  559. .alpha = 0x9555,
  560. .config_ctl_val = 0x20485699,
  561. .config_ctl_hi_val = 0x00182261,
  562. .config_ctl_hi1_val = 0x82aa299c,
  563. .test_ctl_val = 0x00000000,
  564. .test_ctl_hi_val = 0x00000003,
  565. .test_ctl_hi1_val = 0x00009000,
  566. .test_ctl_hi2_val = 0x00000034,
  567. .user_ctl_val = 0x00000400,
  568. .user_ctl_hi_val = 0x00000005,
  569. };
  570. static struct clk_alpha_pll cam_cc_pll8 = {
  571. .offset = 0x8000,
  572. .vco_table = lucid_ole_vco,
  573. .num_vco = ARRAY_SIZE(lucid_ole_vco),
  574. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  575. .clkr = {
  576. .hw.init = &(const struct clk_init_data) {
  577. .name = "cam_cc_pll8",
  578. .parent_data = &(const struct clk_parent_data) {
  579. .fw_name = "bi_tcxo",
  580. },
  581. .num_parents = 1,
  582. .ops = &clk_alpha_pll_lucid_ole_ops,
  583. },
  584. .vdd_data = {
  585. .vdd_class = &vdd_mxc,
  586. .num_rate_max = VDD_NUM,
  587. .rate_max = (unsigned long[VDD_NUM]) {
  588. [VDD_LOWER_D1] = 615000000,
  589. [VDD_LOW] = 1100000000,
  590. [VDD_LOW_L1] = 1600000000,
  591. [VDD_NOMINAL] = 2000000000,
  592. [VDD_HIGH_L1] = 2300000000},
  593. },
  594. },
  595. };
  596. static const struct clk_div_table post_div_table_cam_cc_pll8_out_even[] = {
  597. { 0x1, 2 },
  598. { }
  599. };
  600. static struct clk_alpha_pll_postdiv cam_cc_pll8_out_even = {
  601. .offset = 0x8000,
  602. .post_div_shift = 10,
  603. .post_div_table = post_div_table_cam_cc_pll8_out_even,
  604. .num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll8_out_even),
  605. .width = 4,
  606. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  607. .clkr.hw.init = &(const struct clk_init_data) {
  608. .name = "cam_cc_pll8_out_even",
  609. .parent_hws = (const struct clk_hw*[]) {
  610. &cam_cc_pll8.clkr.hw,
  611. },
  612. .num_parents = 1,
  613. .flags = CLK_SET_RATE_PARENT,
  614. .ops = &clk_alpha_pll_postdiv_lucid_ole_ops,
  615. },
  616. };
  617. /* 960MHz Configuration */
  618. static const struct alpha_pll_config cam_cc_pll9_config = {
  619. .l = 0x32,
  620. .cal_l = 0x44,
  621. .cal_l_ringosc = 0x44,
  622. .alpha = 0x0,
  623. .config_ctl_val = 0x20485699,
  624. .config_ctl_hi_val = 0x00182261,
  625. .config_ctl_hi1_val = 0x82aa299c,
  626. .test_ctl_val = 0x00000000,
  627. .test_ctl_hi_val = 0x00000003,
  628. .test_ctl_hi1_val = 0x00009000,
  629. .test_ctl_hi2_val = 0x00000034,
  630. .user_ctl_val = 0x00008400,
  631. .user_ctl_hi_val = 0x00000005,
  632. };
  633. static struct clk_alpha_pll cam_cc_pll9 = {
  634. .offset = 0x9000,
  635. .vco_table = lucid_ole_vco,
  636. .num_vco = ARRAY_SIZE(lucid_ole_vco),
  637. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  638. .clkr = {
  639. .hw.init = &(const struct clk_init_data) {
  640. .name = "cam_cc_pll9",
  641. .parent_data = &(const struct clk_parent_data) {
  642. .fw_name = "bi_tcxo",
  643. },
  644. .num_parents = 1,
  645. .ops = &clk_alpha_pll_lucid_ole_ops,
  646. },
  647. .vdd_data = {
  648. .vdd_class = &vdd_mxc,
  649. .num_rate_max = VDD_NUM,
  650. .rate_max = (unsigned long[VDD_NUM]) {
  651. [VDD_LOWER_D1] = 615000000,
  652. [VDD_LOW] = 1100000000,
  653. [VDD_LOW_L1] = 1600000000,
  654. [VDD_NOMINAL] = 2000000000,
  655. [VDD_HIGH_L1] = 2300000000},
  656. },
  657. },
  658. };
  659. static const struct clk_div_table post_div_table_cam_cc_pll9_out_even[] = {
  660. { 0x1, 2 },
  661. { }
  662. };
  663. static struct clk_alpha_pll_postdiv cam_cc_pll9_out_even = {
  664. .offset = 0x9000,
  665. .post_div_shift = 10,
  666. .post_div_table = post_div_table_cam_cc_pll9_out_even,
  667. .num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll9_out_even),
  668. .width = 4,
  669. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  670. .clkr.hw.init = &(const struct clk_init_data) {
  671. .name = "cam_cc_pll9_out_even",
  672. .parent_hws = (const struct clk_hw*[]) {
  673. &cam_cc_pll9.clkr.hw,
  674. },
  675. .num_parents = 1,
  676. .flags = CLK_SET_RATE_PARENT,
  677. .ops = &clk_alpha_pll_postdiv_lucid_ole_ops,
  678. },
  679. };
  680. static const struct clk_div_table post_div_table_cam_cc_pll9_out_odd[] = {
  681. { 0x2, 3 },
  682. { }
  683. };
  684. static struct clk_alpha_pll_postdiv cam_cc_pll9_out_odd = {
  685. .offset = 0x9000,
  686. .post_div_shift = 14,
  687. .post_div_table = post_div_table_cam_cc_pll9_out_odd,
  688. .num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll9_out_odd),
  689. .width = 4,
  690. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  691. .clkr.hw.init = &(const struct clk_init_data) {
  692. .name = "cam_cc_pll9_out_odd",
  693. .parent_hws = (const struct clk_hw*[]) {
  694. &cam_cc_pll9.clkr.hw,
  695. },
  696. .num_parents = 1,
  697. .flags = CLK_SET_RATE_PARENT,
  698. .ops = &clk_alpha_pll_postdiv_lucid_ole_ops,
  699. },
  700. };
  701. static const struct parent_map cam_cc_parent_map_0[] = {
  702. { P_BI_TCXO, 0 },
  703. { P_CAM_CC_PLL0_OUT_MAIN, 1 },
  704. { P_CAM_CC_PLL0_OUT_EVEN, 2 },
  705. { P_CAM_CC_PLL0_OUT_ODD, 3 },
  706. { P_CAM_CC_PLL9_OUT_ODD, 4 },
  707. { P_CAM_CC_PLL9_OUT_EVEN, 5 },
  708. };
  709. static const struct clk_parent_data cam_cc_parent_data_0[] = {
  710. { .fw_name = "bi_tcxo" },
  711. { .hw = &cam_cc_pll0.clkr.hw },
  712. { .hw = &cam_cc_pll0_out_even.clkr.hw },
  713. { .hw = &cam_cc_pll0_out_odd.clkr.hw },
  714. { .hw = &cam_cc_pll9_out_odd.clkr.hw },
  715. { .hw = &cam_cc_pll9_out_even.clkr.hw },
  716. };
  717. static const struct parent_map cam_cc_parent_map_1[] = {
  718. { P_BI_TCXO, 0 },
  719. { P_CAM_CC_PLL2_OUT_EVEN, 3 },
  720. { P_CAM_CC_PLL2_OUT_MAIN, 5 },
  721. };
  722. static const struct clk_parent_data cam_cc_parent_data_1[] = {
  723. { .fw_name = "bi_tcxo" },
  724. { .hw = &cam_cc_pll2.clkr.hw },
  725. { .hw = &cam_cc_pll2.clkr.hw },
  726. };
  727. static const struct parent_map cam_cc_parent_map_2[] = {
  728. { P_BI_TCXO, 0 },
  729. { P_CAM_CC_PLL8_OUT_EVEN, 6 },
  730. };
  731. static const struct clk_parent_data cam_cc_parent_data_2[] = {
  732. { .fw_name = "bi_tcxo" },
  733. { .hw = &cam_cc_pll8_out_even.clkr.hw },
  734. };
  735. static const struct parent_map cam_cc_parent_map_3[] = {
  736. { P_BI_TCXO, 0 },
  737. { P_CAM_CC_PLL3_OUT_EVEN, 6 },
  738. };
  739. static const struct clk_parent_data cam_cc_parent_data_3[] = {
  740. { .fw_name = "bi_tcxo" },
  741. { .hw = &cam_cc_pll3_out_even.clkr.hw },
  742. };
  743. static const struct parent_map cam_cc_parent_map_4[] = {
  744. { P_BI_TCXO, 0 },
  745. { P_CAM_CC_PLL4_OUT_EVEN, 6 },
  746. };
  747. static const struct clk_parent_data cam_cc_parent_data_4[] = {
  748. { .fw_name = "bi_tcxo" },
  749. { .hw = &cam_cc_pll4_out_even.clkr.hw },
  750. };
  751. static const struct parent_map cam_cc_parent_map_5[] = {
  752. { P_BI_TCXO, 0 },
  753. { P_CAM_CC_PLL5_OUT_EVEN, 6 },
  754. };
  755. static const struct clk_parent_data cam_cc_parent_data_5[] = {
  756. { .fw_name = "bi_tcxo" },
  757. { .hw = &cam_cc_pll5_out_even.clkr.hw },
  758. };
  759. static const struct parent_map cam_cc_parent_map_6[] = {
  760. { P_BI_TCXO, 0 },
  761. { P_CAM_CC_PLL1_OUT_EVEN, 4 },
  762. };
  763. static const struct clk_parent_data cam_cc_parent_data_6[] = {
  764. { .fw_name = "bi_tcxo" },
  765. { .hw = &cam_cc_pll1_out_even.clkr.hw },
  766. };
  767. static const struct parent_map cam_cc_parent_map_7[] = {
  768. { P_BI_TCXO, 0 },
  769. { P_CAM_CC_PLL6_OUT_EVEN, 6 },
  770. };
  771. static const struct clk_parent_data cam_cc_parent_data_7[] = {
  772. { .fw_name = "bi_tcxo" },
  773. { .hw = &cam_cc_pll6_out_even.clkr.hw },
  774. };
  775. static const struct parent_map cam_cc_parent_map_8[] = {
  776. { P_BI_TCXO, 0 },
  777. { P_CAM_CC_PLL7_OUT_EVEN, 6 },
  778. };
  779. static const struct clk_parent_data cam_cc_parent_data_8[] = {
  780. { .fw_name = "bi_tcxo" },
  781. { .hw = &cam_cc_pll7_out_even.clkr.hw },
  782. };
  783. static const struct parent_map cam_cc_parent_map_9[] = {
  784. { P_SLEEP_CLK, 0 },
  785. };
  786. static const struct clk_parent_data cam_cc_parent_data_9[] = {
  787. { .fw_name = "sleep_clk" },
  788. };
  789. static const struct parent_map cam_cc_parent_map_10[] = {
  790. { P_BI_TCXO, 0 },
  791. };
  792. static const struct clk_parent_data cam_cc_parent_data_10_ao[] = {
  793. { .fw_name = "bi_tcxo_ao" },
  794. };
  795. static const struct freq_tbl ftbl_cam_cc_bps_clk_src[] = {
  796. F(19200000, P_BI_TCXO, 1, 0, 0),
  797. F(140000000, P_CAM_CC_PLL8_OUT_EVEN, 1, 0, 0),
  798. F(200000000, P_CAM_CC_PLL8_OUT_EVEN, 1, 0, 0),
  799. F(400000000, P_CAM_CC_PLL8_OUT_EVEN, 1, 0, 0),
  800. F(480000000, P_CAM_CC_PLL8_OUT_EVEN, 1, 0, 0),
  801. F(785000000, P_CAM_CC_PLL8_OUT_EVEN, 1, 0, 0),
  802. { }
  803. };
  804. static struct clk_rcg2 cam_cc_bps_clk_src = {
  805. .cmd_rcgr = 0x10050,
  806. .mnd_width = 0,
  807. .hid_width = 5,
  808. .parent_map = cam_cc_parent_map_2,
  809. .freq_tbl = ftbl_cam_cc_bps_clk_src,
  810. .enable_safe_config = true,
  811. .flags = HW_CLK_CTRL_MODE,
  812. .clkr.hw.init = &(const struct clk_init_data) {
  813. .name = "cam_cc_bps_clk_src",
  814. .parent_data = cam_cc_parent_data_2,
  815. .num_parents = ARRAY_SIZE(cam_cc_parent_data_2),
  816. .flags = CLK_SET_RATE_PARENT,
  817. .ops = &clk_rcg2_ops,
  818. },
  819. .clkr.vdd_data = {
  820. .vdd_classes = cam_cc_cliffs_regulators_1,
  821. .num_vdd_classes = ARRAY_SIZE(cam_cc_cliffs_regulators_1),
  822. .num_rate_max = VDD_NUM,
  823. .rate_max = (unsigned long[VDD_NUM]) {
  824. [VDD_LOWER_D1] = 140000000,
  825. [VDD_LOWER] = 200000000,
  826. [VDD_LOW] = 400000000,
  827. [VDD_LOW_L1] = 480000000,
  828. [VDD_NOMINAL] = 785000000},
  829. },
  830. };
  831. static const struct freq_tbl ftbl_cam_cc_camnoc_axi_rt_clk_src[] = {
  832. F(200000000, P_CAM_CC_PLL0_OUT_EVEN, 3, 0, 0),
  833. F(300000000, P_CAM_CC_PLL0_OUT_EVEN, 2, 0, 0),
  834. F(400000000, P_CAM_CC_PLL0_OUT_ODD, 1, 0, 0),
  835. { }
  836. };
  837. static struct clk_rcg2 cam_cc_camnoc_axi_rt_clk_src = {
  838. .cmd_rcgr = 0x1325c,
  839. .mnd_width = 0,
  840. .hid_width = 5,
  841. .parent_map = cam_cc_parent_map_0,
  842. .freq_tbl = ftbl_cam_cc_camnoc_axi_rt_clk_src,
  843. .enable_safe_config = true,
  844. .flags = HW_CLK_CTRL_MODE,
  845. .clkr = {
  846. .crm = &cam_crm,
  847. .crm_vcd = 8,
  848. },
  849. .clkr.hw.init = &(const struct clk_init_data) {
  850. .name = "cam_cc_camnoc_axi_rt_clk_src",
  851. .parent_data = cam_cc_parent_data_0,
  852. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  853. .flags = CLK_GET_RATE_NOCACHE | CLK_SET_RATE_PARENT,
  854. .ops = &clk_rcg2_crmb_ops,
  855. },
  856. .clkr.vdd_data = {
  857. .vdd_classes = cam_cc_cliffs_regulators_1,
  858. .num_vdd_classes = ARRAY_SIZE(cam_cc_cliffs_regulators_1),
  859. .num_rate_max = VDD_NUM,
  860. .rate_max = (unsigned long[VDD_NUM]) {
  861. [VDD_LOWER_D1] = 200000000,
  862. [VDD_LOWER] = 300000000,
  863. [VDD_LOW] = 400000000},
  864. },
  865. };
  866. static const struct freq_tbl ftbl_cam_cc_cci_0_clk_src[] = {
  867. F(19200000, P_BI_TCXO, 1, 0, 0),
  868. F(37500000, P_CAM_CC_PLL0_OUT_EVEN, 16, 0, 0),
  869. { }
  870. };
  871. static struct clk_rcg2 cam_cc_cci_0_clk_src = {
  872. .cmd_rcgr = 0x131cc,
  873. .mnd_width = 8,
  874. .hid_width = 5,
  875. .parent_map = cam_cc_parent_map_0,
  876. .freq_tbl = ftbl_cam_cc_cci_0_clk_src,
  877. .enable_safe_config = true,
  878. .flags = HW_CLK_CTRL_MODE,
  879. .clkr.hw.init = &(const struct clk_init_data) {
  880. .name = "cam_cc_cci_0_clk_src",
  881. .parent_data = cam_cc_parent_data_0,
  882. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  883. .ops = &clk_rcg2_ops,
  884. },
  885. .clkr.vdd_data = {
  886. .vdd_class = &vdd_mm,
  887. .num_rate_max = VDD_NUM,
  888. .rate_max = (unsigned long[VDD_NUM]) {
  889. [VDD_LOWER_D1] = 37500000},
  890. },
  891. };
  892. static struct clk_rcg2 cam_cc_cci_1_clk_src = {
  893. .cmd_rcgr = 0x131e8,
  894. .mnd_width = 8,
  895. .hid_width = 5,
  896. .parent_map = cam_cc_parent_map_0,
  897. .freq_tbl = ftbl_cam_cc_cci_0_clk_src,
  898. .enable_safe_config = true,
  899. .flags = HW_CLK_CTRL_MODE,
  900. .clkr.hw.init = &(const struct clk_init_data) {
  901. .name = "cam_cc_cci_1_clk_src",
  902. .parent_data = cam_cc_parent_data_0,
  903. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  904. .ops = &clk_rcg2_ops,
  905. },
  906. .clkr.vdd_data = {
  907. .vdd_class = &vdd_mm,
  908. .num_rate_max = VDD_NUM,
  909. .rate_max = (unsigned long[VDD_NUM]) {
  910. [VDD_LOWER_D1] = 37500000},
  911. },
  912. };
  913. static struct clk_rcg2 cam_cc_cci_2_clk_src = {
  914. .cmd_rcgr = 0x13204,
  915. .mnd_width = 8,
  916. .hid_width = 5,
  917. .parent_map = cam_cc_parent_map_0,
  918. .freq_tbl = ftbl_cam_cc_cci_0_clk_src,
  919. .enable_safe_config = true,
  920. .flags = HW_CLK_CTRL_MODE,
  921. .clkr.hw.init = &(const struct clk_init_data) {
  922. .name = "cam_cc_cci_2_clk_src",
  923. .parent_data = cam_cc_parent_data_0,
  924. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  925. .ops = &clk_rcg2_ops,
  926. },
  927. .clkr.vdd_data = {
  928. .vdd_class = &vdd_mm,
  929. .num_rate_max = VDD_NUM,
  930. .rate_max = (unsigned long[VDD_NUM]) {
  931. [VDD_LOWER_D1] = 37500000},
  932. },
  933. };
  934. static const struct freq_tbl ftbl_cam_cc_cphy_rx_clk_src[] = {
  935. F(19200000, P_BI_TCXO, 1, 0, 0),
  936. F(266666667, P_CAM_CC_PLL0_OUT_MAIN, 4.5, 0, 0),
  937. F(400000000, P_CAM_CC_PLL0_OUT_MAIN, 3, 0, 0),
  938. F(480000000, P_CAM_CC_PLL0_OUT_MAIN, 2.5, 0, 0),
  939. { }
  940. };
  941. static struct clk_rcg2 cam_cc_cphy_rx_clk_src = {
  942. .cmd_rcgr = 0x1104c,
  943. .mnd_width = 0,
  944. .hid_width = 5,
  945. .parent_map = cam_cc_parent_map_0,
  946. .freq_tbl = ftbl_cam_cc_cphy_rx_clk_src,
  947. .enable_safe_config = true,
  948. .flags = HW_CLK_CTRL_MODE,
  949. .clkr = {
  950. .crm = &cam_crm,
  951. .crm_vcd = 7,
  952. },
  953. .clkr.hw.init = &(const struct clk_init_data) {
  954. .name = "cam_cc_cphy_rx_clk_src",
  955. .parent_data = cam_cc_parent_data_0,
  956. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  957. .flags = CLK_GET_RATE_NOCACHE | CLK_SET_RATE_PARENT,
  958. .ops = &clk_rcg2_crmc_ops,
  959. },
  960. .clkr.vdd_data = {
  961. .vdd_classes = cam_cc_cliffs_regulators,
  962. .num_vdd_classes = ARRAY_SIZE(cam_cc_cliffs_regulators),
  963. .num_rate_max = VDD_NUM,
  964. .rate_max = (unsigned long[VDD_NUM]) {
  965. [VDD_LOWER_D1] = 266666667,
  966. [VDD_LOWER] = 400000000,
  967. [VDD_LOW] = 480000000},
  968. },
  969. };
  970. static const struct freq_tbl ftbl_cam_cc_cre_clk_src[] = {
  971. F(133333333, P_CAM_CC_PLL0_OUT_ODD, 3, 0, 0),
  972. F(200000000, P_CAM_CC_PLL0_OUT_ODD, 2, 0, 0),
  973. F(400000000, P_CAM_CC_PLL0_OUT_ODD, 1, 0, 0),
  974. F(480000000, P_CAM_CC_PLL9_OUT_EVEN, 1, 0, 0),
  975. F(600000000, P_CAM_CC_PLL0_OUT_EVEN, 1, 0, 0),
  976. { }
  977. };
  978. static struct clk_rcg2 cam_cc_cre_clk_src = {
  979. .cmd_rcgr = 0x13144,
  980. .mnd_width = 0,
  981. .hid_width = 5,
  982. .parent_map = cam_cc_parent_map_0,
  983. .freq_tbl = ftbl_cam_cc_cre_clk_src,
  984. .enable_safe_config = true,
  985. .flags = HW_CLK_CTRL_MODE,
  986. .clkr.hw.init = &(const struct clk_init_data) {
  987. .name = "cam_cc_cre_clk_src",
  988. .parent_data = cam_cc_parent_data_0,
  989. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  990. .ops = &clk_rcg2_ops,
  991. },
  992. .clkr.vdd_data = {
  993. .vdd_class = &vdd_mm,
  994. .num_rate_max = VDD_NUM,
  995. .rate_max = (unsigned long[VDD_NUM]) {
  996. [VDD_LOWER_D1] = 133333333,
  997. [VDD_LOWER] = 200000000,
  998. [VDD_LOW] = 400000000,
  999. [VDD_LOW_L1] = 480000000,
  1000. [VDD_NOMINAL] = 600000000},
  1001. },
  1002. };
  1003. static const struct freq_tbl ftbl_cam_cc_csi0phytimer_clk_src[] = {
  1004. F(19200000, P_BI_TCXO, 1, 0, 0),
  1005. F(400000000, P_CAM_CC_PLL0_OUT_MAIN, 3, 0, 0),
  1006. { }
  1007. };
  1008. static struct clk_rcg2 cam_cc_csi0phytimer_clk_src = {
  1009. .cmd_rcgr = 0x150e0,
  1010. .mnd_width = 0,
  1011. .hid_width = 5,
  1012. .parent_map = cam_cc_parent_map_0,
  1013. .freq_tbl = ftbl_cam_cc_csi0phytimer_clk_src,
  1014. .enable_safe_config = true,
  1015. .flags = HW_CLK_CTRL_MODE,
  1016. .clkr.hw.init = &(const struct clk_init_data) {
  1017. .name = "cam_cc_csi0phytimer_clk_src",
  1018. .parent_data = cam_cc_parent_data_0,
  1019. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  1020. .ops = &clk_rcg2_ops,
  1021. },
  1022. .clkr.vdd_data = {
  1023. .vdd_class = &vdd_mxc,
  1024. .num_rate_max = VDD_NUM,
  1025. .rate_max = (unsigned long[VDD_NUM]) {
  1026. [VDD_LOWER_D1] = 400000000},
  1027. },
  1028. };
  1029. static struct clk_rcg2 cam_cc_csi1phytimer_clk_src = {
  1030. .cmd_rcgr = 0x15104,
  1031. .mnd_width = 0,
  1032. .hid_width = 5,
  1033. .parent_map = cam_cc_parent_map_0,
  1034. .freq_tbl = ftbl_cam_cc_csi0phytimer_clk_src,
  1035. .enable_safe_config = true,
  1036. .flags = HW_CLK_CTRL_MODE,
  1037. .clkr.hw.init = &(const struct clk_init_data) {
  1038. .name = "cam_cc_csi1phytimer_clk_src",
  1039. .parent_data = cam_cc_parent_data_0,
  1040. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  1041. .ops = &clk_rcg2_ops,
  1042. },
  1043. .clkr.vdd_data = {
  1044. .vdd_class = &vdd_mxc,
  1045. .num_rate_max = VDD_NUM,
  1046. .rate_max = (unsigned long[VDD_NUM]) {
  1047. [VDD_LOWER_D1] = 400000000},
  1048. },
  1049. };
  1050. static struct clk_rcg2 cam_cc_csi2phytimer_clk_src = {
  1051. .cmd_rcgr = 0x15124,
  1052. .mnd_width = 0,
  1053. .hid_width = 5,
  1054. .parent_map = cam_cc_parent_map_0,
  1055. .freq_tbl = ftbl_cam_cc_csi0phytimer_clk_src,
  1056. .enable_safe_config = true,
  1057. .flags = HW_CLK_CTRL_MODE,
  1058. .clkr.hw.init = &(const struct clk_init_data) {
  1059. .name = "cam_cc_csi2phytimer_clk_src",
  1060. .parent_data = cam_cc_parent_data_0,
  1061. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  1062. .ops = &clk_rcg2_ops,
  1063. },
  1064. .clkr.vdd_data = {
  1065. .vdd_class = &vdd_mxc,
  1066. .num_rate_max = VDD_NUM,
  1067. .rate_max = (unsigned long[VDD_NUM]) {
  1068. [VDD_LOWER_D1] = 400000000},
  1069. },
  1070. };
  1071. static struct clk_rcg2 cam_cc_csi3phytimer_clk_src = {
  1072. .cmd_rcgr = 0x15144,
  1073. .mnd_width = 0,
  1074. .hid_width = 5,
  1075. .parent_map = cam_cc_parent_map_0,
  1076. .freq_tbl = ftbl_cam_cc_csi0phytimer_clk_src,
  1077. .enable_safe_config = true,
  1078. .flags = HW_CLK_CTRL_MODE,
  1079. .clkr.hw.init = &(const struct clk_init_data) {
  1080. .name = "cam_cc_csi3phytimer_clk_src",
  1081. .parent_data = cam_cc_parent_data_0,
  1082. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  1083. .ops = &clk_rcg2_ops,
  1084. },
  1085. .clkr.vdd_data = {
  1086. .vdd_class = &vdd_mxc,
  1087. .num_rate_max = VDD_NUM,
  1088. .rate_max = (unsigned long[VDD_NUM]) {
  1089. [VDD_LOWER_D1] = 400000000},
  1090. },
  1091. };
  1092. static struct clk_rcg2 cam_cc_csi4phytimer_clk_src = {
  1093. .cmd_rcgr = 0x15164,
  1094. .mnd_width = 0,
  1095. .hid_width = 5,
  1096. .parent_map = cam_cc_parent_map_0,
  1097. .freq_tbl = ftbl_cam_cc_csi0phytimer_clk_src,
  1098. .enable_safe_config = true,
  1099. .flags = HW_CLK_CTRL_MODE,
  1100. .clkr.hw.init = &(const struct clk_init_data) {
  1101. .name = "cam_cc_csi4phytimer_clk_src",
  1102. .parent_data = cam_cc_parent_data_0,
  1103. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  1104. .ops = &clk_rcg2_ops,
  1105. },
  1106. .clkr.vdd_data = {
  1107. .vdd_class = &vdd_mx,
  1108. .num_rate_max = VDD_NUM,
  1109. .rate_max = (unsigned long[VDD_NUM]) {
  1110. [VDD_LOWER_D1] = 400000000},
  1111. },
  1112. };
  1113. static const struct freq_tbl ftbl_cam_cc_csid_clk_src[] = {
  1114. F(266666667, P_CAM_CC_PLL0_OUT_MAIN, 4.5, 0, 0),
  1115. F(400000000, P_CAM_CC_PLL0_OUT_MAIN, 3, 0, 0),
  1116. F(480000000, P_CAM_CC_PLL0_OUT_MAIN, 2.5, 0, 0),
  1117. { }
  1118. };
  1119. static struct clk_rcg2 cam_cc_csid_clk_src = {
  1120. .cmd_rcgr = 0x13238,
  1121. .mnd_width = 0,
  1122. .hid_width = 5,
  1123. .parent_map = cam_cc_parent_map_0,
  1124. .freq_tbl = ftbl_cam_cc_csid_clk_src,
  1125. .enable_safe_config = true,
  1126. .flags = HW_CLK_CTRL_MODE,
  1127. .clkr = {
  1128. .crm = &cam_crm,
  1129. .crm_vcd = 6,
  1130. },
  1131. .clkr.hw.init = &(const struct clk_init_data) {
  1132. .name = "cam_cc_csid_clk_src",
  1133. .parent_data = cam_cc_parent_data_0,
  1134. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  1135. .flags = CLK_GET_RATE_NOCACHE | CLK_SET_RATE_PARENT,
  1136. .ops = &clk_rcg2_crmc_ops,
  1137. },
  1138. .clkr.vdd_data = {
  1139. .vdd_classes = cam_cc_cliffs_regulators_1,
  1140. .num_vdd_classes = ARRAY_SIZE(cam_cc_cliffs_regulators_1),
  1141. .num_rate_max = VDD_NUM,
  1142. .rate_max = (unsigned long[VDD_NUM]) {
  1143. [VDD_LOWER_D1] = 266666667,
  1144. [VDD_LOWER] = 400000000,
  1145. [VDD_LOW] = 480000000},
  1146. },
  1147. };
  1148. static const struct freq_tbl ftbl_cam_cc_fast_ahb_clk_src[] = {
  1149. F(19200000, P_BI_TCXO, 1, 0, 0),
  1150. F(200000000, P_CAM_CC_PLL0_OUT_EVEN, 3, 0, 0),
  1151. F(300000000, P_CAM_CC_PLL0_OUT_EVEN, 2, 0, 0),
  1152. F(400000000, P_CAM_CC_PLL0_OUT_MAIN, 3, 0, 0),
  1153. { }
  1154. };
  1155. static struct clk_rcg2 cam_cc_fast_ahb_clk_src = {
  1156. .cmd_rcgr = 0x10018,
  1157. .mnd_width = 0,
  1158. .hid_width = 5,
  1159. .parent_map = cam_cc_parent_map_0,
  1160. .freq_tbl = ftbl_cam_cc_fast_ahb_clk_src,
  1161. .enable_safe_config = true,
  1162. .flags = HW_CLK_CTRL_MODE,
  1163. .clkr.hw.init = &(const struct clk_init_data) {
  1164. .name = "cam_cc_fast_ahb_clk_src",
  1165. .parent_data = cam_cc_parent_data_0,
  1166. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  1167. .ops = &clk_rcg2_ops,
  1168. },
  1169. .clkr.vdd_data = {
  1170. .vdd_classes = cam_cc_cliffs_regulators_1,
  1171. .num_vdd_classes = ARRAY_SIZE(cam_cc_cliffs_regulators_1),
  1172. .num_rate_max = VDD_NUM,
  1173. .rate_max = (unsigned long[VDD_NUM]) {
  1174. [VDD_LOWER_D1] = 200000000,
  1175. [VDD_LOWER] = 300000000,
  1176. [VDD_NOMINAL] = 400000000},
  1177. },
  1178. };
  1179. static const struct freq_tbl ftbl_cam_cc_icp_clk_src[] = {
  1180. F(19200000, P_BI_TCXO, 1, 0, 0),
  1181. F(240000000, P_CAM_CC_PLL9_OUT_EVEN, 2, 0, 0),
  1182. F(400000000, P_CAM_CC_PLL0_OUT_ODD, 1, 0, 0),
  1183. F(480000000, P_CAM_CC_PLL9_OUT_EVEN, 1, 0, 0),
  1184. F(600000000, P_CAM_CC_PLL0_OUT_MAIN, 2, 0, 0),
  1185. { }
  1186. };
  1187. static struct clk_rcg2 cam_cc_icp_clk_src = {
  1188. .cmd_rcgr = 0x131a4,
  1189. .mnd_width = 0,
  1190. .hid_width = 5,
  1191. .parent_map = cam_cc_parent_map_0,
  1192. .freq_tbl = ftbl_cam_cc_icp_clk_src,
  1193. .enable_safe_config = true,
  1194. .flags = HW_CLK_CTRL_MODE,
  1195. .clkr.hw.init = &(const struct clk_init_data) {
  1196. .name = "cam_cc_icp_clk_src",
  1197. .parent_data = cam_cc_parent_data_0,
  1198. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  1199. .ops = &clk_rcg2_ops,
  1200. },
  1201. .clkr.vdd_data = {
  1202. .vdd_classes = cam_cc_cliffs_regulators_1,
  1203. .num_vdd_classes = ARRAY_SIZE(cam_cc_cliffs_regulators_1),
  1204. .num_rate_max = VDD_NUM,
  1205. .rate_max = (unsigned long[VDD_NUM]) {
  1206. [VDD_LOWER_D1] = 240000000,
  1207. [VDD_LOWER] = 400000000,
  1208. [VDD_LOW] = 480000000,
  1209. [VDD_LOW_L1] = 600000000},
  1210. },
  1211. };
  1212. static const struct freq_tbl ftbl_cam_cc_ife_0_clk_src[] = {
  1213. F(19200000, P_BI_TCXO, 1, 0, 0),
  1214. F(326000000, P_CAM_CC_PLL3_OUT_EVEN, 1, 0, 0),
  1215. F(466000000, P_CAM_CC_PLL3_OUT_EVEN, 1, 0, 0),
  1216. F(594000000, P_CAM_CC_PLL3_OUT_EVEN, 1, 0, 0),
  1217. F(675000000, P_CAM_CC_PLL3_OUT_EVEN, 1, 0, 0),
  1218. F(785000000, P_CAM_CC_PLL3_OUT_EVEN, 1, 0, 0),
  1219. { }
  1220. };
  1221. static struct clk_rcg2 cam_cc_ife_0_clk_src = {
  1222. .cmd_rcgr = 0x11018,
  1223. .mnd_width = 0,
  1224. .hid_width = 5,
  1225. .parent_map = cam_cc_parent_map_3,
  1226. .freq_tbl = ftbl_cam_cc_ife_0_clk_src,
  1227. .enable_safe_config = true,
  1228. .flags = HW_CLK_CTRL_MODE,
  1229. .clkr = {
  1230. .crm = &cam_crm,
  1231. .crm_vcd = 0,
  1232. },
  1233. .clkr.hw.init = &(const struct clk_init_data) {
  1234. .name = "cam_cc_ife_0_clk_src",
  1235. .parent_data = cam_cc_parent_data_3,
  1236. .num_parents = ARRAY_SIZE(cam_cc_parent_data_3),
  1237. .flags = CLK_GET_RATE_NOCACHE | CLK_SET_RATE_PARENT,
  1238. .ops = &clk_rcg2_crmc_ops,
  1239. },
  1240. .clkr.vdd_data = {
  1241. .vdd_classes = cam_cc_cliffs_regulators_1,
  1242. .num_vdd_classes = ARRAY_SIZE(cam_cc_cliffs_regulators_1),
  1243. .num_rate_max = VDD_NUM,
  1244. .rate_max = (unsigned long[VDD_NUM]) {
  1245. [VDD_LOWER_D1] = 326000000,
  1246. [VDD_LOWER] = 466000000,
  1247. [VDD_LOW] = 594000000,
  1248. [VDD_LOW_L1] = 675000000,
  1249. [VDD_NOMINAL] = 785000000},
  1250. },
  1251. };
  1252. static const struct freq_tbl ftbl_cam_cc_ife_1_clk_src[] = {
  1253. F(19200000, P_BI_TCXO, 1, 0, 0),
  1254. F(326000000, P_CAM_CC_PLL4_OUT_EVEN, 1, 0, 0),
  1255. F(466000000, P_CAM_CC_PLL4_OUT_EVEN, 1, 0, 0),
  1256. F(594000000, P_CAM_CC_PLL4_OUT_EVEN, 1, 0, 0),
  1257. F(675000000, P_CAM_CC_PLL4_OUT_EVEN, 1, 0, 0),
  1258. F(785000000, P_CAM_CC_PLL4_OUT_EVEN, 1, 0, 0),
  1259. { }
  1260. };
  1261. static struct clk_rcg2 cam_cc_ife_1_clk_src = {
  1262. .cmd_rcgr = 0x12018,
  1263. .mnd_width = 0,
  1264. .hid_width = 5,
  1265. .parent_map = cam_cc_parent_map_4,
  1266. .freq_tbl = ftbl_cam_cc_ife_1_clk_src,
  1267. .enable_safe_config = true,
  1268. .flags = HW_CLK_CTRL_MODE,
  1269. .clkr = {
  1270. .crm = &cam_crm,
  1271. .crm_vcd = 1,
  1272. },
  1273. .clkr.hw.init = &(const struct clk_init_data) {
  1274. .name = "cam_cc_ife_1_clk_src",
  1275. .parent_data = cam_cc_parent_data_4,
  1276. .num_parents = ARRAY_SIZE(cam_cc_parent_data_4),
  1277. .flags = CLK_GET_RATE_NOCACHE | CLK_SET_RATE_PARENT,
  1278. .ops = &clk_rcg2_crmc_ops,
  1279. },
  1280. .clkr.vdd_data = {
  1281. .vdd_classes = cam_cc_cliffs_regulators_1,
  1282. .num_vdd_classes = ARRAY_SIZE(cam_cc_cliffs_regulators_1),
  1283. .num_rate_max = VDD_NUM,
  1284. .rate_max = (unsigned long[VDD_NUM]) {
  1285. [VDD_LOWER_D1] = 326000000,
  1286. [VDD_LOWER] = 466000000,
  1287. [VDD_LOW] = 594000000,
  1288. [VDD_LOW_L1] = 675000000,
  1289. [VDD_NOMINAL] = 785000000},
  1290. },
  1291. };
  1292. static const struct freq_tbl ftbl_cam_cc_ife_2_clk_src[] = {
  1293. F(19200000, P_BI_TCXO, 1, 0, 0),
  1294. F(326000000, P_CAM_CC_PLL5_OUT_EVEN, 1, 0, 0),
  1295. F(466000000, P_CAM_CC_PLL5_OUT_EVEN, 1, 0, 0),
  1296. F(594000000, P_CAM_CC_PLL5_OUT_EVEN, 1, 0, 0),
  1297. F(675000000, P_CAM_CC_PLL5_OUT_EVEN, 1, 0, 0),
  1298. F(785000000, P_CAM_CC_PLL5_OUT_EVEN, 1, 0, 0),
  1299. { }
  1300. };
  1301. static struct clk_rcg2 cam_cc_ife_2_clk_src = {
  1302. .cmd_rcgr = 0x12068,
  1303. .mnd_width = 0,
  1304. .hid_width = 5,
  1305. .parent_map = cam_cc_parent_map_5,
  1306. .freq_tbl = ftbl_cam_cc_ife_2_clk_src,
  1307. .enable_safe_config = true,
  1308. .flags = HW_CLK_CTRL_MODE,
  1309. .clkr = {
  1310. .crm = &cam_crm,
  1311. .crm_vcd = 2,
  1312. },
  1313. .clkr.hw.init = &(const struct clk_init_data) {
  1314. .name = "cam_cc_ife_2_clk_src",
  1315. .parent_data = cam_cc_parent_data_5,
  1316. .num_parents = ARRAY_SIZE(cam_cc_parent_data_5),
  1317. .flags = CLK_GET_RATE_NOCACHE | CLK_SET_RATE_PARENT,
  1318. .ops = &clk_rcg2_crmc_ops,
  1319. },
  1320. .clkr.vdd_data = {
  1321. .vdd_classes = cam_cc_cliffs_regulators_1,
  1322. .num_vdd_classes = ARRAY_SIZE(cam_cc_cliffs_regulators_1),
  1323. .num_rate_max = VDD_NUM,
  1324. .rate_max = (unsigned long[VDD_NUM]) {
  1325. [VDD_LOWER_D1] = 326000000,
  1326. [VDD_LOWER] = 466000000,
  1327. [VDD_LOW] = 594000000,
  1328. [VDD_LOW_L1] = 675000000,
  1329. [VDD_NOMINAL] = 785000000},
  1330. },
  1331. };
  1332. static struct clk_rcg2 cam_cc_ife_lite_clk_src = {
  1333. .cmd_rcgr = 0x13000,
  1334. .mnd_width = 0,
  1335. .hid_width = 5,
  1336. .parent_map = cam_cc_parent_map_0,
  1337. .freq_tbl = ftbl_cam_cc_csid_clk_src,
  1338. .enable_safe_config = true,
  1339. .flags = HW_CLK_CTRL_MODE,
  1340. .clkr.hw.init = &(const struct clk_init_data) {
  1341. .name = "cam_cc_ife_lite_clk_src",
  1342. .parent_data = cam_cc_parent_data_0,
  1343. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  1344. .ops = &clk_rcg2_ops,
  1345. },
  1346. .clkr.vdd_data = {
  1347. .vdd_classes = cam_cc_cliffs_regulators_1,
  1348. .num_vdd_classes = ARRAY_SIZE(cam_cc_cliffs_regulators_1),
  1349. .num_rate_max = VDD_NUM,
  1350. .rate_max = (unsigned long[VDD_NUM]) {
  1351. [VDD_LOWER_D1] = 266666667,
  1352. [VDD_LOWER] = 400000000,
  1353. [VDD_LOW] = 480000000},
  1354. },
  1355. };
  1356. static struct clk_rcg2 cam_cc_ife_lite_csid_clk_src = {
  1357. .cmd_rcgr = 0x13028,
  1358. .mnd_width = 0,
  1359. .hid_width = 5,
  1360. .parent_map = cam_cc_parent_map_0,
  1361. .freq_tbl = ftbl_cam_cc_csid_clk_src,
  1362. .enable_safe_config = true,
  1363. .flags = HW_CLK_CTRL_MODE,
  1364. .clkr.hw.init = &(const struct clk_init_data) {
  1365. .name = "cam_cc_ife_lite_csid_clk_src",
  1366. .parent_data = cam_cc_parent_data_0,
  1367. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  1368. .ops = &clk_rcg2_ops,
  1369. },
  1370. .clkr.vdd_data = {
  1371. .vdd_classes = cam_cc_cliffs_regulators_1,
  1372. .num_vdd_classes = ARRAY_SIZE(cam_cc_cliffs_regulators_1),
  1373. .num_rate_max = VDD_NUM,
  1374. .rate_max = (unsigned long[VDD_NUM]) {
  1375. [VDD_LOWER_D1] = 266666667,
  1376. [VDD_LOWER] = 400000000,
  1377. [VDD_LOW] = 480000000},
  1378. },
  1379. };
  1380. static const struct freq_tbl ftbl_cam_cc_ipe_nps_clk_src[] = {
  1381. F(166000000, P_CAM_CC_PLL1_OUT_EVEN, 2, 0, 0),
  1382. F(255000000, P_CAM_CC_PLL1_OUT_EVEN, 2, 0, 0),
  1383. F(287500000, P_CAM_CC_PLL1_OUT_EVEN, 2, 0, 0),
  1384. F(337500000, P_CAM_CC_PLL1_OUT_EVEN, 2, 0, 0),
  1385. F(412500000, P_CAM_CC_PLL1_OUT_EVEN, 2, 0, 0),
  1386. { }
  1387. };
  1388. static struct clk_rcg2 cam_cc_ipe_nps_clk_src = {
  1389. .cmd_rcgr = 0x10094,
  1390. .mnd_width = 0,
  1391. .hid_width = 5,
  1392. .parent_map = cam_cc_parent_map_6,
  1393. .freq_tbl = ftbl_cam_cc_ipe_nps_clk_src,
  1394. .enable_safe_config = true,
  1395. .flags = HW_CLK_CTRL_MODE,
  1396. .clkr.hw.init = &(const struct clk_init_data) {
  1397. .name = "cam_cc_ipe_nps_clk_src",
  1398. .parent_data = cam_cc_parent_data_6,
  1399. .num_parents = ARRAY_SIZE(cam_cc_parent_data_6),
  1400. .flags = CLK_SET_RATE_PARENT,
  1401. .ops = &clk_rcg2_ops,
  1402. },
  1403. .clkr.vdd_data = {
  1404. .vdd_classes = cam_cc_cliffs_regulators_1,
  1405. .num_vdd_classes = ARRAY_SIZE(cam_cc_cliffs_regulators_1),
  1406. .num_rate_max = VDD_NUM,
  1407. .rate_max = (unsigned long[VDD_NUM]) {
  1408. [VDD_LOWER_D1] = 166000000,
  1409. [VDD_LOWER] = 255000000,
  1410. [VDD_LOW] = 287500000,
  1411. [VDD_LOW_L1] = 337500000,
  1412. [VDD_NOMINAL] = 412500000},
  1413. },
  1414. };
  1415. static const struct freq_tbl ftbl_cam_cc_jpeg_clk_src[] = {
  1416. F(19200000, P_BI_TCXO, 1, 0, 0),
  1417. F(133333333, P_CAM_CC_PLL0_OUT_ODD, 3, 0, 0),
  1418. F(200000000, P_CAM_CC_PLL0_OUT_ODD, 2, 0, 0),
  1419. F(400000000, P_CAM_CC_PLL0_OUT_ODD, 1, 0, 0),
  1420. F(480000000, P_CAM_CC_PLL9_OUT_EVEN, 1, 0, 0),
  1421. F(600000000, P_CAM_CC_PLL0_OUT_EVEN, 1, 0, 0),
  1422. { }
  1423. };
  1424. static struct clk_rcg2 cam_cc_jpeg_clk_src = {
  1425. .cmd_rcgr = 0x13168,
  1426. .mnd_width = 0,
  1427. .hid_width = 5,
  1428. .parent_map = cam_cc_parent_map_0,
  1429. .freq_tbl = ftbl_cam_cc_jpeg_clk_src,
  1430. .enable_safe_config = true,
  1431. .flags = HW_CLK_CTRL_MODE,
  1432. .clkr.hw.init = &(const struct clk_init_data) {
  1433. .name = "cam_cc_jpeg_clk_src",
  1434. .parent_data = cam_cc_parent_data_0,
  1435. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  1436. .ops = &clk_rcg2_ops,
  1437. },
  1438. .clkr.vdd_data = {
  1439. .vdd_classes = cam_cc_cliffs_regulators_1,
  1440. .num_vdd_classes = ARRAY_SIZE(cam_cc_cliffs_regulators_1),
  1441. .num_rate_max = VDD_NUM,
  1442. .rate_max = (unsigned long[VDD_NUM]) {
  1443. [VDD_LOWER_D1] = 133333333,
  1444. [VDD_LOWER] = 200000000,
  1445. [VDD_LOW] = 400000000,
  1446. [VDD_LOW_L1] = 480000000,
  1447. [VDD_NOMINAL] = 600000000},
  1448. },
  1449. };
  1450. static const struct freq_tbl ftbl_cam_cc_mclk0_clk_src[] = {
  1451. F(19200000, P_CAM_CC_PLL2_OUT_MAIN, 1, 1, 50),
  1452. F(24000000, P_CAM_CC_PLL2_OUT_EVEN, 10, 1, 4),
  1453. F(68571429, P_CAM_CC_PLL2_OUT_MAIN, 14, 0, 0),
  1454. { }
  1455. };
  1456. static struct clk_rcg2 cam_cc_mclk0_clk_src = {
  1457. .cmd_rcgr = 0x15000,
  1458. .mnd_width = 8,
  1459. .hid_width = 5,
  1460. .parent_map = cam_cc_parent_map_1,
  1461. .freq_tbl = ftbl_cam_cc_mclk0_clk_src,
  1462. .enable_safe_config = true,
  1463. .flags = HW_CLK_CTRL_MODE,
  1464. .clkr.hw.init = &(const struct clk_init_data) {
  1465. .name = "cam_cc_mclk0_clk_src",
  1466. .parent_data = cam_cc_parent_data_1,
  1467. .num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
  1468. .ops = &clk_rcg2_ops,
  1469. },
  1470. .clkr.vdd_data = {
  1471. .vdd_class = &vdd_mx,
  1472. .num_rate_max = VDD_NUM,
  1473. .rate_max = (unsigned long[VDD_NUM]) {
  1474. [VDD_LOWER_D1] = 68571429},
  1475. },
  1476. };
  1477. static struct clk_rcg2 cam_cc_mclk1_clk_src = {
  1478. .cmd_rcgr = 0x1501c,
  1479. .mnd_width = 8,
  1480. .hid_width = 5,
  1481. .parent_map = cam_cc_parent_map_1,
  1482. .freq_tbl = ftbl_cam_cc_mclk0_clk_src,
  1483. .enable_safe_config = true,
  1484. .flags = HW_CLK_CTRL_MODE,
  1485. .clkr.hw.init = &(const struct clk_init_data) {
  1486. .name = "cam_cc_mclk1_clk_src",
  1487. .parent_data = cam_cc_parent_data_1,
  1488. .num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
  1489. .ops = &clk_rcg2_ops,
  1490. },
  1491. .clkr.vdd_data = {
  1492. .vdd_class = &vdd_mx,
  1493. .num_rate_max = VDD_NUM,
  1494. .rate_max = (unsigned long[VDD_NUM]) {
  1495. [VDD_LOWER_D1] = 68571429},
  1496. },
  1497. };
  1498. static struct clk_rcg2 cam_cc_mclk2_clk_src = {
  1499. .cmd_rcgr = 0x15038,
  1500. .mnd_width = 8,
  1501. .hid_width = 5,
  1502. .parent_map = cam_cc_parent_map_1,
  1503. .freq_tbl = ftbl_cam_cc_mclk0_clk_src,
  1504. .enable_safe_config = true,
  1505. .flags = HW_CLK_CTRL_MODE,
  1506. .clkr.hw.init = &(const struct clk_init_data) {
  1507. .name = "cam_cc_mclk2_clk_src",
  1508. .parent_data = cam_cc_parent_data_1,
  1509. .num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
  1510. .ops = &clk_rcg2_ops,
  1511. },
  1512. .clkr.vdd_data = {
  1513. .vdd_class = &vdd_mx,
  1514. .num_rate_max = VDD_NUM,
  1515. .rate_max = (unsigned long[VDD_NUM]) {
  1516. [VDD_LOWER_D1] = 68571429},
  1517. },
  1518. };
  1519. static struct clk_rcg2 cam_cc_mclk3_clk_src = {
  1520. .cmd_rcgr = 0x15054,
  1521. .mnd_width = 8,
  1522. .hid_width = 5,
  1523. .parent_map = cam_cc_parent_map_1,
  1524. .freq_tbl = ftbl_cam_cc_mclk0_clk_src,
  1525. .enable_safe_config = true,
  1526. .flags = HW_CLK_CTRL_MODE,
  1527. .clkr.hw.init = &(const struct clk_init_data) {
  1528. .name = "cam_cc_mclk3_clk_src",
  1529. .parent_data = cam_cc_parent_data_1,
  1530. .num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
  1531. .ops = &clk_rcg2_ops,
  1532. },
  1533. .clkr.vdd_data = {
  1534. .vdd_class = &vdd_mx,
  1535. .num_rate_max = VDD_NUM,
  1536. .rate_max = (unsigned long[VDD_NUM]) {
  1537. [VDD_LOWER_D1] = 68571429},
  1538. },
  1539. };
  1540. static struct clk_rcg2 cam_cc_mclk4_clk_src = {
  1541. .cmd_rcgr = 0x15070,
  1542. .mnd_width = 8,
  1543. .hid_width = 5,
  1544. .parent_map = cam_cc_parent_map_1,
  1545. .freq_tbl = ftbl_cam_cc_mclk0_clk_src,
  1546. .enable_safe_config = true,
  1547. .flags = HW_CLK_CTRL_MODE,
  1548. .clkr.hw.init = &(const struct clk_init_data) {
  1549. .name = "cam_cc_mclk4_clk_src",
  1550. .parent_data = cam_cc_parent_data_1,
  1551. .num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
  1552. .ops = &clk_rcg2_ops,
  1553. },
  1554. .clkr.vdd_data = {
  1555. .vdd_class = &vdd_mx,
  1556. .num_rate_max = VDD_NUM,
  1557. .rate_max = (unsigned long[VDD_NUM]) {
  1558. [VDD_LOWER_D1] = 68571429},
  1559. },
  1560. };
  1561. static struct clk_rcg2 cam_cc_mclk5_clk_src = {
  1562. .cmd_rcgr = 0x1508c,
  1563. .mnd_width = 8,
  1564. .hid_width = 5,
  1565. .parent_map = cam_cc_parent_map_1,
  1566. .freq_tbl = ftbl_cam_cc_mclk0_clk_src,
  1567. .enable_safe_config = true,
  1568. .flags = HW_CLK_CTRL_MODE,
  1569. .clkr.hw.init = &(const struct clk_init_data) {
  1570. .name = "cam_cc_mclk5_clk_src",
  1571. .parent_data = cam_cc_parent_data_1,
  1572. .num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
  1573. .ops = &clk_rcg2_ops,
  1574. },
  1575. .clkr.vdd_data = {
  1576. .vdd_class = &vdd_mx,
  1577. .num_rate_max = VDD_NUM,
  1578. .rate_max = (unsigned long[VDD_NUM]) {
  1579. [VDD_LOWER_D1] = 68571429},
  1580. },
  1581. };
  1582. static struct clk_rcg2 cam_cc_mclk6_clk_src = {
  1583. .cmd_rcgr = 0x150a8,
  1584. .mnd_width = 8,
  1585. .hid_width = 5,
  1586. .parent_map = cam_cc_parent_map_1,
  1587. .freq_tbl = ftbl_cam_cc_mclk0_clk_src,
  1588. .enable_safe_config = true,
  1589. .flags = HW_CLK_CTRL_MODE,
  1590. .clkr.hw.init = &(const struct clk_init_data) {
  1591. .name = "cam_cc_mclk6_clk_src",
  1592. .parent_data = cam_cc_parent_data_1,
  1593. .num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
  1594. .ops = &clk_rcg2_ops,
  1595. },
  1596. .clkr.vdd_data = {
  1597. .vdd_class = &vdd_mx,
  1598. .num_rate_max = VDD_NUM,
  1599. .rate_max = (unsigned long[VDD_NUM]) {
  1600. [VDD_LOWER_D1] = 68571429},
  1601. },
  1602. };
  1603. static struct clk_rcg2 cam_cc_mclk7_clk_src = {
  1604. .cmd_rcgr = 0x150c4,
  1605. .mnd_width = 8,
  1606. .hid_width = 5,
  1607. .parent_map = cam_cc_parent_map_1,
  1608. .freq_tbl = ftbl_cam_cc_mclk0_clk_src,
  1609. .enable_safe_config = true,
  1610. .flags = HW_CLK_CTRL_MODE,
  1611. .clkr.hw.init = &(const struct clk_init_data) {
  1612. .name = "cam_cc_mclk7_clk_src",
  1613. .parent_data = cam_cc_parent_data_1,
  1614. .num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
  1615. .ops = &clk_rcg2_ops,
  1616. },
  1617. .clkr.vdd_data = {
  1618. .vdd_class = &vdd_mx,
  1619. .num_rate_max = VDD_NUM,
  1620. .rate_max = (unsigned long[VDD_NUM]) {
  1621. [VDD_LOWER_D1] = 68571429},
  1622. },
  1623. };
  1624. static const struct freq_tbl ftbl_cam_cc_qdss_debug_clk_src[] = {
  1625. F(19200000, P_BI_TCXO, 1, 0, 0),
  1626. F(52173913, P_CAM_CC_PLL0_OUT_EVEN, 11.5, 0, 0),
  1627. F(75000000, P_CAM_CC_PLL0_OUT_EVEN, 8, 0, 0),
  1628. F(150000000, P_CAM_CC_PLL0_OUT_EVEN, 4, 0, 0),
  1629. F(300000000, P_CAM_CC_PLL0_OUT_MAIN, 4, 0, 0),
  1630. { }
  1631. };
  1632. static struct clk_rcg2 cam_cc_qdss_debug_clk_src = {
  1633. .cmd_rcgr = 0x1329c,
  1634. .mnd_width = 0,
  1635. .hid_width = 5,
  1636. .parent_map = cam_cc_parent_map_0,
  1637. .freq_tbl = ftbl_cam_cc_qdss_debug_clk_src,
  1638. .enable_safe_config = true,
  1639. .flags = HW_CLK_CTRL_MODE,
  1640. .clkr.hw.init = &(const struct clk_init_data) {
  1641. .name = "cam_cc_qdss_debug_clk_src",
  1642. .parent_data = cam_cc_parent_data_0,
  1643. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  1644. .ops = &clk_rcg2_ops,
  1645. },
  1646. .clkr.vdd_data = {
  1647. .vdd_class = &vdd_mm,
  1648. .num_rate_max = VDD_NUM,
  1649. .rate_max = (unsigned long[VDD_NUM]) {
  1650. [VDD_LOWER_D1] = 52173913,
  1651. [VDD_LOWER] = 75000000,
  1652. [VDD_LOW] = 150000000,
  1653. [VDD_LOW_L1] = 300000000},
  1654. },
  1655. };
  1656. static const struct freq_tbl ftbl_cam_cc_sfe_0_clk_src[] = {
  1657. F(326000000, P_CAM_CC_PLL6_OUT_EVEN, 1, 0, 0),
  1658. F(466000000, P_CAM_CC_PLL6_OUT_EVEN, 1, 0, 0),
  1659. F(594000000, P_CAM_CC_PLL6_OUT_EVEN, 1, 0, 0),
  1660. F(675000000, P_CAM_CC_PLL6_OUT_EVEN, 1, 0, 0),
  1661. F(785000000, P_CAM_CC_PLL6_OUT_EVEN, 1, 0, 0),
  1662. { }
  1663. };
  1664. static struct clk_rcg2 cam_cc_sfe_0_clk_src = {
  1665. .cmd_rcgr = 0x1306c,
  1666. .mnd_width = 0,
  1667. .hid_width = 5,
  1668. .parent_map = cam_cc_parent_map_7,
  1669. .freq_tbl = ftbl_cam_cc_sfe_0_clk_src,
  1670. .enable_safe_config = true,
  1671. .flags = HW_CLK_CTRL_MODE,
  1672. .clkr = {
  1673. .crm = &cam_crm,
  1674. .crm_vcd = 3,
  1675. },
  1676. .clkr.hw.init = &(const struct clk_init_data) {
  1677. .name = "cam_cc_sfe_0_clk_src",
  1678. .parent_data = cam_cc_parent_data_7,
  1679. .num_parents = ARRAY_SIZE(cam_cc_parent_data_7),
  1680. .flags = CLK_GET_RATE_NOCACHE | CLK_SET_RATE_PARENT,
  1681. .ops = &clk_rcg2_crmc_ops,
  1682. },
  1683. .clkr.vdd_data = {
  1684. .vdd_classes = cam_cc_cliffs_regulators_1,
  1685. .num_vdd_classes = ARRAY_SIZE(cam_cc_cliffs_regulators_1),
  1686. .num_rate_max = VDD_NUM,
  1687. .rate_max = (unsigned long[VDD_NUM]) {
  1688. [VDD_LOWER_D1] = 326000000,
  1689. [VDD_LOWER] = 466000000,
  1690. [VDD_LOW] = 594000000,
  1691. [VDD_LOW_L1] = 675000000,
  1692. [VDD_NOMINAL] = 785000000},
  1693. },
  1694. };
  1695. static const struct freq_tbl ftbl_cam_cc_sfe_1_clk_src[] = {
  1696. F(326000000, P_CAM_CC_PLL7_OUT_EVEN, 1, 0, 0),
  1697. F(466000000, P_CAM_CC_PLL7_OUT_EVEN, 1, 0, 0),
  1698. F(594000000, P_CAM_CC_PLL7_OUT_EVEN, 1, 0, 0),
  1699. F(675000000, P_CAM_CC_PLL7_OUT_EVEN, 1, 0, 0),
  1700. F(785000000, P_CAM_CC_PLL7_OUT_EVEN, 1, 0, 0),
  1701. { }
  1702. };
  1703. static struct clk_rcg2 cam_cc_sfe_1_clk_src = {
  1704. .cmd_rcgr = 0x130bc,
  1705. .mnd_width = 0,
  1706. .hid_width = 5,
  1707. .parent_map = cam_cc_parent_map_8,
  1708. .freq_tbl = ftbl_cam_cc_sfe_1_clk_src,
  1709. .enable_safe_config = true,
  1710. .flags = HW_CLK_CTRL_MODE,
  1711. .clkr = {
  1712. .crm = &cam_crm,
  1713. .crm_vcd = 4,
  1714. },
  1715. .clkr.hw.init = &(const struct clk_init_data) {
  1716. .name = "cam_cc_sfe_1_clk_src",
  1717. .parent_data = cam_cc_parent_data_8,
  1718. .num_parents = ARRAY_SIZE(cam_cc_parent_data_8),
  1719. .flags = CLK_GET_RATE_NOCACHE | CLK_SET_RATE_PARENT,
  1720. .ops = &clk_rcg2_crmc_ops,
  1721. },
  1722. .clkr.vdd_data = {
  1723. .vdd_classes = cam_cc_cliffs_regulators_1,
  1724. .num_vdd_classes = ARRAY_SIZE(cam_cc_cliffs_regulators_1),
  1725. .num_rate_max = VDD_NUM,
  1726. .rate_max = (unsigned long[VDD_NUM]) {
  1727. [VDD_LOWER_D1] = 326000000,
  1728. [VDD_LOWER] = 466000000,
  1729. [VDD_LOW] = 594000000,
  1730. [VDD_LOW_L1] = 675000000,
  1731. [VDD_NOMINAL] = 785000000},
  1732. },
  1733. };
  1734. static const struct freq_tbl ftbl_cam_cc_sleep_clk_src[] = {
  1735. F(32000, P_SLEEP_CLK, 1, 0, 0),
  1736. { }
  1737. };
  1738. static struct clk_rcg2 cam_cc_sleep_clk_src = {
  1739. .cmd_rcgr = 0x132f0,
  1740. .mnd_width = 0,
  1741. .hid_width = 5,
  1742. .parent_map = cam_cc_parent_map_9,
  1743. .freq_tbl = ftbl_cam_cc_sleep_clk_src,
  1744. .clkr.hw.init = &(const struct clk_init_data) {
  1745. .name = "cam_cc_sleep_clk_src",
  1746. .parent_data = cam_cc_parent_data_9,
  1747. .num_parents = ARRAY_SIZE(cam_cc_parent_data_9),
  1748. .ops = &clk_rcg2_ops,
  1749. },
  1750. };
  1751. static const struct freq_tbl ftbl_cam_cc_slow_ahb_clk_src[] = {
  1752. F(19200000, P_BI_TCXO, 1, 0, 0),
  1753. F(56470588, P_CAM_CC_PLL9_OUT_EVEN, 8.5, 0, 0),
  1754. F(80000000, P_CAM_CC_PLL0_OUT_EVEN, 7.5, 0, 0),
  1755. { }
  1756. };
  1757. static struct clk_rcg2 cam_cc_slow_ahb_clk_src = {
  1758. .cmd_rcgr = 0x10034,
  1759. .mnd_width = 0,
  1760. .hid_width = 5,
  1761. .parent_map = cam_cc_parent_map_0,
  1762. .freq_tbl = ftbl_cam_cc_slow_ahb_clk_src,
  1763. .enable_safe_config = true,
  1764. .flags = HW_CLK_CTRL_MODE,
  1765. .clkr.hw.init = &(const struct clk_init_data) {
  1766. .name = "cam_cc_slow_ahb_clk_src",
  1767. .parent_data = cam_cc_parent_data_0,
  1768. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  1769. .ops = &clk_rcg2_ops,
  1770. },
  1771. .clkr.vdd_data = {
  1772. .vdd_classes = cam_cc_cliffs_regulators_1,
  1773. .num_vdd_classes = ARRAY_SIZE(cam_cc_cliffs_regulators_1),
  1774. .num_rate_max = VDD_NUM,
  1775. .rate_max = (unsigned long[VDD_NUM]) {
  1776. [VDD_LOWER_D1] = 56470588,
  1777. [VDD_LOWER] = 80000000},
  1778. },
  1779. };
  1780. static const struct freq_tbl ftbl_cam_cc_xo_clk_src[] = {
  1781. F(19200000, P_BI_TCXO, 1, 0, 0),
  1782. { }
  1783. };
  1784. static struct clk_rcg2 cam_cc_xo_clk_src = {
  1785. .cmd_rcgr = 0x132d4,
  1786. .mnd_width = 0,
  1787. .hid_width = 5,
  1788. .parent_map = cam_cc_parent_map_10,
  1789. .freq_tbl = ftbl_cam_cc_xo_clk_src,
  1790. .enable_safe_config = true,
  1791. .flags = HW_CLK_CTRL_MODE,
  1792. .clkr.hw.init = &(const struct clk_init_data) {
  1793. .name = "cam_cc_xo_clk_src",
  1794. .parent_data = cam_cc_parent_data_10_ao,
  1795. .num_parents = ARRAY_SIZE(cam_cc_parent_data_10_ao),
  1796. .ops = &clk_rcg2_ops,
  1797. },
  1798. };
  1799. static struct clk_branch cam_cc_bps_ahb_clk = {
  1800. .halt_reg = 0x1004c,
  1801. .halt_check = BRANCH_HALT,
  1802. .clkr = {
  1803. .enable_reg = 0x1004c,
  1804. .enable_mask = BIT(0),
  1805. .hw.init = &(const struct clk_init_data) {
  1806. .name = "cam_cc_bps_ahb_clk",
  1807. .parent_hws = (const struct clk_hw*[]) {
  1808. &cam_cc_slow_ahb_clk_src.clkr.hw,
  1809. },
  1810. .num_parents = 1,
  1811. .flags = CLK_SET_RATE_PARENT,
  1812. .ops = &clk_branch2_ops,
  1813. },
  1814. },
  1815. };
  1816. static struct clk_branch cam_cc_bps_clk = {
  1817. .halt_reg = 0x10068,
  1818. .halt_check = BRANCH_HALT,
  1819. .clkr = {
  1820. .enable_reg = 0x10068,
  1821. .enable_mask = BIT(0),
  1822. .hw.init = &(const struct clk_init_data) {
  1823. .name = "cam_cc_bps_clk",
  1824. .parent_hws = (const struct clk_hw*[]) {
  1825. &cam_cc_bps_clk_src.clkr.hw,
  1826. },
  1827. .num_parents = 1,
  1828. .flags = CLK_SET_RATE_PARENT,
  1829. .ops = &clk_branch2_ops,
  1830. },
  1831. },
  1832. };
  1833. static struct clk_branch cam_cc_bps_fast_ahb_clk = {
  1834. .halt_reg = 0x10030,
  1835. .halt_check = BRANCH_HALT,
  1836. .clkr = {
  1837. .enable_reg = 0x10030,
  1838. .enable_mask = BIT(0),
  1839. .hw.init = &(const struct clk_init_data) {
  1840. .name = "cam_cc_bps_fast_ahb_clk",
  1841. .parent_hws = (const struct clk_hw*[]) {
  1842. &cam_cc_fast_ahb_clk_src.clkr.hw,
  1843. },
  1844. .num_parents = 1,
  1845. .flags = CLK_SET_RATE_PARENT,
  1846. .ops = &clk_branch2_ops,
  1847. },
  1848. },
  1849. };
  1850. static struct clk_branch cam_cc_bps_shift_clk = {
  1851. .halt_reg = 0x10078,
  1852. .halt_check = BRANCH_HALT_VOTED,
  1853. .clkr = {
  1854. .enable_reg = 0x10078,
  1855. .enable_mask = BIT(0),
  1856. .hw.init = &(const struct clk_init_data) {
  1857. .name = "cam_cc_bps_shift_clk",
  1858. .parent_hws = (const struct clk_hw*[]) {
  1859. &cam_cc_xo_clk_src.clkr.hw,
  1860. },
  1861. .num_parents = 1,
  1862. .flags = CLK_SET_RATE_PARENT,
  1863. .ops = &clk_branch2_ops,
  1864. },
  1865. },
  1866. };
  1867. static struct clk_branch cam_cc_camnoc_axi_nrt_clk = {
  1868. .halt_reg = 0x13284,
  1869. .halt_check = BRANCH_HALT,
  1870. .clkr = {
  1871. .enable_reg = 0x13284,
  1872. .enable_mask = BIT(0),
  1873. .hw.init = &(const struct clk_init_data) {
  1874. .name = "cam_cc_camnoc_axi_nrt_clk",
  1875. .parent_hws = (const struct clk_hw*[]) {
  1876. &cam_cc_camnoc_axi_rt_clk_src.clkr.hw,
  1877. },
  1878. .num_parents = 1,
  1879. .flags = CLK_SET_RATE_PARENT,
  1880. .ops = &clk_branch2_crm_ops,
  1881. },
  1882. },
  1883. };
  1884. static struct clk_branch cam_cc_camnoc_axi_rt_clk = {
  1885. .halt_reg = 0x13274,
  1886. .halt_check = BRANCH_HALT,
  1887. .clkr = {
  1888. .enable_reg = 0x13274,
  1889. .enable_mask = BIT(0),
  1890. .hw.init = &(const struct clk_init_data) {
  1891. .name = "cam_cc_camnoc_axi_rt_clk",
  1892. .parent_hws = (const struct clk_hw*[]) {
  1893. &cam_cc_camnoc_axi_rt_clk_src.clkr.hw,
  1894. },
  1895. .num_parents = 1,
  1896. .flags = CLK_SET_RATE_PARENT,
  1897. .ops = &clk_branch2_crm_ops,
  1898. },
  1899. },
  1900. };
  1901. static struct clk_branch cam_cc_camnoc_dcd_xo_clk = {
  1902. .halt_reg = 0x13290,
  1903. .halt_check = BRANCH_HALT,
  1904. .clkr = {
  1905. .enable_reg = 0x13290,
  1906. .enable_mask = BIT(0),
  1907. .hw.init = &(const struct clk_init_data) {
  1908. .name = "cam_cc_camnoc_dcd_xo_clk",
  1909. .parent_hws = (const struct clk_hw*[]) {
  1910. &cam_cc_xo_clk_src.clkr.hw,
  1911. },
  1912. .num_parents = 1,
  1913. .flags = CLK_SET_RATE_PARENT,
  1914. .ops = &clk_branch2_ops,
  1915. },
  1916. },
  1917. };
  1918. static struct clk_branch cam_cc_camnoc_xo_clk = {
  1919. .halt_reg = 0x13294,
  1920. .halt_check = BRANCH_HALT,
  1921. .clkr = {
  1922. .enable_reg = 0x13294,
  1923. .enable_mask = BIT(0),
  1924. .hw.init = &(const struct clk_init_data) {
  1925. .name = "cam_cc_camnoc_xo_clk",
  1926. .parent_hws = (const struct clk_hw*[]) {
  1927. &cam_cc_xo_clk_src.clkr.hw,
  1928. },
  1929. .num_parents = 1,
  1930. .flags = CLK_SET_RATE_PARENT,
  1931. .ops = &clk_branch2_ops,
  1932. },
  1933. },
  1934. };
  1935. static struct clk_branch cam_cc_cci_0_clk = {
  1936. .halt_reg = 0x131e4,
  1937. .halt_check = BRANCH_HALT,
  1938. .clkr = {
  1939. .enable_reg = 0x131e4,
  1940. .enable_mask = BIT(0),
  1941. .hw.init = &(const struct clk_init_data) {
  1942. .name = "cam_cc_cci_0_clk",
  1943. .parent_hws = (const struct clk_hw*[]) {
  1944. &cam_cc_cci_0_clk_src.clkr.hw,
  1945. },
  1946. .num_parents = 1,
  1947. .flags = CLK_SET_RATE_PARENT,
  1948. .ops = &clk_branch2_ops,
  1949. },
  1950. },
  1951. };
  1952. static struct clk_branch cam_cc_cci_1_clk = {
  1953. .halt_reg = 0x13200,
  1954. .halt_check = BRANCH_HALT,
  1955. .clkr = {
  1956. .enable_reg = 0x13200,
  1957. .enable_mask = BIT(0),
  1958. .hw.init = &(const struct clk_init_data) {
  1959. .name = "cam_cc_cci_1_clk",
  1960. .parent_hws = (const struct clk_hw*[]) {
  1961. &cam_cc_cci_1_clk_src.clkr.hw,
  1962. },
  1963. .num_parents = 1,
  1964. .flags = CLK_SET_RATE_PARENT,
  1965. .ops = &clk_branch2_ops,
  1966. },
  1967. },
  1968. };
  1969. static struct clk_branch cam_cc_cci_2_clk = {
  1970. .halt_reg = 0x1321c,
  1971. .halt_check = BRANCH_HALT,
  1972. .clkr = {
  1973. .enable_reg = 0x1321c,
  1974. .enable_mask = BIT(0),
  1975. .hw.init = &(const struct clk_init_data) {
  1976. .name = "cam_cc_cci_2_clk",
  1977. .parent_hws = (const struct clk_hw*[]) {
  1978. &cam_cc_cci_2_clk_src.clkr.hw,
  1979. },
  1980. .num_parents = 1,
  1981. .flags = CLK_SET_RATE_PARENT,
  1982. .ops = &clk_branch2_ops,
  1983. },
  1984. },
  1985. };
  1986. static struct clk_branch cam_cc_core_ahb_clk = {
  1987. .halt_reg = 0x132d0,
  1988. .halt_check = BRANCH_HALT_DELAY,
  1989. .clkr = {
  1990. .enable_reg = 0x132d0,
  1991. .enable_mask = BIT(0),
  1992. .hw.init = &(const struct clk_init_data) {
  1993. .name = "cam_cc_core_ahb_clk",
  1994. .parent_hws = (const struct clk_hw*[]) {
  1995. &cam_cc_slow_ahb_clk_src.clkr.hw,
  1996. },
  1997. .num_parents = 1,
  1998. .flags = CLK_SET_RATE_PARENT,
  1999. .ops = &clk_branch2_ops,
  2000. },
  2001. },
  2002. };
  2003. static struct clk_branch cam_cc_cpas_ahb_clk = {
  2004. .halt_reg = 0x13220,
  2005. .halt_check = BRANCH_HALT,
  2006. .clkr = {
  2007. .enable_reg = 0x13220,
  2008. .enable_mask = BIT(0),
  2009. .hw.init = &(const struct clk_init_data) {
  2010. .name = "cam_cc_cpas_ahb_clk",
  2011. .parent_hws = (const struct clk_hw*[]) {
  2012. &cam_cc_slow_ahb_clk_src.clkr.hw,
  2013. },
  2014. .num_parents = 1,
  2015. .flags = CLK_SET_RATE_PARENT,
  2016. .ops = &clk_branch2_ops,
  2017. },
  2018. },
  2019. };
  2020. static struct clk_branch cam_cc_cpas_bps_clk = {
  2021. .halt_reg = 0x10074,
  2022. .halt_check = BRANCH_HALT,
  2023. .clkr = {
  2024. .enable_reg = 0x10074,
  2025. .enable_mask = BIT(0),
  2026. .hw.init = &(const struct clk_init_data) {
  2027. .name = "cam_cc_cpas_bps_clk",
  2028. .parent_hws = (const struct clk_hw*[]) {
  2029. &cam_cc_bps_clk_src.clkr.hw,
  2030. },
  2031. .num_parents = 1,
  2032. .flags = CLK_SET_RATE_PARENT,
  2033. .ops = &clk_branch2_ops,
  2034. },
  2035. },
  2036. };
  2037. static struct clk_branch cam_cc_cpas_cre_clk = {
  2038. .halt_reg = 0x13160,
  2039. .halt_check = BRANCH_HALT,
  2040. .clkr = {
  2041. .enable_reg = 0x13160,
  2042. .enable_mask = BIT(0),
  2043. .hw.init = &(const struct clk_init_data) {
  2044. .name = "cam_cc_cpas_cre_clk",
  2045. .parent_hws = (const struct clk_hw*[]) {
  2046. &cam_cc_cre_clk_src.clkr.hw,
  2047. },
  2048. .num_parents = 1,
  2049. .flags = CLK_SET_RATE_PARENT,
  2050. .ops = &clk_branch2_ops,
  2051. },
  2052. },
  2053. };
  2054. static struct clk_branch cam_cc_cpas_fast_ahb_clk = {
  2055. .halt_reg = 0x1322c,
  2056. .halt_check = BRANCH_HALT,
  2057. .clkr = {
  2058. .enable_reg = 0x1322c,
  2059. .enable_mask = BIT(0),
  2060. .hw.init = &(const struct clk_init_data) {
  2061. .name = "cam_cc_cpas_fast_ahb_clk",
  2062. .parent_hws = (const struct clk_hw*[]) {
  2063. &cam_cc_fast_ahb_clk_src.clkr.hw,
  2064. },
  2065. .num_parents = 1,
  2066. .flags = CLK_SET_RATE_PARENT,
  2067. .ops = &clk_branch2_ops,
  2068. },
  2069. },
  2070. };
  2071. static struct clk_branch cam_cc_cpas_ife_0_clk = {
  2072. .halt_reg = 0x1103c,
  2073. .halt_check = BRANCH_HALT,
  2074. .clkr = {
  2075. .enable_reg = 0x1103c,
  2076. .enable_mask = BIT(0),
  2077. .hw.init = &(const struct clk_init_data) {
  2078. .name = "cam_cc_cpas_ife_0_clk",
  2079. .parent_hws = (const struct clk_hw*[]) {
  2080. &cam_cc_ife_0_clk_src.clkr.hw,
  2081. },
  2082. .num_parents = 1,
  2083. .flags = CLK_SET_RATE_PARENT,
  2084. .ops = &clk_branch2_crm_ops,
  2085. },
  2086. },
  2087. };
  2088. static struct clk_branch cam_cc_cpas_ife_1_clk = {
  2089. .halt_reg = 0x1203c,
  2090. .halt_check = BRANCH_HALT,
  2091. .clkr = {
  2092. .enable_reg = 0x1203c,
  2093. .enable_mask = BIT(0),
  2094. .hw.init = &(const struct clk_init_data) {
  2095. .name = "cam_cc_cpas_ife_1_clk",
  2096. .parent_hws = (const struct clk_hw*[]) {
  2097. &cam_cc_ife_1_clk_src.clkr.hw,
  2098. },
  2099. .num_parents = 1,
  2100. .flags = CLK_SET_RATE_PARENT,
  2101. .ops = &clk_branch2_crm_ops,
  2102. },
  2103. },
  2104. };
  2105. static struct clk_branch cam_cc_cpas_ife_2_clk = {
  2106. .halt_reg = 0x1208c,
  2107. .halt_check = BRANCH_HALT,
  2108. .clkr = {
  2109. .enable_reg = 0x1208c,
  2110. .enable_mask = BIT(0),
  2111. .hw.init = &(const struct clk_init_data) {
  2112. .name = "cam_cc_cpas_ife_2_clk",
  2113. .parent_hws = (const struct clk_hw*[]) {
  2114. &cam_cc_ife_2_clk_src.clkr.hw,
  2115. },
  2116. .num_parents = 1,
  2117. .flags = CLK_SET_RATE_PARENT,
  2118. .ops = &clk_branch2_crm_ops,
  2119. },
  2120. },
  2121. };
  2122. static struct clk_branch cam_cc_cpas_ife_lite_clk = {
  2123. .halt_reg = 0x13024,
  2124. .halt_check = BRANCH_HALT,
  2125. .clkr = {
  2126. .enable_reg = 0x13024,
  2127. .enable_mask = BIT(0),
  2128. .hw.init = &(const struct clk_init_data) {
  2129. .name = "cam_cc_cpas_ife_lite_clk",
  2130. .parent_hws = (const struct clk_hw*[]) {
  2131. &cam_cc_ife_lite_clk_src.clkr.hw,
  2132. },
  2133. .num_parents = 1,
  2134. .flags = CLK_SET_RATE_PARENT,
  2135. .ops = &clk_branch2_ops,
  2136. },
  2137. },
  2138. };
  2139. static struct clk_branch cam_cc_cpas_ipe_nps_clk = {
  2140. .halt_reg = 0x100b8,
  2141. .halt_check = BRANCH_HALT,
  2142. .clkr = {
  2143. .enable_reg = 0x100b8,
  2144. .enable_mask = BIT(0),
  2145. .hw.init = &(const struct clk_init_data) {
  2146. .name = "cam_cc_cpas_ipe_nps_clk",
  2147. .parent_hws = (const struct clk_hw*[]) {
  2148. &cam_cc_ipe_nps_clk_src.clkr.hw,
  2149. },
  2150. .num_parents = 1,
  2151. .flags = CLK_SET_RATE_PARENT,
  2152. .ops = &clk_branch2_ops,
  2153. },
  2154. },
  2155. };
  2156. static struct clk_branch cam_cc_cpas_sfe_0_clk = {
  2157. .halt_reg = 0x13090,
  2158. .halt_check = BRANCH_HALT,
  2159. .clkr = {
  2160. .enable_reg = 0x13090,
  2161. .enable_mask = BIT(0),
  2162. .hw.init = &(const struct clk_init_data) {
  2163. .name = "cam_cc_cpas_sfe_0_clk",
  2164. .parent_hws = (const struct clk_hw*[]) {
  2165. &cam_cc_sfe_0_clk_src.clkr.hw,
  2166. },
  2167. .num_parents = 1,
  2168. .flags = CLK_SET_RATE_PARENT,
  2169. .ops = &clk_branch2_crm_ops,
  2170. },
  2171. },
  2172. };
  2173. static struct clk_branch cam_cc_cpas_sfe_1_clk = {
  2174. .halt_reg = 0x130e0,
  2175. .halt_check = BRANCH_HALT,
  2176. .clkr = {
  2177. .enable_reg = 0x130e0,
  2178. .enable_mask = BIT(0),
  2179. .hw.init = &(const struct clk_init_data) {
  2180. .name = "cam_cc_cpas_sfe_1_clk",
  2181. .parent_hws = (const struct clk_hw*[]) {
  2182. &cam_cc_sfe_1_clk_src.clkr.hw,
  2183. },
  2184. .num_parents = 1,
  2185. .flags = CLK_SET_RATE_PARENT,
  2186. .ops = &clk_branch2_crm_ops,
  2187. },
  2188. },
  2189. };
  2190. static struct clk_branch cam_cc_cre_ahb_clk = {
  2191. .halt_reg = 0x13164,
  2192. .halt_check = BRANCH_HALT,
  2193. .clkr = {
  2194. .enable_reg = 0x13164,
  2195. .enable_mask = BIT(0),
  2196. .hw.init = &(const struct clk_init_data) {
  2197. .name = "cam_cc_cre_ahb_clk",
  2198. .parent_hws = (const struct clk_hw*[]) {
  2199. &cam_cc_slow_ahb_clk_src.clkr.hw,
  2200. },
  2201. .num_parents = 1,
  2202. .flags = CLK_SET_RATE_PARENT,
  2203. .ops = &clk_branch2_ops,
  2204. },
  2205. },
  2206. };
  2207. static struct clk_branch cam_cc_cre_clk = {
  2208. .halt_reg = 0x1315c,
  2209. .halt_check = BRANCH_HALT,
  2210. .clkr = {
  2211. .enable_reg = 0x1315c,
  2212. .enable_mask = BIT(0),
  2213. .hw.init = &(const struct clk_init_data) {
  2214. .name = "cam_cc_cre_clk",
  2215. .parent_hws = (const struct clk_hw*[]) {
  2216. &cam_cc_cre_clk_src.clkr.hw,
  2217. },
  2218. .num_parents = 1,
  2219. .flags = CLK_SET_RATE_PARENT,
  2220. .ops = &clk_branch2_ops,
  2221. },
  2222. },
  2223. };
  2224. static struct clk_branch cam_cc_csi0phytimer_clk = {
  2225. .halt_reg = 0x150f8,
  2226. .halt_check = BRANCH_HALT,
  2227. .clkr = {
  2228. .enable_reg = 0x150f8,
  2229. .enable_mask = BIT(0),
  2230. .hw.init = &(const struct clk_init_data) {
  2231. .name = "cam_cc_csi0phytimer_clk",
  2232. .parent_hws = (const struct clk_hw*[]) {
  2233. &cam_cc_csi0phytimer_clk_src.clkr.hw,
  2234. },
  2235. .num_parents = 1,
  2236. .flags = CLK_SET_RATE_PARENT,
  2237. .ops = &clk_branch2_ops,
  2238. },
  2239. },
  2240. };
  2241. static struct clk_branch cam_cc_csi1phytimer_clk = {
  2242. .halt_reg = 0x1511c,
  2243. .halt_check = BRANCH_HALT,
  2244. .clkr = {
  2245. .enable_reg = 0x1511c,
  2246. .enable_mask = BIT(0),
  2247. .hw.init = &(const struct clk_init_data) {
  2248. .name = "cam_cc_csi1phytimer_clk",
  2249. .parent_hws = (const struct clk_hw*[]) {
  2250. &cam_cc_csi1phytimer_clk_src.clkr.hw,
  2251. },
  2252. .num_parents = 1,
  2253. .flags = CLK_SET_RATE_PARENT,
  2254. .ops = &clk_branch2_ops,
  2255. },
  2256. },
  2257. };
  2258. static struct clk_branch cam_cc_csi2phytimer_clk = {
  2259. .halt_reg = 0x1513c,
  2260. .halt_check = BRANCH_HALT,
  2261. .clkr = {
  2262. .enable_reg = 0x1513c,
  2263. .enable_mask = BIT(0),
  2264. .hw.init = &(const struct clk_init_data) {
  2265. .name = "cam_cc_csi2phytimer_clk",
  2266. .parent_hws = (const struct clk_hw*[]) {
  2267. &cam_cc_csi2phytimer_clk_src.clkr.hw,
  2268. },
  2269. .num_parents = 1,
  2270. .flags = CLK_SET_RATE_PARENT,
  2271. .ops = &clk_branch2_ops,
  2272. },
  2273. },
  2274. };
  2275. static struct clk_branch cam_cc_csi3phytimer_clk = {
  2276. .halt_reg = 0x1515c,
  2277. .halt_check = BRANCH_HALT,
  2278. .clkr = {
  2279. .enable_reg = 0x1515c,
  2280. .enable_mask = BIT(0),
  2281. .hw.init = &(const struct clk_init_data) {
  2282. .name = "cam_cc_csi3phytimer_clk",
  2283. .parent_hws = (const struct clk_hw*[]) {
  2284. &cam_cc_csi3phytimer_clk_src.clkr.hw,
  2285. },
  2286. .num_parents = 1,
  2287. .flags = CLK_SET_RATE_PARENT,
  2288. .ops = &clk_branch2_ops,
  2289. },
  2290. },
  2291. };
  2292. static struct clk_branch cam_cc_csi4phytimer_clk = {
  2293. .halt_reg = 0x1517c,
  2294. .halt_check = BRANCH_HALT,
  2295. .clkr = {
  2296. .enable_reg = 0x1517c,
  2297. .enable_mask = BIT(0),
  2298. .hw.init = &(const struct clk_init_data) {
  2299. .name = "cam_cc_csi4phytimer_clk",
  2300. .parent_hws = (const struct clk_hw*[]) {
  2301. &cam_cc_csi4phytimer_clk_src.clkr.hw,
  2302. },
  2303. .num_parents = 1,
  2304. .flags = CLK_SET_RATE_PARENT,
  2305. .ops = &clk_branch2_ops,
  2306. },
  2307. },
  2308. };
  2309. static struct clk_branch cam_cc_csid_clk = {
  2310. .halt_reg = 0x13250,
  2311. .halt_check = BRANCH_HALT,
  2312. .clkr = {
  2313. .enable_reg = 0x13250,
  2314. .enable_mask = BIT(0),
  2315. .hw.init = &(const struct clk_init_data) {
  2316. .name = "cam_cc_csid_clk",
  2317. .parent_hws = (const struct clk_hw*[]) {
  2318. &cam_cc_csid_clk_src.clkr.hw,
  2319. },
  2320. .num_parents = 1,
  2321. .flags = CLK_SET_RATE_PARENT,
  2322. .ops = &clk_branch2_crm_ops,
  2323. },
  2324. },
  2325. };
  2326. static struct clk_branch cam_cc_csid_csiphy_rx_clk = {
  2327. .halt_reg = 0x15100,
  2328. .halt_check = BRANCH_HALT,
  2329. .clkr = {
  2330. .enable_reg = 0x15100,
  2331. .enable_mask = BIT(0),
  2332. .hw.init = &(const struct clk_init_data) {
  2333. .name = "cam_cc_csid_csiphy_rx_clk",
  2334. .parent_hws = (const struct clk_hw*[]) {
  2335. &cam_cc_cphy_rx_clk_src.clkr.hw,
  2336. },
  2337. .num_parents = 1,
  2338. .flags = CLK_SET_RATE_PARENT,
  2339. .ops = &clk_branch2_crm_ops,
  2340. },
  2341. },
  2342. };
  2343. static struct clk_branch cam_cc_csiphy0_clk = {
  2344. .halt_reg = 0x150fc,
  2345. .halt_check = BRANCH_HALT,
  2346. .clkr = {
  2347. .enable_reg = 0x150fc,
  2348. .enable_mask = BIT(0),
  2349. .hw.init = &(const struct clk_init_data) {
  2350. .name = "cam_cc_csiphy0_clk",
  2351. .parent_hws = (const struct clk_hw*[]) {
  2352. &cam_cc_cphy_rx_clk_src.clkr.hw,
  2353. },
  2354. .num_parents = 1,
  2355. .flags = CLK_SET_RATE_PARENT,
  2356. .ops = &clk_branch2_crm_ops,
  2357. },
  2358. },
  2359. };
  2360. static struct clk_branch cam_cc_csiphy1_clk = {
  2361. .halt_reg = 0x15120,
  2362. .halt_check = BRANCH_HALT,
  2363. .clkr = {
  2364. .enable_reg = 0x15120,
  2365. .enable_mask = BIT(0),
  2366. .hw.init = &(const struct clk_init_data) {
  2367. .name = "cam_cc_csiphy1_clk",
  2368. .parent_hws = (const struct clk_hw*[]) {
  2369. &cam_cc_cphy_rx_clk_src.clkr.hw,
  2370. },
  2371. .num_parents = 1,
  2372. .flags = CLK_SET_RATE_PARENT,
  2373. .ops = &clk_branch2_crm_ops,
  2374. },
  2375. },
  2376. };
  2377. static struct clk_branch cam_cc_csiphy2_clk = {
  2378. .halt_reg = 0x15140,
  2379. .halt_check = BRANCH_HALT,
  2380. .clkr = {
  2381. .enable_reg = 0x15140,
  2382. .enable_mask = BIT(0),
  2383. .hw.init = &(const struct clk_init_data) {
  2384. .name = "cam_cc_csiphy2_clk",
  2385. .parent_hws = (const struct clk_hw*[]) {
  2386. &cam_cc_cphy_rx_clk_src.clkr.hw,
  2387. },
  2388. .num_parents = 1,
  2389. .flags = CLK_SET_RATE_PARENT,
  2390. .ops = &clk_branch2_crm_ops,
  2391. },
  2392. },
  2393. };
  2394. static struct clk_branch cam_cc_csiphy3_clk = {
  2395. .halt_reg = 0x15160,
  2396. .halt_check = BRANCH_HALT,
  2397. .clkr = {
  2398. .enable_reg = 0x15160,
  2399. .enable_mask = BIT(0),
  2400. .hw.init = &(const struct clk_init_data) {
  2401. .name = "cam_cc_csiphy3_clk",
  2402. .parent_hws = (const struct clk_hw*[]) {
  2403. &cam_cc_cphy_rx_clk_src.clkr.hw,
  2404. },
  2405. .num_parents = 1,
  2406. .flags = CLK_SET_RATE_PARENT,
  2407. .ops = &clk_branch2_crm_ops,
  2408. },
  2409. },
  2410. };
  2411. static struct clk_branch cam_cc_csiphy4_clk = {
  2412. .halt_reg = 0x15180,
  2413. .halt_check = BRANCH_HALT,
  2414. .clkr = {
  2415. .enable_reg = 0x15180,
  2416. .enable_mask = BIT(0),
  2417. .hw.init = &(const struct clk_init_data) {
  2418. .name = "cam_cc_csiphy4_clk",
  2419. .parent_hws = (const struct clk_hw*[]) {
  2420. &cam_cc_cphy_rx_clk_src.clkr.hw,
  2421. },
  2422. .num_parents = 1,
  2423. .flags = CLK_SET_RATE_PARENT,
  2424. .ops = &clk_branch2_crm_ops,
  2425. },
  2426. },
  2427. };
  2428. static struct clk_branch cam_cc_icp_ahb_clk = {
  2429. .halt_reg = 0x131c8,
  2430. .halt_check = BRANCH_HALT,
  2431. .clkr = {
  2432. .enable_reg = 0x131c8,
  2433. .enable_mask = BIT(0),
  2434. .hw.init = &(const struct clk_init_data) {
  2435. .name = "cam_cc_icp_ahb_clk",
  2436. .parent_hws = (const struct clk_hw*[]) {
  2437. &cam_cc_slow_ahb_clk_src.clkr.hw,
  2438. },
  2439. .num_parents = 1,
  2440. .flags = CLK_SET_RATE_PARENT,
  2441. .ops = &clk_branch2_ops,
  2442. },
  2443. },
  2444. };
  2445. static struct clk_branch cam_cc_icp_clk = {
  2446. .halt_reg = 0x131bc,
  2447. .halt_check = BRANCH_HALT,
  2448. .clkr = {
  2449. .enable_reg = 0x131bc,
  2450. .enable_mask = BIT(0),
  2451. .hw.init = &(const struct clk_init_data) {
  2452. .name = "cam_cc_icp_clk",
  2453. .parent_hws = (const struct clk_hw*[]) {
  2454. &cam_cc_icp_clk_src.clkr.hw,
  2455. },
  2456. .num_parents = 1,
  2457. .flags = CLK_SET_RATE_PARENT,
  2458. .ops = &clk_branch2_ops,
  2459. },
  2460. },
  2461. };
  2462. static struct clk_branch cam_cc_ife_0_clk = {
  2463. .halt_reg = 0x11030,
  2464. .halt_check = BRANCH_HALT,
  2465. .clkr = {
  2466. .enable_reg = 0x11030,
  2467. .enable_mask = BIT(0),
  2468. .hw.init = &(const struct clk_init_data) {
  2469. .name = "cam_cc_ife_0_clk",
  2470. .parent_hws = (const struct clk_hw*[]) {
  2471. &cam_cc_ife_0_clk_src.clkr.hw,
  2472. },
  2473. .num_parents = 1,
  2474. .flags = CLK_SET_RATE_PARENT,
  2475. .ops = &clk_branch2_crm_ops,
  2476. },
  2477. },
  2478. };
  2479. static struct clk_branch cam_cc_ife_0_fast_ahb_clk = {
  2480. .halt_reg = 0x11048,
  2481. .halt_check = BRANCH_HALT,
  2482. .clkr = {
  2483. .enable_reg = 0x11048,
  2484. .enable_mask = BIT(0),
  2485. .hw.init = &(const struct clk_init_data) {
  2486. .name = "cam_cc_ife_0_fast_ahb_clk",
  2487. .parent_hws = (const struct clk_hw*[]) {
  2488. &cam_cc_fast_ahb_clk_src.clkr.hw,
  2489. },
  2490. .num_parents = 1,
  2491. .flags = CLK_SET_RATE_PARENT,
  2492. .ops = &clk_branch2_ops,
  2493. },
  2494. },
  2495. };
  2496. static struct clk_branch cam_cc_ife_0_shift_clk = {
  2497. .halt_reg = 0x11064,
  2498. .halt_check = BRANCH_HALT_VOTED,
  2499. .clkr = {
  2500. .enable_reg = 0x11064,
  2501. .enable_mask = BIT(0),
  2502. .hw.init = &(const struct clk_init_data) {
  2503. .name = "cam_cc_ife_0_shift_clk",
  2504. .parent_hws = (const struct clk_hw*[]) {
  2505. &cam_cc_xo_clk_src.clkr.hw,
  2506. },
  2507. .num_parents = 1,
  2508. .flags = CLK_SET_RATE_PARENT,
  2509. .ops = &clk_branch2_ops,
  2510. },
  2511. },
  2512. };
  2513. static struct clk_branch cam_cc_ife_1_clk = {
  2514. .halt_reg = 0x12030,
  2515. .halt_check = BRANCH_HALT,
  2516. .clkr = {
  2517. .enable_reg = 0x12030,
  2518. .enable_mask = BIT(0),
  2519. .hw.init = &(const struct clk_init_data) {
  2520. .name = "cam_cc_ife_1_clk",
  2521. .parent_hws = (const struct clk_hw*[]) {
  2522. &cam_cc_ife_1_clk_src.clkr.hw,
  2523. },
  2524. .num_parents = 1,
  2525. .flags = CLK_SET_RATE_PARENT,
  2526. .ops = &clk_branch2_crm_ops,
  2527. },
  2528. },
  2529. };
  2530. static struct clk_branch cam_cc_ife_1_fast_ahb_clk = {
  2531. .halt_reg = 0x12048,
  2532. .halt_check = BRANCH_HALT,
  2533. .clkr = {
  2534. .enable_reg = 0x12048,
  2535. .enable_mask = BIT(0),
  2536. .hw.init = &(const struct clk_init_data) {
  2537. .name = "cam_cc_ife_1_fast_ahb_clk",
  2538. .parent_hws = (const struct clk_hw*[]) {
  2539. &cam_cc_fast_ahb_clk_src.clkr.hw,
  2540. },
  2541. .num_parents = 1,
  2542. .flags = CLK_SET_RATE_PARENT,
  2543. .ops = &clk_branch2_ops,
  2544. },
  2545. },
  2546. };
  2547. static struct clk_branch cam_cc_ife_1_shift_clk = {
  2548. .halt_reg = 0x1204c,
  2549. .halt_check = BRANCH_HALT_VOTED,
  2550. .clkr = {
  2551. .enable_reg = 0x1204c,
  2552. .enable_mask = BIT(0),
  2553. .hw.init = &(const struct clk_init_data) {
  2554. .name = "cam_cc_ife_1_shift_clk",
  2555. .parent_hws = (const struct clk_hw*[]) {
  2556. &cam_cc_xo_clk_src.clkr.hw,
  2557. },
  2558. .num_parents = 1,
  2559. .flags = CLK_SET_RATE_PARENT,
  2560. .ops = &clk_branch2_ops,
  2561. },
  2562. },
  2563. };
  2564. static struct clk_branch cam_cc_ife_2_clk = {
  2565. .halt_reg = 0x12080,
  2566. .halt_check = BRANCH_HALT,
  2567. .clkr = {
  2568. .enable_reg = 0x12080,
  2569. .enable_mask = BIT(0),
  2570. .hw.init = &(const struct clk_init_data) {
  2571. .name = "cam_cc_ife_2_clk",
  2572. .parent_hws = (const struct clk_hw*[]) {
  2573. &cam_cc_ife_2_clk_src.clkr.hw,
  2574. },
  2575. .num_parents = 1,
  2576. .flags = CLK_SET_RATE_PARENT,
  2577. .ops = &clk_branch2_crm_ops,
  2578. },
  2579. },
  2580. };
  2581. static struct clk_branch cam_cc_ife_2_fast_ahb_clk = {
  2582. .halt_reg = 0x12098,
  2583. .halt_check = BRANCH_HALT,
  2584. .clkr = {
  2585. .enable_reg = 0x12098,
  2586. .enable_mask = BIT(0),
  2587. .hw.init = &(const struct clk_init_data) {
  2588. .name = "cam_cc_ife_2_fast_ahb_clk",
  2589. .parent_hws = (const struct clk_hw*[]) {
  2590. &cam_cc_fast_ahb_clk_src.clkr.hw,
  2591. },
  2592. .num_parents = 1,
  2593. .flags = CLK_SET_RATE_PARENT,
  2594. .ops = &clk_branch2_ops,
  2595. },
  2596. },
  2597. };
  2598. static struct clk_branch cam_cc_ife_2_shift_clk = {
  2599. .halt_reg = 0x1209c,
  2600. .halt_check = BRANCH_HALT_VOTED,
  2601. .clkr = {
  2602. .enable_reg = 0x1209c,
  2603. .enable_mask = BIT(0),
  2604. .hw.init = &(const struct clk_init_data) {
  2605. .name = "cam_cc_ife_2_shift_clk",
  2606. .parent_hws = (const struct clk_hw*[]) {
  2607. &cam_cc_xo_clk_src.clkr.hw,
  2608. },
  2609. .num_parents = 1,
  2610. .flags = CLK_SET_RATE_PARENT,
  2611. .ops = &clk_branch2_ops,
  2612. },
  2613. },
  2614. };
  2615. static struct clk_branch cam_cc_ife_lite_ahb_clk = {
  2616. .halt_reg = 0x13050,
  2617. .halt_check = BRANCH_HALT,
  2618. .clkr = {
  2619. .enable_reg = 0x13050,
  2620. .enable_mask = BIT(0),
  2621. .hw.init = &(const struct clk_init_data) {
  2622. .name = "cam_cc_ife_lite_ahb_clk",
  2623. .parent_hws = (const struct clk_hw*[]) {
  2624. &cam_cc_slow_ahb_clk_src.clkr.hw,
  2625. },
  2626. .num_parents = 1,
  2627. .flags = CLK_SET_RATE_PARENT,
  2628. .ops = &clk_branch2_ops,
  2629. },
  2630. },
  2631. };
  2632. static struct clk_branch cam_cc_ife_lite_clk = {
  2633. .halt_reg = 0x13018,
  2634. .halt_check = BRANCH_HALT,
  2635. .clkr = {
  2636. .enable_reg = 0x13018,
  2637. .enable_mask = BIT(0),
  2638. .hw.init = &(const struct clk_init_data) {
  2639. .name = "cam_cc_ife_lite_clk",
  2640. .parent_hws = (const struct clk_hw*[]) {
  2641. &cam_cc_ife_lite_clk_src.clkr.hw,
  2642. },
  2643. .num_parents = 1,
  2644. .flags = CLK_SET_RATE_PARENT,
  2645. .ops = &clk_branch2_ops,
  2646. },
  2647. },
  2648. };
  2649. static struct clk_branch cam_cc_ife_lite_cphy_rx_clk = {
  2650. .halt_reg = 0x1304c,
  2651. .halt_check = BRANCH_HALT,
  2652. .clkr = {
  2653. .enable_reg = 0x1304c,
  2654. .enable_mask = BIT(0),
  2655. .hw.init = &(const struct clk_init_data) {
  2656. .name = "cam_cc_ife_lite_cphy_rx_clk",
  2657. .parent_hws = (const struct clk_hw*[]) {
  2658. &cam_cc_cphy_rx_clk_src.clkr.hw,
  2659. },
  2660. .num_parents = 1,
  2661. .flags = CLK_SET_RATE_PARENT,
  2662. .ops = &clk_branch2_crm_ops,
  2663. },
  2664. },
  2665. };
  2666. static struct clk_branch cam_cc_ife_lite_csid_clk = {
  2667. .halt_reg = 0x13040,
  2668. .halt_check = BRANCH_HALT,
  2669. .clkr = {
  2670. .enable_reg = 0x13040,
  2671. .enable_mask = BIT(0),
  2672. .hw.init = &(const struct clk_init_data) {
  2673. .name = "cam_cc_ife_lite_csid_clk",
  2674. .parent_hws = (const struct clk_hw*[]) {
  2675. &cam_cc_ife_lite_csid_clk_src.clkr.hw,
  2676. },
  2677. .num_parents = 1,
  2678. .flags = CLK_SET_RATE_PARENT,
  2679. .ops = &clk_branch2_ops,
  2680. },
  2681. },
  2682. };
  2683. static struct clk_branch cam_cc_ipe_nps_ahb_clk = {
  2684. .halt_reg = 0x100d0,
  2685. .halt_check = BRANCH_HALT,
  2686. .clkr = {
  2687. .enable_reg = 0x100d0,
  2688. .enable_mask = BIT(0),
  2689. .hw.init = &(const struct clk_init_data) {
  2690. .name = "cam_cc_ipe_nps_ahb_clk",
  2691. .parent_hws = (const struct clk_hw*[]) {
  2692. &cam_cc_slow_ahb_clk_src.clkr.hw,
  2693. },
  2694. .num_parents = 1,
  2695. .flags = CLK_SET_RATE_PARENT,
  2696. .ops = &clk_branch2_ops,
  2697. },
  2698. },
  2699. };
  2700. static struct clk_branch cam_cc_ipe_nps_clk = {
  2701. .halt_reg = 0x100ac,
  2702. .halt_check = BRANCH_HALT,
  2703. .clkr = {
  2704. .enable_reg = 0x100ac,
  2705. .enable_mask = BIT(0),
  2706. .hw.init = &(const struct clk_init_data) {
  2707. .name = "cam_cc_ipe_nps_clk",
  2708. .parent_hws = (const struct clk_hw*[]) {
  2709. &cam_cc_ipe_nps_clk_src.clkr.hw,
  2710. },
  2711. .num_parents = 1,
  2712. .flags = CLK_SET_RATE_PARENT,
  2713. .ops = &clk_branch2_ops,
  2714. },
  2715. },
  2716. };
  2717. static struct clk_branch cam_cc_ipe_nps_fast_ahb_clk = {
  2718. .halt_reg = 0x100d4,
  2719. .halt_check = BRANCH_HALT,
  2720. .clkr = {
  2721. .enable_reg = 0x100d4,
  2722. .enable_mask = BIT(0),
  2723. .hw.init = &(const struct clk_init_data) {
  2724. .name = "cam_cc_ipe_nps_fast_ahb_clk",
  2725. .parent_hws = (const struct clk_hw*[]) {
  2726. &cam_cc_fast_ahb_clk_src.clkr.hw,
  2727. },
  2728. .num_parents = 1,
  2729. .flags = CLK_SET_RATE_PARENT,
  2730. .ops = &clk_branch2_ops,
  2731. },
  2732. },
  2733. };
  2734. static struct clk_branch cam_cc_ipe_pps_clk = {
  2735. .halt_reg = 0x100bc,
  2736. .halt_check = BRANCH_HALT,
  2737. .clkr = {
  2738. .enable_reg = 0x100bc,
  2739. .enable_mask = BIT(0),
  2740. .hw.init = &(const struct clk_init_data) {
  2741. .name = "cam_cc_ipe_pps_clk",
  2742. .parent_hws = (const struct clk_hw*[]) {
  2743. &cam_cc_ipe_nps_clk_src.clkr.hw,
  2744. },
  2745. .num_parents = 1,
  2746. .flags = CLK_SET_RATE_PARENT,
  2747. .ops = &clk_branch2_ops,
  2748. },
  2749. },
  2750. };
  2751. static struct clk_branch cam_cc_ipe_pps_fast_ahb_clk = {
  2752. .halt_reg = 0x100d8,
  2753. .halt_check = BRANCH_HALT,
  2754. .clkr = {
  2755. .enable_reg = 0x100d8,
  2756. .enable_mask = BIT(0),
  2757. .hw.init = &(const struct clk_init_data) {
  2758. .name = "cam_cc_ipe_pps_fast_ahb_clk",
  2759. .parent_hws = (const struct clk_hw*[]) {
  2760. &cam_cc_fast_ahb_clk_src.clkr.hw,
  2761. },
  2762. .num_parents = 1,
  2763. .flags = CLK_SET_RATE_PARENT,
  2764. .ops = &clk_branch2_ops,
  2765. },
  2766. },
  2767. };
  2768. static struct clk_branch cam_cc_ipe_shift_clk = {
  2769. .halt_reg = 0x100dc,
  2770. .halt_check = BRANCH_HALT_VOTED,
  2771. .clkr = {
  2772. .enable_reg = 0x100dc,
  2773. .enable_mask = BIT(0),
  2774. .hw.init = &(const struct clk_init_data) {
  2775. .name = "cam_cc_ipe_shift_clk",
  2776. .parent_hws = (const struct clk_hw*[]) {
  2777. &cam_cc_xo_clk_src.clkr.hw,
  2778. },
  2779. .num_parents = 1,
  2780. .flags = CLK_SET_RATE_PARENT,
  2781. .ops = &clk_branch2_ops,
  2782. },
  2783. },
  2784. };
  2785. static struct clk_branch cam_cc_jpeg_clk = {
  2786. .halt_reg = 0x13180,
  2787. .halt_check = BRANCH_HALT,
  2788. .clkr = {
  2789. .enable_reg = 0x13180,
  2790. .enable_mask = BIT(0),
  2791. .hw.init = &(const struct clk_init_data) {
  2792. .name = "cam_cc_jpeg_clk",
  2793. .parent_hws = (const struct clk_hw*[]) {
  2794. &cam_cc_jpeg_clk_src.clkr.hw,
  2795. },
  2796. .num_parents = 1,
  2797. .flags = CLK_SET_RATE_PARENT,
  2798. .ops = &clk_branch2_ops,
  2799. },
  2800. },
  2801. };
  2802. static struct clk_branch cam_cc_mclk0_clk = {
  2803. .halt_reg = 0x15018,
  2804. .halt_check = BRANCH_HALT,
  2805. .clkr = {
  2806. .enable_reg = 0x15018,
  2807. .enable_mask = BIT(0),
  2808. .hw.init = &(const struct clk_init_data) {
  2809. .name = "cam_cc_mclk0_clk",
  2810. .parent_hws = (const struct clk_hw*[]) {
  2811. &cam_cc_mclk0_clk_src.clkr.hw,
  2812. },
  2813. .num_parents = 1,
  2814. .flags = CLK_SET_RATE_PARENT,
  2815. .ops = &clk_branch2_ops,
  2816. },
  2817. },
  2818. };
  2819. static struct clk_branch cam_cc_mclk1_clk = {
  2820. .halt_reg = 0x15034,
  2821. .halt_check = BRANCH_HALT,
  2822. .clkr = {
  2823. .enable_reg = 0x15034,
  2824. .enable_mask = BIT(0),
  2825. .hw.init = &(const struct clk_init_data) {
  2826. .name = "cam_cc_mclk1_clk",
  2827. .parent_hws = (const struct clk_hw*[]) {
  2828. &cam_cc_mclk1_clk_src.clkr.hw,
  2829. },
  2830. .num_parents = 1,
  2831. .flags = CLK_SET_RATE_PARENT,
  2832. .ops = &clk_branch2_ops,
  2833. },
  2834. },
  2835. };
  2836. static struct clk_branch cam_cc_mclk2_clk = {
  2837. .halt_reg = 0x15050,
  2838. .halt_check = BRANCH_HALT,
  2839. .clkr = {
  2840. .enable_reg = 0x15050,
  2841. .enable_mask = BIT(0),
  2842. .hw.init = &(const struct clk_init_data) {
  2843. .name = "cam_cc_mclk2_clk",
  2844. .parent_hws = (const struct clk_hw*[]) {
  2845. &cam_cc_mclk2_clk_src.clkr.hw,
  2846. },
  2847. .num_parents = 1,
  2848. .flags = CLK_SET_RATE_PARENT,
  2849. .ops = &clk_branch2_ops,
  2850. },
  2851. },
  2852. };
  2853. static struct clk_branch cam_cc_mclk3_clk = {
  2854. .halt_reg = 0x1506c,
  2855. .halt_check = BRANCH_HALT,
  2856. .clkr = {
  2857. .enable_reg = 0x1506c,
  2858. .enable_mask = BIT(0),
  2859. .hw.init = &(const struct clk_init_data) {
  2860. .name = "cam_cc_mclk3_clk",
  2861. .parent_hws = (const struct clk_hw*[]) {
  2862. &cam_cc_mclk3_clk_src.clkr.hw,
  2863. },
  2864. .num_parents = 1,
  2865. .flags = CLK_SET_RATE_PARENT,
  2866. .ops = &clk_branch2_ops,
  2867. },
  2868. },
  2869. };
  2870. static struct clk_branch cam_cc_mclk4_clk = {
  2871. .halt_reg = 0x15088,
  2872. .halt_check = BRANCH_HALT,
  2873. .clkr = {
  2874. .enable_reg = 0x15088,
  2875. .enable_mask = BIT(0),
  2876. .hw.init = &(const struct clk_init_data) {
  2877. .name = "cam_cc_mclk4_clk",
  2878. .parent_hws = (const struct clk_hw*[]) {
  2879. &cam_cc_mclk4_clk_src.clkr.hw,
  2880. },
  2881. .num_parents = 1,
  2882. .flags = CLK_SET_RATE_PARENT,
  2883. .ops = &clk_branch2_ops,
  2884. },
  2885. },
  2886. };
  2887. static struct clk_branch cam_cc_mclk5_clk = {
  2888. .halt_reg = 0x150a4,
  2889. .halt_check = BRANCH_HALT,
  2890. .clkr = {
  2891. .enable_reg = 0x150a4,
  2892. .enable_mask = BIT(0),
  2893. .hw.init = &(const struct clk_init_data) {
  2894. .name = "cam_cc_mclk5_clk",
  2895. .parent_hws = (const struct clk_hw*[]) {
  2896. &cam_cc_mclk5_clk_src.clkr.hw,
  2897. },
  2898. .num_parents = 1,
  2899. .flags = CLK_SET_RATE_PARENT,
  2900. .ops = &clk_branch2_ops,
  2901. },
  2902. },
  2903. };
  2904. static struct clk_branch cam_cc_mclk6_clk = {
  2905. .halt_reg = 0x150c0,
  2906. .halt_check = BRANCH_HALT,
  2907. .clkr = {
  2908. .enable_reg = 0x150c0,
  2909. .enable_mask = BIT(0),
  2910. .hw.init = &(const struct clk_init_data) {
  2911. .name = "cam_cc_mclk6_clk",
  2912. .parent_hws = (const struct clk_hw*[]) {
  2913. &cam_cc_mclk6_clk_src.clkr.hw,
  2914. },
  2915. .num_parents = 1,
  2916. .flags = CLK_SET_RATE_PARENT,
  2917. .ops = &clk_branch2_ops,
  2918. },
  2919. },
  2920. };
  2921. static struct clk_branch cam_cc_mclk7_clk = {
  2922. .halt_reg = 0x150dc,
  2923. .halt_check = BRANCH_HALT,
  2924. .clkr = {
  2925. .enable_reg = 0x150dc,
  2926. .enable_mask = BIT(0),
  2927. .hw.init = &(const struct clk_init_data) {
  2928. .name = "cam_cc_mclk7_clk",
  2929. .parent_hws = (const struct clk_hw*[]) {
  2930. &cam_cc_mclk7_clk_src.clkr.hw,
  2931. },
  2932. .num_parents = 1,
  2933. .flags = CLK_SET_RATE_PARENT,
  2934. .ops = &clk_branch2_ops,
  2935. },
  2936. },
  2937. };
  2938. static struct clk_branch cam_cc_qdss_debug_clk = {
  2939. .halt_reg = 0x132b4,
  2940. .halt_check = BRANCH_HALT,
  2941. .clkr = {
  2942. .enable_reg = 0x132b4,
  2943. .enable_mask = BIT(0),
  2944. .hw.init = &(const struct clk_init_data) {
  2945. .name = "cam_cc_qdss_debug_clk",
  2946. .parent_hws = (const struct clk_hw*[]) {
  2947. &cam_cc_qdss_debug_clk_src.clkr.hw,
  2948. },
  2949. .num_parents = 1,
  2950. .flags = CLK_SET_RATE_PARENT,
  2951. .ops = &clk_branch2_ops,
  2952. },
  2953. },
  2954. };
  2955. static struct clk_branch cam_cc_qdss_debug_xo_clk = {
  2956. .halt_reg = 0x132b8,
  2957. .halt_check = BRANCH_HALT,
  2958. .clkr = {
  2959. .enable_reg = 0x132b8,
  2960. .enable_mask = BIT(0),
  2961. .hw.init = &(const struct clk_init_data) {
  2962. .name = "cam_cc_qdss_debug_xo_clk",
  2963. .parent_hws = (const struct clk_hw*[]) {
  2964. &cam_cc_xo_clk_src.clkr.hw,
  2965. },
  2966. .num_parents = 1,
  2967. .flags = CLK_SET_RATE_PARENT,
  2968. .ops = &clk_branch2_ops,
  2969. },
  2970. },
  2971. };
  2972. static struct clk_branch cam_cc_sfe_0_clk = {
  2973. .halt_reg = 0x13084,
  2974. .halt_check = BRANCH_HALT,
  2975. .clkr = {
  2976. .enable_reg = 0x13084,
  2977. .enable_mask = BIT(0),
  2978. .hw.init = &(const struct clk_init_data) {
  2979. .name = "cam_cc_sfe_0_clk",
  2980. .parent_hws = (const struct clk_hw*[]) {
  2981. &cam_cc_sfe_0_clk_src.clkr.hw,
  2982. },
  2983. .num_parents = 1,
  2984. .flags = CLK_SET_RATE_PARENT,
  2985. .ops = &clk_branch2_crm_ops,
  2986. },
  2987. },
  2988. };
  2989. static struct clk_branch cam_cc_sfe_0_fast_ahb_clk = {
  2990. .halt_reg = 0x1309c,
  2991. .halt_check = BRANCH_HALT,
  2992. .clkr = {
  2993. .enable_reg = 0x1309c,
  2994. .enable_mask = BIT(0),
  2995. .hw.init = &(const struct clk_init_data) {
  2996. .name = "cam_cc_sfe_0_fast_ahb_clk",
  2997. .parent_hws = (const struct clk_hw*[]) {
  2998. &cam_cc_fast_ahb_clk_src.clkr.hw,
  2999. },
  3000. .num_parents = 1,
  3001. .flags = CLK_SET_RATE_PARENT,
  3002. .ops = &clk_branch2_ops,
  3003. },
  3004. },
  3005. };
  3006. static struct clk_branch cam_cc_sfe_0_shift_clk = {
  3007. .halt_reg = 0x130a0,
  3008. .halt_check = BRANCH_HALT_VOTED,
  3009. .clkr = {
  3010. .enable_reg = 0x130a0,
  3011. .enable_mask = BIT(0),
  3012. .hw.init = &(const struct clk_init_data) {
  3013. .name = "cam_cc_sfe_0_shift_clk",
  3014. .parent_hws = (const struct clk_hw*[]) {
  3015. &cam_cc_xo_clk_src.clkr.hw,
  3016. },
  3017. .num_parents = 1,
  3018. .flags = CLK_SET_RATE_PARENT,
  3019. .ops = &clk_branch2_ops,
  3020. },
  3021. },
  3022. };
  3023. static struct clk_branch cam_cc_sfe_1_clk = {
  3024. .halt_reg = 0x130d4,
  3025. .halt_check = BRANCH_HALT,
  3026. .clkr = {
  3027. .enable_reg = 0x130d4,
  3028. .enable_mask = BIT(0),
  3029. .hw.init = &(const struct clk_init_data) {
  3030. .name = "cam_cc_sfe_1_clk",
  3031. .parent_hws = (const struct clk_hw*[]) {
  3032. &cam_cc_sfe_1_clk_src.clkr.hw,
  3033. },
  3034. .num_parents = 1,
  3035. .flags = CLK_SET_RATE_PARENT,
  3036. .ops = &clk_branch2_crm_ops,
  3037. },
  3038. },
  3039. };
  3040. static struct clk_branch cam_cc_sfe_1_fast_ahb_clk = {
  3041. .halt_reg = 0x130ec,
  3042. .halt_check = BRANCH_HALT,
  3043. .clkr = {
  3044. .enable_reg = 0x130ec,
  3045. .enable_mask = BIT(0),
  3046. .hw.init = &(const struct clk_init_data) {
  3047. .name = "cam_cc_sfe_1_fast_ahb_clk",
  3048. .parent_hws = (const struct clk_hw*[]) {
  3049. &cam_cc_fast_ahb_clk_src.clkr.hw,
  3050. },
  3051. .num_parents = 1,
  3052. .flags = CLK_SET_RATE_PARENT,
  3053. .ops = &clk_branch2_ops,
  3054. },
  3055. },
  3056. };
  3057. static struct clk_branch cam_cc_sfe_1_shift_clk = {
  3058. .halt_reg = 0x130f0,
  3059. .halt_check = BRANCH_HALT_VOTED,
  3060. .clkr = {
  3061. .enable_reg = 0x130f0,
  3062. .enable_mask = BIT(0),
  3063. .hw.init = &(const struct clk_init_data) {
  3064. .name = "cam_cc_sfe_1_shift_clk",
  3065. .parent_hws = (const struct clk_hw*[]) {
  3066. &cam_cc_xo_clk_src.clkr.hw,
  3067. },
  3068. .num_parents = 1,
  3069. .flags = CLK_SET_RATE_PARENT,
  3070. .ops = &clk_branch2_ops,
  3071. },
  3072. },
  3073. };
  3074. static struct clk_branch cam_cc_titan_top_shift_clk = {
  3075. .halt_reg = 0x1330c,
  3076. .halt_check = BRANCH_HALT_VOTED,
  3077. .clkr = {
  3078. .enable_reg = 0x1330c,
  3079. .enable_mask = BIT(0),
  3080. .hw.init = &(const struct clk_init_data) {
  3081. .name = "cam_cc_titan_top_shift_clk",
  3082. .parent_hws = (const struct clk_hw*[]) {
  3083. &cam_cc_xo_clk_src.clkr.hw,
  3084. },
  3085. .num_parents = 1,
  3086. .flags = CLK_SET_RATE_PARENT,
  3087. .ops = &clk_branch2_ops,
  3088. },
  3089. },
  3090. };
  3091. static struct clk_regmap *cam_cc_cliffs_clocks[] = {
  3092. [CAM_CC_BPS_AHB_CLK] = &cam_cc_bps_ahb_clk.clkr,
  3093. [CAM_CC_BPS_CLK] = &cam_cc_bps_clk.clkr,
  3094. [CAM_CC_BPS_CLK_SRC] = &cam_cc_bps_clk_src.clkr,
  3095. [CAM_CC_BPS_FAST_AHB_CLK] = &cam_cc_bps_fast_ahb_clk.clkr,
  3096. [CAM_CC_BPS_SHIFT_CLK] = &cam_cc_bps_shift_clk.clkr,
  3097. [CAM_CC_CAMNOC_AXI_NRT_CLK] = &cam_cc_camnoc_axi_nrt_clk.clkr,
  3098. [CAM_CC_CAMNOC_AXI_RT_CLK] = &cam_cc_camnoc_axi_rt_clk.clkr,
  3099. [CAM_CC_CAMNOC_AXI_RT_CLK_SRC] = &cam_cc_camnoc_axi_rt_clk_src.clkr,
  3100. [CAM_CC_CAMNOC_DCD_XO_CLK] = &cam_cc_camnoc_dcd_xo_clk.clkr,
  3101. [CAM_CC_CAMNOC_XO_CLK] = &cam_cc_camnoc_xo_clk.clkr,
  3102. [CAM_CC_CCI_0_CLK] = &cam_cc_cci_0_clk.clkr,
  3103. [CAM_CC_CCI_0_CLK_SRC] = &cam_cc_cci_0_clk_src.clkr,
  3104. [CAM_CC_CCI_1_CLK] = &cam_cc_cci_1_clk.clkr,
  3105. [CAM_CC_CCI_1_CLK_SRC] = &cam_cc_cci_1_clk_src.clkr,
  3106. [CAM_CC_CCI_2_CLK] = &cam_cc_cci_2_clk.clkr,
  3107. [CAM_CC_CCI_2_CLK_SRC] = &cam_cc_cci_2_clk_src.clkr,
  3108. [CAM_CC_CORE_AHB_CLK] = &cam_cc_core_ahb_clk.clkr,
  3109. [CAM_CC_CPAS_AHB_CLK] = &cam_cc_cpas_ahb_clk.clkr,
  3110. [CAM_CC_CPAS_BPS_CLK] = &cam_cc_cpas_bps_clk.clkr,
  3111. [CAM_CC_CPAS_CRE_CLK] = &cam_cc_cpas_cre_clk.clkr,
  3112. [CAM_CC_CPAS_FAST_AHB_CLK] = &cam_cc_cpas_fast_ahb_clk.clkr,
  3113. [CAM_CC_CPAS_IFE_0_CLK] = &cam_cc_cpas_ife_0_clk.clkr,
  3114. [CAM_CC_CPAS_IFE_1_CLK] = &cam_cc_cpas_ife_1_clk.clkr,
  3115. [CAM_CC_CPAS_IFE_2_CLK] = &cam_cc_cpas_ife_2_clk.clkr,
  3116. [CAM_CC_CPAS_IFE_LITE_CLK] = &cam_cc_cpas_ife_lite_clk.clkr,
  3117. [CAM_CC_CPAS_IPE_NPS_CLK] = &cam_cc_cpas_ipe_nps_clk.clkr,
  3118. [CAM_CC_CPAS_SFE_0_CLK] = &cam_cc_cpas_sfe_0_clk.clkr,
  3119. [CAM_CC_CPAS_SFE_1_CLK] = &cam_cc_cpas_sfe_1_clk.clkr,
  3120. [CAM_CC_CPHY_RX_CLK_SRC] = &cam_cc_cphy_rx_clk_src.clkr,
  3121. [CAM_CC_CRE_AHB_CLK] = &cam_cc_cre_ahb_clk.clkr,
  3122. [CAM_CC_CRE_CLK] = &cam_cc_cre_clk.clkr,
  3123. [CAM_CC_CRE_CLK_SRC] = &cam_cc_cre_clk_src.clkr,
  3124. [CAM_CC_CSI0PHYTIMER_CLK] = &cam_cc_csi0phytimer_clk.clkr,
  3125. [CAM_CC_CSI0PHYTIMER_CLK_SRC] = &cam_cc_csi0phytimer_clk_src.clkr,
  3126. [CAM_CC_CSI1PHYTIMER_CLK] = &cam_cc_csi1phytimer_clk.clkr,
  3127. [CAM_CC_CSI1PHYTIMER_CLK_SRC] = &cam_cc_csi1phytimer_clk_src.clkr,
  3128. [CAM_CC_CSI2PHYTIMER_CLK] = &cam_cc_csi2phytimer_clk.clkr,
  3129. [CAM_CC_CSI2PHYTIMER_CLK_SRC] = &cam_cc_csi2phytimer_clk_src.clkr,
  3130. [CAM_CC_CSI3PHYTIMER_CLK] = &cam_cc_csi3phytimer_clk.clkr,
  3131. [CAM_CC_CSI3PHYTIMER_CLK_SRC] = &cam_cc_csi3phytimer_clk_src.clkr,
  3132. [CAM_CC_CSI4PHYTIMER_CLK] = &cam_cc_csi4phytimer_clk.clkr,
  3133. [CAM_CC_CSI4PHYTIMER_CLK_SRC] = &cam_cc_csi4phytimer_clk_src.clkr,
  3134. [CAM_CC_CSID_CLK] = &cam_cc_csid_clk.clkr,
  3135. [CAM_CC_CSID_CLK_SRC] = &cam_cc_csid_clk_src.clkr,
  3136. [CAM_CC_CSID_CSIPHY_RX_CLK] = &cam_cc_csid_csiphy_rx_clk.clkr,
  3137. [CAM_CC_CSIPHY0_CLK] = &cam_cc_csiphy0_clk.clkr,
  3138. [CAM_CC_CSIPHY1_CLK] = &cam_cc_csiphy1_clk.clkr,
  3139. [CAM_CC_CSIPHY2_CLK] = &cam_cc_csiphy2_clk.clkr,
  3140. [CAM_CC_CSIPHY3_CLK] = &cam_cc_csiphy3_clk.clkr,
  3141. [CAM_CC_CSIPHY4_CLK] = &cam_cc_csiphy4_clk.clkr,
  3142. [CAM_CC_FAST_AHB_CLK_SRC] = &cam_cc_fast_ahb_clk_src.clkr,
  3143. [CAM_CC_ICP_AHB_CLK] = &cam_cc_icp_ahb_clk.clkr,
  3144. [CAM_CC_ICP_CLK] = &cam_cc_icp_clk.clkr,
  3145. [CAM_CC_ICP_CLK_SRC] = &cam_cc_icp_clk_src.clkr,
  3146. [CAM_CC_IFE_0_CLK] = &cam_cc_ife_0_clk.clkr,
  3147. [CAM_CC_IFE_0_CLK_SRC] = &cam_cc_ife_0_clk_src.clkr,
  3148. [CAM_CC_IFE_0_FAST_AHB_CLK] = &cam_cc_ife_0_fast_ahb_clk.clkr,
  3149. [CAM_CC_IFE_0_SHIFT_CLK] = &cam_cc_ife_0_shift_clk.clkr,
  3150. [CAM_CC_IFE_1_CLK] = &cam_cc_ife_1_clk.clkr,
  3151. [CAM_CC_IFE_1_CLK_SRC] = &cam_cc_ife_1_clk_src.clkr,
  3152. [CAM_CC_IFE_1_FAST_AHB_CLK] = &cam_cc_ife_1_fast_ahb_clk.clkr,
  3153. [CAM_CC_IFE_1_SHIFT_CLK] = &cam_cc_ife_1_shift_clk.clkr,
  3154. [CAM_CC_IFE_2_CLK] = &cam_cc_ife_2_clk.clkr,
  3155. [CAM_CC_IFE_2_CLK_SRC] = &cam_cc_ife_2_clk_src.clkr,
  3156. [CAM_CC_IFE_2_FAST_AHB_CLK] = &cam_cc_ife_2_fast_ahb_clk.clkr,
  3157. [CAM_CC_IFE_2_SHIFT_CLK] = &cam_cc_ife_2_shift_clk.clkr,
  3158. [CAM_CC_IFE_LITE_AHB_CLK] = &cam_cc_ife_lite_ahb_clk.clkr,
  3159. [CAM_CC_IFE_LITE_CLK] = &cam_cc_ife_lite_clk.clkr,
  3160. [CAM_CC_IFE_LITE_CLK_SRC] = &cam_cc_ife_lite_clk_src.clkr,
  3161. [CAM_CC_IFE_LITE_CPHY_RX_CLK] = &cam_cc_ife_lite_cphy_rx_clk.clkr,
  3162. [CAM_CC_IFE_LITE_CSID_CLK] = &cam_cc_ife_lite_csid_clk.clkr,
  3163. [CAM_CC_IFE_LITE_CSID_CLK_SRC] = &cam_cc_ife_lite_csid_clk_src.clkr,
  3164. [CAM_CC_IPE_NPS_AHB_CLK] = &cam_cc_ipe_nps_ahb_clk.clkr,
  3165. [CAM_CC_IPE_NPS_CLK] = &cam_cc_ipe_nps_clk.clkr,
  3166. [CAM_CC_IPE_NPS_CLK_SRC] = &cam_cc_ipe_nps_clk_src.clkr,
  3167. [CAM_CC_IPE_NPS_FAST_AHB_CLK] = &cam_cc_ipe_nps_fast_ahb_clk.clkr,
  3168. [CAM_CC_IPE_PPS_CLK] = &cam_cc_ipe_pps_clk.clkr,
  3169. [CAM_CC_IPE_PPS_FAST_AHB_CLK] = &cam_cc_ipe_pps_fast_ahb_clk.clkr,
  3170. [CAM_CC_IPE_SHIFT_CLK] = &cam_cc_ipe_shift_clk.clkr,
  3171. [CAM_CC_JPEG_CLK] = &cam_cc_jpeg_clk.clkr,
  3172. [CAM_CC_JPEG_CLK_SRC] = &cam_cc_jpeg_clk_src.clkr,
  3173. [CAM_CC_MCLK0_CLK] = &cam_cc_mclk0_clk.clkr,
  3174. [CAM_CC_MCLK0_CLK_SRC] = &cam_cc_mclk0_clk_src.clkr,
  3175. [CAM_CC_MCLK1_CLK] = &cam_cc_mclk1_clk.clkr,
  3176. [CAM_CC_MCLK1_CLK_SRC] = &cam_cc_mclk1_clk_src.clkr,
  3177. [CAM_CC_MCLK2_CLK] = &cam_cc_mclk2_clk.clkr,
  3178. [CAM_CC_MCLK2_CLK_SRC] = &cam_cc_mclk2_clk_src.clkr,
  3179. [CAM_CC_MCLK3_CLK] = &cam_cc_mclk3_clk.clkr,
  3180. [CAM_CC_MCLK3_CLK_SRC] = &cam_cc_mclk3_clk_src.clkr,
  3181. [CAM_CC_MCLK4_CLK] = &cam_cc_mclk4_clk.clkr,
  3182. [CAM_CC_MCLK4_CLK_SRC] = &cam_cc_mclk4_clk_src.clkr,
  3183. [CAM_CC_MCLK5_CLK] = &cam_cc_mclk5_clk.clkr,
  3184. [CAM_CC_MCLK5_CLK_SRC] = &cam_cc_mclk5_clk_src.clkr,
  3185. [CAM_CC_MCLK6_CLK] = &cam_cc_mclk6_clk.clkr,
  3186. [CAM_CC_MCLK6_CLK_SRC] = &cam_cc_mclk6_clk_src.clkr,
  3187. [CAM_CC_MCLK7_CLK] = &cam_cc_mclk7_clk.clkr,
  3188. [CAM_CC_MCLK7_CLK_SRC] = &cam_cc_mclk7_clk_src.clkr,
  3189. [CAM_CC_PLL0] = &cam_cc_pll0.clkr,
  3190. [CAM_CC_PLL0_OUT_EVEN] = &cam_cc_pll0_out_even.clkr,
  3191. [CAM_CC_PLL0_OUT_ODD] = &cam_cc_pll0_out_odd.clkr,
  3192. [CAM_CC_PLL1] = &cam_cc_pll1.clkr,
  3193. [CAM_CC_PLL1_OUT_EVEN] = &cam_cc_pll1_out_even.clkr,
  3194. [CAM_CC_PLL2] = &cam_cc_pll2.clkr,
  3195. [CAM_CC_PLL3] = &cam_cc_pll3.clkr,
  3196. [CAM_CC_PLL3_OUT_EVEN] = &cam_cc_pll3_out_even.clkr,
  3197. [CAM_CC_PLL4] = &cam_cc_pll4.clkr,
  3198. [CAM_CC_PLL4_OUT_EVEN] = &cam_cc_pll4_out_even.clkr,
  3199. [CAM_CC_PLL5] = &cam_cc_pll5.clkr,
  3200. [CAM_CC_PLL5_OUT_EVEN] = &cam_cc_pll5_out_even.clkr,
  3201. [CAM_CC_PLL6] = &cam_cc_pll6.clkr,
  3202. [CAM_CC_PLL6_OUT_EVEN] = &cam_cc_pll6_out_even.clkr,
  3203. [CAM_CC_PLL7] = &cam_cc_pll7.clkr,
  3204. [CAM_CC_PLL7_OUT_EVEN] = &cam_cc_pll7_out_even.clkr,
  3205. [CAM_CC_PLL8] = &cam_cc_pll8.clkr,
  3206. [CAM_CC_PLL8_OUT_EVEN] = &cam_cc_pll8_out_even.clkr,
  3207. [CAM_CC_PLL9] = &cam_cc_pll9.clkr,
  3208. [CAM_CC_PLL9_OUT_EVEN] = &cam_cc_pll9_out_even.clkr,
  3209. [CAM_CC_PLL9_OUT_ODD] = &cam_cc_pll9_out_odd.clkr,
  3210. [CAM_CC_QDSS_DEBUG_CLK] = &cam_cc_qdss_debug_clk.clkr,
  3211. [CAM_CC_QDSS_DEBUG_CLK_SRC] = &cam_cc_qdss_debug_clk_src.clkr,
  3212. [CAM_CC_QDSS_DEBUG_XO_CLK] = &cam_cc_qdss_debug_xo_clk.clkr,
  3213. [CAM_CC_SFE_0_CLK] = &cam_cc_sfe_0_clk.clkr,
  3214. [CAM_CC_SFE_0_CLK_SRC] = &cam_cc_sfe_0_clk_src.clkr,
  3215. [CAM_CC_SFE_0_FAST_AHB_CLK] = &cam_cc_sfe_0_fast_ahb_clk.clkr,
  3216. [CAM_CC_SFE_0_SHIFT_CLK] = &cam_cc_sfe_0_shift_clk.clkr,
  3217. [CAM_CC_SFE_1_CLK] = &cam_cc_sfe_1_clk.clkr,
  3218. [CAM_CC_SFE_1_CLK_SRC] = &cam_cc_sfe_1_clk_src.clkr,
  3219. [CAM_CC_SFE_1_FAST_AHB_CLK] = &cam_cc_sfe_1_fast_ahb_clk.clkr,
  3220. [CAM_CC_SFE_1_SHIFT_CLK] = &cam_cc_sfe_1_shift_clk.clkr,
  3221. [CAM_CC_SLEEP_CLK_SRC] = &cam_cc_sleep_clk_src.clkr,
  3222. [CAM_CC_SLOW_AHB_CLK_SRC] = &cam_cc_slow_ahb_clk_src.clkr,
  3223. [CAM_CC_TITAN_TOP_SHIFT_CLK] = &cam_cc_titan_top_shift_clk.clkr,
  3224. [CAM_CC_XO_CLK_SRC] = &cam_cc_xo_clk_src.clkr,
  3225. };
  3226. static const struct qcom_reset_map cam_cc_cliffs_resets[] = {
  3227. [CAM_CC_BPS_BCR] = { 0x10000 },
  3228. [CAM_CC_DRV_BCR] = { 0x13310 },
  3229. [CAM_CC_ICP_BCR] = { 0x131a0 },
  3230. [CAM_CC_IFE_0_BCR] = { 0x11000 },
  3231. [CAM_CC_IFE_1_BCR] = { 0x12000 },
  3232. [CAM_CC_IFE_2_BCR] = { 0x12050 },
  3233. [CAM_CC_IPE_0_BCR] = { 0x1007c },
  3234. [CAM_CC_QDSS_DEBUG_BCR] = { 0x13298 },
  3235. [CAM_CC_SFE_0_BCR] = { 0x13054 },
  3236. [CAM_CC_SFE_1_BCR] = { 0x130a4 },
  3237. };
  3238. static const struct regmap_config cam_cc_cliffs_regmap_config = {
  3239. .reg_bits = 32,
  3240. .reg_stride = 4,
  3241. .val_bits = 32,
  3242. .max_register = 0x1603c,
  3243. .fast_io = true,
  3244. };
  3245. static struct qcom_cc_desc cam_cc_cliffs_desc = {
  3246. .config = &cam_cc_cliffs_regmap_config,
  3247. .clks = cam_cc_cliffs_clocks,
  3248. .num_clks = ARRAY_SIZE(cam_cc_cliffs_clocks),
  3249. .resets = cam_cc_cliffs_resets,
  3250. .num_resets = ARRAY_SIZE(cam_cc_cliffs_resets),
  3251. .clk_regulators = cam_cc_cliffs_regulators,
  3252. .num_clk_regulators = ARRAY_SIZE(cam_cc_cliffs_regulators),
  3253. };
  3254. static const struct of_device_id cam_cc_cliffs_match_table[] = {
  3255. { .compatible = "qcom,cliffs-camcc" },
  3256. { }
  3257. };
  3258. MODULE_DEVICE_TABLE(of, cam_cc_cliffs_match_table);
  3259. static int cam_cc_cliffs_probe(struct platform_device *pdev)
  3260. {
  3261. struct regmap *regmap;
  3262. int ret;
  3263. regmap = qcom_cc_map(pdev, &cam_cc_cliffs_desc);
  3264. if (IS_ERR(regmap))
  3265. return PTR_ERR(regmap);
  3266. ret = qcom_cc_runtime_init(pdev, &cam_cc_cliffs_desc);
  3267. if (ret)
  3268. return ret;
  3269. ret = pm_runtime_get_sync(&pdev->dev);
  3270. if (ret)
  3271. return ret;
  3272. clk_lucid_ole_pll_configure(&cam_cc_pll0, regmap, &cam_cc_pll0_config);
  3273. clk_lucid_ole_pll_configure(&cam_cc_pll1, regmap, &cam_cc_pll1_config);
  3274. clk_rivian_ole_pll_configure(&cam_cc_pll2, regmap, &cam_cc_pll2_config);
  3275. clk_lucid_ole_pll_configure(&cam_cc_pll3, regmap, &cam_cc_pll3_config);
  3276. clk_lucid_ole_pll_configure(&cam_cc_pll4, regmap, &cam_cc_pll4_config);
  3277. clk_lucid_ole_pll_configure(&cam_cc_pll5, regmap, &cam_cc_pll5_config);
  3278. clk_lucid_ole_pll_configure(&cam_cc_pll6, regmap, &cam_cc_pll6_config);
  3279. clk_lucid_ole_pll_configure(&cam_cc_pll7, regmap, &cam_cc_pll7_config);
  3280. clk_lucid_ole_pll_configure(&cam_cc_pll8, regmap, &cam_cc_pll8_config);
  3281. clk_lucid_ole_pll_configure(&cam_cc_pll9, regmap, &cam_cc_pll9_config);
  3282. /*
  3283. * Keep clocks always enabled:
  3284. * cam_cc_drv_ahb_clk
  3285. * cam_cc_drv_xo_clk
  3286. * cam_cc_gdsc_clk
  3287. * cam_cc_sleep_clk
  3288. */
  3289. regmap_update_bits(regmap, 0x13318, BIT(0), BIT(0));
  3290. regmap_update_bits(regmap, 0x13314, BIT(0), BIT(0));
  3291. regmap_update_bits(regmap, 0x132ec, BIT(0), BIT(0));
  3292. regmap_update_bits(regmap, 0x13308, BIT(0), BIT(0));
  3293. ret = qcom_cc_really_probe(pdev, &cam_cc_cliffs_desc, regmap);
  3294. if (ret) {
  3295. dev_err(&pdev->dev, "Failed to register CAM CC clocks\n");
  3296. return ret;
  3297. }
  3298. pm_runtime_put_sync(&pdev->dev);
  3299. dev_info(&pdev->dev, "Registered CAM CC clocks\n");
  3300. return ret;
  3301. }
  3302. static void cam_cc_cliffs_sync_state(struct device *dev)
  3303. {
  3304. qcom_cc_sync_state(dev, &cam_cc_cliffs_desc);
  3305. }
  3306. static const struct dev_pm_ops cam_cc_cliffs_pm_ops = {
  3307. SET_RUNTIME_PM_OPS(qcom_cc_runtime_suspend, qcom_cc_runtime_resume, NULL)
  3308. SET_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend,
  3309. pm_runtime_force_resume)
  3310. };
  3311. static struct platform_driver cam_cc_cliffs_driver = {
  3312. .probe = cam_cc_cliffs_probe,
  3313. .driver = {
  3314. .name = "cam_cc-cliffs",
  3315. .of_match_table = cam_cc_cliffs_match_table,
  3316. .sync_state = cam_cc_cliffs_sync_state,
  3317. .pm = &cam_cc_cliffs_pm_ops,
  3318. },
  3319. };
  3320. static int __init cam_cc_cliffs_init(void)
  3321. {
  3322. return platform_driver_register(&cam_cc_cliffs_driver);
  3323. }
  3324. subsys_initcall(cam_cc_cliffs_init);
  3325. static void __exit cam_cc_cliffs_exit(void)
  3326. {
  3327. platform_driver_unregister(&cam_cc_cliffs_driver);
  3328. }
  3329. module_exit(cam_cc_cliffs_exit);
  3330. MODULE_DESCRIPTION("QTI CAM_CC CLIFFS Driver");
  3331. MODULE_LICENSE("GPL");