camcc-anorak.c 85 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2022-2024, Qualcomm Innovation Center, Inc. All rights reserved.
  4. */
  5. #include <linux/clk-provider.h>
  6. #include <linux/kernel.h>
  7. #include <linux/module.h>
  8. #include <linux/of_device.h>
  9. #include <linux/of.h>
  10. #include <linux/regmap.h>
  11. #include <linux/pm_runtime.h>
  12. #include <dt-bindings/clock/qcom,camcc-anorak.h>
  13. #include "clk-alpha-pll.h"
  14. #include "clk-branch.h"
  15. #include "clk-rcg.h"
  16. #include "common.h"
  17. #include "reset.h"
  18. #include "vdd-level.h"
  19. static DEFINE_VDD_REGULATORS(vdd_mm, VDD_NOMINAL + 1, 1, vdd_corner);
  20. static DEFINE_VDD_REGULATORS(vdd_mxa, VDD_LOW + 1, 1, vdd_corner);
  21. static DEFINE_VDD_REGULATORS(vdd_mxc, VDD_HIGH + 1, 1, vdd_corner);
  22. static struct clk_vdd_class *cam_cc_anorak_regulators[] = {
  23. &vdd_mm,
  24. &vdd_mxa,
  25. &vdd_mxc,
  26. };
  27. static struct clk_vdd_class *cam_cc_anorak_regulators_1[] = {
  28. &vdd_mm,
  29. &vdd_mxc,
  30. };
  31. enum {
  32. P_BI_TCXO,
  33. P_CAM_CC_PLL0_OUT_EVEN,
  34. P_CAM_CC_PLL0_OUT_MAIN,
  35. P_CAM_CC_PLL0_OUT_ODD,
  36. P_CAM_CC_PLL1_OUT_EVEN,
  37. P_CAM_CC_PLL2_OUT_EVEN,
  38. P_CAM_CC_PLL2_OUT_MAIN,
  39. P_CAM_CC_PLL3_OUT_EVEN,
  40. P_CAM_CC_PLL4_OUT_EVEN,
  41. P_CAM_CC_PLL5_OUT_EVEN,
  42. P_CAM_CC_PLL5_OUT_MAIN,
  43. P_CAM_CC_PLL6_OUT_EVEN,
  44. P_CAM_CC_PLL6_OUT_ODD,
  45. P_SLEEP_CLK,
  46. };
  47. static const struct pll_vco lucid_evo_vco[] = {
  48. { 249600000, 2000000000, 0 },
  49. };
  50. static const struct pll_vco rivian_evo_vco[] = {
  51. { 864000000, 1056000000, 0 },
  52. };
  53. /* 1200MHz Configuration */
  54. static const struct alpha_pll_config cam_cc_pll0_config = {
  55. .l = 0x3E,
  56. .cal_l = 0x44,
  57. .alpha = 0x8000,
  58. .config_ctl_val = 0x20485699,
  59. .config_ctl_hi_val = 0x00182261,
  60. .config_ctl_hi1_val = 0x32AA299C,
  61. .user_ctl_val = 0x00008401,
  62. .user_ctl_hi_val = 0x00000805,
  63. };
  64. static struct clk_alpha_pll cam_cc_pll0 = {
  65. .offset = 0x0,
  66. .vco_table = lucid_evo_vco,
  67. .num_vco = ARRAY_SIZE(lucid_evo_vco),
  68. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_EVO],
  69. .clkr = {
  70. .hw.init = &(const struct clk_init_data){
  71. .name = "cam_cc_pll0",
  72. .parent_data = &(const struct clk_parent_data){
  73. .fw_name = "bi_tcxo",
  74. },
  75. .num_parents = 1,
  76. .ops = &clk_alpha_pll_lucid_evo_ops,
  77. },
  78. .vdd_data = {
  79. .vdd_class = &vdd_mxc,
  80. .num_rate_max = VDD_NUM,
  81. .rate_max = (unsigned long[VDD_NUM]) {
  82. [VDD_LOWER_D1] = 500000000,
  83. [VDD_LOWER] = 615000000,
  84. [VDD_LOW] = 1066000000,
  85. [VDD_LOW_L1] = 1500000000,
  86. [VDD_NOMINAL] = 1800000000,
  87. [VDD_HIGH] = 2000000000},
  88. },
  89. },
  90. };
  91. static const struct clk_div_table post_div_table_cam_cc_pll0_out_even[] = {
  92. { 0x1, 2 },
  93. { }
  94. };
  95. static struct clk_alpha_pll_postdiv cam_cc_pll0_out_even = {
  96. .offset = 0x0,
  97. .post_div_shift = 10,
  98. .post_div_table = post_div_table_cam_cc_pll0_out_even,
  99. .num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll0_out_even),
  100. .width = 4,
  101. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_EVO],
  102. .clkr.hw.init = &(const struct clk_init_data){
  103. .name = "cam_cc_pll0_out_even",
  104. .parent_hws = (const struct clk_hw*[]){
  105. &cam_cc_pll0.clkr.hw,
  106. },
  107. .num_parents = 1,
  108. .ops = &clk_alpha_pll_postdiv_lucid_evo_ops,
  109. },
  110. };
  111. static const struct clk_div_table post_div_table_cam_cc_pll0_out_odd[] = {
  112. { 0x2, 3 },
  113. { }
  114. };
  115. static struct clk_alpha_pll_postdiv cam_cc_pll0_out_odd = {
  116. .offset = 0x0,
  117. .post_div_shift = 14,
  118. .post_div_table = post_div_table_cam_cc_pll0_out_odd,
  119. .num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll0_out_odd),
  120. .width = 4,
  121. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_EVO],
  122. .clkr.hw.init = &(const struct clk_init_data){
  123. .name = "cam_cc_pll0_out_odd",
  124. .parent_hws = (const struct clk_hw*[]){
  125. &cam_cc_pll0.clkr.hw,
  126. },
  127. .num_parents = 1,
  128. .ops = &clk_alpha_pll_postdiv_lucid_evo_ops,
  129. },
  130. };
  131. /* 728MHz Configuration */
  132. static const struct alpha_pll_config cam_cc_pll1_config = {
  133. .l = 0x25,
  134. .cal_l = 0x44,
  135. .alpha = 0xEAAA,
  136. .config_ctl_val = 0x20485699,
  137. .config_ctl_hi_val = 0x00182261,
  138. .config_ctl_hi1_val = 0x32AA299C,
  139. .user_ctl_val = 0x00000401,
  140. .user_ctl_hi_val = 0x00000805,
  141. };
  142. static struct clk_alpha_pll cam_cc_pll1 = {
  143. .offset = 0x1000,
  144. .vco_table = lucid_evo_vco,
  145. .num_vco = ARRAY_SIZE(lucid_evo_vco),
  146. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_EVO],
  147. .clkr = {
  148. .hw.init = &(const struct clk_init_data){
  149. .name = "cam_cc_pll1",
  150. .parent_data = &(const struct clk_parent_data){
  151. .fw_name = "bi_tcxo",
  152. },
  153. .num_parents = 1,
  154. .ops = &clk_alpha_pll_lucid_evo_ops,
  155. },
  156. .vdd_data = {
  157. .vdd_class = &vdd_mxc,
  158. .num_rate_max = VDD_NUM,
  159. .rate_max = (unsigned long[VDD_NUM]) {
  160. [VDD_LOWER_D1] = 500000000,
  161. [VDD_LOWER] = 615000000,
  162. [VDD_LOW] = 1066000000,
  163. [VDD_LOW_L1] = 1500000000,
  164. [VDD_NOMINAL] = 1800000000,
  165. [VDD_HIGH] = 2000000000},
  166. },
  167. },
  168. };
  169. static const struct clk_div_table post_div_table_cam_cc_pll1_out_even[] = {
  170. { 0x1, 2 },
  171. { }
  172. };
  173. static struct clk_alpha_pll_postdiv cam_cc_pll1_out_even = {
  174. .offset = 0x1000,
  175. .post_div_shift = 10,
  176. .post_div_table = post_div_table_cam_cc_pll1_out_even,
  177. .num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll1_out_even),
  178. .width = 4,
  179. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_EVO],
  180. .clkr.hw.init = &(const struct clk_init_data){
  181. .name = "cam_cc_pll1_out_even",
  182. .parent_hws = (const struct clk_hw*[]){
  183. &cam_cc_pll1.clkr.hw,
  184. },
  185. .num_parents = 1,
  186. .flags = CLK_SET_RATE_PARENT,
  187. .ops = &clk_alpha_pll_postdiv_lucid_evo_ops,
  188. },
  189. };
  190. /* 960MHz Configuration */
  191. static const struct alpha_pll_config cam_cc_pll2_config = {
  192. .l = 0x32,
  193. .cal_l = 0x00,
  194. .alpha = 0x0,
  195. .config_ctl_val = 0x90008820,
  196. .config_ctl_hi_val = 0x00890263,
  197. .config_ctl_hi1_val = 0x00000247,
  198. .user_ctl_val = 0x00000401,
  199. .user_ctl_hi_val = 0x00000000,
  200. };
  201. static struct clk_alpha_pll cam_cc_pll2 = {
  202. .offset = 0x2000,
  203. .vco_table = rivian_evo_vco,
  204. .num_vco = ARRAY_SIZE(rivian_evo_vco),
  205. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_RIVIAN_EVO],
  206. .clkr = {
  207. .hw.init = &(const struct clk_init_data){
  208. .name = "cam_cc_pll2",
  209. .parent_data = &(const struct clk_parent_data){
  210. .fw_name = "bi_tcxo",
  211. },
  212. .num_parents = 1,
  213. .ops = &clk_alpha_pll_rivian_evo_ops,
  214. },
  215. .vdd_data = {
  216. .vdd_class = &vdd_mxa,
  217. .num_rate_max = VDD_NUM,
  218. .rate_max = (unsigned long[VDD_NUM]) {
  219. [VDD_LOW] = 1056000000},
  220. },
  221. },
  222. };
  223. static const struct clk_div_table post_div_table_cam_cc_pll2_out_even[] = {
  224. { 0x1, 2 },
  225. { }
  226. };
  227. static struct clk_alpha_pll_postdiv cam_cc_pll2_out_even = {
  228. .offset = 0x2000,
  229. .post_div_shift = 10,
  230. .post_div_table = post_div_table_cam_cc_pll2_out_even,
  231. .num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll2_out_even),
  232. .width = 4,
  233. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_RIVIAN_EVO],
  234. .clkr.hw.init = &(const struct clk_init_data){
  235. .name = "cam_cc_pll2_out_even",
  236. .parent_hws = (const struct clk_hw*[]){
  237. &cam_cc_pll2.clkr.hw,
  238. },
  239. .num_parents = 1,
  240. .ops = &clk_alpha_pll_postdiv_rivian_evo_ops,
  241. },
  242. };
  243. /* 864MHz Configuration */
  244. static const struct alpha_pll_config cam_cc_pll3_config = {
  245. .l = 0x2D,
  246. .cal_l = 0x44,
  247. .alpha = 0x0,
  248. .config_ctl_val = 0x20485699,
  249. .config_ctl_hi_val = 0x00182261,
  250. .config_ctl_hi1_val = 0x32AA299C,
  251. .user_ctl_val = 0x00000401,
  252. .user_ctl_hi_val = 0x00000805,
  253. };
  254. static struct clk_alpha_pll cam_cc_pll3 = {
  255. .offset = 0x3000,
  256. .vco_table = lucid_evo_vco,
  257. .num_vco = ARRAY_SIZE(lucid_evo_vco),
  258. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_EVO],
  259. .clkr = {
  260. .hw.init = &(const struct clk_init_data){
  261. .name = "cam_cc_pll3",
  262. .parent_data = &(const struct clk_parent_data){
  263. .fw_name = "bi_tcxo",
  264. },
  265. .num_parents = 1,
  266. .ops = &clk_alpha_pll_lucid_evo_ops,
  267. },
  268. .vdd_data = {
  269. .vdd_class = &vdd_mxc,
  270. .num_rate_max = VDD_NUM,
  271. .rate_max = (unsigned long[VDD_NUM]) {
  272. [VDD_LOWER_D1] = 500000000,
  273. [VDD_LOWER] = 615000000,
  274. [VDD_LOW] = 1066000000,
  275. [VDD_LOW_L1] = 1500000000,
  276. [VDD_NOMINAL] = 1800000000,
  277. [VDD_HIGH] = 2000000000},
  278. },
  279. },
  280. };
  281. static const struct clk_div_table post_div_table_cam_cc_pll3_out_even[] = {
  282. { 0x1, 2 },
  283. { }
  284. };
  285. static struct clk_alpha_pll_postdiv cam_cc_pll3_out_even = {
  286. .offset = 0x3000,
  287. .post_div_shift = 10,
  288. .post_div_table = post_div_table_cam_cc_pll3_out_even,
  289. .num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll3_out_even),
  290. .width = 4,
  291. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_EVO],
  292. .clkr.hw.init = &(const struct clk_init_data){
  293. .name = "cam_cc_pll3_out_even",
  294. .parent_hws = (const struct clk_hw*[]){
  295. &cam_cc_pll3.clkr.hw,
  296. },
  297. .num_parents = 1,
  298. .flags = CLK_SET_RATE_PARENT,
  299. .ops = &clk_alpha_pll_postdiv_lucid_evo_ops,
  300. },
  301. };
  302. /* 864MHz Configuration */
  303. static const struct alpha_pll_config cam_cc_pll4_config = {
  304. .l = 0x2D,
  305. .cal_l = 0x44,
  306. .alpha = 0x0,
  307. .config_ctl_val = 0x20485699,
  308. .config_ctl_hi_val = 0x00182261,
  309. .config_ctl_hi1_val = 0x32AA299C,
  310. .user_ctl_val = 0x00000401,
  311. .user_ctl_hi_val = 0x00000805,
  312. };
  313. static struct clk_alpha_pll cam_cc_pll4 = {
  314. .offset = 0x4000,
  315. .vco_table = lucid_evo_vco,
  316. .num_vco = ARRAY_SIZE(lucid_evo_vco),
  317. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_EVO],
  318. .clkr = {
  319. .hw.init = &(const struct clk_init_data){
  320. .name = "cam_cc_pll4",
  321. .parent_data = &(const struct clk_parent_data){
  322. .fw_name = "bi_tcxo",
  323. },
  324. .num_parents = 1,
  325. .ops = &clk_alpha_pll_lucid_evo_ops,
  326. },
  327. .vdd_data = {
  328. .vdd_class = &vdd_mxc,
  329. .num_rate_max = VDD_NUM,
  330. .rate_max = (unsigned long[VDD_NUM]) {
  331. [VDD_LOWER_D1] = 500000000,
  332. [VDD_LOWER] = 615000000,
  333. [VDD_LOW] = 1066000000,
  334. [VDD_LOW_L1] = 1500000000,
  335. [VDD_NOMINAL] = 1800000000,
  336. [VDD_HIGH] = 2000000000},
  337. },
  338. },
  339. };
  340. static const struct clk_div_table post_div_table_cam_cc_pll4_out_even[] = {
  341. { 0x1, 2 },
  342. { }
  343. };
  344. static struct clk_alpha_pll_postdiv cam_cc_pll4_out_even = {
  345. .offset = 0x4000,
  346. .post_div_shift = 10,
  347. .post_div_table = post_div_table_cam_cc_pll4_out_even,
  348. .num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll4_out_even),
  349. .width = 4,
  350. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_EVO],
  351. .clkr.hw.init = &(const struct clk_init_data){
  352. .name = "cam_cc_pll4_out_even",
  353. .parent_hws = (const struct clk_hw*[]){
  354. &cam_cc_pll4.clkr.hw,
  355. },
  356. .num_parents = 1,
  357. .flags = CLK_SET_RATE_PARENT,
  358. .ops = &clk_alpha_pll_postdiv_lucid_evo_ops,
  359. },
  360. };
  361. /* 1200MHz Configuration */
  362. static const struct alpha_pll_config cam_cc_pll5_config = {
  363. .l = 0x3E,
  364. .cal_l = 0x44,
  365. .alpha = 0x8000,
  366. .config_ctl_val = 0x20485699,
  367. .config_ctl_hi_val = 0x00182261,
  368. .config_ctl_hi1_val = 0x32AA299C,
  369. .user_ctl_val = 0x00000401,
  370. .user_ctl_hi_val = 0x00000805,
  371. };
  372. static struct clk_alpha_pll cam_cc_pll5 = {
  373. .offset = 0x5000,
  374. .vco_table = lucid_evo_vco,
  375. .num_vco = ARRAY_SIZE(lucid_evo_vco),
  376. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_EVO],
  377. .clkr = {
  378. .hw.init = &(const struct clk_init_data){
  379. .name = "cam_cc_pll5",
  380. .parent_data = &(const struct clk_parent_data){
  381. .fw_name = "bi_tcxo",
  382. },
  383. .num_parents = 1,
  384. .ops = &clk_alpha_pll_lucid_evo_ops,
  385. },
  386. .vdd_data = {
  387. .vdd_class = &vdd_mxc,
  388. .num_rate_max = VDD_NUM,
  389. .rate_max = (unsigned long[VDD_NUM]) {
  390. [VDD_LOWER_D1] = 500000000,
  391. [VDD_LOWER] = 615000000,
  392. [VDD_LOW] = 1066000000,
  393. [VDD_LOW_L1] = 1500000000,
  394. [VDD_NOMINAL] = 1800000000,
  395. [VDD_HIGH] = 2000000000},
  396. },
  397. },
  398. };
  399. static const struct clk_div_table post_div_table_cam_cc_pll5_out_even[] = {
  400. { 0x1, 2 },
  401. { }
  402. };
  403. static struct clk_alpha_pll_postdiv cam_cc_pll5_out_even = {
  404. .offset = 0x5000,
  405. .post_div_shift = 10,
  406. .post_div_table = post_div_table_cam_cc_pll5_out_even,
  407. .num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll5_out_even),
  408. .width = 4,
  409. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_EVO],
  410. .clkr.hw.init = &(const struct clk_init_data){
  411. .name = "cam_cc_pll5_out_even",
  412. .parent_hws = (const struct clk_hw*[]){
  413. &cam_cc_pll5.clkr.hw,
  414. },
  415. .num_parents = 1,
  416. .ops = &clk_alpha_pll_postdiv_lucid_evo_ops,
  417. },
  418. };
  419. /* 960MHz Configuration */
  420. static const struct alpha_pll_config cam_cc_pll6_config = {
  421. .l = 0x32,
  422. .cal_l = 0x44,
  423. .alpha = 0x0,
  424. .config_ctl_val = 0x20485699,
  425. .config_ctl_hi_val = 0x00182261,
  426. .config_ctl_hi1_val = 0x32AA299C,
  427. .user_ctl_val = 0x00008401,
  428. .user_ctl_hi_val = 0x00000805,
  429. };
  430. static struct clk_alpha_pll cam_cc_pll6 = {
  431. .offset = 0x6000,
  432. .vco_table = lucid_evo_vco,
  433. .num_vco = ARRAY_SIZE(lucid_evo_vco),
  434. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_EVO],
  435. .clkr = {
  436. .hw.init = &(const struct clk_init_data){
  437. .name = "cam_cc_pll6",
  438. .parent_data = &(const struct clk_parent_data){
  439. .fw_name = "bi_tcxo",
  440. },
  441. .num_parents = 1,
  442. .ops = &clk_alpha_pll_lucid_evo_ops,
  443. },
  444. .vdd_data = {
  445. .vdd_class = &vdd_mxc,
  446. .num_rate_max = VDD_NUM,
  447. .rate_max = (unsigned long[VDD_NUM]) {
  448. [VDD_LOWER_D1] = 500000000,
  449. [VDD_LOWER] = 615000000,
  450. [VDD_LOW] = 1066000000,
  451. [VDD_LOW_L1] = 1500000000,
  452. [VDD_NOMINAL] = 1800000000,
  453. [VDD_HIGH] = 2000000000},
  454. },
  455. },
  456. };
  457. static const struct clk_div_table post_div_table_cam_cc_pll6_out_even[] = {
  458. { 0x1, 2 },
  459. { }
  460. };
  461. static struct clk_alpha_pll_postdiv cam_cc_pll6_out_even = {
  462. .offset = 0x6000,
  463. .post_div_shift = 10,
  464. .post_div_table = post_div_table_cam_cc_pll6_out_even,
  465. .num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll6_out_even),
  466. .width = 4,
  467. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_EVO],
  468. .clkr.hw.init = &(const struct clk_init_data){
  469. .name = "cam_cc_pll6_out_even",
  470. .parent_hws = (const struct clk_hw*[]){
  471. &cam_cc_pll6.clkr.hw,
  472. },
  473. .num_parents = 1,
  474. .ops = &clk_alpha_pll_postdiv_lucid_evo_ops,
  475. },
  476. };
  477. static const struct clk_div_table post_div_table_cam_cc_pll6_out_odd[] = {
  478. { 0x2, 3 },
  479. { }
  480. };
  481. static struct clk_alpha_pll_postdiv cam_cc_pll6_out_odd = {
  482. .offset = 0x6000,
  483. .post_div_shift = 14,
  484. .post_div_table = post_div_table_cam_cc_pll6_out_odd,
  485. .num_post_div = ARRAY_SIZE(post_div_table_cam_cc_pll6_out_odd),
  486. .width = 4,
  487. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_EVO],
  488. .clkr.hw.init = &(const struct clk_init_data){
  489. .name = "cam_cc_pll6_out_odd",
  490. .parent_hws = (const struct clk_hw*[]){
  491. &cam_cc_pll6.clkr.hw,
  492. },
  493. .num_parents = 1,
  494. .ops = &clk_alpha_pll_postdiv_lucid_evo_ops,
  495. },
  496. };
  497. static const struct parent_map cam_cc_parent_map_0[] = {
  498. { P_BI_TCXO, 0 },
  499. { P_CAM_CC_PLL0_OUT_MAIN, 1 },
  500. { P_CAM_CC_PLL0_OUT_EVEN, 2 },
  501. { P_CAM_CC_PLL0_OUT_ODD, 3 },
  502. { P_CAM_CC_PLL6_OUT_ODD, 4 },
  503. { P_CAM_CC_PLL6_OUT_EVEN, 5 },
  504. };
  505. static const struct clk_parent_data cam_cc_parent_data_0[] = {
  506. { .fw_name = "bi_tcxo" },
  507. { .hw = &cam_cc_pll0.clkr.hw },
  508. { .hw = &cam_cc_pll0_out_even.clkr.hw },
  509. { .hw = &cam_cc_pll0_out_odd.clkr.hw },
  510. { .hw = &cam_cc_pll6_out_odd.clkr.hw },
  511. { .hw = &cam_cc_pll6_out_even.clkr.hw },
  512. };
  513. static const struct parent_map cam_cc_parent_map_1[] = {
  514. { P_BI_TCXO, 0 },
  515. { P_CAM_CC_PLL2_OUT_EVEN, 3 },
  516. { P_CAM_CC_PLL2_OUT_MAIN, 5 },
  517. };
  518. static const struct clk_parent_data cam_cc_parent_data_1[] = {
  519. { .fw_name = "bi_tcxo" },
  520. { .hw = &cam_cc_pll2_out_even.clkr.hw },
  521. { .hw = &cam_cc_pll2.clkr.hw },
  522. };
  523. static const struct parent_map cam_cc_parent_map_2[] = {
  524. { P_BI_TCXO, 0 },
  525. { P_CAM_CC_PLL3_OUT_EVEN, 6 },
  526. };
  527. static const struct clk_parent_data cam_cc_parent_data_2[] = {
  528. { .fw_name = "bi_tcxo" },
  529. { .hw = &cam_cc_pll3_out_even.clkr.hw },
  530. };
  531. static const struct parent_map cam_cc_parent_map_3[] = {
  532. { P_BI_TCXO, 0 },
  533. { P_CAM_CC_PLL4_OUT_EVEN, 6 },
  534. };
  535. static const struct clk_parent_data cam_cc_parent_data_3[] = {
  536. { .fw_name = "bi_tcxo" },
  537. { .hw = &cam_cc_pll4_out_even.clkr.hw },
  538. };
  539. static const struct parent_map cam_cc_parent_map_4[] = {
  540. { P_BI_TCXO, 0 },
  541. { P_CAM_CC_PLL0_OUT_MAIN, 1 },
  542. { P_CAM_CC_PLL0_OUT_EVEN, 2 },
  543. { P_CAM_CC_PLL0_OUT_ODD, 3 },
  544. { P_CAM_CC_PLL5_OUT_MAIN, 5 },
  545. { P_CAM_CC_PLL5_OUT_EVEN, 6 },
  546. };
  547. static const struct clk_parent_data cam_cc_parent_data_4[] = {
  548. { .fw_name = "bi_tcxo" },
  549. { .hw = &cam_cc_pll0.clkr.hw },
  550. { .hw = &cam_cc_pll0_out_even.clkr.hw },
  551. { .hw = &cam_cc_pll0_out_odd.clkr.hw },
  552. { .hw = &cam_cc_pll5.clkr.hw },
  553. { .hw = &cam_cc_pll5_out_even.clkr.hw },
  554. };
  555. static const struct parent_map cam_cc_parent_map_5[] = {
  556. { P_BI_TCXO, 0 },
  557. { P_CAM_CC_PLL1_OUT_EVEN, 4 },
  558. };
  559. static const struct clk_parent_data cam_cc_parent_data_5[] = {
  560. { .fw_name = "bi_tcxo" },
  561. { .hw = &cam_cc_pll1_out_even.clkr.hw },
  562. };
  563. static const struct parent_map cam_cc_parent_map_6[] = {
  564. { P_SLEEP_CLK, 0 },
  565. };
  566. static const struct clk_parent_data cam_cc_parent_data_6[] = {
  567. { .fw_name = "sleep_clk" },
  568. };
  569. static const struct parent_map cam_cc_parent_map_7[] = {
  570. { P_BI_TCXO, 0 },
  571. };
  572. static const struct clk_parent_data cam_cc_parent_data_7[] = {
  573. { .fw_name = "bi_tcxo" },
  574. };
  575. static const struct freq_tbl ftbl_cam_cc_bps_clk_src[] = {
  576. F(19200000, P_BI_TCXO, 1, 0, 0),
  577. F(200000000, P_CAM_CC_PLL0_OUT_ODD, 2, 0, 0),
  578. F(400000000, P_CAM_CC_PLL0_OUT_ODD, 1, 0, 0),
  579. F(480000000, P_CAM_CC_PLL0_OUT_MAIN, 2.5, 0, 0),
  580. F(600000000, P_CAM_CC_PLL0_OUT_EVEN, 1, 0, 0),
  581. { }
  582. };
  583. static struct clk_rcg2 cam_cc_bps_clk_src = {
  584. .cmd_rcgr = 0x10278,
  585. .mnd_width = 0,
  586. .hid_width = 5,
  587. .parent_map = cam_cc_parent_map_0,
  588. .freq_tbl = ftbl_cam_cc_bps_clk_src,
  589. .enable_safe_config = true,
  590. .clkr.hw.init = &(const struct clk_init_data){
  591. .name = "cam_cc_bps_clk_src",
  592. .parent_data = cam_cc_parent_data_0,
  593. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  594. .ops = &clk_rcg2_ops,
  595. },
  596. .clkr.vdd_data = {
  597. .vdd_classes = cam_cc_anorak_regulators_1,
  598. .num_vdd_classes = ARRAY_SIZE(cam_cc_anorak_regulators_1),
  599. .num_rate_max = VDD_NUM,
  600. .rate_max = (unsigned long[VDD_NUM]) {
  601. [VDD_LOWER] = 200000000,
  602. [VDD_LOW] = 400000000,
  603. [VDD_LOW_L1] = 480000000,
  604. [VDD_NOMINAL] = 600000000},
  605. },
  606. };
  607. static const struct freq_tbl ftbl_cam_cc_camnoc_axi_rt_clk_src[] = {
  608. F(19200000, P_BI_TCXO, 1, 0, 0),
  609. F(300000000, P_CAM_CC_PLL0_OUT_EVEN, 2, 0, 0),
  610. F(320000000, P_CAM_CC_PLL6_OUT_ODD, 1, 0, 0),
  611. F(400000000, P_CAM_CC_PLL0_OUT_ODD, 1, 0, 0),
  612. { }
  613. };
  614. static struct clk_rcg2 cam_cc_camnoc_axi_rt_clk_src = {
  615. .cmd_rcgr = 0x13d84,
  616. .mnd_width = 0,
  617. .hid_width = 5,
  618. .parent_map = cam_cc_parent_map_0,
  619. .freq_tbl = ftbl_cam_cc_camnoc_axi_rt_clk_src,
  620. .enable_safe_config = true,
  621. .clkr.hw.init = &(const struct clk_init_data){
  622. .name = "cam_cc_camnoc_axi_rt_clk_src",
  623. .parent_data = cam_cc_parent_data_0,
  624. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  625. .ops = &clk_rcg2_ops,
  626. },
  627. .clkr.vdd_data = {
  628. .vdd_classes = cam_cc_anorak_regulators_1,
  629. .num_vdd_classes = ARRAY_SIZE(cam_cc_anorak_regulators_1),
  630. .num_rate_max = VDD_NUM,
  631. .rate_max = (unsigned long[VDD_NUM]) {
  632. [VDD_LOWER] = 300000000,
  633. [VDD_LOW] = 320000000,
  634. [VDD_LOW_L1] = 400000000},
  635. },
  636. };
  637. static const struct freq_tbl ftbl_cam_cc_cci_0_clk_src[] = {
  638. F(19200000, P_BI_TCXO, 1, 0, 0),
  639. F(37500000, P_CAM_CC_PLL0_OUT_EVEN, 16, 0, 0),
  640. { }
  641. };
  642. static struct clk_rcg2 cam_cc_cci_0_clk_src = {
  643. .cmd_rcgr = 0x13514,
  644. .mnd_width = 8,
  645. .hid_width = 5,
  646. .parent_map = cam_cc_parent_map_0,
  647. .freq_tbl = ftbl_cam_cc_cci_0_clk_src,
  648. .enable_safe_config = true,
  649. .clkr.hw.init = &(const struct clk_init_data){
  650. .name = "cam_cc_cci_0_clk_src",
  651. .parent_data = cam_cc_parent_data_0,
  652. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  653. .ops = &clk_rcg2_ops,
  654. },
  655. .clkr.vdd_data = {
  656. .vdd_class = &vdd_mm,
  657. .num_rate_max = VDD_NUM,
  658. .rate_max = (unsigned long[VDD_NUM]) {
  659. [VDD_LOWER] = 37500000},
  660. },
  661. };
  662. static struct clk_rcg2 cam_cc_cci_1_clk_src = {
  663. .cmd_rcgr = 0x13644,
  664. .mnd_width = 8,
  665. .hid_width = 5,
  666. .parent_map = cam_cc_parent_map_0,
  667. .freq_tbl = ftbl_cam_cc_cci_0_clk_src,
  668. .enable_safe_config = true,
  669. .clkr.hw.init = &(const struct clk_init_data){
  670. .name = "cam_cc_cci_1_clk_src",
  671. .parent_data = cam_cc_parent_data_0,
  672. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  673. .ops = &clk_rcg2_ops,
  674. },
  675. .clkr.vdd_data = {
  676. .vdd_class = &vdd_mm,
  677. .num_rate_max = VDD_NUM,
  678. .rate_max = (unsigned long[VDD_NUM]) {
  679. [VDD_LOWER] = 37500000},
  680. },
  681. };
  682. static struct clk_rcg2 cam_cc_cci_2_clk_src = {
  683. .cmd_rcgr = 0x13774,
  684. .mnd_width = 8,
  685. .hid_width = 5,
  686. .parent_map = cam_cc_parent_map_0,
  687. .freq_tbl = ftbl_cam_cc_cci_0_clk_src,
  688. .enable_safe_config = true,
  689. .clkr.hw.init = &(const struct clk_init_data){
  690. .name = "cam_cc_cci_2_clk_src",
  691. .parent_data = cam_cc_parent_data_0,
  692. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  693. .ops = &clk_rcg2_ops,
  694. },
  695. .clkr.vdd_data = {
  696. .vdd_class = &vdd_mm,
  697. .num_rate_max = VDD_NUM,
  698. .rate_max = (unsigned long[VDD_NUM]) {
  699. [VDD_LOWER] = 37500000},
  700. },
  701. };
  702. static struct clk_rcg2 cam_cc_cci_3_clk_src = {
  703. .cmd_rcgr = 0x138a4,
  704. .mnd_width = 8,
  705. .hid_width = 5,
  706. .parent_map = cam_cc_parent_map_0,
  707. .freq_tbl = ftbl_cam_cc_cci_0_clk_src,
  708. .enable_safe_config = true,
  709. .clkr.hw.init = &(const struct clk_init_data){
  710. .name = "cam_cc_cci_3_clk_src",
  711. .parent_data = cam_cc_parent_data_0,
  712. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  713. .ops = &clk_rcg2_ops,
  714. },
  715. .clkr.vdd_data = {
  716. .vdd_class = &vdd_mm,
  717. .num_rate_max = VDD_NUM,
  718. .rate_max = (unsigned long[VDD_NUM]) {
  719. [VDD_LOWER] = 37500000},
  720. },
  721. };
  722. static struct clk_rcg2 cam_cc_cci_4_clk_src = {
  723. .cmd_rcgr = 0x139d4,
  724. .mnd_width = 8,
  725. .hid_width = 5,
  726. .parent_map = cam_cc_parent_map_0,
  727. .freq_tbl = ftbl_cam_cc_cci_0_clk_src,
  728. .enable_safe_config = true,
  729. .clkr.hw.init = &(const struct clk_init_data){
  730. .name = "cam_cc_cci_4_clk_src",
  731. .parent_data = cam_cc_parent_data_0,
  732. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  733. .ops = &clk_rcg2_ops,
  734. },
  735. .clkr.vdd_data = {
  736. .vdd_class = &vdd_mm,
  737. .num_rate_max = VDD_NUM,
  738. .rate_max = (unsigned long[VDD_NUM]) {
  739. [VDD_LOWER] = 37500000},
  740. },
  741. };
  742. static struct clk_rcg2 cam_cc_cci_5_clk_src = {
  743. .cmd_rcgr = 0x13b04,
  744. .mnd_width = 8,
  745. .hid_width = 5,
  746. .parent_map = cam_cc_parent_map_0,
  747. .freq_tbl = ftbl_cam_cc_cci_0_clk_src,
  748. .enable_safe_config = true,
  749. .clkr.hw.init = &(const struct clk_init_data){
  750. .name = "cam_cc_cci_5_clk_src",
  751. .parent_data = cam_cc_parent_data_0,
  752. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  753. .ops = &clk_rcg2_ops,
  754. },
  755. .clkr.vdd_data = {
  756. .vdd_class = &vdd_mm,
  757. .num_rate_max = VDD_NUM,
  758. .rate_max = (unsigned long[VDD_NUM]) {
  759. [VDD_LOWER] = 37500000},
  760. },
  761. };
  762. static const struct freq_tbl ftbl_cam_cc_cphy_rx_clk_src[] = {
  763. F(19200000, P_BI_TCXO, 1, 0, 0),
  764. F(200000000, P_CAM_CC_PLL0_OUT_MAIN, 6, 0, 0),
  765. F(400000000, P_CAM_CC_PLL0_OUT_MAIN, 3, 0, 0),
  766. F(480000000, P_CAM_CC_PLL0_OUT_MAIN, 2.5, 0, 0),
  767. { }
  768. };
  769. static struct clk_rcg2 cam_cc_cphy_rx_clk_src = {
  770. .cmd_rcgr = 0x11164,
  771. .mnd_width = 0,
  772. .hid_width = 5,
  773. .parent_map = cam_cc_parent_map_0,
  774. .freq_tbl = ftbl_cam_cc_cphy_rx_clk_src,
  775. .enable_safe_config = true,
  776. .clkr.hw.init = &(const struct clk_init_data){
  777. .name = "cam_cc_cphy_rx_clk_src",
  778. .parent_data = cam_cc_parent_data_0,
  779. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  780. .ops = &clk_rcg2_ops,
  781. },
  782. .clkr.vdd_data = {
  783. .vdd_classes = cam_cc_anorak_regulators,
  784. .num_vdd_classes = ARRAY_SIZE(cam_cc_anorak_regulators),
  785. .num_rate_max = VDD_NUM,
  786. .rate_max = (unsigned long[VDD_NUM]) {
  787. [VDD_LOWER] = 400000000,
  788. [VDD_LOW] = 480000000},
  789. },
  790. };
  791. static const struct freq_tbl ftbl_cam_cc_csi0phytimer_clk_src[] = {
  792. F(19200000, P_BI_TCXO, 1, 0, 0),
  793. F(400000000, P_CAM_CC_PLL0_OUT_ODD, 1, 0, 0),
  794. { }
  795. };
  796. static struct clk_rcg2 cam_cc_csi0phytimer_clk_src = {
  797. .cmd_rcgr = 0x15e40,
  798. .mnd_width = 0,
  799. .hid_width = 5,
  800. .parent_map = cam_cc_parent_map_0,
  801. .freq_tbl = ftbl_cam_cc_csi0phytimer_clk_src,
  802. .enable_safe_config = true,
  803. .clkr.hw.init = &(const struct clk_init_data){
  804. .name = "cam_cc_csi0phytimer_clk_src",
  805. .parent_data = cam_cc_parent_data_0,
  806. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  807. .ops = &clk_rcg2_ops,
  808. },
  809. .clkr.vdd_data = {
  810. .vdd_class = &vdd_mxc,
  811. .num_rate_max = VDD_NUM,
  812. .rate_max = (unsigned long[VDD_NUM]) {
  813. [VDD_LOWER] = 400000000},
  814. },
  815. };
  816. static struct clk_rcg2 cam_cc_csi1phytimer_clk_src = {
  817. .cmd_rcgr = 0x15f78,
  818. .mnd_width = 0,
  819. .hid_width = 5,
  820. .parent_map = cam_cc_parent_map_0,
  821. .freq_tbl = ftbl_cam_cc_csi0phytimer_clk_src,
  822. .enable_safe_config = true,
  823. .clkr.hw.init = &(const struct clk_init_data){
  824. .name = "cam_cc_csi1phytimer_clk_src",
  825. .parent_data = cam_cc_parent_data_0,
  826. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  827. .ops = &clk_rcg2_ops,
  828. },
  829. .clkr.vdd_data = {
  830. .vdd_class = &vdd_mxc,
  831. .num_rate_max = VDD_NUM,
  832. .rate_max = (unsigned long[VDD_NUM]) {
  833. [VDD_LOWER] = 400000000},
  834. },
  835. };
  836. static struct clk_rcg2 cam_cc_csi2phytimer_clk_src = {
  837. .cmd_rcgr = 0x160ac,
  838. .mnd_width = 0,
  839. .hid_width = 5,
  840. .parent_map = cam_cc_parent_map_0,
  841. .freq_tbl = ftbl_cam_cc_csi0phytimer_clk_src,
  842. .enable_safe_config = true,
  843. .clkr.hw.init = &(const struct clk_init_data){
  844. .name = "cam_cc_csi2phytimer_clk_src",
  845. .parent_data = cam_cc_parent_data_0,
  846. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  847. .ops = &clk_rcg2_ops,
  848. },
  849. .clkr.vdd_data = {
  850. .vdd_class = &vdd_mxc,
  851. .num_rate_max = VDD_NUM,
  852. .rate_max = (unsigned long[VDD_NUM]) {
  853. [VDD_LOWER] = 400000000},
  854. },
  855. };
  856. static struct clk_rcg2 cam_cc_csi3phytimer_clk_src = {
  857. .cmd_rcgr = 0x161e0,
  858. .mnd_width = 0,
  859. .hid_width = 5,
  860. .parent_map = cam_cc_parent_map_0,
  861. .freq_tbl = ftbl_cam_cc_csi0phytimer_clk_src,
  862. .enable_safe_config = true,
  863. .clkr.hw.init = &(const struct clk_init_data){
  864. .name = "cam_cc_csi3phytimer_clk_src",
  865. .parent_data = cam_cc_parent_data_0,
  866. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  867. .ops = &clk_rcg2_ops,
  868. },
  869. .clkr.vdd_data = {
  870. .vdd_class = &vdd_mxc,
  871. .num_rate_max = VDD_NUM,
  872. .rate_max = (unsigned long[VDD_NUM]) {
  873. [VDD_LOWER] = 400000000},
  874. },
  875. };
  876. static struct clk_rcg2 cam_cc_csi4phytimer_clk_src = {
  877. .cmd_rcgr = 0x16314,
  878. .mnd_width = 0,
  879. .hid_width = 5,
  880. .parent_map = cam_cc_parent_map_0,
  881. .freq_tbl = ftbl_cam_cc_csi0phytimer_clk_src,
  882. .enable_safe_config = true,
  883. .clkr.hw.init = &(const struct clk_init_data){
  884. .name = "cam_cc_csi4phytimer_clk_src",
  885. .parent_data = cam_cc_parent_data_0,
  886. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  887. .ops = &clk_rcg2_ops,
  888. },
  889. .clkr.vdd_data = {
  890. .vdd_class = &vdd_mxc,
  891. .num_rate_max = VDD_NUM,
  892. .rate_max = (unsigned long[VDD_NUM]) {
  893. [VDD_LOWER] = 400000000},
  894. },
  895. };
  896. static struct clk_rcg2 cam_cc_csi5phytimer_clk_src = {
  897. .cmd_rcgr = 0x16448,
  898. .mnd_width = 0,
  899. .hid_width = 5,
  900. .parent_map = cam_cc_parent_map_0,
  901. .freq_tbl = ftbl_cam_cc_csi0phytimer_clk_src,
  902. .enable_safe_config = true,
  903. .clkr.hw.init = &(const struct clk_init_data){
  904. .name = "cam_cc_csi5phytimer_clk_src",
  905. .parent_data = cam_cc_parent_data_0,
  906. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  907. .ops = &clk_rcg2_ops,
  908. },
  909. .clkr.vdd_data = {
  910. .vdd_class = &vdd_mxc,
  911. .num_rate_max = VDD_NUM,
  912. .rate_max = (unsigned long[VDD_NUM]) {
  913. [VDD_LOWER] = 400000000},
  914. },
  915. };
  916. static struct clk_rcg2 cam_cc_csi6phytimer_clk_src = {
  917. .cmd_rcgr = 0x1657c,
  918. .mnd_width = 0,
  919. .hid_width = 5,
  920. .parent_map = cam_cc_parent_map_0,
  921. .freq_tbl = ftbl_cam_cc_csi0phytimer_clk_src,
  922. .enable_safe_config = true,
  923. .clkr.hw.init = &(const struct clk_init_data){
  924. .name = "cam_cc_csi6phytimer_clk_src",
  925. .parent_data = cam_cc_parent_data_0,
  926. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  927. .ops = &clk_rcg2_ops,
  928. },
  929. .clkr.vdd_data = {
  930. .vdd_class = &vdd_mxc,
  931. .num_rate_max = VDD_NUM,
  932. .rate_max = (unsigned long[VDD_NUM]) {
  933. [VDD_LOWER] = 400000000},
  934. },
  935. };
  936. static struct clk_rcg2 cam_cc_csid_clk_src = {
  937. .cmd_rcgr = 0x13c4c,
  938. .mnd_width = 0,
  939. .hid_width = 5,
  940. .parent_map = cam_cc_parent_map_0,
  941. .freq_tbl = ftbl_cam_cc_cphy_rx_clk_src,
  942. .enable_safe_config = true,
  943. .clkr.hw.init = &(const struct clk_init_data){
  944. .name = "cam_cc_csid_clk_src",
  945. .parent_data = cam_cc_parent_data_0,
  946. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  947. .ops = &clk_rcg2_ops,
  948. },
  949. .clkr.vdd_data = {
  950. .vdd_classes = cam_cc_anorak_regulators_1,
  951. .num_vdd_classes = ARRAY_SIZE(cam_cc_anorak_regulators_1),
  952. .num_rate_max = VDD_NUM,
  953. .rate_max = (unsigned long[VDD_NUM]) {
  954. [VDD_LOWER] = 400000000,
  955. [VDD_LOW] = 480000000},
  956. },
  957. };
  958. static const struct freq_tbl ftbl_cam_cc_fast_ahb_clk_src[] = {
  959. F(19200000, P_BI_TCXO, 1, 0, 0),
  960. F(100000000, P_CAM_CC_PLL0_OUT_EVEN, 6, 0, 0),
  961. F(200000000, P_CAM_CC_PLL0_OUT_EVEN, 3, 0, 0),
  962. F(300000000, P_CAM_CC_PLL0_OUT_MAIN, 4, 0, 0),
  963. F(400000000, P_CAM_CC_PLL0_OUT_MAIN, 3, 0, 0),
  964. { }
  965. };
  966. static struct clk_rcg2 cam_cc_fast_ahb_clk_src = {
  967. .cmd_rcgr = 0x10018,
  968. .mnd_width = 0,
  969. .hid_width = 5,
  970. .parent_map = cam_cc_parent_map_0,
  971. .freq_tbl = ftbl_cam_cc_fast_ahb_clk_src,
  972. .enable_safe_config = true,
  973. .clkr.hw.init = &(const struct clk_init_data){
  974. .name = "cam_cc_fast_ahb_clk_src",
  975. .parent_data = cam_cc_parent_data_0,
  976. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  977. .ops = &clk_rcg2_ops,
  978. },
  979. .clkr.vdd_data = {
  980. .vdd_classes = cam_cc_anorak_regulators_1,
  981. .num_vdd_classes = ARRAY_SIZE(cam_cc_anorak_regulators_1),
  982. .num_rate_max = VDD_NUM,
  983. .rate_max = (unsigned long[VDD_NUM]) {
  984. [VDD_LOWER] = 100000000,
  985. [VDD_LOW] = 200000000,
  986. [VDD_LOW_L1] = 300000000,
  987. [VDD_NOMINAL] = 400000000},
  988. },
  989. };
  990. static const struct freq_tbl ftbl_cam_cc_icp_clk_src[] = {
  991. F(19200000, P_BI_TCXO, 1, 0, 0),
  992. F(400000000, P_CAM_CC_PLL0_OUT_ODD, 1, 0, 0),
  993. F(480000000, P_CAM_CC_PLL6_OUT_EVEN, 1, 0, 0),
  994. F(600000000, P_CAM_CC_PLL0_OUT_MAIN, 2, 0, 0),
  995. { }
  996. };
  997. static struct clk_rcg2 cam_cc_icp_clk_src = {
  998. .cmd_rcgr = 0x133d8,
  999. .mnd_width = 0,
  1000. .hid_width = 5,
  1001. .parent_map = cam_cc_parent_map_0,
  1002. .freq_tbl = ftbl_cam_cc_icp_clk_src,
  1003. .enable_safe_config = true,
  1004. .clkr.hw.init = &(const struct clk_init_data){
  1005. .name = "cam_cc_icp_clk_src",
  1006. .parent_data = cam_cc_parent_data_0,
  1007. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  1008. .ops = &clk_rcg2_ops,
  1009. },
  1010. .clkr.vdd_data = {
  1011. .vdd_classes = cam_cc_anorak_regulators_1,
  1012. .num_vdd_classes = ARRAY_SIZE(cam_cc_anorak_regulators_1),
  1013. .num_rate_max = VDD_NUM,
  1014. .rate_max = (unsigned long[VDD_NUM]) {
  1015. [VDD_LOWER] = 400000000,
  1016. [VDD_LOW] = 480000000,
  1017. [VDD_LOW_L1] = 600000000},
  1018. },
  1019. };
  1020. static const struct freq_tbl ftbl_cam_cc_ife_0_clk_src[] = {
  1021. F(19200000, P_BI_TCXO, 1, 0, 0),
  1022. F(432000000, P_CAM_CC_PLL3_OUT_EVEN, 1, 0, 0),
  1023. F(594000000, P_CAM_CC_PLL3_OUT_EVEN, 1, 0, 0),
  1024. F(675000000, P_CAM_CC_PLL3_OUT_EVEN, 1, 0, 0),
  1025. F(727000000, P_CAM_CC_PLL3_OUT_EVEN, 1, 0, 0),
  1026. { }
  1027. };
  1028. static struct clk_rcg2 cam_cc_ife_0_clk_src = {
  1029. .cmd_rcgr = 0x11018,
  1030. .mnd_width = 0,
  1031. .hid_width = 5,
  1032. .parent_map = cam_cc_parent_map_2,
  1033. .freq_tbl = ftbl_cam_cc_ife_0_clk_src,
  1034. .enable_safe_config = true,
  1035. .clkr.hw.init = &(const struct clk_init_data){
  1036. .name = "cam_cc_ife_0_clk_src",
  1037. .parent_data = cam_cc_parent_data_2,
  1038. .num_parents = ARRAY_SIZE(cam_cc_parent_data_2),
  1039. .flags = CLK_SET_RATE_PARENT,
  1040. .ops = &clk_rcg2_ops,
  1041. },
  1042. .clkr.vdd_data = {
  1043. .vdd_classes = cam_cc_anorak_regulators_1,
  1044. .num_vdd_classes = ARRAY_SIZE(cam_cc_anorak_regulators_1),
  1045. .num_rate_max = VDD_NUM,
  1046. .rate_max = (unsigned long[VDD_NUM]) {
  1047. [VDD_LOWER] = 432000000,
  1048. [VDD_LOW] = 594000000,
  1049. [VDD_LOW_L1] = 675000000,
  1050. [VDD_NOMINAL] = 727000000},
  1051. },
  1052. };
  1053. static const struct freq_tbl ftbl_cam_cc_ife_1_clk_src[] = {
  1054. F(19200000, P_BI_TCXO, 1, 0, 0),
  1055. F(432000000, P_CAM_CC_PLL4_OUT_EVEN, 1, 0, 0),
  1056. F(594000000, P_CAM_CC_PLL4_OUT_EVEN, 1, 0, 0),
  1057. F(675000000, P_CAM_CC_PLL4_OUT_EVEN, 1, 0, 0),
  1058. F(727000000, P_CAM_CC_PLL4_OUT_EVEN, 1, 0, 0),
  1059. { }
  1060. };
  1061. static struct clk_rcg2 cam_cc_ife_1_clk_src = {
  1062. .cmd_rcgr = 0x12018,
  1063. .mnd_width = 0,
  1064. .hid_width = 5,
  1065. .parent_map = cam_cc_parent_map_3,
  1066. .freq_tbl = ftbl_cam_cc_ife_1_clk_src,
  1067. .enable_safe_config = true,
  1068. .clkr.hw.init = &(const struct clk_init_data){
  1069. .name = "cam_cc_ife_1_clk_src",
  1070. .parent_data = cam_cc_parent_data_3,
  1071. .num_parents = ARRAY_SIZE(cam_cc_parent_data_3),
  1072. .flags = CLK_SET_RATE_PARENT,
  1073. .ops = &clk_rcg2_ops,
  1074. },
  1075. .clkr.vdd_data = {
  1076. .vdd_classes = cam_cc_anorak_regulators_1,
  1077. .num_vdd_classes = ARRAY_SIZE(cam_cc_anorak_regulators_1),
  1078. .num_rate_max = VDD_NUM,
  1079. .rate_max = (unsigned long[VDD_NUM]) {
  1080. [VDD_LOWER] = 432000000,
  1081. [VDD_LOW] = 594000000,
  1082. [VDD_LOW_L1] = 675000000,
  1083. [VDD_NOMINAL] = 727000000},
  1084. },
  1085. };
  1086. static const struct freq_tbl ftbl_cam_cc_ife_lite_clk_src[] = {
  1087. F(19200000, P_BI_TCXO, 1, 0, 0),
  1088. F(200000000, P_CAM_CC_PLL0_OUT_MAIN, 6, 0, 0),
  1089. F(400000000, P_CAM_CC_PLL5_OUT_MAIN, 3, 0, 0),
  1090. F(480000000, P_CAM_CC_PLL5_OUT_MAIN, 2.5, 0, 0),
  1091. { }
  1092. };
  1093. static struct clk_rcg2 cam_cc_ife_lite_clk_src = {
  1094. .cmd_rcgr = 0x13000,
  1095. .mnd_width = 0,
  1096. .hid_width = 5,
  1097. .parent_map = cam_cc_parent_map_4,
  1098. .freq_tbl = ftbl_cam_cc_ife_lite_clk_src,
  1099. .enable_safe_config = true,
  1100. .clkr.hw.init = &(const struct clk_init_data){
  1101. .name = "cam_cc_ife_lite_clk_src",
  1102. .parent_data = cam_cc_parent_data_4,
  1103. .num_parents = ARRAY_SIZE(cam_cc_parent_data_4),
  1104. .ops = &clk_rcg2_ops,
  1105. },
  1106. .clkr.vdd_data = {
  1107. .vdd_classes = cam_cc_anorak_regulators_1,
  1108. .num_vdd_classes = ARRAY_SIZE(cam_cc_anorak_regulators_1),
  1109. .num_rate_max = VDD_NUM,
  1110. .rate_max = (unsigned long[VDD_NUM]) {
  1111. [VDD_LOWER] = 400000000,
  1112. [VDD_LOW] = 480000000},
  1113. },
  1114. };
  1115. static struct clk_rcg2 cam_cc_ife_lite_csid_clk_src = {
  1116. .cmd_rcgr = 0x1313c,
  1117. .mnd_width = 0,
  1118. .hid_width = 5,
  1119. .parent_map = cam_cc_parent_map_0,
  1120. .freq_tbl = ftbl_cam_cc_cphy_rx_clk_src,
  1121. .enable_safe_config = true,
  1122. .clkr.hw.init = &(const struct clk_init_data){
  1123. .name = "cam_cc_ife_lite_csid_clk_src",
  1124. .parent_data = cam_cc_parent_data_0,
  1125. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  1126. .ops = &clk_rcg2_ops,
  1127. },
  1128. .clkr.vdd_data = {
  1129. .vdd_classes = cam_cc_anorak_regulators_1,
  1130. .num_vdd_classes = ARRAY_SIZE(cam_cc_anorak_regulators_1),
  1131. .num_rate_max = VDD_NUM,
  1132. .rate_max = (unsigned long[VDD_NUM]) {
  1133. [VDD_LOWER] = 400000000,
  1134. [VDD_LOW] = 480000000},
  1135. },
  1136. };
  1137. static const struct freq_tbl ftbl_cam_cc_ipe_nps_clk_src[] = {
  1138. F(19200000, P_BI_TCXO, 1, 0, 0),
  1139. F(364000000, P_CAM_CC_PLL1_OUT_EVEN, 1, 0, 0),
  1140. F(500000000, P_CAM_CC_PLL1_OUT_EVEN, 1, 0, 0),
  1141. F(600000000, P_CAM_CC_PLL1_OUT_EVEN, 1, 0, 0),
  1142. F(700000000, P_CAM_CC_PLL1_OUT_EVEN, 1, 0, 0),
  1143. { }
  1144. };
  1145. static struct clk_rcg2 cam_cc_ipe_nps_clk_src = {
  1146. .cmd_rcgr = 0x103cc,
  1147. .mnd_width = 0,
  1148. .hid_width = 5,
  1149. .parent_map = cam_cc_parent_map_5,
  1150. .freq_tbl = ftbl_cam_cc_ipe_nps_clk_src,
  1151. .enable_safe_config = true,
  1152. .clkr.hw.init = &(const struct clk_init_data){
  1153. .name = "cam_cc_ipe_nps_clk_src",
  1154. .parent_data = cam_cc_parent_data_5,
  1155. .num_parents = ARRAY_SIZE(cam_cc_parent_data_5),
  1156. .flags = CLK_SET_RATE_PARENT,
  1157. .ops = &clk_rcg2_ops,
  1158. },
  1159. .clkr.vdd_data = {
  1160. .vdd_classes = cam_cc_anorak_regulators_1,
  1161. .num_vdd_classes = ARRAY_SIZE(cam_cc_anorak_regulators_1),
  1162. .num_rate_max = VDD_NUM,
  1163. .rate_max = (unsigned long[VDD_NUM]) {
  1164. [VDD_LOWER] = 364000000,
  1165. [VDD_LOW] = 500000000,
  1166. [VDD_LOW_L1] = 600000000,
  1167. [VDD_NOMINAL] = 700000000},
  1168. },
  1169. };
  1170. static const struct freq_tbl ftbl_cam_cc_jpeg_clk_src[] = {
  1171. F(19200000, P_BI_TCXO, 1, 0, 0),
  1172. F(200000000, P_CAM_CC_PLL0_OUT_ODD, 2, 0, 0),
  1173. F(400000000, P_CAM_CC_PLL0_OUT_ODD, 1, 0, 0),
  1174. F(480000000, P_CAM_CC_PLL6_OUT_EVEN, 1, 0, 0),
  1175. F(600000000, P_CAM_CC_PLL0_OUT_EVEN, 1, 0, 0),
  1176. { }
  1177. };
  1178. static struct clk_rcg2 cam_cc_jpeg_clk_src = {
  1179. .cmd_rcgr = 0x1327c,
  1180. .mnd_width = 0,
  1181. .hid_width = 5,
  1182. .parent_map = cam_cc_parent_map_0,
  1183. .freq_tbl = ftbl_cam_cc_jpeg_clk_src,
  1184. .enable_safe_config = true,
  1185. .clkr.hw.init = &(const struct clk_init_data){
  1186. .name = "cam_cc_jpeg_clk_src",
  1187. .parent_data = cam_cc_parent_data_0,
  1188. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  1189. .ops = &clk_rcg2_ops,
  1190. },
  1191. .clkr.vdd_data = {
  1192. .vdd_classes = cam_cc_anorak_regulators_1,
  1193. .num_vdd_classes = ARRAY_SIZE(cam_cc_anorak_regulators_1),
  1194. .num_rate_max = VDD_NUM,
  1195. .rate_max = (unsigned long[VDD_NUM]) {
  1196. [VDD_LOWER] = 200000000,
  1197. [VDD_LOW] = 400000000,
  1198. [VDD_LOW_L1] = 480000000,
  1199. [VDD_NOMINAL] = 600000000},
  1200. },
  1201. };
  1202. static const struct freq_tbl ftbl_cam_cc_mclk0_clk_src[] = {
  1203. F(19200000, P_CAM_CC_PLL2_OUT_MAIN, 10, 1, 5),
  1204. F(24000000, P_CAM_CC_PLL2_OUT_MAIN, 10, 1, 4),
  1205. F(68571429, P_CAM_CC_PLL2_OUT_MAIN, 14, 0, 0),
  1206. { }
  1207. };
  1208. static struct clk_rcg2 cam_cc_mclk0_clk_src = {
  1209. .cmd_rcgr = 0x15000,
  1210. .mnd_width = 8,
  1211. .hid_width = 5,
  1212. .parent_map = cam_cc_parent_map_1,
  1213. .freq_tbl = ftbl_cam_cc_mclk0_clk_src,
  1214. .enable_safe_config = true,
  1215. .clkr.hw.init = &(const struct clk_init_data){
  1216. .name = "cam_cc_mclk0_clk_src",
  1217. .parent_data = cam_cc_parent_data_1,
  1218. .num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
  1219. .ops = &clk_rcg2_ops,
  1220. },
  1221. .clkr.vdd_data = {
  1222. .vdd_class = &vdd_mxa,
  1223. .num_rate_max = VDD_NUM,
  1224. .rate_max = (unsigned long[VDD_NUM]) {
  1225. [VDD_LOWER] = 68571429},
  1226. },
  1227. };
  1228. static struct clk_rcg2 cam_cc_mclk1_clk_src = {
  1229. .cmd_rcgr = 0x15130,
  1230. .mnd_width = 8,
  1231. .hid_width = 5,
  1232. .parent_map = cam_cc_parent_map_1,
  1233. .freq_tbl = ftbl_cam_cc_mclk0_clk_src,
  1234. .enable_safe_config = true,
  1235. .clkr.hw.init = &(const struct clk_init_data){
  1236. .name = "cam_cc_mclk1_clk_src",
  1237. .parent_data = cam_cc_parent_data_1,
  1238. .num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
  1239. .ops = &clk_rcg2_ops,
  1240. },
  1241. .clkr.vdd_data = {
  1242. .vdd_class = &vdd_mxa,
  1243. .num_rate_max = VDD_NUM,
  1244. .rate_max = (unsigned long[VDD_NUM]) {
  1245. [VDD_LOWER] = 68571429},
  1246. },
  1247. };
  1248. static struct clk_rcg2 cam_cc_mclk2_clk_src = {
  1249. .cmd_rcgr = 0x15260,
  1250. .mnd_width = 8,
  1251. .hid_width = 5,
  1252. .parent_map = cam_cc_parent_map_1,
  1253. .freq_tbl = ftbl_cam_cc_mclk0_clk_src,
  1254. .enable_safe_config = true,
  1255. .clkr.hw.init = &(const struct clk_init_data){
  1256. .name = "cam_cc_mclk2_clk_src",
  1257. .parent_data = cam_cc_parent_data_1,
  1258. .num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
  1259. .ops = &clk_rcg2_ops,
  1260. },
  1261. .clkr.vdd_data = {
  1262. .vdd_class = &vdd_mxa,
  1263. .num_rate_max = VDD_NUM,
  1264. .rate_max = (unsigned long[VDD_NUM]) {
  1265. [VDD_LOWER] = 68571429},
  1266. },
  1267. };
  1268. static struct clk_rcg2 cam_cc_mclk3_clk_src = {
  1269. .cmd_rcgr = 0x15390,
  1270. .mnd_width = 8,
  1271. .hid_width = 5,
  1272. .parent_map = cam_cc_parent_map_1,
  1273. .freq_tbl = ftbl_cam_cc_mclk0_clk_src,
  1274. .enable_safe_config = true,
  1275. .clkr.hw.init = &(const struct clk_init_data){
  1276. .name = "cam_cc_mclk3_clk_src",
  1277. .parent_data = cam_cc_parent_data_1,
  1278. .num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
  1279. .ops = &clk_rcg2_ops,
  1280. },
  1281. .clkr.vdd_data = {
  1282. .vdd_class = &vdd_mxa,
  1283. .num_rate_max = VDD_NUM,
  1284. .rate_max = (unsigned long[VDD_NUM]) {
  1285. [VDD_LOWER] = 68571429},
  1286. },
  1287. };
  1288. static struct clk_rcg2 cam_cc_mclk4_clk_src = {
  1289. .cmd_rcgr = 0x154c0,
  1290. .mnd_width = 8,
  1291. .hid_width = 5,
  1292. .parent_map = cam_cc_parent_map_1,
  1293. .freq_tbl = ftbl_cam_cc_mclk0_clk_src,
  1294. .enable_safe_config = true,
  1295. .clkr.hw.init = &(const struct clk_init_data){
  1296. .name = "cam_cc_mclk4_clk_src",
  1297. .parent_data = cam_cc_parent_data_1,
  1298. .num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
  1299. .ops = &clk_rcg2_ops,
  1300. },
  1301. .clkr.vdd_data = {
  1302. .vdd_class = &vdd_mxa,
  1303. .num_rate_max = VDD_NUM,
  1304. .rate_max = (unsigned long[VDD_NUM]) {
  1305. [VDD_LOWER] = 68571429},
  1306. },
  1307. };
  1308. static struct clk_rcg2 cam_cc_mclk5_clk_src = {
  1309. .cmd_rcgr = 0x155f0,
  1310. .mnd_width = 8,
  1311. .hid_width = 5,
  1312. .parent_map = cam_cc_parent_map_1,
  1313. .freq_tbl = ftbl_cam_cc_mclk0_clk_src,
  1314. .enable_safe_config = true,
  1315. .clkr.hw.init = &(const struct clk_init_data){
  1316. .name = "cam_cc_mclk5_clk_src",
  1317. .parent_data = cam_cc_parent_data_1,
  1318. .num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
  1319. .ops = &clk_rcg2_ops,
  1320. },
  1321. .clkr.vdd_data = {
  1322. .vdd_class = &vdd_mxa,
  1323. .num_rate_max = VDD_NUM,
  1324. .rate_max = (unsigned long[VDD_NUM]) {
  1325. [VDD_LOWER] = 68571429},
  1326. },
  1327. };
  1328. static struct clk_rcg2 cam_cc_mclk6_clk_src = {
  1329. .cmd_rcgr = 0x15720,
  1330. .mnd_width = 8,
  1331. .hid_width = 5,
  1332. .parent_map = cam_cc_parent_map_1,
  1333. .freq_tbl = ftbl_cam_cc_mclk0_clk_src,
  1334. .enable_safe_config = true,
  1335. .clkr.hw.init = &(const struct clk_init_data){
  1336. .name = "cam_cc_mclk6_clk_src",
  1337. .parent_data = cam_cc_parent_data_1,
  1338. .num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
  1339. .ops = &clk_rcg2_ops,
  1340. },
  1341. .clkr.vdd_data = {
  1342. .vdd_class = &vdd_mxa,
  1343. .num_rate_max = VDD_NUM,
  1344. .rate_max = (unsigned long[VDD_NUM]) {
  1345. [VDD_LOWER] = 68571429},
  1346. },
  1347. };
  1348. static struct clk_rcg2 cam_cc_mclk7_clk_src = {
  1349. .cmd_rcgr = 0x15850,
  1350. .mnd_width = 8,
  1351. .hid_width = 5,
  1352. .parent_map = cam_cc_parent_map_1,
  1353. .freq_tbl = ftbl_cam_cc_mclk0_clk_src,
  1354. .enable_safe_config = true,
  1355. .clkr.hw.init = &(const struct clk_init_data){
  1356. .name = "cam_cc_mclk7_clk_src",
  1357. .parent_data = cam_cc_parent_data_1,
  1358. .num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
  1359. .ops = &clk_rcg2_ops,
  1360. },
  1361. .clkr.vdd_data = {
  1362. .vdd_class = &vdd_mxa,
  1363. .num_rate_max = VDD_NUM,
  1364. .rate_max = (unsigned long[VDD_NUM]) {
  1365. [VDD_LOWER] = 68571429},
  1366. },
  1367. };
  1368. static struct clk_rcg2 cam_cc_mclk8_clk_src = {
  1369. .cmd_rcgr = 0x15980,
  1370. .mnd_width = 8,
  1371. .hid_width = 5,
  1372. .parent_map = cam_cc_parent_map_1,
  1373. .freq_tbl = ftbl_cam_cc_mclk0_clk_src,
  1374. .enable_safe_config = true,
  1375. .clkr.hw.init = &(const struct clk_init_data){
  1376. .name = "cam_cc_mclk8_clk_src",
  1377. .parent_data = cam_cc_parent_data_1,
  1378. .num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
  1379. .ops = &clk_rcg2_ops,
  1380. },
  1381. .clkr.vdd_data = {
  1382. .vdd_class = &vdd_mxa,
  1383. .num_rate_max = VDD_NUM,
  1384. .rate_max = (unsigned long[VDD_NUM]) {
  1385. [VDD_LOWER] = 68571429},
  1386. },
  1387. };
  1388. static struct clk_rcg2 cam_cc_mclk9_clk_src = {
  1389. .cmd_rcgr = 0x15ab0,
  1390. .mnd_width = 8,
  1391. .hid_width = 5,
  1392. .parent_map = cam_cc_parent_map_1,
  1393. .freq_tbl = ftbl_cam_cc_mclk0_clk_src,
  1394. .enable_safe_config = true,
  1395. .clkr.hw.init = &(const struct clk_init_data){
  1396. .name = "cam_cc_mclk9_clk_src",
  1397. .parent_data = cam_cc_parent_data_1,
  1398. .num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
  1399. .ops = &clk_rcg2_ops,
  1400. },
  1401. .clkr.vdd_data = {
  1402. .vdd_class = &vdd_mxa,
  1403. .num_rate_max = VDD_NUM,
  1404. .rate_max = (unsigned long[VDD_NUM]) {
  1405. [VDD_LOWER] = 68571429},
  1406. },
  1407. };
  1408. static struct clk_rcg2 cam_cc_mclk10_clk_src = {
  1409. .cmd_rcgr = 0x15be0,
  1410. .mnd_width = 8,
  1411. .hid_width = 5,
  1412. .parent_map = cam_cc_parent_map_1,
  1413. .freq_tbl = ftbl_cam_cc_mclk0_clk_src,
  1414. .enable_safe_config = true,
  1415. .clkr.hw.init = &(const struct clk_init_data){
  1416. .name = "cam_cc_mclk10_clk_src",
  1417. .parent_data = cam_cc_parent_data_1,
  1418. .num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
  1419. .ops = &clk_rcg2_ops,
  1420. },
  1421. .clkr.vdd_data = {
  1422. .vdd_class = &vdd_mxa,
  1423. .num_rate_max = VDD_NUM,
  1424. .rate_max = (unsigned long[VDD_NUM]) {
  1425. [VDD_LOWER] = 68571429},
  1426. },
  1427. };
  1428. static struct clk_rcg2 cam_cc_mclk11_clk_src = {
  1429. .cmd_rcgr = 0x15d10,
  1430. .mnd_width = 8,
  1431. .hid_width = 5,
  1432. .parent_map = cam_cc_parent_map_1,
  1433. .freq_tbl = ftbl_cam_cc_mclk0_clk_src,
  1434. .enable_safe_config = true,
  1435. .clkr.hw.init = &(const struct clk_init_data){
  1436. .name = "cam_cc_mclk11_clk_src",
  1437. .parent_data = cam_cc_parent_data_1,
  1438. .num_parents = ARRAY_SIZE(cam_cc_parent_data_1),
  1439. .ops = &clk_rcg2_ops,
  1440. },
  1441. .clkr.vdd_data = {
  1442. .vdd_class = &vdd_mxa,
  1443. .num_rate_max = VDD_NUM,
  1444. .rate_max = (unsigned long[VDD_NUM]) {
  1445. [VDD_LOWER] = 68571429},
  1446. },
  1447. };
  1448. static const struct freq_tbl ftbl_cam_cc_qdss_debug_clk_src[] = {
  1449. F(19200000, P_BI_TCXO, 1, 0, 0),
  1450. F(75000000, P_CAM_CC_PLL0_OUT_EVEN, 8, 0, 0),
  1451. F(150000000, P_CAM_CC_PLL0_OUT_EVEN, 4, 0, 0),
  1452. F(300000000, P_CAM_CC_PLL0_OUT_MAIN, 4, 0, 0),
  1453. { }
  1454. };
  1455. static struct clk_rcg2 cam_cc_qdss_debug_clk_src = {
  1456. .cmd_rcgr = 0x14004,
  1457. .mnd_width = 0,
  1458. .hid_width = 5,
  1459. .parent_map = cam_cc_parent_map_0,
  1460. .freq_tbl = ftbl_cam_cc_qdss_debug_clk_src,
  1461. .enable_safe_config = true,
  1462. .clkr.hw.init = &(const struct clk_init_data){
  1463. .name = "cam_cc_qdss_debug_clk_src",
  1464. .parent_data = cam_cc_parent_data_0,
  1465. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  1466. .ops = &clk_rcg2_ops,
  1467. },
  1468. .clkr.vdd_data = {
  1469. .vdd_class = &vdd_mm,
  1470. .num_rate_max = VDD_NUM,
  1471. .rate_max = (unsigned long[VDD_NUM]) {
  1472. [VDD_LOWER] = 75000000,
  1473. [VDD_LOW] = 150000000,
  1474. [VDD_LOW_L1] = 300000000},
  1475. },
  1476. };
  1477. static const struct freq_tbl ftbl_cam_cc_sleep_clk_src[] = {
  1478. F(32000, P_SLEEP_CLK, 1, 0, 0),
  1479. { }
  1480. };
  1481. static struct clk_rcg2 cam_cc_sleep_clk_src = {
  1482. .cmd_rcgr = 0x14280,
  1483. .mnd_width = 0,
  1484. .hid_width = 5,
  1485. .parent_map = cam_cc_parent_map_6,
  1486. .freq_tbl = ftbl_cam_cc_sleep_clk_src,
  1487. .clkr.hw.init = &(const struct clk_init_data){
  1488. .name = "cam_cc_sleep_clk_src",
  1489. .parent_data = cam_cc_parent_data_6,
  1490. .num_parents = ARRAY_SIZE(cam_cc_parent_data_6),
  1491. .ops = &clk_rcg2_ops,
  1492. },
  1493. .clkr.vdd_data = {
  1494. .vdd_class = &vdd_mm,
  1495. .num_rate_max = VDD_NUM,
  1496. .rate_max = (unsigned long[VDD_NUM]) {
  1497. [VDD_LOWER] = 32000},
  1498. },
  1499. };
  1500. static const struct freq_tbl ftbl_cam_cc_slow_ahb_clk_src[] = {
  1501. F(19200000, P_BI_TCXO, 1, 0, 0),
  1502. F(80000000, P_CAM_CC_PLL0_OUT_EVEN, 7.5, 0, 0),
  1503. { }
  1504. };
  1505. static struct clk_rcg2 cam_cc_slow_ahb_clk_src = {
  1506. .cmd_rcgr = 0x10148,
  1507. .mnd_width = 8,
  1508. .hid_width = 5,
  1509. .parent_map = cam_cc_parent_map_0,
  1510. .freq_tbl = ftbl_cam_cc_slow_ahb_clk_src,
  1511. .enable_safe_config = true,
  1512. .clkr.hw.init = &(const struct clk_init_data){
  1513. .name = "cam_cc_slow_ahb_clk_src",
  1514. .parent_data = cam_cc_parent_data_0,
  1515. .num_parents = ARRAY_SIZE(cam_cc_parent_data_0),
  1516. .ops = &clk_rcg2_ops,
  1517. },
  1518. .clkr.vdd_data = {
  1519. .vdd_classes = cam_cc_anorak_regulators_1,
  1520. .num_vdd_classes = ARRAY_SIZE(cam_cc_anorak_regulators_1),
  1521. .num_rate_max = VDD_NUM,
  1522. .rate_max = (unsigned long[VDD_NUM]) {
  1523. [VDD_LOWER] = 80000000},
  1524. },
  1525. };
  1526. static const struct freq_tbl ftbl_cam_cc_xo_clk_src[] = {
  1527. F(19200000, P_BI_TCXO, 1, 0, 0),
  1528. { }
  1529. };
  1530. static struct clk_rcg2 cam_cc_xo_clk_src = {
  1531. .cmd_rcgr = 0x14150,
  1532. .mnd_width = 0,
  1533. .hid_width = 5,
  1534. .parent_map = cam_cc_parent_map_7,
  1535. .freq_tbl = ftbl_cam_cc_xo_clk_src,
  1536. .enable_safe_config = true,
  1537. .clkr.hw.init = &(const struct clk_init_data){
  1538. .name = "cam_cc_xo_clk_src",
  1539. .parent_data = cam_cc_parent_data_7,
  1540. .num_parents = ARRAY_SIZE(cam_cc_parent_data_7),
  1541. .ops = &clk_rcg2_ops,
  1542. },
  1543. };
  1544. static struct clk_branch cam_cc_bps_ahb_clk = {
  1545. .halt_reg = 0x10274,
  1546. .halt_check = BRANCH_HALT,
  1547. .clkr = {
  1548. .enable_reg = 0x10274,
  1549. .enable_mask = BIT(0),
  1550. .hw.init = &(const struct clk_init_data){
  1551. .name = "cam_cc_bps_ahb_clk",
  1552. .parent_hws = (const struct clk_hw*[]){
  1553. &cam_cc_slow_ahb_clk_src.clkr.hw,
  1554. },
  1555. .num_parents = 1,
  1556. .flags = CLK_SET_RATE_PARENT,
  1557. .ops = &clk_branch2_ops,
  1558. },
  1559. },
  1560. };
  1561. static struct clk_branch cam_cc_bps_clk = {
  1562. .halt_reg = 0x103a4,
  1563. .halt_check = BRANCH_HALT,
  1564. .clkr = {
  1565. .enable_reg = 0x103a4,
  1566. .enable_mask = BIT(0),
  1567. .hw.init = &(const struct clk_init_data){
  1568. .name = "cam_cc_bps_clk",
  1569. .parent_hws = (const struct clk_hw*[]){
  1570. &cam_cc_bps_clk_src.clkr.hw,
  1571. },
  1572. .num_parents = 1,
  1573. .flags = CLK_SET_RATE_PARENT,
  1574. .ops = &clk_branch2_ops,
  1575. },
  1576. },
  1577. };
  1578. static struct clk_branch cam_cc_bps_fast_ahb_clk = {
  1579. .halt_reg = 0x10144,
  1580. .halt_check = BRANCH_HALT,
  1581. .clkr = {
  1582. .enable_reg = 0x10144,
  1583. .enable_mask = BIT(0),
  1584. .hw.init = &(const struct clk_init_data){
  1585. .name = "cam_cc_bps_fast_ahb_clk",
  1586. .parent_hws = (const struct clk_hw*[]){
  1587. &cam_cc_fast_ahb_clk_src.clkr.hw,
  1588. },
  1589. .num_parents = 1,
  1590. .flags = CLK_SET_RATE_PARENT,
  1591. .ops = &clk_branch2_ops,
  1592. },
  1593. },
  1594. };
  1595. static struct clk_branch cam_cc_camnoc_ahb_clk = {
  1596. .halt_reg = 0x13ecc,
  1597. .halt_check = BRANCH_HALT,
  1598. .clkr = {
  1599. .enable_reg = 0x13ecc,
  1600. .enable_mask = BIT(0),
  1601. .hw.init = &(const struct clk_init_data){
  1602. .name = "cam_cc_camnoc_ahb_clk",
  1603. .parent_hws = (const struct clk_hw*[]){
  1604. &cam_cc_slow_ahb_clk_src.clkr.hw,
  1605. },
  1606. .num_parents = 1,
  1607. .flags = CLK_SET_RATE_PARENT,
  1608. .ops = &clk_branch2_ops,
  1609. },
  1610. },
  1611. };
  1612. static struct clk_branch cam_cc_camnoc_axi_nrt_clk = {
  1613. .halt_reg = 0x13ec0,
  1614. .halt_check = BRANCH_HALT_VOTED,
  1615. .hwcg_reg = 0x13ec0,
  1616. .hwcg_bit = 1,
  1617. .clkr = {
  1618. .enable_reg = 0x13ec0,
  1619. .enable_mask = BIT(0),
  1620. .hw.init = &(const struct clk_init_data){
  1621. .name = "cam_cc_camnoc_axi_nrt_clk",
  1622. .parent_hws = (const struct clk_hw*[]){
  1623. &cam_cc_camnoc_axi_rt_clk_src.clkr.hw,
  1624. },
  1625. .num_parents = 1,
  1626. .flags = CLK_SET_RATE_PARENT,
  1627. .ops = &clk_branch2_ops,
  1628. },
  1629. },
  1630. };
  1631. static struct clk_branch cam_cc_camnoc_axi_rt_clk = {
  1632. .halt_reg = 0x13eb0,
  1633. .halt_check = BRANCH_HALT,
  1634. .clkr = {
  1635. .enable_reg = 0x13eb0,
  1636. .enable_mask = BIT(0),
  1637. .hw.init = &(const struct clk_init_data){
  1638. .name = "cam_cc_camnoc_axi_rt_clk",
  1639. .parent_hws = (const struct clk_hw*[]){
  1640. &cam_cc_camnoc_axi_rt_clk_src.clkr.hw,
  1641. },
  1642. .num_parents = 1,
  1643. .flags = CLK_SET_RATE_PARENT,
  1644. .ops = &clk_branch2_ops,
  1645. },
  1646. },
  1647. };
  1648. static struct clk_branch cam_cc_camnoc_dcd_xo_clk = {
  1649. .halt_reg = 0x13ed0,
  1650. .halt_check = BRANCH_HALT,
  1651. .clkr = {
  1652. .enable_reg = 0x13ed0,
  1653. .enable_mask = BIT(0),
  1654. .hw.init = &(const struct clk_init_data){
  1655. .name = "cam_cc_camnoc_dcd_xo_clk",
  1656. .parent_hws = (const struct clk_hw*[]){
  1657. &cam_cc_xo_clk_src.clkr.hw,
  1658. },
  1659. .num_parents = 1,
  1660. .flags = CLK_SET_RATE_PARENT,
  1661. .ops = &clk_branch2_ops,
  1662. },
  1663. },
  1664. };
  1665. static struct clk_branch cam_cc_camnoc_xo_clk = {
  1666. .halt_reg = 0x13ed4,
  1667. .halt_check = BRANCH_HALT,
  1668. .clkr = {
  1669. .enable_reg = 0x13ed4,
  1670. .enable_mask = BIT(0),
  1671. .hw.init = &(const struct clk_init_data){
  1672. .name = "cam_cc_camnoc_xo_clk",
  1673. .parent_hws = (const struct clk_hw*[]){
  1674. &cam_cc_xo_clk_src.clkr.hw,
  1675. },
  1676. .num_parents = 1,
  1677. .flags = CLK_SET_RATE_PARENT,
  1678. .ops = &clk_branch2_ops,
  1679. },
  1680. },
  1681. };
  1682. static struct clk_branch cam_cc_cci_0_clk = {
  1683. .halt_reg = 0x13640,
  1684. .halt_check = BRANCH_HALT,
  1685. .clkr = {
  1686. .enable_reg = 0x13640,
  1687. .enable_mask = BIT(0),
  1688. .hw.init = &(const struct clk_init_data){
  1689. .name = "cam_cc_cci_0_clk",
  1690. .parent_hws = (const struct clk_hw*[]){
  1691. &cam_cc_cci_0_clk_src.clkr.hw,
  1692. },
  1693. .num_parents = 1,
  1694. .flags = CLK_SET_RATE_PARENT,
  1695. .ops = &clk_branch2_ops,
  1696. },
  1697. },
  1698. };
  1699. static struct clk_branch cam_cc_cci_1_clk = {
  1700. .halt_reg = 0x13770,
  1701. .halt_check = BRANCH_HALT,
  1702. .clkr = {
  1703. .enable_reg = 0x13770,
  1704. .enable_mask = BIT(0),
  1705. .hw.init = &(const struct clk_init_data){
  1706. .name = "cam_cc_cci_1_clk",
  1707. .parent_hws = (const struct clk_hw*[]){
  1708. &cam_cc_cci_1_clk_src.clkr.hw,
  1709. },
  1710. .num_parents = 1,
  1711. .flags = CLK_SET_RATE_PARENT,
  1712. .ops = &clk_branch2_ops,
  1713. },
  1714. },
  1715. };
  1716. static struct clk_branch cam_cc_cci_2_clk = {
  1717. .halt_reg = 0x138a0,
  1718. .halt_check = BRANCH_HALT,
  1719. .clkr = {
  1720. .enable_reg = 0x138a0,
  1721. .enable_mask = BIT(0),
  1722. .hw.init = &(const struct clk_init_data){
  1723. .name = "cam_cc_cci_2_clk",
  1724. .parent_hws = (const struct clk_hw*[]){
  1725. &cam_cc_cci_2_clk_src.clkr.hw,
  1726. },
  1727. .num_parents = 1,
  1728. .flags = CLK_SET_RATE_PARENT,
  1729. .ops = &clk_branch2_ops,
  1730. },
  1731. },
  1732. };
  1733. static struct clk_branch cam_cc_cci_3_clk = {
  1734. .halt_reg = 0x139d0,
  1735. .halt_check = BRANCH_HALT,
  1736. .clkr = {
  1737. .enable_reg = 0x139d0,
  1738. .enable_mask = BIT(0),
  1739. .hw.init = &(const struct clk_init_data){
  1740. .name = "cam_cc_cci_3_clk",
  1741. .parent_hws = (const struct clk_hw*[]){
  1742. &cam_cc_cci_3_clk_src.clkr.hw,
  1743. },
  1744. .num_parents = 1,
  1745. .flags = CLK_SET_RATE_PARENT,
  1746. .ops = &clk_branch2_ops,
  1747. },
  1748. },
  1749. };
  1750. static struct clk_branch cam_cc_cci_4_clk = {
  1751. .halt_reg = 0x13b00,
  1752. .halt_check = BRANCH_HALT,
  1753. .clkr = {
  1754. .enable_reg = 0x13b00,
  1755. .enable_mask = BIT(0),
  1756. .hw.init = &(const struct clk_init_data){
  1757. .name = "cam_cc_cci_4_clk",
  1758. .parent_hws = (const struct clk_hw*[]){
  1759. &cam_cc_cci_4_clk_src.clkr.hw,
  1760. },
  1761. .num_parents = 1,
  1762. .flags = CLK_SET_RATE_PARENT,
  1763. .ops = &clk_branch2_ops,
  1764. },
  1765. },
  1766. };
  1767. static struct clk_branch cam_cc_cci_5_clk = {
  1768. .halt_reg = 0x13c30,
  1769. .halt_check = BRANCH_HALT,
  1770. .clkr = {
  1771. .enable_reg = 0x13c30,
  1772. .enable_mask = BIT(0),
  1773. .hw.init = &(const struct clk_init_data){
  1774. .name = "cam_cc_cci_5_clk",
  1775. .parent_hws = (const struct clk_hw*[]){
  1776. &cam_cc_cci_5_clk_src.clkr.hw,
  1777. },
  1778. .num_parents = 1,
  1779. .flags = CLK_SET_RATE_PARENT,
  1780. .ops = &clk_branch2_ops,
  1781. },
  1782. },
  1783. };
  1784. static struct clk_branch cam_cc_core_ahb_clk = {
  1785. .halt_reg = 0x1414c,
  1786. .halt_check = BRANCH_HALT_DELAY,
  1787. .clkr = {
  1788. .enable_reg = 0x1414c,
  1789. .enable_mask = BIT(0),
  1790. .hw.init = &(const struct clk_init_data){
  1791. .name = "cam_cc_core_ahb_clk",
  1792. .parent_hws = (const struct clk_hw*[]){
  1793. &cam_cc_slow_ahb_clk_src.clkr.hw,
  1794. },
  1795. .num_parents = 1,
  1796. .flags = CLK_SET_RATE_PARENT,
  1797. .ops = &clk_branch2_ops,
  1798. },
  1799. },
  1800. };
  1801. static struct clk_branch cam_cc_cpas_ahb_clk = {
  1802. .halt_reg = 0x13c34,
  1803. .halt_check = BRANCH_HALT,
  1804. .clkr = {
  1805. .enable_reg = 0x13c34,
  1806. .enable_mask = BIT(0),
  1807. .hw.init = &(const struct clk_init_data){
  1808. .name = "cam_cc_cpas_ahb_clk",
  1809. .parent_hws = (const struct clk_hw*[]){
  1810. &cam_cc_slow_ahb_clk_src.clkr.hw,
  1811. },
  1812. .num_parents = 1,
  1813. .flags = CLK_SET_RATE_PARENT,
  1814. .ops = &clk_branch2_ops,
  1815. },
  1816. },
  1817. };
  1818. static struct clk_branch cam_cc_cpas_bps_clk = {
  1819. .halt_reg = 0x103b0,
  1820. .halt_check = BRANCH_HALT,
  1821. .clkr = {
  1822. .enable_reg = 0x103b0,
  1823. .enable_mask = BIT(0),
  1824. .hw.init = &(const struct clk_init_data){
  1825. .name = "cam_cc_cpas_bps_clk",
  1826. .parent_hws = (const struct clk_hw*[]){
  1827. &cam_cc_bps_clk_src.clkr.hw,
  1828. },
  1829. .num_parents = 1,
  1830. .flags = CLK_SET_RATE_PARENT,
  1831. .ops = &clk_branch2_ops,
  1832. },
  1833. },
  1834. };
  1835. static struct clk_branch cam_cc_cpas_fast_ahb_clk = {
  1836. .halt_reg = 0x13c40,
  1837. .halt_check = BRANCH_HALT,
  1838. .clkr = {
  1839. .enable_reg = 0x13c40,
  1840. .enable_mask = BIT(0),
  1841. .hw.init = &(const struct clk_init_data){
  1842. .name = "cam_cc_cpas_fast_ahb_clk",
  1843. .parent_hws = (const struct clk_hw*[]){
  1844. &cam_cc_fast_ahb_clk_src.clkr.hw,
  1845. },
  1846. .num_parents = 1,
  1847. .flags = CLK_SET_RATE_PARENT,
  1848. .ops = &clk_branch2_ops,
  1849. },
  1850. },
  1851. };
  1852. static struct clk_branch cam_cc_cpas_ife_0_clk = {
  1853. .halt_reg = 0x11150,
  1854. .halt_check = BRANCH_HALT,
  1855. .clkr = {
  1856. .enable_reg = 0x11150,
  1857. .enable_mask = BIT(0),
  1858. .hw.init = &(const struct clk_init_data){
  1859. .name = "cam_cc_cpas_ife_0_clk",
  1860. .parent_hws = (const struct clk_hw*[]){
  1861. &cam_cc_ife_0_clk_src.clkr.hw,
  1862. },
  1863. .num_parents = 1,
  1864. .flags = CLK_SET_RATE_PARENT,
  1865. .ops = &clk_branch2_ops,
  1866. },
  1867. },
  1868. };
  1869. static struct clk_branch cam_cc_cpas_ife_1_clk = {
  1870. .halt_reg = 0x12150,
  1871. .halt_check = BRANCH_HALT,
  1872. .clkr = {
  1873. .enable_reg = 0x12150,
  1874. .enable_mask = BIT(0),
  1875. .hw.init = &(const struct clk_init_data){
  1876. .name = "cam_cc_cpas_ife_1_clk",
  1877. .parent_hws = (const struct clk_hw*[]){
  1878. &cam_cc_ife_1_clk_src.clkr.hw,
  1879. },
  1880. .num_parents = 1,
  1881. .flags = CLK_SET_RATE_PARENT,
  1882. .ops = &clk_branch2_ops,
  1883. },
  1884. },
  1885. };
  1886. static struct clk_branch cam_cc_cpas_ife_lite_clk = {
  1887. .halt_reg = 0x13138,
  1888. .halt_check = BRANCH_HALT,
  1889. .clkr = {
  1890. .enable_reg = 0x13138,
  1891. .enable_mask = BIT(0),
  1892. .hw.init = &(const struct clk_init_data){
  1893. .name = "cam_cc_cpas_ife_lite_clk",
  1894. .parent_hws = (const struct clk_hw*[]){
  1895. &cam_cc_ife_lite_clk_src.clkr.hw,
  1896. },
  1897. .num_parents = 1,
  1898. .flags = CLK_SET_RATE_PARENT,
  1899. .ops = &clk_branch2_ops,
  1900. },
  1901. },
  1902. };
  1903. static struct clk_branch cam_cc_cpas_ipe_nps_clk = {
  1904. .halt_reg = 0x10504,
  1905. .halt_check = BRANCH_HALT,
  1906. .clkr = {
  1907. .enable_reg = 0x10504,
  1908. .enable_mask = BIT(0),
  1909. .hw.init = &(const struct clk_init_data){
  1910. .name = "cam_cc_cpas_ipe_nps_clk",
  1911. .parent_hws = (const struct clk_hw*[]){
  1912. &cam_cc_ipe_nps_clk_src.clkr.hw,
  1913. },
  1914. .num_parents = 1,
  1915. .flags = CLK_SET_RATE_PARENT,
  1916. .ops = &clk_branch2_ops,
  1917. },
  1918. },
  1919. };
  1920. static struct clk_branch cam_cc_csi0phytimer_clk = {
  1921. .halt_reg = 0x15f6c,
  1922. .halt_check = BRANCH_HALT,
  1923. .clkr = {
  1924. .enable_reg = 0x15f6c,
  1925. .enable_mask = BIT(0),
  1926. .hw.init = &(const struct clk_init_data){
  1927. .name = "cam_cc_csi0phytimer_clk",
  1928. .parent_hws = (const struct clk_hw*[]){
  1929. &cam_cc_csi0phytimer_clk_src.clkr.hw,
  1930. },
  1931. .num_parents = 1,
  1932. .flags = CLK_SET_RATE_PARENT,
  1933. .ops = &clk_branch2_ops,
  1934. },
  1935. },
  1936. };
  1937. static struct clk_branch cam_cc_csi1phytimer_clk = {
  1938. .halt_reg = 0x160a4,
  1939. .halt_check = BRANCH_HALT,
  1940. .clkr = {
  1941. .enable_reg = 0x160a4,
  1942. .enable_mask = BIT(0),
  1943. .hw.init = &(const struct clk_init_data){
  1944. .name = "cam_cc_csi1phytimer_clk",
  1945. .parent_hws = (const struct clk_hw*[]){
  1946. &cam_cc_csi1phytimer_clk_src.clkr.hw,
  1947. },
  1948. .num_parents = 1,
  1949. .flags = CLK_SET_RATE_PARENT,
  1950. .ops = &clk_branch2_ops,
  1951. },
  1952. },
  1953. };
  1954. static struct clk_branch cam_cc_csi2phytimer_clk = {
  1955. .halt_reg = 0x161d8,
  1956. .halt_check = BRANCH_HALT,
  1957. .clkr = {
  1958. .enable_reg = 0x161d8,
  1959. .enable_mask = BIT(0),
  1960. .hw.init = &(const struct clk_init_data){
  1961. .name = "cam_cc_csi2phytimer_clk",
  1962. .parent_hws = (const struct clk_hw*[]){
  1963. &cam_cc_csi2phytimer_clk_src.clkr.hw,
  1964. },
  1965. .num_parents = 1,
  1966. .flags = CLK_SET_RATE_PARENT,
  1967. .ops = &clk_branch2_ops,
  1968. },
  1969. },
  1970. };
  1971. static struct clk_branch cam_cc_csi3phytimer_clk = {
  1972. .halt_reg = 0x1630c,
  1973. .halt_check = BRANCH_HALT,
  1974. .clkr = {
  1975. .enable_reg = 0x1630c,
  1976. .enable_mask = BIT(0),
  1977. .hw.init = &(const struct clk_init_data){
  1978. .name = "cam_cc_csi3phytimer_clk",
  1979. .parent_hws = (const struct clk_hw*[]){
  1980. &cam_cc_csi3phytimer_clk_src.clkr.hw,
  1981. },
  1982. .num_parents = 1,
  1983. .flags = CLK_SET_RATE_PARENT,
  1984. .ops = &clk_branch2_ops,
  1985. },
  1986. },
  1987. };
  1988. static struct clk_branch cam_cc_csi4phytimer_clk = {
  1989. .halt_reg = 0x16440,
  1990. .halt_check = BRANCH_HALT,
  1991. .clkr = {
  1992. .enable_reg = 0x16440,
  1993. .enable_mask = BIT(0),
  1994. .hw.init = &(const struct clk_init_data){
  1995. .name = "cam_cc_csi4phytimer_clk",
  1996. .parent_hws = (const struct clk_hw*[]){
  1997. &cam_cc_csi4phytimer_clk_src.clkr.hw,
  1998. },
  1999. .num_parents = 1,
  2000. .flags = CLK_SET_RATE_PARENT,
  2001. .ops = &clk_branch2_ops,
  2002. },
  2003. },
  2004. };
  2005. static struct clk_branch cam_cc_csi5phytimer_clk = {
  2006. .halt_reg = 0x16574,
  2007. .halt_check = BRANCH_HALT,
  2008. .clkr = {
  2009. .enable_reg = 0x16574,
  2010. .enable_mask = BIT(0),
  2011. .hw.init = &(const struct clk_init_data){
  2012. .name = "cam_cc_csi5phytimer_clk",
  2013. .parent_hws = (const struct clk_hw*[]){
  2014. &cam_cc_csi5phytimer_clk_src.clkr.hw,
  2015. },
  2016. .num_parents = 1,
  2017. .flags = CLK_SET_RATE_PARENT,
  2018. .ops = &clk_branch2_ops,
  2019. },
  2020. },
  2021. };
  2022. static struct clk_branch cam_cc_csi6phytimer_clk = {
  2023. .halt_reg = 0x166a8,
  2024. .halt_check = BRANCH_HALT,
  2025. .clkr = {
  2026. .enable_reg = 0x166a8,
  2027. .enable_mask = BIT(0),
  2028. .hw.init = &(const struct clk_init_data){
  2029. .name = "cam_cc_csi6phytimer_clk",
  2030. .parent_hws = (const struct clk_hw*[]){
  2031. &cam_cc_csi6phytimer_clk_src.clkr.hw,
  2032. },
  2033. .num_parents = 1,
  2034. .flags = CLK_SET_RATE_PARENT,
  2035. .ops = &clk_branch2_ops,
  2036. },
  2037. },
  2038. };
  2039. static struct clk_branch cam_cc_csid_clk = {
  2040. .halt_reg = 0x13d78,
  2041. .halt_check = BRANCH_HALT,
  2042. .clkr = {
  2043. .enable_reg = 0x13d78,
  2044. .enable_mask = BIT(0),
  2045. .hw.init = &(const struct clk_init_data){
  2046. .name = "cam_cc_csid_clk",
  2047. .parent_hws = (const struct clk_hw*[]){
  2048. &cam_cc_csid_clk_src.clkr.hw,
  2049. },
  2050. .num_parents = 1,
  2051. .flags = CLK_SET_RATE_PARENT,
  2052. .ops = &clk_branch2_ops,
  2053. },
  2054. },
  2055. };
  2056. static struct clk_branch cam_cc_csid_csiphy_rx_clk = {
  2057. .halt_reg = 0x15f74,
  2058. .halt_check = BRANCH_HALT,
  2059. .clkr = {
  2060. .enable_reg = 0x15f74,
  2061. .enable_mask = BIT(0),
  2062. .hw.init = &(const struct clk_init_data){
  2063. .name = "cam_cc_csid_csiphy_rx_clk",
  2064. .parent_hws = (const struct clk_hw*[]){
  2065. &cam_cc_cphy_rx_clk_src.clkr.hw,
  2066. },
  2067. .num_parents = 1,
  2068. .flags = CLK_SET_RATE_PARENT,
  2069. .ops = &clk_branch2_ops,
  2070. },
  2071. },
  2072. };
  2073. static struct clk_branch cam_cc_csiphy0_clk = {
  2074. .halt_reg = 0x15f70,
  2075. .halt_check = BRANCH_HALT,
  2076. .clkr = {
  2077. .enable_reg = 0x15f70,
  2078. .enable_mask = BIT(0),
  2079. .hw.init = &(const struct clk_init_data){
  2080. .name = "cam_cc_csiphy0_clk",
  2081. .parent_hws = (const struct clk_hw*[]){
  2082. &cam_cc_cphy_rx_clk_src.clkr.hw,
  2083. },
  2084. .num_parents = 1,
  2085. .flags = CLK_SET_RATE_PARENT,
  2086. .ops = &clk_branch2_ops,
  2087. },
  2088. },
  2089. };
  2090. static struct clk_branch cam_cc_csiphy1_clk = {
  2091. .halt_reg = 0x160a8,
  2092. .halt_check = BRANCH_HALT,
  2093. .clkr = {
  2094. .enable_reg = 0x160a8,
  2095. .enable_mask = BIT(0),
  2096. .hw.init = &(const struct clk_init_data){
  2097. .name = "cam_cc_csiphy1_clk",
  2098. .parent_hws = (const struct clk_hw*[]){
  2099. &cam_cc_cphy_rx_clk_src.clkr.hw,
  2100. },
  2101. .num_parents = 1,
  2102. .flags = CLK_SET_RATE_PARENT,
  2103. .ops = &clk_branch2_ops,
  2104. },
  2105. },
  2106. };
  2107. static struct clk_branch cam_cc_csiphy2_clk = {
  2108. .halt_reg = 0x161dc,
  2109. .halt_check = BRANCH_HALT,
  2110. .clkr = {
  2111. .enable_reg = 0x161dc,
  2112. .enable_mask = BIT(0),
  2113. .hw.init = &(const struct clk_init_data){
  2114. .name = "cam_cc_csiphy2_clk",
  2115. .parent_hws = (const struct clk_hw*[]){
  2116. &cam_cc_cphy_rx_clk_src.clkr.hw,
  2117. },
  2118. .num_parents = 1,
  2119. .flags = CLK_SET_RATE_PARENT,
  2120. .ops = &clk_branch2_ops,
  2121. },
  2122. },
  2123. };
  2124. static struct clk_branch cam_cc_csiphy3_clk = {
  2125. .halt_reg = 0x16310,
  2126. .halt_check = BRANCH_HALT,
  2127. .clkr = {
  2128. .enable_reg = 0x16310,
  2129. .enable_mask = BIT(0),
  2130. .hw.init = &(const struct clk_init_data){
  2131. .name = "cam_cc_csiphy3_clk",
  2132. .parent_hws = (const struct clk_hw*[]){
  2133. &cam_cc_cphy_rx_clk_src.clkr.hw,
  2134. },
  2135. .num_parents = 1,
  2136. .flags = CLK_SET_RATE_PARENT,
  2137. .ops = &clk_branch2_ops,
  2138. },
  2139. },
  2140. };
  2141. static struct clk_branch cam_cc_csiphy4_clk = {
  2142. .halt_reg = 0x16444,
  2143. .halt_check = BRANCH_HALT,
  2144. .clkr = {
  2145. .enable_reg = 0x16444,
  2146. .enable_mask = BIT(0),
  2147. .hw.init = &(const struct clk_init_data){
  2148. .name = "cam_cc_csiphy4_clk",
  2149. .parent_hws = (const struct clk_hw*[]){
  2150. &cam_cc_cphy_rx_clk_src.clkr.hw,
  2151. },
  2152. .num_parents = 1,
  2153. .flags = CLK_SET_RATE_PARENT,
  2154. .ops = &clk_branch2_ops,
  2155. },
  2156. },
  2157. };
  2158. static struct clk_branch cam_cc_csiphy5_clk = {
  2159. .halt_reg = 0x16578,
  2160. .halt_check = BRANCH_HALT,
  2161. .clkr = {
  2162. .enable_reg = 0x16578,
  2163. .enable_mask = BIT(0),
  2164. .hw.init = &(const struct clk_init_data){
  2165. .name = "cam_cc_csiphy5_clk",
  2166. .parent_hws = (const struct clk_hw*[]){
  2167. &cam_cc_cphy_rx_clk_src.clkr.hw,
  2168. },
  2169. .num_parents = 1,
  2170. .flags = CLK_SET_RATE_PARENT,
  2171. .ops = &clk_branch2_ops,
  2172. },
  2173. },
  2174. };
  2175. static struct clk_branch cam_cc_csiphy6_clk = {
  2176. .halt_reg = 0x166ac,
  2177. .halt_check = BRANCH_HALT,
  2178. .clkr = {
  2179. .enable_reg = 0x166ac,
  2180. .enable_mask = BIT(0),
  2181. .hw.init = &(const struct clk_init_data){
  2182. .name = "cam_cc_csiphy6_clk",
  2183. .parent_hws = (const struct clk_hw*[]){
  2184. &cam_cc_cphy_rx_clk_src.clkr.hw,
  2185. },
  2186. .num_parents = 1,
  2187. .flags = CLK_SET_RATE_PARENT,
  2188. .ops = &clk_branch2_ops,
  2189. },
  2190. },
  2191. };
  2192. static struct clk_branch cam_cc_drv_ahb_clk = {
  2193. .halt_reg = 0x143b8,
  2194. .halt_check = BRANCH_HALT,
  2195. .clkr = {
  2196. .enable_reg = 0x143b8,
  2197. .enable_mask = BIT(0),
  2198. .hw.init = &(const struct clk_init_data){
  2199. .name = "cam_cc_drv_ahb_clk",
  2200. .parent_hws = (const struct clk_hw*[]){
  2201. &cam_cc_slow_ahb_clk_src.clkr.hw,
  2202. },
  2203. .num_parents = 1,
  2204. .flags = CLK_SET_RATE_PARENT,
  2205. .ops = &clk_branch2_ops,
  2206. },
  2207. },
  2208. };
  2209. static struct clk_branch cam_cc_drv_xo_clk = {
  2210. .halt_reg = 0x143b4,
  2211. .halt_check = BRANCH_HALT,
  2212. .clkr = {
  2213. .enable_reg = 0x143b4,
  2214. .enable_mask = BIT(0),
  2215. .hw.init = &(const struct clk_init_data){
  2216. .name = "cam_cc_drv_xo_clk",
  2217. .parent_hws = (const struct clk_hw*[]){
  2218. &cam_cc_xo_clk_src.clkr.hw,
  2219. },
  2220. .num_parents = 1,
  2221. .flags = CLK_SET_RATE_PARENT,
  2222. .ops = &clk_branch2_ops,
  2223. },
  2224. },
  2225. };
  2226. static struct clk_branch cam_cc_icp_ahb_clk = {
  2227. .halt_reg = 0x13510,
  2228. .halt_check = BRANCH_HALT,
  2229. .clkr = {
  2230. .enable_reg = 0x13510,
  2231. .enable_mask = BIT(0),
  2232. .hw.init = &(const struct clk_init_data){
  2233. .name = "cam_cc_icp_ahb_clk",
  2234. .parent_hws = (const struct clk_hw*[]){
  2235. &cam_cc_slow_ahb_clk_src.clkr.hw,
  2236. },
  2237. .num_parents = 1,
  2238. .flags = CLK_SET_RATE_PARENT,
  2239. .ops = &clk_branch2_ops,
  2240. },
  2241. },
  2242. };
  2243. static struct clk_branch cam_cc_icp_clk = {
  2244. .halt_reg = 0x13504,
  2245. .halt_check = BRANCH_HALT,
  2246. .clkr = {
  2247. .enable_reg = 0x13504,
  2248. .enable_mask = BIT(0),
  2249. .hw.init = &(const struct clk_init_data){
  2250. .name = "cam_cc_icp_clk",
  2251. .parent_hws = (const struct clk_hw*[]){
  2252. &cam_cc_icp_clk_src.clkr.hw,
  2253. },
  2254. .num_parents = 1,
  2255. .flags = CLK_SET_RATE_PARENT,
  2256. .ops = &clk_branch2_ops,
  2257. },
  2258. },
  2259. };
  2260. static struct clk_branch cam_cc_ife_0_clk = {
  2261. .halt_reg = 0x11144,
  2262. .halt_check = BRANCH_HALT,
  2263. .clkr = {
  2264. .enable_reg = 0x11144,
  2265. .enable_mask = BIT(0),
  2266. .hw.init = &(const struct clk_init_data){
  2267. .name = "cam_cc_ife_0_clk",
  2268. .parent_hws = (const struct clk_hw*[]){
  2269. &cam_cc_ife_0_clk_src.clkr.hw,
  2270. },
  2271. .num_parents = 1,
  2272. .flags = CLK_SET_RATE_PARENT,
  2273. .ops = &clk_branch2_ops,
  2274. },
  2275. },
  2276. };
  2277. static struct clk_branch cam_cc_ife_0_dsp_clk = {
  2278. .halt_reg = 0x11154,
  2279. .halt_check = BRANCH_HALT,
  2280. .clkr = {
  2281. .enable_reg = 0x11154,
  2282. .enable_mask = BIT(0),
  2283. .hw.init = &(const struct clk_init_data){
  2284. .name = "cam_cc_ife_0_dsp_clk",
  2285. .parent_hws = (const struct clk_hw*[]){
  2286. &cam_cc_ife_0_clk_src.clkr.hw,
  2287. },
  2288. .num_parents = 1,
  2289. .flags = CLK_SET_RATE_PARENT,
  2290. .ops = &clk_branch2_ops,
  2291. },
  2292. },
  2293. };
  2294. static struct clk_branch cam_cc_ife_0_fast_ahb_clk = {
  2295. .halt_reg = 0x11160,
  2296. .halt_check = BRANCH_HALT,
  2297. .clkr = {
  2298. .enable_reg = 0x11160,
  2299. .enable_mask = BIT(0),
  2300. .hw.init = &(const struct clk_init_data){
  2301. .name = "cam_cc_ife_0_fast_ahb_clk",
  2302. .parent_hws = (const struct clk_hw*[]){
  2303. &cam_cc_fast_ahb_clk_src.clkr.hw,
  2304. },
  2305. .num_parents = 1,
  2306. .flags = CLK_SET_RATE_PARENT,
  2307. .ops = &clk_branch2_ops,
  2308. },
  2309. },
  2310. };
  2311. static struct clk_branch cam_cc_ife_1_clk = {
  2312. .halt_reg = 0x12144,
  2313. .halt_check = BRANCH_HALT,
  2314. .clkr = {
  2315. .enable_reg = 0x12144,
  2316. .enable_mask = BIT(0),
  2317. .hw.init = &(const struct clk_init_data){
  2318. .name = "cam_cc_ife_1_clk",
  2319. .parent_hws = (const struct clk_hw*[]){
  2320. &cam_cc_ife_1_clk_src.clkr.hw,
  2321. },
  2322. .num_parents = 1,
  2323. .flags = CLK_SET_RATE_PARENT,
  2324. .ops = &clk_branch2_ops,
  2325. },
  2326. },
  2327. };
  2328. static struct clk_branch cam_cc_ife_1_dsp_clk = {
  2329. .halt_reg = 0x12154,
  2330. .halt_check = BRANCH_HALT,
  2331. .clkr = {
  2332. .enable_reg = 0x12154,
  2333. .enable_mask = BIT(0),
  2334. .hw.init = &(const struct clk_init_data){
  2335. .name = "cam_cc_ife_1_dsp_clk",
  2336. .parent_hws = (const struct clk_hw*[]){
  2337. &cam_cc_ife_1_clk_src.clkr.hw,
  2338. },
  2339. .num_parents = 1,
  2340. .flags = CLK_SET_RATE_PARENT,
  2341. .ops = &clk_branch2_ops,
  2342. },
  2343. },
  2344. };
  2345. static struct clk_branch cam_cc_ife_1_fast_ahb_clk = {
  2346. .halt_reg = 0x12160,
  2347. .halt_check = BRANCH_HALT,
  2348. .clkr = {
  2349. .enable_reg = 0x12160,
  2350. .enable_mask = BIT(0),
  2351. .hw.init = &(const struct clk_init_data){
  2352. .name = "cam_cc_ife_1_fast_ahb_clk",
  2353. .parent_hws = (const struct clk_hw*[]){
  2354. &cam_cc_fast_ahb_clk_src.clkr.hw,
  2355. },
  2356. .num_parents = 1,
  2357. .flags = CLK_SET_RATE_PARENT,
  2358. .ops = &clk_branch2_ops,
  2359. },
  2360. },
  2361. };
  2362. static struct clk_branch cam_cc_ife_lite_ahb_clk = {
  2363. .halt_reg = 0x13278,
  2364. .halt_check = BRANCH_HALT,
  2365. .clkr = {
  2366. .enable_reg = 0x13278,
  2367. .enable_mask = BIT(0),
  2368. .hw.init = &(const struct clk_init_data){
  2369. .name = "cam_cc_ife_lite_ahb_clk",
  2370. .parent_hws = (const struct clk_hw*[]){
  2371. &cam_cc_slow_ahb_clk_src.clkr.hw,
  2372. },
  2373. .num_parents = 1,
  2374. .flags = CLK_SET_RATE_PARENT,
  2375. .ops = &clk_branch2_ops,
  2376. },
  2377. },
  2378. };
  2379. static struct clk_branch cam_cc_ife_lite_clk = {
  2380. .halt_reg = 0x1312c,
  2381. .halt_check = BRANCH_HALT,
  2382. .clkr = {
  2383. .enable_reg = 0x1312c,
  2384. .enable_mask = BIT(0),
  2385. .hw.init = &(const struct clk_init_data){
  2386. .name = "cam_cc_ife_lite_clk",
  2387. .parent_hws = (const struct clk_hw*[]){
  2388. &cam_cc_ife_lite_clk_src.clkr.hw,
  2389. },
  2390. .num_parents = 1,
  2391. .flags = CLK_SET_RATE_PARENT,
  2392. .ops = &clk_branch2_ops,
  2393. },
  2394. },
  2395. };
  2396. static struct clk_branch cam_cc_ife_lite_cphy_rx_clk = {
  2397. .halt_reg = 0x13274,
  2398. .halt_check = BRANCH_HALT,
  2399. .clkr = {
  2400. .enable_reg = 0x13274,
  2401. .enable_mask = BIT(0),
  2402. .hw.init = &(const struct clk_init_data){
  2403. .name = "cam_cc_ife_lite_cphy_rx_clk",
  2404. .parent_hws = (const struct clk_hw*[]){
  2405. &cam_cc_cphy_rx_clk_src.clkr.hw,
  2406. },
  2407. .num_parents = 1,
  2408. .flags = CLK_SET_RATE_PARENT,
  2409. .ops = &clk_branch2_ops,
  2410. },
  2411. },
  2412. };
  2413. static struct clk_branch cam_cc_ife_lite_csid_clk = {
  2414. .halt_reg = 0x13268,
  2415. .halt_check = BRANCH_HALT,
  2416. .clkr = {
  2417. .enable_reg = 0x13268,
  2418. .enable_mask = BIT(0),
  2419. .hw.init = &(const struct clk_init_data){
  2420. .name = "cam_cc_ife_lite_csid_clk",
  2421. .parent_hws = (const struct clk_hw*[]){
  2422. &cam_cc_ife_lite_csid_clk_src.clkr.hw,
  2423. },
  2424. .num_parents = 1,
  2425. .flags = CLK_SET_RATE_PARENT,
  2426. .ops = &clk_branch2_ops,
  2427. },
  2428. },
  2429. };
  2430. static struct clk_branch cam_cc_ipe_nps_ahb_clk = {
  2431. .halt_reg = 0x1051c,
  2432. .halt_check = BRANCH_HALT,
  2433. .clkr = {
  2434. .enable_reg = 0x1051c,
  2435. .enable_mask = BIT(0),
  2436. .hw.init = &(const struct clk_init_data){
  2437. .name = "cam_cc_ipe_nps_ahb_clk",
  2438. .parent_hws = (const struct clk_hw*[]){
  2439. &cam_cc_slow_ahb_clk_src.clkr.hw,
  2440. },
  2441. .num_parents = 1,
  2442. .flags = CLK_SET_RATE_PARENT,
  2443. .ops = &clk_branch2_ops,
  2444. },
  2445. },
  2446. };
  2447. static struct clk_branch cam_cc_ipe_nps_clk = {
  2448. .halt_reg = 0x104f8,
  2449. .halt_check = BRANCH_HALT,
  2450. .clkr = {
  2451. .enable_reg = 0x104f8,
  2452. .enable_mask = BIT(0),
  2453. .hw.init = &(const struct clk_init_data){
  2454. .name = "cam_cc_ipe_nps_clk",
  2455. .parent_hws = (const struct clk_hw*[]){
  2456. &cam_cc_ipe_nps_clk_src.clkr.hw,
  2457. },
  2458. .num_parents = 1,
  2459. .flags = CLK_SET_RATE_PARENT,
  2460. .ops = &clk_branch2_ops,
  2461. },
  2462. },
  2463. };
  2464. static struct clk_branch cam_cc_ipe_nps_fast_ahb_clk = {
  2465. .halt_reg = 0x10520,
  2466. .halt_check = BRANCH_HALT,
  2467. .clkr = {
  2468. .enable_reg = 0x10520,
  2469. .enable_mask = BIT(0),
  2470. .hw.init = &(const struct clk_init_data){
  2471. .name = "cam_cc_ipe_nps_fast_ahb_clk",
  2472. .parent_hws = (const struct clk_hw*[]){
  2473. &cam_cc_fast_ahb_clk_src.clkr.hw,
  2474. },
  2475. .num_parents = 1,
  2476. .flags = CLK_SET_RATE_PARENT,
  2477. .ops = &clk_branch2_ops,
  2478. },
  2479. },
  2480. };
  2481. static struct clk_branch cam_cc_ipe_pps_clk = {
  2482. .halt_reg = 0x10508,
  2483. .halt_check = BRANCH_HALT,
  2484. .clkr = {
  2485. .enable_reg = 0x10508,
  2486. .enable_mask = BIT(0),
  2487. .hw.init = &(const struct clk_init_data){
  2488. .name = "cam_cc_ipe_pps_clk",
  2489. .parent_hws = (const struct clk_hw*[]){
  2490. &cam_cc_ipe_nps_clk_src.clkr.hw,
  2491. },
  2492. .num_parents = 1,
  2493. .flags = CLK_SET_RATE_PARENT,
  2494. .ops = &clk_branch2_ops,
  2495. },
  2496. },
  2497. };
  2498. static struct clk_branch cam_cc_ipe_pps_fast_ahb_clk = {
  2499. .halt_reg = 0x10524,
  2500. .halt_check = BRANCH_HALT,
  2501. .clkr = {
  2502. .enable_reg = 0x10524,
  2503. .enable_mask = BIT(0),
  2504. .hw.init = &(const struct clk_init_data){
  2505. .name = "cam_cc_ipe_pps_fast_ahb_clk",
  2506. .parent_hws = (const struct clk_hw*[]){
  2507. &cam_cc_fast_ahb_clk_src.clkr.hw,
  2508. },
  2509. .num_parents = 1,
  2510. .flags = CLK_SET_RATE_PARENT,
  2511. .ops = &clk_branch2_ops,
  2512. },
  2513. },
  2514. };
  2515. static struct clk_branch cam_cc_jpeg_1_clk = {
  2516. .halt_reg = 0x133b4,
  2517. .halt_check = BRANCH_HALT,
  2518. .clkr = {
  2519. .enable_reg = 0x133b4,
  2520. .enable_mask = BIT(0),
  2521. .hw.init = &(const struct clk_init_data){
  2522. .name = "cam_cc_jpeg_1_clk",
  2523. .parent_hws = (const struct clk_hw*[]){
  2524. &cam_cc_jpeg_clk_src.clkr.hw,
  2525. },
  2526. .num_parents = 1,
  2527. .flags = CLK_SET_RATE_PARENT,
  2528. .ops = &clk_branch2_ops,
  2529. },
  2530. },
  2531. };
  2532. static struct clk_branch cam_cc_jpeg_2_clk = {
  2533. .halt_reg = 0x133c0,
  2534. .halt_check = BRANCH_HALT,
  2535. .clkr = {
  2536. .enable_reg = 0x133c0,
  2537. .enable_mask = BIT(0),
  2538. .hw.init = &(const struct clk_init_data){
  2539. .name = "cam_cc_jpeg_2_clk",
  2540. .parent_hws = (const struct clk_hw*[]){
  2541. &cam_cc_jpeg_clk_src.clkr.hw,
  2542. },
  2543. .num_parents = 1,
  2544. .flags = CLK_SET_RATE_PARENT,
  2545. .ops = &clk_branch2_ops,
  2546. },
  2547. },
  2548. };
  2549. static struct clk_branch cam_cc_jpeg_clk = {
  2550. .halt_reg = 0x133a8,
  2551. .halt_check = BRANCH_HALT,
  2552. .clkr = {
  2553. .enable_reg = 0x133a8,
  2554. .enable_mask = BIT(0),
  2555. .hw.init = &(const struct clk_init_data){
  2556. .name = "cam_cc_jpeg_clk",
  2557. .parent_hws = (const struct clk_hw*[]){
  2558. &cam_cc_jpeg_clk_src.clkr.hw,
  2559. },
  2560. .num_parents = 1,
  2561. .flags = CLK_SET_RATE_PARENT,
  2562. .ops = &clk_branch2_ops,
  2563. },
  2564. },
  2565. };
  2566. static struct clk_branch cam_cc_mclk0_clk = {
  2567. .halt_reg = 0x1512c,
  2568. .halt_check = BRANCH_HALT,
  2569. .clkr = {
  2570. .enable_reg = 0x1512c,
  2571. .enable_mask = BIT(0),
  2572. .hw.init = &(const struct clk_init_data){
  2573. .name = "cam_cc_mclk0_clk",
  2574. .parent_hws = (const struct clk_hw*[]){
  2575. &cam_cc_mclk0_clk_src.clkr.hw,
  2576. },
  2577. .num_parents = 1,
  2578. .flags = CLK_SET_RATE_PARENT,
  2579. .ops = &clk_branch2_ops,
  2580. },
  2581. },
  2582. };
  2583. static struct clk_branch cam_cc_mclk1_clk = {
  2584. .halt_reg = 0x1525c,
  2585. .halt_check = BRANCH_HALT,
  2586. .clkr = {
  2587. .enable_reg = 0x1525c,
  2588. .enable_mask = BIT(0),
  2589. .hw.init = &(const struct clk_init_data){
  2590. .name = "cam_cc_mclk1_clk",
  2591. .parent_hws = (const struct clk_hw*[]){
  2592. &cam_cc_mclk1_clk_src.clkr.hw,
  2593. },
  2594. .num_parents = 1,
  2595. .flags = CLK_SET_RATE_PARENT,
  2596. .ops = &clk_branch2_ops,
  2597. },
  2598. },
  2599. };
  2600. static struct clk_branch cam_cc_mclk2_clk = {
  2601. .halt_reg = 0x1538c,
  2602. .halt_check = BRANCH_HALT,
  2603. .clkr = {
  2604. .enable_reg = 0x1538c,
  2605. .enable_mask = BIT(0),
  2606. .hw.init = &(const struct clk_init_data){
  2607. .name = "cam_cc_mclk2_clk",
  2608. .parent_hws = (const struct clk_hw*[]){
  2609. &cam_cc_mclk2_clk_src.clkr.hw,
  2610. },
  2611. .num_parents = 1,
  2612. .flags = CLK_SET_RATE_PARENT,
  2613. .ops = &clk_branch2_ops,
  2614. },
  2615. },
  2616. };
  2617. static struct clk_branch cam_cc_mclk3_clk = {
  2618. .halt_reg = 0x154bc,
  2619. .halt_check = BRANCH_HALT,
  2620. .clkr = {
  2621. .enable_reg = 0x154bc,
  2622. .enable_mask = BIT(0),
  2623. .hw.init = &(const struct clk_init_data){
  2624. .name = "cam_cc_mclk3_clk",
  2625. .parent_hws = (const struct clk_hw*[]){
  2626. &cam_cc_mclk3_clk_src.clkr.hw,
  2627. },
  2628. .num_parents = 1,
  2629. .flags = CLK_SET_RATE_PARENT,
  2630. .ops = &clk_branch2_ops,
  2631. },
  2632. },
  2633. };
  2634. static struct clk_branch cam_cc_mclk4_clk = {
  2635. .halt_reg = 0x155ec,
  2636. .halt_check = BRANCH_HALT,
  2637. .clkr = {
  2638. .enable_reg = 0x155ec,
  2639. .enable_mask = BIT(0),
  2640. .hw.init = &(const struct clk_init_data){
  2641. .name = "cam_cc_mclk4_clk",
  2642. .parent_hws = (const struct clk_hw*[]){
  2643. &cam_cc_mclk4_clk_src.clkr.hw,
  2644. },
  2645. .num_parents = 1,
  2646. .flags = CLK_SET_RATE_PARENT,
  2647. .ops = &clk_branch2_ops,
  2648. },
  2649. },
  2650. };
  2651. static struct clk_branch cam_cc_mclk5_clk = {
  2652. .halt_reg = 0x1571c,
  2653. .halt_check = BRANCH_HALT,
  2654. .clkr = {
  2655. .enable_reg = 0x1571c,
  2656. .enable_mask = BIT(0),
  2657. .hw.init = &(const struct clk_init_data){
  2658. .name = "cam_cc_mclk5_clk",
  2659. .parent_hws = (const struct clk_hw*[]){
  2660. &cam_cc_mclk5_clk_src.clkr.hw,
  2661. },
  2662. .num_parents = 1,
  2663. .flags = CLK_SET_RATE_PARENT,
  2664. .ops = &clk_branch2_ops,
  2665. },
  2666. },
  2667. };
  2668. static struct clk_branch cam_cc_mclk6_clk = {
  2669. .halt_reg = 0x1584c,
  2670. .halt_check = BRANCH_HALT,
  2671. .clkr = {
  2672. .enable_reg = 0x1584c,
  2673. .enable_mask = BIT(0),
  2674. .hw.init = &(const struct clk_init_data){
  2675. .name = "cam_cc_mclk6_clk",
  2676. .parent_hws = (const struct clk_hw*[]){
  2677. &cam_cc_mclk6_clk_src.clkr.hw,
  2678. },
  2679. .num_parents = 1,
  2680. .flags = CLK_SET_RATE_PARENT,
  2681. .ops = &clk_branch2_ops,
  2682. },
  2683. },
  2684. };
  2685. static struct clk_branch cam_cc_mclk7_clk = {
  2686. .halt_reg = 0x1597c,
  2687. .halt_check = BRANCH_HALT,
  2688. .clkr = {
  2689. .enable_reg = 0x1597c,
  2690. .enable_mask = BIT(0),
  2691. .hw.init = &(const struct clk_init_data){
  2692. .name = "cam_cc_mclk7_clk",
  2693. .parent_hws = (const struct clk_hw*[]){
  2694. &cam_cc_mclk7_clk_src.clkr.hw,
  2695. },
  2696. .num_parents = 1,
  2697. .flags = CLK_SET_RATE_PARENT,
  2698. .ops = &clk_branch2_ops,
  2699. },
  2700. },
  2701. };
  2702. static struct clk_branch cam_cc_mclk8_clk = {
  2703. .halt_reg = 0x15aac,
  2704. .halt_check = BRANCH_HALT,
  2705. .clkr = {
  2706. .enable_reg = 0x15aac,
  2707. .enable_mask = BIT(0),
  2708. .hw.init = &(const struct clk_init_data){
  2709. .name = "cam_cc_mclk8_clk",
  2710. .parent_hws = (const struct clk_hw*[]){
  2711. &cam_cc_mclk8_clk_src.clkr.hw,
  2712. },
  2713. .num_parents = 1,
  2714. .flags = CLK_SET_RATE_PARENT,
  2715. .ops = &clk_branch2_ops,
  2716. },
  2717. },
  2718. };
  2719. static struct clk_branch cam_cc_mclk9_clk = {
  2720. .halt_reg = 0x15bdc,
  2721. .halt_check = BRANCH_HALT,
  2722. .clkr = {
  2723. .enable_reg = 0x15bdc,
  2724. .enable_mask = BIT(0),
  2725. .hw.init = &(const struct clk_init_data){
  2726. .name = "cam_cc_mclk9_clk",
  2727. .parent_hws = (const struct clk_hw*[]){
  2728. &cam_cc_mclk9_clk_src.clkr.hw,
  2729. },
  2730. .num_parents = 1,
  2731. .flags = CLK_SET_RATE_PARENT,
  2732. .ops = &clk_branch2_ops,
  2733. },
  2734. },
  2735. };
  2736. static struct clk_branch cam_cc_mclk10_clk = {
  2737. .halt_reg = 0x15d0c,
  2738. .halt_check = BRANCH_HALT,
  2739. .clkr = {
  2740. .enable_reg = 0x15d0c,
  2741. .enable_mask = BIT(0),
  2742. .hw.init = &(const struct clk_init_data){
  2743. .name = "cam_cc_mclk10_clk",
  2744. .parent_hws = (const struct clk_hw*[]){
  2745. &cam_cc_mclk10_clk_src.clkr.hw,
  2746. },
  2747. .num_parents = 1,
  2748. .flags = CLK_SET_RATE_PARENT,
  2749. .ops = &clk_branch2_ops,
  2750. },
  2751. },
  2752. };
  2753. static struct clk_branch cam_cc_mclk11_clk = {
  2754. .halt_reg = 0x15e3c,
  2755. .halt_check = BRANCH_HALT,
  2756. .clkr = {
  2757. .enable_reg = 0x15e3c,
  2758. .enable_mask = BIT(0),
  2759. .hw.init = &(const struct clk_init_data){
  2760. .name = "cam_cc_mclk11_clk",
  2761. .parent_hws = (const struct clk_hw*[]){
  2762. &cam_cc_mclk11_clk_src.clkr.hw,
  2763. },
  2764. .num_parents = 1,
  2765. .flags = CLK_SET_RATE_PARENT,
  2766. .ops = &clk_branch2_ops,
  2767. },
  2768. },
  2769. };
  2770. static struct clk_branch cam_cc_qdss_debug_clk = {
  2771. .halt_reg = 0x14130,
  2772. .halt_check = BRANCH_HALT,
  2773. .clkr = {
  2774. .enable_reg = 0x14130,
  2775. .enable_mask = BIT(0),
  2776. .hw.init = &(const struct clk_init_data){
  2777. .name = "cam_cc_qdss_debug_clk",
  2778. .parent_hws = (const struct clk_hw*[]){
  2779. &cam_cc_qdss_debug_clk_src.clkr.hw,
  2780. },
  2781. .num_parents = 1,
  2782. .flags = CLK_SET_RATE_PARENT,
  2783. .ops = &clk_branch2_ops,
  2784. },
  2785. },
  2786. };
  2787. static struct clk_branch cam_cc_qdss_debug_xo_clk = {
  2788. .halt_reg = 0x14134,
  2789. .halt_check = BRANCH_HALT,
  2790. .clkr = {
  2791. .enable_reg = 0x14134,
  2792. .enable_mask = BIT(0),
  2793. .hw.init = &(const struct clk_init_data){
  2794. .name = "cam_cc_qdss_debug_xo_clk",
  2795. .parent_hws = (const struct clk_hw*[]){
  2796. &cam_cc_xo_clk_src.clkr.hw,
  2797. },
  2798. .num_parents = 1,
  2799. .flags = CLK_SET_RATE_PARENT,
  2800. .ops = &clk_branch2_ops,
  2801. },
  2802. },
  2803. };
  2804. static struct clk_branch cam_cc_sleep_clk = {
  2805. .halt_reg = 0x143ac,
  2806. .halt_check = BRANCH_HALT,
  2807. .clkr = {
  2808. .enable_reg = 0x143ac,
  2809. .enable_mask = BIT(0),
  2810. .hw.init = &(const struct clk_init_data){
  2811. .name = "cam_cc_sleep_clk",
  2812. .parent_hws = (const struct clk_hw*[]){
  2813. &cam_cc_sleep_clk_src.clkr.hw,
  2814. },
  2815. .num_parents = 1,
  2816. .flags = CLK_SET_RATE_PARENT,
  2817. .ops = &clk_branch2_ops,
  2818. },
  2819. },
  2820. };
  2821. static struct clk_regmap *cam_cc_anorak_clocks[] = {
  2822. [CAM_CC_BPS_AHB_CLK] = &cam_cc_bps_ahb_clk.clkr,
  2823. [CAM_CC_BPS_CLK] = &cam_cc_bps_clk.clkr,
  2824. [CAM_CC_BPS_CLK_SRC] = &cam_cc_bps_clk_src.clkr,
  2825. [CAM_CC_BPS_FAST_AHB_CLK] = &cam_cc_bps_fast_ahb_clk.clkr,
  2826. [CAM_CC_CAMNOC_AHB_CLK] = &cam_cc_camnoc_ahb_clk.clkr,
  2827. [CAM_CC_CAMNOC_AXI_NRT_CLK] = &cam_cc_camnoc_axi_nrt_clk.clkr,
  2828. [CAM_CC_CAMNOC_AXI_RT_CLK] = &cam_cc_camnoc_axi_rt_clk.clkr,
  2829. [CAM_CC_CAMNOC_AXI_RT_CLK_SRC] = &cam_cc_camnoc_axi_rt_clk_src.clkr,
  2830. [CAM_CC_CAMNOC_DCD_XO_CLK] = &cam_cc_camnoc_dcd_xo_clk.clkr,
  2831. [CAM_CC_CAMNOC_XO_CLK] = &cam_cc_camnoc_xo_clk.clkr,
  2832. [CAM_CC_CCI_0_CLK] = &cam_cc_cci_0_clk.clkr,
  2833. [CAM_CC_CCI_0_CLK_SRC] = &cam_cc_cci_0_clk_src.clkr,
  2834. [CAM_CC_CCI_1_CLK] = &cam_cc_cci_1_clk.clkr,
  2835. [CAM_CC_CCI_1_CLK_SRC] = &cam_cc_cci_1_clk_src.clkr,
  2836. [CAM_CC_CCI_2_CLK] = &cam_cc_cci_2_clk.clkr,
  2837. [CAM_CC_CCI_2_CLK_SRC] = &cam_cc_cci_2_clk_src.clkr,
  2838. [CAM_CC_CCI_3_CLK] = &cam_cc_cci_3_clk.clkr,
  2839. [CAM_CC_CCI_3_CLK_SRC] = &cam_cc_cci_3_clk_src.clkr,
  2840. [CAM_CC_CCI_4_CLK] = &cam_cc_cci_4_clk.clkr,
  2841. [CAM_CC_CCI_4_CLK_SRC] = &cam_cc_cci_4_clk_src.clkr,
  2842. [CAM_CC_CCI_5_CLK] = &cam_cc_cci_5_clk.clkr,
  2843. [CAM_CC_CCI_5_CLK_SRC] = &cam_cc_cci_5_clk_src.clkr,
  2844. [CAM_CC_CORE_AHB_CLK] = &cam_cc_core_ahb_clk.clkr,
  2845. [CAM_CC_CPAS_AHB_CLK] = &cam_cc_cpas_ahb_clk.clkr,
  2846. [CAM_CC_CPAS_BPS_CLK] = &cam_cc_cpas_bps_clk.clkr,
  2847. [CAM_CC_CPAS_FAST_AHB_CLK] = &cam_cc_cpas_fast_ahb_clk.clkr,
  2848. [CAM_CC_CPAS_IFE_0_CLK] = &cam_cc_cpas_ife_0_clk.clkr,
  2849. [CAM_CC_CPAS_IFE_1_CLK] = &cam_cc_cpas_ife_1_clk.clkr,
  2850. [CAM_CC_CPAS_IFE_LITE_CLK] = &cam_cc_cpas_ife_lite_clk.clkr,
  2851. [CAM_CC_CPAS_IPE_NPS_CLK] = &cam_cc_cpas_ipe_nps_clk.clkr,
  2852. [CAM_CC_CPHY_RX_CLK_SRC] = &cam_cc_cphy_rx_clk_src.clkr,
  2853. [CAM_CC_CSI0PHYTIMER_CLK] = &cam_cc_csi0phytimer_clk.clkr,
  2854. [CAM_CC_CSI0PHYTIMER_CLK_SRC] = &cam_cc_csi0phytimer_clk_src.clkr,
  2855. [CAM_CC_CSI1PHYTIMER_CLK] = &cam_cc_csi1phytimer_clk.clkr,
  2856. [CAM_CC_CSI1PHYTIMER_CLK_SRC] = &cam_cc_csi1phytimer_clk_src.clkr,
  2857. [CAM_CC_CSI2PHYTIMER_CLK] = &cam_cc_csi2phytimer_clk.clkr,
  2858. [CAM_CC_CSI2PHYTIMER_CLK_SRC] = &cam_cc_csi2phytimer_clk_src.clkr,
  2859. [CAM_CC_CSI3PHYTIMER_CLK] = &cam_cc_csi3phytimer_clk.clkr,
  2860. [CAM_CC_CSI3PHYTIMER_CLK_SRC] = &cam_cc_csi3phytimer_clk_src.clkr,
  2861. [CAM_CC_CSI4PHYTIMER_CLK] = &cam_cc_csi4phytimer_clk.clkr,
  2862. [CAM_CC_CSI4PHYTIMER_CLK_SRC] = &cam_cc_csi4phytimer_clk_src.clkr,
  2863. [CAM_CC_CSI5PHYTIMER_CLK] = &cam_cc_csi5phytimer_clk.clkr,
  2864. [CAM_CC_CSI5PHYTIMER_CLK_SRC] = &cam_cc_csi5phytimer_clk_src.clkr,
  2865. [CAM_CC_CSI6PHYTIMER_CLK] = &cam_cc_csi6phytimer_clk.clkr,
  2866. [CAM_CC_CSI6PHYTIMER_CLK_SRC] = &cam_cc_csi6phytimer_clk_src.clkr,
  2867. [CAM_CC_CSID_CLK] = &cam_cc_csid_clk.clkr,
  2868. [CAM_CC_CSID_CLK_SRC] = &cam_cc_csid_clk_src.clkr,
  2869. [CAM_CC_CSID_CSIPHY_RX_CLK] = &cam_cc_csid_csiphy_rx_clk.clkr,
  2870. [CAM_CC_CSIPHY0_CLK] = &cam_cc_csiphy0_clk.clkr,
  2871. [CAM_CC_CSIPHY1_CLK] = &cam_cc_csiphy1_clk.clkr,
  2872. [CAM_CC_CSIPHY2_CLK] = &cam_cc_csiphy2_clk.clkr,
  2873. [CAM_CC_CSIPHY3_CLK] = &cam_cc_csiphy3_clk.clkr,
  2874. [CAM_CC_CSIPHY4_CLK] = &cam_cc_csiphy4_clk.clkr,
  2875. [CAM_CC_CSIPHY5_CLK] = &cam_cc_csiphy5_clk.clkr,
  2876. [CAM_CC_CSIPHY6_CLK] = &cam_cc_csiphy6_clk.clkr,
  2877. [CAM_CC_DRV_AHB_CLK] = &cam_cc_drv_ahb_clk.clkr,
  2878. [CAM_CC_DRV_XO_CLK] = &cam_cc_drv_xo_clk.clkr,
  2879. [CAM_CC_FAST_AHB_CLK_SRC] = &cam_cc_fast_ahb_clk_src.clkr,
  2880. [CAM_CC_ICP_AHB_CLK] = &cam_cc_icp_ahb_clk.clkr,
  2881. [CAM_CC_ICP_CLK] = &cam_cc_icp_clk.clkr,
  2882. [CAM_CC_ICP_CLK_SRC] = &cam_cc_icp_clk_src.clkr,
  2883. [CAM_CC_IFE_0_CLK] = &cam_cc_ife_0_clk.clkr,
  2884. [CAM_CC_IFE_0_CLK_SRC] = &cam_cc_ife_0_clk_src.clkr,
  2885. [CAM_CC_IFE_0_DSP_CLK] = &cam_cc_ife_0_dsp_clk.clkr,
  2886. [CAM_CC_IFE_0_FAST_AHB_CLK] = &cam_cc_ife_0_fast_ahb_clk.clkr,
  2887. [CAM_CC_IFE_1_CLK] = &cam_cc_ife_1_clk.clkr,
  2888. [CAM_CC_IFE_1_CLK_SRC] = &cam_cc_ife_1_clk_src.clkr,
  2889. [CAM_CC_IFE_1_DSP_CLK] = &cam_cc_ife_1_dsp_clk.clkr,
  2890. [CAM_CC_IFE_1_FAST_AHB_CLK] = &cam_cc_ife_1_fast_ahb_clk.clkr,
  2891. [CAM_CC_IFE_LITE_AHB_CLK] = &cam_cc_ife_lite_ahb_clk.clkr,
  2892. [CAM_CC_IFE_LITE_CLK] = &cam_cc_ife_lite_clk.clkr,
  2893. [CAM_CC_IFE_LITE_CLK_SRC] = &cam_cc_ife_lite_clk_src.clkr,
  2894. [CAM_CC_IFE_LITE_CPHY_RX_CLK] = &cam_cc_ife_lite_cphy_rx_clk.clkr,
  2895. [CAM_CC_IFE_LITE_CSID_CLK] = &cam_cc_ife_lite_csid_clk.clkr,
  2896. [CAM_CC_IFE_LITE_CSID_CLK_SRC] = &cam_cc_ife_lite_csid_clk_src.clkr,
  2897. [CAM_CC_IPE_NPS_AHB_CLK] = &cam_cc_ipe_nps_ahb_clk.clkr,
  2898. [CAM_CC_IPE_NPS_CLK] = &cam_cc_ipe_nps_clk.clkr,
  2899. [CAM_CC_IPE_NPS_CLK_SRC] = &cam_cc_ipe_nps_clk_src.clkr,
  2900. [CAM_CC_IPE_NPS_FAST_AHB_CLK] = &cam_cc_ipe_nps_fast_ahb_clk.clkr,
  2901. [CAM_CC_IPE_PPS_CLK] = &cam_cc_ipe_pps_clk.clkr,
  2902. [CAM_CC_IPE_PPS_FAST_AHB_CLK] = &cam_cc_ipe_pps_fast_ahb_clk.clkr,
  2903. [CAM_CC_JPEG_1_CLK] = &cam_cc_jpeg_1_clk.clkr,
  2904. [CAM_CC_JPEG_2_CLK] = &cam_cc_jpeg_2_clk.clkr,
  2905. [CAM_CC_JPEG_CLK] = &cam_cc_jpeg_clk.clkr,
  2906. [CAM_CC_JPEG_CLK_SRC] = &cam_cc_jpeg_clk_src.clkr,
  2907. [CAM_CC_MCLK0_CLK] = &cam_cc_mclk0_clk.clkr,
  2908. [CAM_CC_MCLK0_CLK_SRC] = &cam_cc_mclk0_clk_src.clkr,
  2909. [CAM_CC_MCLK10_CLK] = &cam_cc_mclk10_clk.clkr,
  2910. [CAM_CC_MCLK10_CLK_SRC] = &cam_cc_mclk10_clk_src.clkr,
  2911. [CAM_CC_MCLK11_CLK] = &cam_cc_mclk11_clk.clkr,
  2912. [CAM_CC_MCLK11_CLK_SRC] = &cam_cc_mclk11_clk_src.clkr,
  2913. [CAM_CC_MCLK1_CLK] = &cam_cc_mclk1_clk.clkr,
  2914. [CAM_CC_MCLK1_CLK_SRC] = &cam_cc_mclk1_clk_src.clkr,
  2915. [CAM_CC_MCLK2_CLK] = &cam_cc_mclk2_clk.clkr,
  2916. [CAM_CC_MCLK2_CLK_SRC] = &cam_cc_mclk2_clk_src.clkr,
  2917. [CAM_CC_MCLK3_CLK] = &cam_cc_mclk3_clk.clkr,
  2918. [CAM_CC_MCLK3_CLK_SRC] = &cam_cc_mclk3_clk_src.clkr,
  2919. [CAM_CC_MCLK4_CLK] = &cam_cc_mclk4_clk.clkr,
  2920. [CAM_CC_MCLK4_CLK_SRC] = &cam_cc_mclk4_clk_src.clkr,
  2921. [CAM_CC_MCLK5_CLK] = &cam_cc_mclk5_clk.clkr,
  2922. [CAM_CC_MCLK5_CLK_SRC] = &cam_cc_mclk5_clk_src.clkr,
  2923. [CAM_CC_MCLK6_CLK] = &cam_cc_mclk6_clk.clkr,
  2924. [CAM_CC_MCLK6_CLK_SRC] = &cam_cc_mclk6_clk_src.clkr,
  2925. [CAM_CC_MCLK7_CLK] = &cam_cc_mclk7_clk.clkr,
  2926. [CAM_CC_MCLK7_CLK_SRC] = &cam_cc_mclk7_clk_src.clkr,
  2927. [CAM_CC_MCLK8_CLK] = &cam_cc_mclk8_clk.clkr,
  2928. [CAM_CC_MCLK8_CLK_SRC] = &cam_cc_mclk8_clk_src.clkr,
  2929. [CAM_CC_MCLK9_CLK] = &cam_cc_mclk9_clk.clkr,
  2930. [CAM_CC_MCLK9_CLK_SRC] = &cam_cc_mclk9_clk_src.clkr,
  2931. [CAM_CC_PLL0] = &cam_cc_pll0.clkr,
  2932. [CAM_CC_PLL0_OUT_EVEN] = &cam_cc_pll0_out_even.clkr,
  2933. [CAM_CC_PLL0_OUT_ODD] = &cam_cc_pll0_out_odd.clkr,
  2934. [CAM_CC_PLL1] = &cam_cc_pll1.clkr,
  2935. [CAM_CC_PLL1_OUT_EVEN] = &cam_cc_pll1_out_even.clkr,
  2936. [CAM_CC_PLL2] = &cam_cc_pll2.clkr,
  2937. [CAM_CC_PLL2_OUT_EVEN] = &cam_cc_pll2_out_even.clkr,
  2938. [CAM_CC_PLL3] = &cam_cc_pll3.clkr,
  2939. [CAM_CC_PLL3_OUT_EVEN] = &cam_cc_pll3_out_even.clkr,
  2940. [CAM_CC_PLL4] = &cam_cc_pll4.clkr,
  2941. [CAM_CC_PLL4_OUT_EVEN] = &cam_cc_pll4_out_even.clkr,
  2942. [CAM_CC_PLL5] = &cam_cc_pll5.clkr,
  2943. [CAM_CC_PLL5_OUT_EVEN] = &cam_cc_pll5_out_even.clkr,
  2944. [CAM_CC_PLL6] = &cam_cc_pll6.clkr,
  2945. [CAM_CC_PLL6_OUT_EVEN] = &cam_cc_pll6_out_even.clkr,
  2946. [CAM_CC_PLL6_OUT_ODD] = &cam_cc_pll6_out_odd.clkr,
  2947. [CAM_CC_QDSS_DEBUG_CLK] = &cam_cc_qdss_debug_clk.clkr,
  2948. [CAM_CC_QDSS_DEBUG_CLK_SRC] = &cam_cc_qdss_debug_clk_src.clkr,
  2949. [CAM_CC_QDSS_DEBUG_XO_CLK] = &cam_cc_qdss_debug_xo_clk.clkr,
  2950. [CAM_CC_SLEEP_CLK] = &cam_cc_sleep_clk.clkr,
  2951. [CAM_CC_SLEEP_CLK_SRC] = &cam_cc_sleep_clk_src.clkr,
  2952. [CAM_CC_SLOW_AHB_CLK_SRC] = &cam_cc_slow_ahb_clk_src.clkr,
  2953. [CAM_CC_XO_CLK_SRC] = &cam_cc_xo_clk_src.clkr,
  2954. };
  2955. static const struct qcom_reset_map cam_cc_anorak_resets[] = {
  2956. [CAM_CC_BPS_BCR] = { 0x10000 },
  2957. [CAM_CC_DRV_BCR] = { 0x143b0 },
  2958. [CAM_CC_ICP_BCR] = { 0x133d4 },
  2959. [CAM_CC_IFE_0_BCR] = { 0x11000 },
  2960. [CAM_CC_IFE_1_BCR] = { 0x12000 },
  2961. [CAM_CC_IPE_0_BCR] = { 0x103b4 },
  2962. [CAM_CC_QDSS_DEBUG_BCR] = { 0x14000 },
  2963. };
  2964. static const struct regmap_config cam_cc_anorak_regmap_config = {
  2965. .reg_bits = 32,
  2966. .reg_stride = 4,
  2967. .val_bits = 32,
  2968. .max_register = 0x166ac,
  2969. .fast_io = true,
  2970. };
  2971. static struct qcom_cc_desc cam_cc_anorak_desc = {
  2972. .config = &cam_cc_anorak_regmap_config,
  2973. .clks = cam_cc_anorak_clocks,
  2974. .num_clks = ARRAY_SIZE(cam_cc_anorak_clocks),
  2975. .resets = cam_cc_anorak_resets,
  2976. .num_resets = ARRAY_SIZE(cam_cc_anorak_resets),
  2977. .clk_regulators = cam_cc_anorak_regulators,
  2978. .num_clk_regulators = ARRAY_SIZE(cam_cc_anorak_regulators),
  2979. };
  2980. static const struct of_device_id cam_cc_anorak_match_table[] = {
  2981. { .compatible = "qcom,anorak-camcc" },
  2982. { }
  2983. };
  2984. MODULE_DEVICE_TABLE(of, cam_cc_anorak_match_table);
  2985. static int cam_cc_anorak_probe(struct platform_device *pdev)
  2986. {
  2987. struct regmap *regmap;
  2988. int ret;
  2989. regmap = qcom_cc_map(pdev, &cam_cc_anorak_desc);
  2990. if (IS_ERR(regmap))
  2991. return PTR_ERR(regmap);
  2992. ret = qcom_cc_runtime_init(pdev, &cam_cc_anorak_desc);
  2993. if (ret)
  2994. return ret;
  2995. ret = pm_runtime_get_sync(&pdev->dev);
  2996. if (ret)
  2997. return ret;
  2998. clk_lucid_evo_pll_configure(&cam_cc_pll0, regmap, &cam_cc_pll0_config);
  2999. clk_lucid_evo_pll_configure(&cam_cc_pll1, regmap, &cam_cc_pll1_config);
  3000. clk_rivian_evo_pll_configure(&cam_cc_pll2, regmap, &cam_cc_pll2_config);
  3001. clk_lucid_evo_pll_configure(&cam_cc_pll3, regmap, &cam_cc_pll3_config);
  3002. clk_lucid_evo_pll_configure(&cam_cc_pll4, regmap, &cam_cc_pll4_config);
  3003. clk_lucid_evo_pll_configure(&cam_cc_pll5, regmap, &cam_cc_pll5_config);
  3004. clk_lucid_evo_pll_configure(&cam_cc_pll6, regmap, &cam_cc_pll6_config);
  3005. /*
  3006. * Keep clocks always enabled:
  3007. * cam_cc_gdsc_clk
  3008. */
  3009. regmap_update_bits(regmap, 0x1427c, BIT(0), BIT(0));
  3010. ret = qcom_cc_really_probe(pdev, &cam_cc_anorak_desc, regmap);
  3011. if (ret) {
  3012. dev_err(&pdev->dev, "Failed to register CAM CC clocks\n");
  3013. return ret;
  3014. }
  3015. pm_runtime_put_sync(&pdev->dev);
  3016. dev_info(&pdev->dev, "Registered CAM CC clocks\n");
  3017. return ret;
  3018. }
  3019. static void cam_cc_anorak_sync_state(struct device *dev)
  3020. {
  3021. qcom_cc_sync_state(dev, &cam_cc_anorak_desc);
  3022. }
  3023. static const struct dev_pm_ops cam_cc_anorak_pm_ops = {
  3024. SET_RUNTIME_PM_OPS(qcom_cc_runtime_suspend, qcom_cc_runtime_resume, NULL)
  3025. SET_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend,
  3026. pm_runtime_force_resume)
  3027. };
  3028. static struct platform_driver cam_cc_anorak_driver = {
  3029. .probe = cam_cc_anorak_probe,
  3030. .driver = {
  3031. .name = "cam_cc-anorak",
  3032. .of_match_table = cam_cc_anorak_match_table,
  3033. .sync_state = cam_cc_anorak_sync_state,
  3034. .pm = &cam_cc_anorak_pm_ops,
  3035. },
  3036. };
  3037. static int __init cam_cc_anorak_init(void)
  3038. {
  3039. return platform_driver_register(&cam_cc_anorak_driver);
  3040. }
  3041. subsys_initcall(cam_cc_anorak_init);
  3042. static void __exit cam_cc_anorak_exit(void)
  3043. {
  3044. platform_driver_unregister(&cam_cc_anorak_driver);
  3045. }
  3046. module_exit(cam_cc_anorak_exit);
  3047. MODULE_DESCRIPTION("QTI CAM_CC ANORAK Driver");
  3048. MODULE_LICENSE("GPL");