clk-mmp2.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * mmp2 clock framework source file
  4. *
  5. * Copyright (C) 2012 Marvell
  6. * Chao Xie <[email protected]>
  7. */
  8. #include <linux/clk.h>
  9. #include <linux/module.h>
  10. #include <linux/kernel.h>
  11. #include <linux/spinlock.h>
  12. #include <linux/io.h>
  13. #include <linux/delay.h>
  14. #include <linux/err.h>
  15. #include <linux/clk/mmp.h>
  16. #include "clk.h"
  17. #define APBC_RTC 0x0
  18. #define APBC_TWSI0 0x4
  19. #define APBC_TWSI1 0x8
  20. #define APBC_TWSI2 0xc
  21. #define APBC_TWSI3 0x10
  22. #define APBC_TWSI4 0x7c
  23. #define APBC_TWSI5 0x80
  24. #define APBC_KPC 0x18
  25. #define APBC_UART0 0x2c
  26. #define APBC_UART1 0x30
  27. #define APBC_UART2 0x34
  28. #define APBC_UART3 0x88
  29. #define APBC_GPIO 0x38
  30. #define APBC_PWM0 0x3c
  31. #define APBC_PWM1 0x40
  32. #define APBC_PWM2 0x44
  33. #define APBC_PWM3 0x48
  34. #define APBC_SSP0 0x50
  35. #define APBC_SSP1 0x54
  36. #define APBC_SSP2 0x58
  37. #define APBC_SSP3 0x5c
  38. #define APMU_SDH0 0x54
  39. #define APMU_SDH1 0x58
  40. #define APMU_SDH2 0xe8
  41. #define APMU_SDH3 0xec
  42. #define APMU_USB 0x5c
  43. #define APMU_DISP0 0x4c
  44. #define APMU_DISP1 0x110
  45. #define APMU_CCIC0 0x50
  46. #define APMU_CCIC1 0xf4
  47. #define MPMU_UART_PLL 0x14
  48. static DEFINE_SPINLOCK(clk_lock);
  49. static struct mmp_clk_factor_masks uart_factor_masks = {
  50. .factor = 2,
  51. .num_mask = 0x1fff,
  52. .den_mask = 0x1fff,
  53. .num_shift = 16,
  54. .den_shift = 0,
  55. };
  56. static struct mmp_clk_factor_tbl uart_factor_tbl[] = {
  57. {.num = 8125, .den = 1536}, /*14.745MHZ */
  58. {.num = 3521, .den = 689}, /*19.23MHZ */
  59. };
  60. static const char *uart_parent[] = {"uart_pll", "vctcxo"};
  61. static const char *ssp_parent[] = {"vctcxo_4", "vctcxo_2", "vctcxo", "pll1_16"};
  62. static const char *sdh_parent[] = {"pll1_4", "pll2", "usb_pll", "pll1"};
  63. static const char *disp_parent[] = {"pll1", "pll1_16", "pll2", "vctcxo"};
  64. static const char *ccic_parent[] = {"pll1_2", "pll1_16", "vctcxo"};
  65. void __init mmp2_clk_init(phys_addr_t mpmu_phys, phys_addr_t apmu_phys,
  66. phys_addr_t apbc_phys)
  67. {
  68. struct clk *clk;
  69. struct clk *vctcxo;
  70. void __iomem *mpmu_base;
  71. void __iomem *apmu_base;
  72. void __iomem *apbc_base;
  73. mpmu_base = ioremap(mpmu_phys, SZ_4K);
  74. if (!mpmu_base) {
  75. pr_err("error to ioremap MPMU base\n");
  76. return;
  77. }
  78. apmu_base = ioremap(apmu_phys, SZ_4K);
  79. if (!apmu_base) {
  80. pr_err("error to ioremap APMU base\n");
  81. return;
  82. }
  83. apbc_base = ioremap(apbc_phys, SZ_4K);
  84. if (!apbc_base) {
  85. pr_err("error to ioremap APBC base\n");
  86. return;
  87. }
  88. clk = clk_register_fixed_rate(NULL, "clk32", NULL, 0, 3200);
  89. clk_register_clkdev(clk, "clk32", NULL);
  90. vctcxo = clk_register_fixed_rate(NULL, "vctcxo", NULL, 0, 26000000);
  91. clk_register_clkdev(vctcxo, "vctcxo", NULL);
  92. clk = clk_register_fixed_rate(NULL, "pll1", NULL, 0, 800000000);
  93. clk_register_clkdev(clk, "pll1", NULL);
  94. clk = clk_register_fixed_rate(NULL, "usb_pll", NULL, 0, 480000000);
  95. clk_register_clkdev(clk, "usb_pll", NULL);
  96. clk = clk_register_fixed_rate(NULL, "pll2", NULL, 0, 960000000);
  97. clk_register_clkdev(clk, "pll2", NULL);
  98. clk = clk_register_fixed_factor(NULL, "pll1_2", "pll1",
  99. CLK_SET_RATE_PARENT, 1, 2);
  100. clk_register_clkdev(clk, "pll1_2", NULL);
  101. clk = clk_register_fixed_factor(NULL, "pll1_4", "pll1_2",
  102. CLK_SET_RATE_PARENT, 1, 2);
  103. clk_register_clkdev(clk, "pll1_4", NULL);
  104. clk = clk_register_fixed_factor(NULL, "pll1_8", "pll1_4",
  105. CLK_SET_RATE_PARENT, 1, 2);
  106. clk_register_clkdev(clk, "pll1_8", NULL);
  107. clk = clk_register_fixed_factor(NULL, "pll1_16", "pll1_8",
  108. CLK_SET_RATE_PARENT, 1, 2);
  109. clk_register_clkdev(clk, "pll1_16", NULL);
  110. clk = clk_register_fixed_factor(NULL, "pll1_20", "pll1_4",
  111. CLK_SET_RATE_PARENT, 1, 5);
  112. clk_register_clkdev(clk, "pll1_20", NULL);
  113. clk = clk_register_fixed_factor(NULL, "pll1_3", "pll1",
  114. CLK_SET_RATE_PARENT, 1, 3);
  115. clk_register_clkdev(clk, "pll1_3", NULL);
  116. clk = clk_register_fixed_factor(NULL, "pll1_6", "pll1_3",
  117. CLK_SET_RATE_PARENT, 1, 2);
  118. clk_register_clkdev(clk, "pll1_6", NULL);
  119. clk = clk_register_fixed_factor(NULL, "pll1_12", "pll1_6",
  120. CLK_SET_RATE_PARENT, 1, 2);
  121. clk_register_clkdev(clk, "pll1_12", NULL);
  122. clk = clk_register_fixed_factor(NULL, "pll2_2", "pll2",
  123. CLK_SET_RATE_PARENT, 1, 2);
  124. clk_register_clkdev(clk, "pll2_2", NULL);
  125. clk = clk_register_fixed_factor(NULL, "pll2_4", "pll2_2",
  126. CLK_SET_RATE_PARENT, 1, 2);
  127. clk_register_clkdev(clk, "pll2_4", NULL);
  128. clk = clk_register_fixed_factor(NULL, "pll2_8", "pll2_4",
  129. CLK_SET_RATE_PARENT, 1, 2);
  130. clk_register_clkdev(clk, "pll2_8", NULL);
  131. clk = clk_register_fixed_factor(NULL, "pll2_16", "pll2_8",
  132. CLK_SET_RATE_PARENT, 1, 2);
  133. clk_register_clkdev(clk, "pll2_16", NULL);
  134. clk = clk_register_fixed_factor(NULL, "pll2_3", "pll2",
  135. CLK_SET_RATE_PARENT, 1, 3);
  136. clk_register_clkdev(clk, "pll2_3", NULL);
  137. clk = clk_register_fixed_factor(NULL, "pll2_6", "pll2_3",
  138. CLK_SET_RATE_PARENT, 1, 2);
  139. clk_register_clkdev(clk, "pll2_6", NULL);
  140. clk = clk_register_fixed_factor(NULL, "pll2_12", "pll2_6",
  141. CLK_SET_RATE_PARENT, 1, 2);
  142. clk_register_clkdev(clk, "pll2_12", NULL);
  143. clk = clk_register_fixed_factor(NULL, "vctcxo_2", "vctcxo",
  144. CLK_SET_RATE_PARENT, 1, 2);
  145. clk_register_clkdev(clk, "vctcxo_2", NULL);
  146. clk = clk_register_fixed_factor(NULL, "vctcxo_4", "vctcxo_2",
  147. CLK_SET_RATE_PARENT, 1, 2);
  148. clk_register_clkdev(clk, "vctcxo_4", NULL);
  149. clk = mmp_clk_register_factor("uart_pll", "pll1_4", 0,
  150. mpmu_base + MPMU_UART_PLL,
  151. &uart_factor_masks, uart_factor_tbl,
  152. ARRAY_SIZE(uart_factor_tbl), &clk_lock);
  153. clk_set_rate(clk, 14745600);
  154. clk_register_clkdev(clk, "uart_pll", NULL);
  155. clk = mmp_clk_register_apbc("twsi0", "vctcxo",
  156. apbc_base + APBC_TWSI0, 10, 0, &clk_lock);
  157. clk_register_clkdev(clk, NULL, "pxa2xx-i2c.0");
  158. clk = mmp_clk_register_apbc("twsi1", "vctcxo",
  159. apbc_base + APBC_TWSI1, 10, 0, &clk_lock);
  160. clk_register_clkdev(clk, NULL, "pxa2xx-i2c.1");
  161. clk = mmp_clk_register_apbc("twsi2", "vctcxo",
  162. apbc_base + APBC_TWSI2, 10, 0, &clk_lock);
  163. clk_register_clkdev(clk, NULL, "pxa2xx-i2c.2");
  164. clk = mmp_clk_register_apbc("twsi3", "vctcxo",
  165. apbc_base + APBC_TWSI3, 10, 0, &clk_lock);
  166. clk_register_clkdev(clk, NULL, "pxa2xx-i2c.3");
  167. clk = mmp_clk_register_apbc("twsi4", "vctcxo",
  168. apbc_base + APBC_TWSI4, 10, 0, &clk_lock);
  169. clk_register_clkdev(clk, NULL, "pxa2xx-i2c.4");
  170. clk = mmp_clk_register_apbc("twsi5", "vctcxo",
  171. apbc_base + APBC_TWSI5, 10, 0, &clk_lock);
  172. clk_register_clkdev(clk, NULL, "pxa2xx-i2c.5");
  173. clk = mmp_clk_register_apbc("gpio", "vctcxo",
  174. apbc_base + APBC_GPIO, 10, 0, &clk_lock);
  175. clk_register_clkdev(clk, NULL, "mmp2-gpio");
  176. clk = mmp_clk_register_apbc("kpc", "clk32",
  177. apbc_base + APBC_KPC, 10, 0, &clk_lock);
  178. clk_register_clkdev(clk, NULL, "pxa27x-keypad");
  179. clk = mmp_clk_register_apbc("rtc", "clk32",
  180. apbc_base + APBC_RTC, 10, 0, &clk_lock);
  181. clk_register_clkdev(clk, NULL, "mmp-rtc");
  182. clk = mmp_clk_register_apbc("pwm0", "vctcxo",
  183. apbc_base + APBC_PWM0, 10, 0, &clk_lock);
  184. clk_register_clkdev(clk, NULL, "mmp2-pwm.0");
  185. clk = mmp_clk_register_apbc("pwm1", "vctcxo",
  186. apbc_base + APBC_PWM1, 10, 0, &clk_lock);
  187. clk_register_clkdev(clk, NULL, "mmp2-pwm.1");
  188. clk = mmp_clk_register_apbc("pwm2", "vctcxo",
  189. apbc_base + APBC_PWM2, 10, 0, &clk_lock);
  190. clk_register_clkdev(clk, NULL, "mmp2-pwm.2");
  191. clk = mmp_clk_register_apbc("pwm3", "vctcxo",
  192. apbc_base + APBC_PWM3, 10, 0, &clk_lock);
  193. clk_register_clkdev(clk, NULL, "mmp2-pwm.3");
  194. clk = clk_register_mux(NULL, "uart0_mux", uart_parent,
  195. ARRAY_SIZE(uart_parent),
  196. CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
  197. apbc_base + APBC_UART0, 4, 3, 0, &clk_lock);
  198. clk_set_parent(clk, vctcxo);
  199. clk_register_clkdev(clk, "uart_mux.0", NULL);
  200. clk = mmp_clk_register_apbc("uart0", "uart0_mux",
  201. apbc_base + APBC_UART0, 10, 0, &clk_lock);
  202. clk_register_clkdev(clk, NULL, "pxa2xx-uart.0");
  203. clk = clk_register_mux(NULL, "uart1_mux", uart_parent,
  204. ARRAY_SIZE(uart_parent),
  205. CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
  206. apbc_base + APBC_UART1, 4, 3, 0, &clk_lock);
  207. clk_set_parent(clk, vctcxo);
  208. clk_register_clkdev(clk, "uart_mux.1", NULL);
  209. clk = mmp_clk_register_apbc("uart1", "uart1_mux",
  210. apbc_base + APBC_UART1, 10, 0, &clk_lock);
  211. clk_register_clkdev(clk, NULL, "pxa2xx-uart.1");
  212. clk = clk_register_mux(NULL, "uart2_mux", uart_parent,
  213. ARRAY_SIZE(uart_parent),
  214. CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
  215. apbc_base + APBC_UART2, 4, 3, 0, &clk_lock);
  216. clk_set_parent(clk, vctcxo);
  217. clk_register_clkdev(clk, "uart_mux.2", NULL);
  218. clk = mmp_clk_register_apbc("uart2", "uart2_mux",
  219. apbc_base + APBC_UART2, 10, 0, &clk_lock);
  220. clk_register_clkdev(clk, NULL, "pxa2xx-uart.2");
  221. clk = clk_register_mux(NULL, "uart3_mux", uart_parent,
  222. ARRAY_SIZE(uart_parent),
  223. CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
  224. apbc_base + APBC_UART3, 4, 3, 0, &clk_lock);
  225. clk_set_parent(clk, vctcxo);
  226. clk_register_clkdev(clk, "uart_mux.3", NULL);
  227. clk = mmp_clk_register_apbc("uart3", "uart3_mux",
  228. apbc_base + APBC_UART3, 10, 0, &clk_lock);
  229. clk_register_clkdev(clk, NULL, "pxa2xx-uart.3");
  230. clk = clk_register_mux(NULL, "ssp0_mux", ssp_parent,
  231. ARRAY_SIZE(ssp_parent),
  232. CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
  233. apbc_base + APBC_SSP0, 4, 3, 0, &clk_lock);
  234. clk_register_clkdev(clk, "uart_mux.0", NULL);
  235. clk = mmp_clk_register_apbc("ssp0", "ssp0_mux",
  236. apbc_base + APBC_SSP0, 10, 0, &clk_lock);
  237. clk_register_clkdev(clk, NULL, "mmp-ssp.0");
  238. clk = clk_register_mux(NULL, "ssp1_mux", ssp_parent,
  239. ARRAY_SIZE(ssp_parent),
  240. CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
  241. apbc_base + APBC_SSP1, 4, 3, 0, &clk_lock);
  242. clk_register_clkdev(clk, "ssp_mux.1", NULL);
  243. clk = mmp_clk_register_apbc("ssp1", "ssp1_mux",
  244. apbc_base + APBC_SSP1, 10, 0, &clk_lock);
  245. clk_register_clkdev(clk, NULL, "mmp-ssp.1");
  246. clk = clk_register_mux(NULL, "ssp2_mux", ssp_parent,
  247. ARRAY_SIZE(ssp_parent),
  248. CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
  249. apbc_base + APBC_SSP2, 4, 3, 0, &clk_lock);
  250. clk_register_clkdev(clk, "ssp_mux.2", NULL);
  251. clk = mmp_clk_register_apbc("ssp2", "ssp2_mux",
  252. apbc_base + APBC_SSP2, 10, 0, &clk_lock);
  253. clk_register_clkdev(clk, NULL, "mmp-ssp.2");
  254. clk = clk_register_mux(NULL, "ssp3_mux", ssp_parent,
  255. ARRAY_SIZE(ssp_parent),
  256. CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
  257. apbc_base + APBC_SSP3, 4, 3, 0, &clk_lock);
  258. clk_register_clkdev(clk, "ssp_mux.3", NULL);
  259. clk = mmp_clk_register_apbc("ssp3", "ssp3_mux",
  260. apbc_base + APBC_SSP3, 10, 0, &clk_lock);
  261. clk_register_clkdev(clk, NULL, "mmp-ssp.3");
  262. clk = clk_register_mux(NULL, "sdh_mux", sdh_parent,
  263. ARRAY_SIZE(sdh_parent),
  264. CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
  265. apmu_base + APMU_SDH0, 8, 2, 0, &clk_lock);
  266. clk_register_clkdev(clk, "sdh_mux", NULL);
  267. clk = clk_register_divider(NULL, "sdh_div", "sdh_mux",
  268. CLK_SET_RATE_PARENT, apmu_base + APMU_SDH0,
  269. 10, 4, CLK_DIVIDER_ONE_BASED, &clk_lock);
  270. clk_register_clkdev(clk, "sdh_div", NULL);
  271. clk = mmp_clk_register_apmu("sdh0", "sdh_div", apmu_base + APMU_SDH0,
  272. 0x1b, &clk_lock);
  273. clk_register_clkdev(clk, NULL, "sdhci-pxav3.0");
  274. clk = mmp_clk_register_apmu("sdh1", "sdh_div", apmu_base + APMU_SDH1,
  275. 0x1b, &clk_lock);
  276. clk_register_clkdev(clk, NULL, "sdhci-pxav3.1");
  277. clk = mmp_clk_register_apmu("sdh2", "sdh_div", apmu_base + APMU_SDH2,
  278. 0x1b, &clk_lock);
  279. clk_register_clkdev(clk, NULL, "sdhci-pxav3.2");
  280. clk = mmp_clk_register_apmu("sdh3", "sdh_div", apmu_base + APMU_SDH3,
  281. 0x1b, &clk_lock);
  282. clk_register_clkdev(clk, NULL, "sdhci-pxav3.3");
  283. clk = mmp_clk_register_apmu("usb", "usb_pll", apmu_base + APMU_USB,
  284. 0x9, &clk_lock);
  285. clk_register_clkdev(clk, "usb_clk", NULL);
  286. clk = clk_register_mux(NULL, "disp0_mux", disp_parent,
  287. ARRAY_SIZE(disp_parent),
  288. CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
  289. apmu_base + APMU_DISP0, 6, 2, 0, &clk_lock);
  290. clk_register_clkdev(clk, "disp_mux.0", NULL);
  291. clk = clk_register_divider(NULL, "disp0_div", "disp0_mux",
  292. CLK_SET_RATE_PARENT, apmu_base + APMU_DISP0,
  293. 8, 4, CLK_DIVIDER_ONE_BASED, &clk_lock);
  294. clk_register_clkdev(clk, "disp_div.0", NULL);
  295. clk = mmp_clk_register_apmu("disp0", "disp0_div",
  296. apmu_base + APMU_DISP0, 0x1b, &clk_lock);
  297. clk_register_clkdev(clk, NULL, "mmp-disp.0");
  298. clk = clk_register_divider(NULL, "disp0_sphy_div", "disp0_mux", 0,
  299. apmu_base + APMU_DISP0, 15, 5, 0, &clk_lock);
  300. clk_register_clkdev(clk, "disp_sphy_div.0", NULL);
  301. clk = mmp_clk_register_apmu("disp0_sphy", "disp0_sphy_div",
  302. apmu_base + APMU_DISP0, 0x1024, &clk_lock);
  303. clk_register_clkdev(clk, "disp_sphy.0", NULL);
  304. clk = clk_register_mux(NULL, "disp1_mux", disp_parent,
  305. ARRAY_SIZE(disp_parent),
  306. CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
  307. apmu_base + APMU_DISP1, 6, 2, 0, &clk_lock);
  308. clk_register_clkdev(clk, "disp_mux.1", NULL);
  309. clk = clk_register_divider(NULL, "disp1_div", "disp1_mux",
  310. CLK_SET_RATE_PARENT, apmu_base + APMU_DISP1,
  311. 8, 4, CLK_DIVIDER_ONE_BASED, &clk_lock);
  312. clk_register_clkdev(clk, "disp_div.1", NULL);
  313. clk = mmp_clk_register_apmu("disp1", "disp1_div",
  314. apmu_base + APMU_DISP1, 0x1b, &clk_lock);
  315. clk_register_clkdev(clk, NULL, "mmp-disp.1");
  316. clk = mmp_clk_register_apmu("ccic_arbiter", "vctcxo",
  317. apmu_base + APMU_CCIC0, 0x1800, &clk_lock);
  318. clk_register_clkdev(clk, "ccic_arbiter", NULL);
  319. clk = clk_register_mux(NULL, "ccic0_mux", ccic_parent,
  320. ARRAY_SIZE(ccic_parent),
  321. CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
  322. apmu_base + APMU_CCIC0, 6, 2, 0, &clk_lock);
  323. clk_register_clkdev(clk, "ccic_mux.0", NULL);
  324. clk = clk_register_divider(NULL, "ccic0_div", "ccic0_mux",
  325. CLK_SET_RATE_PARENT, apmu_base + APMU_CCIC0,
  326. 17, 4, CLK_DIVIDER_ONE_BASED, &clk_lock);
  327. clk_register_clkdev(clk, "ccic_div.0", NULL);
  328. clk = mmp_clk_register_apmu("ccic0", "ccic0_div",
  329. apmu_base + APMU_CCIC0, 0x1b, &clk_lock);
  330. clk_register_clkdev(clk, "fnclk", "mmp-ccic.0");
  331. clk = mmp_clk_register_apmu("ccic0_phy", "ccic0_div",
  332. apmu_base + APMU_CCIC0, 0x24, &clk_lock);
  333. clk_register_clkdev(clk, "phyclk", "mmp-ccic.0");
  334. clk = clk_register_divider(NULL, "ccic0_sphy_div", "ccic0_div",
  335. CLK_SET_RATE_PARENT, apmu_base + APMU_CCIC0,
  336. 10, 5, 0, &clk_lock);
  337. clk_register_clkdev(clk, "sphyclk_div", "mmp-ccic.0");
  338. clk = mmp_clk_register_apmu("ccic0_sphy", "ccic0_sphy_div",
  339. apmu_base + APMU_CCIC0, 0x300, &clk_lock);
  340. clk_register_clkdev(clk, "sphyclk", "mmp-ccic.0");
  341. clk = clk_register_mux(NULL, "ccic1_mux", ccic_parent,
  342. ARRAY_SIZE(ccic_parent),
  343. CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
  344. apmu_base + APMU_CCIC1, 6, 2, 0, &clk_lock);
  345. clk_register_clkdev(clk, "ccic_mux.1", NULL);
  346. clk = clk_register_divider(NULL, "ccic1_div", "ccic1_mux",
  347. CLK_SET_RATE_PARENT, apmu_base + APMU_CCIC1,
  348. 16, 4, CLK_DIVIDER_ONE_BASED, &clk_lock);
  349. clk_register_clkdev(clk, "ccic_div.1", NULL);
  350. clk = mmp_clk_register_apmu("ccic1", "ccic1_div",
  351. apmu_base + APMU_CCIC1, 0x1b, &clk_lock);
  352. clk_register_clkdev(clk, "fnclk", "mmp-ccic.1");
  353. clk = mmp_clk_register_apmu("ccic1_phy", "ccic1_div",
  354. apmu_base + APMU_CCIC1, 0x24, &clk_lock);
  355. clk_register_clkdev(clk, "phyclk", "mmp-ccic.1");
  356. clk = clk_register_divider(NULL, "ccic1_sphy_div", "ccic1_div",
  357. CLK_SET_RATE_PARENT, apmu_base + APMU_CCIC1,
  358. 10, 5, 0, &clk_lock);
  359. clk_register_clkdev(clk, "sphyclk_div", "mmp-ccic.1");
  360. clk = mmp_clk_register_apmu("ccic1_sphy", "ccic1_sphy_div",
  361. apmu_base + APMU_CCIC1, 0x300, &clk_lock);
  362. clk_register_clkdev(clk, "sphyclk", "mmp-ccic.1");
  363. }