gxbb.c 92 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright (c) 2016 AmLogic, Inc.
  4. * Michael Turquette <[email protected]>
  5. */
  6. #include <linux/clk-provider.h>
  7. #include <linux/init.h>
  8. #include <linux/of_device.h>
  9. #include <linux/platform_device.h>
  10. #include <linux/module.h>
  11. #include "gxbb.h"
  12. #include "clk-regmap.h"
  13. #include "clk-pll.h"
  14. #include "clk-mpll.h"
  15. #include "meson-eeclk.h"
  16. #include "vid-pll-div.h"
  17. static DEFINE_SPINLOCK(meson_clk_lock);
  18. static const struct pll_params_table gxbb_gp0_pll_params_table[] = {
  19. PLL_PARAMS(32, 1),
  20. PLL_PARAMS(33, 1),
  21. PLL_PARAMS(34, 1),
  22. PLL_PARAMS(35, 1),
  23. PLL_PARAMS(36, 1),
  24. PLL_PARAMS(37, 1),
  25. PLL_PARAMS(38, 1),
  26. PLL_PARAMS(39, 1),
  27. PLL_PARAMS(40, 1),
  28. PLL_PARAMS(41, 1),
  29. PLL_PARAMS(42, 1),
  30. PLL_PARAMS(43, 1),
  31. PLL_PARAMS(44, 1),
  32. PLL_PARAMS(45, 1),
  33. PLL_PARAMS(46, 1),
  34. PLL_PARAMS(47, 1),
  35. PLL_PARAMS(48, 1),
  36. PLL_PARAMS(49, 1),
  37. PLL_PARAMS(50, 1),
  38. PLL_PARAMS(51, 1),
  39. PLL_PARAMS(52, 1),
  40. PLL_PARAMS(53, 1),
  41. PLL_PARAMS(54, 1),
  42. PLL_PARAMS(55, 1),
  43. PLL_PARAMS(56, 1),
  44. PLL_PARAMS(57, 1),
  45. PLL_PARAMS(58, 1),
  46. PLL_PARAMS(59, 1),
  47. PLL_PARAMS(60, 1),
  48. PLL_PARAMS(61, 1),
  49. PLL_PARAMS(62, 1),
  50. { /* sentinel */ },
  51. };
  52. static const struct pll_params_table gxl_gp0_pll_params_table[] = {
  53. PLL_PARAMS(42, 1),
  54. PLL_PARAMS(43, 1),
  55. PLL_PARAMS(44, 1),
  56. PLL_PARAMS(45, 1),
  57. PLL_PARAMS(46, 1),
  58. PLL_PARAMS(47, 1),
  59. PLL_PARAMS(48, 1),
  60. PLL_PARAMS(49, 1),
  61. PLL_PARAMS(50, 1),
  62. PLL_PARAMS(51, 1),
  63. PLL_PARAMS(52, 1),
  64. PLL_PARAMS(53, 1),
  65. PLL_PARAMS(54, 1),
  66. PLL_PARAMS(55, 1),
  67. PLL_PARAMS(56, 1),
  68. PLL_PARAMS(57, 1),
  69. PLL_PARAMS(58, 1),
  70. PLL_PARAMS(59, 1),
  71. PLL_PARAMS(60, 1),
  72. PLL_PARAMS(61, 1),
  73. PLL_PARAMS(62, 1),
  74. PLL_PARAMS(63, 1),
  75. PLL_PARAMS(64, 1),
  76. PLL_PARAMS(65, 1),
  77. PLL_PARAMS(66, 1),
  78. { /* sentinel */ },
  79. };
  80. static struct clk_regmap gxbb_fixed_pll_dco = {
  81. .data = &(struct meson_clk_pll_data){
  82. .en = {
  83. .reg_off = HHI_MPLL_CNTL,
  84. .shift = 30,
  85. .width = 1,
  86. },
  87. .m = {
  88. .reg_off = HHI_MPLL_CNTL,
  89. .shift = 0,
  90. .width = 9,
  91. },
  92. .n = {
  93. .reg_off = HHI_MPLL_CNTL,
  94. .shift = 9,
  95. .width = 5,
  96. },
  97. .frac = {
  98. .reg_off = HHI_MPLL_CNTL2,
  99. .shift = 0,
  100. .width = 12,
  101. },
  102. .l = {
  103. .reg_off = HHI_MPLL_CNTL,
  104. .shift = 31,
  105. .width = 1,
  106. },
  107. .rst = {
  108. .reg_off = HHI_MPLL_CNTL,
  109. .shift = 29,
  110. .width = 1,
  111. },
  112. },
  113. .hw.init = &(struct clk_init_data){
  114. .name = "fixed_pll_dco",
  115. .ops = &meson_clk_pll_ro_ops,
  116. .parent_data = &(const struct clk_parent_data) {
  117. .fw_name = "xtal",
  118. },
  119. .num_parents = 1,
  120. },
  121. };
  122. static struct clk_regmap gxbb_fixed_pll = {
  123. .data = &(struct clk_regmap_div_data){
  124. .offset = HHI_MPLL_CNTL,
  125. .shift = 16,
  126. .width = 2,
  127. .flags = CLK_DIVIDER_POWER_OF_TWO,
  128. },
  129. .hw.init = &(struct clk_init_data){
  130. .name = "fixed_pll",
  131. .ops = &clk_regmap_divider_ro_ops,
  132. .parent_hws = (const struct clk_hw *[]) {
  133. &gxbb_fixed_pll_dco.hw
  134. },
  135. .num_parents = 1,
  136. /*
  137. * This clock won't ever change at runtime so
  138. * CLK_SET_RATE_PARENT is not required
  139. */
  140. },
  141. };
  142. static struct clk_fixed_factor gxbb_hdmi_pll_pre_mult = {
  143. .mult = 2,
  144. .div = 1,
  145. .hw.init = &(struct clk_init_data){
  146. .name = "hdmi_pll_pre_mult",
  147. .ops = &clk_fixed_factor_ops,
  148. .parent_data = &(const struct clk_parent_data) {
  149. .fw_name = "xtal",
  150. },
  151. .num_parents = 1,
  152. },
  153. };
  154. static struct clk_regmap gxbb_hdmi_pll_dco = {
  155. .data = &(struct meson_clk_pll_data){
  156. .en = {
  157. .reg_off = HHI_HDMI_PLL_CNTL,
  158. .shift = 30,
  159. .width = 1,
  160. },
  161. .m = {
  162. .reg_off = HHI_HDMI_PLL_CNTL,
  163. .shift = 0,
  164. .width = 9,
  165. },
  166. .n = {
  167. .reg_off = HHI_HDMI_PLL_CNTL,
  168. .shift = 9,
  169. .width = 5,
  170. },
  171. .frac = {
  172. .reg_off = HHI_HDMI_PLL_CNTL2,
  173. .shift = 0,
  174. .width = 12,
  175. },
  176. .l = {
  177. .reg_off = HHI_HDMI_PLL_CNTL,
  178. .shift = 31,
  179. .width = 1,
  180. },
  181. .rst = {
  182. .reg_off = HHI_HDMI_PLL_CNTL,
  183. .shift = 28,
  184. .width = 1,
  185. },
  186. },
  187. .hw.init = &(struct clk_init_data){
  188. .name = "hdmi_pll_dco",
  189. .ops = &meson_clk_pll_ro_ops,
  190. .parent_hws = (const struct clk_hw *[]) {
  191. &gxbb_hdmi_pll_pre_mult.hw
  192. },
  193. .num_parents = 1,
  194. /*
  195. * Display directly handle hdmi pll registers ATM, we need
  196. * NOCACHE to keep our view of the clock as accurate as possible
  197. */
  198. .flags = CLK_GET_RATE_NOCACHE,
  199. },
  200. };
  201. static struct clk_regmap gxl_hdmi_pll_dco = {
  202. .data = &(struct meson_clk_pll_data){
  203. .en = {
  204. .reg_off = HHI_HDMI_PLL_CNTL,
  205. .shift = 30,
  206. .width = 1,
  207. },
  208. .m = {
  209. .reg_off = HHI_HDMI_PLL_CNTL,
  210. .shift = 0,
  211. .width = 9,
  212. },
  213. .n = {
  214. .reg_off = HHI_HDMI_PLL_CNTL,
  215. .shift = 9,
  216. .width = 5,
  217. },
  218. /*
  219. * On gxl, there is a register shift due to
  220. * HHI_HDMI_PLL_CNTL1 which does not exist on gxbb,
  221. * so we use the HHI_HDMI_PLL_CNTL2 define from GXBB
  222. * instead which is defined at the same offset.
  223. */
  224. .frac = {
  225. .reg_off = HHI_HDMI_PLL_CNTL2,
  226. .shift = 0,
  227. .width = 10,
  228. },
  229. .l = {
  230. .reg_off = HHI_HDMI_PLL_CNTL,
  231. .shift = 31,
  232. .width = 1,
  233. },
  234. .rst = {
  235. .reg_off = HHI_HDMI_PLL_CNTL,
  236. .shift = 28,
  237. .width = 1,
  238. },
  239. },
  240. .hw.init = &(struct clk_init_data){
  241. .name = "hdmi_pll_dco",
  242. .ops = &meson_clk_pll_ro_ops,
  243. .parent_data = &(const struct clk_parent_data) {
  244. .fw_name = "xtal",
  245. },
  246. .num_parents = 1,
  247. /*
  248. * Display directly handle hdmi pll registers ATM, we need
  249. * NOCACHE to keep our view of the clock as accurate as possible
  250. */
  251. .flags = CLK_GET_RATE_NOCACHE,
  252. },
  253. };
  254. static struct clk_regmap gxbb_hdmi_pll_od = {
  255. .data = &(struct clk_regmap_div_data){
  256. .offset = HHI_HDMI_PLL_CNTL2,
  257. .shift = 16,
  258. .width = 2,
  259. .flags = CLK_DIVIDER_POWER_OF_TWO,
  260. },
  261. .hw.init = &(struct clk_init_data){
  262. .name = "hdmi_pll_od",
  263. .ops = &clk_regmap_divider_ro_ops,
  264. .parent_hws = (const struct clk_hw *[]) {
  265. &gxbb_hdmi_pll_dco.hw
  266. },
  267. .num_parents = 1,
  268. .flags = CLK_GET_RATE_NOCACHE | CLK_SET_RATE_PARENT,
  269. },
  270. };
  271. static struct clk_regmap gxbb_hdmi_pll_od2 = {
  272. .data = &(struct clk_regmap_div_data){
  273. .offset = HHI_HDMI_PLL_CNTL2,
  274. .shift = 22,
  275. .width = 2,
  276. .flags = CLK_DIVIDER_POWER_OF_TWO,
  277. },
  278. .hw.init = &(struct clk_init_data){
  279. .name = "hdmi_pll_od2",
  280. .ops = &clk_regmap_divider_ro_ops,
  281. .parent_hws = (const struct clk_hw *[]) {
  282. &gxbb_hdmi_pll_od.hw
  283. },
  284. .num_parents = 1,
  285. .flags = CLK_GET_RATE_NOCACHE | CLK_SET_RATE_PARENT,
  286. },
  287. };
  288. static struct clk_regmap gxbb_hdmi_pll = {
  289. .data = &(struct clk_regmap_div_data){
  290. .offset = HHI_HDMI_PLL_CNTL2,
  291. .shift = 18,
  292. .width = 2,
  293. .flags = CLK_DIVIDER_POWER_OF_TWO,
  294. },
  295. .hw.init = &(struct clk_init_data){
  296. .name = "hdmi_pll",
  297. .ops = &clk_regmap_divider_ro_ops,
  298. .parent_hws = (const struct clk_hw *[]) {
  299. &gxbb_hdmi_pll_od2.hw
  300. },
  301. .num_parents = 1,
  302. .flags = CLK_GET_RATE_NOCACHE | CLK_SET_RATE_PARENT,
  303. },
  304. };
  305. static struct clk_regmap gxl_hdmi_pll_od = {
  306. .data = &(struct clk_regmap_div_data){
  307. .offset = HHI_HDMI_PLL_CNTL + 8,
  308. .shift = 21,
  309. .width = 2,
  310. .flags = CLK_DIVIDER_POWER_OF_TWO,
  311. },
  312. .hw.init = &(struct clk_init_data){
  313. .name = "hdmi_pll_od",
  314. .ops = &clk_regmap_divider_ro_ops,
  315. .parent_hws = (const struct clk_hw *[]) {
  316. &gxl_hdmi_pll_dco.hw
  317. },
  318. .num_parents = 1,
  319. .flags = CLK_GET_RATE_NOCACHE | CLK_SET_RATE_PARENT,
  320. },
  321. };
  322. static struct clk_regmap gxl_hdmi_pll_od2 = {
  323. .data = &(struct clk_regmap_div_data){
  324. .offset = HHI_HDMI_PLL_CNTL + 8,
  325. .shift = 23,
  326. .width = 2,
  327. .flags = CLK_DIVIDER_POWER_OF_TWO,
  328. },
  329. .hw.init = &(struct clk_init_data){
  330. .name = "hdmi_pll_od2",
  331. .ops = &clk_regmap_divider_ro_ops,
  332. .parent_hws = (const struct clk_hw *[]) {
  333. &gxl_hdmi_pll_od.hw
  334. },
  335. .num_parents = 1,
  336. .flags = CLK_GET_RATE_NOCACHE | CLK_SET_RATE_PARENT,
  337. },
  338. };
  339. static struct clk_regmap gxl_hdmi_pll = {
  340. .data = &(struct clk_regmap_div_data){
  341. .offset = HHI_HDMI_PLL_CNTL + 8,
  342. .shift = 19,
  343. .width = 2,
  344. .flags = CLK_DIVIDER_POWER_OF_TWO,
  345. },
  346. .hw.init = &(struct clk_init_data){
  347. .name = "hdmi_pll",
  348. .ops = &clk_regmap_divider_ro_ops,
  349. .parent_hws = (const struct clk_hw *[]) {
  350. &gxl_hdmi_pll_od2.hw
  351. },
  352. .num_parents = 1,
  353. .flags = CLK_GET_RATE_NOCACHE | CLK_SET_RATE_PARENT,
  354. },
  355. };
  356. static struct clk_regmap gxbb_sys_pll_dco = {
  357. .data = &(struct meson_clk_pll_data){
  358. .en = {
  359. .reg_off = HHI_SYS_PLL_CNTL,
  360. .shift = 30,
  361. .width = 1,
  362. },
  363. .m = {
  364. .reg_off = HHI_SYS_PLL_CNTL,
  365. .shift = 0,
  366. .width = 9,
  367. },
  368. .n = {
  369. .reg_off = HHI_SYS_PLL_CNTL,
  370. .shift = 9,
  371. .width = 5,
  372. },
  373. .l = {
  374. .reg_off = HHI_SYS_PLL_CNTL,
  375. .shift = 31,
  376. .width = 1,
  377. },
  378. .rst = {
  379. .reg_off = HHI_SYS_PLL_CNTL,
  380. .shift = 29,
  381. .width = 1,
  382. },
  383. },
  384. .hw.init = &(struct clk_init_data){
  385. .name = "sys_pll_dco",
  386. .ops = &meson_clk_pll_ro_ops,
  387. .parent_data = &(const struct clk_parent_data) {
  388. .fw_name = "xtal",
  389. },
  390. .num_parents = 1,
  391. },
  392. };
  393. static struct clk_regmap gxbb_sys_pll = {
  394. .data = &(struct clk_regmap_div_data){
  395. .offset = HHI_SYS_PLL_CNTL,
  396. .shift = 10,
  397. .width = 2,
  398. .flags = CLK_DIVIDER_POWER_OF_TWO,
  399. },
  400. .hw.init = &(struct clk_init_data){
  401. .name = "sys_pll",
  402. .ops = &clk_regmap_divider_ro_ops,
  403. .parent_hws = (const struct clk_hw *[]) {
  404. &gxbb_sys_pll_dco.hw
  405. },
  406. .num_parents = 1,
  407. .flags = CLK_SET_RATE_PARENT,
  408. },
  409. };
  410. static const struct reg_sequence gxbb_gp0_init_regs[] = {
  411. { .reg = HHI_GP0_PLL_CNTL2, .def = 0x69c80000 },
  412. { .reg = HHI_GP0_PLL_CNTL3, .def = 0x0a5590c4 },
  413. { .reg = HHI_GP0_PLL_CNTL4, .def = 0x0000500d },
  414. };
  415. static struct clk_regmap gxbb_gp0_pll_dco = {
  416. .data = &(struct meson_clk_pll_data){
  417. .en = {
  418. .reg_off = HHI_GP0_PLL_CNTL,
  419. .shift = 30,
  420. .width = 1,
  421. },
  422. .m = {
  423. .reg_off = HHI_GP0_PLL_CNTL,
  424. .shift = 0,
  425. .width = 9,
  426. },
  427. .n = {
  428. .reg_off = HHI_GP0_PLL_CNTL,
  429. .shift = 9,
  430. .width = 5,
  431. },
  432. .l = {
  433. .reg_off = HHI_GP0_PLL_CNTL,
  434. .shift = 31,
  435. .width = 1,
  436. },
  437. .rst = {
  438. .reg_off = HHI_GP0_PLL_CNTL,
  439. .shift = 29,
  440. .width = 1,
  441. },
  442. .table = gxbb_gp0_pll_params_table,
  443. .init_regs = gxbb_gp0_init_regs,
  444. .init_count = ARRAY_SIZE(gxbb_gp0_init_regs),
  445. },
  446. .hw.init = &(struct clk_init_data){
  447. .name = "gp0_pll_dco",
  448. .ops = &meson_clk_pll_ops,
  449. .parent_data = &(const struct clk_parent_data) {
  450. .fw_name = "xtal",
  451. },
  452. .num_parents = 1,
  453. },
  454. };
  455. static const struct reg_sequence gxl_gp0_init_regs[] = {
  456. { .reg = HHI_GP0_PLL_CNTL1, .def = 0xc084b000 },
  457. { .reg = HHI_GP0_PLL_CNTL2, .def = 0xb75020be },
  458. { .reg = HHI_GP0_PLL_CNTL3, .def = 0x0a59a288 },
  459. { .reg = HHI_GP0_PLL_CNTL4, .def = 0xc000004d },
  460. { .reg = HHI_GP0_PLL_CNTL5, .def = 0x00078000 },
  461. };
  462. static struct clk_regmap gxl_gp0_pll_dco = {
  463. .data = &(struct meson_clk_pll_data){
  464. .en = {
  465. .reg_off = HHI_GP0_PLL_CNTL,
  466. .shift = 30,
  467. .width = 1,
  468. },
  469. .m = {
  470. .reg_off = HHI_GP0_PLL_CNTL,
  471. .shift = 0,
  472. .width = 9,
  473. },
  474. .n = {
  475. .reg_off = HHI_GP0_PLL_CNTL,
  476. .shift = 9,
  477. .width = 5,
  478. },
  479. .frac = {
  480. .reg_off = HHI_GP0_PLL_CNTL1,
  481. .shift = 0,
  482. .width = 10,
  483. },
  484. .l = {
  485. .reg_off = HHI_GP0_PLL_CNTL,
  486. .shift = 31,
  487. .width = 1,
  488. },
  489. .rst = {
  490. .reg_off = HHI_GP0_PLL_CNTL,
  491. .shift = 29,
  492. .width = 1,
  493. },
  494. .table = gxl_gp0_pll_params_table,
  495. .init_regs = gxl_gp0_init_regs,
  496. .init_count = ARRAY_SIZE(gxl_gp0_init_regs),
  497. },
  498. .hw.init = &(struct clk_init_data){
  499. .name = "gp0_pll_dco",
  500. .ops = &meson_clk_pll_ops,
  501. .parent_data = &(const struct clk_parent_data) {
  502. .fw_name = "xtal",
  503. },
  504. .num_parents = 1,
  505. },
  506. };
  507. static struct clk_regmap gxbb_gp0_pll = {
  508. .data = &(struct clk_regmap_div_data){
  509. .offset = HHI_GP0_PLL_CNTL,
  510. .shift = 16,
  511. .width = 2,
  512. .flags = CLK_DIVIDER_POWER_OF_TWO,
  513. },
  514. .hw.init = &(struct clk_init_data){
  515. .name = "gp0_pll",
  516. .ops = &clk_regmap_divider_ops,
  517. .parent_data = &(const struct clk_parent_data) {
  518. /*
  519. * Note:
  520. * GXL and GXBB have different gp0_pll_dco (with
  521. * different struct clk_hw). We fallback to the global
  522. * naming string mechanism so gp0_pll picks up the
  523. * appropriate one.
  524. */
  525. .name = "gp0_pll_dco",
  526. .index = -1,
  527. },
  528. .num_parents = 1,
  529. .flags = CLK_SET_RATE_PARENT,
  530. },
  531. };
  532. static struct clk_fixed_factor gxbb_fclk_div2_div = {
  533. .mult = 1,
  534. .div = 2,
  535. .hw.init = &(struct clk_init_data){
  536. .name = "fclk_div2_div",
  537. .ops = &clk_fixed_factor_ops,
  538. .parent_hws = (const struct clk_hw *[]) {
  539. &gxbb_fixed_pll.hw
  540. },
  541. .num_parents = 1,
  542. },
  543. };
  544. static struct clk_regmap gxbb_fclk_div2 = {
  545. .data = &(struct clk_regmap_gate_data){
  546. .offset = HHI_MPLL_CNTL6,
  547. .bit_idx = 27,
  548. },
  549. .hw.init = &(struct clk_init_data){
  550. .name = "fclk_div2",
  551. .ops = &clk_regmap_gate_ops,
  552. .parent_hws = (const struct clk_hw *[]) {
  553. &gxbb_fclk_div2_div.hw
  554. },
  555. .num_parents = 1,
  556. .flags = CLK_IS_CRITICAL,
  557. },
  558. };
  559. static struct clk_fixed_factor gxbb_fclk_div3_div = {
  560. .mult = 1,
  561. .div = 3,
  562. .hw.init = &(struct clk_init_data){
  563. .name = "fclk_div3_div",
  564. .ops = &clk_fixed_factor_ops,
  565. .parent_hws = (const struct clk_hw *[]) { &gxbb_fixed_pll.hw },
  566. .num_parents = 1,
  567. },
  568. };
  569. static struct clk_regmap gxbb_fclk_div3 = {
  570. .data = &(struct clk_regmap_gate_data){
  571. .offset = HHI_MPLL_CNTL6,
  572. .bit_idx = 28,
  573. },
  574. .hw.init = &(struct clk_init_data){
  575. .name = "fclk_div3",
  576. .ops = &clk_regmap_gate_ops,
  577. .parent_hws = (const struct clk_hw *[]) {
  578. &gxbb_fclk_div3_div.hw
  579. },
  580. .num_parents = 1,
  581. /*
  582. * FIXME:
  583. * This clock, as fdiv2, is used by the SCPI FW and is required
  584. * by the platform to operate correctly.
  585. * Until the following condition are met, we need this clock to
  586. * be marked as critical:
  587. * a) The SCPI generic driver claims and enable all the clocks
  588. * it needs
  589. * b) CCF has a clock hand-off mechanism to make the sure the
  590. * clock stays on until the proper driver comes along
  591. */
  592. .flags = CLK_IS_CRITICAL,
  593. },
  594. };
  595. static struct clk_fixed_factor gxbb_fclk_div4_div = {
  596. .mult = 1,
  597. .div = 4,
  598. .hw.init = &(struct clk_init_data){
  599. .name = "fclk_div4_div",
  600. .ops = &clk_fixed_factor_ops,
  601. .parent_hws = (const struct clk_hw *[]) { &gxbb_fixed_pll.hw },
  602. .num_parents = 1,
  603. },
  604. };
  605. static struct clk_regmap gxbb_fclk_div4 = {
  606. .data = &(struct clk_regmap_gate_data){
  607. .offset = HHI_MPLL_CNTL6,
  608. .bit_idx = 29,
  609. },
  610. .hw.init = &(struct clk_init_data){
  611. .name = "fclk_div4",
  612. .ops = &clk_regmap_gate_ops,
  613. .parent_hws = (const struct clk_hw *[]) {
  614. &gxbb_fclk_div4_div.hw
  615. },
  616. .num_parents = 1,
  617. },
  618. };
  619. static struct clk_fixed_factor gxbb_fclk_div5_div = {
  620. .mult = 1,
  621. .div = 5,
  622. .hw.init = &(struct clk_init_data){
  623. .name = "fclk_div5_div",
  624. .ops = &clk_fixed_factor_ops,
  625. .parent_hws = (const struct clk_hw *[]) { &gxbb_fixed_pll.hw },
  626. .num_parents = 1,
  627. },
  628. };
  629. static struct clk_regmap gxbb_fclk_div5 = {
  630. .data = &(struct clk_regmap_gate_data){
  631. .offset = HHI_MPLL_CNTL6,
  632. .bit_idx = 30,
  633. },
  634. .hw.init = &(struct clk_init_data){
  635. .name = "fclk_div5",
  636. .ops = &clk_regmap_gate_ops,
  637. .parent_hws = (const struct clk_hw *[]) {
  638. &gxbb_fclk_div5_div.hw
  639. },
  640. .num_parents = 1,
  641. },
  642. };
  643. static struct clk_fixed_factor gxbb_fclk_div7_div = {
  644. .mult = 1,
  645. .div = 7,
  646. .hw.init = &(struct clk_init_data){
  647. .name = "fclk_div7_div",
  648. .ops = &clk_fixed_factor_ops,
  649. .parent_hws = (const struct clk_hw *[]) { &gxbb_fixed_pll.hw },
  650. .num_parents = 1,
  651. },
  652. };
  653. static struct clk_regmap gxbb_fclk_div7 = {
  654. .data = &(struct clk_regmap_gate_data){
  655. .offset = HHI_MPLL_CNTL6,
  656. .bit_idx = 31,
  657. },
  658. .hw.init = &(struct clk_init_data){
  659. .name = "fclk_div7",
  660. .ops = &clk_regmap_gate_ops,
  661. .parent_hws = (const struct clk_hw *[]) {
  662. &gxbb_fclk_div7_div.hw
  663. },
  664. .num_parents = 1,
  665. },
  666. };
  667. static struct clk_regmap gxbb_mpll_prediv = {
  668. .data = &(struct clk_regmap_div_data){
  669. .offset = HHI_MPLL_CNTL5,
  670. .shift = 12,
  671. .width = 1,
  672. },
  673. .hw.init = &(struct clk_init_data){
  674. .name = "mpll_prediv",
  675. .ops = &clk_regmap_divider_ro_ops,
  676. .parent_hws = (const struct clk_hw *[]) { &gxbb_fixed_pll.hw },
  677. .num_parents = 1,
  678. },
  679. };
  680. static struct clk_regmap gxbb_mpll0_div = {
  681. .data = &(struct meson_clk_mpll_data){
  682. .sdm = {
  683. .reg_off = HHI_MPLL_CNTL7,
  684. .shift = 0,
  685. .width = 14,
  686. },
  687. .sdm_en = {
  688. .reg_off = HHI_MPLL_CNTL,
  689. .shift = 25,
  690. .width = 1,
  691. },
  692. .n2 = {
  693. .reg_off = HHI_MPLL_CNTL7,
  694. .shift = 16,
  695. .width = 9,
  696. },
  697. .lock = &meson_clk_lock,
  698. },
  699. .hw.init = &(struct clk_init_data){
  700. .name = "mpll0_div",
  701. .ops = &meson_clk_mpll_ops,
  702. .parent_hws = (const struct clk_hw *[]) {
  703. &gxbb_mpll_prediv.hw
  704. },
  705. .num_parents = 1,
  706. },
  707. };
  708. static struct clk_regmap gxl_mpll0_div = {
  709. .data = &(struct meson_clk_mpll_data){
  710. .sdm = {
  711. .reg_off = HHI_MPLL_CNTL7,
  712. .shift = 0,
  713. .width = 14,
  714. },
  715. .sdm_en = {
  716. .reg_off = HHI_MPLL_CNTL7,
  717. .shift = 15,
  718. .width = 1,
  719. },
  720. .n2 = {
  721. .reg_off = HHI_MPLL_CNTL7,
  722. .shift = 16,
  723. .width = 9,
  724. },
  725. .lock = &meson_clk_lock,
  726. },
  727. .hw.init = &(struct clk_init_data){
  728. .name = "mpll0_div",
  729. .ops = &meson_clk_mpll_ops,
  730. .parent_hws = (const struct clk_hw *[]) {
  731. &gxbb_mpll_prediv.hw
  732. },
  733. .num_parents = 1,
  734. },
  735. };
  736. static struct clk_regmap gxbb_mpll0 = {
  737. .data = &(struct clk_regmap_gate_data){
  738. .offset = HHI_MPLL_CNTL7,
  739. .bit_idx = 14,
  740. },
  741. .hw.init = &(struct clk_init_data){
  742. .name = "mpll0",
  743. .ops = &clk_regmap_gate_ops,
  744. .parent_data = &(const struct clk_parent_data) {
  745. /*
  746. * Note:
  747. * GXL and GXBB have different SDM_EN registers. We
  748. * fallback to the global naming string mechanism so
  749. * mpll0_div picks up the appropriate one.
  750. */
  751. .name = "mpll0_div",
  752. .index = -1,
  753. },
  754. .num_parents = 1,
  755. .flags = CLK_SET_RATE_PARENT,
  756. },
  757. };
  758. static struct clk_regmap gxbb_mpll1_div = {
  759. .data = &(struct meson_clk_mpll_data){
  760. .sdm = {
  761. .reg_off = HHI_MPLL_CNTL8,
  762. .shift = 0,
  763. .width = 14,
  764. },
  765. .sdm_en = {
  766. .reg_off = HHI_MPLL_CNTL8,
  767. .shift = 15,
  768. .width = 1,
  769. },
  770. .n2 = {
  771. .reg_off = HHI_MPLL_CNTL8,
  772. .shift = 16,
  773. .width = 9,
  774. },
  775. .lock = &meson_clk_lock,
  776. },
  777. .hw.init = &(struct clk_init_data){
  778. .name = "mpll1_div",
  779. .ops = &meson_clk_mpll_ops,
  780. .parent_hws = (const struct clk_hw *[]) {
  781. &gxbb_mpll_prediv.hw
  782. },
  783. .num_parents = 1,
  784. },
  785. };
  786. static struct clk_regmap gxbb_mpll1 = {
  787. .data = &(struct clk_regmap_gate_data){
  788. .offset = HHI_MPLL_CNTL8,
  789. .bit_idx = 14,
  790. },
  791. .hw.init = &(struct clk_init_data){
  792. .name = "mpll1",
  793. .ops = &clk_regmap_gate_ops,
  794. .parent_hws = (const struct clk_hw *[]) { &gxbb_mpll1_div.hw },
  795. .num_parents = 1,
  796. .flags = CLK_SET_RATE_PARENT,
  797. },
  798. };
  799. static struct clk_regmap gxbb_mpll2_div = {
  800. .data = &(struct meson_clk_mpll_data){
  801. .sdm = {
  802. .reg_off = HHI_MPLL_CNTL9,
  803. .shift = 0,
  804. .width = 14,
  805. },
  806. .sdm_en = {
  807. .reg_off = HHI_MPLL_CNTL9,
  808. .shift = 15,
  809. .width = 1,
  810. },
  811. .n2 = {
  812. .reg_off = HHI_MPLL_CNTL9,
  813. .shift = 16,
  814. .width = 9,
  815. },
  816. .lock = &meson_clk_lock,
  817. },
  818. .hw.init = &(struct clk_init_data){
  819. .name = "mpll2_div",
  820. .ops = &meson_clk_mpll_ops,
  821. .parent_hws = (const struct clk_hw *[]) {
  822. &gxbb_mpll_prediv.hw
  823. },
  824. .num_parents = 1,
  825. },
  826. };
  827. static struct clk_regmap gxbb_mpll2 = {
  828. .data = &(struct clk_regmap_gate_data){
  829. .offset = HHI_MPLL_CNTL9,
  830. .bit_idx = 14,
  831. },
  832. .hw.init = &(struct clk_init_data){
  833. .name = "mpll2",
  834. .ops = &clk_regmap_gate_ops,
  835. .parent_hws = (const struct clk_hw *[]) { &gxbb_mpll2_div.hw },
  836. .num_parents = 1,
  837. .flags = CLK_SET_RATE_PARENT,
  838. },
  839. };
  840. static u32 mux_table_clk81[] = { 0, 2, 3, 4, 5, 6, 7 };
  841. static const struct clk_parent_data clk81_parent_data[] = {
  842. { .fw_name = "xtal", },
  843. { .hw = &gxbb_fclk_div7.hw },
  844. { .hw = &gxbb_mpll1.hw },
  845. { .hw = &gxbb_mpll2.hw },
  846. { .hw = &gxbb_fclk_div4.hw },
  847. { .hw = &gxbb_fclk_div3.hw },
  848. { .hw = &gxbb_fclk_div5.hw },
  849. };
  850. static struct clk_regmap gxbb_mpeg_clk_sel = {
  851. .data = &(struct clk_regmap_mux_data){
  852. .offset = HHI_MPEG_CLK_CNTL,
  853. .mask = 0x7,
  854. .shift = 12,
  855. .table = mux_table_clk81,
  856. },
  857. .hw.init = &(struct clk_init_data){
  858. .name = "mpeg_clk_sel",
  859. .ops = &clk_regmap_mux_ro_ops,
  860. /*
  861. * bits 14:12 selects from 8 possible parents:
  862. * xtal, 1'b0 (wtf), fclk_div7, mpll_clkout1, mpll_clkout2,
  863. * fclk_div4, fclk_div3, fclk_div5
  864. */
  865. .parent_data = clk81_parent_data,
  866. .num_parents = ARRAY_SIZE(clk81_parent_data),
  867. },
  868. };
  869. static struct clk_regmap gxbb_mpeg_clk_div = {
  870. .data = &(struct clk_regmap_div_data){
  871. .offset = HHI_MPEG_CLK_CNTL,
  872. .shift = 0,
  873. .width = 7,
  874. },
  875. .hw.init = &(struct clk_init_data){
  876. .name = "mpeg_clk_div",
  877. .ops = &clk_regmap_divider_ro_ops,
  878. .parent_hws = (const struct clk_hw *[]) {
  879. &gxbb_mpeg_clk_sel.hw
  880. },
  881. .num_parents = 1,
  882. },
  883. };
  884. /* the mother of dragons gates */
  885. static struct clk_regmap gxbb_clk81 = {
  886. .data = &(struct clk_regmap_gate_data){
  887. .offset = HHI_MPEG_CLK_CNTL,
  888. .bit_idx = 7,
  889. },
  890. .hw.init = &(struct clk_init_data){
  891. .name = "clk81",
  892. .ops = &clk_regmap_gate_ops,
  893. .parent_hws = (const struct clk_hw *[]) {
  894. &gxbb_mpeg_clk_div.hw
  895. },
  896. .num_parents = 1,
  897. .flags = CLK_IS_CRITICAL,
  898. },
  899. };
  900. static struct clk_regmap gxbb_sar_adc_clk_sel = {
  901. .data = &(struct clk_regmap_mux_data){
  902. .offset = HHI_SAR_CLK_CNTL,
  903. .mask = 0x3,
  904. .shift = 9,
  905. },
  906. .hw.init = &(struct clk_init_data){
  907. .name = "sar_adc_clk_sel",
  908. .ops = &clk_regmap_mux_ops,
  909. /* NOTE: The datasheet doesn't list the parents for bit 10 */
  910. .parent_data = (const struct clk_parent_data []) {
  911. { .fw_name = "xtal", },
  912. { .hw = &gxbb_clk81.hw },
  913. },
  914. .num_parents = 2,
  915. },
  916. };
  917. static struct clk_regmap gxbb_sar_adc_clk_div = {
  918. .data = &(struct clk_regmap_div_data){
  919. .offset = HHI_SAR_CLK_CNTL,
  920. .shift = 0,
  921. .width = 8,
  922. },
  923. .hw.init = &(struct clk_init_data){
  924. .name = "sar_adc_clk_div",
  925. .ops = &clk_regmap_divider_ops,
  926. .parent_hws = (const struct clk_hw *[]) {
  927. &gxbb_sar_adc_clk_sel.hw
  928. },
  929. .num_parents = 1,
  930. .flags = CLK_SET_RATE_PARENT,
  931. },
  932. };
  933. static struct clk_regmap gxbb_sar_adc_clk = {
  934. .data = &(struct clk_regmap_gate_data){
  935. .offset = HHI_SAR_CLK_CNTL,
  936. .bit_idx = 8,
  937. },
  938. .hw.init = &(struct clk_init_data){
  939. .name = "sar_adc_clk",
  940. .ops = &clk_regmap_gate_ops,
  941. .parent_hws = (const struct clk_hw *[]) {
  942. &gxbb_sar_adc_clk_div.hw
  943. },
  944. .num_parents = 1,
  945. .flags = CLK_SET_RATE_PARENT,
  946. },
  947. };
  948. /*
  949. * The MALI IP is clocked by two identical clocks (mali_0 and mali_1)
  950. * muxed by a glitch-free switch. The CCF can manage this glitch-free
  951. * mux because it does top-to-bottom updates the each clock tree and
  952. * switches to the "inactive" one when CLK_SET_RATE_GATE is set.
  953. */
  954. static const struct clk_parent_data gxbb_mali_0_1_parent_data[] = {
  955. { .fw_name = "xtal", },
  956. { .hw = &gxbb_gp0_pll.hw },
  957. { .hw = &gxbb_mpll2.hw },
  958. { .hw = &gxbb_mpll1.hw },
  959. { .hw = &gxbb_fclk_div7.hw },
  960. { .hw = &gxbb_fclk_div4.hw },
  961. { .hw = &gxbb_fclk_div3.hw },
  962. { .hw = &gxbb_fclk_div5.hw },
  963. };
  964. static struct clk_regmap gxbb_mali_0_sel = {
  965. .data = &(struct clk_regmap_mux_data){
  966. .offset = HHI_MALI_CLK_CNTL,
  967. .mask = 0x7,
  968. .shift = 9,
  969. },
  970. .hw.init = &(struct clk_init_data){
  971. .name = "mali_0_sel",
  972. .ops = &clk_regmap_mux_ops,
  973. .parent_data = gxbb_mali_0_1_parent_data,
  974. .num_parents = 8,
  975. /*
  976. * Don't request the parent to change the rate because
  977. * all GPU frequencies can be derived from the fclk_*
  978. * clocks and one special GP0_PLL setting. This is
  979. * important because we need the MPLL clocks for audio.
  980. */
  981. .flags = 0,
  982. },
  983. };
  984. static struct clk_regmap gxbb_mali_0_div = {
  985. .data = &(struct clk_regmap_div_data){
  986. .offset = HHI_MALI_CLK_CNTL,
  987. .shift = 0,
  988. .width = 7,
  989. },
  990. .hw.init = &(struct clk_init_data){
  991. .name = "mali_0_div",
  992. .ops = &clk_regmap_divider_ops,
  993. .parent_hws = (const struct clk_hw *[]) {
  994. &gxbb_mali_0_sel.hw
  995. },
  996. .num_parents = 1,
  997. .flags = CLK_SET_RATE_PARENT,
  998. },
  999. };
  1000. static struct clk_regmap gxbb_mali_0 = {
  1001. .data = &(struct clk_regmap_gate_data){
  1002. .offset = HHI_MALI_CLK_CNTL,
  1003. .bit_idx = 8,
  1004. },
  1005. .hw.init = &(struct clk_init_data){
  1006. .name = "mali_0",
  1007. .ops = &clk_regmap_gate_ops,
  1008. .parent_hws = (const struct clk_hw *[]) {
  1009. &gxbb_mali_0_div.hw
  1010. },
  1011. .num_parents = 1,
  1012. .flags = CLK_SET_RATE_GATE | CLK_SET_RATE_PARENT,
  1013. },
  1014. };
  1015. static struct clk_regmap gxbb_mali_1_sel = {
  1016. .data = &(struct clk_regmap_mux_data){
  1017. .offset = HHI_MALI_CLK_CNTL,
  1018. .mask = 0x7,
  1019. .shift = 25,
  1020. },
  1021. .hw.init = &(struct clk_init_data){
  1022. .name = "mali_1_sel",
  1023. .ops = &clk_regmap_mux_ops,
  1024. .parent_data = gxbb_mali_0_1_parent_data,
  1025. .num_parents = 8,
  1026. /*
  1027. * Don't request the parent to change the rate because
  1028. * all GPU frequencies can be derived from the fclk_*
  1029. * clocks and one special GP0_PLL setting. This is
  1030. * important because we need the MPLL clocks for audio.
  1031. */
  1032. .flags = 0,
  1033. },
  1034. };
  1035. static struct clk_regmap gxbb_mali_1_div = {
  1036. .data = &(struct clk_regmap_div_data){
  1037. .offset = HHI_MALI_CLK_CNTL,
  1038. .shift = 16,
  1039. .width = 7,
  1040. },
  1041. .hw.init = &(struct clk_init_data){
  1042. .name = "mali_1_div",
  1043. .ops = &clk_regmap_divider_ops,
  1044. .parent_hws = (const struct clk_hw *[]) {
  1045. &gxbb_mali_1_sel.hw
  1046. },
  1047. .num_parents = 1,
  1048. .flags = CLK_SET_RATE_PARENT,
  1049. },
  1050. };
  1051. static struct clk_regmap gxbb_mali_1 = {
  1052. .data = &(struct clk_regmap_gate_data){
  1053. .offset = HHI_MALI_CLK_CNTL,
  1054. .bit_idx = 24,
  1055. },
  1056. .hw.init = &(struct clk_init_data){
  1057. .name = "mali_1",
  1058. .ops = &clk_regmap_gate_ops,
  1059. .parent_hws = (const struct clk_hw *[]) {
  1060. &gxbb_mali_1_div.hw
  1061. },
  1062. .num_parents = 1,
  1063. .flags = CLK_SET_RATE_GATE | CLK_SET_RATE_PARENT,
  1064. },
  1065. };
  1066. static const struct clk_hw *gxbb_mali_parent_hws[] = {
  1067. &gxbb_mali_0.hw,
  1068. &gxbb_mali_1.hw,
  1069. };
  1070. static struct clk_regmap gxbb_mali = {
  1071. .data = &(struct clk_regmap_mux_data){
  1072. .offset = HHI_MALI_CLK_CNTL,
  1073. .mask = 1,
  1074. .shift = 31,
  1075. },
  1076. .hw.init = &(struct clk_init_data){
  1077. .name = "mali",
  1078. .ops = &clk_regmap_mux_ops,
  1079. .parent_hws = gxbb_mali_parent_hws,
  1080. .num_parents = 2,
  1081. .flags = CLK_SET_RATE_PARENT,
  1082. },
  1083. };
  1084. static struct clk_regmap gxbb_cts_amclk_sel = {
  1085. .data = &(struct clk_regmap_mux_data){
  1086. .offset = HHI_AUD_CLK_CNTL,
  1087. .mask = 0x3,
  1088. .shift = 9,
  1089. .table = (u32[]){ 1, 2, 3 },
  1090. .flags = CLK_MUX_ROUND_CLOSEST,
  1091. },
  1092. .hw.init = &(struct clk_init_data){
  1093. .name = "cts_amclk_sel",
  1094. .ops = &clk_regmap_mux_ops,
  1095. .parent_hws = (const struct clk_hw *[]) {
  1096. &gxbb_mpll0.hw,
  1097. &gxbb_mpll1.hw,
  1098. &gxbb_mpll2.hw,
  1099. },
  1100. .num_parents = 3,
  1101. },
  1102. };
  1103. static struct clk_regmap gxbb_cts_amclk_div = {
  1104. .data = &(struct clk_regmap_div_data) {
  1105. .offset = HHI_AUD_CLK_CNTL,
  1106. .shift = 0,
  1107. .width = 8,
  1108. .flags = CLK_DIVIDER_ROUND_CLOSEST,
  1109. },
  1110. .hw.init = &(struct clk_init_data){
  1111. .name = "cts_amclk_div",
  1112. .ops = &clk_regmap_divider_ops,
  1113. .parent_hws = (const struct clk_hw *[]) {
  1114. &gxbb_cts_amclk_sel.hw
  1115. },
  1116. .num_parents = 1,
  1117. .flags = CLK_SET_RATE_PARENT,
  1118. },
  1119. };
  1120. static struct clk_regmap gxbb_cts_amclk = {
  1121. .data = &(struct clk_regmap_gate_data){
  1122. .offset = HHI_AUD_CLK_CNTL,
  1123. .bit_idx = 8,
  1124. },
  1125. .hw.init = &(struct clk_init_data){
  1126. .name = "cts_amclk",
  1127. .ops = &clk_regmap_gate_ops,
  1128. .parent_hws = (const struct clk_hw *[]) {
  1129. &gxbb_cts_amclk_div.hw
  1130. },
  1131. .num_parents = 1,
  1132. .flags = CLK_SET_RATE_PARENT,
  1133. },
  1134. };
  1135. static struct clk_regmap gxbb_cts_mclk_i958_sel = {
  1136. .data = &(struct clk_regmap_mux_data){
  1137. .offset = HHI_AUD_CLK_CNTL2,
  1138. .mask = 0x3,
  1139. .shift = 25,
  1140. .table = (u32[]){ 1, 2, 3 },
  1141. .flags = CLK_MUX_ROUND_CLOSEST,
  1142. },
  1143. .hw.init = &(struct clk_init_data) {
  1144. .name = "cts_mclk_i958_sel",
  1145. .ops = &clk_regmap_mux_ops,
  1146. .parent_hws = (const struct clk_hw *[]) {
  1147. &gxbb_mpll0.hw,
  1148. &gxbb_mpll1.hw,
  1149. &gxbb_mpll2.hw,
  1150. },
  1151. .num_parents = 3,
  1152. },
  1153. };
  1154. static struct clk_regmap gxbb_cts_mclk_i958_div = {
  1155. .data = &(struct clk_regmap_div_data){
  1156. .offset = HHI_AUD_CLK_CNTL2,
  1157. .shift = 16,
  1158. .width = 8,
  1159. .flags = CLK_DIVIDER_ROUND_CLOSEST,
  1160. },
  1161. .hw.init = &(struct clk_init_data) {
  1162. .name = "cts_mclk_i958_div",
  1163. .ops = &clk_regmap_divider_ops,
  1164. .parent_hws = (const struct clk_hw *[]) {
  1165. &gxbb_cts_mclk_i958_sel.hw
  1166. },
  1167. .num_parents = 1,
  1168. .flags = CLK_SET_RATE_PARENT,
  1169. },
  1170. };
  1171. static struct clk_regmap gxbb_cts_mclk_i958 = {
  1172. .data = &(struct clk_regmap_gate_data){
  1173. .offset = HHI_AUD_CLK_CNTL2,
  1174. .bit_idx = 24,
  1175. },
  1176. .hw.init = &(struct clk_init_data){
  1177. .name = "cts_mclk_i958",
  1178. .ops = &clk_regmap_gate_ops,
  1179. .parent_hws = (const struct clk_hw *[]) {
  1180. &gxbb_cts_mclk_i958_div.hw
  1181. },
  1182. .num_parents = 1,
  1183. .flags = CLK_SET_RATE_PARENT,
  1184. },
  1185. };
  1186. static struct clk_regmap gxbb_cts_i958 = {
  1187. .data = &(struct clk_regmap_mux_data){
  1188. .offset = HHI_AUD_CLK_CNTL2,
  1189. .mask = 0x1,
  1190. .shift = 27,
  1191. },
  1192. .hw.init = &(struct clk_init_data){
  1193. .name = "cts_i958",
  1194. .ops = &clk_regmap_mux_ops,
  1195. .parent_hws = (const struct clk_hw *[]) {
  1196. &gxbb_cts_amclk.hw,
  1197. &gxbb_cts_mclk_i958.hw
  1198. },
  1199. .num_parents = 2,
  1200. /*
  1201. *The parent is specific to origin of the audio data. Let the
  1202. * consumer choose the appropriate parent
  1203. */
  1204. .flags = CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
  1205. },
  1206. };
  1207. static const struct clk_parent_data gxbb_32k_clk_parent_data[] = {
  1208. { .fw_name = "xtal", },
  1209. /*
  1210. * FIXME: This clock is provided by the ao clock controller but the
  1211. * clock is not yet part of the binding of this controller, so string
  1212. * name must be use to set this parent.
  1213. */
  1214. { .name = "cts_slow_oscin", .index = -1 },
  1215. { .hw = &gxbb_fclk_div3.hw },
  1216. { .hw = &gxbb_fclk_div5.hw },
  1217. };
  1218. static struct clk_regmap gxbb_32k_clk_sel = {
  1219. .data = &(struct clk_regmap_mux_data){
  1220. .offset = HHI_32K_CLK_CNTL,
  1221. .mask = 0x3,
  1222. .shift = 16,
  1223. },
  1224. .hw.init = &(struct clk_init_data){
  1225. .name = "32k_clk_sel",
  1226. .ops = &clk_regmap_mux_ops,
  1227. .parent_data = gxbb_32k_clk_parent_data,
  1228. .num_parents = 4,
  1229. .flags = CLK_SET_RATE_PARENT,
  1230. },
  1231. };
  1232. static struct clk_regmap gxbb_32k_clk_div = {
  1233. .data = &(struct clk_regmap_div_data){
  1234. .offset = HHI_32K_CLK_CNTL,
  1235. .shift = 0,
  1236. .width = 14,
  1237. },
  1238. .hw.init = &(struct clk_init_data){
  1239. .name = "32k_clk_div",
  1240. .ops = &clk_regmap_divider_ops,
  1241. .parent_hws = (const struct clk_hw *[]) {
  1242. &gxbb_32k_clk_sel.hw
  1243. },
  1244. .num_parents = 1,
  1245. .flags = CLK_SET_RATE_PARENT | CLK_DIVIDER_ROUND_CLOSEST,
  1246. },
  1247. };
  1248. static struct clk_regmap gxbb_32k_clk = {
  1249. .data = &(struct clk_regmap_gate_data){
  1250. .offset = HHI_32K_CLK_CNTL,
  1251. .bit_idx = 15,
  1252. },
  1253. .hw.init = &(struct clk_init_data){
  1254. .name = "32k_clk",
  1255. .ops = &clk_regmap_gate_ops,
  1256. .parent_hws = (const struct clk_hw *[]) {
  1257. &gxbb_32k_clk_div.hw
  1258. },
  1259. .num_parents = 1,
  1260. .flags = CLK_SET_RATE_PARENT,
  1261. },
  1262. };
  1263. static const struct clk_parent_data gxbb_sd_emmc_clk0_parent_data[] = {
  1264. { .fw_name = "xtal", },
  1265. { .hw = &gxbb_fclk_div2.hw },
  1266. { .hw = &gxbb_fclk_div3.hw },
  1267. { .hw = &gxbb_fclk_div5.hw },
  1268. { .hw = &gxbb_fclk_div7.hw },
  1269. /*
  1270. * Following these parent clocks, we should also have had mpll2, mpll3
  1271. * and gp0_pll but these clocks are too precious to be used here. All
  1272. * the necessary rates for MMC and NAND operation can be acheived using
  1273. * xtal or fclk_div clocks
  1274. */
  1275. };
  1276. /* SDIO clock */
  1277. static struct clk_regmap gxbb_sd_emmc_a_clk0_sel = {
  1278. .data = &(struct clk_regmap_mux_data){
  1279. .offset = HHI_SD_EMMC_CLK_CNTL,
  1280. .mask = 0x7,
  1281. .shift = 9,
  1282. },
  1283. .hw.init = &(struct clk_init_data) {
  1284. .name = "sd_emmc_a_clk0_sel",
  1285. .ops = &clk_regmap_mux_ops,
  1286. .parent_data = gxbb_sd_emmc_clk0_parent_data,
  1287. .num_parents = ARRAY_SIZE(gxbb_sd_emmc_clk0_parent_data),
  1288. .flags = CLK_SET_RATE_PARENT,
  1289. },
  1290. };
  1291. static struct clk_regmap gxbb_sd_emmc_a_clk0_div = {
  1292. .data = &(struct clk_regmap_div_data){
  1293. .offset = HHI_SD_EMMC_CLK_CNTL,
  1294. .shift = 0,
  1295. .width = 7,
  1296. .flags = CLK_DIVIDER_ROUND_CLOSEST,
  1297. },
  1298. .hw.init = &(struct clk_init_data) {
  1299. .name = "sd_emmc_a_clk0_div",
  1300. .ops = &clk_regmap_divider_ops,
  1301. .parent_hws = (const struct clk_hw *[]) {
  1302. &gxbb_sd_emmc_a_clk0_sel.hw
  1303. },
  1304. .num_parents = 1,
  1305. .flags = CLK_SET_RATE_PARENT,
  1306. },
  1307. };
  1308. static struct clk_regmap gxbb_sd_emmc_a_clk0 = {
  1309. .data = &(struct clk_regmap_gate_data){
  1310. .offset = HHI_SD_EMMC_CLK_CNTL,
  1311. .bit_idx = 7,
  1312. },
  1313. .hw.init = &(struct clk_init_data){
  1314. .name = "sd_emmc_a_clk0",
  1315. .ops = &clk_regmap_gate_ops,
  1316. .parent_hws = (const struct clk_hw *[]) {
  1317. &gxbb_sd_emmc_a_clk0_div.hw
  1318. },
  1319. .num_parents = 1,
  1320. .flags = CLK_SET_RATE_PARENT,
  1321. },
  1322. };
  1323. /* SDcard clock */
  1324. static struct clk_regmap gxbb_sd_emmc_b_clk0_sel = {
  1325. .data = &(struct clk_regmap_mux_data){
  1326. .offset = HHI_SD_EMMC_CLK_CNTL,
  1327. .mask = 0x7,
  1328. .shift = 25,
  1329. },
  1330. .hw.init = &(struct clk_init_data) {
  1331. .name = "sd_emmc_b_clk0_sel",
  1332. .ops = &clk_regmap_mux_ops,
  1333. .parent_data = gxbb_sd_emmc_clk0_parent_data,
  1334. .num_parents = ARRAY_SIZE(gxbb_sd_emmc_clk0_parent_data),
  1335. .flags = CLK_SET_RATE_PARENT,
  1336. },
  1337. };
  1338. static struct clk_regmap gxbb_sd_emmc_b_clk0_div = {
  1339. .data = &(struct clk_regmap_div_data){
  1340. .offset = HHI_SD_EMMC_CLK_CNTL,
  1341. .shift = 16,
  1342. .width = 7,
  1343. .flags = CLK_DIVIDER_ROUND_CLOSEST,
  1344. },
  1345. .hw.init = &(struct clk_init_data) {
  1346. .name = "sd_emmc_b_clk0_div",
  1347. .ops = &clk_regmap_divider_ops,
  1348. .parent_hws = (const struct clk_hw *[]) {
  1349. &gxbb_sd_emmc_b_clk0_sel.hw
  1350. },
  1351. .num_parents = 1,
  1352. .flags = CLK_SET_RATE_PARENT,
  1353. },
  1354. };
  1355. static struct clk_regmap gxbb_sd_emmc_b_clk0 = {
  1356. .data = &(struct clk_regmap_gate_data){
  1357. .offset = HHI_SD_EMMC_CLK_CNTL,
  1358. .bit_idx = 23,
  1359. },
  1360. .hw.init = &(struct clk_init_data){
  1361. .name = "sd_emmc_b_clk0",
  1362. .ops = &clk_regmap_gate_ops,
  1363. .parent_hws = (const struct clk_hw *[]) {
  1364. &gxbb_sd_emmc_b_clk0_div.hw
  1365. },
  1366. .num_parents = 1,
  1367. .flags = CLK_SET_RATE_PARENT,
  1368. },
  1369. };
  1370. /* EMMC/NAND clock */
  1371. static struct clk_regmap gxbb_sd_emmc_c_clk0_sel = {
  1372. .data = &(struct clk_regmap_mux_data){
  1373. .offset = HHI_NAND_CLK_CNTL,
  1374. .mask = 0x7,
  1375. .shift = 9,
  1376. },
  1377. .hw.init = &(struct clk_init_data) {
  1378. .name = "sd_emmc_c_clk0_sel",
  1379. .ops = &clk_regmap_mux_ops,
  1380. .parent_data = gxbb_sd_emmc_clk0_parent_data,
  1381. .num_parents = ARRAY_SIZE(gxbb_sd_emmc_clk0_parent_data),
  1382. .flags = CLK_SET_RATE_PARENT,
  1383. },
  1384. };
  1385. static struct clk_regmap gxbb_sd_emmc_c_clk0_div = {
  1386. .data = &(struct clk_regmap_div_data){
  1387. .offset = HHI_NAND_CLK_CNTL,
  1388. .shift = 0,
  1389. .width = 7,
  1390. .flags = CLK_DIVIDER_ROUND_CLOSEST,
  1391. },
  1392. .hw.init = &(struct clk_init_data) {
  1393. .name = "sd_emmc_c_clk0_div",
  1394. .ops = &clk_regmap_divider_ops,
  1395. .parent_hws = (const struct clk_hw *[]) {
  1396. &gxbb_sd_emmc_c_clk0_sel.hw
  1397. },
  1398. .num_parents = 1,
  1399. .flags = CLK_SET_RATE_PARENT,
  1400. },
  1401. };
  1402. static struct clk_regmap gxbb_sd_emmc_c_clk0 = {
  1403. .data = &(struct clk_regmap_gate_data){
  1404. .offset = HHI_NAND_CLK_CNTL,
  1405. .bit_idx = 7,
  1406. },
  1407. .hw.init = &(struct clk_init_data){
  1408. .name = "sd_emmc_c_clk0",
  1409. .ops = &clk_regmap_gate_ops,
  1410. .parent_hws = (const struct clk_hw *[]) {
  1411. &gxbb_sd_emmc_c_clk0_div.hw
  1412. },
  1413. .num_parents = 1,
  1414. .flags = CLK_SET_RATE_PARENT,
  1415. },
  1416. };
  1417. /* VPU Clock */
  1418. static const struct clk_hw *gxbb_vpu_parent_hws[] = {
  1419. &gxbb_fclk_div4.hw,
  1420. &gxbb_fclk_div3.hw,
  1421. &gxbb_fclk_div5.hw,
  1422. &gxbb_fclk_div7.hw,
  1423. };
  1424. static struct clk_regmap gxbb_vpu_0_sel = {
  1425. .data = &(struct clk_regmap_mux_data){
  1426. .offset = HHI_VPU_CLK_CNTL,
  1427. .mask = 0x3,
  1428. .shift = 9,
  1429. },
  1430. .hw.init = &(struct clk_init_data){
  1431. .name = "vpu_0_sel",
  1432. .ops = &clk_regmap_mux_ops,
  1433. /*
  1434. * bits 9:10 selects from 4 possible parents:
  1435. * fclk_div4, fclk_div3, fclk_div5, fclk_div7,
  1436. */
  1437. .parent_hws = gxbb_vpu_parent_hws,
  1438. .num_parents = ARRAY_SIZE(gxbb_vpu_parent_hws),
  1439. .flags = CLK_SET_RATE_NO_REPARENT,
  1440. },
  1441. };
  1442. static struct clk_regmap gxbb_vpu_0_div = {
  1443. .data = &(struct clk_regmap_div_data){
  1444. .offset = HHI_VPU_CLK_CNTL,
  1445. .shift = 0,
  1446. .width = 7,
  1447. },
  1448. .hw.init = &(struct clk_init_data){
  1449. .name = "vpu_0_div",
  1450. .ops = &clk_regmap_divider_ops,
  1451. .parent_hws = (const struct clk_hw *[]) { &gxbb_vpu_0_sel.hw },
  1452. .num_parents = 1,
  1453. .flags = CLK_SET_RATE_PARENT,
  1454. },
  1455. };
  1456. static struct clk_regmap gxbb_vpu_0 = {
  1457. .data = &(struct clk_regmap_gate_data){
  1458. .offset = HHI_VPU_CLK_CNTL,
  1459. .bit_idx = 8,
  1460. },
  1461. .hw.init = &(struct clk_init_data) {
  1462. .name = "vpu_0",
  1463. .ops = &clk_regmap_gate_ops,
  1464. .parent_hws = (const struct clk_hw *[]) { &gxbb_vpu_0_div.hw },
  1465. .num_parents = 1,
  1466. .flags = CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED,
  1467. },
  1468. };
  1469. static struct clk_regmap gxbb_vpu_1_sel = {
  1470. .data = &(struct clk_regmap_mux_data){
  1471. .offset = HHI_VPU_CLK_CNTL,
  1472. .mask = 0x3,
  1473. .shift = 25,
  1474. },
  1475. .hw.init = &(struct clk_init_data){
  1476. .name = "vpu_1_sel",
  1477. .ops = &clk_regmap_mux_ops,
  1478. /*
  1479. * bits 25:26 selects from 4 possible parents:
  1480. * fclk_div4, fclk_div3, fclk_div5, fclk_div7,
  1481. */
  1482. .parent_hws = gxbb_vpu_parent_hws,
  1483. .num_parents = ARRAY_SIZE(gxbb_vpu_parent_hws),
  1484. .flags = CLK_SET_RATE_NO_REPARENT,
  1485. },
  1486. };
  1487. static struct clk_regmap gxbb_vpu_1_div = {
  1488. .data = &(struct clk_regmap_div_data){
  1489. .offset = HHI_VPU_CLK_CNTL,
  1490. .shift = 16,
  1491. .width = 7,
  1492. },
  1493. .hw.init = &(struct clk_init_data){
  1494. .name = "vpu_1_div",
  1495. .ops = &clk_regmap_divider_ops,
  1496. .parent_hws = (const struct clk_hw *[]) { &gxbb_vpu_1_sel.hw },
  1497. .num_parents = 1,
  1498. .flags = CLK_SET_RATE_PARENT,
  1499. },
  1500. };
  1501. static struct clk_regmap gxbb_vpu_1 = {
  1502. .data = &(struct clk_regmap_gate_data){
  1503. .offset = HHI_VPU_CLK_CNTL,
  1504. .bit_idx = 24,
  1505. },
  1506. .hw.init = &(struct clk_init_data) {
  1507. .name = "vpu_1",
  1508. .ops = &clk_regmap_gate_ops,
  1509. .parent_hws = (const struct clk_hw *[]) { &gxbb_vpu_1_div.hw },
  1510. .num_parents = 1,
  1511. .flags = CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED,
  1512. },
  1513. };
  1514. static struct clk_regmap gxbb_vpu = {
  1515. .data = &(struct clk_regmap_mux_data){
  1516. .offset = HHI_VPU_CLK_CNTL,
  1517. .mask = 1,
  1518. .shift = 31,
  1519. },
  1520. .hw.init = &(struct clk_init_data){
  1521. .name = "vpu",
  1522. .ops = &clk_regmap_mux_ops,
  1523. /*
  1524. * bit 31 selects from 2 possible parents:
  1525. * vpu_0 or vpu_1
  1526. */
  1527. .parent_hws = (const struct clk_hw *[]) {
  1528. &gxbb_vpu_0.hw,
  1529. &gxbb_vpu_1.hw
  1530. },
  1531. .num_parents = 2,
  1532. .flags = CLK_SET_RATE_NO_REPARENT,
  1533. },
  1534. };
  1535. /* VAPB Clock */
  1536. static const struct clk_hw *gxbb_vapb_parent_hws[] = {
  1537. &gxbb_fclk_div4.hw,
  1538. &gxbb_fclk_div3.hw,
  1539. &gxbb_fclk_div5.hw,
  1540. &gxbb_fclk_div7.hw,
  1541. };
  1542. static struct clk_regmap gxbb_vapb_0_sel = {
  1543. .data = &(struct clk_regmap_mux_data){
  1544. .offset = HHI_VAPBCLK_CNTL,
  1545. .mask = 0x3,
  1546. .shift = 9,
  1547. },
  1548. .hw.init = &(struct clk_init_data){
  1549. .name = "vapb_0_sel",
  1550. .ops = &clk_regmap_mux_ops,
  1551. /*
  1552. * bits 9:10 selects from 4 possible parents:
  1553. * fclk_div4, fclk_div3, fclk_div5, fclk_div7,
  1554. */
  1555. .parent_hws = gxbb_vapb_parent_hws,
  1556. .num_parents = ARRAY_SIZE(gxbb_vapb_parent_hws),
  1557. .flags = CLK_SET_RATE_NO_REPARENT,
  1558. },
  1559. };
  1560. static struct clk_regmap gxbb_vapb_0_div = {
  1561. .data = &(struct clk_regmap_div_data){
  1562. .offset = HHI_VAPBCLK_CNTL,
  1563. .shift = 0,
  1564. .width = 7,
  1565. },
  1566. .hw.init = &(struct clk_init_data){
  1567. .name = "vapb_0_div",
  1568. .ops = &clk_regmap_divider_ops,
  1569. .parent_hws = (const struct clk_hw *[]) {
  1570. &gxbb_vapb_0_sel.hw
  1571. },
  1572. .num_parents = 1,
  1573. .flags = CLK_SET_RATE_PARENT,
  1574. },
  1575. };
  1576. static struct clk_regmap gxbb_vapb_0 = {
  1577. .data = &(struct clk_regmap_gate_data){
  1578. .offset = HHI_VAPBCLK_CNTL,
  1579. .bit_idx = 8,
  1580. },
  1581. .hw.init = &(struct clk_init_data) {
  1582. .name = "vapb_0",
  1583. .ops = &clk_regmap_gate_ops,
  1584. .parent_hws = (const struct clk_hw *[]) {
  1585. &gxbb_vapb_0_div.hw
  1586. },
  1587. .num_parents = 1,
  1588. .flags = CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED,
  1589. },
  1590. };
  1591. static struct clk_regmap gxbb_vapb_1_sel = {
  1592. .data = &(struct clk_regmap_mux_data){
  1593. .offset = HHI_VAPBCLK_CNTL,
  1594. .mask = 0x3,
  1595. .shift = 25,
  1596. },
  1597. .hw.init = &(struct clk_init_data){
  1598. .name = "vapb_1_sel",
  1599. .ops = &clk_regmap_mux_ops,
  1600. /*
  1601. * bits 25:26 selects from 4 possible parents:
  1602. * fclk_div4, fclk_div3, fclk_div5, fclk_div7,
  1603. */
  1604. .parent_hws = gxbb_vapb_parent_hws,
  1605. .num_parents = ARRAY_SIZE(gxbb_vapb_parent_hws),
  1606. .flags = CLK_SET_RATE_NO_REPARENT,
  1607. },
  1608. };
  1609. static struct clk_regmap gxbb_vapb_1_div = {
  1610. .data = &(struct clk_regmap_div_data){
  1611. .offset = HHI_VAPBCLK_CNTL,
  1612. .shift = 16,
  1613. .width = 7,
  1614. },
  1615. .hw.init = &(struct clk_init_data){
  1616. .name = "vapb_1_div",
  1617. .ops = &clk_regmap_divider_ops,
  1618. .parent_hws = (const struct clk_hw *[]) {
  1619. &gxbb_vapb_1_sel.hw
  1620. },
  1621. .num_parents = 1,
  1622. .flags = CLK_SET_RATE_PARENT,
  1623. },
  1624. };
  1625. static struct clk_regmap gxbb_vapb_1 = {
  1626. .data = &(struct clk_regmap_gate_data){
  1627. .offset = HHI_VAPBCLK_CNTL,
  1628. .bit_idx = 24,
  1629. },
  1630. .hw.init = &(struct clk_init_data) {
  1631. .name = "vapb_1",
  1632. .ops = &clk_regmap_gate_ops,
  1633. .parent_hws = (const struct clk_hw *[]) {
  1634. &gxbb_vapb_1_div.hw
  1635. },
  1636. .num_parents = 1,
  1637. .flags = CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED,
  1638. },
  1639. };
  1640. static struct clk_regmap gxbb_vapb_sel = {
  1641. .data = &(struct clk_regmap_mux_data){
  1642. .offset = HHI_VAPBCLK_CNTL,
  1643. .mask = 1,
  1644. .shift = 31,
  1645. },
  1646. .hw.init = &(struct clk_init_data){
  1647. .name = "vapb_sel",
  1648. .ops = &clk_regmap_mux_ops,
  1649. /*
  1650. * bit 31 selects from 2 possible parents:
  1651. * vapb_0 or vapb_1
  1652. */
  1653. .parent_hws = (const struct clk_hw *[]) {
  1654. &gxbb_vapb_0.hw,
  1655. &gxbb_vapb_1.hw
  1656. },
  1657. .num_parents = 2,
  1658. .flags = CLK_SET_RATE_NO_REPARENT,
  1659. },
  1660. };
  1661. static struct clk_regmap gxbb_vapb = {
  1662. .data = &(struct clk_regmap_gate_data){
  1663. .offset = HHI_VAPBCLK_CNTL,
  1664. .bit_idx = 30,
  1665. },
  1666. .hw.init = &(struct clk_init_data) {
  1667. .name = "vapb",
  1668. .ops = &clk_regmap_gate_ops,
  1669. .parent_hws = (const struct clk_hw *[]) { &gxbb_vapb_sel.hw },
  1670. .num_parents = 1,
  1671. .flags = CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED,
  1672. },
  1673. };
  1674. /* Video Clocks */
  1675. static struct clk_regmap gxbb_vid_pll_div = {
  1676. .data = &(struct meson_vid_pll_div_data){
  1677. .val = {
  1678. .reg_off = HHI_VID_PLL_CLK_DIV,
  1679. .shift = 0,
  1680. .width = 15,
  1681. },
  1682. .sel = {
  1683. .reg_off = HHI_VID_PLL_CLK_DIV,
  1684. .shift = 16,
  1685. .width = 2,
  1686. },
  1687. },
  1688. .hw.init = &(struct clk_init_data) {
  1689. .name = "vid_pll_div",
  1690. .ops = &meson_vid_pll_div_ro_ops,
  1691. .parent_data = &(const struct clk_parent_data) {
  1692. /*
  1693. * Note:
  1694. * GXL and GXBB have different hdmi_plls (with
  1695. * different struct clk_hw). We fallback to the global
  1696. * naming string mechanism so vid_pll_div picks up the
  1697. * appropriate one.
  1698. */
  1699. .name = "hdmi_pll",
  1700. .index = -1,
  1701. },
  1702. .num_parents = 1,
  1703. .flags = CLK_SET_RATE_PARENT | CLK_GET_RATE_NOCACHE,
  1704. },
  1705. };
  1706. static const struct clk_parent_data gxbb_vid_pll_parent_data[] = {
  1707. { .hw = &gxbb_vid_pll_div.hw },
  1708. /*
  1709. * Note:
  1710. * GXL and GXBB have different hdmi_plls (with
  1711. * different struct clk_hw). We fallback to the global
  1712. * naming string mechanism so vid_pll_div picks up the
  1713. * appropriate one.
  1714. */
  1715. { .name = "hdmi_pll", .index = -1 },
  1716. };
  1717. static struct clk_regmap gxbb_vid_pll_sel = {
  1718. .data = &(struct clk_regmap_mux_data){
  1719. .offset = HHI_VID_PLL_CLK_DIV,
  1720. .mask = 0x1,
  1721. .shift = 18,
  1722. },
  1723. .hw.init = &(struct clk_init_data){
  1724. .name = "vid_pll_sel",
  1725. .ops = &clk_regmap_mux_ops,
  1726. /*
  1727. * bit 18 selects from 2 possible parents:
  1728. * vid_pll_div or hdmi_pll
  1729. */
  1730. .parent_data = gxbb_vid_pll_parent_data,
  1731. .num_parents = ARRAY_SIZE(gxbb_vid_pll_parent_data),
  1732. .flags = CLK_SET_RATE_NO_REPARENT | CLK_GET_RATE_NOCACHE,
  1733. },
  1734. };
  1735. static struct clk_regmap gxbb_vid_pll = {
  1736. .data = &(struct clk_regmap_gate_data){
  1737. .offset = HHI_VID_PLL_CLK_DIV,
  1738. .bit_idx = 19,
  1739. },
  1740. .hw.init = &(struct clk_init_data) {
  1741. .name = "vid_pll",
  1742. .ops = &clk_regmap_gate_ops,
  1743. .parent_hws = (const struct clk_hw *[]) {
  1744. &gxbb_vid_pll_sel.hw
  1745. },
  1746. .num_parents = 1,
  1747. .flags = CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED,
  1748. },
  1749. };
  1750. static const struct clk_hw *gxbb_vclk_parent_hws[] = {
  1751. &gxbb_vid_pll.hw,
  1752. &gxbb_fclk_div4.hw,
  1753. &gxbb_fclk_div3.hw,
  1754. &gxbb_fclk_div5.hw,
  1755. &gxbb_vid_pll.hw,
  1756. &gxbb_fclk_div7.hw,
  1757. &gxbb_mpll1.hw,
  1758. };
  1759. static struct clk_regmap gxbb_vclk_sel = {
  1760. .data = &(struct clk_regmap_mux_data){
  1761. .offset = HHI_VID_CLK_CNTL,
  1762. .mask = 0x7,
  1763. .shift = 16,
  1764. },
  1765. .hw.init = &(struct clk_init_data){
  1766. .name = "vclk_sel",
  1767. .ops = &clk_regmap_mux_ops,
  1768. /*
  1769. * bits 16:18 selects from 8 possible parents:
  1770. * vid_pll, fclk_div4, fclk_div3, fclk_div5,
  1771. * vid_pll, fclk_div7, mp1
  1772. */
  1773. .parent_hws = gxbb_vclk_parent_hws,
  1774. .num_parents = ARRAY_SIZE(gxbb_vclk_parent_hws),
  1775. .flags = CLK_SET_RATE_NO_REPARENT | CLK_GET_RATE_NOCACHE,
  1776. },
  1777. };
  1778. static struct clk_regmap gxbb_vclk2_sel = {
  1779. .data = &(struct clk_regmap_mux_data){
  1780. .offset = HHI_VIID_CLK_CNTL,
  1781. .mask = 0x7,
  1782. .shift = 16,
  1783. },
  1784. .hw.init = &(struct clk_init_data){
  1785. .name = "vclk2_sel",
  1786. .ops = &clk_regmap_mux_ops,
  1787. /*
  1788. * bits 16:18 selects from 8 possible parents:
  1789. * vid_pll, fclk_div4, fclk_div3, fclk_div5,
  1790. * vid_pll, fclk_div7, mp1
  1791. */
  1792. .parent_hws = gxbb_vclk_parent_hws,
  1793. .num_parents = ARRAY_SIZE(gxbb_vclk_parent_hws),
  1794. .flags = CLK_SET_RATE_NO_REPARENT | CLK_GET_RATE_NOCACHE,
  1795. },
  1796. };
  1797. static struct clk_regmap gxbb_vclk_input = {
  1798. .data = &(struct clk_regmap_gate_data){
  1799. .offset = HHI_VID_CLK_DIV,
  1800. .bit_idx = 16,
  1801. },
  1802. .hw.init = &(struct clk_init_data) {
  1803. .name = "vclk_input",
  1804. .ops = &clk_regmap_gate_ops,
  1805. .parent_hws = (const struct clk_hw *[]) { &gxbb_vclk_sel.hw },
  1806. .num_parents = 1,
  1807. .flags = CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED,
  1808. },
  1809. };
  1810. static struct clk_regmap gxbb_vclk2_input = {
  1811. .data = &(struct clk_regmap_gate_data){
  1812. .offset = HHI_VIID_CLK_DIV,
  1813. .bit_idx = 16,
  1814. },
  1815. .hw.init = &(struct clk_init_data) {
  1816. .name = "vclk2_input",
  1817. .ops = &clk_regmap_gate_ops,
  1818. .parent_hws = (const struct clk_hw *[]) { &gxbb_vclk2_sel.hw },
  1819. .num_parents = 1,
  1820. .flags = CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED,
  1821. },
  1822. };
  1823. static struct clk_regmap gxbb_vclk_div = {
  1824. .data = &(struct clk_regmap_div_data){
  1825. .offset = HHI_VID_CLK_DIV,
  1826. .shift = 0,
  1827. .width = 8,
  1828. },
  1829. .hw.init = &(struct clk_init_data){
  1830. .name = "vclk_div",
  1831. .ops = &clk_regmap_divider_ops,
  1832. .parent_hws = (const struct clk_hw *[]) {
  1833. &gxbb_vclk_input.hw
  1834. },
  1835. .num_parents = 1,
  1836. .flags = CLK_GET_RATE_NOCACHE,
  1837. },
  1838. };
  1839. static struct clk_regmap gxbb_vclk2_div = {
  1840. .data = &(struct clk_regmap_div_data){
  1841. .offset = HHI_VIID_CLK_DIV,
  1842. .shift = 0,
  1843. .width = 8,
  1844. },
  1845. .hw.init = &(struct clk_init_data){
  1846. .name = "vclk2_div",
  1847. .ops = &clk_regmap_divider_ops,
  1848. .parent_hws = (const struct clk_hw *[]) {
  1849. &gxbb_vclk2_input.hw
  1850. },
  1851. .num_parents = 1,
  1852. .flags = CLK_GET_RATE_NOCACHE,
  1853. },
  1854. };
  1855. static struct clk_regmap gxbb_vclk = {
  1856. .data = &(struct clk_regmap_gate_data){
  1857. .offset = HHI_VID_CLK_CNTL,
  1858. .bit_idx = 19,
  1859. },
  1860. .hw.init = &(struct clk_init_data) {
  1861. .name = "vclk",
  1862. .ops = &clk_regmap_gate_ops,
  1863. .parent_hws = (const struct clk_hw *[]) { &gxbb_vclk_div.hw },
  1864. .num_parents = 1,
  1865. .flags = CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED,
  1866. },
  1867. };
  1868. static struct clk_regmap gxbb_vclk2 = {
  1869. .data = &(struct clk_regmap_gate_data){
  1870. .offset = HHI_VIID_CLK_CNTL,
  1871. .bit_idx = 19,
  1872. },
  1873. .hw.init = &(struct clk_init_data) {
  1874. .name = "vclk2",
  1875. .ops = &clk_regmap_gate_ops,
  1876. .parent_hws = (const struct clk_hw *[]) { &gxbb_vclk2_div.hw },
  1877. .num_parents = 1,
  1878. .flags = CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED,
  1879. },
  1880. };
  1881. static struct clk_regmap gxbb_vclk_div1 = {
  1882. .data = &(struct clk_regmap_gate_data){
  1883. .offset = HHI_VID_CLK_CNTL,
  1884. .bit_idx = 0,
  1885. },
  1886. .hw.init = &(struct clk_init_data) {
  1887. .name = "vclk_div1",
  1888. .ops = &clk_regmap_gate_ops,
  1889. .parent_hws = (const struct clk_hw *[]) { &gxbb_vclk.hw },
  1890. .num_parents = 1,
  1891. .flags = CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED,
  1892. },
  1893. };
  1894. static struct clk_regmap gxbb_vclk_div2_en = {
  1895. .data = &(struct clk_regmap_gate_data){
  1896. .offset = HHI_VID_CLK_CNTL,
  1897. .bit_idx = 1,
  1898. },
  1899. .hw.init = &(struct clk_init_data) {
  1900. .name = "vclk_div2_en",
  1901. .ops = &clk_regmap_gate_ops,
  1902. .parent_hws = (const struct clk_hw *[]) { &gxbb_vclk.hw },
  1903. .num_parents = 1,
  1904. .flags = CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED,
  1905. },
  1906. };
  1907. static struct clk_regmap gxbb_vclk_div4_en = {
  1908. .data = &(struct clk_regmap_gate_data){
  1909. .offset = HHI_VID_CLK_CNTL,
  1910. .bit_idx = 2,
  1911. },
  1912. .hw.init = &(struct clk_init_data) {
  1913. .name = "vclk_div4_en",
  1914. .ops = &clk_regmap_gate_ops,
  1915. .parent_hws = (const struct clk_hw *[]) { &gxbb_vclk.hw },
  1916. .num_parents = 1,
  1917. .flags = CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED,
  1918. },
  1919. };
  1920. static struct clk_regmap gxbb_vclk_div6_en = {
  1921. .data = &(struct clk_regmap_gate_data){
  1922. .offset = HHI_VID_CLK_CNTL,
  1923. .bit_idx = 3,
  1924. },
  1925. .hw.init = &(struct clk_init_data) {
  1926. .name = "vclk_div6_en",
  1927. .ops = &clk_regmap_gate_ops,
  1928. .parent_hws = (const struct clk_hw *[]) { &gxbb_vclk.hw },
  1929. .num_parents = 1,
  1930. .flags = CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED,
  1931. },
  1932. };
  1933. static struct clk_regmap gxbb_vclk_div12_en = {
  1934. .data = &(struct clk_regmap_gate_data){
  1935. .offset = HHI_VID_CLK_CNTL,
  1936. .bit_idx = 4,
  1937. },
  1938. .hw.init = &(struct clk_init_data) {
  1939. .name = "vclk_div12_en",
  1940. .ops = &clk_regmap_gate_ops,
  1941. .parent_hws = (const struct clk_hw *[]) { &gxbb_vclk.hw },
  1942. .num_parents = 1,
  1943. .flags = CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED,
  1944. },
  1945. };
  1946. static struct clk_regmap gxbb_vclk2_div1 = {
  1947. .data = &(struct clk_regmap_gate_data){
  1948. .offset = HHI_VIID_CLK_CNTL,
  1949. .bit_idx = 0,
  1950. },
  1951. .hw.init = &(struct clk_init_data) {
  1952. .name = "vclk2_div1",
  1953. .ops = &clk_regmap_gate_ops,
  1954. .parent_hws = (const struct clk_hw *[]) { &gxbb_vclk2.hw },
  1955. .num_parents = 1,
  1956. .flags = CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED,
  1957. },
  1958. };
  1959. static struct clk_regmap gxbb_vclk2_div2_en = {
  1960. .data = &(struct clk_regmap_gate_data){
  1961. .offset = HHI_VIID_CLK_CNTL,
  1962. .bit_idx = 1,
  1963. },
  1964. .hw.init = &(struct clk_init_data) {
  1965. .name = "vclk2_div2_en",
  1966. .ops = &clk_regmap_gate_ops,
  1967. .parent_hws = (const struct clk_hw *[]) { &gxbb_vclk2.hw },
  1968. .num_parents = 1,
  1969. .flags = CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED,
  1970. },
  1971. };
  1972. static struct clk_regmap gxbb_vclk2_div4_en = {
  1973. .data = &(struct clk_regmap_gate_data){
  1974. .offset = HHI_VIID_CLK_CNTL,
  1975. .bit_idx = 2,
  1976. },
  1977. .hw.init = &(struct clk_init_data) {
  1978. .name = "vclk2_div4_en",
  1979. .ops = &clk_regmap_gate_ops,
  1980. .parent_hws = (const struct clk_hw *[]) { &gxbb_vclk2.hw },
  1981. .num_parents = 1,
  1982. .flags = CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED,
  1983. },
  1984. };
  1985. static struct clk_regmap gxbb_vclk2_div6_en = {
  1986. .data = &(struct clk_regmap_gate_data){
  1987. .offset = HHI_VIID_CLK_CNTL,
  1988. .bit_idx = 3,
  1989. },
  1990. .hw.init = &(struct clk_init_data) {
  1991. .name = "vclk2_div6_en",
  1992. .ops = &clk_regmap_gate_ops,
  1993. .parent_hws = (const struct clk_hw *[]) { &gxbb_vclk2.hw },
  1994. .num_parents = 1,
  1995. .flags = CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED,
  1996. },
  1997. };
  1998. static struct clk_regmap gxbb_vclk2_div12_en = {
  1999. .data = &(struct clk_regmap_gate_data){
  2000. .offset = HHI_VIID_CLK_CNTL,
  2001. .bit_idx = 4,
  2002. },
  2003. .hw.init = &(struct clk_init_data) {
  2004. .name = "vclk2_div12_en",
  2005. .ops = &clk_regmap_gate_ops,
  2006. .parent_hws = (const struct clk_hw *[]) { &gxbb_vclk2.hw },
  2007. .num_parents = 1,
  2008. .flags = CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED,
  2009. },
  2010. };
  2011. static struct clk_fixed_factor gxbb_vclk_div2 = {
  2012. .mult = 1,
  2013. .div = 2,
  2014. .hw.init = &(struct clk_init_data){
  2015. .name = "vclk_div2",
  2016. .ops = &clk_fixed_factor_ops,
  2017. .parent_hws = (const struct clk_hw *[]) {
  2018. &gxbb_vclk_div2_en.hw
  2019. },
  2020. .num_parents = 1,
  2021. },
  2022. };
  2023. static struct clk_fixed_factor gxbb_vclk_div4 = {
  2024. .mult = 1,
  2025. .div = 4,
  2026. .hw.init = &(struct clk_init_data){
  2027. .name = "vclk_div4",
  2028. .ops = &clk_fixed_factor_ops,
  2029. .parent_hws = (const struct clk_hw *[]) {
  2030. &gxbb_vclk_div4_en.hw
  2031. },
  2032. .num_parents = 1,
  2033. },
  2034. };
  2035. static struct clk_fixed_factor gxbb_vclk_div6 = {
  2036. .mult = 1,
  2037. .div = 6,
  2038. .hw.init = &(struct clk_init_data){
  2039. .name = "vclk_div6",
  2040. .ops = &clk_fixed_factor_ops,
  2041. .parent_hws = (const struct clk_hw *[]) {
  2042. &gxbb_vclk_div6_en.hw
  2043. },
  2044. .num_parents = 1,
  2045. },
  2046. };
  2047. static struct clk_fixed_factor gxbb_vclk_div12 = {
  2048. .mult = 1,
  2049. .div = 12,
  2050. .hw.init = &(struct clk_init_data){
  2051. .name = "vclk_div12",
  2052. .ops = &clk_fixed_factor_ops,
  2053. .parent_hws = (const struct clk_hw *[]) {
  2054. &gxbb_vclk_div12_en.hw
  2055. },
  2056. .num_parents = 1,
  2057. },
  2058. };
  2059. static struct clk_fixed_factor gxbb_vclk2_div2 = {
  2060. .mult = 1,
  2061. .div = 2,
  2062. .hw.init = &(struct clk_init_data){
  2063. .name = "vclk2_div2",
  2064. .ops = &clk_fixed_factor_ops,
  2065. .parent_hws = (const struct clk_hw *[]) {
  2066. &gxbb_vclk2_div2_en.hw
  2067. },
  2068. .num_parents = 1,
  2069. },
  2070. };
  2071. static struct clk_fixed_factor gxbb_vclk2_div4 = {
  2072. .mult = 1,
  2073. .div = 4,
  2074. .hw.init = &(struct clk_init_data){
  2075. .name = "vclk2_div4",
  2076. .ops = &clk_fixed_factor_ops,
  2077. .parent_hws = (const struct clk_hw *[]) {
  2078. &gxbb_vclk2_div4_en.hw
  2079. },
  2080. .num_parents = 1,
  2081. },
  2082. };
  2083. static struct clk_fixed_factor gxbb_vclk2_div6 = {
  2084. .mult = 1,
  2085. .div = 6,
  2086. .hw.init = &(struct clk_init_data){
  2087. .name = "vclk2_div6",
  2088. .ops = &clk_fixed_factor_ops,
  2089. .parent_hws = (const struct clk_hw *[]) {
  2090. &gxbb_vclk2_div6_en.hw
  2091. },
  2092. .num_parents = 1,
  2093. },
  2094. };
  2095. static struct clk_fixed_factor gxbb_vclk2_div12 = {
  2096. .mult = 1,
  2097. .div = 12,
  2098. .hw.init = &(struct clk_init_data){
  2099. .name = "vclk2_div12",
  2100. .ops = &clk_fixed_factor_ops,
  2101. .parent_hws = (const struct clk_hw *[]) {
  2102. &gxbb_vclk2_div12_en.hw
  2103. },
  2104. .num_parents = 1,
  2105. },
  2106. };
  2107. static u32 mux_table_cts_sel[] = { 0, 1, 2, 3, 4, 8, 9, 10, 11, 12 };
  2108. static const struct clk_hw *gxbb_cts_parent_hws[] = {
  2109. &gxbb_vclk_div1.hw,
  2110. &gxbb_vclk_div2.hw,
  2111. &gxbb_vclk_div4.hw,
  2112. &gxbb_vclk_div6.hw,
  2113. &gxbb_vclk_div12.hw,
  2114. &gxbb_vclk2_div1.hw,
  2115. &gxbb_vclk2_div2.hw,
  2116. &gxbb_vclk2_div4.hw,
  2117. &gxbb_vclk2_div6.hw,
  2118. &gxbb_vclk2_div12.hw,
  2119. };
  2120. static struct clk_regmap gxbb_cts_enci_sel = {
  2121. .data = &(struct clk_regmap_mux_data){
  2122. .offset = HHI_VID_CLK_DIV,
  2123. .mask = 0xf,
  2124. .shift = 28,
  2125. .table = mux_table_cts_sel,
  2126. },
  2127. .hw.init = &(struct clk_init_data){
  2128. .name = "cts_enci_sel",
  2129. .ops = &clk_regmap_mux_ops,
  2130. .parent_hws = gxbb_cts_parent_hws,
  2131. .num_parents = ARRAY_SIZE(gxbb_cts_parent_hws),
  2132. .flags = CLK_SET_RATE_NO_REPARENT | CLK_GET_RATE_NOCACHE,
  2133. },
  2134. };
  2135. static struct clk_regmap gxbb_cts_encp_sel = {
  2136. .data = &(struct clk_regmap_mux_data){
  2137. .offset = HHI_VID_CLK_DIV,
  2138. .mask = 0xf,
  2139. .shift = 20,
  2140. .table = mux_table_cts_sel,
  2141. },
  2142. .hw.init = &(struct clk_init_data){
  2143. .name = "cts_encp_sel",
  2144. .ops = &clk_regmap_mux_ops,
  2145. .parent_hws = gxbb_cts_parent_hws,
  2146. .num_parents = ARRAY_SIZE(gxbb_cts_parent_hws),
  2147. .flags = CLK_SET_RATE_NO_REPARENT | CLK_GET_RATE_NOCACHE,
  2148. },
  2149. };
  2150. static struct clk_regmap gxbb_cts_vdac_sel = {
  2151. .data = &(struct clk_regmap_mux_data){
  2152. .offset = HHI_VIID_CLK_DIV,
  2153. .mask = 0xf,
  2154. .shift = 28,
  2155. .table = mux_table_cts_sel,
  2156. },
  2157. .hw.init = &(struct clk_init_data){
  2158. .name = "cts_vdac_sel",
  2159. .ops = &clk_regmap_mux_ops,
  2160. .parent_hws = gxbb_cts_parent_hws,
  2161. .num_parents = ARRAY_SIZE(gxbb_cts_parent_hws),
  2162. .flags = CLK_SET_RATE_NO_REPARENT | CLK_GET_RATE_NOCACHE,
  2163. },
  2164. };
  2165. /* TOFIX: add support for cts_tcon */
  2166. static u32 mux_table_hdmi_tx_sel[] = { 0, 1, 2, 3, 4, 8, 9, 10, 11, 12 };
  2167. static const struct clk_hw *gxbb_cts_hdmi_tx_parent_hws[] = {
  2168. &gxbb_vclk_div1.hw,
  2169. &gxbb_vclk_div2.hw,
  2170. &gxbb_vclk_div4.hw,
  2171. &gxbb_vclk_div6.hw,
  2172. &gxbb_vclk_div12.hw,
  2173. &gxbb_vclk2_div1.hw,
  2174. &gxbb_vclk2_div2.hw,
  2175. &gxbb_vclk2_div4.hw,
  2176. &gxbb_vclk2_div6.hw,
  2177. &gxbb_vclk2_div12.hw,
  2178. };
  2179. static struct clk_regmap gxbb_hdmi_tx_sel = {
  2180. .data = &(struct clk_regmap_mux_data){
  2181. .offset = HHI_HDMI_CLK_CNTL,
  2182. .mask = 0xf,
  2183. .shift = 16,
  2184. .table = mux_table_hdmi_tx_sel,
  2185. },
  2186. .hw.init = &(struct clk_init_data){
  2187. .name = "hdmi_tx_sel",
  2188. .ops = &clk_regmap_mux_ops,
  2189. /*
  2190. * bits 31:28 selects from 12 possible parents:
  2191. * vclk_div1, vclk_div2, vclk_div4, vclk_div6, vclk_div12
  2192. * vclk2_div1, vclk2_div2, vclk2_div4, vclk2_div6, vclk2_div12,
  2193. * cts_tcon
  2194. */
  2195. .parent_hws = gxbb_cts_hdmi_tx_parent_hws,
  2196. .num_parents = ARRAY_SIZE(gxbb_cts_hdmi_tx_parent_hws),
  2197. .flags = CLK_SET_RATE_NO_REPARENT | CLK_GET_RATE_NOCACHE,
  2198. },
  2199. };
  2200. static struct clk_regmap gxbb_cts_enci = {
  2201. .data = &(struct clk_regmap_gate_data){
  2202. .offset = HHI_VID_CLK_CNTL2,
  2203. .bit_idx = 0,
  2204. },
  2205. .hw.init = &(struct clk_init_data) {
  2206. .name = "cts_enci",
  2207. .ops = &clk_regmap_gate_ops,
  2208. .parent_hws = (const struct clk_hw *[]) {
  2209. &gxbb_cts_enci_sel.hw
  2210. },
  2211. .num_parents = 1,
  2212. .flags = CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED,
  2213. },
  2214. };
  2215. static struct clk_regmap gxbb_cts_encp = {
  2216. .data = &(struct clk_regmap_gate_data){
  2217. .offset = HHI_VID_CLK_CNTL2,
  2218. .bit_idx = 2,
  2219. },
  2220. .hw.init = &(struct clk_init_data) {
  2221. .name = "cts_encp",
  2222. .ops = &clk_regmap_gate_ops,
  2223. .parent_hws = (const struct clk_hw *[]) {
  2224. &gxbb_cts_encp_sel.hw
  2225. },
  2226. .num_parents = 1,
  2227. .flags = CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED,
  2228. },
  2229. };
  2230. static struct clk_regmap gxbb_cts_vdac = {
  2231. .data = &(struct clk_regmap_gate_data){
  2232. .offset = HHI_VID_CLK_CNTL2,
  2233. .bit_idx = 4,
  2234. },
  2235. .hw.init = &(struct clk_init_data) {
  2236. .name = "cts_vdac",
  2237. .ops = &clk_regmap_gate_ops,
  2238. .parent_hws = (const struct clk_hw *[]) {
  2239. &gxbb_cts_vdac_sel.hw
  2240. },
  2241. .num_parents = 1,
  2242. .flags = CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED,
  2243. },
  2244. };
  2245. static struct clk_regmap gxbb_hdmi_tx = {
  2246. .data = &(struct clk_regmap_gate_data){
  2247. .offset = HHI_VID_CLK_CNTL2,
  2248. .bit_idx = 5,
  2249. },
  2250. .hw.init = &(struct clk_init_data) {
  2251. .name = "hdmi_tx",
  2252. .ops = &clk_regmap_gate_ops,
  2253. .parent_hws = (const struct clk_hw *[]) {
  2254. &gxbb_hdmi_tx_sel.hw
  2255. },
  2256. .num_parents = 1,
  2257. .flags = CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED,
  2258. },
  2259. };
  2260. /* HDMI Clocks */
  2261. static const struct clk_parent_data gxbb_hdmi_parent_data[] = {
  2262. { .fw_name = "xtal", },
  2263. { .hw = &gxbb_fclk_div4.hw },
  2264. { .hw = &gxbb_fclk_div3.hw },
  2265. { .hw = &gxbb_fclk_div5.hw },
  2266. };
  2267. static struct clk_regmap gxbb_hdmi_sel = {
  2268. .data = &(struct clk_regmap_mux_data){
  2269. .offset = HHI_HDMI_CLK_CNTL,
  2270. .mask = 0x3,
  2271. .shift = 9,
  2272. .flags = CLK_MUX_ROUND_CLOSEST,
  2273. },
  2274. .hw.init = &(struct clk_init_data){
  2275. .name = "hdmi_sel",
  2276. .ops = &clk_regmap_mux_ops,
  2277. .parent_data = gxbb_hdmi_parent_data,
  2278. .num_parents = ARRAY_SIZE(gxbb_hdmi_parent_data),
  2279. .flags = CLK_SET_RATE_NO_REPARENT | CLK_GET_RATE_NOCACHE,
  2280. },
  2281. };
  2282. static struct clk_regmap gxbb_hdmi_div = {
  2283. .data = &(struct clk_regmap_div_data){
  2284. .offset = HHI_HDMI_CLK_CNTL,
  2285. .shift = 0,
  2286. .width = 7,
  2287. },
  2288. .hw.init = &(struct clk_init_data){
  2289. .name = "hdmi_div",
  2290. .ops = &clk_regmap_divider_ops,
  2291. .parent_hws = (const struct clk_hw *[]) { &gxbb_hdmi_sel.hw },
  2292. .num_parents = 1,
  2293. .flags = CLK_GET_RATE_NOCACHE,
  2294. },
  2295. };
  2296. static struct clk_regmap gxbb_hdmi = {
  2297. .data = &(struct clk_regmap_gate_data){
  2298. .offset = HHI_HDMI_CLK_CNTL,
  2299. .bit_idx = 8,
  2300. },
  2301. .hw.init = &(struct clk_init_data) {
  2302. .name = "hdmi",
  2303. .ops = &clk_regmap_gate_ops,
  2304. .parent_hws = (const struct clk_hw *[]) { &gxbb_hdmi_div.hw },
  2305. .num_parents = 1,
  2306. .flags = CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED,
  2307. },
  2308. };
  2309. /* VDEC clocks */
  2310. static const struct clk_hw *gxbb_vdec_parent_hws[] = {
  2311. &gxbb_fclk_div4.hw,
  2312. &gxbb_fclk_div3.hw,
  2313. &gxbb_fclk_div5.hw,
  2314. &gxbb_fclk_div7.hw,
  2315. };
  2316. static struct clk_regmap gxbb_vdec_1_sel = {
  2317. .data = &(struct clk_regmap_mux_data){
  2318. .offset = HHI_VDEC_CLK_CNTL,
  2319. .mask = 0x3,
  2320. .shift = 9,
  2321. .flags = CLK_MUX_ROUND_CLOSEST,
  2322. },
  2323. .hw.init = &(struct clk_init_data){
  2324. .name = "vdec_1_sel",
  2325. .ops = &clk_regmap_mux_ops,
  2326. .parent_hws = gxbb_vdec_parent_hws,
  2327. .num_parents = ARRAY_SIZE(gxbb_vdec_parent_hws),
  2328. .flags = CLK_SET_RATE_PARENT,
  2329. },
  2330. };
  2331. static struct clk_regmap gxbb_vdec_1_div = {
  2332. .data = &(struct clk_regmap_div_data){
  2333. .offset = HHI_VDEC_CLK_CNTL,
  2334. .shift = 0,
  2335. .width = 7,
  2336. .flags = CLK_DIVIDER_ROUND_CLOSEST,
  2337. },
  2338. .hw.init = &(struct clk_init_data){
  2339. .name = "vdec_1_div",
  2340. .ops = &clk_regmap_divider_ops,
  2341. .parent_hws = (const struct clk_hw *[]) {
  2342. &gxbb_vdec_1_sel.hw
  2343. },
  2344. .num_parents = 1,
  2345. .flags = CLK_SET_RATE_PARENT,
  2346. },
  2347. };
  2348. static struct clk_regmap gxbb_vdec_1 = {
  2349. .data = &(struct clk_regmap_gate_data){
  2350. .offset = HHI_VDEC_CLK_CNTL,
  2351. .bit_idx = 8,
  2352. },
  2353. .hw.init = &(struct clk_init_data) {
  2354. .name = "vdec_1",
  2355. .ops = &clk_regmap_gate_ops,
  2356. .parent_hws = (const struct clk_hw *[]) {
  2357. &gxbb_vdec_1_div.hw
  2358. },
  2359. .num_parents = 1,
  2360. .flags = CLK_SET_RATE_PARENT,
  2361. },
  2362. };
  2363. static struct clk_regmap gxbb_vdec_hevc_sel = {
  2364. .data = &(struct clk_regmap_mux_data){
  2365. .offset = HHI_VDEC2_CLK_CNTL,
  2366. .mask = 0x3,
  2367. .shift = 25,
  2368. .flags = CLK_MUX_ROUND_CLOSEST,
  2369. },
  2370. .hw.init = &(struct clk_init_data){
  2371. .name = "vdec_hevc_sel",
  2372. .ops = &clk_regmap_mux_ops,
  2373. .parent_hws = gxbb_vdec_parent_hws,
  2374. .num_parents = ARRAY_SIZE(gxbb_vdec_parent_hws),
  2375. .flags = CLK_SET_RATE_PARENT,
  2376. },
  2377. };
  2378. static struct clk_regmap gxbb_vdec_hevc_div = {
  2379. .data = &(struct clk_regmap_div_data){
  2380. .offset = HHI_VDEC2_CLK_CNTL,
  2381. .shift = 16,
  2382. .width = 7,
  2383. .flags = CLK_DIVIDER_ROUND_CLOSEST,
  2384. },
  2385. .hw.init = &(struct clk_init_data){
  2386. .name = "vdec_hevc_div",
  2387. .ops = &clk_regmap_divider_ops,
  2388. .parent_hws = (const struct clk_hw *[]) {
  2389. &gxbb_vdec_hevc_sel.hw
  2390. },
  2391. .num_parents = 1,
  2392. .flags = CLK_SET_RATE_PARENT,
  2393. },
  2394. };
  2395. static struct clk_regmap gxbb_vdec_hevc = {
  2396. .data = &(struct clk_regmap_gate_data){
  2397. .offset = HHI_VDEC2_CLK_CNTL,
  2398. .bit_idx = 24,
  2399. },
  2400. .hw.init = &(struct clk_init_data) {
  2401. .name = "vdec_hevc",
  2402. .ops = &clk_regmap_gate_ops,
  2403. .parent_hws = (const struct clk_hw *[]) {
  2404. &gxbb_vdec_hevc_div.hw
  2405. },
  2406. .num_parents = 1,
  2407. .flags = CLK_SET_RATE_PARENT,
  2408. },
  2409. };
  2410. static u32 mux_table_gen_clk[] = { 0, 4, 5, 6, 7, 8,
  2411. 9, 10, 11, 13, 14, };
  2412. static const struct clk_parent_data gen_clk_parent_data[] = {
  2413. { .fw_name = "xtal", },
  2414. { .hw = &gxbb_vdec_1.hw },
  2415. { .hw = &gxbb_vdec_hevc.hw },
  2416. { .hw = &gxbb_mpll0.hw },
  2417. { .hw = &gxbb_mpll1.hw },
  2418. { .hw = &gxbb_mpll2.hw },
  2419. { .hw = &gxbb_fclk_div4.hw },
  2420. { .hw = &gxbb_fclk_div3.hw },
  2421. { .hw = &gxbb_fclk_div5.hw },
  2422. { .hw = &gxbb_fclk_div7.hw },
  2423. { .hw = &gxbb_gp0_pll.hw },
  2424. };
  2425. static struct clk_regmap gxbb_gen_clk_sel = {
  2426. .data = &(struct clk_regmap_mux_data){
  2427. .offset = HHI_GEN_CLK_CNTL,
  2428. .mask = 0xf,
  2429. .shift = 12,
  2430. .table = mux_table_gen_clk,
  2431. },
  2432. .hw.init = &(struct clk_init_data){
  2433. .name = "gen_clk_sel",
  2434. .ops = &clk_regmap_mux_ops,
  2435. /*
  2436. * bits 15:12 selects from 14 possible parents:
  2437. * xtal, [rtc_oscin_i], [sys_cpu_div16], [ddr_dpll_pt],
  2438. * vid_pll, vid2_pll (hevc), mpll0, mpll1, mpll2, fdiv4,
  2439. * fdiv3, fdiv5, [cts_msr_clk], fdiv7, gp0_pll
  2440. */
  2441. .parent_data = gen_clk_parent_data,
  2442. .num_parents = ARRAY_SIZE(gen_clk_parent_data),
  2443. },
  2444. };
  2445. static struct clk_regmap gxbb_gen_clk_div = {
  2446. .data = &(struct clk_regmap_div_data){
  2447. .offset = HHI_GEN_CLK_CNTL,
  2448. .shift = 0,
  2449. .width = 11,
  2450. },
  2451. .hw.init = &(struct clk_init_data){
  2452. .name = "gen_clk_div",
  2453. .ops = &clk_regmap_divider_ops,
  2454. .parent_hws = (const struct clk_hw *[]) {
  2455. &gxbb_gen_clk_sel.hw
  2456. },
  2457. .num_parents = 1,
  2458. .flags = CLK_SET_RATE_PARENT,
  2459. },
  2460. };
  2461. static struct clk_regmap gxbb_gen_clk = {
  2462. .data = &(struct clk_regmap_gate_data){
  2463. .offset = HHI_GEN_CLK_CNTL,
  2464. .bit_idx = 7,
  2465. },
  2466. .hw.init = &(struct clk_init_data){
  2467. .name = "gen_clk",
  2468. .ops = &clk_regmap_gate_ops,
  2469. .parent_hws = (const struct clk_hw *[]) {
  2470. &gxbb_gen_clk_div.hw
  2471. },
  2472. .num_parents = 1,
  2473. .flags = CLK_SET_RATE_PARENT,
  2474. },
  2475. };
  2476. #define MESON_GATE(_name, _reg, _bit) \
  2477. MESON_PCLK(_name, _reg, _bit, &gxbb_clk81.hw)
  2478. /* Everything Else (EE) domain gates */
  2479. static MESON_GATE(gxbb_ddr, HHI_GCLK_MPEG0, 0);
  2480. static MESON_GATE(gxbb_dos, HHI_GCLK_MPEG0, 1);
  2481. static MESON_GATE(gxbb_isa, HHI_GCLK_MPEG0, 5);
  2482. static MESON_GATE(gxbb_pl301, HHI_GCLK_MPEG0, 6);
  2483. static MESON_GATE(gxbb_periphs, HHI_GCLK_MPEG0, 7);
  2484. static MESON_GATE(gxbb_spicc, HHI_GCLK_MPEG0, 8);
  2485. static MESON_GATE(gxbb_i2c, HHI_GCLK_MPEG0, 9);
  2486. static MESON_GATE(gxbb_sana, HHI_GCLK_MPEG0, 10);
  2487. static MESON_GATE(gxbb_smart_card, HHI_GCLK_MPEG0, 11);
  2488. static MESON_GATE(gxbb_rng0, HHI_GCLK_MPEG0, 12);
  2489. static MESON_GATE(gxbb_uart0, HHI_GCLK_MPEG0, 13);
  2490. static MESON_GATE(gxbb_sdhc, HHI_GCLK_MPEG0, 14);
  2491. static MESON_GATE(gxbb_stream, HHI_GCLK_MPEG0, 15);
  2492. static MESON_GATE(gxbb_async_fifo, HHI_GCLK_MPEG0, 16);
  2493. static MESON_GATE(gxbb_sdio, HHI_GCLK_MPEG0, 17);
  2494. static MESON_GATE(gxbb_abuf, HHI_GCLK_MPEG0, 18);
  2495. static MESON_GATE(gxbb_hiu_iface, HHI_GCLK_MPEG0, 19);
  2496. static MESON_GATE(gxbb_assist_misc, HHI_GCLK_MPEG0, 23);
  2497. static MESON_GATE(gxbb_emmc_a, HHI_GCLK_MPEG0, 24);
  2498. static MESON_GATE(gxbb_emmc_b, HHI_GCLK_MPEG0, 25);
  2499. static MESON_GATE(gxbb_emmc_c, HHI_GCLK_MPEG0, 26);
  2500. static MESON_GATE(gxl_acodec, HHI_GCLK_MPEG0, 28);
  2501. static MESON_GATE(gxbb_spi, HHI_GCLK_MPEG0, 30);
  2502. static MESON_GATE(gxbb_i2s_spdif, HHI_GCLK_MPEG1, 2);
  2503. static MESON_GATE(gxbb_eth, HHI_GCLK_MPEG1, 3);
  2504. static MESON_GATE(gxbb_demux, HHI_GCLK_MPEG1, 4);
  2505. static MESON_GATE(gxbb_blkmv, HHI_GCLK_MPEG1, 14);
  2506. static MESON_GATE(gxbb_aiu, HHI_GCLK_MPEG1, 15);
  2507. static MESON_GATE(gxbb_uart1, HHI_GCLK_MPEG1, 16);
  2508. static MESON_GATE(gxbb_g2d, HHI_GCLK_MPEG1, 20);
  2509. static MESON_GATE(gxbb_usb0, HHI_GCLK_MPEG1, 21);
  2510. static MESON_GATE(gxbb_usb1, HHI_GCLK_MPEG1, 22);
  2511. static MESON_GATE(gxbb_reset, HHI_GCLK_MPEG1, 23);
  2512. static MESON_GATE(gxbb_nand, HHI_GCLK_MPEG1, 24);
  2513. static MESON_GATE(gxbb_dos_parser, HHI_GCLK_MPEG1, 25);
  2514. static MESON_GATE(gxbb_usb, HHI_GCLK_MPEG1, 26);
  2515. static MESON_GATE(gxbb_vdin1, HHI_GCLK_MPEG1, 28);
  2516. static MESON_GATE(gxbb_ahb_arb0, HHI_GCLK_MPEG1, 29);
  2517. static MESON_GATE(gxbb_efuse, HHI_GCLK_MPEG1, 30);
  2518. static MESON_GATE(gxbb_boot_rom, HHI_GCLK_MPEG1, 31);
  2519. static MESON_GATE(gxbb_ahb_data_bus, HHI_GCLK_MPEG2, 1);
  2520. static MESON_GATE(gxbb_ahb_ctrl_bus, HHI_GCLK_MPEG2, 2);
  2521. static MESON_GATE(gxbb_hdmi_intr_sync, HHI_GCLK_MPEG2, 3);
  2522. static MESON_GATE(gxbb_hdmi_pclk, HHI_GCLK_MPEG2, 4);
  2523. static MESON_GATE(gxbb_usb1_ddr_bridge, HHI_GCLK_MPEG2, 8);
  2524. static MESON_GATE(gxbb_usb0_ddr_bridge, HHI_GCLK_MPEG2, 9);
  2525. static MESON_GATE(gxbb_mmc_pclk, HHI_GCLK_MPEG2, 11);
  2526. static MESON_GATE(gxbb_dvin, HHI_GCLK_MPEG2, 12);
  2527. static MESON_GATE(gxbb_uart2, HHI_GCLK_MPEG2, 15);
  2528. static MESON_GATE(gxbb_sar_adc, HHI_GCLK_MPEG2, 22);
  2529. static MESON_GATE(gxbb_vpu_intr, HHI_GCLK_MPEG2, 25);
  2530. static MESON_GATE(gxbb_sec_ahb_ahb3_bridge, HHI_GCLK_MPEG2, 26);
  2531. static MESON_GATE(gxbb_clk81_a53, HHI_GCLK_MPEG2, 29);
  2532. static MESON_GATE(gxbb_vclk2_venci0, HHI_GCLK_OTHER, 1);
  2533. static MESON_GATE(gxbb_vclk2_venci1, HHI_GCLK_OTHER, 2);
  2534. static MESON_GATE(gxbb_vclk2_vencp0, HHI_GCLK_OTHER, 3);
  2535. static MESON_GATE(gxbb_vclk2_vencp1, HHI_GCLK_OTHER, 4);
  2536. static MESON_GATE(gxbb_gclk_venci_int0, HHI_GCLK_OTHER, 8);
  2537. static MESON_GATE(gxbb_gclk_vencp_int, HHI_GCLK_OTHER, 9);
  2538. static MESON_GATE(gxbb_dac_clk, HHI_GCLK_OTHER, 10);
  2539. static MESON_GATE(gxbb_aoclk_gate, HHI_GCLK_OTHER, 14);
  2540. static MESON_GATE(gxbb_iec958_gate, HHI_GCLK_OTHER, 16);
  2541. static MESON_GATE(gxbb_enc480p, HHI_GCLK_OTHER, 20);
  2542. static MESON_GATE(gxbb_rng1, HHI_GCLK_OTHER, 21);
  2543. static MESON_GATE(gxbb_gclk_venci_int1, HHI_GCLK_OTHER, 22);
  2544. static MESON_GATE(gxbb_vclk2_venclmcc, HHI_GCLK_OTHER, 24);
  2545. static MESON_GATE(gxbb_vclk2_vencl, HHI_GCLK_OTHER, 25);
  2546. static MESON_GATE(gxbb_vclk_other, HHI_GCLK_OTHER, 26);
  2547. static MESON_GATE(gxbb_edp, HHI_GCLK_OTHER, 31);
  2548. /* Always On (AO) domain gates */
  2549. static MESON_GATE(gxbb_ao_media_cpu, HHI_GCLK_AO, 0);
  2550. static MESON_GATE(gxbb_ao_ahb_sram, HHI_GCLK_AO, 1);
  2551. static MESON_GATE(gxbb_ao_ahb_bus, HHI_GCLK_AO, 2);
  2552. static MESON_GATE(gxbb_ao_iface, HHI_GCLK_AO, 3);
  2553. static MESON_GATE(gxbb_ao_i2c, HHI_GCLK_AO, 4);
  2554. /* AIU gates */
  2555. static MESON_PCLK(gxbb_aiu_glue, HHI_GCLK_MPEG1, 6, &gxbb_aiu.hw);
  2556. static MESON_PCLK(gxbb_iec958, HHI_GCLK_MPEG1, 7, &gxbb_aiu_glue.hw);
  2557. static MESON_PCLK(gxbb_i2s_out, HHI_GCLK_MPEG1, 8, &gxbb_aiu_glue.hw);
  2558. static MESON_PCLK(gxbb_amclk, HHI_GCLK_MPEG1, 9, &gxbb_aiu_glue.hw);
  2559. static MESON_PCLK(gxbb_aififo2, HHI_GCLK_MPEG1, 10, &gxbb_aiu_glue.hw);
  2560. static MESON_PCLK(gxbb_mixer, HHI_GCLK_MPEG1, 11, &gxbb_aiu_glue.hw);
  2561. static MESON_PCLK(gxbb_mixer_iface, HHI_GCLK_MPEG1, 12, &gxbb_aiu_glue.hw);
  2562. static MESON_PCLK(gxbb_adc, HHI_GCLK_MPEG1, 13, &gxbb_aiu_glue.hw);
  2563. /* Array of all clocks provided by this provider */
  2564. static struct clk_hw_onecell_data gxbb_hw_onecell_data = {
  2565. .hws = {
  2566. [CLKID_SYS_PLL] = &gxbb_sys_pll.hw,
  2567. [CLKID_HDMI_PLL] = &gxbb_hdmi_pll.hw,
  2568. [CLKID_FIXED_PLL] = &gxbb_fixed_pll.hw,
  2569. [CLKID_FCLK_DIV2] = &gxbb_fclk_div2.hw,
  2570. [CLKID_FCLK_DIV3] = &gxbb_fclk_div3.hw,
  2571. [CLKID_FCLK_DIV4] = &gxbb_fclk_div4.hw,
  2572. [CLKID_FCLK_DIV5] = &gxbb_fclk_div5.hw,
  2573. [CLKID_FCLK_DIV7] = &gxbb_fclk_div7.hw,
  2574. [CLKID_GP0_PLL] = &gxbb_gp0_pll.hw,
  2575. [CLKID_MPEG_SEL] = &gxbb_mpeg_clk_sel.hw,
  2576. [CLKID_MPEG_DIV] = &gxbb_mpeg_clk_div.hw,
  2577. [CLKID_CLK81] = &gxbb_clk81.hw,
  2578. [CLKID_MPLL0] = &gxbb_mpll0.hw,
  2579. [CLKID_MPLL1] = &gxbb_mpll1.hw,
  2580. [CLKID_MPLL2] = &gxbb_mpll2.hw,
  2581. [CLKID_DDR] = &gxbb_ddr.hw,
  2582. [CLKID_DOS] = &gxbb_dos.hw,
  2583. [CLKID_ISA] = &gxbb_isa.hw,
  2584. [CLKID_PL301] = &gxbb_pl301.hw,
  2585. [CLKID_PERIPHS] = &gxbb_periphs.hw,
  2586. [CLKID_SPICC] = &gxbb_spicc.hw,
  2587. [CLKID_I2C] = &gxbb_i2c.hw,
  2588. [CLKID_SAR_ADC] = &gxbb_sar_adc.hw,
  2589. [CLKID_SMART_CARD] = &gxbb_smart_card.hw,
  2590. [CLKID_RNG0] = &gxbb_rng0.hw,
  2591. [CLKID_UART0] = &gxbb_uart0.hw,
  2592. [CLKID_SDHC] = &gxbb_sdhc.hw,
  2593. [CLKID_STREAM] = &gxbb_stream.hw,
  2594. [CLKID_ASYNC_FIFO] = &gxbb_async_fifo.hw,
  2595. [CLKID_SDIO] = &gxbb_sdio.hw,
  2596. [CLKID_ABUF] = &gxbb_abuf.hw,
  2597. [CLKID_HIU_IFACE] = &gxbb_hiu_iface.hw,
  2598. [CLKID_ASSIST_MISC] = &gxbb_assist_misc.hw,
  2599. [CLKID_SPI] = &gxbb_spi.hw,
  2600. [CLKID_I2S_SPDIF] = &gxbb_i2s_spdif.hw,
  2601. [CLKID_ETH] = &gxbb_eth.hw,
  2602. [CLKID_DEMUX] = &gxbb_demux.hw,
  2603. [CLKID_AIU_GLUE] = &gxbb_aiu_glue.hw,
  2604. [CLKID_IEC958] = &gxbb_iec958.hw,
  2605. [CLKID_I2S_OUT] = &gxbb_i2s_out.hw,
  2606. [CLKID_AMCLK] = &gxbb_amclk.hw,
  2607. [CLKID_AIFIFO2] = &gxbb_aififo2.hw,
  2608. [CLKID_MIXER] = &gxbb_mixer.hw,
  2609. [CLKID_MIXER_IFACE] = &gxbb_mixer_iface.hw,
  2610. [CLKID_ADC] = &gxbb_adc.hw,
  2611. [CLKID_BLKMV] = &gxbb_blkmv.hw,
  2612. [CLKID_AIU] = &gxbb_aiu.hw,
  2613. [CLKID_UART1] = &gxbb_uart1.hw,
  2614. [CLKID_G2D] = &gxbb_g2d.hw,
  2615. [CLKID_USB0] = &gxbb_usb0.hw,
  2616. [CLKID_USB1] = &gxbb_usb1.hw,
  2617. [CLKID_RESET] = &gxbb_reset.hw,
  2618. [CLKID_NAND] = &gxbb_nand.hw,
  2619. [CLKID_DOS_PARSER] = &gxbb_dos_parser.hw,
  2620. [CLKID_USB] = &gxbb_usb.hw,
  2621. [CLKID_VDIN1] = &gxbb_vdin1.hw,
  2622. [CLKID_AHB_ARB0] = &gxbb_ahb_arb0.hw,
  2623. [CLKID_EFUSE] = &gxbb_efuse.hw,
  2624. [CLKID_BOOT_ROM] = &gxbb_boot_rom.hw,
  2625. [CLKID_AHB_DATA_BUS] = &gxbb_ahb_data_bus.hw,
  2626. [CLKID_AHB_CTRL_BUS] = &gxbb_ahb_ctrl_bus.hw,
  2627. [CLKID_HDMI_INTR_SYNC] = &gxbb_hdmi_intr_sync.hw,
  2628. [CLKID_HDMI_PCLK] = &gxbb_hdmi_pclk.hw,
  2629. [CLKID_USB1_DDR_BRIDGE] = &gxbb_usb1_ddr_bridge.hw,
  2630. [CLKID_USB0_DDR_BRIDGE] = &gxbb_usb0_ddr_bridge.hw,
  2631. [CLKID_MMC_PCLK] = &gxbb_mmc_pclk.hw,
  2632. [CLKID_DVIN] = &gxbb_dvin.hw,
  2633. [CLKID_UART2] = &gxbb_uart2.hw,
  2634. [CLKID_SANA] = &gxbb_sana.hw,
  2635. [CLKID_VPU_INTR] = &gxbb_vpu_intr.hw,
  2636. [CLKID_SEC_AHB_AHB3_BRIDGE] = &gxbb_sec_ahb_ahb3_bridge.hw,
  2637. [CLKID_CLK81_A53] = &gxbb_clk81_a53.hw,
  2638. [CLKID_VCLK2_VENCI0] = &gxbb_vclk2_venci0.hw,
  2639. [CLKID_VCLK2_VENCI1] = &gxbb_vclk2_venci1.hw,
  2640. [CLKID_VCLK2_VENCP0] = &gxbb_vclk2_vencp0.hw,
  2641. [CLKID_VCLK2_VENCP1] = &gxbb_vclk2_vencp1.hw,
  2642. [CLKID_GCLK_VENCI_INT0] = &gxbb_gclk_venci_int0.hw,
  2643. [CLKID_GCLK_VENCI_INT] = &gxbb_gclk_vencp_int.hw,
  2644. [CLKID_DAC_CLK] = &gxbb_dac_clk.hw,
  2645. [CLKID_AOCLK_GATE] = &gxbb_aoclk_gate.hw,
  2646. [CLKID_IEC958_GATE] = &gxbb_iec958_gate.hw,
  2647. [CLKID_ENC480P] = &gxbb_enc480p.hw,
  2648. [CLKID_RNG1] = &gxbb_rng1.hw,
  2649. [CLKID_GCLK_VENCI_INT1] = &gxbb_gclk_venci_int1.hw,
  2650. [CLKID_VCLK2_VENCLMCC] = &gxbb_vclk2_venclmcc.hw,
  2651. [CLKID_VCLK2_VENCL] = &gxbb_vclk2_vencl.hw,
  2652. [CLKID_VCLK_OTHER] = &gxbb_vclk_other.hw,
  2653. [CLKID_EDP] = &gxbb_edp.hw,
  2654. [CLKID_AO_MEDIA_CPU] = &gxbb_ao_media_cpu.hw,
  2655. [CLKID_AO_AHB_SRAM] = &gxbb_ao_ahb_sram.hw,
  2656. [CLKID_AO_AHB_BUS] = &gxbb_ao_ahb_bus.hw,
  2657. [CLKID_AO_IFACE] = &gxbb_ao_iface.hw,
  2658. [CLKID_AO_I2C] = &gxbb_ao_i2c.hw,
  2659. [CLKID_SD_EMMC_A] = &gxbb_emmc_a.hw,
  2660. [CLKID_SD_EMMC_B] = &gxbb_emmc_b.hw,
  2661. [CLKID_SD_EMMC_C] = &gxbb_emmc_c.hw,
  2662. [CLKID_SAR_ADC_CLK] = &gxbb_sar_adc_clk.hw,
  2663. [CLKID_SAR_ADC_SEL] = &gxbb_sar_adc_clk_sel.hw,
  2664. [CLKID_SAR_ADC_DIV] = &gxbb_sar_adc_clk_div.hw,
  2665. [CLKID_MALI_0_SEL] = &gxbb_mali_0_sel.hw,
  2666. [CLKID_MALI_0_DIV] = &gxbb_mali_0_div.hw,
  2667. [CLKID_MALI_0] = &gxbb_mali_0.hw,
  2668. [CLKID_MALI_1_SEL] = &gxbb_mali_1_sel.hw,
  2669. [CLKID_MALI_1_DIV] = &gxbb_mali_1_div.hw,
  2670. [CLKID_MALI_1] = &gxbb_mali_1.hw,
  2671. [CLKID_MALI] = &gxbb_mali.hw,
  2672. [CLKID_CTS_AMCLK] = &gxbb_cts_amclk.hw,
  2673. [CLKID_CTS_AMCLK_SEL] = &gxbb_cts_amclk_sel.hw,
  2674. [CLKID_CTS_AMCLK_DIV] = &gxbb_cts_amclk_div.hw,
  2675. [CLKID_CTS_MCLK_I958] = &gxbb_cts_mclk_i958.hw,
  2676. [CLKID_CTS_MCLK_I958_SEL] = &gxbb_cts_mclk_i958_sel.hw,
  2677. [CLKID_CTS_MCLK_I958_DIV] = &gxbb_cts_mclk_i958_div.hw,
  2678. [CLKID_CTS_I958] = &gxbb_cts_i958.hw,
  2679. [CLKID_32K_CLK] = &gxbb_32k_clk.hw,
  2680. [CLKID_32K_CLK_SEL] = &gxbb_32k_clk_sel.hw,
  2681. [CLKID_32K_CLK_DIV] = &gxbb_32k_clk_div.hw,
  2682. [CLKID_SD_EMMC_A_CLK0_SEL] = &gxbb_sd_emmc_a_clk0_sel.hw,
  2683. [CLKID_SD_EMMC_A_CLK0_DIV] = &gxbb_sd_emmc_a_clk0_div.hw,
  2684. [CLKID_SD_EMMC_A_CLK0] = &gxbb_sd_emmc_a_clk0.hw,
  2685. [CLKID_SD_EMMC_B_CLK0_SEL] = &gxbb_sd_emmc_b_clk0_sel.hw,
  2686. [CLKID_SD_EMMC_B_CLK0_DIV] = &gxbb_sd_emmc_b_clk0_div.hw,
  2687. [CLKID_SD_EMMC_B_CLK0] = &gxbb_sd_emmc_b_clk0.hw,
  2688. [CLKID_SD_EMMC_C_CLK0_SEL] = &gxbb_sd_emmc_c_clk0_sel.hw,
  2689. [CLKID_SD_EMMC_C_CLK0_DIV] = &gxbb_sd_emmc_c_clk0_div.hw,
  2690. [CLKID_SD_EMMC_C_CLK0] = &gxbb_sd_emmc_c_clk0.hw,
  2691. [CLKID_VPU_0_SEL] = &gxbb_vpu_0_sel.hw,
  2692. [CLKID_VPU_0_DIV] = &gxbb_vpu_0_div.hw,
  2693. [CLKID_VPU_0] = &gxbb_vpu_0.hw,
  2694. [CLKID_VPU_1_SEL] = &gxbb_vpu_1_sel.hw,
  2695. [CLKID_VPU_1_DIV] = &gxbb_vpu_1_div.hw,
  2696. [CLKID_VPU_1] = &gxbb_vpu_1.hw,
  2697. [CLKID_VPU] = &gxbb_vpu.hw,
  2698. [CLKID_VAPB_0_SEL] = &gxbb_vapb_0_sel.hw,
  2699. [CLKID_VAPB_0_DIV] = &gxbb_vapb_0_div.hw,
  2700. [CLKID_VAPB_0] = &gxbb_vapb_0.hw,
  2701. [CLKID_VAPB_1_SEL] = &gxbb_vapb_1_sel.hw,
  2702. [CLKID_VAPB_1_DIV] = &gxbb_vapb_1_div.hw,
  2703. [CLKID_VAPB_1] = &gxbb_vapb_1.hw,
  2704. [CLKID_VAPB_SEL] = &gxbb_vapb_sel.hw,
  2705. [CLKID_VAPB] = &gxbb_vapb.hw,
  2706. [CLKID_HDMI_PLL_PRE_MULT] = &gxbb_hdmi_pll_pre_mult.hw,
  2707. [CLKID_MPLL0_DIV] = &gxbb_mpll0_div.hw,
  2708. [CLKID_MPLL1_DIV] = &gxbb_mpll1_div.hw,
  2709. [CLKID_MPLL2_DIV] = &gxbb_mpll2_div.hw,
  2710. [CLKID_MPLL_PREDIV] = &gxbb_mpll_prediv.hw,
  2711. [CLKID_FCLK_DIV2_DIV] = &gxbb_fclk_div2_div.hw,
  2712. [CLKID_FCLK_DIV3_DIV] = &gxbb_fclk_div3_div.hw,
  2713. [CLKID_FCLK_DIV4_DIV] = &gxbb_fclk_div4_div.hw,
  2714. [CLKID_FCLK_DIV5_DIV] = &gxbb_fclk_div5_div.hw,
  2715. [CLKID_FCLK_DIV7_DIV] = &gxbb_fclk_div7_div.hw,
  2716. [CLKID_VDEC_1_SEL] = &gxbb_vdec_1_sel.hw,
  2717. [CLKID_VDEC_1_DIV] = &gxbb_vdec_1_div.hw,
  2718. [CLKID_VDEC_1] = &gxbb_vdec_1.hw,
  2719. [CLKID_VDEC_HEVC_SEL] = &gxbb_vdec_hevc_sel.hw,
  2720. [CLKID_VDEC_HEVC_DIV] = &gxbb_vdec_hevc_div.hw,
  2721. [CLKID_VDEC_HEVC] = &gxbb_vdec_hevc.hw,
  2722. [CLKID_GEN_CLK_SEL] = &gxbb_gen_clk_sel.hw,
  2723. [CLKID_GEN_CLK_DIV] = &gxbb_gen_clk_div.hw,
  2724. [CLKID_GEN_CLK] = &gxbb_gen_clk.hw,
  2725. [CLKID_FIXED_PLL_DCO] = &gxbb_fixed_pll_dco.hw,
  2726. [CLKID_HDMI_PLL_DCO] = &gxbb_hdmi_pll_dco.hw,
  2727. [CLKID_HDMI_PLL_OD] = &gxbb_hdmi_pll_od.hw,
  2728. [CLKID_HDMI_PLL_OD2] = &gxbb_hdmi_pll_od2.hw,
  2729. [CLKID_SYS_PLL_DCO] = &gxbb_sys_pll_dco.hw,
  2730. [CLKID_GP0_PLL_DCO] = &gxbb_gp0_pll_dco.hw,
  2731. [CLKID_VID_PLL_DIV] = &gxbb_vid_pll_div.hw,
  2732. [CLKID_VID_PLL_SEL] = &gxbb_vid_pll_sel.hw,
  2733. [CLKID_VID_PLL] = &gxbb_vid_pll.hw,
  2734. [CLKID_VCLK_SEL] = &gxbb_vclk_sel.hw,
  2735. [CLKID_VCLK2_SEL] = &gxbb_vclk2_sel.hw,
  2736. [CLKID_VCLK_INPUT] = &gxbb_vclk_input.hw,
  2737. [CLKID_VCLK2_INPUT] = &gxbb_vclk2_input.hw,
  2738. [CLKID_VCLK_DIV] = &gxbb_vclk_div.hw,
  2739. [CLKID_VCLK2_DIV] = &gxbb_vclk2_div.hw,
  2740. [CLKID_VCLK] = &gxbb_vclk.hw,
  2741. [CLKID_VCLK2] = &gxbb_vclk2.hw,
  2742. [CLKID_VCLK_DIV1] = &gxbb_vclk_div1.hw,
  2743. [CLKID_VCLK_DIV2_EN] = &gxbb_vclk_div2_en.hw,
  2744. [CLKID_VCLK_DIV2] = &gxbb_vclk_div2.hw,
  2745. [CLKID_VCLK_DIV4_EN] = &gxbb_vclk_div4_en.hw,
  2746. [CLKID_VCLK_DIV4] = &gxbb_vclk_div4.hw,
  2747. [CLKID_VCLK_DIV6_EN] = &gxbb_vclk_div6_en.hw,
  2748. [CLKID_VCLK_DIV6] = &gxbb_vclk_div6.hw,
  2749. [CLKID_VCLK_DIV12_EN] = &gxbb_vclk_div12_en.hw,
  2750. [CLKID_VCLK_DIV12] = &gxbb_vclk_div12.hw,
  2751. [CLKID_VCLK2_DIV1] = &gxbb_vclk2_div1.hw,
  2752. [CLKID_VCLK2_DIV2_EN] = &gxbb_vclk2_div2_en.hw,
  2753. [CLKID_VCLK2_DIV2] = &gxbb_vclk2_div2.hw,
  2754. [CLKID_VCLK2_DIV4_EN] = &gxbb_vclk2_div4_en.hw,
  2755. [CLKID_VCLK2_DIV4] = &gxbb_vclk2_div4.hw,
  2756. [CLKID_VCLK2_DIV6_EN] = &gxbb_vclk2_div6_en.hw,
  2757. [CLKID_VCLK2_DIV6] = &gxbb_vclk2_div6.hw,
  2758. [CLKID_VCLK2_DIV12_EN] = &gxbb_vclk2_div12_en.hw,
  2759. [CLKID_VCLK2_DIV12] = &gxbb_vclk2_div12.hw,
  2760. [CLKID_CTS_ENCI_SEL] = &gxbb_cts_enci_sel.hw,
  2761. [CLKID_CTS_ENCP_SEL] = &gxbb_cts_encp_sel.hw,
  2762. [CLKID_CTS_VDAC_SEL] = &gxbb_cts_vdac_sel.hw,
  2763. [CLKID_HDMI_TX_SEL] = &gxbb_hdmi_tx_sel.hw,
  2764. [CLKID_CTS_ENCI] = &gxbb_cts_enci.hw,
  2765. [CLKID_CTS_ENCP] = &gxbb_cts_encp.hw,
  2766. [CLKID_CTS_VDAC] = &gxbb_cts_vdac.hw,
  2767. [CLKID_HDMI_TX] = &gxbb_hdmi_tx.hw,
  2768. [CLKID_HDMI_SEL] = &gxbb_hdmi_sel.hw,
  2769. [CLKID_HDMI_DIV] = &gxbb_hdmi_div.hw,
  2770. [CLKID_HDMI] = &gxbb_hdmi.hw,
  2771. [NR_CLKS] = NULL,
  2772. },
  2773. .num = NR_CLKS,
  2774. };
  2775. static struct clk_hw_onecell_data gxl_hw_onecell_data = {
  2776. .hws = {
  2777. [CLKID_SYS_PLL] = &gxbb_sys_pll.hw,
  2778. [CLKID_HDMI_PLL] = &gxl_hdmi_pll.hw,
  2779. [CLKID_FIXED_PLL] = &gxbb_fixed_pll.hw,
  2780. [CLKID_FCLK_DIV2] = &gxbb_fclk_div2.hw,
  2781. [CLKID_FCLK_DIV3] = &gxbb_fclk_div3.hw,
  2782. [CLKID_FCLK_DIV4] = &gxbb_fclk_div4.hw,
  2783. [CLKID_FCLK_DIV5] = &gxbb_fclk_div5.hw,
  2784. [CLKID_FCLK_DIV7] = &gxbb_fclk_div7.hw,
  2785. [CLKID_GP0_PLL] = &gxbb_gp0_pll.hw,
  2786. [CLKID_MPEG_SEL] = &gxbb_mpeg_clk_sel.hw,
  2787. [CLKID_MPEG_DIV] = &gxbb_mpeg_clk_div.hw,
  2788. [CLKID_CLK81] = &gxbb_clk81.hw,
  2789. [CLKID_MPLL0] = &gxbb_mpll0.hw,
  2790. [CLKID_MPLL1] = &gxbb_mpll1.hw,
  2791. [CLKID_MPLL2] = &gxbb_mpll2.hw,
  2792. [CLKID_DDR] = &gxbb_ddr.hw,
  2793. [CLKID_DOS] = &gxbb_dos.hw,
  2794. [CLKID_ISA] = &gxbb_isa.hw,
  2795. [CLKID_PL301] = &gxbb_pl301.hw,
  2796. [CLKID_PERIPHS] = &gxbb_periphs.hw,
  2797. [CLKID_SPICC] = &gxbb_spicc.hw,
  2798. [CLKID_I2C] = &gxbb_i2c.hw,
  2799. [CLKID_SAR_ADC] = &gxbb_sar_adc.hw,
  2800. [CLKID_SMART_CARD] = &gxbb_smart_card.hw,
  2801. [CLKID_RNG0] = &gxbb_rng0.hw,
  2802. [CLKID_UART0] = &gxbb_uart0.hw,
  2803. [CLKID_SDHC] = &gxbb_sdhc.hw,
  2804. [CLKID_STREAM] = &gxbb_stream.hw,
  2805. [CLKID_ASYNC_FIFO] = &gxbb_async_fifo.hw,
  2806. [CLKID_SDIO] = &gxbb_sdio.hw,
  2807. [CLKID_ABUF] = &gxbb_abuf.hw,
  2808. [CLKID_HIU_IFACE] = &gxbb_hiu_iface.hw,
  2809. [CLKID_ASSIST_MISC] = &gxbb_assist_misc.hw,
  2810. [CLKID_SPI] = &gxbb_spi.hw,
  2811. [CLKID_I2S_SPDIF] = &gxbb_i2s_spdif.hw,
  2812. [CLKID_ETH] = &gxbb_eth.hw,
  2813. [CLKID_DEMUX] = &gxbb_demux.hw,
  2814. [CLKID_AIU_GLUE] = &gxbb_aiu_glue.hw,
  2815. [CLKID_IEC958] = &gxbb_iec958.hw,
  2816. [CLKID_I2S_OUT] = &gxbb_i2s_out.hw,
  2817. [CLKID_AMCLK] = &gxbb_amclk.hw,
  2818. [CLKID_AIFIFO2] = &gxbb_aififo2.hw,
  2819. [CLKID_MIXER] = &gxbb_mixer.hw,
  2820. [CLKID_MIXER_IFACE] = &gxbb_mixer_iface.hw,
  2821. [CLKID_ADC] = &gxbb_adc.hw,
  2822. [CLKID_BLKMV] = &gxbb_blkmv.hw,
  2823. [CLKID_AIU] = &gxbb_aiu.hw,
  2824. [CLKID_UART1] = &gxbb_uart1.hw,
  2825. [CLKID_G2D] = &gxbb_g2d.hw,
  2826. [CLKID_USB0] = &gxbb_usb0.hw,
  2827. [CLKID_USB1] = &gxbb_usb1.hw,
  2828. [CLKID_RESET] = &gxbb_reset.hw,
  2829. [CLKID_NAND] = &gxbb_nand.hw,
  2830. [CLKID_DOS_PARSER] = &gxbb_dos_parser.hw,
  2831. [CLKID_USB] = &gxbb_usb.hw,
  2832. [CLKID_VDIN1] = &gxbb_vdin1.hw,
  2833. [CLKID_AHB_ARB0] = &gxbb_ahb_arb0.hw,
  2834. [CLKID_EFUSE] = &gxbb_efuse.hw,
  2835. [CLKID_BOOT_ROM] = &gxbb_boot_rom.hw,
  2836. [CLKID_AHB_DATA_BUS] = &gxbb_ahb_data_bus.hw,
  2837. [CLKID_AHB_CTRL_BUS] = &gxbb_ahb_ctrl_bus.hw,
  2838. [CLKID_HDMI_INTR_SYNC] = &gxbb_hdmi_intr_sync.hw,
  2839. [CLKID_HDMI_PCLK] = &gxbb_hdmi_pclk.hw,
  2840. [CLKID_USB1_DDR_BRIDGE] = &gxbb_usb1_ddr_bridge.hw,
  2841. [CLKID_USB0_DDR_BRIDGE] = &gxbb_usb0_ddr_bridge.hw,
  2842. [CLKID_MMC_PCLK] = &gxbb_mmc_pclk.hw,
  2843. [CLKID_DVIN] = &gxbb_dvin.hw,
  2844. [CLKID_UART2] = &gxbb_uart2.hw,
  2845. [CLKID_SANA] = &gxbb_sana.hw,
  2846. [CLKID_VPU_INTR] = &gxbb_vpu_intr.hw,
  2847. [CLKID_SEC_AHB_AHB3_BRIDGE] = &gxbb_sec_ahb_ahb3_bridge.hw,
  2848. [CLKID_CLK81_A53] = &gxbb_clk81_a53.hw,
  2849. [CLKID_VCLK2_VENCI0] = &gxbb_vclk2_venci0.hw,
  2850. [CLKID_VCLK2_VENCI1] = &gxbb_vclk2_venci1.hw,
  2851. [CLKID_VCLK2_VENCP0] = &gxbb_vclk2_vencp0.hw,
  2852. [CLKID_VCLK2_VENCP1] = &gxbb_vclk2_vencp1.hw,
  2853. [CLKID_GCLK_VENCI_INT0] = &gxbb_gclk_venci_int0.hw,
  2854. [CLKID_GCLK_VENCI_INT] = &gxbb_gclk_vencp_int.hw,
  2855. [CLKID_DAC_CLK] = &gxbb_dac_clk.hw,
  2856. [CLKID_AOCLK_GATE] = &gxbb_aoclk_gate.hw,
  2857. [CLKID_IEC958_GATE] = &gxbb_iec958_gate.hw,
  2858. [CLKID_ENC480P] = &gxbb_enc480p.hw,
  2859. [CLKID_RNG1] = &gxbb_rng1.hw,
  2860. [CLKID_GCLK_VENCI_INT1] = &gxbb_gclk_venci_int1.hw,
  2861. [CLKID_VCLK2_VENCLMCC] = &gxbb_vclk2_venclmcc.hw,
  2862. [CLKID_VCLK2_VENCL] = &gxbb_vclk2_vencl.hw,
  2863. [CLKID_VCLK_OTHER] = &gxbb_vclk_other.hw,
  2864. [CLKID_EDP] = &gxbb_edp.hw,
  2865. [CLKID_AO_MEDIA_CPU] = &gxbb_ao_media_cpu.hw,
  2866. [CLKID_AO_AHB_SRAM] = &gxbb_ao_ahb_sram.hw,
  2867. [CLKID_AO_AHB_BUS] = &gxbb_ao_ahb_bus.hw,
  2868. [CLKID_AO_IFACE] = &gxbb_ao_iface.hw,
  2869. [CLKID_AO_I2C] = &gxbb_ao_i2c.hw,
  2870. [CLKID_SD_EMMC_A] = &gxbb_emmc_a.hw,
  2871. [CLKID_SD_EMMC_B] = &gxbb_emmc_b.hw,
  2872. [CLKID_SD_EMMC_C] = &gxbb_emmc_c.hw,
  2873. [CLKID_SAR_ADC_CLK] = &gxbb_sar_adc_clk.hw,
  2874. [CLKID_SAR_ADC_SEL] = &gxbb_sar_adc_clk_sel.hw,
  2875. [CLKID_SAR_ADC_DIV] = &gxbb_sar_adc_clk_div.hw,
  2876. [CLKID_MALI_0_SEL] = &gxbb_mali_0_sel.hw,
  2877. [CLKID_MALI_0_DIV] = &gxbb_mali_0_div.hw,
  2878. [CLKID_MALI_0] = &gxbb_mali_0.hw,
  2879. [CLKID_MALI_1_SEL] = &gxbb_mali_1_sel.hw,
  2880. [CLKID_MALI_1_DIV] = &gxbb_mali_1_div.hw,
  2881. [CLKID_MALI_1] = &gxbb_mali_1.hw,
  2882. [CLKID_MALI] = &gxbb_mali.hw,
  2883. [CLKID_CTS_AMCLK] = &gxbb_cts_amclk.hw,
  2884. [CLKID_CTS_AMCLK_SEL] = &gxbb_cts_amclk_sel.hw,
  2885. [CLKID_CTS_AMCLK_DIV] = &gxbb_cts_amclk_div.hw,
  2886. [CLKID_CTS_MCLK_I958] = &gxbb_cts_mclk_i958.hw,
  2887. [CLKID_CTS_MCLK_I958_SEL] = &gxbb_cts_mclk_i958_sel.hw,
  2888. [CLKID_CTS_MCLK_I958_DIV] = &gxbb_cts_mclk_i958_div.hw,
  2889. [CLKID_CTS_I958] = &gxbb_cts_i958.hw,
  2890. [CLKID_32K_CLK] = &gxbb_32k_clk.hw,
  2891. [CLKID_32K_CLK_SEL] = &gxbb_32k_clk_sel.hw,
  2892. [CLKID_32K_CLK_DIV] = &gxbb_32k_clk_div.hw,
  2893. [CLKID_SD_EMMC_A_CLK0_SEL] = &gxbb_sd_emmc_a_clk0_sel.hw,
  2894. [CLKID_SD_EMMC_A_CLK0_DIV] = &gxbb_sd_emmc_a_clk0_div.hw,
  2895. [CLKID_SD_EMMC_A_CLK0] = &gxbb_sd_emmc_a_clk0.hw,
  2896. [CLKID_SD_EMMC_B_CLK0_SEL] = &gxbb_sd_emmc_b_clk0_sel.hw,
  2897. [CLKID_SD_EMMC_B_CLK0_DIV] = &gxbb_sd_emmc_b_clk0_div.hw,
  2898. [CLKID_SD_EMMC_B_CLK0] = &gxbb_sd_emmc_b_clk0.hw,
  2899. [CLKID_SD_EMMC_C_CLK0_SEL] = &gxbb_sd_emmc_c_clk0_sel.hw,
  2900. [CLKID_SD_EMMC_C_CLK0_DIV] = &gxbb_sd_emmc_c_clk0_div.hw,
  2901. [CLKID_SD_EMMC_C_CLK0] = &gxbb_sd_emmc_c_clk0.hw,
  2902. [CLKID_VPU_0_SEL] = &gxbb_vpu_0_sel.hw,
  2903. [CLKID_VPU_0_DIV] = &gxbb_vpu_0_div.hw,
  2904. [CLKID_VPU_0] = &gxbb_vpu_0.hw,
  2905. [CLKID_VPU_1_SEL] = &gxbb_vpu_1_sel.hw,
  2906. [CLKID_VPU_1_DIV] = &gxbb_vpu_1_div.hw,
  2907. [CLKID_VPU_1] = &gxbb_vpu_1.hw,
  2908. [CLKID_VPU] = &gxbb_vpu.hw,
  2909. [CLKID_VAPB_0_SEL] = &gxbb_vapb_0_sel.hw,
  2910. [CLKID_VAPB_0_DIV] = &gxbb_vapb_0_div.hw,
  2911. [CLKID_VAPB_0] = &gxbb_vapb_0.hw,
  2912. [CLKID_VAPB_1_SEL] = &gxbb_vapb_1_sel.hw,
  2913. [CLKID_VAPB_1_DIV] = &gxbb_vapb_1_div.hw,
  2914. [CLKID_VAPB_1] = &gxbb_vapb_1.hw,
  2915. [CLKID_VAPB_SEL] = &gxbb_vapb_sel.hw,
  2916. [CLKID_VAPB] = &gxbb_vapb.hw,
  2917. [CLKID_MPLL0_DIV] = &gxl_mpll0_div.hw,
  2918. [CLKID_MPLL1_DIV] = &gxbb_mpll1_div.hw,
  2919. [CLKID_MPLL2_DIV] = &gxbb_mpll2_div.hw,
  2920. [CLKID_MPLL_PREDIV] = &gxbb_mpll_prediv.hw,
  2921. [CLKID_FCLK_DIV2_DIV] = &gxbb_fclk_div2_div.hw,
  2922. [CLKID_FCLK_DIV3_DIV] = &gxbb_fclk_div3_div.hw,
  2923. [CLKID_FCLK_DIV4_DIV] = &gxbb_fclk_div4_div.hw,
  2924. [CLKID_FCLK_DIV5_DIV] = &gxbb_fclk_div5_div.hw,
  2925. [CLKID_FCLK_DIV7_DIV] = &gxbb_fclk_div7_div.hw,
  2926. [CLKID_VDEC_1_SEL] = &gxbb_vdec_1_sel.hw,
  2927. [CLKID_VDEC_1_DIV] = &gxbb_vdec_1_div.hw,
  2928. [CLKID_VDEC_1] = &gxbb_vdec_1.hw,
  2929. [CLKID_VDEC_HEVC_SEL] = &gxbb_vdec_hevc_sel.hw,
  2930. [CLKID_VDEC_HEVC_DIV] = &gxbb_vdec_hevc_div.hw,
  2931. [CLKID_VDEC_HEVC] = &gxbb_vdec_hevc.hw,
  2932. [CLKID_GEN_CLK_SEL] = &gxbb_gen_clk_sel.hw,
  2933. [CLKID_GEN_CLK_DIV] = &gxbb_gen_clk_div.hw,
  2934. [CLKID_GEN_CLK] = &gxbb_gen_clk.hw,
  2935. [CLKID_FIXED_PLL_DCO] = &gxbb_fixed_pll_dco.hw,
  2936. [CLKID_HDMI_PLL_DCO] = &gxl_hdmi_pll_dco.hw,
  2937. [CLKID_HDMI_PLL_OD] = &gxl_hdmi_pll_od.hw,
  2938. [CLKID_HDMI_PLL_OD2] = &gxl_hdmi_pll_od2.hw,
  2939. [CLKID_SYS_PLL_DCO] = &gxbb_sys_pll_dco.hw,
  2940. [CLKID_GP0_PLL_DCO] = &gxl_gp0_pll_dco.hw,
  2941. [CLKID_VID_PLL_DIV] = &gxbb_vid_pll_div.hw,
  2942. [CLKID_VID_PLL_SEL] = &gxbb_vid_pll_sel.hw,
  2943. [CLKID_VID_PLL] = &gxbb_vid_pll.hw,
  2944. [CLKID_VCLK_SEL] = &gxbb_vclk_sel.hw,
  2945. [CLKID_VCLK2_SEL] = &gxbb_vclk2_sel.hw,
  2946. [CLKID_VCLK_INPUT] = &gxbb_vclk_input.hw,
  2947. [CLKID_VCLK2_INPUT] = &gxbb_vclk2_input.hw,
  2948. [CLKID_VCLK_DIV] = &gxbb_vclk_div.hw,
  2949. [CLKID_VCLK2_DIV] = &gxbb_vclk2_div.hw,
  2950. [CLKID_VCLK] = &gxbb_vclk.hw,
  2951. [CLKID_VCLK2] = &gxbb_vclk2.hw,
  2952. [CLKID_VCLK_DIV1] = &gxbb_vclk_div1.hw,
  2953. [CLKID_VCLK_DIV2_EN] = &gxbb_vclk_div2_en.hw,
  2954. [CLKID_VCLK_DIV2] = &gxbb_vclk_div2.hw,
  2955. [CLKID_VCLK_DIV4_EN] = &gxbb_vclk_div4_en.hw,
  2956. [CLKID_VCLK_DIV4] = &gxbb_vclk_div4.hw,
  2957. [CLKID_VCLK_DIV6_EN] = &gxbb_vclk_div6_en.hw,
  2958. [CLKID_VCLK_DIV6] = &gxbb_vclk_div6.hw,
  2959. [CLKID_VCLK_DIV12_EN] = &gxbb_vclk_div12_en.hw,
  2960. [CLKID_VCLK_DIV12] = &gxbb_vclk_div12.hw,
  2961. [CLKID_VCLK2_DIV1] = &gxbb_vclk2_div1.hw,
  2962. [CLKID_VCLK2_DIV2_EN] = &gxbb_vclk2_div2_en.hw,
  2963. [CLKID_VCLK2_DIV2] = &gxbb_vclk2_div2.hw,
  2964. [CLKID_VCLK2_DIV4_EN] = &gxbb_vclk2_div4_en.hw,
  2965. [CLKID_VCLK2_DIV4] = &gxbb_vclk2_div4.hw,
  2966. [CLKID_VCLK2_DIV6_EN] = &gxbb_vclk2_div6_en.hw,
  2967. [CLKID_VCLK2_DIV6] = &gxbb_vclk2_div6.hw,
  2968. [CLKID_VCLK2_DIV12_EN] = &gxbb_vclk2_div12_en.hw,
  2969. [CLKID_VCLK2_DIV12] = &gxbb_vclk2_div12.hw,
  2970. [CLKID_CTS_ENCI_SEL] = &gxbb_cts_enci_sel.hw,
  2971. [CLKID_CTS_ENCP_SEL] = &gxbb_cts_encp_sel.hw,
  2972. [CLKID_CTS_VDAC_SEL] = &gxbb_cts_vdac_sel.hw,
  2973. [CLKID_HDMI_TX_SEL] = &gxbb_hdmi_tx_sel.hw,
  2974. [CLKID_CTS_ENCI] = &gxbb_cts_enci.hw,
  2975. [CLKID_CTS_ENCP] = &gxbb_cts_encp.hw,
  2976. [CLKID_CTS_VDAC] = &gxbb_cts_vdac.hw,
  2977. [CLKID_HDMI_TX] = &gxbb_hdmi_tx.hw,
  2978. [CLKID_HDMI_SEL] = &gxbb_hdmi_sel.hw,
  2979. [CLKID_HDMI_DIV] = &gxbb_hdmi_div.hw,
  2980. [CLKID_HDMI] = &gxbb_hdmi.hw,
  2981. [CLKID_ACODEC] = &gxl_acodec.hw,
  2982. [NR_CLKS] = NULL,
  2983. },
  2984. .num = NR_CLKS,
  2985. };
  2986. static struct clk_regmap *const gxbb_clk_regmaps[] = {
  2987. &gxbb_clk81,
  2988. &gxbb_ddr,
  2989. &gxbb_dos,
  2990. &gxbb_isa,
  2991. &gxbb_pl301,
  2992. &gxbb_periphs,
  2993. &gxbb_spicc,
  2994. &gxbb_i2c,
  2995. &gxbb_sar_adc,
  2996. &gxbb_smart_card,
  2997. &gxbb_rng0,
  2998. &gxbb_uart0,
  2999. &gxbb_sdhc,
  3000. &gxbb_stream,
  3001. &gxbb_async_fifo,
  3002. &gxbb_sdio,
  3003. &gxbb_abuf,
  3004. &gxbb_hiu_iface,
  3005. &gxbb_assist_misc,
  3006. &gxbb_spi,
  3007. &gxbb_i2s_spdif,
  3008. &gxbb_eth,
  3009. &gxbb_demux,
  3010. &gxbb_aiu_glue,
  3011. &gxbb_iec958,
  3012. &gxbb_i2s_out,
  3013. &gxbb_amclk,
  3014. &gxbb_aififo2,
  3015. &gxbb_mixer,
  3016. &gxbb_mixer_iface,
  3017. &gxbb_adc,
  3018. &gxbb_blkmv,
  3019. &gxbb_aiu,
  3020. &gxbb_uart1,
  3021. &gxbb_g2d,
  3022. &gxbb_usb0,
  3023. &gxbb_usb1,
  3024. &gxbb_reset,
  3025. &gxbb_nand,
  3026. &gxbb_dos_parser,
  3027. &gxbb_usb,
  3028. &gxbb_vdin1,
  3029. &gxbb_ahb_arb0,
  3030. &gxbb_efuse,
  3031. &gxbb_boot_rom,
  3032. &gxbb_ahb_data_bus,
  3033. &gxbb_ahb_ctrl_bus,
  3034. &gxbb_hdmi_intr_sync,
  3035. &gxbb_hdmi_pclk,
  3036. &gxbb_usb1_ddr_bridge,
  3037. &gxbb_usb0_ddr_bridge,
  3038. &gxbb_mmc_pclk,
  3039. &gxbb_dvin,
  3040. &gxbb_uart2,
  3041. &gxbb_sana,
  3042. &gxbb_vpu_intr,
  3043. &gxbb_sec_ahb_ahb3_bridge,
  3044. &gxbb_clk81_a53,
  3045. &gxbb_vclk2_venci0,
  3046. &gxbb_vclk2_venci1,
  3047. &gxbb_vclk2_vencp0,
  3048. &gxbb_vclk2_vencp1,
  3049. &gxbb_gclk_venci_int0,
  3050. &gxbb_gclk_vencp_int,
  3051. &gxbb_dac_clk,
  3052. &gxbb_aoclk_gate,
  3053. &gxbb_iec958_gate,
  3054. &gxbb_enc480p,
  3055. &gxbb_rng1,
  3056. &gxbb_gclk_venci_int1,
  3057. &gxbb_vclk2_venclmcc,
  3058. &gxbb_vclk2_vencl,
  3059. &gxbb_vclk_other,
  3060. &gxbb_edp,
  3061. &gxbb_ao_media_cpu,
  3062. &gxbb_ao_ahb_sram,
  3063. &gxbb_ao_ahb_bus,
  3064. &gxbb_ao_iface,
  3065. &gxbb_ao_i2c,
  3066. &gxbb_emmc_a,
  3067. &gxbb_emmc_b,
  3068. &gxbb_emmc_c,
  3069. &gxbb_sar_adc_clk,
  3070. &gxbb_mali_0,
  3071. &gxbb_mali_1,
  3072. &gxbb_cts_amclk,
  3073. &gxbb_cts_mclk_i958,
  3074. &gxbb_32k_clk,
  3075. &gxbb_sd_emmc_a_clk0,
  3076. &gxbb_sd_emmc_b_clk0,
  3077. &gxbb_sd_emmc_c_clk0,
  3078. &gxbb_vpu_0,
  3079. &gxbb_vpu_1,
  3080. &gxbb_vapb_0,
  3081. &gxbb_vapb_1,
  3082. &gxbb_vapb,
  3083. &gxbb_mpeg_clk_div,
  3084. &gxbb_sar_adc_clk_div,
  3085. &gxbb_mali_0_div,
  3086. &gxbb_mali_1_div,
  3087. &gxbb_cts_mclk_i958_div,
  3088. &gxbb_32k_clk_div,
  3089. &gxbb_sd_emmc_a_clk0_div,
  3090. &gxbb_sd_emmc_b_clk0_div,
  3091. &gxbb_sd_emmc_c_clk0_div,
  3092. &gxbb_vpu_0_div,
  3093. &gxbb_vpu_1_div,
  3094. &gxbb_vapb_0_div,
  3095. &gxbb_vapb_1_div,
  3096. &gxbb_mpeg_clk_sel,
  3097. &gxbb_sar_adc_clk_sel,
  3098. &gxbb_mali_0_sel,
  3099. &gxbb_mali_1_sel,
  3100. &gxbb_mali,
  3101. &gxbb_cts_amclk_sel,
  3102. &gxbb_cts_mclk_i958_sel,
  3103. &gxbb_cts_i958,
  3104. &gxbb_32k_clk_sel,
  3105. &gxbb_sd_emmc_a_clk0_sel,
  3106. &gxbb_sd_emmc_b_clk0_sel,
  3107. &gxbb_sd_emmc_c_clk0_sel,
  3108. &gxbb_vpu_0_sel,
  3109. &gxbb_vpu_1_sel,
  3110. &gxbb_vpu,
  3111. &gxbb_vapb_0_sel,
  3112. &gxbb_vapb_1_sel,
  3113. &gxbb_vapb_sel,
  3114. &gxbb_mpll0,
  3115. &gxbb_mpll1,
  3116. &gxbb_mpll2,
  3117. &gxbb_mpll0_div,
  3118. &gxbb_mpll1_div,
  3119. &gxbb_mpll2_div,
  3120. &gxbb_cts_amclk_div,
  3121. &gxbb_fixed_pll,
  3122. &gxbb_sys_pll,
  3123. &gxbb_mpll_prediv,
  3124. &gxbb_fclk_div2,
  3125. &gxbb_fclk_div3,
  3126. &gxbb_fclk_div4,
  3127. &gxbb_fclk_div5,
  3128. &gxbb_fclk_div7,
  3129. &gxbb_vdec_1_sel,
  3130. &gxbb_vdec_1_div,
  3131. &gxbb_vdec_1,
  3132. &gxbb_vdec_hevc_sel,
  3133. &gxbb_vdec_hevc_div,
  3134. &gxbb_vdec_hevc,
  3135. &gxbb_gen_clk_sel,
  3136. &gxbb_gen_clk_div,
  3137. &gxbb_gen_clk,
  3138. &gxbb_fixed_pll_dco,
  3139. &gxbb_sys_pll_dco,
  3140. &gxbb_gp0_pll,
  3141. &gxbb_vid_pll,
  3142. &gxbb_vid_pll_sel,
  3143. &gxbb_vid_pll_div,
  3144. &gxbb_vclk,
  3145. &gxbb_vclk_sel,
  3146. &gxbb_vclk_div,
  3147. &gxbb_vclk_input,
  3148. &gxbb_vclk_div1,
  3149. &gxbb_vclk_div2_en,
  3150. &gxbb_vclk_div4_en,
  3151. &gxbb_vclk_div6_en,
  3152. &gxbb_vclk_div12_en,
  3153. &gxbb_vclk2,
  3154. &gxbb_vclk2_sel,
  3155. &gxbb_vclk2_div,
  3156. &gxbb_vclk2_input,
  3157. &gxbb_vclk2_div1,
  3158. &gxbb_vclk2_div2_en,
  3159. &gxbb_vclk2_div4_en,
  3160. &gxbb_vclk2_div6_en,
  3161. &gxbb_vclk2_div12_en,
  3162. &gxbb_cts_enci,
  3163. &gxbb_cts_enci_sel,
  3164. &gxbb_cts_encp,
  3165. &gxbb_cts_encp_sel,
  3166. &gxbb_cts_vdac,
  3167. &gxbb_cts_vdac_sel,
  3168. &gxbb_hdmi_tx,
  3169. &gxbb_hdmi_tx_sel,
  3170. &gxbb_hdmi_sel,
  3171. &gxbb_hdmi_div,
  3172. &gxbb_hdmi,
  3173. &gxbb_gp0_pll_dco,
  3174. &gxbb_hdmi_pll,
  3175. &gxbb_hdmi_pll_od,
  3176. &gxbb_hdmi_pll_od2,
  3177. &gxbb_hdmi_pll_dco,
  3178. };
  3179. static struct clk_regmap *const gxl_clk_regmaps[] = {
  3180. &gxbb_clk81,
  3181. &gxbb_ddr,
  3182. &gxbb_dos,
  3183. &gxbb_isa,
  3184. &gxbb_pl301,
  3185. &gxbb_periphs,
  3186. &gxbb_spicc,
  3187. &gxbb_i2c,
  3188. &gxbb_sar_adc,
  3189. &gxbb_smart_card,
  3190. &gxbb_rng0,
  3191. &gxbb_uart0,
  3192. &gxbb_sdhc,
  3193. &gxbb_stream,
  3194. &gxbb_async_fifo,
  3195. &gxbb_sdio,
  3196. &gxbb_abuf,
  3197. &gxbb_hiu_iface,
  3198. &gxbb_assist_misc,
  3199. &gxbb_spi,
  3200. &gxbb_i2s_spdif,
  3201. &gxbb_eth,
  3202. &gxbb_demux,
  3203. &gxbb_aiu_glue,
  3204. &gxbb_iec958,
  3205. &gxbb_i2s_out,
  3206. &gxbb_amclk,
  3207. &gxbb_aififo2,
  3208. &gxbb_mixer,
  3209. &gxbb_mixer_iface,
  3210. &gxbb_adc,
  3211. &gxbb_blkmv,
  3212. &gxbb_aiu,
  3213. &gxbb_uart1,
  3214. &gxbb_g2d,
  3215. &gxbb_usb0,
  3216. &gxbb_usb1,
  3217. &gxbb_reset,
  3218. &gxbb_nand,
  3219. &gxbb_dos_parser,
  3220. &gxbb_usb,
  3221. &gxbb_vdin1,
  3222. &gxbb_ahb_arb0,
  3223. &gxbb_efuse,
  3224. &gxbb_boot_rom,
  3225. &gxbb_ahb_data_bus,
  3226. &gxbb_ahb_ctrl_bus,
  3227. &gxbb_hdmi_intr_sync,
  3228. &gxbb_hdmi_pclk,
  3229. &gxbb_usb1_ddr_bridge,
  3230. &gxbb_usb0_ddr_bridge,
  3231. &gxbb_mmc_pclk,
  3232. &gxbb_dvin,
  3233. &gxbb_uart2,
  3234. &gxbb_sana,
  3235. &gxbb_vpu_intr,
  3236. &gxbb_sec_ahb_ahb3_bridge,
  3237. &gxbb_clk81_a53,
  3238. &gxbb_vclk2_venci0,
  3239. &gxbb_vclk2_venci1,
  3240. &gxbb_vclk2_vencp0,
  3241. &gxbb_vclk2_vencp1,
  3242. &gxbb_gclk_venci_int0,
  3243. &gxbb_gclk_vencp_int,
  3244. &gxbb_dac_clk,
  3245. &gxbb_aoclk_gate,
  3246. &gxbb_iec958_gate,
  3247. &gxbb_enc480p,
  3248. &gxbb_rng1,
  3249. &gxbb_gclk_venci_int1,
  3250. &gxbb_vclk2_venclmcc,
  3251. &gxbb_vclk2_vencl,
  3252. &gxbb_vclk_other,
  3253. &gxbb_edp,
  3254. &gxbb_ao_media_cpu,
  3255. &gxbb_ao_ahb_sram,
  3256. &gxbb_ao_ahb_bus,
  3257. &gxbb_ao_iface,
  3258. &gxbb_ao_i2c,
  3259. &gxbb_emmc_a,
  3260. &gxbb_emmc_b,
  3261. &gxbb_emmc_c,
  3262. &gxbb_sar_adc_clk,
  3263. &gxbb_mali_0,
  3264. &gxbb_mali_1,
  3265. &gxbb_cts_amclk,
  3266. &gxbb_cts_mclk_i958,
  3267. &gxbb_32k_clk,
  3268. &gxbb_sd_emmc_a_clk0,
  3269. &gxbb_sd_emmc_b_clk0,
  3270. &gxbb_sd_emmc_c_clk0,
  3271. &gxbb_vpu_0,
  3272. &gxbb_vpu_1,
  3273. &gxbb_vapb_0,
  3274. &gxbb_vapb_1,
  3275. &gxbb_vapb,
  3276. &gxbb_mpeg_clk_div,
  3277. &gxbb_sar_adc_clk_div,
  3278. &gxbb_mali_0_div,
  3279. &gxbb_mali_1_div,
  3280. &gxbb_cts_mclk_i958_div,
  3281. &gxbb_32k_clk_div,
  3282. &gxbb_sd_emmc_a_clk0_div,
  3283. &gxbb_sd_emmc_b_clk0_div,
  3284. &gxbb_sd_emmc_c_clk0_div,
  3285. &gxbb_vpu_0_div,
  3286. &gxbb_vpu_1_div,
  3287. &gxbb_vapb_0_div,
  3288. &gxbb_vapb_1_div,
  3289. &gxbb_mpeg_clk_sel,
  3290. &gxbb_sar_adc_clk_sel,
  3291. &gxbb_mali_0_sel,
  3292. &gxbb_mali_1_sel,
  3293. &gxbb_mali,
  3294. &gxbb_cts_amclk_sel,
  3295. &gxbb_cts_mclk_i958_sel,
  3296. &gxbb_cts_i958,
  3297. &gxbb_32k_clk_sel,
  3298. &gxbb_sd_emmc_a_clk0_sel,
  3299. &gxbb_sd_emmc_b_clk0_sel,
  3300. &gxbb_sd_emmc_c_clk0_sel,
  3301. &gxbb_vpu_0_sel,
  3302. &gxbb_vpu_1_sel,
  3303. &gxbb_vpu,
  3304. &gxbb_vapb_0_sel,
  3305. &gxbb_vapb_1_sel,
  3306. &gxbb_vapb_sel,
  3307. &gxbb_mpll0,
  3308. &gxbb_mpll1,
  3309. &gxbb_mpll2,
  3310. &gxl_mpll0_div,
  3311. &gxbb_mpll1_div,
  3312. &gxbb_mpll2_div,
  3313. &gxbb_cts_amclk_div,
  3314. &gxbb_fixed_pll,
  3315. &gxbb_sys_pll,
  3316. &gxbb_mpll_prediv,
  3317. &gxbb_fclk_div2,
  3318. &gxbb_fclk_div3,
  3319. &gxbb_fclk_div4,
  3320. &gxbb_fclk_div5,
  3321. &gxbb_fclk_div7,
  3322. &gxbb_vdec_1_sel,
  3323. &gxbb_vdec_1_div,
  3324. &gxbb_vdec_1,
  3325. &gxbb_vdec_hevc_sel,
  3326. &gxbb_vdec_hevc_div,
  3327. &gxbb_vdec_hevc,
  3328. &gxbb_gen_clk_sel,
  3329. &gxbb_gen_clk_div,
  3330. &gxbb_gen_clk,
  3331. &gxbb_fixed_pll_dco,
  3332. &gxbb_sys_pll_dco,
  3333. &gxbb_gp0_pll,
  3334. &gxbb_vid_pll,
  3335. &gxbb_vid_pll_sel,
  3336. &gxbb_vid_pll_div,
  3337. &gxbb_vclk,
  3338. &gxbb_vclk_sel,
  3339. &gxbb_vclk_div,
  3340. &gxbb_vclk_input,
  3341. &gxbb_vclk_div1,
  3342. &gxbb_vclk_div2_en,
  3343. &gxbb_vclk_div4_en,
  3344. &gxbb_vclk_div6_en,
  3345. &gxbb_vclk_div12_en,
  3346. &gxbb_vclk2,
  3347. &gxbb_vclk2_sel,
  3348. &gxbb_vclk2_div,
  3349. &gxbb_vclk2_input,
  3350. &gxbb_vclk2_div1,
  3351. &gxbb_vclk2_div2_en,
  3352. &gxbb_vclk2_div4_en,
  3353. &gxbb_vclk2_div6_en,
  3354. &gxbb_vclk2_div12_en,
  3355. &gxbb_cts_enci,
  3356. &gxbb_cts_enci_sel,
  3357. &gxbb_cts_encp,
  3358. &gxbb_cts_encp_sel,
  3359. &gxbb_cts_vdac,
  3360. &gxbb_cts_vdac_sel,
  3361. &gxbb_hdmi_tx,
  3362. &gxbb_hdmi_tx_sel,
  3363. &gxbb_hdmi_sel,
  3364. &gxbb_hdmi_div,
  3365. &gxbb_hdmi,
  3366. &gxl_gp0_pll_dco,
  3367. &gxl_hdmi_pll,
  3368. &gxl_hdmi_pll_od,
  3369. &gxl_hdmi_pll_od2,
  3370. &gxl_hdmi_pll_dco,
  3371. &gxl_acodec,
  3372. };
  3373. static const struct meson_eeclkc_data gxbb_clkc_data = {
  3374. .regmap_clks = gxbb_clk_regmaps,
  3375. .regmap_clk_num = ARRAY_SIZE(gxbb_clk_regmaps),
  3376. .hw_onecell_data = &gxbb_hw_onecell_data,
  3377. };
  3378. static const struct meson_eeclkc_data gxl_clkc_data = {
  3379. .regmap_clks = gxl_clk_regmaps,
  3380. .regmap_clk_num = ARRAY_SIZE(gxl_clk_regmaps),
  3381. .hw_onecell_data = &gxl_hw_onecell_data,
  3382. };
  3383. static const struct of_device_id clkc_match_table[] = {
  3384. { .compatible = "amlogic,gxbb-clkc", .data = &gxbb_clkc_data },
  3385. { .compatible = "amlogic,gxl-clkc", .data = &gxl_clkc_data },
  3386. {},
  3387. };
  3388. MODULE_DEVICE_TABLE(of, clkc_match_table);
  3389. static struct platform_driver gxbb_driver = {
  3390. .probe = meson_eeclkc_probe,
  3391. .driver = {
  3392. .name = "gxbb-clkc",
  3393. .of_match_table = clkc_match_table,
  3394. },
  3395. };
  3396. module_platform_driver(gxbb_driver);
  3397. MODULE_LICENSE("GPL v2");