axg.h 4.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168
  1. /* SPDX-License-Identifier: (GPL-2.0+ OR MIT) */
  2. /*
  3. * Copyright (c) 2016 AmLogic, Inc.
  4. * Author: Michael Turquette <[email protected]>
  5. *
  6. * Copyright (c) 2017 Amlogic, inc.
  7. * Author: Qiufang Dai <[email protected]>
  8. *
  9. */
  10. #ifndef __AXG_H
  11. #define __AXG_H
  12. /*
  13. * Clock controller register offsets
  14. *
  15. * Register offsets from the data sheet must be multiplied by 4 before
  16. * adding them to the base address to get the right value.
  17. */
  18. #define HHI_GP0_PLL_CNTL 0x40
  19. #define HHI_GP0_PLL_CNTL2 0x44
  20. #define HHI_GP0_PLL_CNTL3 0x48
  21. #define HHI_GP0_PLL_CNTL4 0x4c
  22. #define HHI_GP0_PLL_CNTL5 0x50
  23. #define HHI_GP0_PLL_STS 0x54
  24. #define HHI_GP0_PLL_CNTL1 0x58
  25. #define HHI_HIFI_PLL_CNTL 0x80
  26. #define HHI_HIFI_PLL_CNTL2 0x84
  27. #define HHI_HIFI_PLL_CNTL3 0x88
  28. #define HHI_HIFI_PLL_CNTL4 0x8C
  29. #define HHI_HIFI_PLL_CNTL5 0x90
  30. #define HHI_HIFI_PLL_STS 0x94
  31. #define HHI_HIFI_PLL_CNTL1 0x98
  32. #define HHI_XTAL_DIVN_CNTL 0xbc
  33. #define HHI_GCLK2_MPEG0 0xc0
  34. #define HHI_GCLK2_MPEG1 0xc4
  35. #define HHI_GCLK2_MPEG2 0xc8
  36. #define HHI_GCLK2_OTHER 0xd0
  37. #define HHI_GCLK2_AO 0xd4
  38. #define HHI_PCIE_PLL_CNTL 0xd8
  39. #define HHI_PCIE_PLL_CNTL1 0xdC
  40. #define HHI_PCIE_PLL_CNTL2 0xe0
  41. #define HHI_PCIE_PLL_CNTL3 0xe4
  42. #define HHI_PCIE_PLL_CNTL4 0xe8
  43. #define HHI_PCIE_PLL_CNTL5 0xec
  44. #define HHI_PCIE_PLL_CNTL6 0xf0
  45. #define HHI_PCIE_PLL_STS 0xf4
  46. #define HHI_MEM_PD_REG0 0x100
  47. #define HHI_VPU_MEM_PD_REG0 0x104
  48. #define HHI_VIID_CLK_DIV 0x128
  49. #define HHI_VIID_CLK_CNTL 0x12c
  50. #define HHI_GCLK_MPEG0 0x140
  51. #define HHI_GCLK_MPEG1 0x144
  52. #define HHI_GCLK_MPEG2 0x148
  53. #define HHI_GCLK_OTHER 0x150
  54. #define HHI_GCLK_AO 0x154
  55. #define HHI_SYS_CPU_CLK_CNTL1 0x15c
  56. #define HHI_SYS_CPU_RESET_CNTL 0x160
  57. #define HHI_VID_CLK_DIV 0x164
  58. #define HHI_SPICC_HCLK_CNTL 0x168
  59. #define HHI_MPEG_CLK_CNTL 0x174
  60. #define HHI_VID_CLK_CNTL 0x17c
  61. #define HHI_TS_CLK_CNTL 0x190
  62. #define HHI_VID_CLK_CNTL2 0x194
  63. #define HHI_SYS_CPU_CLK_CNTL0 0x19c
  64. #define HHI_VID_PLL_CLK_DIV 0x1a0
  65. #define HHI_VPU_CLK_CNTL 0x1bC
  66. #define HHI_VAPBCLK_CNTL 0x1F4
  67. #define HHI_GEN_CLK_CNTL 0x228
  68. #define HHI_VDIN_MEAS_CLK_CNTL 0x250
  69. #define HHI_NAND_CLK_CNTL 0x25C
  70. #define HHI_SD_EMMC_CLK_CNTL 0x264
  71. #define HHI_MPLL_CNTL 0x280
  72. #define HHI_MPLL_CNTL2 0x284
  73. #define HHI_MPLL_CNTL3 0x288
  74. #define HHI_MPLL_CNTL4 0x28C
  75. #define HHI_MPLL_CNTL5 0x290
  76. #define HHI_MPLL_CNTL6 0x294
  77. #define HHI_MPLL_CNTL7 0x298
  78. #define HHI_MPLL_CNTL8 0x29C
  79. #define HHI_MPLL_CNTL9 0x2A0
  80. #define HHI_MPLL_CNTL10 0x2A4
  81. #define HHI_MPLL3_CNTL0 0x2E0
  82. #define HHI_MPLL3_CNTL1 0x2E4
  83. #define HHI_PLL_TOP_MISC 0x2E8
  84. #define HHI_SYS_PLL_CNTL1 0x2FC
  85. #define HHI_SYS_PLL_CNTL 0x300
  86. #define HHI_SYS_PLL_CNTL2 0x304
  87. #define HHI_SYS_PLL_CNTL3 0x308
  88. #define HHI_SYS_PLL_CNTL4 0x30c
  89. #define HHI_SYS_PLL_CNTL5 0x310
  90. #define HHI_SYS_PLL_STS 0x314
  91. #define HHI_DPLL_TOP_I 0x318
  92. #define HHI_DPLL_TOP2_I 0x31C
  93. /*
  94. * CLKID index values
  95. *
  96. * These indices are entirely contrived and do not map onto the hardware.
  97. * It has now been decided to expose everything by default in the DT header:
  98. * include/dt-bindings/clock/axg-clkc.h. Only the clocks ids we don't want
  99. * to expose, such as the internal muxes and dividers of composite clocks,
  100. * will remain defined here.
  101. */
  102. #define CLKID_MPEG_SEL 8
  103. #define CLKID_MPEG_DIV 9
  104. #define CLKID_SD_EMMC_B_CLK0_SEL 61
  105. #define CLKID_SD_EMMC_B_CLK0_DIV 62
  106. #define CLKID_SD_EMMC_C_CLK0_SEL 63
  107. #define CLKID_SD_EMMC_C_CLK0_DIV 64
  108. #define CLKID_MPLL0_DIV 65
  109. #define CLKID_MPLL1_DIV 66
  110. #define CLKID_MPLL2_DIV 67
  111. #define CLKID_MPLL3_DIV 68
  112. #define CLKID_MPLL_PREDIV 70
  113. #define CLKID_FCLK_DIV2_DIV 71
  114. #define CLKID_FCLK_DIV3_DIV 72
  115. #define CLKID_FCLK_DIV4_DIV 73
  116. #define CLKID_FCLK_DIV5_DIV 74
  117. #define CLKID_FCLK_DIV7_DIV 75
  118. #define CLKID_PCIE_PLL 76
  119. #define CLKID_PCIE_MUX 77
  120. #define CLKID_PCIE_REF 78
  121. #define CLKID_GEN_CLK_SEL 82
  122. #define CLKID_GEN_CLK_DIV 83
  123. #define CLKID_SYS_PLL_DCO 85
  124. #define CLKID_FIXED_PLL_DCO 86
  125. #define CLKID_GP0_PLL_DCO 87
  126. #define CLKID_HIFI_PLL_DCO 88
  127. #define CLKID_PCIE_PLL_DCO 89
  128. #define CLKID_PCIE_PLL_OD 90
  129. #define CLKID_VPU_0_DIV 91
  130. #define CLKID_VPU_1_DIV 94
  131. #define CLKID_VAPB_0_DIV 98
  132. #define CLKID_VAPB_1_DIV 101
  133. #define CLKID_VCLK_SEL 108
  134. #define CLKID_VCLK2_SEL 109
  135. #define CLKID_VCLK_INPUT 110
  136. #define CLKID_VCLK2_INPUT 111
  137. #define CLKID_VCLK_DIV 112
  138. #define CLKID_VCLK2_DIV 113
  139. #define CLKID_VCLK_DIV2_EN 114
  140. #define CLKID_VCLK_DIV4_EN 115
  141. #define CLKID_VCLK_DIV6_EN 116
  142. #define CLKID_VCLK_DIV12_EN 117
  143. #define CLKID_VCLK2_DIV2_EN 118
  144. #define CLKID_VCLK2_DIV4_EN 119
  145. #define CLKID_VCLK2_DIV6_EN 120
  146. #define CLKID_VCLK2_DIV12_EN 121
  147. #define CLKID_CTS_ENCL_SEL 132
  148. #define CLKID_VDIN_MEAS_SEL 134
  149. #define CLKID_VDIN_MEAS_DIV 135
  150. #define NR_CLKS 137
  151. /* include the CLKIDs that have been made part of the DT binding */
  152. #include <dt-bindings/clock/axg-clkc.h>
  153. #endif /* __AXG_H */