clk-mt8365-mm.c 3.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright (C) 2022 MediaTek Inc.
  4. * Copyright (c) 2022 BayLibre, SAS
  5. */
  6. #include <dt-bindings/clock/mediatek,mt8365-clk.h>
  7. #include <linux/clk-provider.h>
  8. #include <linux/platform_device.h>
  9. #include "clk-gate.h"
  10. #include "clk-mtk.h"
  11. static const struct mtk_gate_regs mm0_cg_regs = {
  12. .set_ofs = 0x104,
  13. .clr_ofs = 0x108,
  14. .sta_ofs = 0x100,
  15. };
  16. static const struct mtk_gate_regs mm1_cg_regs = {
  17. .set_ofs = 0x114,
  18. .clr_ofs = 0x118,
  19. .sta_ofs = 0x110,
  20. };
  21. #define GATE_MM0(_id, _name, _parent, _shift) \
  22. GATE_MTK(_id, _name, _parent, &mm0_cg_regs, _shift, \
  23. &mtk_clk_gate_ops_setclr)
  24. #define GATE_MM1(_id, _name, _parent, _shift) \
  25. GATE_MTK(_id, _name, _parent, &mm1_cg_regs, _shift, \
  26. &mtk_clk_gate_ops_setclr)
  27. static const struct mtk_gate mm_clks[] = {
  28. /* MM0 */
  29. GATE_MM0(CLK_MM_MM_MDP_RDMA0, "mm_mdp_rdma0", "mm_sel", 0),
  30. GATE_MM0(CLK_MM_MM_MDP_CCORR0, "mm_mdp_ccorr0", "mm_sel", 1),
  31. GATE_MM0(CLK_MM_MM_MDP_RSZ0, "mm_mdp_rsz0", "mm_sel", 2),
  32. GATE_MM0(CLK_MM_MM_MDP_RSZ1, "mm_mdp_rsz1", "mm_sel", 3),
  33. GATE_MM0(CLK_MM_MM_MDP_TDSHP0, "mm_mdp_tdshp0", "mm_sel", 4),
  34. GATE_MM0(CLK_MM_MM_MDP_WROT0, "mm_mdp_wrot0", "mm_sel", 5),
  35. GATE_MM0(CLK_MM_MM_MDP_WDMA0, "mm_mdp_wdma0", "mm_sel", 6),
  36. GATE_MM0(CLK_MM_MM_DISP_OVL0, "mm_disp_ovl0", "mm_sel", 7),
  37. GATE_MM0(CLK_MM_MM_DISP_OVL0_2L, "mm_disp_ovl0_2l", "mm_sel", 8),
  38. GATE_MM0(CLK_MM_MM_DISP_RSZ0, "mm_disp_rsz0", "mm_sel", 9),
  39. GATE_MM0(CLK_MM_MM_DISP_RDMA0, "mm_disp_rdma0", "mm_sel", 10),
  40. GATE_MM0(CLK_MM_MM_DISP_WDMA0, "mm_disp_wdma0", "mm_sel", 11),
  41. GATE_MM0(CLK_MM_MM_DISP_COLOR0, "mm_disp_color0", "mm_sel", 12),
  42. GATE_MM0(CLK_MM_MM_DISP_CCORR0, "mm_disp_ccorr0", "mm_sel", 13),
  43. GATE_MM0(CLK_MM_MM_DISP_AAL0, "mm_disp_aal0", "mm_sel", 14),
  44. GATE_MM0(CLK_MM_MM_DISP_GAMMA0, "mm_disp_gamma0", "mm_sel", 15),
  45. GATE_MM0(CLK_MM_MM_DISP_DITHER0, "mm_disp_dither0", "mm_sel", 16),
  46. GATE_MM0(CLK_MM_MM_DSI0, "mm_dsi0", "mm_sel", 17),
  47. GATE_MM0(CLK_MM_MM_DISP_RDMA1, "mm_disp_rdma1", "mm_sel", 18),
  48. GATE_MM0(CLK_MM_MM_MDP_RDMA1, "mm_mdp_rdma1", "mm_sel", 19),
  49. GATE_MM0(CLK_MM_DPI0_DPI0, "mm_dpi0_dpi0", "vpll_dpix", 20),
  50. GATE_MM0(CLK_MM_MM_FAKE, "mm_fake", "mm_sel", 21),
  51. GATE_MM0(CLK_MM_MM_SMI_COMMON, "mm_smi_common", "mm_sel", 22),
  52. GATE_MM0(CLK_MM_MM_SMI_LARB0, "mm_smi_larb0", "mm_sel", 23),
  53. GATE_MM0(CLK_MM_MM_SMI_COMM0, "mm_smi_comm0", "mm_sel", 24),
  54. GATE_MM0(CLK_MM_MM_SMI_COMM1, "mm_smi_comm1", "mm_sel", 25),
  55. GATE_MM0(CLK_MM_MM_CAM_MDP, "mm_cam_mdp", "mm_sel", 26),
  56. GATE_MM0(CLK_MM_MM_SMI_IMG, "mm_smi_img", "mm_sel", 27),
  57. GATE_MM0(CLK_MM_MM_SMI_CAM, "mm_smi_cam", "mm_sel", 28),
  58. GATE_MM0(CLK_MM_IMG_IMG_DL_RELAY, "mm_dl_relay", "mm_sel", 29),
  59. GATE_MM0(CLK_MM_IMG_IMG_DL_ASYNC_TOP, "mm_dl_async_top", "mm_sel", 30),
  60. GATE_MM0(CLK_MM_DSI0_DIG_DSI, "mm_dsi0_dig_dsi", "dsi0_lntc_dsick", 31),
  61. /* MM1 */
  62. GATE_MM1(CLK_MM_26M_HRTWT, "mm_f26m_hrtwt", "clk26m", 0),
  63. GATE_MM1(CLK_MM_MM_DPI0, "mm_dpi0", "mm_sel", 1),
  64. GATE_MM1(CLK_MM_LVDSTX_PXL, "mm_flvdstx_pxl", "vpll_dpix", 2),
  65. GATE_MM1(CLK_MM_LVDSTX_CTS, "mm_flvdstx_cts", "lvdstx_dig_cts", 3),
  66. };
  67. static int clk_mt8365_mm_probe(struct platform_device *pdev)
  68. {
  69. struct device *dev = &pdev->dev;
  70. struct device_node *node = dev->parent->of_node;
  71. struct clk_hw_onecell_data *clk_data;
  72. int ret;
  73. clk_data = mtk_alloc_clk_data(CLK_MM_NR_CLK);
  74. ret = mtk_clk_register_gates_with_dev(node, mm_clks,
  75. ARRAY_SIZE(mm_clks), clk_data,
  76. dev);
  77. if (ret)
  78. goto err_free_clk_data;
  79. ret = of_clk_add_hw_provider(node, of_clk_hw_onecell_get, clk_data);
  80. if (ret)
  81. goto err_unregister_gates;
  82. return 0;
  83. err_unregister_gates:
  84. mtk_clk_unregister_gates(mm_clks, ARRAY_SIZE(mm_clks), clk_data);
  85. err_free_clk_data:
  86. mtk_free_clk_data(clk_data);
  87. return ret;
  88. }
  89. static struct platform_driver clk_mt8365_mm_drv = {
  90. .probe = clk_mt8365_mm_probe,
  91. .driver = {
  92. .name = "clk-mt8365-mm",
  93. },
  94. };
  95. builtin_platform_driver(clk_mt8365_mm_drv);
  96. MODULE_LICENSE("GPL");