clk-mt8195-apmixedsys.c 6.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. //
  3. // Copyright (c) 2021 MediaTek Inc.
  4. // Author: Chun-Jie Chen <[email protected]>
  5. #include "clk-gate.h"
  6. #include "clk-mtk.h"
  7. #include "clk-pll.h"
  8. #include <dt-bindings/clock/mt8195-clk.h>
  9. #include <linux/of_device.h>
  10. #include <linux/platform_device.h>
  11. static const struct mtk_gate_regs apmixed_cg_regs = {
  12. .set_ofs = 0x8,
  13. .clr_ofs = 0x8,
  14. .sta_ofs = 0x8,
  15. };
  16. #define GATE_APMIXED(_id, _name, _parent, _shift) \
  17. GATE_MTK(_id, _name, _parent, &apmixed_cg_regs, _shift, &mtk_clk_gate_ops_no_setclr_inv)
  18. static const struct mtk_gate apmixed_clks[] = {
  19. GATE_APMIXED(CLK_APMIXED_PLL_SSUSB26M, "pll_ssusb26m", "clk26m", 1),
  20. };
  21. #define MT8195_PLL_FMAX (3800UL * MHZ)
  22. #define MT8195_PLL_FMIN (1500UL * MHZ)
  23. #define MT8195_INTEGER_BITS 8
  24. #define PLL(_id, _name, _reg, _pwr_reg, _en_mask, _flags, \
  25. _rst_bar_mask, _pcwbits, _pd_reg, _pd_shift, \
  26. _tuner_reg, _tuner_en_reg, _tuner_en_bit, \
  27. _pcw_reg, _pcw_shift, _pcw_chg_reg, \
  28. _en_reg, _pll_en_bit) { \
  29. .id = _id, \
  30. .name = _name, \
  31. .reg = _reg, \
  32. .pwr_reg = _pwr_reg, \
  33. .en_mask = _en_mask, \
  34. .flags = _flags, \
  35. .rst_bar_mask = _rst_bar_mask, \
  36. .fmax = MT8195_PLL_FMAX, \
  37. .fmin = MT8195_PLL_FMIN, \
  38. .pcwbits = _pcwbits, \
  39. .pcwibits = MT8195_INTEGER_BITS, \
  40. .pd_reg = _pd_reg, \
  41. .pd_shift = _pd_shift, \
  42. .tuner_reg = _tuner_reg, \
  43. .tuner_en_reg = _tuner_en_reg, \
  44. .tuner_en_bit = _tuner_en_bit, \
  45. .pcw_reg = _pcw_reg, \
  46. .pcw_shift = _pcw_shift, \
  47. .pcw_chg_reg = _pcw_chg_reg, \
  48. .en_reg = _en_reg, \
  49. .pll_en_bit = _pll_en_bit, \
  50. }
  51. static const struct mtk_pll_data plls[] = {
  52. PLL(CLK_APMIXED_NNAPLL, "nnapll", 0x0390, 0x03a0, 0,
  53. 0, 0, 22, 0x0398, 24, 0, 0, 0, 0x0398, 0, 0x0398, 0, 9),
  54. PLL(CLK_APMIXED_RESPLL, "respll", 0x0190, 0x0320, 0,
  55. 0, 0, 22, 0x0198, 24, 0, 0, 0, 0x0198, 0, 0x0198, 0, 9),
  56. PLL(CLK_APMIXED_ETHPLL, "ethpll", 0x0360, 0x0370, 0,
  57. 0, 0, 22, 0x0368, 24, 0, 0, 0, 0x0368, 0, 0x0368, 0, 9),
  58. PLL(CLK_APMIXED_MSDCPLL, "msdcpll", 0x0710, 0x0720, 0,
  59. 0, 0, 22, 0x0718, 24, 0, 0, 0, 0x0718, 0, 0x0718, 0, 9),
  60. PLL(CLK_APMIXED_TVDPLL1, "tvdpll1", 0x00a0, 0x00b0, 0,
  61. 0, 0, 22, 0x00a8, 24, 0, 0, 0, 0x00a8, 0, 0x00a8, 0, 9),
  62. PLL(CLK_APMIXED_TVDPLL2, "tvdpll2", 0x00c0, 0x00d0, 0,
  63. 0, 0, 22, 0x00c8, 24, 0, 0, 0, 0x00c8, 0, 0x00c8, 0, 9),
  64. PLL(CLK_APMIXED_MMPLL, "mmpll", 0x00e0, 0x00f0, 0xff000000,
  65. HAVE_RST_BAR, BIT(23), 22, 0x00e8, 24, 0, 0, 0, 0x00e8, 0, 0x00e8, 0, 9),
  66. PLL(CLK_APMIXED_MAINPLL, "mainpll", 0x01d0, 0x01e0, 0xff000000,
  67. HAVE_RST_BAR, BIT(23), 22, 0x01d8, 24, 0, 0, 0, 0x01d8, 0, 0x01d8, 0, 9),
  68. PLL(CLK_APMIXED_VDECPLL, "vdecpll", 0x0890, 0x08a0, 0,
  69. 0, 0, 22, 0x0898, 24, 0, 0, 0, 0x0898, 0, 0x0898, 0, 9),
  70. PLL(CLK_APMIXED_IMGPLL, "imgpll", 0x0100, 0x0110, 0,
  71. 0, 0, 22, 0x0108, 24, 0, 0, 0, 0x0108, 0, 0x0108, 0, 9),
  72. PLL(CLK_APMIXED_UNIVPLL, "univpll", 0x01f0, 0x0700, 0xff000000,
  73. HAVE_RST_BAR, BIT(23), 22, 0x01f8, 24, 0, 0, 0, 0x01f8, 0, 0x01f8, 0, 9),
  74. PLL(CLK_APMIXED_HDMIPLL1, "hdmipll1", 0x08c0, 0x08d0, 0,
  75. 0, 0, 22, 0x08c8, 24, 0, 0, 0, 0x08c8, 0, 0x08c8, 0, 9),
  76. PLL(CLK_APMIXED_HDMIPLL2, "hdmipll2", 0x0870, 0x0880, 0,
  77. 0, 0, 22, 0x0878, 24, 0, 0, 0, 0x0878, 0, 0x0878, 0, 9),
  78. PLL(CLK_APMIXED_HDMIRX_APLL, "hdmirx_apll", 0x08e0, 0x0dd4, 0,
  79. 0, 0, 32, 0x08e8, 24, 0, 0, 0, 0x08ec, 0, 0x08e8, 0, 9),
  80. PLL(CLK_APMIXED_USB1PLL, "usb1pll", 0x01a0, 0x01b0, 0,
  81. 0, 0, 22, 0x01a8, 24, 0, 0, 0, 0x01a8, 0, 0x01a8, 0, 9),
  82. PLL(CLK_APMIXED_ADSPPLL, "adsppll", 0x07e0, 0x07f0, 0,
  83. 0, 0, 22, 0x07e8, 24, 0, 0, 0, 0x07e8, 0, 0x07e8, 0, 9),
  84. PLL(CLK_APMIXED_APLL1, "apll1", 0x07c0, 0x0dc0, 0,
  85. 0, 0, 32, 0x07c8, 24, 0x0470, 0x0000, 12, 0x07cc, 0, 0x07c8, 0, 9),
  86. PLL(CLK_APMIXED_APLL2, "apll2", 0x0780, 0x0dc4, 0,
  87. 0, 0, 32, 0x0788, 24, 0x0474, 0x0000, 13, 0x078c, 0, 0x0788, 0, 9),
  88. PLL(CLK_APMIXED_APLL3, "apll3", 0x0760, 0x0dc8, 0,
  89. 0, 0, 32, 0x0768, 24, 0x0478, 0x0000, 14, 0x076c, 0, 0x0768, 0, 9),
  90. PLL(CLK_APMIXED_APLL4, "apll4", 0x0740, 0x0dcc, 0,
  91. 0, 0, 32, 0x0748, 24, 0x047C, 0x0000, 15, 0x074c, 0, 0x0748, 0, 9),
  92. PLL(CLK_APMIXED_APLL5, "apll5", 0x07a0, 0x0dd0, 0x100000,
  93. 0, 0, 32, 0x07a8, 24, 0x0480, 0x0000, 16, 0x07ac, 0, 0x07a8, 0, 9),
  94. PLL(CLK_APMIXED_MFGPLL, "mfgpll", 0x0340, 0x0350, 0,
  95. 0, 0, 22, 0x0348, 24, 0, 0, 0, 0x0348, 0, 0x0348, 0, 9),
  96. PLL(CLK_APMIXED_DGIPLL, "dgipll", 0x0150, 0x0160, 0,
  97. 0, 0, 22, 0x0158, 24, 0, 0, 0, 0x0158, 0, 0x0158, 0, 9),
  98. };
  99. static const struct of_device_id of_match_clk_mt8195_apmixed[] = {
  100. { .compatible = "mediatek,mt8195-apmixedsys", },
  101. {}
  102. };
  103. static int clk_mt8195_apmixed_probe(struct platform_device *pdev)
  104. {
  105. struct clk_hw_onecell_data *clk_data;
  106. struct device_node *node = pdev->dev.of_node;
  107. int r;
  108. clk_data = mtk_alloc_clk_data(CLK_APMIXED_NR_CLK);
  109. if (!clk_data)
  110. return -ENOMEM;
  111. r = mtk_clk_register_plls(node, plls, ARRAY_SIZE(plls), clk_data);
  112. if (r)
  113. goto free_apmixed_data;
  114. r = mtk_clk_register_gates(node, apmixed_clks, ARRAY_SIZE(apmixed_clks), clk_data);
  115. if (r)
  116. goto unregister_plls;
  117. r = of_clk_add_hw_provider(node, of_clk_hw_onecell_get, clk_data);
  118. if (r)
  119. goto unregister_gates;
  120. platform_set_drvdata(pdev, clk_data);
  121. return r;
  122. unregister_gates:
  123. mtk_clk_unregister_gates(apmixed_clks, ARRAY_SIZE(apmixed_clks), clk_data);
  124. unregister_plls:
  125. mtk_clk_unregister_plls(plls, ARRAY_SIZE(plls), clk_data);
  126. free_apmixed_data:
  127. mtk_free_clk_data(clk_data);
  128. return r;
  129. }
  130. static int clk_mt8195_apmixed_remove(struct platform_device *pdev)
  131. {
  132. struct device_node *node = pdev->dev.of_node;
  133. struct clk_hw_onecell_data *clk_data = platform_get_drvdata(pdev);
  134. of_clk_del_provider(node);
  135. mtk_clk_unregister_gates(apmixed_clks, ARRAY_SIZE(apmixed_clks), clk_data);
  136. mtk_clk_unregister_plls(plls, ARRAY_SIZE(plls), clk_data);
  137. mtk_free_clk_data(clk_data);
  138. return 0;
  139. }
  140. static struct platform_driver clk_mt8195_apmixed_drv = {
  141. .probe = clk_mt8195_apmixed_probe,
  142. .remove = clk_mt8195_apmixed_remove,
  143. .driver = {
  144. .name = "clk-mt8195-apmixed",
  145. .of_match_table = of_match_clk_mt8195_apmixed,
  146. },
  147. };
  148. builtin_platform_driver(clk_mt8195_apmixed_drv);