clk-mt8192-aud.c 3.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. //
  3. // Copyright (c) 2021 MediaTek Inc.
  4. // Author: Chun-Jie Chen <[email protected]>
  5. #include <linux/clk-provider.h>
  6. #include <linux/of_platform.h>
  7. #include <linux/platform_device.h>
  8. #include "clk-mtk.h"
  9. #include "clk-gate.h"
  10. #include <dt-bindings/clock/mt8192-clk.h>
  11. static const struct mtk_gate_regs aud0_cg_regs = {
  12. .set_ofs = 0x0,
  13. .clr_ofs = 0x0,
  14. .sta_ofs = 0x0,
  15. };
  16. static const struct mtk_gate_regs aud1_cg_regs = {
  17. .set_ofs = 0x4,
  18. .clr_ofs = 0x4,
  19. .sta_ofs = 0x4,
  20. };
  21. static const struct mtk_gate_regs aud2_cg_regs = {
  22. .set_ofs = 0x8,
  23. .clr_ofs = 0x8,
  24. .sta_ofs = 0x8,
  25. };
  26. #define GATE_AUD0(_id, _name, _parent, _shift) \
  27. GATE_MTK(_id, _name, _parent, &aud0_cg_regs, _shift, &mtk_clk_gate_ops_no_setclr)
  28. #define GATE_AUD1(_id, _name, _parent, _shift) \
  29. GATE_MTK(_id, _name, _parent, &aud1_cg_regs, _shift, &mtk_clk_gate_ops_no_setclr)
  30. #define GATE_AUD2(_id, _name, _parent, _shift) \
  31. GATE_MTK(_id, _name, _parent, &aud2_cg_regs, _shift, &mtk_clk_gate_ops_no_setclr)
  32. static const struct mtk_gate aud_clks[] = {
  33. /* AUD0 */
  34. GATE_AUD0(CLK_AUD_AFE, "aud_afe", "audio_sel", 2),
  35. GATE_AUD0(CLK_AUD_22M, "aud_22m", "aud_engen1_sel", 8),
  36. GATE_AUD0(CLK_AUD_24M, "aud_24m", "aud_engen2_sel", 9),
  37. GATE_AUD0(CLK_AUD_APLL2_TUNER, "aud_apll2_tuner", "aud_engen2_sel", 18),
  38. GATE_AUD0(CLK_AUD_APLL_TUNER, "aud_apll_tuner", "aud_engen1_sel", 19),
  39. GATE_AUD0(CLK_AUD_TDM, "aud_tdm", "aud_1_sel", 20),
  40. GATE_AUD0(CLK_AUD_ADC, "aud_adc", "audio_sel", 24),
  41. GATE_AUD0(CLK_AUD_DAC, "aud_dac", "audio_sel", 25),
  42. GATE_AUD0(CLK_AUD_DAC_PREDIS, "aud_dac_predis", "audio_sel", 26),
  43. GATE_AUD0(CLK_AUD_TML, "aud_tml", "audio_sel", 27),
  44. GATE_AUD0(CLK_AUD_NLE, "aud_nle", "audio_sel", 28),
  45. /* AUD1 */
  46. GATE_AUD1(CLK_AUD_I2S1_B, "aud_i2s1_b", "audio_sel", 4),
  47. GATE_AUD1(CLK_AUD_I2S2_B, "aud_i2s2_b", "audio_sel", 5),
  48. GATE_AUD1(CLK_AUD_I2S3_B, "aud_i2s3_b", "audio_sel", 6),
  49. GATE_AUD1(CLK_AUD_I2S4_B, "aud_i2s4_b", "audio_sel", 7),
  50. GATE_AUD1(CLK_AUD_CONNSYS_I2S_ASRC, "aud_connsys_i2s_asrc", "audio_sel", 12),
  51. GATE_AUD1(CLK_AUD_GENERAL1_ASRC, "aud_general1_asrc", "audio_sel", 13),
  52. GATE_AUD1(CLK_AUD_GENERAL2_ASRC, "aud_general2_asrc", "audio_sel", 14),
  53. GATE_AUD1(CLK_AUD_DAC_HIRES, "aud_dac_hires", "audio_h_sel", 15),
  54. GATE_AUD1(CLK_AUD_ADC_HIRES, "aud_adc_hires", "audio_h_sel", 16),
  55. GATE_AUD1(CLK_AUD_ADC_HIRES_TML, "aud_adc_hires_tml", "audio_h_sel", 17),
  56. GATE_AUD1(CLK_AUD_ADDA6_ADC, "aud_adda6_adc", "audio_sel", 20),
  57. GATE_AUD1(CLK_AUD_ADDA6_ADC_HIRES, "aud_adda6_adc_hires", "audio_h_sel", 21),
  58. GATE_AUD1(CLK_AUD_3RD_DAC, "aud_3rd_dac", "audio_sel", 28),
  59. GATE_AUD1(CLK_AUD_3RD_DAC_PREDIS, "aud_3rd_dac_predis", "audio_sel", 29),
  60. GATE_AUD1(CLK_AUD_3RD_DAC_TML, "aud_3rd_dac_tml", "audio_sel", 30),
  61. GATE_AUD1(CLK_AUD_3RD_DAC_HIRES, "aud_3rd_dac_hires", "audio_h_sel", 31),
  62. /* AUD2 */
  63. GATE_AUD2(CLK_AUD_I2S5_B, "aud_i2s5_b", "audio_sel", 0),
  64. GATE_AUD2(CLK_AUD_I2S6_B, "aud_i2s6_b", "audio_sel", 1),
  65. GATE_AUD2(CLK_AUD_I2S7_B, "aud_i2s7_b", "audio_sel", 2),
  66. GATE_AUD2(CLK_AUD_I2S8_B, "aud_i2s8_b", "audio_sel", 3),
  67. GATE_AUD2(CLK_AUD_I2S9_B, "aud_i2s9_b", "audio_sel", 4),
  68. };
  69. static int clk_mt8192_aud_probe(struct platform_device *pdev)
  70. {
  71. struct clk_hw_onecell_data *clk_data;
  72. struct device_node *node = pdev->dev.of_node;
  73. int r;
  74. clk_data = mtk_alloc_clk_data(CLK_AUD_NR_CLK);
  75. if (!clk_data)
  76. return -ENOMEM;
  77. r = mtk_clk_register_gates(node, aud_clks, ARRAY_SIZE(aud_clks), clk_data);
  78. if (r)
  79. return r;
  80. r = of_clk_add_hw_provider(node, of_clk_hw_onecell_get, clk_data);
  81. if (r)
  82. return r;
  83. r = devm_of_platform_populate(&pdev->dev);
  84. if (r)
  85. of_clk_del_provider(node);
  86. return r;
  87. }
  88. static const struct of_device_id of_match_clk_mt8192_aud[] = {
  89. { .compatible = "mediatek,mt8192-audsys", },
  90. {}
  91. };
  92. static struct platform_driver clk_mt8192_aud_drv = {
  93. .probe = clk_mt8192_aud_probe,
  94. .driver = {
  95. .name = "clk-mt8192-aud",
  96. .of_match_table = of_match_clk_mt8192_aud,
  97. },
  98. };
  99. builtin_platform_driver(clk_mt8192_aud_drv);