clk-mt8186-topckgen.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. //
  3. // Copyright (c) 2022 MediaTek Inc.
  4. // Author: Chun-Jie Chen <[email protected]>
  5. #include <linux/clk-provider.h>
  6. #include <linux/platform_device.h>
  7. #include <dt-bindings/clock/mt8186-clk.h>
  8. #include "clk-mtk.h"
  9. #include "clk-mux.h"
  10. static DEFINE_SPINLOCK(mt8186_clk_lock);
  11. static const struct mtk_fixed_clk top_fixed_clks[] = {
  12. FIXED_CLK(CLK_TOP_ULPOSC1, "ulposc1", NULL, 250000000),
  13. FIXED_CLK(CLK_TOP_466M_FMEM, "hd_466m_fmem_ck", NULL, 466000000),
  14. FIXED_CLK(CLK_TOP_MPLL, "mpll", NULL, 208000000),
  15. };
  16. static const struct mtk_fixed_factor top_divs[] = {
  17. FACTOR(CLK_TOP_MAINPLL_D2, "mainpll_d2", "mainpll", 1, 2),
  18. FACTOR(CLK_TOP_MAINPLL_D2_D2, "mainpll_d2_d2", "mainpll_d2", 1, 2),
  19. FACTOR(CLK_TOP_MAINPLL_D2_D4, "mainpll_d2_d4", "mainpll_d2", 1, 4),
  20. FACTOR(CLK_TOP_MAINPLL_D2_D16, "mainpll_d2_d16", "mainpll_d2", 1, 16),
  21. FACTOR(CLK_TOP_MAINPLL_D3, "mainpll_d3", "mainpll", 1, 3),
  22. FACTOR(CLK_TOP_MAINPLL_D3_D2, "mainpll_d3_d2", "mainpll_d3", 1, 2),
  23. FACTOR(CLK_TOP_MAINPLL_D3_D4, "mainpll_d3_d4", "mainpll_d3", 1, 4),
  24. FACTOR(CLK_TOP_MAINPLL_D5, "mainpll_d5", "mainpll", 1, 5),
  25. FACTOR(CLK_TOP_MAINPLL_D5_D2, "mainpll_d5_d2", "mainpll_d5", 1, 2),
  26. FACTOR(CLK_TOP_MAINPLL_D5_D4, "mainpll_d5_d4", "mainpll_d5", 1, 4),
  27. FACTOR(CLK_TOP_MAINPLL_D7, "mainpll_d7", "mainpll", 1, 7),
  28. FACTOR(CLK_TOP_MAINPLL_D7_D2, "mainpll_d7_d2", "mainpll_d7", 1, 2),
  29. FACTOR(CLK_TOP_MAINPLL_D7_D4, "mainpll_d7_d4", "mainpll_d7", 1, 4),
  30. FACTOR(CLK_TOP_UNIVPLL, "univpll", "univ2pll", 1, 2),
  31. FACTOR(CLK_TOP_UNIVPLL_D2, "univpll_d2", "univpll", 1, 2),
  32. FACTOR(CLK_TOP_UNIVPLL_D2_D2, "univpll_d2_d2", "univpll_d2", 1, 2),
  33. FACTOR(CLK_TOP_UNIVPLL_D2_D4, "univpll_d2_d4", "univpll_d2", 1, 4),
  34. FACTOR(CLK_TOP_UNIVPLL_D3, "univpll_d3", "univpll", 1, 3),
  35. FACTOR(CLK_TOP_UNIVPLL_D3_D2, "univpll_d3_d2", "univpll_d3", 1, 2),
  36. FACTOR(CLK_TOP_UNIVPLL_D3_D4, "univpll_d3_d4", "univpll_d3", 1, 4),
  37. FACTOR(CLK_TOP_UNIVPLL_D3_D8, "univpll_d3_d8", "univpll_d3", 1, 8),
  38. FACTOR(CLK_TOP_UNIVPLL_D3_D32, "univpll_d3_d32", "univpll_d3", 1, 32),
  39. FACTOR(CLK_TOP_UNIVPLL_D5, "univpll_d5", "univpll", 1, 5),
  40. FACTOR(CLK_TOP_UNIVPLL_D5_D2, "univpll_d5_d2", "univpll_d5", 1, 2),
  41. FACTOR(CLK_TOP_UNIVPLL_D5_D4, "univpll_d5_d4", "univpll_d5", 1, 4),
  42. FACTOR(CLK_TOP_UNIVPLL_D7, "univpll_d7", "univpll", 1, 7),
  43. FACTOR(CLK_TOP_UNIVPLL_192M, "univpll_192m", "univ2pll", 1, 13),
  44. FACTOR(CLK_TOP_UNIVPLL_192M_D4, "univpll_192m_d4", "univpll_192m", 1, 4),
  45. FACTOR(CLK_TOP_UNIVPLL_192M_D8, "univpll_192m_d8", "univpll_192m", 1, 8),
  46. FACTOR(CLK_TOP_UNIVPLL_192M_D16, "univpll_192m_d16", "univpll_192m", 1, 16),
  47. FACTOR(CLK_TOP_UNIVPLL_192M_D32, "univpll_192m_d32", "univpll_192m", 1, 32),
  48. FACTOR(CLK_TOP_APLL1_D2, "apll1_d2", "apll1", 1, 2),
  49. FACTOR(CLK_TOP_APLL1_D4, "apll1_d4", "apll1", 1, 4),
  50. FACTOR(CLK_TOP_APLL1_D8, "apll1_d8", "apll1", 1, 8),
  51. FACTOR(CLK_TOP_APLL2_D2, "apll2_d2", "apll2", 1, 2),
  52. FACTOR(CLK_TOP_APLL2_D4, "apll2_d4", "apll2", 1, 4),
  53. FACTOR(CLK_TOP_APLL2_D8, "apll2_d8", "apll2", 1, 8),
  54. FACTOR(CLK_TOP_MMPLL_D2, "mmpll_d2", "mmpll", 1, 2),
  55. FACTOR(CLK_TOP_TVDPLL_D2, "tvdpll_d2", "tvdpll", 1, 2),
  56. FACTOR(CLK_TOP_TVDPLL_D4, "tvdpll_d4", "tvdpll", 1, 4),
  57. FACTOR(CLK_TOP_TVDPLL_D8, "tvdpll_d8", "tvdpll", 1, 8),
  58. FACTOR(CLK_TOP_TVDPLL_D16, "tvdpll_d16", "tvdpll", 1, 16),
  59. FACTOR(CLK_TOP_TVDPLL_D32, "tvdpll_d32", "tvdpll", 1, 32),
  60. FACTOR(CLK_TOP_MSDCPLL_D2, "msdcpll_d2", "msdcpll", 1, 2),
  61. FACTOR(CLK_TOP_ULPOSC1_D2, "ulposc1_d2", "ulposc1", 1, 2),
  62. FACTOR(CLK_TOP_ULPOSC1_D4, "ulposc1_d4", "ulposc1", 1, 4),
  63. FACTOR(CLK_TOP_ULPOSC1_D8, "ulposc1_d8", "ulposc1", 1, 8),
  64. FACTOR(CLK_TOP_ULPOSC1_D10, "ulposc1_d10", "ulposc1", 1, 10),
  65. FACTOR(CLK_TOP_ULPOSC1_D16, "ulposc1_d16", "ulposc1", 1, 16),
  66. FACTOR(CLK_TOP_ULPOSC1_D32, "ulposc1_d32", "ulposc1", 1, 32),
  67. FACTOR(CLK_TOP_ADSPPLL_D2, "adsppll_d2", "adsppll", 1, 2),
  68. FACTOR(CLK_TOP_ADSPPLL_D4, "adsppll_d4", "adsppll", 1, 4),
  69. FACTOR(CLK_TOP_ADSPPLL_D8, "adsppll_d8", "adsppll", 1, 8),
  70. FACTOR(CLK_TOP_NNAPLL_D2, "nnapll_d2", "nnapll", 1, 2),
  71. FACTOR(CLK_TOP_NNAPLL_D4, "nnapll_d4", "nnapll", 1, 4),
  72. FACTOR(CLK_TOP_NNAPLL_D8, "nnapll_d8", "nnapll", 1, 8),
  73. FACTOR(CLK_TOP_NNA2PLL_D2, "nna2pll_d2", "nna2pll", 1, 2),
  74. FACTOR(CLK_TOP_NNA2PLL_D4, "nna2pll_d4", "nna2pll", 1, 4),
  75. FACTOR(CLK_TOP_NNA2PLL_D8, "nna2pll_d8", "nna2pll", 1, 8),
  76. FACTOR(CLK_TOP_F_BIST2FPC, "f_bist2fpc_ck", "univpll_d3_d2", 1, 1),
  77. };
  78. static const char * const axi_parents[] = {
  79. "clk26m",
  80. "mainpll_d7",
  81. "mainpll_d2_d4",
  82. "univpll_d7"
  83. };
  84. static const char * const scp_parents[] = {
  85. "clk26m",
  86. "mainpll_d2_d4",
  87. "mainpll_d5",
  88. "mainpll_d2_d2",
  89. "mainpll_d3",
  90. "univpll_d3"
  91. };
  92. static const char * const mfg_parents[] = {
  93. "clk26m",
  94. "mfgpll",
  95. "mainpll_d3",
  96. "mainpll_d5"
  97. };
  98. static const char * const camtg_parents[] = {
  99. "clk26m",
  100. "univpll_192m_d8",
  101. "univpll_d3_d8",
  102. "univpll_192m_d4",
  103. "univpll_d3_d32",
  104. "univpll_192m_d16",
  105. "univpll_192m_d32"
  106. };
  107. static const char * const uart_parents[] = {
  108. "clk26m",
  109. "univpll_d3_d8"
  110. };
  111. static const char * const spi_parents[] = {
  112. "clk26m",
  113. "mainpll_d5_d4",
  114. "mainpll_d3_d4",
  115. "mainpll_d5_d2",
  116. "mainpll_d2_d4",
  117. "mainpll_d7",
  118. "mainpll_d3_d2",
  119. "mainpll_d5"
  120. };
  121. static const char * const msdc5hclk_parents[] = {
  122. "clk26m",
  123. "mainpll_d2_d2",
  124. "mainpll_d7",
  125. "mainpll_d3_d2"
  126. };
  127. static const char * const msdc50_0_parents[] = {
  128. "clk26m",
  129. "msdcpll",
  130. "univpll_d3",
  131. "msdcpll_d2",
  132. "mainpll_d7",
  133. "mainpll_d3_d2",
  134. "univpll_d2_d2"
  135. };
  136. static const char * const msdc30_1_parents[] = {
  137. "clk26m",
  138. "msdcpll_d2",
  139. "univpll_d3_d2",
  140. "mainpll_d3_d2",
  141. "mainpll_d7"
  142. };
  143. static const char * const audio_parents[] = {
  144. "clk26m",
  145. "mainpll_d5_d4",
  146. "mainpll_d7_d4",
  147. "mainpll_d2_d16"
  148. };
  149. static const char * const aud_intbus_parents[] = {
  150. "clk26m",
  151. "mainpll_d2_d4",
  152. "mainpll_d7_d2"
  153. };
  154. static const char * const aud_1_parents[] = {
  155. "clk26m",
  156. "apll1"
  157. };
  158. static const char * const aud_2_parents[] = {
  159. "clk26m",
  160. "apll2"
  161. };
  162. static const char * const aud_engen1_parents[] = {
  163. "clk26m",
  164. "apll1_d2",
  165. "apll1_d4",
  166. "apll1_d8"
  167. };
  168. static const char * const aud_engen2_parents[] = {
  169. "clk26m",
  170. "apll2_d2",
  171. "apll2_d4",
  172. "apll2_d8"
  173. };
  174. static const char * const disp_pwm_parents[] = {
  175. "clk26m",
  176. "univpll_d5_d2",
  177. "univpll_d3_d4",
  178. "ulposc1_d2",
  179. "ulposc1_d8"
  180. };
  181. static const char * const sspm_parents[] = {
  182. "clk26m",
  183. "mainpll_d2_d2",
  184. "mainpll_d3_d2",
  185. "mainpll_d5",
  186. "mainpll_d3"
  187. };
  188. static const char * const dxcc_parents[] = {
  189. "clk26m",
  190. "mainpll_d2_d2",
  191. "mainpll_d2_d4"
  192. };
  193. static const char * const usb_parents[] = {
  194. "clk26m",
  195. "univpll_d5_d4",
  196. "univpll_d5_d2"
  197. };
  198. static const char * const srck_parents[] = {
  199. "clk32k",
  200. "clk26m",
  201. "ulposc1_d10"
  202. };
  203. static const char * const spm_parents[] = {
  204. "clk32k",
  205. "ulposc1_d10",
  206. "clk26m",
  207. "mainpll_d7_d2"
  208. };
  209. static const char * const i2c_parents[] = {
  210. "clk26m",
  211. "univpll_d5_d4",
  212. "univpll_d3_d4",
  213. "univpll_d5_d2"
  214. };
  215. static const char * const pwm_parents[] = {
  216. "clk26m",
  217. "univpll_d3_d8",
  218. "univpll_d3_d4",
  219. "univpll_d2_d4"
  220. };
  221. static const char * const seninf_parents[] = {
  222. "clk26m",
  223. "univpll_d2_d4",
  224. "univpll_d2_d2",
  225. "univpll_d3_d2"
  226. };
  227. static const char * const aes_msdcfde_parents[] = {
  228. "clk26m",
  229. "univpll_d3",
  230. "mainpll_d3",
  231. "univpll_d2_d2",
  232. "mainpll_d2_d2",
  233. "mainpll_d2_d4"
  234. };
  235. static const char * const pwrap_ulposc_parents[] = {
  236. "clk26m",
  237. "univpll_d5_d4",
  238. "ulposc1_d4",
  239. "ulposc1_d8",
  240. "ulposc1_d10",
  241. "ulposc1_d16",
  242. "ulposc1_d32"
  243. };
  244. static const char * const camtm_parents[] = {
  245. "clk26m",
  246. "univpll_d2_d4",
  247. "univpll_d3_d2"
  248. };
  249. static const char * const venc_parents[] = {
  250. "clk26m",
  251. "mmpll",
  252. "mainpll_d2_d2",
  253. "mainpll_d2",
  254. "univpll_d3",
  255. "univpll_d2_d2",
  256. "mainpll_d3",
  257. "mmpll"
  258. };
  259. static const char * const isp_parents[] = {
  260. "clk26m",
  261. "mainpll_d2",
  262. "mainpll_d2_d2",
  263. "univpll_d3",
  264. "mainpll_d3",
  265. "mmpll",
  266. "univpll_d5",
  267. "univpll_d2_d2",
  268. "mmpll_d2"
  269. };
  270. static const char * const dpmaif_parents[] = {
  271. "clk26m",
  272. "univpll_d2_d2",
  273. "mainpll_d3",
  274. "mainpll_d2_d2",
  275. "univpll_d3_d2"
  276. };
  277. static const char * const vdec_parents[] = {
  278. "clk26m",
  279. "mainpll_d3",
  280. "mainpll_d2_d2",
  281. "univpll_d5",
  282. "mainpll_d2",
  283. "univpll_d3",
  284. "univpll_d2_d2"
  285. };
  286. static const char * const disp_parents[] = {
  287. "clk26m",
  288. "univpll_d3_d2",
  289. "mainpll_d5",
  290. "univpll_d5",
  291. "univpll_d2_d2",
  292. "mainpll_d3",
  293. "univpll_d3",
  294. "mainpll_d2",
  295. "mmpll"
  296. };
  297. static const char * const mdp_parents[] = {
  298. "clk26m",
  299. "mainpll_d5",
  300. "univpll_d5",
  301. "mainpll_d2_d2",
  302. "univpll_d2_d2",
  303. "mainpll_d3",
  304. "univpll_d3",
  305. "mainpll_d2",
  306. "mmpll"
  307. };
  308. static const char * const audio_h_parents[] = {
  309. "clk26m",
  310. "univpll_d7",
  311. "apll1",
  312. "apll2"
  313. };
  314. static const char * const ufs_parents[] = {
  315. "clk26m",
  316. "mainpll_d7",
  317. "univpll_d2_d4",
  318. "mainpll_d2_d4"
  319. };
  320. static const char * const aes_fde_parents[] = {
  321. "clk26m",
  322. "univpll_d3",
  323. "mainpll_d2_d2",
  324. "univpll_d5"
  325. };
  326. static const char * const audiodsp_parents[] = {
  327. "clk26m",
  328. "ulposc1_d10",
  329. "adsppll",
  330. "adsppll_d2",
  331. "adsppll_d4",
  332. "adsppll_d8"
  333. };
  334. static const char * const dvfsrc_parents[] = {
  335. "clk26m",
  336. "ulposc1_d10",
  337. };
  338. static const char * const dsi_occ_parents[] = {
  339. "clk26m",
  340. "univpll_d3_d2",
  341. "mpll",
  342. "mainpll_d5"
  343. };
  344. static const char * const spmi_mst_parents[] = {
  345. "clk26m",
  346. "univpll_d5_d4",
  347. "ulposc1_d4",
  348. "ulposc1_d8",
  349. "ulposc1_d10",
  350. "ulposc1_d16",
  351. "ulposc1_d32"
  352. };
  353. static const char * const spinor_parents[] = {
  354. "clk26m",
  355. "clk13m",
  356. "mainpll_d7_d4",
  357. "univpll_d3_d8",
  358. "univpll_d5_d4",
  359. "mainpll_d7_d2"
  360. };
  361. static const char * const nna_parents[] = {
  362. "clk26m",
  363. "univpll_d3_d8",
  364. "mainpll_d2_d4",
  365. "univpll_d3_d2",
  366. "mainpll_d2_d2",
  367. "univpll_d2_d2",
  368. "mainpll_d3",
  369. "univpll_d3",
  370. "mmpll",
  371. "mainpll_d2",
  372. "univpll_d2",
  373. "nnapll_d2",
  374. "nnapll_d4",
  375. "nnapll_d8",
  376. "nnapll",
  377. "nna2pll"
  378. };
  379. static const char * const nna2_parents[] = {
  380. "clk26m",
  381. "univpll_d3_d8",
  382. "mainpll_d2_d4",
  383. "univpll_d3_d2",
  384. "mainpll_d2_d2",
  385. "univpll_d2_d2",
  386. "mainpll_d3",
  387. "univpll_d3",
  388. "mmpll",
  389. "mainpll_d2",
  390. "univpll_d2",
  391. "nna2pll_d2",
  392. "nna2pll_d4",
  393. "nna2pll_d8",
  394. "nnapll",
  395. "nna2pll"
  396. };
  397. static const char * const ssusb_parents[] = {
  398. "clk26m",
  399. "univpll_d5_d4",
  400. "univpll_d5_d2"
  401. };
  402. static const char * const wpe_parents[] = {
  403. "clk26m",
  404. "univpll_d3_d2",
  405. "mainpll_d5",
  406. "univpll_d5",
  407. "univpll_d2_d2",
  408. "mainpll_d3",
  409. "univpll_d3",
  410. "mainpll_d2",
  411. "mmpll"
  412. };
  413. static const char * const dpi_parents[] = {
  414. "clk26m",
  415. "tvdpll",
  416. "tvdpll_d2",
  417. "tvdpll_d4",
  418. "tvdpll_d8",
  419. "tvdpll_d16",
  420. "tvdpll_d32"
  421. };
  422. static const char * const u3_occ_250m_parents[] = {
  423. "clk26m",
  424. "univpll_d5"
  425. };
  426. static const char * const u3_occ_500m_parents[] = {
  427. "clk26m",
  428. "nna2pll_d2"
  429. };
  430. static const char * const adsp_bus_parents[] = {
  431. "clk26m",
  432. "ulposc1_d2",
  433. "mainpll_d5",
  434. "mainpll_d2_d2",
  435. "mainpll_d3",
  436. "mainpll_d2",
  437. "univpll_d3"
  438. };
  439. static const char * const apll_mck_parents[] = {
  440. "top_aud_1",
  441. "top_aud_2"
  442. };
  443. static const struct mtk_mux top_mtk_muxes[] = {
  444. /*
  445. * CLK_CFG_0
  446. * top_axi is bus clock, should not be closed by Linux.
  447. * top_scp is main clock in always-on co-processor.
  448. */
  449. MUX_GATE_CLR_SET_UPD_FLAGS(CLK_TOP_AXI, "top_axi", axi_parents,
  450. 0x0040, 0x0044, 0x0048, 0, 2, 7, 0x0004, 0,
  451. CLK_IS_CRITICAL),
  452. MUX_GATE_CLR_SET_UPD_FLAGS(CLK_TOP_SCP, "top_scp", scp_parents,
  453. 0x0040, 0x0044, 0x0048, 8, 3, 15, 0x0004, 1,
  454. CLK_IS_CRITICAL),
  455. MUX_GATE_CLR_SET_UPD(CLK_TOP_MFG, "top_mfg",
  456. mfg_parents, 0x0040, 0x0044, 0x0048, 16, 2, 23, 0x0004, 2),
  457. MUX_GATE_CLR_SET_UPD(CLK_TOP_CAMTG, "top_camtg",
  458. camtg_parents, 0x0040, 0x0044, 0x0048, 24, 3, 31, 0x0004, 3),
  459. /* CLK_CFG_1 */
  460. MUX_GATE_CLR_SET_UPD(CLK_TOP_CAMTG1, "top_camtg1",
  461. camtg_parents, 0x0050, 0x0054, 0x0058, 0, 3, 7, 0x0004, 4),
  462. MUX_GATE_CLR_SET_UPD(CLK_TOP_CAMTG2, "top_camtg2",
  463. camtg_parents, 0x0050, 0x0054, 0x0058, 8, 3, 15, 0x0004, 5),
  464. MUX_GATE_CLR_SET_UPD(CLK_TOP_CAMTG3, "top_camtg3",
  465. camtg_parents, 0x0050, 0x0054, 0x0058, 16, 3, 23, 0x0004, 6),
  466. MUX_GATE_CLR_SET_UPD(CLK_TOP_CAMTG4, "top_camtg4",
  467. camtg_parents, 0x0050, 0x0054, 0x0058, 24, 3, 31, 0x0004, 7),
  468. /* CLK_CFG_2 */
  469. MUX_GATE_CLR_SET_UPD(CLK_TOP_CAMTG5, "top_camtg5",
  470. camtg_parents, 0x0060, 0x0064, 0x0068, 0, 3, 7, 0x0004, 8),
  471. MUX_GATE_CLR_SET_UPD(CLK_TOP_CAMTG6, "top_camtg6",
  472. camtg_parents, 0x0060, 0x0064, 0x0068, 8, 3, 15, 0x0004, 9),
  473. MUX_GATE_CLR_SET_UPD(CLK_TOP_UART, "top_uart",
  474. uart_parents, 0x0060, 0x0064, 0x0068, 16, 1, 23, 0x0004, 10),
  475. MUX_GATE_CLR_SET_UPD(CLK_TOP_SPI, "top_spi",
  476. spi_parents, 0x0060, 0x0064, 0x0068, 24, 3, 31, 0x0004, 11),
  477. /* CLK_CFG_3 */
  478. MUX_GATE_CLR_SET_UPD(CLK_TOP_MSDC50_0_HCLK, "top_msdc5hclk",
  479. msdc5hclk_parents, 0x0070, 0x0074, 0x0078, 0, 2, 7, 0x0004, 12),
  480. MUX_GATE_CLR_SET_UPD(CLK_TOP_MSDC50_0, "top_msdc50_0",
  481. msdc50_0_parents, 0x0070, 0x0074, 0x0078, 8, 3, 15, 0x0004, 13),
  482. MUX_GATE_CLR_SET_UPD(CLK_TOP_MSDC30_1, "top_msdc30_1",
  483. msdc30_1_parents, 0x0070, 0x0074, 0x0078, 16, 3, 23, 0x0004, 14),
  484. MUX_GATE_CLR_SET_UPD(CLK_TOP_AUDIO, "top_audio",
  485. audio_parents, 0x0070, 0x0074, 0x0078, 24, 2, 31, 0x0004, 15),
  486. /* CLK_CFG_4 */
  487. MUX_GATE_CLR_SET_UPD(CLK_TOP_AUD_INTBUS, "top_aud_intbus",
  488. aud_intbus_parents, 0x0080, 0x0084, 0x0088, 0, 2, 7, 0x0004, 16),
  489. MUX_GATE_CLR_SET_UPD(CLK_TOP_AUD_1, "top_aud_1",
  490. aud_1_parents, 0x0080, 0x0084, 0x0088, 8, 1, 15, 0x0004, 17),
  491. MUX_GATE_CLR_SET_UPD(CLK_TOP_AUD_2, "top_aud_2",
  492. aud_2_parents, 0x0080, 0x0084, 0x0088, 16, 1, 23, 0x0004, 18),
  493. MUX_GATE_CLR_SET_UPD(CLK_TOP_AUD_ENGEN1, "top_aud_engen1",
  494. aud_engen1_parents, 0x0080, 0x0084, 0x0088, 24, 2, 31, 0x0004, 19),
  495. /*
  496. * CLK_CFG_5
  497. * top_sspm is main clock in always-on co-processor, should not be closed
  498. * in Linux.
  499. */
  500. MUX_GATE_CLR_SET_UPD(CLK_TOP_AUD_ENGEN2, "top_aud_engen2",
  501. aud_engen2_parents, 0x0090, 0x0094, 0x0098, 0, 2, 7, 0x0004, 20),
  502. MUX_GATE_CLR_SET_UPD(CLK_TOP_DISP_PWM, "top_disp_pwm",
  503. disp_pwm_parents, 0x0090, 0x0094, 0x0098, 8, 3, 15, 0x0004, 21),
  504. MUX_GATE_CLR_SET_UPD_FLAGS(CLK_TOP_SSPM, "top_sspm", sspm_parents,
  505. 0x0090, 0x0094, 0x0098, 16, 3, 23, 0x0004, 22,
  506. CLK_IS_CRITICAL),
  507. MUX_GATE_CLR_SET_UPD(CLK_TOP_DXCC, "top_dxcc",
  508. dxcc_parents, 0x0090, 0x0094, 0x0098, 24, 2, 31, 0x0004, 23),
  509. /*
  510. * CLK_CFG_6
  511. * top_spm and top_srck are main clocks in always-on co-processor.
  512. */
  513. MUX_GATE_CLR_SET_UPD(CLK_TOP_USB_TOP, "top_usb",
  514. usb_parents, 0x00a0, 0x00a4, 0x00a8, 0, 2, 7, 0x0004, 24),
  515. MUX_GATE_CLR_SET_UPD_FLAGS(CLK_TOP_SRCK, "top_srck", srck_parents,
  516. 0x00a0, 0x00a4, 0x00a8, 8, 2, 15, 0x0004, 25,
  517. CLK_IS_CRITICAL),
  518. MUX_GATE_CLR_SET_UPD_FLAGS(CLK_TOP_SPM, "top_spm", spm_parents,
  519. 0x00a0, 0x00a4, 0x00a8, 16, 2, 23, 0x0004, 26,
  520. CLK_IS_CRITICAL),
  521. MUX_GATE_CLR_SET_UPD(CLK_TOP_I2C, "top_i2c",
  522. i2c_parents, 0x00a0, 0x00a4, 0x00a8, 24, 2, 31, 0x0004, 27),
  523. /* CLK_CFG_7 */
  524. MUX_GATE_CLR_SET_UPD(CLK_TOP_PWM, "top_pwm",
  525. pwm_parents, 0x00b0, 0x00b4, 0x00b8, 0, 2, 7, 0x0004, 28),
  526. MUX_GATE_CLR_SET_UPD(CLK_TOP_SENINF, "top_seninf",
  527. seninf_parents, 0x00b0, 0x00b4, 0x00b8, 8, 2, 15, 0x0004, 29),
  528. MUX_GATE_CLR_SET_UPD(CLK_TOP_SENINF1, "top_seninf1",
  529. seninf_parents, 0x00b0, 0x00b4, 0x00b8, 16, 2, 23, 0x0004, 30),
  530. MUX_GATE_CLR_SET_UPD(CLK_TOP_SENINF2, "top_seninf2",
  531. seninf_parents, 0x00b0, 0x00b4, 0x00b8, 24, 2, 31, 0x0008, 0),
  532. /* CLK_CFG_8 */
  533. MUX_GATE_CLR_SET_UPD(CLK_TOP_SENINF3, "top_seninf3",
  534. seninf_parents, 0x00c0, 0x00c4, 0x00c8, 0, 2, 7, 0x0008, 1),
  535. MUX_GATE_CLR_SET_UPD(CLK_TOP_AES_MSDCFDE, "top_aes_msdcfde",
  536. aes_msdcfde_parents, 0x00c0, 0x00c4, 0x00c8, 8, 3, 15, 0x0008, 2),
  537. MUX_GATE_CLR_SET_UPD(CLK_TOP_PWRAP_ULPOSC, "top_pwrap_ulposc",
  538. pwrap_ulposc_parents, 0x00c0, 0x00c4, 0x00c8, 16, 3, 23, 0x0008, 3),
  539. MUX_GATE_CLR_SET_UPD(CLK_TOP_CAMTM, "top_camtm",
  540. camtm_parents, 0x00c0, 0x00c4, 0x00c8, 24, 2, 31, 0x0008, 4),
  541. /* CLK_CFG_9 */
  542. MUX_GATE_CLR_SET_UPD(CLK_TOP_VENC, "top_venc",
  543. venc_parents, 0x00d0, 0x00d4, 0x00d8, 0, 3, 7, 0x0008, 5),
  544. MUX_GATE_CLR_SET_UPD(CLK_TOP_CAM, "top_cam",
  545. isp_parents, 0x00d0, 0x00d4, 0x00d8, 8, 4, 15, 0x0008, 6),
  546. MUX_GATE_CLR_SET_UPD(CLK_TOP_IMG1, "top_img1",
  547. isp_parents, 0x00d0, 0x00d4, 0x00d8, 16, 4, 23, 0x0008, 7),
  548. MUX_GATE_CLR_SET_UPD(CLK_TOP_IPE, "top_ipe",
  549. isp_parents, 0x00d0, 0x00d4, 0x00d8, 24, 4, 31, 0x0008, 8),
  550. /* CLK_CFG_10 */
  551. MUX_GATE_CLR_SET_UPD(CLK_TOP_DPMAIF, "top_dpmaif",
  552. dpmaif_parents, 0x00e0, 0x00e4, 0x00e8, 0, 3, 7, 0x0008, 9),
  553. MUX_GATE_CLR_SET_UPD(CLK_TOP_VDEC, "top_vdec",
  554. vdec_parents, 0x00e0, 0x00e4, 0x00e8, 8, 3, 15, 0x0008, 10),
  555. MUX_GATE_CLR_SET_UPD(CLK_TOP_DISP, "top_disp",
  556. disp_parents, 0x00e0, 0x00e4, 0x00e8, 16, 4, 23, 0x0008, 11),
  557. MUX_GATE_CLR_SET_UPD(CLK_TOP_MDP, "top_mdp",
  558. mdp_parents, 0x00e0, 0x00e4, 0x00e8, 24, 4, 31, 0x0008, 12),
  559. /* CLK_CFG_11 */
  560. MUX_GATE_CLR_SET_UPD(CLK_TOP_AUDIO_H, "top_audio_h",
  561. audio_h_parents, 0x00ec, 0x00f0, 0x00f4, 0, 2, 7, 0x0008, 13),
  562. MUX_GATE_CLR_SET_UPD(CLK_TOP_UFS, "top_ufs",
  563. ufs_parents, 0x00ec, 0x00f0, 0x00f4, 8, 2, 15, 0x0008, 14),
  564. MUX_GATE_CLR_SET_UPD(CLK_TOP_AES_FDE, "top_aes_fde",
  565. aes_fde_parents, 0x00ec, 0x00f0, 0x00f4, 16, 2, 23, 0x0008, 15),
  566. MUX_GATE_CLR_SET_UPD(CLK_TOP_AUDIODSP, "top_audiodsp",
  567. audiodsp_parents, 0x00ec, 0x00f0, 0x00f4, 24, 3, 31, 0x0008, 16),
  568. /*
  569. * CLK_CFG_12
  570. * dvfsrc is for internal DVFS usage, should not be closed in Linux.
  571. */
  572. MUX_GATE_CLR_SET_UPD_FLAGS(CLK_TOP_DVFSRC, "top_dvfsrc", dvfsrc_parents,
  573. 0x0100, 0x0104, 0x0108, 0, 1, 7, 0x0008, 17,
  574. CLK_IS_CRITICAL),
  575. MUX_GATE_CLR_SET_UPD(CLK_TOP_DSI_OCC, "top_dsi_occ",
  576. dsi_occ_parents, 0x0100, 0x0104, 0x0108, 8, 2, 15, 0x0008, 18),
  577. MUX_GATE_CLR_SET_UPD(CLK_TOP_SPMI_MST, "top_spmi_mst",
  578. spmi_mst_parents, 0x0100, 0x0104, 0x0108, 16, 3, 23, 0x0008, 19),
  579. /* CLK_CFG_13 */
  580. MUX_GATE_CLR_SET_UPD(CLK_TOP_SPINOR, "top_spinor",
  581. spinor_parents, 0x0110, 0x0114, 0x0118, 0, 3, 6, 0x0008, 20),
  582. MUX_GATE_CLR_SET_UPD(CLK_TOP_NNA, "top_nna",
  583. nna_parents, 0x0110, 0x0114, 0x0118, 7, 4, 14, 0x0008, 21),
  584. MUX_GATE_CLR_SET_UPD(CLK_TOP_NNA1, "top_nna1",
  585. nna_parents, 0x0110, 0x0114, 0x0118, 15, 4, 22, 0x0008, 22),
  586. MUX_GATE_CLR_SET_UPD(CLK_TOP_NNA2, "top_nna2",
  587. nna2_parents, 0x0110, 0x0114, 0x0118, 23, 4, 30, 0x0008, 23),
  588. /* CLK_CFG_14 */
  589. MUX_GATE_CLR_SET_UPD(CLK_TOP_SSUSB_XHCI, "top_ssusb_xhci",
  590. ssusb_parents, 0x0120, 0x0124, 0x0128, 0, 2, 5, 0x0008, 24),
  591. MUX_GATE_CLR_SET_UPD(CLK_TOP_SSUSB_TOP_1P, "top_ssusb_1p",
  592. ssusb_parents, 0x0120, 0x0124, 0x0128, 6, 2, 11, 0x0008, 25),
  593. MUX_GATE_CLR_SET_UPD(CLK_TOP_SSUSB_XHCI_1P, "top_ssusb_xhci_1p",
  594. ssusb_parents, 0x0120, 0x0124, 0x0128, 12, 2, 17, 0x0008, 26),
  595. MUX_GATE_CLR_SET_UPD(CLK_TOP_WPE, "top_wpe",
  596. wpe_parents, 0x0120, 0x0124, 0x0128, 18, 4, 25, 0x0008, 27),
  597. /* CLK_CFG_15 */
  598. MUX_GATE_CLR_SET_UPD(CLK_TOP_DPI, "top_dpi",
  599. dpi_parents, 0x0180, 0x0184, 0x0188, 0, 3, 6, 0x0008, 28),
  600. MUX_GATE_CLR_SET_UPD(CLK_TOP_U3_OCC_250M, "top_u3_occ_250m",
  601. u3_occ_250m_parents, 0x0180, 0x0184, 0x0188, 7, 1, 11, 0x0008, 29),
  602. MUX_GATE_CLR_SET_UPD(CLK_TOP_U3_OCC_500M, "top_u3_occ_500m",
  603. u3_occ_500m_parents, 0x0180, 0x0184, 0x0188, 12, 1, 16, 0x0008, 30),
  604. MUX_GATE_CLR_SET_UPD(CLK_TOP_ADSP_BUS, "top_adsp_bus",
  605. adsp_bus_parents, 0x0180, 0x0184, 0x0188, 17, 3, 23, 0x0008, 31),
  606. };
  607. static struct mtk_composite top_muxes[] = {
  608. /* CLK_AUDDIV_0 */
  609. MUX(CLK_TOP_APLL_I2S0_MCK_SEL, "apll_i2s0_mck_sel", apll_mck_parents, 0x0320, 16, 1),
  610. MUX(CLK_TOP_APLL_I2S1_MCK_SEL, "apll_i2s1_mck_sel", apll_mck_parents, 0x0320, 17, 1),
  611. MUX(CLK_TOP_APLL_I2S2_MCK_SEL, "apll_i2s2_mck_sel", apll_mck_parents, 0x0320, 18, 1),
  612. MUX(CLK_TOP_APLL_I2S4_MCK_SEL, "apll_i2s4_mck_sel", apll_mck_parents, 0x0320, 19, 1),
  613. MUX(CLK_TOP_APLL_TDMOUT_MCK_SEL, "apll_tdmout_mck_sel", apll_mck_parents,
  614. 0x0320, 20, 1),
  615. };
  616. static const struct mtk_composite top_adj_divs[] = {
  617. DIV_GATE(CLK_TOP_APLL12_CK_DIV0, "apll12_div0", "apll_i2s0_mck_sel",
  618. 0x0320, 0, 0x0328, 8, 0),
  619. DIV_GATE(CLK_TOP_APLL12_CK_DIV1, "apll12_div1", "apll_i2s1_mck_sel",
  620. 0x0320, 1, 0x0328, 8, 8),
  621. DIV_GATE(CLK_TOP_APLL12_CK_DIV2, "apll12_div2", "apll_i2s2_mck_sel",
  622. 0x0320, 2, 0x0328, 8, 16),
  623. DIV_GATE(CLK_TOP_APLL12_CK_DIV4, "apll12_div4", "apll_i2s4_mck_sel",
  624. 0x0320, 3, 0x0328, 8, 24),
  625. DIV_GATE(CLK_TOP_APLL12_CK_DIV_TDMOUT_M, "apll12_div_tdmout_m", "apll_tdmout_mck_sel",
  626. 0x0320, 4, 0x0334, 8, 0),
  627. };
  628. static const struct of_device_id of_match_clk_mt8186_topck[] = {
  629. { .compatible = "mediatek,mt8186-topckgen", },
  630. {}
  631. };
  632. static int clk_mt8186_topck_probe(struct platform_device *pdev)
  633. {
  634. struct clk_hw_onecell_data *clk_data;
  635. struct device_node *node = pdev->dev.of_node;
  636. int r;
  637. void __iomem *base;
  638. clk_data = mtk_alloc_clk_data(CLK_TOP_NR_CLK);
  639. if (!clk_data)
  640. return -ENOMEM;
  641. base = devm_platform_ioremap_resource(pdev, 0);
  642. if (IS_ERR(base)) {
  643. r = PTR_ERR(base);
  644. goto free_top_data;
  645. }
  646. r = mtk_clk_register_fixed_clks(top_fixed_clks, ARRAY_SIZE(top_fixed_clks),
  647. clk_data);
  648. if (r)
  649. goto free_top_data;
  650. r = mtk_clk_register_factors(top_divs, ARRAY_SIZE(top_divs), clk_data);
  651. if (r)
  652. goto unregister_fixed_clks;
  653. r = mtk_clk_register_muxes(top_mtk_muxes, ARRAY_SIZE(top_mtk_muxes), node,
  654. &mt8186_clk_lock, clk_data);
  655. if (r)
  656. goto unregister_factors;
  657. r = mtk_clk_register_composites(top_muxes, ARRAY_SIZE(top_muxes), base,
  658. &mt8186_clk_lock, clk_data);
  659. if (r)
  660. goto unregister_muxes;
  661. r = mtk_clk_register_composites(top_adj_divs, ARRAY_SIZE(top_adj_divs), base,
  662. &mt8186_clk_lock, clk_data);
  663. if (r)
  664. goto unregister_composite_muxes;
  665. r = of_clk_add_hw_provider(node, of_clk_hw_onecell_get, clk_data);
  666. if (r)
  667. goto unregister_composite_divs;
  668. platform_set_drvdata(pdev, clk_data);
  669. return r;
  670. unregister_composite_divs:
  671. mtk_clk_unregister_composites(top_adj_divs, ARRAY_SIZE(top_adj_divs), clk_data);
  672. unregister_composite_muxes:
  673. mtk_clk_unregister_composites(top_muxes, ARRAY_SIZE(top_muxes), clk_data);
  674. unregister_muxes:
  675. mtk_clk_unregister_muxes(top_mtk_muxes, ARRAY_SIZE(top_mtk_muxes), clk_data);
  676. unregister_factors:
  677. mtk_clk_unregister_factors(top_divs, ARRAY_SIZE(top_divs), clk_data);
  678. unregister_fixed_clks:
  679. mtk_clk_unregister_fixed_clks(top_fixed_clks, ARRAY_SIZE(top_fixed_clks), clk_data);
  680. free_top_data:
  681. mtk_free_clk_data(clk_data);
  682. return r;
  683. }
  684. static int clk_mt8186_topck_remove(struct platform_device *pdev)
  685. {
  686. struct clk_hw_onecell_data *clk_data = platform_get_drvdata(pdev);
  687. struct device_node *node = pdev->dev.of_node;
  688. of_clk_del_provider(node);
  689. mtk_clk_unregister_composites(top_adj_divs, ARRAY_SIZE(top_adj_divs), clk_data);
  690. mtk_clk_unregister_composites(top_muxes, ARRAY_SIZE(top_muxes), clk_data);
  691. mtk_clk_unregister_muxes(top_mtk_muxes, ARRAY_SIZE(top_mtk_muxes), clk_data);
  692. mtk_clk_unregister_factors(top_divs, ARRAY_SIZE(top_divs), clk_data);
  693. mtk_clk_unregister_fixed_clks(top_fixed_clks, ARRAY_SIZE(top_fixed_clks), clk_data);
  694. mtk_free_clk_data(clk_data);
  695. return 0;
  696. }
  697. static struct platform_driver clk_mt8186_topck_drv = {
  698. .probe = clk_mt8186_topck_probe,
  699. .remove = clk_mt8186_topck_remove,
  700. .driver = {
  701. .name = "clk-mt8186-topck",
  702. .of_match_table = of_match_clk_mt8186_topck,
  703. },
  704. };
  705. builtin_platform_driver(clk_mt8186_topck_drv);