clk-mt6797.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2016 MediaTek Inc.
  4. * Author: Kevin Chen <[email protected]>
  5. */
  6. #include <linux/of.h>
  7. #include <linux/of_address.h>
  8. #include <linux/of_device.h>
  9. #include <linux/platform_device.h>
  10. #include "clk-gate.h"
  11. #include "clk-mtk.h"
  12. #include "clk-pll.h"
  13. #include <dt-bindings/clock/mt6797-clk.h>
  14. /*
  15. * For some clocks, we don't care what their actual rates are. And these
  16. * clocks may change their rate on different products or different scenarios.
  17. * So we model these clocks' rate as 0, to denote it's not an actual rate.
  18. */
  19. static DEFINE_SPINLOCK(mt6797_clk_lock);
  20. static const struct mtk_fixed_factor top_fixed_divs[] = {
  21. FACTOR(CLK_TOP_SYSPLL_CK, "syspll_ck", "mainpll", 1, 1),
  22. FACTOR(CLK_TOP_SYSPLL_D2, "syspll_d2", "mainpll", 1, 2),
  23. FACTOR(CLK_TOP_SYSPLL1_D2, "syspll1_d2", "syspll_d2", 1, 2),
  24. FACTOR(CLK_TOP_SYSPLL1_D4, "syspll1_d4", "syspll_d2", 1, 4),
  25. FACTOR(CLK_TOP_SYSPLL1_D8, "syspll1_d8", "syspll_d2", 1, 8),
  26. FACTOR(CLK_TOP_SYSPLL1_D16, "syspll1_d16", "syspll_d2", 1, 16),
  27. FACTOR(CLK_TOP_SYSPLL_D3, "syspll_d3", "mainpll", 1, 3),
  28. FACTOR(CLK_TOP_SYSPLL_D3_D3, "syspll_d3_d3", "syspll_d3", 1, 3),
  29. FACTOR(CLK_TOP_SYSPLL2_D2, "syspll2_d2", "syspll_d3", 1, 2),
  30. FACTOR(CLK_TOP_SYSPLL2_D4, "syspll2_d4", "syspll_d3", 1, 4),
  31. FACTOR(CLK_TOP_SYSPLL2_D8, "syspll2_d8", "syspll_d3", 1, 8),
  32. FACTOR(CLK_TOP_SYSPLL_D5, "syspll_d5", "mainpll", 1, 5),
  33. FACTOR(CLK_TOP_SYSPLL3_D2, "syspll3_d2", "syspll_d5", 1, 2),
  34. FACTOR(CLK_TOP_SYSPLL3_D4, "syspll3_d4", "syspll_d5", 1, 4),
  35. FACTOR(CLK_TOP_SYSPLL_D7, "syspll_d7", "mainpll", 1, 7),
  36. FACTOR(CLK_TOP_SYSPLL4_D2, "syspll4_d2", "syspll_d7", 1, 2),
  37. FACTOR(CLK_TOP_SYSPLL4_D4, "syspll4_d4", "syspll_d7", 1, 4),
  38. FACTOR(CLK_TOP_UNIVPLL_CK, "univpll_ck", "univpll", 1, 1),
  39. FACTOR(CLK_TOP_UNIVPLL_D7, "univpll_d7", "univpll", 1, 7),
  40. FACTOR(CLK_TOP_UNIVPLL_D26, "univpll_d26", "univpll", 1, 26),
  41. FACTOR(CLK_TOP_SSUSB_PHY_48M_CK, "ssusb_phy_48m_ck", "univpll", 1, 1),
  42. FACTOR(CLK_TOP_USB_PHY48M_CK, "usb_phy48m_ck", "univpll", 1, 1),
  43. FACTOR(CLK_TOP_UNIVPLL_D2, "univpll_d2", "univpll", 1, 2),
  44. FACTOR(CLK_TOP_UNIVPLL1_D2, "univpll1_d2", "univpll_d2", 1, 2),
  45. FACTOR(CLK_TOP_UNIVPLL1_D4, "univpll1_d4", "univpll_d2", 1, 4),
  46. FACTOR(CLK_TOP_UNIVPLL1_D8, "univpll1_d8", "univpll_d2", 1, 8),
  47. FACTOR(CLK_TOP_UNIVPLL_D3, "univpll_d3", "univpll", 1, 3),
  48. FACTOR(CLK_TOP_UNIVPLL2_D2, "univpll2_d2", "univpll", 1, 2),
  49. FACTOR(CLK_TOP_UNIVPLL2_D4, "univpll2_d4", "univpll", 1, 4),
  50. FACTOR(CLK_TOP_UNIVPLL2_D8, "univpll2_d8", "univpll", 1, 8),
  51. FACTOR(CLK_TOP_UNIVPLL_D5, "univpll_d5", "univpll", 1, 5),
  52. FACTOR(CLK_TOP_UNIVPLL3_D2, "univpll3_d2", "univpll_d5", 1, 2),
  53. FACTOR(CLK_TOP_UNIVPLL3_D4, "univpll3_d4", "univpll_d5", 1, 4),
  54. FACTOR(CLK_TOP_UNIVPLL3_D8, "univpll3_d8", "univpll_d5", 1, 8),
  55. FACTOR(CLK_TOP_ULPOSC_CK_ORG, "ulposc_ck_org", "ulposc", 1, 1),
  56. FACTOR(CLK_TOP_ULPOSC_CK, "ulposc_ck", "ulposc_ck_org", 1, 3),
  57. FACTOR(CLK_TOP_ULPOSC_D2, "ulposc_d2", "ulposc_ck", 1, 2),
  58. FACTOR(CLK_TOP_ULPOSC_D3, "ulposc_d3", "ulposc_ck", 1, 4),
  59. FACTOR(CLK_TOP_ULPOSC_D4, "ulposc_d4", "ulposc_ck", 1, 8),
  60. FACTOR(CLK_TOP_ULPOSC_D8, "ulposc_d8", "ulposc_ck", 1, 10),
  61. FACTOR(CLK_TOP_ULPOSC_D10, "ulposc_d10", "ulposc_ck_org", 1, 1),
  62. FACTOR(CLK_TOP_APLL1_CK, "apll1_ck", "apll1", 1, 1),
  63. FACTOR(CLK_TOP_APLL2_CK, "apll2_ck", "apll2", 1, 1),
  64. FACTOR(CLK_TOP_MFGPLL_CK, "mfgpll_ck", "mfgpll", 1, 1),
  65. FACTOR(CLK_TOP_MFGPLL_D2, "mfgpll_d2", "mfgpll_ck", 1, 2),
  66. FACTOR(CLK_TOP_IMGPLL_CK, "imgpll_ck", "imgpll", 1, 1),
  67. FACTOR(CLK_TOP_IMGPLL_D2, "imgpll_d2", "imgpll_ck", 1, 2),
  68. FACTOR(CLK_TOP_IMGPLL_D4, "imgpll_d4", "imgpll_ck", 1, 4),
  69. FACTOR(CLK_TOP_CODECPLL_CK, "codecpll_ck", "codecpll", 1, 1),
  70. FACTOR(CLK_TOP_CODECPLL_D2, "codecpll_d2", "codecpll_ck", 1, 2),
  71. FACTOR(CLK_TOP_VDECPLL_CK, "vdecpll_ck", "vdecpll", 1, 1),
  72. FACTOR(CLK_TOP_TVDPLL_CK, "tvdpll_ck", "tvdpll", 1, 1),
  73. FACTOR(CLK_TOP_TVDPLL_D2, "tvdpll_d2", "tvdpll_ck", 1, 2),
  74. FACTOR(CLK_TOP_TVDPLL_D4, "tvdpll_d4", "tvdpll_ck", 1, 4),
  75. FACTOR(CLK_TOP_TVDPLL_D8, "tvdpll_d8", "tvdpll_ck", 1, 8),
  76. FACTOR(CLK_TOP_TVDPLL_D16, "tvdpll_d16", "tvdpll_ck", 1, 16),
  77. FACTOR(CLK_TOP_MSDCPLL_CK, "msdcpll_ck", "msdcpll", 1, 1),
  78. FACTOR(CLK_TOP_MSDCPLL_D2, "msdcpll_d2", "msdcpll_ck", 1, 2),
  79. FACTOR(CLK_TOP_MSDCPLL_D4, "msdcpll_d4", "msdcpll_ck", 1, 4),
  80. FACTOR(CLK_TOP_MSDCPLL_D8, "msdcpll_d8", "msdcpll_ck", 1, 8),
  81. };
  82. static const char * const axi_parents[] = {
  83. "clk26m",
  84. "syspll_d7",
  85. "ulposc_axi_ck_mux",
  86. };
  87. static const char * const ulposc_axi_ck_mux_parents[] = {
  88. "syspll1_d4",
  89. "ulposc_axi_ck_mux_pre",
  90. };
  91. static const char * const ulposc_axi_ck_mux_pre_parents[] = {
  92. "ulposc_d2",
  93. "ulposc_d3",
  94. };
  95. static const char * const ddrphycfg_parents[] = {
  96. "clk26m",
  97. "syspll3_d2",
  98. "syspll2_d4",
  99. "syspll1_d8",
  100. };
  101. static const char * const mm_parents[] = {
  102. "clk26m",
  103. "imgpll_ck",
  104. "univpll1_d2",
  105. "syspll1_d2",
  106. };
  107. static const char * const pwm_parents[] = {
  108. "clk26m",
  109. "univpll2_d4",
  110. "ulposc_d2",
  111. "ulposc_d3",
  112. "ulposc_d8",
  113. "ulposc_d10",
  114. "ulposc_d4",
  115. };
  116. static const char * const vdec_parents[] = {
  117. "clk26m",
  118. "vdecpll_ck",
  119. "imgpll_ck",
  120. "syspll_d3",
  121. "univpll_d5",
  122. "clk26m",
  123. "clk26m",
  124. };
  125. static const char * const venc_parents[] = {
  126. "clk26m",
  127. "codecpll_ck",
  128. "syspll_d3",
  129. };
  130. static const char * const mfg_parents[] = {
  131. "clk26m",
  132. "mfgpll_ck",
  133. "syspll_d3",
  134. "univpll_d3",
  135. };
  136. static const char * const camtg[] = {
  137. "clk26m",
  138. "univpll_d26",
  139. "univpll2_d2",
  140. };
  141. static const char * const uart_parents[] = {
  142. "clk26m",
  143. "univpll2_d8",
  144. };
  145. static const char * const spi_parents[] = {
  146. "clk26m",
  147. "syspll3_d2",
  148. "syspll2_d4",
  149. "ulposc_spi_ck_mux",
  150. };
  151. static const char * const ulposc_spi_ck_mux_parents[] = {
  152. "ulposc_d2",
  153. "ulposc_d3",
  154. };
  155. static const char * const usb20_parents[] = {
  156. "clk26m",
  157. "univpll1_d8",
  158. "syspll4_d2",
  159. };
  160. static const char * const msdc50_0_hclk_parents[] = {
  161. "clk26m",
  162. "syspll1_d2",
  163. "syspll2_d2",
  164. "syspll4_d2",
  165. };
  166. static const char * const msdc50_0_parents[] = {
  167. "clk26m",
  168. "msdcpll",
  169. "syspll_d3",
  170. "univpll1_d4",
  171. "syspll2_d2",
  172. "syspll_d7",
  173. "msdcpll_d2",
  174. "univpll1_d2",
  175. "univpll_d3",
  176. };
  177. static const char * const msdc30_1_parents[] = {
  178. "clk26m",
  179. "univpll2_d2",
  180. "msdcpll_d2",
  181. "univpll1_d4",
  182. "syspll2_d2",
  183. "syspll_d7",
  184. "univpll_d7",
  185. };
  186. static const char * const msdc30_2_parents[] = {
  187. "clk26m",
  188. "univpll2_d8",
  189. "syspll2_d8",
  190. "syspll1_d8",
  191. "msdcpll_d8",
  192. "syspll3_d4",
  193. "univpll_d26",
  194. };
  195. static const char * const audio_parents[] = {
  196. "clk26m",
  197. "syspll3_d4",
  198. "syspll4_d4",
  199. "syspll1_d16",
  200. };
  201. static const char * const aud_intbus_parents[] = {
  202. "clk26m",
  203. "syspll1_d4",
  204. "syspll4_d2",
  205. };
  206. static const char * const pmicspi_parents[] = {
  207. "clk26m",
  208. "univpll_d26",
  209. "syspll3_d4",
  210. "syspll1_d8",
  211. "ulposc_d4",
  212. "ulposc_d8",
  213. "syspll2_d8",
  214. };
  215. static const char * const scp_parents[] = {
  216. "clk26m",
  217. "syspll_d3",
  218. "ulposc_ck",
  219. "univpll_d5",
  220. };
  221. static const char * const atb_parents[] = {
  222. "clk26m",
  223. "syspll1_d2",
  224. "syspll_d5",
  225. };
  226. static const char * const mjc_parents[] = {
  227. "clk26m",
  228. "imgpll_ck",
  229. "univpll_d5",
  230. "syspll1_d2",
  231. };
  232. static const char * const dpi0_parents[] = {
  233. "clk26m",
  234. "tvdpll_d2",
  235. "tvdpll_d4",
  236. "tvdpll_d8",
  237. "tvdpll_d16",
  238. "clk26m",
  239. "clk26m",
  240. };
  241. static const char * const aud_1_parents[] = {
  242. "clk26m",
  243. "apll1_ck",
  244. };
  245. static const char * const aud_2_parents[] = {
  246. "clk26m",
  247. "apll2_ck",
  248. };
  249. static const char * const ssusb_top_sys_parents[] = {
  250. "clk26m",
  251. "univpll3_d2",
  252. };
  253. static const char * const spm_parents[] = {
  254. "clk26m",
  255. "syspll1_d8",
  256. };
  257. static const char * const bsi_spi_parents[] = {
  258. "clk26m",
  259. "syspll_d3_d3",
  260. "syspll1_d4",
  261. "syspll_d7",
  262. };
  263. static const char * const audio_h_parents[] = {
  264. "clk26m",
  265. "apll2_ck",
  266. "apll1_ck",
  267. "univpll_d7",
  268. };
  269. static const char * const mfg_52m_parents[] = {
  270. "clk26m",
  271. "univpll2_d8",
  272. "univpll2_d4",
  273. "univpll2_d4",
  274. };
  275. static const char * const anc_md32_parents[] = {
  276. "clk26m",
  277. "syspll1_d2",
  278. "univpll_d5",
  279. };
  280. /*
  281. * Clock mux ddrphycfg is needed by the DRAM controller. We mark it as
  282. * critical as otherwise the system will hang after boot.
  283. */
  284. static const struct mtk_composite top_muxes[] = {
  285. MUX(CLK_TOP_MUX_ULPOSC_AXI_CK_MUX_PRE, "ulposc_axi_ck_mux_pre",
  286. ulposc_axi_ck_mux_pre_parents, 0x0040, 3, 1),
  287. MUX(CLK_TOP_MUX_ULPOSC_AXI_CK_MUX, "ulposc_axi_ck_mux",
  288. ulposc_axi_ck_mux_parents, 0x0040, 2, 1),
  289. MUX(CLK_TOP_MUX_AXI, "axi_sel", axi_parents,
  290. 0x0040, 0, 2),
  291. MUX_FLAGS(CLK_TOP_MUX_DDRPHYCFG, "ddrphycfg_sel", ddrphycfg_parents,
  292. 0x0040, 16, 2, CLK_IS_CRITICAL | CLK_SET_RATE_PARENT),
  293. MUX(CLK_TOP_MUX_MM, "mm_sel", mm_parents,
  294. 0x0040, 24, 2),
  295. MUX_GATE(CLK_TOP_MUX_PWM, "pwm_sel", pwm_parents, 0x0050, 0, 3, 7),
  296. MUX_GATE(CLK_TOP_MUX_VDEC, "vdec_sel", vdec_parents, 0x0050, 8, 3, 15),
  297. MUX_GATE(CLK_TOP_MUX_VENC, "venc_sel", venc_parents, 0x0050, 16, 2, 23),
  298. MUX_GATE(CLK_TOP_MUX_MFG, "mfg_sel", mfg_parents, 0x0050, 24, 2, 31),
  299. MUX_GATE(CLK_TOP_MUX_CAMTG, "camtg_sel", camtg, 0x0060, 0, 2, 7),
  300. MUX_GATE(CLK_TOP_MUX_UART, "uart_sel", uart_parents, 0x0060, 8, 1, 15),
  301. MUX_GATE(CLK_TOP_MUX_SPI, "spi_sel", spi_parents, 0x0060, 16, 2, 23),
  302. MUX(CLK_TOP_MUX_ULPOSC_SPI_CK_MUX, "ulposc_spi_ck_mux",
  303. ulposc_spi_ck_mux_parents, 0x0060, 18, 1),
  304. MUX_GATE(CLK_TOP_MUX_USB20, "usb20_sel", usb20_parents,
  305. 0x0060, 24, 2, 31),
  306. MUX(CLK_TOP_MUX_MSDC50_0_HCLK, "msdc50_0_hclk_sel",
  307. msdc50_0_hclk_parents, 0x0070, 8, 2),
  308. MUX_GATE(CLK_TOP_MUX_MSDC50_0, "msdc50_0_sel", msdc50_0_parents,
  309. 0x0070, 16, 4, 23),
  310. MUX_GATE(CLK_TOP_MUX_MSDC30_1, "msdc30_1_sel", msdc30_1_parents,
  311. 0x0070, 24, 3, 31),
  312. MUX_GATE(CLK_TOP_MUX_MSDC30_2, "msdc30_2_sel", msdc30_2_parents,
  313. 0x0080, 0, 3, 7),
  314. MUX_GATE(CLK_TOP_MUX_AUDIO, "audio_sel", audio_parents,
  315. 0x0080, 16, 2, 23),
  316. MUX(CLK_TOP_MUX_AUD_INTBUS, "aud_intbus_sel", aud_intbus_parents,
  317. 0x0080, 24, 2),
  318. MUX(CLK_TOP_MUX_PMICSPI, "pmicspi_sel", pmicspi_parents,
  319. 0x0090, 0, 3),
  320. MUX(CLK_TOP_MUX_SCP, "scp_sel", scp_parents,
  321. 0x0090, 8, 2),
  322. MUX(CLK_TOP_MUX_ATB, "atb_sel", atb_parents,
  323. 0x0090, 16, 2),
  324. MUX_GATE(CLK_TOP_MUX_MJC, "mjc_sel", mjc_parents, 0x0090, 24, 2, 31),
  325. MUX_GATE(CLK_TOP_MUX_DPI0, "dpi0_sel", dpi0_parents, 0x00A0, 0, 3, 7),
  326. MUX_GATE(CLK_TOP_MUX_AUD_1, "aud_1_sel", aud_1_parents,
  327. 0x00A0, 16, 1, 23),
  328. MUX_GATE(CLK_TOP_MUX_AUD_2, "aud_2_sel", aud_2_parents,
  329. 0x00A0, 24, 1, 31),
  330. MUX(CLK_TOP_MUX_SSUSB_TOP_SYS, "ssusb_top_sys_sel",
  331. ssusb_top_sys_parents, 0x00B0, 8, 1),
  332. MUX(CLK_TOP_MUX_SPM, "spm_sel", spm_parents,
  333. 0x00C0, 0, 1),
  334. MUX(CLK_TOP_MUX_BSI_SPI, "bsi_spi_sel", bsi_spi_parents,
  335. 0x00C0, 8, 2),
  336. MUX_GATE(CLK_TOP_MUX_AUDIO_H, "audio_h_sel", audio_h_parents,
  337. 0x00C0, 16, 2, 23),
  338. MUX_GATE(CLK_TOP_MUX_ANC_MD32, "anc_md32_sel", anc_md32_parents,
  339. 0x00C0, 24, 2, 31),
  340. MUX(CLK_TOP_MUX_MFG_52M, "mfg_52m_sel", mfg_52m_parents,
  341. 0x0104, 1, 2),
  342. };
  343. static int mtk_topckgen_init(struct platform_device *pdev)
  344. {
  345. struct clk_hw_onecell_data *clk_data;
  346. void __iomem *base;
  347. struct device_node *node = pdev->dev.of_node;
  348. base = devm_platform_ioremap_resource(pdev, 0);
  349. if (IS_ERR(base))
  350. return PTR_ERR(base);
  351. clk_data = mtk_alloc_clk_data(CLK_TOP_NR);
  352. if (!clk_data)
  353. return -ENOMEM;
  354. mtk_clk_register_factors(top_fixed_divs, ARRAY_SIZE(top_fixed_divs),
  355. clk_data);
  356. mtk_clk_register_composites(top_muxes, ARRAY_SIZE(top_muxes), base,
  357. &mt6797_clk_lock, clk_data);
  358. return of_clk_add_hw_provider(node, of_clk_hw_onecell_get, clk_data);
  359. }
  360. static const struct mtk_gate_regs infra0_cg_regs = {
  361. .set_ofs = 0x0080,
  362. .clr_ofs = 0x0084,
  363. .sta_ofs = 0x0090,
  364. };
  365. static const struct mtk_gate_regs infra1_cg_regs = {
  366. .set_ofs = 0x0088,
  367. .clr_ofs = 0x008c,
  368. .sta_ofs = 0x0094,
  369. };
  370. static const struct mtk_gate_regs infra2_cg_regs = {
  371. .set_ofs = 0x00a8,
  372. .clr_ofs = 0x00ac,
  373. .sta_ofs = 0x00b0,
  374. };
  375. #define GATE_ICG0(_id, _name, _parent, _shift) \
  376. GATE_MTK(_id, _name, _parent, &infra0_cg_regs, _shift, &mtk_clk_gate_ops_setclr)
  377. #define GATE_ICG1(_id, _name, _parent, _shift) \
  378. GATE_MTK(_id, _name, _parent, &infra1_cg_regs, _shift, &mtk_clk_gate_ops_setclr)
  379. #define GATE_ICG1_FLAGS(_id, _name, _parent, _shift, _flags) \
  380. GATE_MTK_FLAGS(_id, _name, _parent, &infra1_cg_regs, _shift, \
  381. &mtk_clk_gate_ops_setclr, _flags)
  382. #define GATE_ICG2(_id, _name, _parent, _shift) \
  383. GATE_MTK(_id, _name, _parent, &infra2_cg_regs, _shift, &mtk_clk_gate_ops_setclr)
  384. #define GATE_ICG2_FLAGS(_id, _name, _parent, _shift, _flags) \
  385. GATE_MTK_FLAGS(_id, _name, _parent, &infra2_cg_regs, _shift, \
  386. &mtk_clk_gate_ops_setclr, _flags)
  387. /*
  388. * Clock gates dramc and dramc_b are needed by the DRAM controller.
  389. * We mark them as critical as otherwise the system will hang after boot.
  390. */
  391. static const struct mtk_gate infra_clks[] = {
  392. GATE_ICG0(CLK_INFRA_PMIC_TMR, "infra_pmic_tmr", "ulposc", 0),
  393. GATE_ICG0(CLK_INFRA_PMIC_AP, "infra_pmic_ap", "pmicspi_sel", 1),
  394. GATE_ICG0(CLK_INFRA_PMIC_MD, "infra_pmic_md", "pmicspi_sel", 2),
  395. GATE_ICG0(CLK_INFRA_PMIC_CONN, "infra_pmic_conn", "pmicspi_sel", 3),
  396. GATE_ICG0(CLK_INFRA_SCP, "infra_scp", "scp_sel", 4),
  397. GATE_ICG0(CLK_INFRA_SEJ, "infra_sej", "axi_sel", 5),
  398. GATE_ICG0(CLK_INFRA_APXGPT, "infra_apxgpt", "axi_sel", 6),
  399. GATE_ICG0(CLK_INFRA_SEJ_13M, "infra_sej_13m", "clk26m", 7),
  400. GATE_ICG0(CLK_INFRA_ICUSB, "infra_icusb", "usb20_sel", 8),
  401. GATE_ICG0(CLK_INFRA_GCE, "infra_gce", "axi_sel", 9),
  402. GATE_ICG0(CLK_INFRA_THERM, "infra_therm", "axi_sel", 10),
  403. GATE_ICG0(CLK_INFRA_I2C0, "infra_i2c0", "axi_sel", 11),
  404. GATE_ICG0(CLK_INFRA_I2C1, "infra_i2c1", "axi_sel", 12),
  405. GATE_ICG0(CLK_INFRA_I2C2, "infra_i2c2", "axi_sel", 13),
  406. GATE_ICG0(CLK_INFRA_I2C3, "infra_i2c3", "axi_sel", 14),
  407. GATE_ICG0(CLK_INFRA_PWM_HCLK, "infra_pwm_hclk", "axi_sel", 15),
  408. GATE_ICG0(CLK_INFRA_PWM1, "infra_pwm1", "axi_sel", 16),
  409. GATE_ICG0(CLK_INFRA_PWM2, "infra_pwm2", "axi_sel", 17),
  410. GATE_ICG0(CLK_INFRA_PWM3, "infra_pwm3", "axi_sel", 18),
  411. GATE_ICG0(CLK_INFRA_PWM4, "infra_pwm4", "axi_sel", 19),
  412. GATE_ICG0(CLK_INFRA_PWM, "infra_pwm", "axi_sel", 21),
  413. GATE_ICG0(CLK_INFRA_UART0, "infra_uart0", "uart_sel", 22),
  414. GATE_ICG0(CLK_INFRA_UART1, "infra_uart1", "uart_sel", 23),
  415. GATE_ICG0(CLK_INFRA_UART2, "infra_uart2", "uart_sel", 24),
  416. GATE_ICG0(CLK_INFRA_UART3, "infra_uart3", "uart_sel", 25),
  417. GATE_ICG0(CLK_INFRA_MD2MD_CCIF_0, "infra_md2md_ccif_0", "axi_sel", 27),
  418. GATE_ICG0(CLK_INFRA_MD2MD_CCIF_1, "infra_md2md_ccif_1", "axi_sel", 28),
  419. GATE_ICG0(CLK_INFRA_MD2MD_CCIF_2, "infra_md2md_ccif_2", "axi_sel", 29),
  420. GATE_ICG0(CLK_INFRA_FHCTL, "infra_fhctl", "clk26m", 30),
  421. GATE_ICG0(CLK_INFRA_BTIF, "infra_btif", "axi_sel", 31),
  422. GATE_ICG1(CLK_INFRA_MD2MD_CCIF_3, "infra_md2md_ccif_3", "axi_sel", 0),
  423. GATE_ICG1(CLK_INFRA_SPI, "infra_spi", "spi_sel", 1),
  424. GATE_ICG1(CLK_INFRA_MSDC0, "infra_msdc0", "msdc50_0_sel", 2),
  425. GATE_ICG1(CLK_INFRA_MD2MD_CCIF_4, "infra_md2md_ccif_4", "axi_sel", 3),
  426. GATE_ICG1(CLK_INFRA_MSDC1, "infra_msdc1", "msdc30_1_sel", 4),
  427. GATE_ICG1(CLK_INFRA_MSDC2, "infra_msdc2", "msdc30_2_sel", 5),
  428. GATE_ICG1(CLK_INFRA_MD2MD_CCIF_5, "infra_md2md_ccif_5", "axi_sel", 7),
  429. GATE_ICG1(CLK_INFRA_GCPU, "infra_gcpu", "axi_sel", 8),
  430. GATE_ICG1(CLK_INFRA_TRNG, "infra_trng", "axi_sel", 9),
  431. GATE_ICG1(CLK_INFRA_AUXADC, "infra_auxadc", "clk26m", 10),
  432. GATE_ICG1(CLK_INFRA_CPUM, "infra_cpum", "axi_sel", 11),
  433. GATE_ICG1(CLK_INFRA_AP_C2K_CCIF_0, "infra_ap_c2k_ccif_0",
  434. "axi_sel", 12),
  435. GATE_ICG1(CLK_INFRA_AP_C2K_CCIF_1, "infra_ap_c2k_ccif_1",
  436. "axi_sel", 13),
  437. GATE_ICG1(CLK_INFRA_CLDMA, "infra_cldma", "axi_sel", 16),
  438. GATE_ICG1(CLK_INFRA_DISP_PWM, "infra_disp_pwm", "pwm_sel", 17),
  439. GATE_ICG1(CLK_INFRA_AP_DMA, "infra_ap_dma", "axi_sel", 18),
  440. GATE_ICG1(CLK_INFRA_DEVICE_APC, "infra_device_apc", "axi_sel", 20),
  441. GATE_ICG1(CLK_INFRA_L2C_SRAM, "infra_l2c_sram", "mm_sel", 22),
  442. GATE_ICG1(CLK_INFRA_CCIF_AP, "infra_ccif_ap", "axi_sel", 23),
  443. GATE_ICG1(CLK_INFRA_AUDIO, "infra_audio", "axi_sel", 25),
  444. GATE_ICG1(CLK_INFRA_CCIF_MD, "infra_ccif_md", "axi_sel", 26),
  445. GATE_ICG1_FLAGS(CLK_INFRA_DRAMC_F26M, "infra_dramc_f26m",
  446. "clk26m", 31, CLK_IS_CRITICAL),
  447. GATE_ICG2(CLK_INFRA_I2C4, "infra_i2c4", "axi_sel", 0),
  448. GATE_ICG2(CLK_INFRA_I2C_APPM, "infra_i2c_appm", "axi_sel", 1),
  449. GATE_ICG2(CLK_INFRA_I2C_GPUPM, "infra_i2c_gpupm", "axi_sel", 2),
  450. GATE_ICG2(CLK_INFRA_I2C2_IMM, "infra_i2c2_imm", "axi_sel", 3),
  451. GATE_ICG2(CLK_INFRA_I2C2_ARB, "infra_i2c2_arb", "axi_sel", 4),
  452. GATE_ICG2(CLK_INFRA_I2C3_IMM, "infra_i2c3_imm", "axi_sel", 5),
  453. GATE_ICG2(CLK_INFRA_I2C3_ARB, "infra_i2c3_arb", "axi_sel", 6),
  454. GATE_ICG2(CLK_INFRA_I2C5, "infra_i2c5", "axi_sel", 7),
  455. GATE_ICG2(CLK_INFRA_SYS_CIRQ, "infra_sys_cirq", "axi_sel", 8),
  456. GATE_ICG2(CLK_INFRA_SPI1, "infra_spi1", "spi_sel", 10),
  457. GATE_ICG2_FLAGS(CLK_INFRA_DRAMC_B_F26M, "infra_dramc_b_f26m",
  458. "clk26m", 11, CLK_IS_CRITICAL),
  459. GATE_ICG2(CLK_INFRA_ANC_MD32, "infra_anc_md32", "anc_md32_sel", 12),
  460. GATE_ICG2(CLK_INFRA_ANC_MD32_32K, "infra_anc_md32_32k", "clk26m", 13),
  461. GATE_ICG2(CLK_INFRA_DVFS_SPM1, "infra_dvfs_spm1", "axi_sel", 15),
  462. GATE_ICG2(CLK_INFRA_AES_TOP0, "infra_aes_top0", "axi_sel", 16),
  463. GATE_ICG2(CLK_INFRA_AES_TOP1, "infra_aes_top1", "axi_sel", 17),
  464. GATE_ICG2(CLK_INFRA_SSUSB_BUS, "infra_ssusb_bus", "axi_sel", 18),
  465. GATE_ICG2(CLK_INFRA_SPI2, "infra_spi2", "spi_sel", 19),
  466. GATE_ICG2(CLK_INFRA_SPI3, "infra_spi3", "spi_sel", 20),
  467. GATE_ICG2(CLK_INFRA_SPI4, "infra_spi4", "spi_sel", 21),
  468. GATE_ICG2(CLK_INFRA_SPI5, "infra_spi5", "spi_sel", 22),
  469. GATE_ICG2(CLK_INFRA_IRTX, "infra_irtx", "spi_sel", 23),
  470. GATE_ICG2(CLK_INFRA_SSUSB_SYS, "infra_ssusb_sys",
  471. "ssusb_top_sys_sel", 24),
  472. GATE_ICG2(CLK_INFRA_SSUSB_REF, "infra_ssusb_ref", "clk26m", 9),
  473. GATE_ICG2(CLK_INFRA_AUDIO_26M, "infra_audio_26m", "clk26m", 26),
  474. GATE_ICG2(CLK_INFRA_AUDIO_26M_PAD_TOP, "infra_audio_26m_pad_top",
  475. "clk26m", 27),
  476. GATE_ICG2(CLK_INFRA_MODEM_TEMP_SHARE, "infra_modem_temp_share",
  477. "axi_sel", 28),
  478. GATE_ICG2(CLK_INFRA_VAD_WRAP_SOC, "infra_vad_wrap_soc", "axi_sel", 29),
  479. GATE_ICG2(CLK_INFRA_DRAMC_CONF, "infra_dramc_conf", "axi_sel", 30),
  480. GATE_ICG2(CLK_INFRA_DRAMC_B_CONF, "infra_dramc_b_conf", "axi_sel", 31),
  481. GATE_ICG1(CLK_INFRA_MFG_VCG, "infra_mfg_vcg", "mfg_52m_sel", 14),
  482. };
  483. static const struct mtk_fixed_factor infra_fixed_divs[] = {
  484. FACTOR(CLK_INFRA_13M, "clk13m", "clk26m", 1, 2),
  485. };
  486. static struct clk_hw_onecell_data *infra_clk_data;
  487. static void mtk_infrasys_init_early(struct device_node *node)
  488. {
  489. int r, i;
  490. if (!infra_clk_data) {
  491. infra_clk_data = mtk_alloc_clk_data(CLK_INFRA_NR);
  492. if (!infra_clk_data)
  493. return;
  494. for (i = 0; i < CLK_INFRA_NR; i++)
  495. infra_clk_data->hws[i] = ERR_PTR(-EPROBE_DEFER);
  496. }
  497. mtk_clk_register_factors(infra_fixed_divs, ARRAY_SIZE(infra_fixed_divs),
  498. infra_clk_data);
  499. r = of_clk_add_hw_provider(node, of_clk_hw_onecell_get,
  500. infra_clk_data);
  501. if (r)
  502. pr_err("%s(): could not register clock provider: %d\n",
  503. __func__, r);
  504. }
  505. CLK_OF_DECLARE_DRIVER(mtk_infra, "mediatek,mt6797-infracfg",
  506. mtk_infrasys_init_early);
  507. static int mtk_infrasys_init(struct platform_device *pdev)
  508. {
  509. int i;
  510. struct device_node *node = pdev->dev.of_node;
  511. if (!infra_clk_data) {
  512. infra_clk_data = mtk_alloc_clk_data(CLK_INFRA_NR);
  513. if (!infra_clk_data)
  514. return -ENOMEM;
  515. } else {
  516. for (i = 0; i < CLK_INFRA_NR; i++) {
  517. if (infra_clk_data->hws[i] == ERR_PTR(-EPROBE_DEFER))
  518. infra_clk_data->hws[i] = ERR_PTR(-ENOENT);
  519. }
  520. }
  521. mtk_clk_register_gates(node, infra_clks, ARRAY_SIZE(infra_clks),
  522. infra_clk_data);
  523. mtk_clk_register_factors(infra_fixed_divs, ARRAY_SIZE(infra_fixed_divs),
  524. infra_clk_data);
  525. return of_clk_add_hw_provider(node, of_clk_hw_onecell_get,
  526. infra_clk_data);
  527. }
  528. #define MT6797_PLL_FMAX (3000UL * MHZ)
  529. #define CON0_MT6797_RST_BAR BIT(24)
  530. #define PLL_B(_id, _name, _reg, _pwr_reg, _en_mask, _flags, _pcwbits, \
  531. _pd_reg, _pd_shift, _tuner_reg, _pcw_reg, \
  532. _pcw_shift, _div_table) { \
  533. .id = _id, \
  534. .name = _name, \
  535. .reg = _reg, \
  536. .pwr_reg = _pwr_reg, \
  537. .en_mask = _en_mask, \
  538. .flags = _flags, \
  539. .rst_bar_mask = CON0_MT6797_RST_BAR, \
  540. .fmax = MT6797_PLL_FMAX, \
  541. .pcwbits = _pcwbits, \
  542. .pd_reg = _pd_reg, \
  543. .pd_shift = _pd_shift, \
  544. .tuner_reg = _tuner_reg, \
  545. .pcw_reg = _pcw_reg, \
  546. .pcw_shift = _pcw_shift, \
  547. .div_table = _div_table, \
  548. }
  549. #define PLL(_id, _name, _reg, _pwr_reg, _en_mask, _flags, _pcwbits, \
  550. _pd_reg, _pd_shift, _tuner_reg, _pcw_reg, \
  551. _pcw_shift) \
  552. PLL_B(_id, _name, _reg, _pwr_reg, _en_mask, _flags, _pcwbits, \
  553. _pd_reg, _pd_shift, _tuner_reg, _pcw_reg, _pcw_shift, \
  554. NULL)
  555. static const struct mtk_pll_data plls[] = {
  556. PLL(CLK_APMIXED_MAINPLL, "mainpll", 0x0220, 0x022C, 0xF0000100, PLL_AO,
  557. 21, 0x220, 4, 0x0, 0x224, 0),
  558. PLL(CLK_APMIXED_UNIVPLL, "univpll", 0x0230, 0x023C, 0xFE000010, 0, 7,
  559. 0x230, 4, 0x0, 0x234, 14),
  560. PLL(CLK_APMIXED_MFGPLL, "mfgpll", 0x0240, 0x024C, 0x00000100, 0, 21,
  561. 0x244, 24, 0x0, 0x244, 0),
  562. PLL(CLK_APMIXED_MSDCPLL, "msdcpll", 0x0250, 0x025C, 0x00000120, 0, 21,
  563. 0x250, 4, 0x0, 0x254, 0),
  564. PLL(CLK_APMIXED_IMGPLL, "imgpll", 0x0260, 0x026C, 0x00000120, 0, 21,
  565. 0x260, 4, 0x0, 0x264, 0),
  566. PLL(CLK_APMIXED_TVDPLL, "tvdpll", 0x0270, 0x027C, 0xC0000120, 0, 21,
  567. 0x270, 4, 0x0, 0x274, 0),
  568. PLL(CLK_APMIXED_CODECPLL, "codecpll", 0x0290, 0x029C, 0x00000120, 0, 21,
  569. 0x290, 4, 0x0, 0x294, 0),
  570. PLL(CLK_APMIXED_VDECPLL, "vdecpll", 0x02E4, 0x02F0, 0x00000120, 0, 21,
  571. 0x2E4, 4, 0x0, 0x2E8, 0),
  572. PLL(CLK_APMIXED_APLL1, "apll1", 0x02A0, 0x02B0, 0x00000130, 0, 31,
  573. 0x2A0, 4, 0x2A8, 0x2A4, 0),
  574. PLL(CLK_APMIXED_APLL2, "apll2", 0x02B4, 0x02C4, 0x00000130, 0, 31,
  575. 0x2B4, 4, 0x2BC, 0x2B8, 0),
  576. };
  577. static int mtk_apmixedsys_init(struct platform_device *pdev)
  578. {
  579. struct clk_hw_onecell_data *clk_data;
  580. struct device_node *node = pdev->dev.of_node;
  581. clk_data = mtk_alloc_clk_data(CLK_APMIXED_NR);
  582. if (!clk_data)
  583. return -ENOMEM;
  584. mtk_clk_register_plls(node, plls, ARRAY_SIZE(plls), clk_data);
  585. return of_clk_add_hw_provider(node, of_clk_hw_onecell_get, clk_data);
  586. }
  587. static const struct of_device_id of_match_clk_mt6797[] = {
  588. {
  589. .compatible = "mediatek,mt6797-topckgen",
  590. .data = mtk_topckgen_init,
  591. }, {
  592. .compatible = "mediatek,mt6797-infracfg",
  593. .data = mtk_infrasys_init,
  594. }, {
  595. .compatible = "mediatek,mt6797-apmixedsys",
  596. .data = mtk_apmixedsys_init,
  597. }, {
  598. /* sentinel */
  599. }
  600. };
  601. static int clk_mt6797_probe(struct platform_device *pdev)
  602. {
  603. int (*clk_init)(struct platform_device *);
  604. int r;
  605. clk_init = of_device_get_match_data(&pdev->dev);
  606. if (!clk_init)
  607. return -EINVAL;
  608. r = clk_init(pdev);
  609. if (r)
  610. dev_err(&pdev->dev,
  611. "could not register clock provider: %s: %d\n",
  612. pdev->name, r);
  613. return r;
  614. }
  615. static struct platform_driver clk_mt6797_drv = {
  616. .probe = clk_mt6797_probe,
  617. .driver = {
  618. .name = "clk-mt6797",
  619. .of_match_table = of_match_clk_mt6797,
  620. },
  621. };
  622. static int __init clk_mt6797_init(void)
  623. {
  624. return platform_driver_register(&clk_mt6797_drv);
  625. }
  626. arch_initcall(clk_mt6797_init);