clk-mt2712-bdp.c 2.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2017 MediaTek Inc.
  4. * Author: Weiyi Lu <[email protected]>
  5. */
  6. #include <linux/clk-provider.h>
  7. #include <linux/platform_device.h>
  8. #include "clk-mtk.h"
  9. #include "clk-gate.h"
  10. #include <dt-bindings/clock/mt2712-clk.h>
  11. static const struct mtk_gate_regs bdp_cg_regs = {
  12. .set_ofs = 0x100,
  13. .clr_ofs = 0x100,
  14. .sta_ofs = 0x100,
  15. };
  16. #define GATE_BDP(_id, _name, _parent, _shift) \
  17. GATE_MTK(_id, _name, _parent, &bdp_cg_regs, _shift, &mtk_clk_gate_ops_no_setclr)
  18. static const struct mtk_gate bdp_clks[] = {
  19. GATE_BDP(CLK_BDP_BRIDGE_B, "bdp_bridge_b", "mm_sel", 0),
  20. GATE_BDP(CLK_BDP_BRIDGE_DRAM, "bdp_bridge_d", "mm_sel", 1),
  21. GATE_BDP(CLK_BDP_LARB_DRAM, "bdp_larb_d", "mm_sel", 2),
  22. GATE_BDP(CLK_BDP_WR_CHANNEL_VDI_PXL, "bdp_vdi_pxl", "tvd_sel", 3),
  23. GATE_BDP(CLK_BDP_WR_CHANNEL_VDI_DRAM, "bdp_vdi_d", "mm_sel", 4),
  24. GATE_BDP(CLK_BDP_WR_CHANNEL_VDI_B, "bdp_vdi_b", "mm_sel", 5),
  25. GATE_BDP(CLK_BDP_MT_B, "bdp_fmt_b", "mm_sel", 9),
  26. GATE_BDP(CLK_BDP_DISPFMT_27M, "bdp_27m", "di_sel", 10),
  27. GATE_BDP(CLK_BDP_DISPFMT_27M_VDOUT, "bdp_27m_vdout", "di_sel", 11),
  28. GATE_BDP(CLK_BDP_DISPFMT_27_74_74, "bdp_27_74_74", "di_sel", 12),
  29. GATE_BDP(CLK_BDP_DISPFMT_2FS, "bdp_2fs", "di_sel", 13),
  30. GATE_BDP(CLK_BDP_DISPFMT_2FS_2FS74_148, "bdp_2fs74_148", "di_sel", 14),
  31. GATE_BDP(CLK_BDP_DISPFMT_B, "bdp_b", "mm_sel", 15),
  32. GATE_BDP(CLK_BDP_VDO_DRAM, "bdp_vdo_d", "mm_sel", 16),
  33. GATE_BDP(CLK_BDP_VDO_2FS, "bdp_vdo_2fs", "di_sel", 17),
  34. GATE_BDP(CLK_BDP_VDO_B, "bdp_vdo_b", "mm_sel", 18),
  35. GATE_BDP(CLK_BDP_WR_CHANNEL_DI_PXL, "bdp_di_pxl", "di_sel", 19),
  36. GATE_BDP(CLK_BDP_WR_CHANNEL_DI_DRAM, "bdp_di_d", "mm_sel", 20),
  37. GATE_BDP(CLK_BDP_WR_CHANNEL_DI_B, "bdp_di_b", "mm_sel", 21),
  38. GATE_BDP(CLK_BDP_NR_AGENT, "bdp_nr_agent", "nr_sel", 22),
  39. GATE_BDP(CLK_BDP_NR_DRAM, "bdp_nr_d", "mm_sel", 23),
  40. GATE_BDP(CLK_BDP_NR_B, "bdp_nr_b", "mm_sel", 24),
  41. GATE_BDP(CLK_BDP_BRIDGE_RT_B, "bdp_bridge_rt_b", "mm_sel", 25),
  42. GATE_BDP(CLK_BDP_BRIDGE_RT_DRAM, "bdp_bridge_rt_d", "mm_sel", 26),
  43. GATE_BDP(CLK_BDP_LARB_RT_DRAM, "bdp_larb_rt_d", "mm_sel", 27),
  44. GATE_BDP(CLK_BDP_TVD_TDC, "bdp_tvd_tdc", "mm_sel", 28),
  45. GATE_BDP(CLK_BDP_TVD_54, "bdp_tvd_clk_54", "tvd_sel", 29),
  46. GATE_BDP(CLK_BDP_TVD_CBUS, "bdp_tvd_cbus", "mm_sel", 30),
  47. };
  48. static const struct mtk_clk_desc bdp_desc = {
  49. .clks = bdp_clks,
  50. .num_clks = ARRAY_SIZE(bdp_clks),
  51. };
  52. static const struct of_device_id of_match_clk_mt2712_bdp[] = {
  53. {
  54. .compatible = "mediatek,mt2712-bdpsys",
  55. .data = &bdp_desc,
  56. }, {
  57. /* sentinel */
  58. }
  59. };
  60. static struct platform_driver clk_mt2712_bdp_drv = {
  61. .probe = mtk_clk_simple_probe,
  62. .remove = mtk_clk_simple_remove,
  63. .driver = {
  64. .name = "clk-mt2712-bdp",
  65. .of_match_table = of_match_clk_mt2712_bdp,
  66. },
  67. };
  68. builtin_platform_driver(clk_mt2712_bdp_drv);