clk-mt2701.c 29 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2014 MediaTek Inc.
  4. * Author: Shunli Wang <[email protected]>
  5. */
  6. #include <linux/clk-provider.h>
  7. #include <linux/of.h>
  8. #include <linux/of_address.h>
  9. #include <linux/of_device.h>
  10. #include <linux/platform_device.h>
  11. #include "clk-cpumux.h"
  12. #include "clk-gate.h"
  13. #include "clk-mtk.h"
  14. #include "clk-pll.h"
  15. #include <dt-bindings/clock/mt2701-clk.h>
  16. /*
  17. * For some clocks, we don't care what their actual rates are. And these
  18. * clocks may change their rate on different products or different scenarios.
  19. * So we model these clocks' rate as 0, to denote it's not an actual rate.
  20. */
  21. #define DUMMY_RATE 0
  22. static DEFINE_SPINLOCK(mt2701_clk_lock);
  23. static const struct mtk_fixed_clk top_fixed_clks[] = {
  24. FIXED_CLK(CLK_TOP_DPI, "dpi_ck", "clk26m",
  25. 108 * MHZ),
  26. FIXED_CLK(CLK_TOP_DMPLL, "dmpll_ck", "clk26m",
  27. 400 * MHZ),
  28. FIXED_CLK(CLK_TOP_VENCPLL, "vencpll_ck", "clk26m",
  29. 295750000),
  30. FIXED_CLK(CLK_TOP_HDMI_0_PIX340M, "hdmi_0_pix340m", "clk26m",
  31. 340 * MHZ),
  32. FIXED_CLK(CLK_TOP_HDMI_0_DEEP340M, "hdmi_0_deep340m", "clk26m",
  33. 340 * MHZ),
  34. FIXED_CLK(CLK_TOP_HDMI_0_PLL340M, "hdmi_0_pll340m", "clk26m",
  35. 340 * MHZ),
  36. FIXED_CLK(CLK_TOP_HADDS2_FB, "hadds2_fbclk", "clk26m",
  37. 27 * MHZ),
  38. FIXED_CLK(CLK_TOP_WBG_DIG_416M, "wbg_dig_ck_416m", "clk26m",
  39. 416 * MHZ),
  40. FIXED_CLK(CLK_TOP_DSI0_LNTC_DSI, "dsi0_lntc_dsi", "clk26m",
  41. 143 * MHZ),
  42. FIXED_CLK(CLK_TOP_HDMI_SCL_RX, "hdmi_scl_rx", "clk26m",
  43. 27 * MHZ),
  44. FIXED_CLK(CLK_TOP_AUD_EXT1, "aud_ext1", "clk26m",
  45. DUMMY_RATE),
  46. FIXED_CLK(CLK_TOP_AUD_EXT2, "aud_ext2", "clk26m",
  47. DUMMY_RATE),
  48. FIXED_CLK(CLK_TOP_NFI1X_PAD, "nfi1x_pad", "clk26m",
  49. DUMMY_RATE),
  50. };
  51. static const struct mtk_fixed_factor top_fixed_divs[] = {
  52. FACTOR(CLK_TOP_SYSPLL, "syspll_ck", "mainpll", 1, 1),
  53. FACTOR(CLK_TOP_SYSPLL_D2, "syspll_d2", "mainpll", 1, 2),
  54. FACTOR(CLK_TOP_SYSPLL_D3, "syspll_d3", "mainpll", 1, 3),
  55. FACTOR(CLK_TOP_SYSPLL_D5, "syspll_d5", "mainpll", 1, 5),
  56. FACTOR(CLK_TOP_SYSPLL_D7, "syspll_d7", "mainpll", 1, 7),
  57. FACTOR(CLK_TOP_SYSPLL1_D2, "syspll1_d2", "syspll_d2", 1, 2),
  58. FACTOR(CLK_TOP_SYSPLL1_D4, "syspll1_d4", "syspll_d2", 1, 4),
  59. FACTOR(CLK_TOP_SYSPLL1_D8, "syspll1_d8", "syspll_d2", 1, 8),
  60. FACTOR(CLK_TOP_SYSPLL1_D16, "syspll1_d16", "syspll_d2", 1, 16),
  61. FACTOR(CLK_TOP_SYSPLL2_D2, "syspll2_d2", "syspll_d3", 1, 2),
  62. FACTOR(CLK_TOP_SYSPLL2_D4, "syspll2_d4", "syspll_d3", 1, 4),
  63. FACTOR(CLK_TOP_SYSPLL2_D8, "syspll2_d8", "syspll_d3", 1, 8),
  64. FACTOR(CLK_TOP_SYSPLL3_D2, "syspll3_d2", "syspll_d5", 1, 2),
  65. FACTOR(CLK_TOP_SYSPLL3_D4, "syspll3_d4", "syspll_d5", 1, 4),
  66. FACTOR(CLK_TOP_SYSPLL4_D2, "syspll4_d2", "syspll_d7", 1, 2),
  67. FACTOR(CLK_TOP_SYSPLL4_D4, "syspll4_d4", "syspll_d7", 1, 4),
  68. FACTOR(CLK_TOP_UNIVPLL, "univpll_ck", "univpll", 1, 1),
  69. FACTOR(CLK_TOP_UNIVPLL_D2, "univpll_d2", "univpll", 1, 2),
  70. FACTOR(CLK_TOP_UNIVPLL_D3, "univpll_d3", "univpll", 1, 3),
  71. FACTOR(CLK_TOP_UNIVPLL_D5, "univpll_d5", "univpll", 1, 5),
  72. FACTOR(CLK_TOP_UNIVPLL_D7, "univpll_d7", "univpll", 1, 7),
  73. FACTOR(CLK_TOP_UNIVPLL_D26, "univpll_d26", "univpll", 1, 26),
  74. FACTOR(CLK_TOP_UNIVPLL_D52, "univpll_d52", "univpll", 1, 52),
  75. FACTOR(CLK_TOP_UNIVPLL_D108, "univpll_d108", "univpll", 1, 108),
  76. FACTOR(CLK_TOP_USB_PHY48M, "usb_phy48m_ck", "univpll", 1, 26),
  77. FACTOR(CLK_TOP_UNIVPLL1_D2, "univpll1_d2", "univpll_d2", 1, 2),
  78. FACTOR(CLK_TOP_UNIVPLL1_D4, "univpll1_d4", "univpll_d2", 1, 4),
  79. FACTOR(CLK_TOP_UNIVPLL1_D8, "univpll1_d8", "univpll_d2", 1, 8),
  80. FACTOR(CLK_TOP_8BDAC, "8bdac_ck", "univpll_d2", 1, 1),
  81. FACTOR(CLK_TOP_UNIVPLL2_D2, "univpll2_d2", "univpll_d3", 1, 2),
  82. FACTOR(CLK_TOP_UNIVPLL2_D4, "univpll2_d4", "univpll_d3", 1, 4),
  83. FACTOR(CLK_TOP_UNIVPLL2_D8, "univpll2_d8", "univpll_d3", 1, 8),
  84. FACTOR(CLK_TOP_UNIVPLL2_D16, "univpll2_d16", "univpll_d3", 1, 16),
  85. FACTOR(CLK_TOP_UNIVPLL2_D32, "univpll2_d32", "univpll_d3", 1, 32),
  86. FACTOR(CLK_TOP_UNIVPLL3_D2, "univpll3_d2", "univpll_d5", 1, 2),
  87. FACTOR(CLK_TOP_UNIVPLL3_D4, "univpll3_d4", "univpll_d5", 1, 4),
  88. FACTOR(CLK_TOP_UNIVPLL3_D8, "univpll3_d8", "univpll_d5", 1, 8),
  89. FACTOR(CLK_TOP_MSDCPLL, "msdcpll_ck", "msdcpll", 1, 1),
  90. FACTOR(CLK_TOP_MSDCPLL_D2, "msdcpll_d2", "msdcpll", 1, 2),
  91. FACTOR(CLK_TOP_MSDCPLL_D4, "msdcpll_d4", "msdcpll", 1, 4),
  92. FACTOR(CLK_TOP_MSDCPLL_D8, "msdcpll_d8", "msdcpll", 1, 8),
  93. FACTOR(CLK_TOP_MMPLL, "mmpll_ck", "mmpll", 1, 1),
  94. FACTOR(CLK_TOP_MMPLL_D2, "mmpll_d2", "mmpll", 1, 2),
  95. FACTOR(CLK_TOP_DMPLL_D2, "dmpll_d2", "dmpll_ck", 1, 2),
  96. FACTOR(CLK_TOP_DMPLL_D4, "dmpll_d4", "dmpll_ck", 1, 4),
  97. FACTOR(CLK_TOP_DMPLL_X2, "dmpll_x2", "dmpll_ck", 1, 1),
  98. FACTOR(CLK_TOP_TVDPLL, "tvdpll_ck", "tvdpll", 1, 1),
  99. FACTOR(CLK_TOP_TVDPLL_D2, "tvdpll_d2", "tvdpll", 1, 2),
  100. FACTOR(CLK_TOP_TVDPLL_D4, "tvdpll_d4", "tvdpll", 1, 4),
  101. FACTOR(CLK_TOP_VDECPLL, "vdecpll_ck", "vdecpll", 1, 1),
  102. FACTOR(CLK_TOP_TVD2PLL, "tvd2pll_ck", "tvd2pll", 1, 1),
  103. FACTOR(CLK_TOP_TVD2PLL_D2, "tvd2pll_d2", "tvd2pll", 1, 2),
  104. FACTOR(CLK_TOP_MIPIPLL, "mipipll", "dpi_ck", 1, 1),
  105. FACTOR(CLK_TOP_MIPIPLL_D2, "mipipll_d2", "dpi_ck", 1, 2),
  106. FACTOR(CLK_TOP_MIPIPLL_D4, "mipipll_d4", "dpi_ck", 1, 4),
  107. FACTOR(CLK_TOP_HDMIPLL, "hdmipll_ck", "hdmitx_dig_cts", 1, 1),
  108. FACTOR(CLK_TOP_HDMIPLL_D2, "hdmipll_d2", "hdmitx_dig_cts", 1, 2),
  109. FACTOR(CLK_TOP_HDMIPLL_D3, "hdmipll_d3", "hdmitx_dig_cts", 1, 3),
  110. FACTOR(CLK_TOP_ARMPLL_1P3G, "armpll_1p3g_ck", "armpll", 1, 1),
  111. FACTOR(CLK_TOP_AUDPLL, "audpll", "audpll_sel", 1, 1),
  112. FACTOR(CLK_TOP_AUDPLL_D4, "audpll_d4", "audpll_sel", 1, 4),
  113. FACTOR(CLK_TOP_AUDPLL_D8, "audpll_d8", "audpll_sel", 1, 8),
  114. FACTOR(CLK_TOP_AUDPLL_D16, "audpll_d16", "audpll_sel", 1, 16),
  115. FACTOR(CLK_TOP_AUDPLL_D24, "audpll_d24", "audpll_sel", 1, 24),
  116. FACTOR(CLK_TOP_AUD1PLL_98M, "aud1pll_98m_ck", "aud1pll", 1, 3),
  117. FACTOR(CLK_TOP_AUD2PLL_90M, "aud2pll_90m_ck", "aud2pll", 1, 3),
  118. FACTOR(CLK_TOP_HADDS2PLL_98M, "hadds2pll_98m", "hadds2pll", 1, 3),
  119. FACTOR(CLK_TOP_HADDS2PLL_294M, "hadds2pll_294m", "hadds2pll", 1, 1),
  120. FACTOR(CLK_TOP_ETHPLL_500M, "ethpll_500m_ck", "ethpll", 1, 1),
  121. FACTOR(CLK_TOP_CLK26M_D8, "clk26m_d8", "clk26m", 1, 8),
  122. FACTOR(CLK_TOP_32K_INTERNAL, "32k_internal", "clk26m", 1, 793),
  123. FACTOR(CLK_TOP_32K_EXTERNAL, "32k_external", "rtc32k", 1, 1),
  124. FACTOR(CLK_TOP_AXISEL_D4, "axisel_d4", "axi_sel", 1, 4),
  125. };
  126. static const char * const axi_parents[] = {
  127. "clk26m",
  128. "syspll1_d2",
  129. "syspll_d5",
  130. "syspll1_d4",
  131. "univpll_d5",
  132. "univpll2_d2",
  133. "mmpll_d2",
  134. "dmpll_d2"
  135. };
  136. static const char * const mem_parents[] = {
  137. "clk26m",
  138. "dmpll_ck"
  139. };
  140. static const char * const ddrphycfg_parents[] = {
  141. "clk26m",
  142. "syspll1_d8"
  143. };
  144. static const char * const mm_parents[] = {
  145. "clk26m",
  146. "vencpll_ck",
  147. "syspll1_d2",
  148. "syspll1_d4",
  149. "univpll_d5",
  150. "univpll1_d2",
  151. "univpll2_d2",
  152. "dmpll_ck"
  153. };
  154. static const char * const pwm_parents[] = {
  155. "clk26m",
  156. "univpll2_d4",
  157. "univpll3_d2",
  158. "univpll1_d4",
  159. };
  160. static const char * const vdec_parents[] = {
  161. "clk26m",
  162. "vdecpll_ck",
  163. "syspll_d5",
  164. "syspll1_d4",
  165. "univpll_d5",
  166. "univpll2_d2",
  167. "vencpll_ck",
  168. "msdcpll_d2",
  169. "mmpll_d2"
  170. };
  171. static const char * const mfg_parents[] = {
  172. "clk26m",
  173. "mmpll_ck",
  174. "dmpll_x2_ck",
  175. "msdcpll_ck",
  176. "clk26m",
  177. "syspll_d3",
  178. "univpll_d3",
  179. "univpll1_d2"
  180. };
  181. static const char * const camtg_parents[] = {
  182. "clk26m",
  183. "univpll_d26",
  184. "univpll2_d2",
  185. "syspll3_d2",
  186. "syspll3_d4",
  187. "msdcpll_d2",
  188. "mmpll_d2"
  189. };
  190. static const char * const uart_parents[] = {
  191. "clk26m",
  192. "univpll2_d8"
  193. };
  194. static const char * const spi_parents[] = {
  195. "clk26m",
  196. "syspll3_d2",
  197. "syspll4_d2",
  198. "univpll2_d4",
  199. "univpll1_d8"
  200. };
  201. static const char * const usb20_parents[] = {
  202. "clk26m",
  203. "univpll1_d8",
  204. "univpll3_d4"
  205. };
  206. static const char * const msdc30_parents[] = {
  207. "clk26m",
  208. "msdcpll_d2",
  209. "syspll2_d2",
  210. "syspll1_d4",
  211. "univpll1_d4",
  212. "univpll2_d4"
  213. };
  214. static const char * const aud_intbus_parents[] = {
  215. "clk26m",
  216. "syspll1_d4",
  217. "syspll3_d2",
  218. "syspll4_d2",
  219. "univpll3_d2",
  220. "univpll2_d4"
  221. };
  222. static const char * const pmicspi_parents[] = {
  223. "clk26m",
  224. "syspll1_d8",
  225. "syspll2_d4",
  226. "syspll4_d2",
  227. "syspll3_d4",
  228. "syspll2_d8",
  229. "syspll1_d16",
  230. "univpll3_d4",
  231. "univpll_d26",
  232. "dmpll_d2",
  233. "dmpll_d4"
  234. };
  235. static const char * const scp_parents[] = {
  236. "clk26m",
  237. "syspll1_d8",
  238. "dmpll_d2",
  239. "dmpll_d4"
  240. };
  241. static const char * const dpi0_parents[] = {
  242. "clk26m",
  243. "mipipll",
  244. "mipipll_d2",
  245. "mipipll_d4",
  246. "clk26m",
  247. "tvdpll_ck",
  248. "tvdpll_d2",
  249. "tvdpll_d4"
  250. };
  251. static const char * const dpi1_parents[] = {
  252. "clk26m",
  253. "tvdpll_ck",
  254. "tvdpll_d2",
  255. "tvdpll_d4"
  256. };
  257. static const char * const tve_parents[] = {
  258. "clk26m",
  259. "mipipll",
  260. "mipipll_d2",
  261. "mipipll_d4",
  262. "clk26m",
  263. "tvdpll_ck",
  264. "tvdpll_d2",
  265. "tvdpll_d4"
  266. };
  267. static const char * const hdmi_parents[] = {
  268. "clk26m",
  269. "hdmipll_ck",
  270. "hdmipll_d2",
  271. "hdmipll_d3"
  272. };
  273. static const char * const apll_parents[] = {
  274. "clk26m",
  275. "audpll",
  276. "audpll_d4",
  277. "audpll_d8",
  278. "audpll_d16",
  279. "audpll_d24",
  280. "clk26m",
  281. "clk26m"
  282. };
  283. static const char * const rtc_parents[] = {
  284. "32k_internal",
  285. "32k_external",
  286. "clk26m",
  287. "univpll3_d8"
  288. };
  289. static const char * const nfi2x_parents[] = {
  290. "clk26m",
  291. "syspll2_d2",
  292. "syspll_d7",
  293. "univpll3_d2",
  294. "syspll2_d4",
  295. "univpll3_d4",
  296. "syspll4_d4",
  297. "clk26m"
  298. };
  299. static const char * const emmc_hclk_parents[] = {
  300. "clk26m",
  301. "syspll1_d2",
  302. "syspll1_d4",
  303. "syspll2_d2"
  304. };
  305. static const char * const flash_parents[] = {
  306. "clk26m_d8",
  307. "clk26m",
  308. "syspll2_d8",
  309. "syspll3_d4",
  310. "univpll3_d4",
  311. "syspll4_d2",
  312. "syspll2_d4",
  313. "univpll2_d4"
  314. };
  315. static const char * const di_parents[] = {
  316. "clk26m",
  317. "tvd2pll_ck",
  318. "tvd2pll_d2",
  319. "clk26m"
  320. };
  321. static const char * const nr_osd_parents[] = {
  322. "clk26m",
  323. "vencpll_ck",
  324. "syspll1_d2",
  325. "syspll1_d4",
  326. "univpll_d5",
  327. "univpll1_d2",
  328. "univpll2_d2",
  329. "dmpll_ck"
  330. };
  331. static const char * const hdmirx_bist_parents[] = {
  332. "clk26m",
  333. "syspll_d3",
  334. "clk26m",
  335. "syspll1_d16",
  336. "syspll4_d2",
  337. "syspll1_d4",
  338. "vencpll_ck",
  339. "clk26m"
  340. };
  341. static const char * const intdir_parents[] = {
  342. "clk26m",
  343. "mmpll_ck",
  344. "syspll_d2",
  345. "univpll_d2"
  346. };
  347. static const char * const asm_parents[] = {
  348. "clk26m",
  349. "univpll2_d4",
  350. "univpll2_d2",
  351. "syspll_d5"
  352. };
  353. static const char * const ms_card_parents[] = {
  354. "clk26m",
  355. "univpll3_d8",
  356. "syspll4_d4"
  357. };
  358. static const char * const ethif_parents[] = {
  359. "clk26m",
  360. "syspll1_d2",
  361. "syspll_d5",
  362. "syspll1_d4",
  363. "univpll_d5",
  364. "univpll1_d2",
  365. "dmpll_ck",
  366. "dmpll_d2"
  367. };
  368. static const char * const hdmirx_parents[] = {
  369. "clk26m",
  370. "univpll_d52"
  371. };
  372. static const char * const cmsys_parents[] = {
  373. "clk26m",
  374. "syspll1_d2",
  375. "univpll1_d2",
  376. "univpll_d5",
  377. "syspll_d5",
  378. "syspll2_d2",
  379. "syspll1_d4",
  380. "syspll3_d2",
  381. "syspll2_d4",
  382. "syspll1_d8",
  383. "clk26m",
  384. "clk26m",
  385. "clk26m",
  386. "clk26m",
  387. "clk26m"
  388. };
  389. static const char * const clk_8bdac_parents[] = {
  390. "32k_internal",
  391. "8bdac_ck",
  392. "clk26m",
  393. "clk26m"
  394. };
  395. static const char * const aud2dvd_parents[] = {
  396. "a1sys_hp_ck",
  397. "a2sys_hp_ck"
  398. };
  399. static const char * const padmclk_parents[] = {
  400. "clk26m",
  401. "univpll_d26",
  402. "univpll_d52",
  403. "univpll_d108",
  404. "univpll2_d8",
  405. "univpll2_d16",
  406. "univpll2_d32"
  407. };
  408. static const char * const aud_mux_parents[] = {
  409. "clk26m",
  410. "aud1pll_98m_ck",
  411. "aud2pll_90m_ck",
  412. "hadds2pll_98m",
  413. "audio_ext1_ck",
  414. "audio_ext2_ck"
  415. };
  416. static const char * const aud_src_parents[] = {
  417. "aud_mux1_sel",
  418. "aud_mux2_sel"
  419. };
  420. static const char * const cpu_parents[] = {
  421. "clk26m",
  422. "armpll",
  423. "mainpll",
  424. "mmpll"
  425. };
  426. static const struct mtk_composite cpu_muxes[] __initconst = {
  427. MUX(CLK_INFRA_CPUSEL, "infra_cpu_sel", cpu_parents, 0x0000, 2, 2),
  428. };
  429. static const struct mtk_composite top_muxes[] = {
  430. MUX_GATE_FLAGS(CLK_TOP_AXI_SEL, "axi_sel", axi_parents,
  431. 0x0040, 0, 3, 7, CLK_IS_CRITICAL),
  432. MUX_GATE_FLAGS(CLK_TOP_MEM_SEL, "mem_sel", mem_parents,
  433. 0x0040, 8, 1, 15, CLK_IS_CRITICAL),
  434. MUX_GATE_FLAGS(CLK_TOP_DDRPHYCFG_SEL, "ddrphycfg_sel",
  435. ddrphycfg_parents, 0x0040, 16, 1, 23, CLK_IS_CRITICAL),
  436. MUX_GATE(CLK_TOP_MM_SEL, "mm_sel", mm_parents,
  437. 0x0040, 24, 3, 31),
  438. MUX_GATE(CLK_TOP_PWM_SEL, "pwm_sel", pwm_parents,
  439. 0x0050, 0, 2, 7),
  440. MUX_GATE(CLK_TOP_VDEC_SEL, "vdec_sel", vdec_parents,
  441. 0x0050, 8, 4, 15),
  442. MUX_GATE(CLK_TOP_MFG_SEL, "mfg_sel", mfg_parents,
  443. 0x0050, 16, 3, 23),
  444. MUX_GATE(CLK_TOP_CAMTG_SEL, "camtg_sel", camtg_parents,
  445. 0x0050, 24, 3, 31),
  446. MUX_GATE(CLK_TOP_UART_SEL, "uart_sel", uart_parents,
  447. 0x0060, 0, 1, 7),
  448. MUX_GATE(CLK_TOP_SPI0_SEL, "spi0_sel", spi_parents,
  449. 0x0060, 8, 3, 15),
  450. MUX_GATE(CLK_TOP_USB20_SEL, "usb20_sel", usb20_parents,
  451. 0x0060, 16, 2, 23),
  452. MUX_GATE(CLK_TOP_MSDC30_0_SEL, "msdc30_0_sel", msdc30_parents,
  453. 0x0060, 24, 3, 31),
  454. MUX_GATE(CLK_TOP_MSDC30_1_SEL, "msdc30_1_sel", msdc30_parents,
  455. 0x0070, 0, 3, 7),
  456. MUX_GATE(CLK_TOP_MSDC30_2_SEL, "msdc30_2_sel", msdc30_parents,
  457. 0x0070, 8, 3, 15),
  458. MUX_GATE(CLK_TOP_AUDIO_SEL, "audio_sel", msdc30_parents,
  459. 0x0070, 16, 1, 23),
  460. MUX_GATE(CLK_TOP_AUDINTBUS_SEL, "aud_intbus_sel", aud_intbus_parents,
  461. 0x0070, 24, 3, 31),
  462. MUX_GATE(CLK_TOP_PMICSPI_SEL, "pmicspi_sel", pmicspi_parents,
  463. 0x0080, 0, 4, 7),
  464. MUX_GATE(CLK_TOP_SCP_SEL, "scp_sel", scp_parents,
  465. 0x0080, 8, 2, 15),
  466. MUX_GATE(CLK_TOP_DPI0_SEL, "dpi0_sel", dpi0_parents,
  467. 0x0080, 16, 3, 23),
  468. MUX_GATE_FLAGS_2(CLK_TOP_DPI1_SEL, "dpi1_sel", dpi1_parents,
  469. 0x0080, 24, 2, 31, 0, CLK_MUX_ROUND_CLOSEST),
  470. MUX_GATE(CLK_TOP_TVE_SEL, "tve_sel", tve_parents,
  471. 0x0090, 0, 3, 7),
  472. MUX_GATE(CLK_TOP_HDMI_SEL, "hdmi_sel", hdmi_parents,
  473. 0x0090, 8, 2, 15),
  474. MUX_GATE(CLK_TOP_APLL_SEL, "apll_sel", apll_parents,
  475. 0x0090, 16, 3, 23),
  476. MUX_GATE_FLAGS(CLK_TOP_RTC_SEL, "rtc_sel", rtc_parents,
  477. 0x00A0, 0, 2, 7, CLK_IS_CRITICAL),
  478. MUX_GATE(CLK_TOP_NFI2X_SEL, "nfi2x_sel", nfi2x_parents,
  479. 0x00A0, 8, 3, 15),
  480. MUX_GATE(CLK_TOP_EMMC_HCLK_SEL, "emmc_hclk_sel", emmc_hclk_parents,
  481. 0x00A0, 24, 2, 31),
  482. MUX_GATE(CLK_TOP_FLASH_SEL, "flash_sel", flash_parents,
  483. 0x00B0, 0, 3, 7),
  484. MUX_GATE(CLK_TOP_DI_SEL, "di_sel", di_parents,
  485. 0x00B0, 8, 2, 15),
  486. MUX_GATE(CLK_TOP_NR_SEL, "nr_sel", nr_osd_parents,
  487. 0x00B0, 16, 3, 23),
  488. MUX_GATE(CLK_TOP_OSD_SEL, "osd_sel", nr_osd_parents,
  489. 0x00B0, 24, 3, 31),
  490. MUX_GATE(CLK_TOP_HDMIRX_BIST_SEL, "hdmirx_bist_sel",
  491. hdmirx_bist_parents, 0x00C0, 0, 3, 7),
  492. MUX_GATE(CLK_TOP_INTDIR_SEL, "intdir_sel", intdir_parents,
  493. 0x00C0, 8, 2, 15),
  494. MUX_GATE(CLK_TOP_ASM_I_SEL, "asm_i_sel", asm_parents,
  495. 0x00C0, 16, 2, 23),
  496. MUX_GATE(CLK_TOP_ASM_M_SEL, "asm_m_sel", asm_parents,
  497. 0x00C0, 24, 3, 31),
  498. MUX_GATE(CLK_TOP_ASM_H_SEL, "asm_h_sel", asm_parents,
  499. 0x00D0, 0, 2, 7),
  500. MUX_GATE(CLK_TOP_MS_CARD_SEL, "ms_card_sel", ms_card_parents,
  501. 0x00D0, 16, 2, 23),
  502. MUX_GATE(CLK_TOP_ETHIF_SEL, "ethif_sel", ethif_parents,
  503. 0x00D0, 24, 3, 31),
  504. MUX_GATE(CLK_TOP_HDMIRX26_24_SEL, "hdmirx26_24_sel", hdmirx_parents,
  505. 0x00E0, 0, 1, 7),
  506. MUX_GATE(CLK_TOP_MSDC30_3_SEL, "msdc30_3_sel", msdc30_parents,
  507. 0x00E0, 8, 3, 15),
  508. MUX_GATE(CLK_TOP_CMSYS_SEL, "cmsys_sel", cmsys_parents,
  509. 0x00E0, 16, 4, 23),
  510. MUX_GATE(CLK_TOP_SPI1_SEL, "spi2_sel", spi_parents,
  511. 0x00E0, 24, 3, 31),
  512. MUX_GATE(CLK_TOP_SPI2_SEL, "spi1_sel", spi_parents,
  513. 0x00F0, 0, 3, 7),
  514. MUX_GATE(CLK_TOP_8BDAC_SEL, "8bdac_sel", clk_8bdac_parents,
  515. 0x00F0, 8, 2, 15),
  516. MUX_GATE(CLK_TOP_AUD2DVD_SEL, "aud2dvd_sel", aud2dvd_parents,
  517. 0x00F0, 16, 1, 23),
  518. MUX(CLK_TOP_PADMCLK_SEL, "padmclk_sel", padmclk_parents,
  519. 0x0100, 0, 3),
  520. MUX(CLK_TOP_AUD_MUX1_SEL, "aud_mux1_sel", aud_mux_parents,
  521. 0x012c, 0, 3),
  522. MUX(CLK_TOP_AUD_MUX2_SEL, "aud_mux2_sel", aud_mux_parents,
  523. 0x012c, 3, 3),
  524. MUX(CLK_TOP_AUDPLL_MUX_SEL, "audpll_sel", aud_mux_parents,
  525. 0x012c, 6, 3),
  526. MUX_GATE(CLK_TOP_AUD_K1_SRC_SEL, "aud_k1_src_sel", aud_src_parents,
  527. 0x012c, 15, 1, 23),
  528. MUX_GATE(CLK_TOP_AUD_K2_SRC_SEL, "aud_k2_src_sel", aud_src_parents,
  529. 0x012c, 16, 1, 24),
  530. MUX_GATE(CLK_TOP_AUD_K3_SRC_SEL, "aud_k3_src_sel", aud_src_parents,
  531. 0x012c, 17, 1, 25),
  532. MUX_GATE(CLK_TOP_AUD_K4_SRC_SEL, "aud_k4_src_sel", aud_src_parents,
  533. 0x012c, 18, 1, 26),
  534. MUX_GATE(CLK_TOP_AUD_K5_SRC_SEL, "aud_k5_src_sel", aud_src_parents,
  535. 0x012c, 19, 1, 27),
  536. MUX_GATE(CLK_TOP_AUD_K6_SRC_SEL, "aud_k6_src_sel", aud_src_parents,
  537. 0x012c, 20, 1, 28),
  538. };
  539. static const struct mtk_clk_divider top_adj_divs[] = {
  540. DIV_ADJ(CLK_TOP_AUD_EXTCK1_DIV, "audio_ext1_ck", "aud_ext1",
  541. 0x0120, 0, 8),
  542. DIV_ADJ(CLK_TOP_AUD_EXTCK2_DIV, "audio_ext2_ck", "aud_ext2",
  543. 0x0120, 8, 8),
  544. DIV_ADJ(CLK_TOP_AUD_MUX1_DIV, "aud_mux1_div", "aud_mux1_sel",
  545. 0x0120, 16, 8),
  546. DIV_ADJ(CLK_TOP_AUD_MUX2_DIV, "aud_mux2_div", "aud_mux2_sel",
  547. 0x0120, 24, 8),
  548. DIV_ADJ(CLK_TOP_AUD_K1_SRC_DIV, "aud_k1_src_div", "aud_k1_src_sel",
  549. 0x0124, 0, 8),
  550. DIV_ADJ(CLK_TOP_AUD_K2_SRC_DIV, "aud_k2_src_div", "aud_k2_src_sel",
  551. 0x0124, 8, 8),
  552. DIV_ADJ(CLK_TOP_AUD_K3_SRC_DIV, "aud_k3_src_div", "aud_k3_src_sel",
  553. 0x0124, 16, 8),
  554. DIV_ADJ(CLK_TOP_AUD_K4_SRC_DIV, "aud_k4_src_div", "aud_k4_src_sel",
  555. 0x0124, 24, 8),
  556. DIV_ADJ(CLK_TOP_AUD_K5_SRC_DIV, "aud_k5_src_div", "aud_k5_src_sel",
  557. 0x0128, 0, 8),
  558. DIV_ADJ(CLK_TOP_AUD_K6_SRC_DIV, "aud_k6_src_div", "aud_k6_src_sel",
  559. 0x0128, 8, 8),
  560. };
  561. static const struct mtk_gate_regs top_aud_cg_regs = {
  562. .sta_ofs = 0x012C,
  563. };
  564. #define GATE_TOP_AUD(_id, _name, _parent, _shift) \
  565. GATE_MTK(_id, _name, _parent, &top_aud_cg_regs, _shift, &mtk_clk_gate_ops_no_setclr)
  566. static const struct mtk_gate top_clks[] = {
  567. GATE_TOP_AUD(CLK_TOP_AUD_48K_TIMING, "a1sys_hp_ck", "aud_mux1_div",
  568. 21),
  569. GATE_TOP_AUD(CLK_TOP_AUD_44K_TIMING, "a2sys_hp_ck", "aud_mux2_div",
  570. 22),
  571. GATE_TOP_AUD(CLK_TOP_AUD_I2S1_MCLK, "aud_i2s1_mclk", "aud_k1_src_div",
  572. 23),
  573. GATE_TOP_AUD(CLK_TOP_AUD_I2S2_MCLK, "aud_i2s2_mclk", "aud_k2_src_div",
  574. 24),
  575. GATE_TOP_AUD(CLK_TOP_AUD_I2S3_MCLK, "aud_i2s3_mclk", "aud_k3_src_div",
  576. 25),
  577. GATE_TOP_AUD(CLK_TOP_AUD_I2S4_MCLK, "aud_i2s4_mclk", "aud_k4_src_div",
  578. 26),
  579. GATE_TOP_AUD(CLK_TOP_AUD_I2S5_MCLK, "aud_i2s5_mclk", "aud_k5_src_div",
  580. 27),
  581. GATE_TOP_AUD(CLK_TOP_AUD_I2S6_MCLK, "aud_i2s6_mclk", "aud_k6_src_div",
  582. 28),
  583. };
  584. static int mtk_topckgen_init(struct platform_device *pdev)
  585. {
  586. struct clk_hw_onecell_data *clk_data;
  587. void __iomem *base;
  588. struct device_node *node = pdev->dev.of_node;
  589. struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  590. base = devm_ioremap_resource(&pdev->dev, res);
  591. if (IS_ERR(base))
  592. return PTR_ERR(base);
  593. clk_data = mtk_alloc_clk_data(CLK_TOP_NR);
  594. if (!clk_data)
  595. return -ENOMEM;
  596. mtk_clk_register_fixed_clks(top_fixed_clks, ARRAY_SIZE(top_fixed_clks),
  597. clk_data);
  598. mtk_clk_register_factors(top_fixed_divs, ARRAY_SIZE(top_fixed_divs),
  599. clk_data);
  600. mtk_clk_register_composites(top_muxes, ARRAY_SIZE(top_muxes),
  601. base, &mt2701_clk_lock, clk_data);
  602. mtk_clk_register_dividers(top_adj_divs, ARRAY_SIZE(top_adj_divs),
  603. base, &mt2701_clk_lock, clk_data);
  604. mtk_clk_register_gates(node, top_clks, ARRAY_SIZE(top_clks),
  605. clk_data);
  606. return of_clk_add_hw_provider(node, of_clk_hw_onecell_get, clk_data);
  607. }
  608. static const struct mtk_gate_regs infra_cg_regs = {
  609. .set_ofs = 0x0040,
  610. .clr_ofs = 0x0044,
  611. .sta_ofs = 0x0048,
  612. };
  613. #define GATE_ICG(_id, _name, _parent, _shift) \
  614. GATE_MTK(_id, _name, _parent, &infra_cg_regs, _shift, &mtk_clk_gate_ops_setclr)
  615. static const struct mtk_gate infra_clks[] = {
  616. GATE_ICG(CLK_INFRA_DBG, "dbgclk", "axi_sel", 0),
  617. GATE_ICG(CLK_INFRA_SMI, "smi_ck", "mm_sel", 1),
  618. GATE_ICG(CLK_INFRA_QAXI_CM4, "cm4_ck", "axi_sel", 2),
  619. GATE_ICG(CLK_INFRA_AUD_SPLIN_B, "audio_splin_bck", "hadds2pll_294m", 4),
  620. GATE_ICG(CLK_INFRA_AUDIO, "audio_ck", "clk26m", 5),
  621. GATE_ICG(CLK_INFRA_EFUSE, "efuse_ck", "clk26m", 6),
  622. GATE_ICG(CLK_INFRA_L2C_SRAM, "l2c_sram_ck", "mm_sel", 7),
  623. GATE_ICG(CLK_INFRA_M4U, "m4u_ck", "mem_sel", 8),
  624. GATE_ICG(CLK_INFRA_CONNMCU, "connsys_bus", "wbg_dig_ck_416m", 12),
  625. GATE_ICG(CLK_INFRA_TRNG, "trng_ck", "axi_sel", 13),
  626. GATE_ICG(CLK_INFRA_RAMBUFIF, "rambufif_ck", "mem_sel", 14),
  627. GATE_ICG(CLK_INFRA_CPUM, "cpum_ck", "mem_sel", 15),
  628. GATE_ICG(CLK_INFRA_KP, "kp_ck", "axi_sel", 16),
  629. GATE_ICG(CLK_INFRA_CEC, "cec_ck", "rtc_sel", 18),
  630. GATE_ICG(CLK_INFRA_IRRX, "irrx_ck", "axi_sel", 19),
  631. GATE_ICG(CLK_INFRA_PMICSPI, "pmicspi_ck", "pmicspi_sel", 22),
  632. GATE_ICG(CLK_INFRA_PMICWRAP, "pmicwrap_ck", "axi_sel", 23),
  633. GATE_ICG(CLK_INFRA_DDCCI, "ddcci_ck", "axi_sel", 24),
  634. };
  635. static const struct mtk_fixed_factor infra_fixed_divs[] = {
  636. FACTOR(CLK_INFRA_CLK_13M, "clk13m", "clk26m", 1, 2),
  637. };
  638. static u16 infrasys_rst_ofs[] = { 0x30, 0x34, };
  639. static u16 pericfg_rst_ofs[] = { 0x0, 0x4, };
  640. static const struct mtk_clk_rst_desc clk_rst_desc[] = {
  641. /* infrasys */
  642. {
  643. .version = MTK_RST_SIMPLE,
  644. .rst_bank_ofs = infrasys_rst_ofs,
  645. .rst_bank_nr = ARRAY_SIZE(infrasys_rst_ofs),
  646. },
  647. /* pericfg */
  648. {
  649. .version = MTK_RST_SIMPLE,
  650. .rst_bank_ofs = pericfg_rst_ofs,
  651. .rst_bank_nr = ARRAY_SIZE(pericfg_rst_ofs),
  652. },
  653. };
  654. static struct clk_hw_onecell_data *infra_clk_data;
  655. static void __init mtk_infrasys_init_early(struct device_node *node)
  656. {
  657. int r, i;
  658. if (!infra_clk_data) {
  659. infra_clk_data = mtk_alloc_clk_data(CLK_INFRA_NR);
  660. if (!infra_clk_data)
  661. return;
  662. for (i = 0; i < CLK_INFRA_NR; i++)
  663. infra_clk_data->hws[i] = ERR_PTR(-EPROBE_DEFER);
  664. }
  665. mtk_clk_register_factors(infra_fixed_divs, ARRAY_SIZE(infra_fixed_divs),
  666. infra_clk_data);
  667. mtk_clk_register_cpumuxes(node, cpu_muxes, ARRAY_SIZE(cpu_muxes),
  668. infra_clk_data);
  669. r = of_clk_add_hw_provider(node, of_clk_hw_onecell_get,
  670. infra_clk_data);
  671. if (r)
  672. pr_err("%s(): could not register clock provider: %d\n",
  673. __func__, r);
  674. }
  675. CLK_OF_DECLARE_DRIVER(mtk_infra, "mediatek,mt2701-infracfg",
  676. mtk_infrasys_init_early);
  677. static int mtk_infrasys_init(struct platform_device *pdev)
  678. {
  679. int r, i;
  680. struct device_node *node = pdev->dev.of_node;
  681. if (!infra_clk_data) {
  682. infra_clk_data = mtk_alloc_clk_data(CLK_INFRA_NR);
  683. if (!infra_clk_data)
  684. return -ENOMEM;
  685. } else {
  686. for (i = 0; i < CLK_INFRA_NR; i++) {
  687. if (infra_clk_data->hws[i] == ERR_PTR(-EPROBE_DEFER))
  688. infra_clk_data->hws[i] = ERR_PTR(-ENOENT);
  689. }
  690. }
  691. mtk_clk_register_gates(node, infra_clks, ARRAY_SIZE(infra_clks),
  692. infra_clk_data);
  693. mtk_clk_register_factors(infra_fixed_divs, ARRAY_SIZE(infra_fixed_divs),
  694. infra_clk_data);
  695. r = of_clk_add_hw_provider(node, of_clk_hw_onecell_get,
  696. infra_clk_data);
  697. if (r)
  698. return r;
  699. mtk_register_reset_controller_with_dev(&pdev->dev, &clk_rst_desc[0]);
  700. return 0;
  701. }
  702. static const struct mtk_gate_regs peri0_cg_regs = {
  703. .set_ofs = 0x0008,
  704. .clr_ofs = 0x0010,
  705. .sta_ofs = 0x0018,
  706. };
  707. static const struct mtk_gate_regs peri1_cg_regs = {
  708. .set_ofs = 0x000c,
  709. .clr_ofs = 0x0014,
  710. .sta_ofs = 0x001c,
  711. };
  712. #define GATE_PERI0(_id, _name, _parent, _shift) \
  713. GATE_MTK(_id, _name, _parent, &peri0_cg_regs, _shift, &mtk_clk_gate_ops_setclr)
  714. #define GATE_PERI1(_id, _name, _parent, _shift) \
  715. GATE_MTK(_id, _name, _parent, &peri1_cg_regs, _shift, &mtk_clk_gate_ops_setclr)
  716. static const struct mtk_gate peri_clks[] = {
  717. GATE_PERI0(CLK_PERI_USB0_MCU, "usb0_mcu_ck", "axi_sel", 31),
  718. GATE_PERI0(CLK_PERI_ETH, "eth_ck", "clk26m", 30),
  719. GATE_PERI0(CLK_PERI_SPI0, "spi0_ck", "spi0_sel", 29),
  720. GATE_PERI0(CLK_PERI_AUXADC, "auxadc_ck", "clk26m", 28),
  721. GATE_PERI0(CLK_PERI_I2C3, "i2c3_ck", "clk26m", 27),
  722. GATE_PERI0(CLK_PERI_I2C2, "i2c2_ck", "axi_sel", 26),
  723. GATE_PERI0(CLK_PERI_I2C1, "i2c1_ck", "axi_sel", 25),
  724. GATE_PERI0(CLK_PERI_I2C0, "i2c0_ck", "axi_sel", 24),
  725. GATE_PERI0(CLK_PERI_BTIF, "bitif_ck", "axi_sel", 23),
  726. GATE_PERI0(CLK_PERI_UART3, "uart3_ck", "axi_sel", 22),
  727. GATE_PERI0(CLK_PERI_UART2, "uart2_ck", "axi_sel", 21),
  728. GATE_PERI0(CLK_PERI_UART1, "uart1_ck", "axi_sel", 20),
  729. GATE_PERI0(CLK_PERI_UART0, "uart0_ck", "axi_sel", 19),
  730. GATE_PERI0(CLK_PERI_NLI, "nli_ck", "axi_sel", 18),
  731. GATE_PERI0(CLK_PERI_MSDC50_3, "msdc50_3_ck", "emmc_hclk_sel", 17),
  732. GATE_PERI0(CLK_PERI_MSDC30_3, "msdc30_3_ck", "msdc30_3_sel", 16),
  733. GATE_PERI0(CLK_PERI_MSDC30_2, "msdc30_2_ck", "msdc30_2_sel", 15),
  734. GATE_PERI0(CLK_PERI_MSDC30_1, "msdc30_1_ck", "msdc30_1_sel", 14),
  735. GATE_PERI0(CLK_PERI_MSDC30_0, "msdc30_0_ck", "msdc30_0_sel", 13),
  736. GATE_PERI0(CLK_PERI_AP_DMA, "ap_dma_ck", "axi_sel", 12),
  737. GATE_PERI0(CLK_PERI_USB1, "usb1_ck", "usb20_sel", 11),
  738. GATE_PERI0(CLK_PERI_USB0, "usb0_ck", "usb20_sel", 10),
  739. GATE_PERI0(CLK_PERI_PWM, "pwm_ck", "axi_sel", 9),
  740. GATE_PERI0(CLK_PERI_PWM7, "pwm7_ck", "axisel_d4", 8),
  741. GATE_PERI0(CLK_PERI_PWM6, "pwm6_ck", "axisel_d4", 7),
  742. GATE_PERI0(CLK_PERI_PWM5, "pwm5_ck", "axisel_d4", 6),
  743. GATE_PERI0(CLK_PERI_PWM4, "pwm4_ck", "axisel_d4", 5),
  744. GATE_PERI0(CLK_PERI_PWM3, "pwm3_ck", "axisel_d4", 4),
  745. GATE_PERI0(CLK_PERI_PWM2, "pwm2_ck", "axisel_d4", 3),
  746. GATE_PERI0(CLK_PERI_PWM1, "pwm1_ck", "axisel_d4", 2),
  747. GATE_PERI0(CLK_PERI_THERM, "therm_ck", "axi_sel", 1),
  748. GATE_PERI0(CLK_PERI_NFI, "nfi_ck", "nfi2x_sel", 0),
  749. GATE_PERI1(CLK_PERI_FCI, "fci_ck", "ms_card_sel", 11),
  750. GATE_PERI1(CLK_PERI_SPI2, "spi2_ck", "spi2_sel", 10),
  751. GATE_PERI1(CLK_PERI_SPI1, "spi1_ck", "spi1_sel", 9),
  752. GATE_PERI1(CLK_PERI_HOST89_DVD, "host89_dvd_ck", "aud2dvd_sel", 8),
  753. GATE_PERI1(CLK_PERI_HOST89_SPI, "host89_spi_ck", "spi0_sel", 7),
  754. GATE_PERI1(CLK_PERI_HOST89_INT, "host89_int_ck", "axi_sel", 6),
  755. GATE_PERI1(CLK_PERI_FLASH, "flash_ck", "nfi2x_sel", 5),
  756. GATE_PERI1(CLK_PERI_NFI_PAD, "nfi_pad_ck", "nfi1x_pad", 4),
  757. GATE_PERI1(CLK_PERI_NFI_ECC, "nfi_ecc_ck", "nfi1x_pad", 3),
  758. GATE_PERI1(CLK_PERI_GCPU, "gcpu_ck", "axi_sel", 2),
  759. GATE_PERI1(CLK_PERI_USB_SLV, "usbslv_ck", "axi_sel", 1),
  760. GATE_PERI1(CLK_PERI_USB1_MCU, "usb1_mcu_ck", "axi_sel", 0),
  761. };
  762. static const char * const uart_ck_sel_parents[] = {
  763. "clk26m",
  764. "uart_sel",
  765. };
  766. static const struct mtk_composite peri_muxs[] = {
  767. MUX(CLK_PERI_UART0_SEL, "uart0_ck_sel", uart_ck_sel_parents,
  768. 0x40c, 0, 1),
  769. MUX(CLK_PERI_UART1_SEL, "uart1_ck_sel", uart_ck_sel_parents,
  770. 0x40c, 1, 1),
  771. MUX(CLK_PERI_UART2_SEL, "uart2_ck_sel", uart_ck_sel_parents,
  772. 0x40c, 2, 1),
  773. MUX(CLK_PERI_UART3_SEL, "uart3_ck_sel", uart_ck_sel_parents,
  774. 0x40c, 3, 1),
  775. };
  776. static int mtk_pericfg_init(struct platform_device *pdev)
  777. {
  778. struct clk_hw_onecell_data *clk_data;
  779. void __iomem *base;
  780. int r;
  781. struct device_node *node = pdev->dev.of_node;
  782. struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  783. base = devm_ioremap_resource(&pdev->dev, res);
  784. if (IS_ERR(base))
  785. return PTR_ERR(base);
  786. clk_data = mtk_alloc_clk_data(CLK_PERI_NR);
  787. if (!clk_data)
  788. return -ENOMEM;
  789. mtk_clk_register_gates(node, peri_clks, ARRAY_SIZE(peri_clks),
  790. clk_data);
  791. mtk_clk_register_composites(peri_muxs, ARRAY_SIZE(peri_muxs), base,
  792. &mt2701_clk_lock, clk_data);
  793. r = of_clk_add_hw_provider(node, of_clk_hw_onecell_get, clk_data);
  794. if (r)
  795. return r;
  796. mtk_register_reset_controller_with_dev(&pdev->dev, &clk_rst_desc[1]);
  797. return 0;
  798. }
  799. #define MT8590_PLL_FMAX (2000 * MHZ)
  800. #define CON0_MT8590_RST_BAR BIT(27)
  801. #define PLL(_id, _name, _reg, _pwr_reg, _en_mask, _flags, _pcwbits, _pd_reg, \
  802. _pd_shift, _tuner_reg, _pcw_reg, _pcw_shift) { \
  803. .id = _id, \
  804. .name = _name, \
  805. .reg = _reg, \
  806. .pwr_reg = _pwr_reg, \
  807. .en_mask = _en_mask, \
  808. .flags = _flags, \
  809. .rst_bar_mask = CON0_MT8590_RST_BAR, \
  810. .fmax = MT8590_PLL_FMAX, \
  811. .pcwbits = _pcwbits, \
  812. .pd_reg = _pd_reg, \
  813. .pd_shift = _pd_shift, \
  814. .tuner_reg = _tuner_reg, \
  815. .pcw_reg = _pcw_reg, \
  816. .pcw_shift = _pcw_shift, \
  817. }
  818. static const struct mtk_pll_data apmixed_plls[] = {
  819. PLL(CLK_APMIXED_ARMPLL, "armpll", 0x200, 0x20c, 0x80000000,
  820. PLL_AO, 21, 0x204, 24, 0x0, 0x204, 0),
  821. PLL(CLK_APMIXED_MAINPLL, "mainpll", 0x210, 0x21c, 0xf0000000,
  822. HAVE_RST_BAR, 21, 0x210, 4, 0x0, 0x214, 0),
  823. PLL(CLK_APMIXED_UNIVPLL, "univpll", 0x220, 0x22c, 0xf3000000,
  824. HAVE_RST_BAR, 7, 0x220, 4, 0x0, 0x224, 14),
  825. PLL(CLK_APMIXED_MMPLL, "mmpll", 0x230, 0x23c, 0, 0,
  826. 21, 0x230, 4, 0x0, 0x234, 0),
  827. PLL(CLK_APMIXED_MSDCPLL, "msdcpll", 0x240, 0x24c, 0x00000001, 0,
  828. 21, 0x240, 4, 0x0, 0x244, 0),
  829. PLL(CLK_APMIXED_TVDPLL, "tvdpll", 0x250, 0x25c, 0x00000001, 0,
  830. 21, 0x250, 4, 0x0, 0x254, 0),
  831. PLL(CLK_APMIXED_AUD1PLL, "aud1pll", 0x270, 0x27c, 0x00000001, 0,
  832. 31, 0x270, 4, 0x0, 0x274, 0),
  833. PLL(CLK_APMIXED_TRGPLL, "trgpll", 0x280, 0x28c, 0x00000001, 0,
  834. 31, 0x280, 4, 0x0, 0x284, 0),
  835. PLL(CLK_APMIXED_ETHPLL, "ethpll", 0x290, 0x29c, 0x00000001, 0,
  836. 31, 0x290, 4, 0x0, 0x294, 0),
  837. PLL(CLK_APMIXED_VDECPLL, "vdecpll", 0x2a0, 0x2ac, 0x00000001, 0,
  838. 31, 0x2a0, 4, 0x0, 0x2a4, 0),
  839. PLL(CLK_APMIXED_HADDS2PLL, "hadds2pll", 0x2b0, 0x2bc, 0x00000001, 0,
  840. 31, 0x2b0, 4, 0x0, 0x2b4, 0),
  841. PLL(CLK_APMIXED_AUD2PLL, "aud2pll", 0x2c0, 0x2cc, 0x00000001, 0,
  842. 31, 0x2c0, 4, 0x0, 0x2c4, 0),
  843. PLL(CLK_APMIXED_TVD2PLL, "tvd2pll", 0x2d0, 0x2dc, 0x00000001, 0,
  844. 21, 0x2d0, 4, 0x0, 0x2d4, 0),
  845. };
  846. static const struct mtk_fixed_factor apmixed_fixed_divs[] = {
  847. FACTOR(CLK_APMIXED_HDMI_REF, "hdmi_ref", "tvdpll", 1, 1),
  848. };
  849. static int mtk_apmixedsys_init(struct platform_device *pdev)
  850. {
  851. struct clk_hw_onecell_data *clk_data;
  852. struct device_node *node = pdev->dev.of_node;
  853. clk_data = mtk_alloc_clk_data(CLK_APMIXED_NR);
  854. if (!clk_data)
  855. return -ENOMEM;
  856. mtk_clk_register_plls(node, apmixed_plls, ARRAY_SIZE(apmixed_plls),
  857. clk_data);
  858. mtk_clk_register_factors(apmixed_fixed_divs, ARRAY_SIZE(apmixed_fixed_divs),
  859. clk_data);
  860. return of_clk_add_hw_provider(node, of_clk_hw_onecell_get, clk_data);
  861. }
  862. static const struct of_device_id of_match_clk_mt2701[] = {
  863. {
  864. .compatible = "mediatek,mt2701-topckgen",
  865. .data = mtk_topckgen_init,
  866. }, {
  867. .compatible = "mediatek,mt2701-infracfg",
  868. .data = mtk_infrasys_init,
  869. }, {
  870. .compatible = "mediatek,mt2701-pericfg",
  871. .data = mtk_pericfg_init,
  872. }, {
  873. .compatible = "mediatek,mt2701-apmixedsys",
  874. .data = mtk_apmixedsys_init,
  875. }, {
  876. /* sentinel */
  877. }
  878. };
  879. static int clk_mt2701_probe(struct platform_device *pdev)
  880. {
  881. int (*clk_init)(struct platform_device *);
  882. int r;
  883. clk_init = of_device_get_match_data(&pdev->dev);
  884. if (!clk_init)
  885. return -EINVAL;
  886. r = clk_init(pdev);
  887. if (r)
  888. dev_err(&pdev->dev,
  889. "could not register clock provider: %s: %d\n",
  890. pdev->name, r);
  891. return r;
  892. }
  893. static struct platform_driver clk_mt2701_drv = {
  894. .probe = clk_mt2701_probe,
  895. .driver = {
  896. .name = "clk-mt2701",
  897. .of_match_table = of_match_clk_mt2701,
  898. },
  899. };
  900. static int __init clk_mt2701_init(void)
  901. {
  902. return platform_driver_register(&clk_mt2701_drv);
  903. }
  904. arch_initcall(clk_mt2701_init);