jz4740-cgu.c 6.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /*
  3. * Ingenic JZ4740 SoC CGU driver
  4. *
  5. * Copyright (c) 2015 Imagination Technologies
  6. * Author: Paul Burton <[email protected]>
  7. */
  8. #include <linux/clk-provider.h>
  9. #include <linux/delay.h>
  10. #include <linux/io.h>
  11. #include <linux/of.h>
  12. #include <dt-bindings/clock/ingenic,jz4740-cgu.h>
  13. #include "cgu.h"
  14. #include "pm.h"
  15. /* CGU register offsets */
  16. #define CGU_REG_CPCCR 0x00
  17. #define CGU_REG_LCR 0x04
  18. #define CGU_REG_CPPCR 0x10
  19. #define CGU_REG_CLKGR 0x20
  20. #define CGU_REG_SCR 0x24
  21. #define CGU_REG_I2SCDR 0x60
  22. #define CGU_REG_LPCDR 0x64
  23. #define CGU_REG_MSCCDR 0x68
  24. #define CGU_REG_UHCCDR 0x6c
  25. #define CGU_REG_SSICDR 0x74
  26. /* bits within a PLL control register */
  27. #define PLLCTL_M_SHIFT 23
  28. #define PLLCTL_M_MASK (0x1ff << PLLCTL_M_SHIFT)
  29. #define PLLCTL_N_SHIFT 18
  30. #define PLLCTL_N_MASK (0x1f << PLLCTL_N_SHIFT)
  31. #define PLLCTL_OD_SHIFT 16
  32. #define PLLCTL_OD_MASK (0x3 << PLLCTL_OD_SHIFT)
  33. #define PLLCTL_STABLE (1 << 10)
  34. #define PLLCTL_BYPASS (1 << 9)
  35. #define PLLCTL_ENABLE (1 << 8)
  36. /* bits within the LCR register */
  37. #define LCR_SLEEP (1 << 0)
  38. /* bits within the CLKGR register */
  39. #define CLKGR_UDC (1 << 11)
  40. static struct ingenic_cgu *cgu;
  41. static const s8 pll_od_encoding[4] = {
  42. 0x0, 0x1, -1, 0x3,
  43. };
  44. static const u8 jz4740_cgu_cpccr_div_table[] = {
  45. 1, 2, 3, 4, 6, 8, 12, 16, 24, 32,
  46. };
  47. static const u8 jz4740_cgu_pll_half_div_table[] = {
  48. 2, 1,
  49. };
  50. static const struct ingenic_cgu_clk_info jz4740_cgu_clocks[] = {
  51. /* External clocks */
  52. [JZ4740_CLK_EXT] = { "ext", CGU_CLK_EXT },
  53. [JZ4740_CLK_RTC] = { "rtc", CGU_CLK_EXT },
  54. [JZ4740_CLK_PLL] = {
  55. "pll", CGU_CLK_PLL,
  56. .parents = { JZ4740_CLK_EXT, -1, -1, -1 },
  57. .pll = {
  58. .reg = CGU_REG_CPPCR,
  59. .rate_multiplier = 1,
  60. .m_shift = 23,
  61. .m_bits = 9,
  62. .m_offset = 2,
  63. .n_shift = 18,
  64. .n_bits = 5,
  65. .n_offset = 2,
  66. .od_shift = 16,
  67. .od_bits = 2,
  68. .od_max = 4,
  69. .od_encoding = pll_od_encoding,
  70. .stable_bit = 10,
  71. .bypass_reg = CGU_REG_CPPCR,
  72. .bypass_bit = 9,
  73. .enable_bit = 8,
  74. },
  75. },
  76. /* Muxes & dividers */
  77. [JZ4740_CLK_PLL_HALF] = {
  78. "pll half", CGU_CLK_DIV,
  79. .parents = { JZ4740_CLK_PLL, -1, -1, -1 },
  80. .div = {
  81. CGU_REG_CPCCR, 21, 1, 1, -1, -1, -1, 0,
  82. jz4740_cgu_pll_half_div_table,
  83. },
  84. },
  85. [JZ4740_CLK_CCLK] = {
  86. "cclk", CGU_CLK_DIV,
  87. /*
  88. * Disabling the CPU clock or any parent clocks will hang the
  89. * system; mark it critical.
  90. */
  91. .flags = CLK_IS_CRITICAL,
  92. .parents = { JZ4740_CLK_PLL, -1, -1, -1 },
  93. .div = {
  94. CGU_REG_CPCCR, 0, 1, 4, 22, -1, -1, 0,
  95. jz4740_cgu_cpccr_div_table,
  96. },
  97. },
  98. [JZ4740_CLK_HCLK] = {
  99. "hclk", CGU_CLK_DIV,
  100. .parents = { JZ4740_CLK_PLL, -1, -1, -1 },
  101. .div = {
  102. CGU_REG_CPCCR, 4, 1, 4, 22, -1, -1, 0,
  103. jz4740_cgu_cpccr_div_table,
  104. },
  105. },
  106. [JZ4740_CLK_PCLK] = {
  107. "pclk", CGU_CLK_DIV,
  108. .parents = { JZ4740_CLK_PLL, -1, -1, -1 },
  109. .div = {
  110. CGU_REG_CPCCR, 8, 1, 4, 22, -1, -1, 0,
  111. jz4740_cgu_cpccr_div_table,
  112. },
  113. },
  114. [JZ4740_CLK_MCLK] = {
  115. "mclk", CGU_CLK_DIV,
  116. /*
  117. * Disabling MCLK or its parents will render DRAM
  118. * inaccessible; mark it critical.
  119. */
  120. .flags = CLK_IS_CRITICAL,
  121. .parents = { JZ4740_CLK_PLL, -1, -1, -1 },
  122. .div = {
  123. CGU_REG_CPCCR, 12, 1, 4, 22, -1, -1, 0,
  124. jz4740_cgu_cpccr_div_table,
  125. },
  126. },
  127. [JZ4740_CLK_LCD] = {
  128. "lcd", CGU_CLK_DIV | CGU_CLK_GATE,
  129. .parents = { JZ4740_CLK_PLL_HALF, -1, -1, -1 },
  130. .div = {
  131. CGU_REG_CPCCR, 16, 1, 5, 22, -1, -1, 0,
  132. jz4740_cgu_cpccr_div_table,
  133. },
  134. .gate = { CGU_REG_CLKGR, 10 },
  135. },
  136. [JZ4740_CLK_LCD_PCLK] = {
  137. "lcd_pclk", CGU_CLK_DIV,
  138. .parents = { JZ4740_CLK_PLL_HALF, -1, -1, -1 },
  139. .div = { CGU_REG_LPCDR, 0, 1, 11, -1, -1, -1 },
  140. },
  141. [JZ4740_CLK_I2S] = {
  142. "i2s", CGU_CLK_MUX | CGU_CLK_DIV | CGU_CLK_GATE,
  143. .parents = { JZ4740_CLK_EXT, JZ4740_CLK_PLL_HALF, -1, -1 },
  144. .mux = { CGU_REG_CPCCR, 31, 1 },
  145. .div = { CGU_REG_I2SCDR, 0, 1, 9, -1, -1, -1 },
  146. .gate = { CGU_REG_CLKGR, 6 },
  147. },
  148. [JZ4740_CLK_SPI] = {
  149. "spi", CGU_CLK_MUX | CGU_CLK_DIV | CGU_CLK_GATE,
  150. .parents = { JZ4740_CLK_EXT, JZ4740_CLK_PLL, -1, -1 },
  151. .mux = { CGU_REG_SSICDR, 31, 1 },
  152. .div = { CGU_REG_SSICDR, 0, 1, 4, -1, -1, -1 },
  153. .gate = { CGU_REG_CLKGR, 4 },
  154. },
  155. [JZ4740_CLK_MMC] = {
  156. "mmc", CGU_CLK_DIV | CGU_CLK_GATE,
  157. .parents = { JZ4740_CLK_PLL_HALF, -1, -1, -1 },
  158. .div = { CGU_REG_MSCCDR, 0, 1, 5, -1, -1, -1 },
  159. .gate = { CGU_REG_CLKGR, 7 },
  160. },
  161. [JZ4740_CLK_UHC] = {
  162. "uhc", CGU_CLK_DIV | CGU_CLK_GATE,
  163. .parents = { JZ4740_CLK_PLL_HALF, -1, -1, -1 },
  164. .div = { CGU_REG_UHCCDR, 0, 1, 4, -1, -1, -1 },
  165. .gate = { CGU_REG_CLKGR, 14 },
  166. },
  167. [JZ4740_CLK_UDC] = {
  168. "udc", CGU_CLK_MUX | CGU_CLK_DIV | CGU_CLK_GATE,
  169. .parents = { JZ4740_CLK_EXT, JZ4740_CLK_PLL_HALF, -1, -1 },
  170. .mux = { CGU_REG_CPCCR, 29, 1 },
  171. .div = { CGU_REG_CPCCR, 23, 1, 6, -1, -1, -1 },
  172. .gate = { CGU_REG_SCR, 6, true },
  173. },
  174. /* Gate-only clocks */
  175. [JZ4740_CLK_UART0] = {
  176. "uart0", CGU_CLK_GATE,
  177. .parents = { JZ4740_CLK_EXT, -1, -1, -1 },
  178. .gate = { CGU_REG_CLKGR, 0 },
  179. },
  180. [JZ4740_CLK_UART1] = {
  181. "uart1", CGU_CLK_GATE,
  182. .parents = { JZ4740_CLK_EXT, -1, -1, -1 },
  183. .gate = { CGU_REG_CLKGR, 15 },
  184. },
  185. [JZ4740_CLK_DMA] = {
  186. "dma", CGU_CLK_GATE,
  187. .parents = { JZ4740_CLK_PCLK, -1, -1, -1 },
  188. .gate = { CGU_REG_CLKGR, 12 },
  189. },
  190. [JZ4740_CLK_IPU] = {
  191. "ipu", CGU_CLK_GATE,
  192. .parents = { JZ4740_CLK_PCLK, -1, -1, -1 },
  193. .gate = { CGU_REG_CLKGR, 13 },
  194. },
  195. [JZ4740_CLK_ADC] = {
  196. "adc", CGU_CLK_GATE,
  197. .parents = { JZ4740_CLK_EXT, -1, -1, -1 },
  198. .gate = { CGU_REG_CLKGR, 8 },
  199. },
  200. [JZ4740_CLK_I2C] = {
  201. "i2c", CGU_CLK_GATE,
  202. .parents = { JZ4740_CLK_EXT, -1, -1, -1 },
  203. .gate = { CGU_REG_CLKGR, 3 },
  204. },
  205. [JZ4740_CLK_AIC] = {
  206. "aic", CGU_CLK_GATE,
  207. .parents = { JZ4740_CLK_EXT, -1, -1, -1 },
  208. .gate = { CGU_REG_CLKGR, 5 },
  209. },
  210. [JZ4740_CLK_TCU] = {
  211. "tcu", CGU_CLK_GATE,
  212. .parents = { JZ4740_CLK_EXT, -1, -1, -1 },
  213. .gate = { CGU_REG_CLKGR, 1 },
  214. },
  215. };
  216. static void __init jz4740_cgu_init(struct device_node *np)
  217. {
  218. int retval;
  219. cgu = ingenic_cgu_new(jz4740_cgu_clocks,
  220. ARRAY_SIZE(jz4740_cgu_clocks), np);
  221. if (!cgu) {
  222. pr_err("%s: failed to initialise CGU\n", __func__);
  223. return;
  224. }
  225. retval = ingenic_cgu_register_clocks(cgu);
  226. if (retval)
  227. pr_err("%s: failed to register CGU Clocks\n", __func__);
  228. ingenic_cgu_register_syscore_ops(cgu);
  229. }
  230. CLK_OF_DECLARE_DRIVER(jz4740_cgu, "ingenic,jz4740-cgu", jz4740_cgu_init);