clk.h 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. #ifndef __MACH_IMX_CLK_H
  3. #define __MACH_IMX_CLK_H
  4. #include <linux/bits.h>
  5. #include <linux/spinlock.h>
  6. #include <linux/clk-provider.h>
  7. extern spinlock_t imx_ccm_lock;
  8. extern bool mcore_booted;
  9. void imx_check_clocks(struct clk *clks[], unsigned int count);
  10. void imx_check_clk_hws(struct clk_hw *clks[], unsigned int count);
  11. #ifndef MODULE
  12. void imx_register_uart_clocks(unsigned int clk_count);
  13. #else
  14. static inline void imx_register_uart_clocks(unsigned int clk_count)
  15. {
  16. }
  17. #endif
  18. void imx_mmdc_mask_handshake(void __iomem *ccm_base, unsigned int chn);
  19. void imx_unregister_clocks(struct clk *clks[], unsigned int count);
  20. void imx_unregister_hw_clocks(struct clk_hw *hws[], unsigned int count);
  21. extern void imx_cscmr1_fixup(u32 *val);
  22. enum imx_pllv1_type {
  23. IMX_PLLV1_IMX1,
  24. IMX_PLLV1_IMX21,
  25. IMX_PLLV1_IMX25,
  26. IMX_PLLV1_IMX27,
  27. IMX_PLLV1_IMX31,
  28. IMX_PLLV1_IMX35,
  29. };
  30. enum imx_sscg_pll_type {
  31. SCCG_PLL1,
  32. SCCG_PLL2,
  33. };
  34. enum imx_pll14xx_type {
  35. PLL_1416X,
  36. PLL_1443X,
  37. };
  38. enum imx_pllv4_type {
  39. IMX_PLLV4_IMX7ULP,
  40. IMX_PLLV4_IMX8ULP,
  41. IMX_PLLV4_IMX8ULP_1GHZ,
  42. };
  43. enum imx_pfdv2_type {
  44. IMX_PFDV2_IMX7ULP,
  45. IMX_PFDV2_IMX8ULP,
  46. };
  47. /* NOTE: Rate table should be kept sorted in descending order. */
  48. struct imx_pll14xx_rate_table {
  49. unsigned int rate;
  50. unsigned int pdiv;
  51. unsigned int mdiv;
  52. unsigned int sdiv;
  53. unsigned int kdiv;
  54. };
  55. struct imx_pll14xx_clk {
  56. enum imx_pll14xx_type type;
  57. const struct imx_pll14xx_rate_table *rate_table;
  58. int rate_count;
  59. int flags;
  60. };
  61. extern struct imx_pll14xx_clk imx_1416x_pll;
  62. extern struct imx_pll14xx_clk imx_1443x_pll;
  63. extern struct imx_pll14xx_clk imx_1443x_dram_pll;
  64. /* NOTE: Rate table should be kept sorted in descending order. */
  65. struct imx_fracn_gppll_rate_table {
  66. unsigned int rate;
  67. unsigned int mfi;
  68. unsigned int mfn;
  69. unsigned int mfd;
  70. unsigned int rdiv;
  71. unsigned int odiv;
  72. };
  73. struct imx_fracn_gppll_clk {
  74. const struct imx_fracn_gppll_rate_table *rate_table;
  75. int rate_count;
  76. int flags;
  77. };
  78. struct clk_hw *imx_clk_fracn_gppll(const char *name, const char *parent_name, void __iomem *base,
  79. const struct imx_fracn_gppll_clk *pll_clk);
  80. extern struct imx_fracn_gppll_clk imx_fracn_gppll;
  81. #define imx_clk_cpu(name, parent_name, div, mux, pll, step) \
  82. to_clk(imx_clk_hw_cpu(name, parent_name, div, mux, pll, step))
  83. #define clk_register_gate2(dev, name, parent_name, flags, reg, bit_idx, \
  84. cgr_val, cgr_mask, clk_gate_flags, lock, share_count) \
  85. to_clk(clk_hw_register_gate2(dev, name, parent_name, flags, reg, bit_idx, \
  86. cgr_val, cgr_mask, clk_gate_flags, lock, share_count))
  87. #define imx_clk_pllv3(type, name, parent_name, base, div_mask) \
  88. to_clk(imx_clk_hw_pllv3(type, name, parent_name, base, div_mask))
  89. #define imx_clk_pfd(name, parent_name, reg, idx) \
  90. to_clk(imx_clk_hw_pfd(name, parent_name, reg, idx))
  91. #define imx_clk_gate_exclusive(name, parent, reg, shift, exclusive_mask) \
  92. to_clk(imx_clk_hw_gate_exclusive(name, parent, reg, shift, exclusive_mask))
  93. #define imx_clk_fixed(name, rate) \
  94. to_clk(imx_clk_hw_fixed(name, rate))
  95. #define imx_clk_fixed_factor(name, parent, mult, div) \
  96. to_clk(imx_clk_hw_fixed_factor(name, parent, mult, div))
  97. #define imx_clk_divider(name, parent, reg, shift, width) \
  98. to_clk(imx_clk_hw_divider(name, parent, reg, shift, width))
  99. #define imx_clk_divider_flags(name, parent, reg, shift, width, flags) \
  100. to_clk(imx_clk_hw_divider_flags(name, parent, reg, shift, width, flags))
  101. #define imx_clk_gate(name, parent, reg, shift) \
  102. to_clk(imx_clk_hw_gate(name, parent, reg, shift))
  103. #define imx_clk_gate_dis(name, parent, reg, shift) \
  104. to_clk(imx_clk_hw_gate_dis(name, parent, reg, shift))
  105. #define imx_clk_gate2(name, parent, reg, shift) \
  106. to_clk(imx_clk_hw_gate2(name, parent, reg, shift))
  107. #define imx_clk_gate2_cgr(name, parent, reg, shift, cgr_val) \
  108. to_clk(__imx_clk_hw_gate2(name, parent, reg, shift, cgr_val, 0, NULL))
  109. #define imx_clk_gate2_flags(name, parent, reg, shift, flags) \
  110. to_clk(imx_clk_hw_gate2_flags(name, parent, reg, shift, flags))
  111. #define imx_clk_mux(name, reg, shift, width, parents, num_parents) \
  112. to_clk(imx_clk_hw_mux(name, reg, shift, width, parents, num_parents))
  113. #define imx_clk_mux_flags(name, reg, shift, width, parents, num_parents, flags) \
  114. to_clk(imx_clk_hw_mux_flags(name, reg, shift, width, parents, num_parents, flags))
  115. #define imx_clk_mux2_flags(name, reg, shift, width, parents, num_parents, flags) \
  116. to_clk(imx_clk_hw_mux2_flags(name, reg, shift, width, parents, num_parents, flags))
  117. #define imx_clk_pllv1(type, name, parent, base) \
  118. to_clk(imx_clk_hw_pllv1(type, name, parent, base))
  119. #define imx_clk_pllv2(name, parent, base) \
  120. to_clk(imx_clk_hw_pllv2(name, parent, base))
  121. #define imx_clk_mux_flags(name, reg, shift, width, parents, num_parents, flags) \
  122. to_clk(imx_clk_hw_mux_flags(name, reg, shift, width, parents, num_parents, flags))
  123. #define imx_clk_hw_gate(name, parent, reg, shift) \
  124. imx_clk_hw_gate_flags(name, parent, reg, shift, 0)
  125. #define imx_clk_hw_gate2(name, parent, reg, shift) \
  126. imx_clk_hw_gate2_flags(name, parent, reg, shift, 0)
  127. #define imx_clk_hw_gate_dis(name, parent, reg, shift) \
  128. imx_clk_hw_gate_dis_flags(name, parent, reg, shift, 0)
  129. #define imx_clk_hw_gate_dis_flags(name, parent, reg, shift, flags) \
  130. __imx_clk_hw_gate(name, parent, reg, shift, flags, CLK_GATE_SET_TO_DISABLE)
  131. #define imx_clk_hw_gate_flags(name, parent, reg, shift, flags) \
  132. __imx_clk_hw_gate(name, parent, reg, shift, flags, 0)
  133. #define imx_clk_hw_gate2_flags(name, parent, reg, shift, flags) \
  134. __imx_clk_hw_gate2(name, parent, reg, shift, 0x3, flags, NULL)
  135. #define imx_clk_hw_gate2_shared(name, parent, reg, shift, shared_count) \
  136. __imx_clk_hw_gate2(name, parent, reg, shift, 0x3, 0, shared_count)
  137. #define imx_clk_hw_gate2_shared2(name, parent, reg, shift, shared_count) \
  138. __imx_clk_hw_gate2(name, parent, reg, shift, 0x3, CLK_OPS_PARENT_ENABLE, shared_count)
  139. #define imx_clk_hw_gate3(name, parent, reg, shift) \
  140. imx_clk_hw_gate3_flags(name, parent, reg, shift, 0)
  141. #define imx_clk_hw_gate3_flags(name, parent, reg, shift, flags) \
  142. __imx_clk_hw_gate(name, parent, reg, shift, flags | CLK_OPS_PARENT_ENABLE, 0)
  143. #define imx_clk_hw_gate4(name, parent, reg, shift) \
  144. imx_clk_hw_gate4_flags(name, parent, reg, shift, 0)
  145. #define imx_clk_hw_gate4_flags(name, parent, reg, shift, flags) \
  146. imx_clk_hw_gate2_flags(name, parent, reg, shift, flags | CLK_OPS_PARENT_ENABLE)
  147. #define imx_clk_hw_mux2(name, reg, shift, width, parents, num_parents) \
  148. imx_clk_hw_mux2_flags(name, reg, shift, width, parents, num_parents, 0)
  149. #define imx_clk_hw_mux(name, reg, shift, width, parents, num_parents) \
  150. __imx_clk_hw_mux(name, reg, shift, width, parents, num_parents, 0, 0)
  151. #define imx_clk_hw_mux_flags(name, reg, shift, width, parents, num_parents, flags) \
  152. __imx_clk_hw_mux(name, reg, shift, width, parents, num_parents, flags, 0)
  153. #define imx_clk_hw_mux_ldb(name, reg, shift, width, parents, num_parents) \
  154. __imx_clk_hw_mux(name, reg, shift, width, parents, num_parents, CLK_SET_RATE_PARENT, CLK_MUX_READ_ONLY)
  155. #define imx_clk_hw_mux2_flags(name, reg, shift, width, parents, num_parents, flags) \
  156. __imx_clk_hw_mux(name, reg, shift, width, parents, num_parents, flags | CLK_OPS_PARENT_ENABLE, 0)
  157. #define imx_clk_hw_divider(name, parent, reg, shift, width) \
  158. __imx_clk_hw_divider(name, parent, reg, shift, width, CLK_SET_RATE_PARENT)
  159. #define imx_clk_hw_divider2(name, parent, reg, shift, width) \
  160. __imx_clk_hw_divider(name, parent, reg, shift, width, \
  161. CLK_SET_RATE_PARENT | CLK_OPS_PARENT_ENABLE)
  162. #define imx_clk_hw_divider_flags(name, parent, reg, shift, width, flags) \
  163. __imx_clk_hw_divider(name, parent, reg, shift, width, flags)
  164. #define imx_clk_hw_pll14xx(name, parent_name, base, pll_clk) \
  165. imx_dev_clk_hw_pll14xx(NULL, name, parent_name, base, pll_clk)
  166. struct clk_hw *imx_dev_clk_hw_pll14xx(struct device *dev, const char *name,
  167. const char *parent_name, void __iomem *base,
  168. const struct imx_pll14xx_clk *pll_clk);
  169. struct clk_hw *imx_clk_hw_pllv1(enum imx_pllv1_type type, const char *name,
  170. const char *parent, void __iomem *base);
  171. struct clk_hw *imx_clk_hw_pllv2(const char *name, const char *parent,
  172. void __iomem *base);
  173. struct clk_hw *imx_clk_hw_frac_pll(const char *name, const char *parent_name,
  174. void __iomem *base);
  175. struct clk_hw *imx_clk_hw_sscg_pll(const char *name,
  176. const char * const *parent_names,
  177. u8 num_parents,
  178. u8 parent, u8 bypass1, u8 bypass2,
  179. void __iomem *base,
  180. unsigned long flags);
  181. enum imx_pllv3_type {
  182. IMX_PLLV3_GENERIC,
  183. IMX_PLLV3_SYS,
  184. IMX_PLLV3_USB,
  185. IMX_PLLV3_USB_VF610,
  186. IMX_PLLV3_AV,
  187. IMX_PLLV3_ENET,
  188. IMX_PLLV3_ENET_IMX7,
  189. IMX_PLLV3_SYS_VF610,
  190. IMX_PLLV3_DDR_IMX7,
  191. IMX_PLLV3_AV_IMX7,
  192. };
  193. struct clk_hw *imx_clk_hw_pllv3(enum imx_pllv3_type type, const char *name,
  194. const char *parent_name, void __iomem *base, u32 div_mask);
  195. #define PLL_1416X_RATE(_rate, _m, _p, _s) \
  196. { \
  197. .rate = (_rate), \
  198. .mdiv = (_m), \
  199. .pdiv = (_p), \
  200. .sdiv = (_s), \
  201. }
  202. #define PLL_1443X_RATE(_rate, _m, _p, _s, _k) \
  203. { \
  204. .rate = (_rate), \
  205. .mdiv = (_m), \
  206. .pdiv = (_p), \
  207. .sdiv = (_s), \
  208. .kdiv = (_k), \
  209. }
  210. struct clk_hw *imx_clk_hw_pllv4(enum imx_pllv4_type type, const char *name,
  211. const char *parent_name, void __iomem *base);
  212. struct clk_hw *clk_hw_register_gate2(struct device *dev, const char *name,
  213. const char *parent_name, unsigned long flags,
  214. void __iomem *reg, u8 bit_idx, u8 cgr_val, u8 cgr_mask,
  215. u8 clk_gate_flags, spinlock_t *lock,
  216. unsigned int *share_count);
  217. struct clk * imx_obtain_fixed_clock(
  218. const char *name, unsigned long rate);
  219. struct clk_hw *imx_obtain_fixed_clock_hw(
  220. const char *name, unsigned long rate);
  221. struct clk_hw *imx_obtain_fixed_clk_hw(struct device_node *np,
  222. const char *name);
  223. struct clk_hw *imx_clk_hw_gate_exclusive(const char *name, const char *parent,
  224. void __iomem *reg, u8 shift, u32 exclusive_mask);
  225. struct clk_hw *imx_clk_hw_pfd(const char *name, const char *parent_name,
  226. void __iomem *reg, u8 idx);
  227. struct clk_hw *imx_clk_hw_pfdv2(enum imx_pfdv2_type type, const char *name,
  228. const char *parent_name, void __iomem *reg, u8 idx);
  229. struct clk_hw *imx_clk_hw_busy_divider(const char *name, const char *parent_name,
  230. void __iomem *reg, u8 shift, u8 width,
  231. void __iomem *busy_reg, u8 busy_shift);
  232. struct clk_hw *imx_clk_hw_busy_mux(const char *name, void __iomem *reg, u8 shift,
  233. u8 width, void __iomem *busy_reg, u8 busy_shift,
  234. const char * const *parent_names, int num_parents);
  235. struct clk_hw *imx7ulp_clk_hw_composite(const char *name,
  236. const char * const *parent_names,
  237. int num_parents, bool mux_present,
  238. bool rate_present, bool gate_present,
  239. void __iomem *reg);
  240. struct clk_hw *imx8ulp_clk_hw_composite(const char *name,
  241. const char * const *parent_names,
  242. int num_parents, bool mux_present,
  243. bool rate_present, bool gate_present,
  244. void __iomem *reg, bool has_swrst);
  245. struct clk_hw *imx_clk_hw_fixup_divider(const char *name, const char *parent,
  246. void __iomem *reg, u8 shift, u8 width,
  247. void (*fixup)(u32 *val));
  248. struct clk_hw *imx_clk_hw_fixup_mux(const char *name, void __iomem *reg,
  249. u8 shift, u8 width, const char * const *parents,
  250. int num_parents, void (*fixup)(u32 *val));
  251. static inline struct clk *to_clk(struct clk_hw *hw)
  252. {
  253. if (IS_ERR_OR_NULL(hw))
  254. return ERR_CAST(hw);
  255. return hw->clk;
  256. }
  257. static inline struct clk_hw *imx_clk_hw_fixed(const char *name, int rate)
  258. {
  259. return clk_hw_register_fixed_rate(NULL, name, NULL, 0, rate);
  260. }
  261. static inline struct clk_hw *imx_clk_hw_fixed_factor(const char *name,
  262. const char *parent, unsigned int mult, unsigned int div)
  263. {
  264. return clk_hw_register_fixed_factor(NULL, name, parent,
  265. CLK_SET_RATE_PARENT, mult, div);
  266. }
  267. static inline struct clk_hw *__imx_clk_hw_divider(const char *name,
  268. const char *parent,
  269. void __iomem *reg, u8 shift,
  270. u8 width, unsigned long flags)
  271. {
  272. return clk_hw_register_divider(NULL, name, parent, flags,
  273. reg, shift, width, 0, &imx_ccm_lock);
  274. }
  275. static inline struct clk_hw *__imx_clk_hw_gate(const char *name, const char *parent,
  276. void __iomem *reg, u8 shift,
  277. unsigned long flags,
  278. unsigned long clk_gate_flags)
  279. {
  280. return clk_hw_register_gate(NULL, name, parent, flags | CLK_SET_RATE_PARENT, reg,
  281. shift, clk_gate_flags, &imx_ccm_lock);
  282. }
  283. static inline struct clk_hw *__imx_clk_hw_gate2(const char *name, const char *parent,
  284. void __iomem *reg, u8 shift, u8 cgr_val,
  285. unsigned long flags,
  286. unsigned int *share_count)
  287. {
  288. return clk_hw_register_gate2(NULL, name, parent, flags | CLK_SET_RATE_PARENT, reg,
  289. shift, cgr_val, 0x3, 0, &imx_ccm_lock, share_count);
  290. }
  291. static inline struct clk_hw *__imx_clk_hw_mux(const char *name, void __iomem *reg,
  292. u8 shift, u8 width, const char * const *parents,
  293. int num_parents, unsigned long flags, unsigned long clk_mux_flags)
  294. {
  295. return clk_hw_register_mux(NULL, name, parents, num_parents,
  296. flags | CLK_SET_RATE_NO_REPARENT, reg, shift,
  297. width, clk_mux_flags, &imx_ccm_lock);
  298. }
  299. struct clk_hw *imx_clk_hw_cpu(const char *name, const char *parent_name,
  300. struct clk *div, struct clk *mux, struct clk *pll,
  301. struct clk *step);
  302. #define IMX_COMPOSITE_CORE BIT(0)
  303. #define IMX_COMPOSITE_BUS BIT(1)
  304. #define IMX_COMPOSITE_FW_MANAGED BIT(2)
  305. #define IMX_COMPOSITE_CLK_FLAGS_DEFAULT \
  306. (CLK_SET_RATE_NO_REPARENT | CLK_OPS_PARENT_ENABLE)
  307. #define IMX_COMPOSITE_CLK_FLAGS_CRITICAL \
  308. (IMX_COMPOSITE_CLK_FLAGS_DEFAULT | CLK_IS_CRITICAL)
  309. #define IMX_COMPOSITE_CLK_FLAGS_GET_RATE_NO_CACHE \
  310. (IMX_COMPOSITE_CLK_FLAGS_DEFAULT | CLK_GET_RATE_NOCACHE)
  311. #define IMX_COMPOSITE_CLK_FLAGS_CRITICAL_GET_RATE_NO_CACHE \
  312. (IMX_COMPOSITE_CLK_FLAGS_GET_RATE_NO_CACHE | CLK_IS_CRITICAL)
  313. struct clk_hw *__imx8m_clk_hw_composite(const char *name,
  314. const char * const *parent_names,
  315. int num_parents,
  316. void __iomem *reg,
  317. u32 composite_flags,
  318. unsigned long flags);
  319. #define _imx8m_clk_hw_composite(name, parent_names, reg, composite_flags, flags) \
  320. __imx8m_clk_hw_composite(name, parent_names, \
  321. ARRAY_SIZE(parent_names), reg, composite_flags, flags)
  322. #define imx8m_clk_hw_composite(name, parent_names, reg) \
  323. _imx8m_clk_hw_composite(name, parent_names, reg, \
  324. 0, IMX_COMPOSITE_CLK_FLAGS_DEFAULT)
  325. #define imx8m_clk_hw_composite_critical(name, parent_names, reg) \
  326. _imx8m_clk_hw_composite(name, parent_names, reg, \
  327. 0, IMX_COMPOSITE_CLK_FLAGS_CRITICAL)
  328. #define imx8m_clk_hw_composite_bus(name, parent_names, reg) \
  329. _imx8m_clk_hw_composite(name, parent_names, reg, \
  330. IMX_COMPOSITE_BUS, IMX_COMPOSITE_CLK_FLAGS_DEFAULT)
  331. #define imx8m_clk_hw_composite_bus_critical(name, parent_names, reg) \
  332. _imx8m_clk_hw_composite(name, parent_names, reg, \
  333. IMX_COMPOSITE_BUS, IMX_COMPOSITE_CLK_FLAGS_CRITICAL)
  334. #define imx8m_clk_hw_composite_core(name, parent_names, reg) \
  335. _imx8m_clk_hw_composite(name, parent_names, reg, \
  336. IMX_COMPOSITE_CORE, IMX_COMPOSITE_CLK_FLAGS_DEFAULT)
  337. #define imx8m_clk_hw_fw_managed_composite(name, parent_names, reg) \
  338. _imx8m_clk_hw_composite(name, parent_names, reg, \
  339. IMX_COMPOSITE_FW_MANAGED, \
  340. IMX_COMPOSITE_CLK_FLAGS_GET_RATE_NO_CACHE)
  341. #define imx8m_clk_hw_fw_managed_composite_critical(name, parent_names, reg) \
  342. _imx8m_clk_hw_composite(name, parent_names, reg, \
  343. IMX_COMPOSITE_FW_MANAGED, \
  344. IMX_COMPOSITE_CLK_FLAGS_CRITICAL_GET_RATE_NO_CACHE)
  345. struct clk_hw *imx93_clk_composite_flags(const char *name,
  346. const char * const *parent_names,
  347. int num_parents,
  348. void __iomem *reg,
  349. u32 domain_id,
  350. unsigned long flags);
  351. #define imx93_clk_composite(name, parent_names, num_parents, reg, domain_id) \
  352. imx93_clk_composite_flags(name, parent_names, num_parents, reg, domain_id \
  353. CLK_SET_RATE_NO_REPARENT | CLK_OPS_PARENT_ENABLE)
  354. struct clk_hw *imx93_clk_gate(struct device *dev, const char *name, const char *parent_name,
  355. unsigned long flags, void __iomem *reg, u32 bit_idx, u32 val,
  356. u32 mask, u32 domain_id, unsigned int *share_count);
  357. struct clk_hw *imx_clk_hw_divider_gate(const char *name, const char *parent_name,
  358. unsigned long flags, void __iomem *reg, u8 shift, u8 width,
  359. u8 clk_divider_flags, const struct clk_div_table *table,
  360. spinlock_t *lock);
  361. #endif