clk-fracn-gppll.c 8.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright 2021 NXP
  4. */
  5. #include <linux/bitfield.h>
  6. #include <linux/clk-provider.h>
  7. #include <linux/err.h>
  8. #include <linux/export.h>
  9. #include <linux/io.h>
  10. #include <linux/iopoll.h>
  11. #include <linux/slab.h>
  12. #include <asm/div64.h>
  13. #include "clk.h"
  14. #define PLL_CTRL 0x0
  15. #define HW_CTRL_SEL BIT(16)
  16. #define CLKMUX_BYPASS BIT(2)
  17. #define CLKMUX_EN BIT(1)
  18. #define POWERUP_MASK BIT(0)
  19. #define PLL_ANA_PRG 0x10
  20. #define PLL_SPREAD_SPECTRUM 0x30
  21. #define PLL_NUMERATOR 0x40
  22. #define PLL_MFN_MASK GENMASK(31, 2)
  23. #define PLL_DENOMINATOR 0x50
  24. #define PLL_MFD_MASK GENMASK(29, 0)
  25. #define PLL_DIV 0x60
  26. #define PLL_MFI_MASK GENMASK(24, 16)
  27. #define PLL_RDIV_MASK GENMASK(15, 13)
  28. #define PLL_ODIV_MASK GENMASK(7, 0)
  29. #define PLL_DFS_CTRL(x) (0x70 + (x) * 0x10)
  30. #define PLL_STATUS 0xF0
  31. #define LOCK_STATUS BIT(0)
  32. #define DFS_STATUS 0xF4
  33. #define LOCK_TIMEOUT_US 200
  34. #define PLL_FRACN_GP(_rate, _mfi, _mfn, _mfd, _rdiv, _odiv) \
  35. { \
  36. .rate = (_rate), \
  37. .mfi = (_mfi), \
  38. .mfn = (_mfn), \
  39. .mfd = (_mfd), \
  40. .rdiv = (_rdiv), \
  41. .odiv = (_odiv), \
  42. }
  43. struct clk_fracn_gppll {
  44. struct clk_hw hw;
  45. void __iomem *base;
  46. const struct imx_fracn_gppll_rate_table *rate_table;
  47. int rate_count;
  48. };
  49. /*
  50. * Fvco = (Fref / rdiv) * (MFI + MFN / MFD)
  51. * Fout = Fvco / odiv
  52. * The (Fref / rdiv) should be in range 20MHz to 40MHz
  53. * The Fvco should be in range 2.5Ghz to 5Ghz
  54. */
  55. static const struct imx_fracn_gppll_rate_table fracn_tbl[] = {
  56. PLL_FRACN_GP(650000000U, 162, 50, 100, 0, 6),
  57. PLL_FRACN_GP(594000000U, 198, 0, 1, 0, 8),
  58. PLL_FRACN_GP(560000000U, 140, 0, 1, 0, 6),
  59. PLL_FRACN_GP(498000000U, 166, 0, 1, 0, 8),
  60. PLL_FRACN_GP(484000000U, 121, 0, 1, 0, 6),
  61. PLL_FRACN_GP(445333333U, 167, 0, 1, 0, 9),
  62. PLL_FRACN_GP(400000000U, 200, 0, 1, 0, 12),
  63. PLL_FRACN_GP(393216000U, 163, 84, 100, 0, 10)
  64. };
  65. struct imx_fracn_gppll_clk imx_fracn_gppll = {
  66. .rate_table = fracn_tbl,
  67. .rate_count = ARRAY_SIZE(fracn_tbl),
  68. };
  69. EXPORT_SYMBOL_GPL(imx_fracn_gppll);
  70. static inline struct clk_fracn_gppll *to_clk_fracn_gppll(struct clk_hw *hw)
  71. {
  72. return container_of(hw, struct clk_fracn_gppll, hw);
  73. }
  74. static const struct imx_fracn_gppll_rate_table *
  75. imx_get_pll_settings(struct clk_fracn_gppll *pll, unsigned long rate)
  76. {
  77. const struct imx_fracn_gppll_rate_table *rate_table = pll->rate_table;
  78. int i;
  79. for (i = 0; i < pll->rate_count; i++)
  80. if (rate == rate_table[i].rate)
  81. return &rate_table[i];
  82. return NULL;
  83. }
  84. static long clk_fracn_gppll_round_rate(struct clk_hw *hw, unsigned long rate,
  85. unsigned long *prate)
  86. {
  87. struct clk_fracn_gppll *pll = to_clk_fracn_gppll(hw);
  88. const struct imx_fracn_gppll_rate_table *rate_table = pll->rate_table;
  89. int i;
  90. /* Assuming rate_table is in descending order */
  91. for (i = 0; i < pll->rate_count; i++)
  92. if (rate >= rate_table[i].rate)
  93. return rate_table[i].rate;
  94. /* return minimum supported value */
  95. return rate_table[pll->rate_count - 1].rate;
  96. }
  97. static unsigned long clk_fracn_gppll_recalc_rate(struct clk_hw *hw, unsigned long parent_rate)
  98. {
  99. struct clk_fracn_gppll *pll = to_clk_fracn_gppll(hw);
  100. const struct imx_fracn_gppll_rate_table *rate_table = pll->rate_table;
  101. u32 pll_numerator, pll_denominator, pll_div;
  102. u32 mfi, mfn, mfd, rdiv, odiv;
  103. u64 fvco = parent_rate;
  104. long rate = 0;
  105. int i;
  106. pll_numerator = readl_relaxed(pll->base + PLL_NUMERATOR);
  107. mfn = FIELD_GET(PLL_MFN_MASK, pll_numerator);
  108. pll_denominator = readl_relaxed(pll->base + PLL_DENOMINATOR);
  109. mfd = FIELD_GET(PLL_MFD_MASK, pll_denominator);
  110. pll_div = readl_relaxed(pll->base + PLL_DIV);
  111. mfi = FIELD_GET(PLL_MFI_MASK, pll_div);
  112. rdiv = FIELD_GET(PLL_RDIV_MASK, pll_div);
  113. odiv = FIELD_GET(PLL_ODIV_MASK, pll_div);
  114. /*
  115. * Sometimes, the recalculated rate has deviation due to
  116. * the frac part. So find the accurate pll rate from the table
  117. * first, if no match rate in the table, use the rate calculated
  118. * from the equation below.
  119. */
  120. for (i = 0; i < pll->rate_count; i++) {
  121. if (rate_table[i].mfn == mfn && rate_table[i].mfi == mfi &&
  122. rate_table[i].mfd == mfd && rate_table[i].rdiv == rdiv &&
  123. rate_table[i].odiv == odiv)
  124. rate = rate_table[i].rate;
  125. }
  126. if (rate)
  127. return (unsigned long)rate;
  128. if (!rdiv)
  129. rdiv = rdiv + 1;
  130. switch (odiv) {
  131. case 0:
  132. odiv = 2;
  133. break;
  134. case 1:
  135. odiv = 3;
  136. break;
  137. default:
  138. break;
  139. }
  140. /* Fvco = Fref * (MFI + MFN / MFD) */
  141. fvco = fvco * mfi * mfd + fvco * mfn;
  142. do_div(fvco, mfd * rdiv * odiv);
  143. return (unsigned long)fvco;
  144. }
  145. static int clk_fracn_gppll_wait_lock(struct clk_fracn_gppll *pll)
  146. {
  147. u32 val;
  148. return readl_poll_timeout(pll->base + PLL_STATUS, val,
  149. val & LOCK_STATUS, 0, LOCK_TIMEOUT_US);
  150. }
  151. static int clk_fracn_gppll_set_rate(struct clk_hw *hw, unsigned long drate,
  152. unsigned long prate)
  153. {
  154. struct clk_fracn_gppll *pll = to_clk_fracn_gppll(hw);
  155. const struct imx_fracn_gppll_rate_table *rate;
  156. u32 tmp, pll_div, ana_mfn;
  157. int ret;
  158. rate = imx_get_pll_settings(pll, drate);
  159. /* Hardware control select disable. PLL is control by register */
  160. tmp = readl_relaxed(pll->base + PLL_CTRL);
  161. tmp &= ~HW_CTRL_SEL;
  162. writel_relaxed(tmp, pll->base + PLL_CTRL);
  163. /* Disable output */
  164. tmp = readl_relaxed(pll->base + PLL_CTRL);
  165. tmp &= ~CLKMUX_EN;
  166. writel_relaxed(tmp, pll->base + PLL_CTRL);
  167. /* Power Down */
  168. tmp &= ~POWERUP_MASK;
  169. writel_relaxed(tmp, pll->base + PLL_CTRL);
  170. /* Disable BYPASS */
  171. tmp &= ~CLKMUX_BYPASS;
  172. writel_relaxed(tmp, pll->base + PLL_CTRL);
  173. pll_div = FIELD_PREP(PLL_RDIV_MASK, rate->rdiv) | rate->odiv |
  174. FIELD_PREP(PLL_MFI_MASK, rate->mfi);
  175. writel_relaxed(pll_div, pll->base + PLL_DIV);
  176. writel_relaxed(rate->mfd, pll->base + PLL_DENOMINATOR);
  177. writel_relaxed(FIELD_PREP(PLL_MFN_MASK, rate->mfn), pll->base + PLL_NUMERATOR);
  178. /* Wait for 5us according to fracn mode pll doc */
  179. udelay(5);
  180. /* Enable Powerup */
  181. tmp |= POWERUP_MASK;
  182. writel_relaxed(tmp, pll->base + PLL_CTRL);
  183. /* Wait Lock */
  184. ret = clk_fracn_gppll_wait_lock(pll);
  185. if (ret)
  186. return ret;
  187. /* Enable output */
  188. tmp |= CLKMUX_EN;
  189. writel_relaxed(tmp, pll->base + PLL_CTRL);
  190. ana_mfn = readl_relaxed(pll->base + PLL_STATUS);
  191. ana_mfn = FIELD_GET(PLL_MFN_MASK, ana_mfn);
  192. WARN(ana_mfn != rate->mfn, "ana_mfn != rate->mfn\n");
  193. return 0;
  194. }
  195. static int clk_fracn_gppll_prepare(struct clk_hw *hw)
  196. {
  197. struct clk_fracn_gppll *pll = to_clk_fracn_gppll(hw);
  198. u32 val;
  199. int ret;
  200. val = readl_relaxed(pll->base + PLL_CTRL);
  201. if (val & POWERUP_MASK)
  202. return 0;
  203. val |= CLKMUX_BYPASS;
  204. writel_relaxed(val, pll->base + PLL_CTRL);
  205. val |= POWERUP_MASK;
  206. writel_relaxed(val, pll->base + PLL_CTRL);
  207. val |= CLKMUX_EN;
  208. writel_relaxed(val, pll->base + PLL_CTRL);
  209. ret = clk_fracn_gppll_wait_lock(pll);
  210. if (ret)
  211. return ret;
  212. val &= ~CLKMUX_BYPASS;
  213. writel_relaxed(val, pll->base + PLL_CTRL);
  214. return 0;
  215. }
  216. static int clk_fracn_gppll_is_prepared(struct clk_hw *hw)
  217. {
  218. struct clk_fracn_gppll *pll = to_clk_fracn_gppll(hw);
  219. u32 val;
  220. val = readl_relaxed(pll->base + PLL_CTRL);
  221. return (val & POWERUP_MASK) ? 1 : 0;
  222. }
  223. static void clk_fracn_gppll_unprepare(struct clk_hw *hw)
  224. {
  225. struct clk_fracn_gppll *pll = to_clk_fracn_gppll(hw);
  226. u32 val;
  227. val = readl_relaxed(pll->base + PLL_CTRL);
  228. val &= ~POWERUP_MASK;
  229. writel_relaxed(val, pll->base + PLL_CTRL);
  230. }
  231. static const struct clk_ops clk_fracn_gppll_ops = {
  232. .prepare = clk_fracn_gppll_prepare,
  233. .unprepare = clk_fracn_gppll_unprepare,
  234. .is_prepared = clk_fracn_gppll_is_prepared,
  235. .recalc_rate = clk_fracn_gppll_recalc_rate,
  236. .round_rate = clk_fracn_gppll_round_rate,
  237. .set_rate = clk_fracn_gppll_set_rate,
  238. };
  239. struct clk_hw *imx_clk_fracn_gppll(const char *name, const char *parent_name, void __iomem *base,
  240. const struct imx_fracn_gppll_clk *pll_clk)
  241. {
  242. struct clk_fracn_gppll *pll;
  243. struct clk_hw *hw;
  244. struct clk_init_data init;
  245. int ret;
  246. pll = kzalloc(sizeof(*pll), GFP_KERNEL);
  247. if (!pll)
  248. return ERR_PTR(-ENOMEM);
  249. init.name = name;
  250. init.flags = pll_clk->flags;
  251. init.parent_names = &parent_name;
  252. init.num_parents = 1;
  253. init.ops = &clk_fracn_gppll_ops;
  254. pll->base = base;
  255. pll->hw.init = &init;
  256. pll->rate_table = pll_clk->rate_table;
  257. pll->rate_count = pll_clk->rate_count;
  258. hw = &pll->hw;
  259. ret = clk_hw_register(NULL, hw);
  260. if (ret) {
  261. pr_err("%s: failed to register pll %s %d\n", __func__, name, ret);
  262. kfree(pll);
  263. return ERR_PTR(ret);
  264. }
  265. return hw;
  266. }
  267. EXPORT_SYMBOL_GPL(imx_clk_fracn_gppll);