clk-bcm2711-dvp.c 2.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. // Copyright 2020 Cerno
  3. #include <linux/clk-provider.h>
  4. #include <linux/module.h>
  5. #include <linux/platform_device.h>
  6. #include <linux/reset-controller.h>
  7. #include <linux/reset/reset-simple.h>
  8. #define DVP_HT_RPI_SW_INIT 0x04
  9. #define DVP_HT_RPI_MISC_CONFIG 0x08
  10. #define NR_CLOCKS 2
  11. #define NR_RESETS 6
  12. struct clk_dvp {
  13. struct clk_hw_onecell_data *data;
  14. struct reset_simple_data reset;
  15. };
  16. static const struct clk_parent_data clk_dvp_parent = {
  17. .index = 0,
  18. };
  19. static int clk_dvp_probe(struct platform_device *pdev)
  20. {
  21. struct clk_hw_onecell_data *data;
  22. struct clk_dvp *dvp;
  23. void __iomem *base;
  24. int ret;
  25. dvp = devm_kzalloc(&pdev->dev, sizeof(*dvp), GFP_KERNEL);
  26. if (!dvp)
  27. return -ENOMEM;
  28. platform_set_drvdata(pdev, dvp);
  29. dvp->data = devm_kzalloc(&pdev->dev,
  30. struct_size(dvp->data, hws, NR_CLOCKS),
  31. GFP_KERNEL);
  32. if (!dvp->data)
  33. return -ENOMEM;
  34. data = dvp->data;
  35. base = devm_platform_ioremap_resource(pdev, 0);
  36. if (IS_ERR(base))
  37. return PTR_ERR(base);
  38. dvp->reset.rcdev.owner = THIS_MODULE;
  39. dvp->reset.rcdev.nr_resets = NR_RESETS;
  40. dvp->reset.rcdev.ops = &reset_simple_ops;
  41. dvp->reset.rcdev.of_node = pdev->dev.of_node;
  42. dvp->reset.membase = base + DVP_HT_RPI_SW_INIT;
  43. spin_lock_init(&dvp->reset.lock);
  44. ret = devm_reset_controller_register(&pdev->dev, &dvp->reset.rcdev);
  45. if (ret)
  46. return ret;
  47. data->hws[0] = clk_hw_register_gate_parent_data(&pdev->dev,
  48. "hdmi0-108MHz",
  49. &clk_dvp_parent, 0,
  50. base + DVP_HT_RPI_MISC_CONFIG, 3,
  51. CLK_GATE_SET_TO_DISABLE,
  52. &dvp->reset.lock);
  53. if (IS_ERR(data->hws[0]))
  54. return PTR_ERR(data->hws[0]);
  55. data->hws[1] = clk_hw_register_gate_parent_data(&pdev->dev,
  56. "hdmi1-108MHz",
  57. &clk_dvp_parent, 0,
  58. base + DVP_HT_RPI_MISC_CONFIG, 4,
  59. CLK_GATE_SET_TO_DISABLE,
  60. &dvp->reset.lock);
  61. if (IS_ERR(data->hws[1])) {
  62. ret = PTR_ERR(data->hws[1]);
  63. goto unregister_clk0;
  64. }
  65. data->num = NR_CLOCKS;
  66. ret = of_clk_add_hw_provider(pdev->dev.of_node, of_clk_hw_onecell_get,
  67. data);
  68. if (ret)
  69. goto unregister_clk1;
  70. return 0;
  71. unregister_clk1:
  72. clk_hw_unregister_gate(data->hws[1]);
  73. unregister_clk0:
  74. clk_hw_unregister_gate(data->hws[0]);
  75. return ret;
  76. };
  77. static int clk_dvp_remove(struct platform_device *pdev)
  78. {
  79. struct clk_dvp *dvp = platform_get_drvdata(pdev);
  80. struct clk_hw_onecell_data *data = dvp->data;
  81. clk_hw_unregister_gate(data->hws[1]);
  82. clk_hw_unregister_gate(data->hws[0]);
  83. return 0;
  84. }
  85. static const struct of_device_id clk_dvp_dt_ids[] = {
  86. { .compatible = "brcm,brcm2711-dvp", },
  87. { /* sentinel */ }
  88. };
  89. MODULE_DEVICE_TABLE(of, clk_dvp_dt_ids);
  90. static struct platform_driver clk_dvp_driver = {
  91. .probe = clk_dvp_probe,
  92. .remove = clk_dvp_remove,
  93. .driver = {
  94. .name = "brcm2711-dvp",
  95. .of_match_table = clk_dvp_dt_ids,
  96. },
  97. };
  98. module_platform_driver(clk_dvp_driver);
  99. MODULE_AUTHOR("Maxime Ripard <[email protected]>");
  100. MODULE_DESCRIPTION("BCM2711 DVP clock driver");
  101. MODULE_LICENSE("GPL");