clk-bcm21664.c 7.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (C) 2014 Broadcom Corporation
  4. * Copyright 2014 Linaro Limited
  5. */
  6. #include "clk-kona.h"
  7. #include "dt-bindings/clock/bcm21664.h"
  8. #define BCM21664_CCU_COMMON(_name, _capname) \
  9. KONA_CCU_COMMON(BCM21664, _name, _capname)
  10. /* Root CCU */
  11. static struct peri_clk_data frac_1m_data = {
  12. .gate = HW_SW_GATE(0x214, 16, 0, 1),
  13. .clocks = CLOCKS("ref_crystal"),
  14. };
  15. static struct ccu_data root_ccu_data = {
  16. BCM21664_CCU_COMMON(root, ROOT),
  17. /* no policy control */
  18. .kona_clks = {
  19. [BCM21664_ROOT_CCU_FRAC_1M] =
  20. KONA_CLK(root, frac_1m, peri),
  21. [BCM21664_ROOT_CCU_CLOCK_COUNT] = LAST_KONA_CLK,
  22. },
  23. };
  24. /* AON CCU */
  25. static struct peri_clk_data hub_timer_data = {
  26. .gate = HW_SW_GATE(0x0414, 16, 0, 1),
  27. .hyst = HYST(0x0414, 8, 9),
  28. .clocks = CLOCKS("bbl_32k",
  29. "frac_1m",
  30. "dft_19_5m"),
  31. .sel = SELECTOR(0x0a10, 0, 2),
  32. .trig = TRIGGER(0x0a40, 4),
  33. };
  34. static struct ccu_data aon_ccu_data = {
  35. BCM21664_CCU_COMMON(aon, AON),
  36. .policy = {
  37. .enable = CCU_LVM_EN(0x0034, 0),
  38. .control = CCU_POLICY_CTL(0x000c, 0, 1, 2),
  39. },
  40. .kona_clks = {
  41. [BCM21664_AON_CCU_HUB_TIMER] =
  42. KONA_CLK(aon, hub_timer, peri),
  43. [BCM21664_AON_CCU_CLOCK_COUNT] = LAST_KONA_CLK,
  44. },
  45. };
  46. /* Master CCU */
  47. static struct peri_clk_data sdio1_data = {
  48. .gate = HW_SW_GATE(0x0358, 18, 2, 3),
  49. .clocks = CLOCKS("ref_crystal",
  50. "var_52m",
  51. "ref_52m",
  52. "var_96m",
  53. "ref_96m"),
  54. .sel = SELECTOR(0x0a28, 0, 3),
  55. .div = DIVIDER(0x0a28, 4, 14),
  56. .trig = TRIGGER(0x0afc, 9),
  57. };
  58. static struct peri_clk_data sdio2_data = {
  59. .gate = HW_SW_GATE(0x035c, 18, 2, 3),
  60. .clocks = CLOCKS("ref_crystal",
  61. "var_52m",
  62. "ref_52m",
  63. "var_96m",
  64. "ref_96m"),
  65. .sel = SELECTOR(0x0a2c, 0, 3),
  66. .div = DIVIDER(0x0a2c, 4, 14),
  67. .trig = TRIGGER(0x0afc, 10),
  68. };
  69. static struct peri_clk_data sdio3_data = {
  70. .gate = HW_SW_GATE(0x0364, 18, 2, 3),
  71. .clocks = CLOCKS("ref_crystal",
  72. "var_52m",
  73. "ref_52m",
  74. "var_96m",
  75. "ref_96m"),
  76. .sel = SELECTOR(0x0a34, 0, 3),
  77. .div = DIVIDER(0x0a34, 4, 14),
  78. .trig = TRIGGER(0x0afc, 12),
  79. };
  80. static struct peri_clk_data sdio4_data = {
  81. .gate = HW_SW_GATE(0x0360, 18, 2, 3),
  82. .clocks = CLOCKS("ref_crystal",
  83. "var_52m",
  84. "ref_52m",
  85. "var_96m",
  86. "ref_96m"),
  87. .sel = SELECTOR(0x0a30, 0, 3),
  88. .div = DIVIDER(0x0a30, 4, 14),
  89. .trig = TRIGGER(0x0afc, 11),
  90. };
  91. static struct peri_clk_data sdio1_sleep_data = {
  92. .clocks = CLOCKS("ref_32k"), /* Verify */
  93. .gate = HW_SW_GATE(0x0358, 18, 2, 3),
  94. };
  95. static struct peri_clk_data sdio2_sleep_data = {
  96. .clocks = CLOCKS("ref_32k"), /* Verify */
  97. .gate = HW_SW_GATE(0x035c, 18, 2, 3),
  98. };
  99. static struct peri_clk_data sdio3_sleep_data = {
  100. .clocks = CLOCKS("ref_32k"), /* Verify */
  101. .gate = HW_SW_GATE(0x0364, 18, 2, 3),
  102. };
  103. static struct peri_clk_data sdio4_sleep_data = {
  104. .clocks = CLOCKS("ref_32k"), /* Verify */
  105. .gate = HW_SW_GATE(0x0360, 18, 2, 3),
  106. };
  107. static struct ccu_data master_ccu_data = {
  108. BCM21664_CCU_COMMON(master, MASTER),
  109. .policy = {
  110. .enable = CCU_LVM_EN(0x0034, 0),
  111. .control = CCU_POLICY_CTL(0x000c, 0, 1, 2),
  112. },
  113. .kona_clks = {
  114. [BCM21664_MASTER_CCU_SDIO1] =
  115. KONA_CLK(master, sdio1, peri),
  116. [BCM21664_MASTER_CCU_SDIO2] =
  117. KONA_CLK(master, sdio2, peri),
  118. [BCM21664_MASTER_CCU_SDIO3] =
  119. KONA_CLK(master, sdio3, peri),
  120. [BCM21664_MASTER_CCU_SDIO4] =
  121. KONA_CLK(master, sdio4, peri),
  122. [BCM21664_MASTER_CCU_SDIO1_SLEEP] =
  123. KONA_CLK(master, sdio1_sleep, peri),
  124. [BCM21664_MASTER_CCU_SDIO2_SLEEP] =
  125. KONA_CLK(master, sdio2_sleep, peri),
  126. [BCM21664_MASTER_CCU_SDIO3_SLEEP] =
  127. KONA_CLK(master, sdio3_sleep, peri),
  128. [BCM21664_MASTER_CCU_SDIO4_SLEEP] =
  129. KONA_CLK(master, sdio4_sleep, peri),
  130. [BCM21664_MASTER_CCU_CLOCK_COUNT] = LAST_KONA_CLK,
  131. },
  132. };
  133. /* Slave CCU */
  134. static struct peri_clk_data uartb_data = {
  135. .gate = HW_SW_GATE(0x0400, 18, 2, 3),
  136. .clocks = CLOCKS("ref_crystal",
  137. "var_156m",
  138. "ref_156m"),
  139. .sel = SELECTOR(0x0a10, 0, 2),
  140. .div = FRAC_DIVIDER(0x0a10, 4, 12, 8),
  141. .trig = TRIGGER(0x0afc, 2),
  142. };
  143. static struct peri_clk_data uartb2_data = {
  144. .gate = HW_SW_GATE(0x0404, 18, 2, 3),
  145. .clocks = CLOCKS("ref_crystal",
  146. "var_156m",
  147. "ref_156m"),
  148. .sel = SELECTOR(0x0a14, 0, 2),
  149. .div = FRAC_DIVIDER(0x0a14, 4, 12, 8),
  150. .trig = TRIGGER(0x0afc, 3),
  151. };
  152. static struct peri_clk_data uartb3_data = {
  153. .gate = HW_SW_GATE(0x0408, 18, 2, 3),
  154. .clocks = CLOCKS("ref_crystal",
  155. "var_156m",
  156. "ref_156m"),
  157. .sel = SELECTOR(0x0a18, 0, 2),
  158. .div = FRAC_DIVIDER(0x0a18, 4, 12, 8),
  159. .trig = TRIGGER(0x0afc, 4),
  160. };
  161. static struct peri_clk_data bsc1_data = {
  162. .gate = HW_SW_GATE(0x0458, 18, 2, 3),
  163. .clocks = CLOCKS("ref_crystal",
  164. "var_104m",
  165. "ref_104m",
  166. "var_13m",
  167. "ref_13m"),
  168. .sel = SELECTOR(0x0a64, 0, 3),
  169. .trig = TRIGGER(0x0afc, 23),
  170. };
  171. static struct peri_clk_data bsc2_data = {
  172. .gate = HW_SW_GATE(0x045c, 18, 2, 3),
  173. .clocks = CLOCKS("ref_crystal",
  174. "var_104m",
  175. "ref_104m",
  176. "var_13m",
  177. "ref_13m"),
  178. .sel = SELECTOR(0x0a68, 0, 3),
  179. .trig = TRIGGER(0x0afc, 24),
  180. };
  181. static struct peri_clk_data bsc3_data = {
  182. .gate = HW_SW_GATE(0x0470, 18, 2, 3),
  183. .clocks = CLOCKS("ref_crystal",
  184. "var_104m",
  185. "ref_104m",
  186. "var_13m",
  187. "ref_13m"),
  188. .sel = SELECTOR(0x0a7c, 0, 3),
  189. .trig = TRIGGER(0x0afc, 18),
  190. };
  191. static struct peri_clk_data bsc4_data = {
  192. .gate = HW_SW_GATE(0x0474, 18, 2, 3),
  193. .clocks = CLOCKS("ref_crystal",
  194. "var_104m",
  195. "ref_104m",
  196. "var_13m",
  197. "ref_13m"),
  198. .sel = SELECTOR(0x0a80, 0, 3),
  199. .trig = TRIGGER(0x0afc, 19),
  200. };
  201. static struct ccu_data slave_ccu_data = {
  202. BCM21664_CCU_COMMON(slave, SLAVE),
  203. .policy = {
  204. .enable = CCU_LVM_EN(0x0034, 0),
  205. .control = CCU_POLICY_CTL(0x000c, 0, 1, 2),
  206. },
  207. .kona_clks = {
  208. [BCM21664_SLAVE_CCU_UARTB] =
  209. KONA_CLK(slave, uartb, peri),
  210. [BCM21664_SLAVE_CCU_UARTB2] =
  211. KONA_CLK(slave, uartb2, peri),
  212. [BCM21664_SLAVE_CCU_UARTB3] =
  213. KONA_CLK(slave, uartb3, peri),
  214. [BCM21664_SLAVE_CCU_BSC1] =
  215. KONA_CLK(slave, bsc1, peri),
  216. [BCM21664_SLAVE_CCU_BSC2] =
  217. KONA_CLK(slave, bsc2, peri),
  218. [BCM21664_SLAVE_CCU_BSC3] =
  219. KONA_CLK(slave, bsc3, peri),
  220. [BCM21664_SLAVE_CCU_BSC4] =
  221. KONA_CLK(slave, bsc4, peri),
  222. [BCM21664_SLAVE_CCU_CLOCK_COUNT] = LAST_KONA_CLK,
  223. },
  224. };
  225. /* Device tree match table callback functions */
  226. static void __init kona_dt_root_ccu_setup(struct device_node *node)
  227. {
  228. kona_dt_ccu_setup(&root_ccu_data, node);
  229. }
  230. static void __init kona_dt_aon_ccu_setup(struct device_node *node)
  231. {
  232. kona_dt_ccu_setup(&aon_ccu_data, node);
  233. }
  234. static void __init kona_dt_master_ccu_setup(struct device_node *node)
  235. {
  236. kona_dt_ccu_setup(&master_ccu_data, node);
  237. }
  238. static void __init kona_dt_slave_ccu_setup(struct device_node *node)
  239. {
  240. kona_dt_ccu_setup(&slave_ccu_data, node);
  241. }
  242. CLK_OF_DECLARE(bcm21664_root_ccu, BCM21664_DT_ROOT_CCU_COMPAT,
  243. kona_dt_root_ccu_setup);
  244. CLK_OF_DECLARE(bcm21664_aon_ccu, BCM21664_DT_AON_CCU_COMPAT,
  245. kona_dt_aon_ccu_setup);
  246. CLK_OF_DECLARE(bcm21664_master_ccu, BCM21664_DT_MASTER_CCU_COMPAT,
  247. kona_dt_master_ccu_setup);
  248. CLK_OF_DECLARE(bcm21664_slave_ccu, BCM21664_DT_SLAVE_CCU_COMPAT,
  249. kona_dt_slave_ccu_setup);