sama5d3.c 7.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257
  1. // SPDX-License-Identifier: GPL-2.0
  2. #include <linux/clk-provider.h>
  3. #include <linux/mfd/syscon.h>
  4. #include <linux/slab.h>
  5. #include <dt-bindings/clock/at91.h>
  6. #include "pmc.h"
  7. static DEFINE_SPINLOCK(mck_lock);
  8. static const struct clk_master_characteristics mck_characteristics = {
  9. .output = { .min = 0, .max = 166000000 },
  10. .divisors = { 1, 2, 4, 3 },
  11. };
  12. static u8 plla_out[] = { 0 };
  13. static u16 plla_icpll[] = { 0 };
  14. static const struct clk_range plla_outputs[] = {
  15. { .min = 400000000, .max = 1000000000 },
  16. };
  17. static const struct clk_pll_characteristics plla_characteristics = {
  18. .input = { .min = 8000000, .max = 50000000 },
  19. .num_output = ARRAY_SIZE(plla_outputs),
  20. .output = plla_outputs,
  21. .icpll = plla_icpll,
  22. .out = plla_out,
  23. };
  24. static const struct clk_pcr_layout sama5d3_pcr_layout = {
  25. .offset = 0x10c,
  26. .cmd = BIT(12),
  27. .pid_mask = GENMASK(6, 0),
  28. .div_mask = GENMASK(17, 16),
  29. };
  30. static const struct {
  31. char *n;
  32. char *p;
  33. u8 id;
  34. } sama5d3_systemck[] = {
  35. { .n = "ddrck", .p = "masterck_div", .id = 2 },
  36. { .n = "lcdck", .p = "masterck_div", .id = 3 },
  37. { .n = "smdck", .p = "smdclk", .id = 4 },
  38. { .n = "uhpck", .p = "usbck", .id = 6 },
  39. { .n = "udpck", .p = "usbck", .id = 7 },
  40. { .n = "pck0", .p = "prog0", .id = 8 },
  41. { .n = "pck1", .p = "prog1", .id = 9 },
  42. { .n = "pck2", .p = "prog2", .id = 10 },
  43. };
  44. static const struct {
  45. char *n;
  46. u8 id;
  47. struct clk_range r;
  48. } sama5d3_periphck[] = {
  49. { .n = "dbgu_clk", .id = 2, },
  50. { .n = "hsmc_clk", .id = 5, },
  51. { .n = "pioA_clk", .id = 6, },
  52. { .n = "pioB_clk", .id = 7, },
  53. { .n = "pioC_clk", .id = 8, },
  54. { .n = "pioD_clk", .id = 9, },
  55. { .n = "pioE_clk", .id = 10, },
  56. { .n = "usart0_clk", .id = 12, .r = { .min = 0, .max = 83000000 }, },
  57. { .n = "usart1_clk", .id = 13, .r = { .min = 0, .max = 83000000 }, },
  58. { .n = "usart2_clk", .id = 14, .r = { .min = 0, .max = 83000000 }, },
  59. { .n = "usart3_clk", .id = 15, .r = { .min = 0, .max = 83000000 }, },
  60. { .n = "uart0_clk", .id = 16, .r = { .min = 0, .max = 83000000 }, },
  61. { .n = "uart1_clk", .id = 17, .r = { .min = 0, .max = 83000000 }, },
  62. { .n = "twi0_clk", .id = 18, .r = { .min = 0, .max = 41500000 }, },
  63. { .n = "twi1_clk", .id = 19, .r = { .min = 0, .max = 41500000 }, },
  64. { .n = "twi2_clk", .id = 20, .r = { .min = 0, .max = 41500000 }, },
  65. { .n = "mci0_clk", .id = 21, },
  66. { .n = "mci1_clk", .id = 22, },
  67. { .n = "mci2_clk", .id = 23, },
  68. { .n = "spi0_clk", .id = 24, .r = { .min = 0, .max = 166000000 }, },
  69. { .n = "spi1_clk", .id = 25, .r = { .min = 0, .max = 166000000 }, },
  70. { .n = "tcb0_clk", .id = 26, .r = { .min = 0, .max = 166000000 }, },
  71. { .n = "tcb1_clk", .id = 27, .r = { .min = 0, .max = 166000000 }, },
  72. { .n = "pwm_clk", .id = 28, },
  73. { .n = "adc_clk", .id = 29, .r = { .min = 0, .max = 83000000 }, },
  74. { .n = "dma0_clk", .id = 30, },
  75. { .n = "dma1_clk", .id = 31, },
  76. { .n = "uhphs_clk", .id = 32, },
  77. { .n = "udphs_clk", .id = 33, },
  78. { .n = "macb0_clk", .id = 34, },
  79. { .n = "macb1_clk", .id = 35, },
  80. { .n = "lcdc_clk", .id = 36, },
  81. { .n = "isi_clk", .id = 37, },
  82. { .n = "ssc0_clk", .id = 38, .r = { .min = 0, .max = 83000000 }, },
  83. { .n = "ssc1_clk", .id = 39, .r = { .min = 0, .max = 83000000 }, },
  84. { .n = "can0_clk", .id = 40, .r = { .min = 0, .max = 83000000 }, },
  85. { .n = "can1_clk", .id = 41, .r = { .min = 0, .max = 83000000 }, },
  86. { .n = "sha_clk", .id = 42, },
  87. { .n = "aes_clk", .id = 43, },
  88. { .n = "tdes_clk", .id = 44, },
  89. { .n = "trng_clk", .id = 45, },
  90. { .n = "fuse_clk", .id = 48, },
  91. { .n = "mpddr_clk", .id = 49, },
  92. };
  93. static void __init sama5d3_pmc_setup(struct device_node *np)
  94. {
  95. const char *slck_name, *mainxtal_name;
  96. struct pmc_data *sama5d3_pmc;
  97. const char *parent_names[5];
  98. struct regmap *regmap;
  99. struct clk_hw *hw;
  100. int i;
  101. bool bypass;
  102. i = of_property_match_string(np, "clock-names", "slow_clk");
  103. if (i < 0)
  104. return;
  105. slck_name = of_clk_get_parent_name(np, i);
  106. i = of_property_match_string(np, "clock-names", "main_xtal");
  107. if (i < 0)
  108. return;
  109. mainxtal_name = of_clk_get_parent_name(np, i);
  110. regmap = device_node_to_regmap(np);
  111. if (IS_ERR(regmap))
  112. return;
  113. sama5d3_pmc = pmc_data_allocate(PMC_PLLACK + 1,
  114. nck(sama5d3_systemck),
  115. nck(sama5d3_periphck), 0, 3);
  116. if (!sama5d3_pmc)
  117. return;
  118. hw = at91_clk_register_main_rc_osc(regmap, "main_rc_osc", 12000000,
  119. 50000000);
  120. if (IS_ERR(hw))
  121. goto err_free;
  122. bypass = of_property_read_bool(np, "atmel,osc-bypass");
  123. hw = at91_clk_register_main_osc(regmap, "main_osc", mainxtal_name,
  124. bypass);
  125. if (IS_ERR(hw))
  126. goto err_free;
  127. parent_names[0] = "main_rc_osc";
  128. parent_names[1] = "main_osc";
  129. hw = at91_clk_register_sam9x5_main(regmap, "mainck", parent_names, 2);
  130. if (IS_ERR(hw))
  131. goto err_free;
  132. hw = at91_clk_register_pll(regmap, "pllack", "mainck", 0,
  133. &sama5d3_pll_layout, &plla_characteristics);
  134. if (IS_ERR(hw))
  135. goto err_free;
  136. hw = at91_clk_register_plldiv(regmap, "plladivck", "pllack");
  137. if (IS_ERR(hw))
  138. goto err_free;
  139. sama5d3_pmc->chws[PMC_PLLACK] = hw;
  140. hw = at91_clk_register_utmi(regmap, NULL, "utmick", "mainck");
  141. if (IS_ERR(hw))
  142. goto err_free;
  143. sama5d3_pmc->chws[PMC_UTMI] = hw;
  144. parent_names[0] = slck_name;
  145. parent_names[1] = "mainck";
  146. parent_names[2] = "plladivck";
  147. parent_names[3] = "utmick";
  148. hw = at91_clk_register_master_pres(regmap, "masterck_pres", 4,
  149. parent_names,
  150. &at91sam9x5_master_layout,
  151. &mck_characteristics, &mck_lock);
  152. if (IS_ERR(hw))
  153. goto err_free;
  154. hw = at91_clk_register_master_div(regmap, "masterck_div",
  155. "masterck_pres",
  156. &at91sam9x5_master_layout,
  157. &mck_characteristics, &mck_lock,
  158. CLK_SET_RATE_GATE, 0);
  159. if (IS_ERR(hw))
  160. goto err_free;
  161. sama5d3_pmc->chws[PMC_MCK] = hw;
  162. parent_names[0] = "plladivck";
  163. parent_names[1] = "utmick";
  164. hw = at91sam9x5_clk_register_usb(regmap, "usbck", parent_names, 2);
  165. if (IS_ERR(hw))
  166. goto err_free;
  167. hw = at91sam9x5_clk_register_smd(regmap, "smdclk", parent_names, 2);
  168. if (IS_ERR(hw))
  169. goto err_free;
  170. parent_names[0] = slck_name;
  171. parent_names[1] = "mainck";
  172. parent_names[2] = "plladivck";
  173. parent_names[3] = "utmick";
  174. parent_names[4] = "masterck_div";
  175. for (i = 0; i < 3; i++) {
  176. char name[6];
  177. snprintf(name, sizeof(name), "prog%d", i);
  178. hw = at91_clk_register_programmable(regmap, name,
  179. parent_names, 5, i,
  180. &at91sam9x5_programmable_layout,
  181. NULL);
  182. if (IS_ERR(hw))
  183. goto err_free;
  184. sama5d3_pmc->pchws[i] = hw;
  185. }
  186. for (i = 0; i < ARRAY_SIZE(sama5d3_systemck); i++) {
  187. hw = at91_clk_register_system(regmap, sama5d3_systemck[i].n,
  188. sama5d3_systemck[i].p,
  189. sama5d3_systemck[i].id);
  190. if (IS_ERR(hw))
  191. goto err_free;
  192. sama5d3_pmc->shws[sama5d3_systemck[i].id] = hw;
  193. }
  194. for (i = 0; i < ARRAY_SIZE(sama5d3_periphck); i++) {
  195. hw = at91_clk_register_sam9x5_peripheral(regmap, &pmc_pcr_lock,
  196. &sama5d3_pcr_layout,
  197. sama5d3_periphck[i].n,
  198. "masterck_div",
  199. sama5d3_periphck[i].id,
  200. &sama5d3_periphck[i].r,
  201. INT_MIN);
  202. if (IS_ERR(hw))
  203. goto err_free;
  204. sama5d3_pmc->phws[sama5d3_periphck[i].id] = hw;
  205. }
  206. of_clk_add_hw_provider(np, of_clk_hw_pmc_get, sama5d3_pmc);
  207. return;
  208. err_free:
  209. kfree(sama5d3_pmc);
  210. }
  211. /*
  212. * The TCB is used as the clocksource so its clock is needed early. This means
  213. * this can't be a platform driver.
  214. */
  215. CLK_OF_DECLARE(sama5d3_pmc, "atmel,sama5d3-pmc", sama5d3_pmc_setup);