owl-s900.c 28 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803
  1. // SPDX-License-Identifier: GPL-2.0+
  2. //
  3. // OWL S900 SoC clock driver
  4. //
  5. // Copyright (c) 2014 Actions Semi Inc.
  6. // Author: David Liu <[email protected]>
  7. //
  8. // Copyright (c) 2018 Linaro Ltd.
  9. // Author: Manivannan Sadhasivam <[email protected]>
  10. #include <linux/clk-provider.h>
  11. #include <linux/platform_device.h>
  12. #include "owl-common.h"
  13. #include "owl-composite.h"
  14. #include "owl-divider.h"
  15. #include "owl-factor.h"
  16. #include "owl-fixed-factor.h"
  17. #include "owl-gate.h"
  18. #include "owl-mux.h"
  19. #include "owl-pll.h"
  20. #include "owl-reset.h"
  21. #include <dt-bindings/clock/actions,s900-cmu.h>
  22. #include <dt-bindings/reset/actions,s900-reset.h>
  23. #define CMU_COREPLL (0x0000)
  24. #define CMU_DEVPLL (0x0004)
  25. #define CMU_DDRPLL (0x0008)
  26. #define CMU_NANDPLL (0x000C)
  27. #define CMU_DISPLAYPLL (0x0010)
  28. #define CMU_AUDIOPLL (0x0014)
  29. #define CMU_TVOUTPLL (0x0018)
  30. #define CMU_BUSCLK (0x001C)
  31. #define CMU_SENSORCLK (0x0020)
  32. #define CMU_LCDCLK (0x0024)
  33. #define CMU_DSICLK (0x0028)
  34. #define CMU_CSICLK (0x002C)
  35. #define CMU_DECLK (0x0030)
  36. #define CMU_BISPCLK (0x0034)
  37. #define CMU_IMXCLK (0x0038)
  38. #define CMU_HDECLK (0x003C)
  39. #define CMU_VDECLK (0x0040)
  40. #define CMU_VCECLK (0x0044)
  41. #define CMU_NANDCCLK (0x004C)
  42. #define CMU_SD0CLK (0x0050)
  43. #define CMU_SD1CLK (0x0054)
  44. #define CMU_SD2CLK (0x0058)
  45. #define CMU_UART0CLK (0x005C)
  46. #define CMU_UART1CLK (0x0060)
  47. #define CMU_UART2CLK (0x0064)
  48. #define CMU_PWM0CLK (0x0070)
  49. #define CMU_PWM1CLK (0x0074)
  50. #define CMU_PWM2CLK (0x0078)
  51. #define CMU_PWM3CLK (0x007C)
  52. #define CMU_USBPLL (0x0080)
  53. #define CMU_ASSISTPLL (0x0084)
  54. #define CMU_EDPCLK (0x0088)
  55. #define CMU_GPU3DCLK (0x0090)
  56. #define CMU_CORECTL (0x009C)
  57. #define CMU_DEVCLKEN0 (0x00A0)
  58. #define CMU_DEVCLKEN1 (0x00A4)
  59. #define CMU_DEVRST0 (0x00A8)
  60. #define CMU_DEVRST1 (0x00AC)
  61. #define CMU_UART3CLK (0x00B0)
  62. #define CMU_UART4CLK (0x00B4)
  63. #define CMU_UART5CLK (0x00B8)
  64. #define CMU_UART6CLK (0x00BC)
  65. #define CMU_TLSCLK (0x00C0)
  66. #define CMU_SD3CLK (0x00C4)
  67. #define CMU_PWM4CLK (0x00C8)
  68. #define CMU_PWM5CLK (0x00CC)
  69. static struct clk_pll_table clk_audio_pll_table[] = {
  70. { 0, 45158400 }, { 1, 49152000 },
  71. { /* sentinel */ }
  72. };
  73. static struct clk_pll_table clk_edp_pll_table[] = {
  74. { 0, 810000000 }, { 1, 135000000 }, { 2, 270000000 },
  75. { /* sentinel */ }
  76. };
  77. /* pll clocks */
  78. static OWL_PLL_NO_PARENT(core_pll_clk, "core_pll_clk", CMU_COREPLL, 24000000, 9, 0, 8, 5, 107, NULL, CLK_IGNORE_UNUSED);
  79. static OWL_PLL_NO_PARENT(dev_pll_clk, "dev_pll_clk", CMU_DEVPLL, 6000000, 8, 0, 8, 20, 180, NULL, CLK_IGNORE_UNUSED);
  80. static OWL_PLL_NO_PARENT(ddr_pll_clk, "ddr_pll_clk", CMU_DDRPLL, 24000000, 8, 0, 8, 5, 45, NULL, CLK_IGNORE_UNUSED);
  81. static OWL_PLL_NO_PARENT(nand_pll_clk, "nand_pll_clk", CMU_NANDPLL, 6000000, 8, 0, 8, 4, 100, NULL, CLK_IGNORE_UNUSED);
  82. static OWL_PLL_NO_PARENT(display_pll_clk, "display_pll_clk", CMU_DISPLAYPLL, 6000000, 8, 0, 8, 20, 180, NULL, CLK_IGNORE_UNUSED);
  83. static OWL_PLL_NO_PARENT(assist_pll_clk, "assist_pll_clk", CMU_ASSISTPLL, 500000000, 0, 0, 0, 0, 0, NULL, CLK_IGNORE_UNUSED);
  84. static OWL_PLL_NO_PARENT(audio_pll_clk, "audio_pll_clk", CMU_AUDIOPLL, 0, 4, 0, 1, 0, 0, clk_audio_pll_table, CLK_IGNORE_UNUSED);
  85. static OWL_PLL(edp_pll_clk, "edp_pll_clk", "edp24M_clk", CMU_EDPCLK, 0, 9, 0, 2, 0, 0, clk_edp_pll_table, CLK_IGNORE_UNUSED);
  86. static const char *cpu_clk_mux_p[] = { "losc", "hosc", "core_pll_clk", };
  87. static const char *dev_clk_p[] = { "hosc", "dev_pll_clk", };
  88. static const char *noc_clk_mux_p[] = { "dev_clk", "assist_pll_clk", };
  89. static const char *dmm_clk_mux_p[] = { "dev_clk", "nand_pll_clk", "assist_pll_clk", "ddr_clk_src", };
  90. static const char *bisp_clk_mux_p[] = { "assist_pll_clk", "dev_clk", };
  91. static const char *csi_clk_mux_p[] = { "display_pll_clk", "dev_clk", };
  92. static const char *de_clk_mux_p[] = { "assist_pll_clk", "dev_clk", };
  93. static const char *gpu_clk_mux_p[] = { "dev_clk", "display_pll_clk", "ddr_clk_src", };
  94. static const char *hde_clk_mux_p[] = { "dev_clk", "display_pll_clk", "ddr_clk_src", };
  95. static const char *imx_clk_mux_p[] = { "assist_pll_clk", "dev_clk", };
  96. static const char *lcd_clk_mux_p[] = { "display_pll_clk", "nand_pll_clk", };
  97. static const char *nand_clk_mux_p[] = { "dev_clk", "nand_pll_clk", };
  98. static const char *sd_clk_mux_p[] = { "dev_clk", "nand_pll_clk", };
  99. static const char *sensor_clk_mux_p[] = { "hosc", "bisp_clk", };
  100. static const char *uart_clk_mux_p[] = { "hosc", "dev_pll_clk", };
  101. static const char *vce_clk_mux_p[] = { "dev_clk", "display_pll_clk", "assist_pll_clk", "ddr_clk_src", };
  102. static const char *i2s_clk_mux_p[] = { "audio_pll_clk", };
  103. static const char *edp_clk_mux_p[] = { "assist_pll_clk", "display_pll_clk", };
  104. /* mux clocks */
  105. static OWL_MUX(cpu_clk, "cpu_clk", cpu_clk_mux_p, CMU_BUSCLK, 0, 2, CLK_SET_RATE_PARENT);
  106. static OWL_MUX(dev_clk, "dev_clk", dev_clk_p, CMU_DEVPLL, 12, 1, CLK_SET_RATE_PARENT);
  107. static OWL_MUX(noc_clk_mux, "noc_clk_mux", noc_clk_mux_p, CMU_BUSCLK, 7, 1, CLK_SET_RATE_PARENT);
  108. static struct clk_div_table nand_div_table[] = {
  109. { 0, 1 }, { 1, 2 }, { 2, 4 }, { 3, 6 },
  110. { 4, 8 }, { 5, 10 }, { 6, 12 }, { 7, 14 },
  111. { 8, 16 }, { 9, 18 }, { 10, 20 }, { 11, 22 },
  112. { 12, 24 }, { 13, 26 }, { 14, 28 }, { 15, 30 },
  113. { /* sentinel */ }
  114. };
  115. static struct clk_div_table apb_div_table[] = {
  116. { 1, 2 }, { 2, 3 }, { 3, 4 },
  117. { /* sentinel */ }
  118. };
  119. static struct clk_div_table eth_mac_div_table[] = {
  120. { 0, 2 }, { 1, 4 },
  121. { /* sentinel */ }
  122. };
  123. static struct clk_div_table rmii_ref_div_table[] = {
  124. { 0, 4 }, { 1, 10 },
  125. { /* sentinel */ }
  126. };
  127. static struct clk_div_table usb3_mac_div_table[] = {
  128. { 1, 2 }, { 2, 3 }, { 3, 4 },
  129. { /* sentinel */ }
  130. };
  131. static struct clk_div_table i2s_div_table[] = {
  132. { 0, 1 }, { 1, 2 }, { 2, 3 }, { 3, 4 },
  133. { 4, 6 }, { 5, 8 }, { 6, 12 }, { 7, 16 },
  134. { 8, 24 },
  135. { /* sentinel */ }
  136. };
  137. static struct clk_div_table hdmia_div_table[] = {
  138. { 0, 1 }, { 1, 2 }, { 2, 3 }, { 3, 4 },
  139. { 4, 6 }, { 5, 8 }, { 6, 12 }, { 7, 16 },
  140. { 8, 24 },
  141. { /* sentinel */ }
  142. };
  143. /* divider clocks */
  144. static OWL_DIVIDER(noc_clk_div, "noc_clk_div", "noc_clk", CMU_BUSCLK, 19, 1, NULL, 0, 0);
  145. static OWL_DIVIDER(ahb_clk, "ahb_clk", "noc_clk_div", CMU_BUSCLK, 4, 1, NULL, 0, 0);
  146. static OWL_DIVIDER(apb_clk, "apb_clk", "ahb_clk", CMU_BUSCLK, 8, 2, apb_div_table, 0, 0);
  147. static OWL_DIVIDER(usb3_mac_clk, "usb3_mac_clk", "assist_pll_clk", CMU_ASSISTPLL, 12, 2, usb3_mac_div_table, 0, 0);
  148. static OWL_DIVIDER(rmii_ref_clk, "rmii_ref_clk", "assist_pll_clk", CMU_ASSISTPLL, 8, 1, rmii_ref_div_table, 0, 0);
  149. static struct clk_factor_table sd_factor_table[] = {
  150. /* bit0 ~ 4 */
  151. { 0, 1, 1 }, { 1, 1, 2 }, { 2, 1, 3 }, { 3, 1, 4 },
  152. { 4, 1, 5 }, { 5, 1, 6 }, { 6, 1, 7 }, { 7, 1, 8 },
  153. { 8, 1, 9 }, { 9, 1, 10 }, { 10, 1, 11 }, { 11, 1, 12 },
  154. { 12, 1, 13 }, { 13, 1, 14 }, { 14, 1, 15 }, { 15, 1, 16 },
  155. { 16, 1, 17 }, { 17, 1, 18 }, { 18, 1, 19 }, { 19, 1, 20 },
  156. { 20, 1, 21 }, { 21, 1, 22 }, { 22, 1, 23 }, { 23, 1, 24 },
  157. { 24, 1, 25 }, { 25, 1, 26 }, { 26, 1, 27 }, { 27, 1, 28 },
  158. { 28, 1, 29 }, { 29, 1, 30 }, { 30, 1, 31 }, { 31, 1, 32 },
  159. /* bit8: /128 */
  160. { 256, 1, 1 * 128 }, { 257, 1, 2 * 128 }, { 258, 1, 3 * 128 }, { 259, 1, 4 * 128 },
  161. { 260, 1, 5 * 128 }, { 261, 1, 6 * 128 }, { 262, 1, 7 * 128 }, { 263, 1, 8 * 128 },
  162. { 264, 1, 9 * 128 }, { 265, 1, 10 * 128 }, { 266, 1, 11 * 128 }, { 267, 1, 12 * 128 },
  163. { 268, 1, 13 * 128 }, { 269, 1, 14 * 128 }, { 270, 1, 15 * 128 }, { 271, 1, 16 * 128 },
  164. { 272, 1, 17 * 128 }, { 273, 1, 18 * 128 }, { 274, 1, 19 * 128 }, { 275, 1, 20 * 128 },
  165. { 276, 1, 21 * 128 }, { 277, 1, 22 * 128 }, { 278, 1, 23 * 128 }, { 279, 1, 24 * 128 },
  166. { 280, 1, 25 * 128 }, { 281, 1, 26 * 128 }, { 282, 1, 27 * 128 }, { 283, 1, 28 * 128 },
  167. { 284, 1, 29 * 128 }, { 285, 1, 30 * 128 }, { 286, 1, 31 * 128 }, { 287, 1, 32 * 128 },
  168. { /* sentinel */ }
  169. };
  170. static struct clk_factor_table dmm_factor_table[] = {
  171. { 0, 1, 1 }, { 1, 2, 3 }, { 2, 1, 2 }, { 3, 1, 3 },
  172. { 4, 1, 4 },
  173. { /* sentinel */ }
  174. };
  175. static struct clk_factor_table noc_factor_table[] = {
  176. { 0, 1, 1 }, { 1, 2, 3 }, { 2, 1, 2 }, { 3, 1, 3 }, { 4, 1, 4 },
  177. { /* sentinel */ }
  178. };
  179. static struct clk_factor_table bisp_factor_table[] = {
  180. { 0, 1, 1 }, { 1, 2, 3 }, { 2, 1, 2 }, { 3, 2, 5 },
  181. { 4, 1, 3 }, { 5, 1, 4 }, { 6, 1, 6 }, { 7, 1, 8 },
  182. { /* sentinel */ }
  183. };
  184. /* factor clocks */
  185. static OWL_FACTOR(noc_clk, "noc_clk", "noc_clk_mux", CMU_BUSCLK, 16, 3, noc_factor_table, 0, 0);
  186. static OWL_FACTOR(de_clk1, "de_clk1", "de_clk", CMU_DECLK, 0, 3, bisp_factor_table, 0, 0);
  187. static OWL_FACTOR(de_clk2, "de_clk2", "de_clk", CMU_DECLK, 4, 3, bisp_factor_table, 0, 0);
  188. static OWL_FACTOR(de_clk3, "de_clk3", "de_clk", CMU_DECLK, 8, 3, bisp_factor_table, 0, 0);
  189. /* gate clocks */
  190. static OWL_GATE(gpio_clk, "gpio_clk", "apb_clk", CMU_DEVCLKEN0, 18, 0, 0);
  191. static OWL_GATE_NO_PARENT(gpu_clk, "gpu_clk", CMU_DEVCLKEN0, 30, 0, 0);
  192. static OWL_GATE(dmac_clk, "dmac_clk", "noc_clk_div", CMU_DEVCLKEN0, 1, 0, 0);
  193. static OWL_GATE(timer_clk, "timer_clk", "hosc", CMU_DEVCLKEN1, 27, 0, 0);
  194. static OWL_GATE_NO_PARENT(dsi_clk, "dsi_clk", CMU_DEVCLKEN0, 12, 0, 0);
  195. static OWL_GATE(ddr0_clk, "ddr0_clk", "ddr_pll_clk", CMU_DEVCLKEN0, 31, 0, CLK_IGNORE_UNUSED);
  196. static OWL_GATE(ddr1_clk, "ddr1_clk", "ddr_pll_clk", CMU_DEVCLKEN0, 29, 0, CLK_IGNORE_UNUSED);
  197. static OWL_GATE_NO_PARENT(usb3_480mpll0_clk, "usb3_480mpll0_clk", CMU_USBPLL, 3, 0, 0);
  198. static OWL_GATE_NO_PARENT(usb3_480mphy0_clk, "usb3_480mphy0_clk", CMU_USBPLL, 2, 0, 0);
  199. static OWL_GATE_NO_PARENT(usb3_5gphy_clk, "usb3_5gphy_clk", CMU_USBPLL, 1, 0, 0);
  200. static OWL_GATE_NO_PARENT(usb3_cce_clk, "usb3_cce_clk", CMU_USBPLL, 0, 0, 0);
  201. static OWL_GATE(edp24M_clk, "edp24M_clk", "diff24M", CMU_EDPCLK, 8, 0, 0);
  202. static OWL_GATE(edp_link_clk, "edp_link_clk", "edp_pll_clk", CMU_DEVCLKEN0, 10, 0, 0);
  203. static OWL_GATE_NO_PARENT(usbh0_pllen_clk, "usbh0_pllen_clk", CMU_USBPLL, 12, 0, 0);
  204. static OWL_GATE_NO_PARENT(usbh0_phy_clk, "usbh0_phy_clk", CMU_USBPLL, 10, 0, 0);
  205. static OWL_GATE_NO_PARENT(usbh0_cce_clk, "usbh0_cce_clk", CMU_USBPLL, 8, 0, 0);
  206. static OWL_GATE_NO_PARENT(usbh1_pllen_clk, "usbh1_pllen_clk", CMU_USBPLL, 13, 0, 0);
  207. static OWL_GATE_NO_PARENT(usbh1_phy_clk, "usbh1_phy_clk", CMU_USBPLL, 11, 0, 0);
  208. static OWL_GATE_NO_PARENT(usbh1_cce_clk, "usbh1_cce_clk", CMU_USBPLL, 9, 0, 0);
  209. static OWL_GATE(spi0_clk, "spi0_clk", "ahb_clk", CMU_DEVCLKEN1, 10, 0, CLK_IGNORE_UNUSED);
  210. static OWL_GATE(spi1_clk, "spi1_clk", "ahb_clk", CMU_DEVCLKEN1, 11, 0, CLK_IGNORE_UNUSED);
  211. static OWL_GATE(spi2_clk, "spi2_clk", "ahb_clk", CMU_DEVCLKEN1, 12, 0, CLK_IGNORE_UNUSED);
  212. static OWL_GATE(spi3_clk, "spi3_clk", "ahb_clk", CMU_DEVCLKEN1, 13, 0, CLK_IGNORE_UNUSED);
  213. /* composite clocks */
  214. static OWL_COMP_FACTOR(bisp_clk, "bisp_clk", bisp_clk_mux_p,
  215. OWL_MUX_HW(CMU_BISPCLK, 4, 1),
  216. OWL_GATE_HW(CMU_DEVCLKEN0, 14, 0),
  217. OWL_FACTOR_HW(CMU_BISPCLK, 0, 3, 0, bisp_factor_table),
  218. 0);
  219. static OWL_COMP_DIV(csi0_clk, "csi0_clk", csi_clk_mux_p,
  220. OWL_MUX_HW(CMU_CSICLK, 4, 1),
  221. OWL_GATE_HW(CMU_DEVCLKEN0, 13, 0),
  222. OWL_DIVIDER_HW(CMU_CSICLK, 0, 4, 0, NULL),
  223. 0);
  224. static OWL_COMP_DIV(csi1_clk, "csi1_clk", csi_clk_mux_p,
  225. OWL_MUX_HW(CMU_CSICLK, 20, 1),
  226. OWL_GATE_HW(CMU_DEVCLKEN0, 15, 0),
  227. OWL_DIVIDER_HW(CMU_CSICLK, 16, 4, 0, NULL),
  228. 0);
  229. static OWL_COMP_PASS(de_clk, "de_clk", de_clk_mux_p,
  230. OWL_MUX_HW(CMU_DECLK, 12, 1),
  231. OWL_GATE_HW(CMU_DEVCLKEN0, 8, 0),
  232. 0);
  233. static OWL_COMP_FACTOR(dmm_clk, "dmm_clk", dmm_clk_mux_p,
  234. OWL_MUX_HW(CMU_BUSCLK, 10, 2),
  235. OWL_GATE_HW(CMU_DEVCLKEN0, 19, 0),
  236. OWL_FACTOR_HW(CMU_BUSCLK, 12, 3, 0, dmm_factor_table),
  237. CLK_IGNORE_UNUSED);
  238. static OWL_COMP_FACTOR(edp_clk, "edp_clk", edp_clk_mux_p,
  239. OWL_MUX_HW(CMU_EDPCLK, 19, 1),
  240. OWL_GATE_HW(CMU_DEVCLKEN0, 10, 0),
  241. OWL_FACTOR_HW(CMU_EDPCLK, 16, 3, 0, bisp_factor_table),
  242. 0);
  243. static OWL_COMP_DIV_FIXED(eth_mac_clk, "eth_mac_clk", "assist_pll_clk",
  244. OWL_GATE_HW(CMU_DEVCLKEN1, 22, 0),
  245. OWL_DIVIDER_HW(CMU_ASSISTPLL, 10, 1, 0, eth_mac_div_table),
  246. 0);
  247. static OWL_COMP_FACTOR(gpu_core_clk, "gpu_core_clk", gpu_clk_mux_p,
  248. OWL_MUX_HW(CMU_GPU3DCLK, 4, 2),
  249. OWL_GATE_HW(CMU_GPU3DCLK, 15, 0),
  250. OWL_FACTOR_HW(CMU_GPU3DCLK, 0, 3, 0, bisp_factor_table),
  251. 0);
  252. static OWL_COMP_FACTOR(gpu_mem_clk, "gpu_mem_clk", gpu_clk_mux_p,
  253. OWL_MUX_HW(CMU_GPU3DCLK, 20, 2),
  254. OWL_GATE_HW(CMU_GPU3DCLK, 14, 0),
  255. OWL_FACTOR_HW(CMU_GPU3DCLK, 16, 3, 0, bisp_factor_table),
  256. 0);
  257. static OWL_COMP_FACTOR(gpu_sys_clk, "gpu_sys_clk", gpu_clk_mux_p,
  258. OWL_MUX_HW(CMU_GPU3DCLK, 28, 2),
  259. OWL_GATE_HW(CMU_GPU3DCLK, 13, 0),
  260. OWL_FACTOR_HW(CMU_GPU3DCLK, 24, 3, 0, bisp_factor_table),
  261. 0);
  262. static OWL_COMP_FACTOR(hde_clk, "hde_clk", hde_clk_mux_p,
  263. OWL_MUX_HW(CMU_HDECLK, 4, 2),
  264. OWL_GATE_HW(CMU_DEVCLKEN0, 27, 0),
  265. OWL_FACTOR_HW(CMU_HDECLK, 0, 3, 0, bisp_factor_table),
  266. 0);
  267. static OWL_COMP_DIV(hdmia_clk, "hdmia_clk", i2s_clk_mux_p,
  268. OWL_MUX_HW(CMU_AUDIOPLL, 24, 1),
  269. OWL_GATE_HW(CMU_DEVCLKEN0, 22, 0),
  270. OWL_DIVIDER_HW(CMU_AUDIOPLL, 24, 4, 0, hdmia_div_table),
  271. 0);
  272. static OWL_COMP_FIXED_FACTOR(i2c0_clk, "i2c0_clk", "assist_pll_clk",
  273. OWL_GATE_HW(CMU_DEVCLKEN1, 14, 0),
  274. 1, 5, 0);
  275. static OWL_COMP_FIXED_FACTOR(i2c1_clk, "i2c1_clk", "assist_pll_clk",
  276. OWL_GATE_HW(CMU_DEVCLKEN1, 15, 0),
  277. 1, 5, 0);
  278. static OWL_COMP_FIXED_FACTOR(i2c2_clk, "i2c2_clk", "assist_pll_clk",
  279. OWL_GATE_HW(CMU_DEVCLKEN1, 30, 0),
  280. 1, 5, 0);
  281. static OWL_COMP_FIXED_FACTOR(i2c3_clk, "i2c3_clk", "assist_pll_clk",
  282. OWL_GATE_HW(CMU_DEVCLKEN1, 31, 0),
  283. 1, 5, 0);
  284. static OWL_COMP_FIXED_FACTOR(i2c4_clk, "i2c4_clk", "assist_pll_clk",
  285. OWL_GATE_HW(CMU_DEVCLKEN0, 17, 0),
  286. 1, 5, 0);
  287. static OWL_COMP_FIXED_FACTOR(i2c5_clk, "i2c5_clk", "assist_pll_clk",
  288. OWL_GATE_HW(CMU_DEVCLKEN1, 1, 0),
  289. 1, 5, 0);
  290. static OWL_COMP_DIV(i2srx_clk, "i2srx_clk", i2s_clk_mux_p,
  291. OWL_MUX_HW(CMU_AUDIOPLL, 24, 1),
  292. OWL_GATE_HW(CMU_DEVCLKEN0, 21, 0),
  293. OWL_DIVIDER_HW(CMU_AUDIOPLL, 20, 4, 0, i2s_div_table),
  294. 0);
  295. static OWL_COMP_DIV(i2stx_clk, "i2stx_clk", i2s_clk_mux_p,
  296. OWL_MUX_HW(CMU_AUDIOPLL, 24, 1),
  297. OWL_GATE_HW(CMU_DEVCLKEN0, 20, 0),
  298. OWL_DIVIDER_HW(CMU_AUDIOPLL, 16, 4, 0, i2s_div_table),
  299. 0);
  300. static OWL_COMP_FACTOR(imx_clk, "imx_clk", imx_clk_mux_p,
  301. OWL_MUX_HW(CMU_IMXCLK, 4, 1),
  302. OWL_GATE_HW(CMU_DEVCLKEN1, 17, 0),
  303. OWL_FACTOR_HW(CMU_IMXCLK, 0, 3, 0, bisp_factor_table),
  304. 0);
  305. static OWL_COMP_DIV(lcd_clk, "lcd_clk", lcd_clk_mux_p,
  306. OWL_MUX_HW(CMU_LCDCLK, 12, 2),
  307. OWL_GATE_HW(CMU_DEVCLKEN0, 9, 0),
  308. OWL_DIVIDER_HW(CMU_LCDCLK, 0, 5, 0, NULL),
  309. 0);
  310. static OWL_COMP_DIV(nand0_clk, "nand0_clk", nand_clk_mux_p,
  311. OWL_MUX_HW(CMU_NANDCCLK, 8, 1),
  312. OWL_GATE_HW(CMU_DEVCLKEN0, 4, 0),
  313. OWL_DIVIDER_HW(CMU_NANDCCLK, 0, 4, 0, nand_div_table),
  314. CLK_SET_RATE_PARENT);
  315. static OWL_COMP_DIV(nand1_clk, "nand1_clk", nand_clk_mux_p,
  316. OWL_MUX_HW(CMU_NANDCCLK, 24, 1),
  317. OWL_GATE_HW(CMU_DEVCLKEN0, 11, 0),
  318. OWL_DIVIDER_HW(CMU_NANDCCLK, 16, 4, 0, nand_div_table),
  319. CLK_SET_RATE_PARENT);
  320. static OWL_COMP_DIV_FIXED(pwm0_clk, "pwm0_clk", "hosc",
  321. OWL_GATE_HW(CMU_DEVCLKEN1, 23, 0),
  322. OWL_DIVIDER_HW(CMU_PWM0CLK, 0, 6, 0, NULL),
  323. 0);
  324. static OWL_COMP_DIV_FIXED(pwm1_clk, "pwm1_clk", "hosc",
  325. OWL_GATE_HW(CMU_DEVCLKEN1, 24, 0),
  326. OWL_DIVIDER_HW(CMU_PWM1CLK, 0, 6, 0, NULL),
  327. 0);
  328. /*
  329. * pwm2 may be for backlight, do not gate it
  330. * even it is "unused", because it may be
  331. * enabled at boot stage, and in kernel, driver
  332. * has no effective method to know the real status,
  333. * so, the best way is keeping it as what it was.
  334. */
  335. static OWL_COMP_DIV_FIXED(pwm2_clk, "pwm2_clk", "hosc",
  336. OWL_GATE_HW(CMU_DEVCLKEN1, 25, 0),
  337. OWL_DIVIDER_HW(CMU_PWM2CLK, 0, 6, 0, NULL),
  338. CLK_IGNORE_UNUSED);
  339. static OWL_COMP_DIV_FIXED(pwm3_clk, "pwm3_clk", "hosc",
  340. OWL_GATE_HW(CMU_DEVCLKEN1, 26, 0),
  341. OWL_DIVIDER_HW(CMU_PWM3CLK, 0, 6, 0, NULL),
  342. 0);
  343. static OWL_COMP_DIV_FIXED(pwm4_clk, "pwm4_clk", "hosc",
  344. OWL_GATE_HW(CMU_DEVCLKEN1, 4, 0),
  345. OWL_DIVIDER_HW(CMU_PWM4CLK, 0, 6, 0, NULL),
  346. 0);
  347. static OWL_COMP_DIV_FIXED(pwm5_clk, "pwm5_clk", "hosc",
  348. OWL_GATE_HW(CMU_DEVCLKEN1, 5, 0),
  349. OWL_DIVIDER_HW(CMU_PWM5CLK, 0, 6, 0, NULL),
  350. 0);
  351. static OWL_COMP_FACTOR(sd0_clk, "sd0_clk", sd_clk_mux_p,
  352. OWL_MUX_HW(CMU_SD0CLK, 9, 1),
  353. OWL_GATE_HW(CMU_DEVCLKEN0, 5, 0),
  354. OWL_FACTOR_HW(CMU_SD0CLK, 0, 9, 0, sd_factor_table),
  355. 0);
  356. static OWL_COMP_FACTOR(sd1_clk, "sd1_clk", sd_clk_mux_p,
  357. OWL_MUX_HW(CMU_SD1CLK, 9, 1),
  358. OWL_GATE_HW(CMU_DEVCLKEN0, 6, 0),
  359. OWL_FACTOR_HW(CMU_SD1CLK, 0, 9, 0, sd_factor_table),
  360. 0);
  361. static OWL_COMP_FACTOR(sd2_clk, "sd2_clk", sd_clk_mux_p,
  362. OWL_MUX_HW(CMU_SD2CLK, 9, 1),
  363. OWL_GATE_HW(CMU_DEVCLKEN0, 7, 0),
  364. OWL_FACTOR_HW(CMU_SD2CLK, 0, 9, 0, sd_factor_table),
  365. 0);
  366. static OWL_COMP_FACTOR(sd3_clk, "sd3_clk", sd_clk_mux_p,
  367. OWL_MUX_HW(CMU_SD3CLK, 9, 1),
  368. OWL_GATE_HW(CMU_DEVCLKEN0, 16, 0),
  369. OWL_FACTOR_HW(CMU_SD3CLK, 0, 9, 0, sd_factor_table),
  370. 0);
  371. static OWL_COMP_DIV(sensor_clk, "sensor_clk", sensor_clk_mux_p,
  372. OWL_MUX_HW(CMU_SENSORCLK, 4, 1),
  373. OWL_GATE_HW(CMU_DEVCLKEN0, 14, 0),
  374. OWL_DIVIDER_HW(CMU_SENSORCLK, 0, 4, 0, NULL),
  375. 0);
  376. static OWL_COMP_DIV_FIXED(speed_sensor_clk, "speed_sensor_clk",
  377. "hosc",
  378. OWL_GATE_HW(CMU_DEVCLKEN1, 0, 0),
  379. OWL_DIVIDER_HW(CMU_TLSCLK, 0, 4, CLK_DIVIDER_POWER_OF_TWO, NULL),
  380. 0);
  381. static OWL_COMP_DIV_FIXED(thermal_sensor_clk, "thermal_sensor_clk",
  382. "hosc",
  383. OWL_GATE_HW(CMU_DEVCLKEN1, 2, 0),
  384. OWL_DIVIDER_HW(CMU_TLSCLK, 8, 4, CLK_DIVIDER_POWER_OF_TWO, NULL),
  385. 0);
  386. static OWL_COMP_DIV(uart0_clk, "uart0_clk", uart_clk_mux_p,
  387. OWL_MUX_HW(CMU_UART0CLK, 16, 1),
  388. OWL_GATE_HW(CMU_DEVCLKEN1, 6, 0),
  389. OWL_DIVIDER_HW(CMU_UART0CLK, 0, 8, CLK_DIVIDER_ROUND_CLOSEST, NULL),
  390. CLK_IGNORE_UNUSED);
  391. static OWL_COMP_DIV(uart1_clk, "uart1_clk", uart_clk_mux_p,
  392. OWL_MUX_HW(CMU_UART1CLK, 16, 1),
  393. OWL_GATE_HW(CMU_DEVCLKEN1, 7, 0),
  394. OWL_DIVIDER_HW(CMU_UART1CLK, 1, 8, CLK_DIVIDER_ROUND_CLOSEST, NULL),
  395. CLK_IGNORE_UNUSED);
  396. static OWL_COMP_DIV(uart2_clk, "uart2_clk", uart_clk_mux_p,
  397. OWL_MUX_HW(CMU_UART2CLK, 16, 1),
  398. OWL_GATE_HW(CMU_DEVCLKEN1, 8, 0),
  399. OWL_DIVIDER_HW(CMU_UART2CLK, 0, 8, CLK_DIVIDER_ROUND_CLOSEST, NULL),
  400. CLK_IGNORE_UNUSED);
  401. static OWL_COMP_DIV(uart3_clk, "uart3_clk", uart_clk_mux_p,
  402. OWL_MUX_HW(CMU_UART3CLK, 16, 1),
  403. OWL_GATE_HW(CMU_DEVCLKEN1, 19, 0),
  404. OWL_DIVIDER_HW(CMU_UART3CLK, 0, 8, CLK_DIVIDER_ROUND_CLOSEST, NULL),
  405. CLK_IGNORE_UNUSED);
  406. static OWL_COMP_DIV(uart4_clk, "uart4_clk", uart_clk_mux_p,
  407. OWL_MUX_HW(CMU_UART4CLK, 16, 1),
  408. OWL_GATE_HW(CMU_DEVCLKEN1, 20, 0),
  409. OWL_DIVIDER_HW(CMU_UART4CLK, 0, 8, CLK_DIVIDER_ROUND_CLOSEST, NULL),
  410. CLK_IGNORE_UNUSED);
  411. static OWL_COMP_DIV(uart5_clk, "uart5_clk", uart_clk_mux_p,
  412. OWL_MUX_HW(CMU_UART5CLK, 16, 1),
  413. OWL_GATE_HW(CMU_DEVCLKEN1, 21, 0),
  414. OWL_DIVIDER_HW(CMU_UART5CLK, 0, 8, CLK_DIVIDER_ROUND_CLOSEST, NULL),
  415. CLK_IGNORE_UNUSED);
  416. static OWL_COMP_DIV(uart6_clk, "uart6_clk", uart_clk_mux_p,
  417. OWL_MUX_HW(CMU_UART6CLK, 16, 1),
  418. OWL_GATE_HW(CMU_DEVCLKEN1, 18, 0),
  419. OWL_DIVIDER_HW(CMU_UART6CLK, 0, 8, CLK_DIVIDER_ROUND_CLOSEST, NULL),
  420. CLK_IGNORE_UNUSED);
  421. static OWL_COMP_FACTOR(vce_clk, "vce_clk", vce_clk_mux_p,
  422. OWL_MUX_HW(CMU_VCECLK, 4, 2),
  423. OWL_GATE_HW(CMU_DEVCLKEN0, 26, 0),
  424. OWL_FACTOR_HW(CMU_VCECLK, 0, 3, 0, bisp_factor_table),
  425. 0);
  426. static OWL_COMP_FACTOR(vde_clk, "vde_clk", hde_clk_mux_p,
  427. OWL_MUX_HW(CMU_VDECLK, 4, 2),
  428. OWL_GATE_HW(CMU_DEVCLKEN0, 25, 0),
  429. OWL_FACTOR_HW(CMU_VDECLK, 0, 3, 0, bisp_factor_table),
  430. 0);
  431. static struct owl_clk_common *s900_clks[] = {
  432. &core_pll_clk.common,
  433. &dev_pll_clk.common,
  434. &ddr_pll_clk.common,
  435. &nand_pll_clk.common,
  436. &display_pll_clk.common,
  437. &assist_pll_clk.common,
  438. &audio_pll_clk.common,
  439. &edp_pll_clk.common,
  440. &cpu_clk.common,
  441. &dev_clk.common,
  442. &noc_clk_mux.common,
  443. &noc_clk_div.common,
  444. &ahb_clk.common,
  445. &apb_clk.common,
  446. &usb3_mac_clk.common,
  447. &rmii_ref_clk.common,
  448. &noc_clk.common,
  449. &de_clk1.common,
  450. &de_clk2.common,
  451. &de_clk3.common,
  452. &gpio_clk.common,
  453. &gpu_clk.common,
  454. &dmac_clk.common,
  455. &timer_clk.common,
  456. &dsi_clk.common,
  457. &ddr0_clk.common,
  458. &ddr1_clk.common,
  459. &usb3_480mpll0_clk.common,
  460. &usb3_480mphy0_clk.common,
  461. &usb3_5gphy_clk.common,
  462. &usb3_cce_clk.common,
  463. &edp24M_clk.common,
  464. &edp_link_clk.common,
  465. &usbh0_pllen_clk.common,
  466. &usbh0_phy_clk.common,
  467. &usbh0_cce_clk.common,
  468. &usbh1_pllen_clk.common,
  469. &usbh1_phy_clk.common,
  470. &usbh1_cce_clk.common,
  471. &i2c0_clk.common,
  472. &i2c1_clk.common,
  473. &i2c2_clk.common,
  474. &i2c3_clk.common,
  475. &i2c4_clk.common,
  476. &i2c5_clk.common,
  477. &spi0_clk.common,
  478. &spi1_clk.common,
  479. &spi2_clk.common,
  480. &spi3_clk.common,
  481. &bisp_clk.common,
  482. &csi0_clk.common,
  483. &csi1_clk.common,
  484. &de_clk.common,
  485. &dmm_clk.common,
  486. &edp_clk.common,
  487. &eth_mac_clk.common,
  488. &gpu_core_clk.common,
  489. &gpu_mem_clk.common,
  490. &gpu_sys_clk.common,
  491. &hde_clk.common,
  492. &hdmia_clk.common,
  493. &i2srx_clk.common,
  494. &i2stx_clk.common,
  495. &imx_clk.common,
  496. &lcd_clk.common,
  497. &nand0_clk.common,
  498. &nand1_clk.common,
  499. &pwm0_clk.common,
  500. &pwm1_clk.common,
  501. &pwm2_clk.common,
  502. &pwm3_clk.common,
  503. &pwm4_clk.common,
  504. &pwm5_clk.common,
  505. &sd0_clk.common,
  506. &sd1_clk.common,
  507. &sd2_clk.common,
  508. &sd3_clk.common,
  509. &sensor_clk.common,
  510. &speed_sensor_clk.common,
  511. &thermal_sensor_clk.common,
  512. &uart0_clk.common,
  513. &uart1_clk.common,
  514. &uart2_clk.common,
  515. &uart3_clk.common,
  516. &uart4_clk.common,
  517. &uart5_clk.common,
  518. &uart6_clk.common,
  519. &vce_clk.common,
  520. &vde_clk.common,
  521. };
  522. static struct clk_hw_onecell_data s900_hw_clks = {
  523. .hws = {
  524. [CLK_CORE_PLL] = &core_pll_clk.common.hw,
  525. [CLK_DEV_PLL] = &dev_pll_clk.common.hw,
  526. [CLK_DDR_PLL] = &ddr_pll_clk.common.hw,
  527. [CLK_NAND_PLL] = &nand_pll_clk.common.hw,
  528. [CLK_DISPLAY_PLL] = &display_pll_clk.common.hw,
  529. [CLK_ASSIST_PLL] = &assist_pll_clk.common.hw,
  530. [CLK_AUDIO_PLL] = &audio_pll_clk.common.hw,
  531. [CLK_EDP_PLL] = &edp_pll_clk.common.hw,
  532. [CLK_CPU] = &cpu_clk.common.hw,
  533. [CLK_DEV] = &dev_clk.common.hw,
  534. [CLK_NOC_MUX] = &noc_clk_mux.common.hw,
  535. [CLK_NOC_DIV] = &noc_clk_div.common.hw,
  536. [CLK_AHB] = &ahb_clk.common.hw,
  537. [CLK_APB] = &apb_clk.common.hw,
  538. [CLK_USB3_MAC] = &usb3_mac_clk.common.hw,
  539. [CLK_RMII_REF] = &rmii_ref_clk.common.hw,
  540. [CLK_NOC] = &noc_clk.common.hw,
  541. [CLK_DE1] = &de_clk1.common.hw,
  542. [CLK_DE2] = &de_clk2.common.hw,
  543. [CLK_DE3] = &de_clk3.common.hw,
  544. [CLK_GPIO] = &gpio_clk.common.hw,
  545. [CLK_GPU] = &gpu_clk.common.hw,
  546. [CLK_DMAC] = &dmac_clk.common.hw,
  547. [CLK_TIMER] = &timer_clk.common.hw,
  548. [CLK_DSI] = &dsi_clk.common.hw,
  549. [CLK_DDR0] = &ddr0_clk.common.hw,
  550. [CLK_DDR1] = &ddr1_clk.common.hw,
  551. [CLK_USB3_480MPLL0] = &usb3_480mpll0_clk.common.hw,
  552. [CLK_USB3_480MPHY0] = &usb3_480mphy0_clk.common.hw,
  553. [CLK_USB3_5GPHY] = &usb3_5gphy_clk.common.hw,
  554. [CLK_USB3_CCE] = &usb3_cce_clk.common.hw,
  555. [CLK_24M_EDP] = &edp24M_clk.common.hw,
  556. [CLK_EDP_LINK] = &edp_link_clk.common.hw,
  557. [CLK_USB2H0_PLLEN] = &usbh0_pllen_clk.common.hw,
  558. [CLK_USB2H0_PHY] = &usbh0_phy_clk.common.hw,
  559. [CLK_USB2H0_CCE] = &usbh0_cce_clk.common.hw,
  560. [CLK_USB2H1_PLLEN] = &usbh1_pllen_clk.common.hw,
  561. [CLK_USB2H1_PHY] = &usbh1_phy_clk.common.hw,
  562. [CLK_USB2H1_CCE] = &usbh1_cce_clk.common.hw,
  563. [CLK_I2C0] = &i2c0_clk.common.hw,
  564. [CLK_I2C1] = &i2c1_clk.common.hw,
  565. [CLK_I2C2] = &i2c2_clk.common.hw,
  566. [CLK_I2C3] = &i2c3_clk.common.hw,
  567. [CLK_I2C4] = &i2c4_clk.common.hw,
  568. [CLK_I2C5] = &i2c5_clk.common.hw,
  569. [CLK_SPI0] = &spi0_clk.common.hw,
  570. [CLK_SPI1] = &spi1_clk.common.hw,
  571. [CLK_SPI2] = &spi2_clk.common.hw,
  572. [CLK_SPI3] = &spi3_clk.common.hw,
  573. [CLK_BISP] = &bisp_clk.common.hw,
  574. [CLK_CSI0] = &csi0_clk.common.hw,
  575. [CLK_CSI1] = &csi1_clk.common.hw,
  576. [CLK_DE0] = &de_clk.common.hw,
  577. [CLK_DMM] = &dmm_clk.common.hw,
  578. [CLK_EDP] = &edp_clk.common.hw,
  579. [CLK_ETH_MAC] = &eth_mac_clk.common.hw,
  580. [CLK_GPU_CORE] = &gpu_core_clk.common.hw,
  581. [CLK_GPU_MEM] = &gpu_mem_clk.common.hw,
  582. [CLK_GPU_SYS] = &gpu_sys_clk.common.hw,
  583. [CLK_HDE] = &hde_clk.common.hw,
  584. [CLK_HDMI_AUDIO] = &hdmia_clk.common.hw,
  585. [CLK_I2SRX] = &i2srx_clk.common.hw,
  586. [CLK_I2STX] = &i2stx_clk.common.hw,
  587. [CLK_IMX] = &imx_clk.common.hw,
  588. [CLK_LCD] = &lcd_clk.common.hw,
  589. [CLK_NAND0] = &nand0_clk.common.hw,
  590. [CLK_NAND1] = &nand1_clk.common.hw,
  591. [CLK_PWM0] = &pwm0_clk.common.hw,
  592. [CLK_PWM1] = &pwm1_clk.common.hw,
  593. [CLK_PWM2] = &pwm2_clk.common.hw,
  594. [CLK_PWM3] = &pwm3_clk.common.hw,
  595. [CLK_PWM4] = &pwm4_clk.common.hw,
  596. [CLK_PWM5] = &pwm5_clk.common.hw,
  597. [CLK_SD0] = &sd0_clk.common.hw,
  598. [CLK_SD1] = &sd1_clk.common.hw,
  599. [CLK_SD2] = &sd2_clk.common.hw,
  600. [CLK_SD3] = &sd3_clk.common.hw,
  601. [CLK_SENSOR] = &sensor_clk.common.hw,
  602. [CLK_SPEED_SENSOR] = &speed_sensor_clk.common.hw,
  603. [CLK_THERMAL_SENSOR] = &thermal_sensor_clk.common.hw,
  604. [CLK_UART0] = &uart0_clk.common.hw,
  605. [CLK_UART1] = &uart1_clk.common.hw,
  606. [CLK_UART2] = &uart2_clk.common.hw,
  607. [CLK_UART3] = &uart3_clk.common.hw,
  608. [CLK_UART4] = &uart4_clk.common.hw,
  609. [CLK_UART5] = &uart5_clk.common.hw,
  610. [CLK_UART6] = &uart6_clk.common.hw,
  611. [CLK_VCE] = &vce_clk.common.hw,
  612. [CLK_VDE] = &vde_clk.common.hw,
  613. },
  614. .num = CLK_NR_CLKS,
  615. };
  616. static const struct owl_reset_map s900_resets[] = {
  617. [RESET_DMAC] = { CMU_DEVRST0, BIT(0) },
  618. [RESET_SRAMI] = { CMU_DEVRST0, BIT(1) },
  619. [RESET_DDR_CTL_PHY] = { CMU_DEVRST0, BIT(2) },
  620. [RESET_NANDC0] = { CMU_DEVRST0, BIT(3) },
  621. [RESET_SD0] = { CMU_DEVRST0, BIT(4) },
  622. [RESET_SD1] = { CMU_DEVRST0, BIT(5) },
  623. [RESET_PCM1] = { CMU_DEVRST0, BIT(6) },
  624. [RESET_DE] = { CMU_DEVRST0, BIT(7) },
  625. [RESET_LVDS] = { CMU_DEVRST0, BIT(8) },
  626. [RESET_SD2] = { CMU_DEVRST0, BIT(9) },
  627. [RESET_DSI] = { CMU_DEVRST0, BIT(10) },
  628. [RESET_CSI0] = { CMU_DEVRST0, BIT(11) },
  629. [RESET_BISP_AXI] = { CMU_DEVRST0, BIT(12) },
  630. [RESET_CSI1] = { CMU_DEVRST0, BIT(13) },
  631. [RESET_GPIO] = { CMU_DEVRST0, BIT(15) },
  632. [RESET_EDP] = { CMU_DEVRST0, BIT(16) },
  633. [RESET_AUDIO] = { CMU_DEVRST0, BIT(17) },
  634. [RESET_PCM0] = { CMU_DEVRST0, BIT(18) },
  635. [RESET_HDE] = { CMU_DEVRST0, BIT(21) },
  636. [RESET_GPU3D_PA] = { CMU_DEVRST0, BIT(22) },
  637. [RESET_IMX] = { CMU_DEVRST0, BIT(23) },
  638. [RESET_SE] = { CMU_DEVRST0, BIT(24) },
  639. [RESET_NANDC1] = { CMU_DEVRST0, BIT(25) },
  640. [RESET_SD3] = { CMU_DEVRST0, BIT(26) },
  641. [RESET_GIC] = { CMU_DEVRST0, BIT(27) },
  642. [RESET_GPU3D_PB] = { CMU_DEVRST0, BIT(28) },
  643. [RESET_DDR_CTL_PHY_AXI] = { CMU_DEVRST0, BIT(29) },
  644. [RESET_CMU_DDR] = { CMU_DEVRST0, BIT(30) },
  645. [RESET_DMM] = { CMU_DEVRST0, BIT(31) },
  646. [RESET_USB2HUB] = { CMU_DEVRST1, BIT(0) },
  647. [RESET_USB2HSIC] = { CMU_DEVRST1, BIT(1) },
  648. [RESET_HDMI] = { CMU_DEVRST1, BIT(2) },
  649. [RESET_HDCP2TX] = { CMU_DEVRST1, BIT(3) },
  650. [RESET_UART6] = { CMU_DEVRST1, BIT(4) },
  651. [RESET_UART0] = { CMU_DEVRST1, BIT(5) },
  652. [RESET_UART1] = { CMU_DEVRST1, BIT(6) },
  653. [RESET_UART2] = { CMU_DEVRST1, BIT(7) },
  654. [RESET_SPI0] = { CMU_DEVRST1, BIT(8) },
  655. [RESET_SPI1] = { CMU_DEVRST1, BIT(9) },
  656. [RESET_SPI2] = { CMU_DEVRST1, BIT(10) },
  657. [RESET_SPI3] = { CMU_DEVRST1, BIT(11) },
  658. [RESET_I2C0] = { CMU_DEVRST1, BIT(12) },
  659. [RESET_I2C1] = { CMU_DEVRST1, BIT(13) },
  660. [RESET_USB3] = { CMU_DEVRST1, BIT(14) },
  661. [RESET_UART3] = { CMU_DEVRST1, BIT(15) },
  662. [RESET_UART4] = { CMU_DEVRST1, BIT(16) },
  663. [RESET_UART5] = { CMU_DEVRST1, BIT(17) },
  664. [RESET_I2C2] = { CMU_DEVRST1, BIT(18) },
  665. [RESET_I2C3] = { CMU_DEVRST1, BIT(19) },
  666. [RESET_ETHERNET] = { CMU_DEVRST1, BIT(20) },
  667. [RESET_CHIPID] = { CMU_DEVRST1, BIT(21) },
  668. [RESET_I2C4] = { CMU_DEVRST1, BIT(22) },
  669. [RESET_I2C5] = { CMU_DEVRST1, BIT(23) },
  670. [RESET_CPU_SCNT] = { CMU_DEVRST1, BIT(30) }
  671. };
  672. static struct owl_clk_desc s900_clk_desc = {
  673. .clks = s900_clks,
  674. .num_clks = ARRAY_SIZE(s900_clks),
  675. .hw_clks = &s900_hw_clks,
  676. .resets = s900_resets,
  677. .num_resets = ARRAY_SIZE(s900_resets),
  678. };
  679. static int s900_clk_probe(struct platform_device *pdev)
  680. {
  681. struct owl_clk_desc *desc;
  682. struct owl_reset *reset;
  683. int ret;
  684. desc = &s900_clk_desc;
  685. owl_clk_regmap_init(pdev, desc);
  686. /*
  687. * FIXME: Reset controller registration should be moved to
  688. * common code, once all SoCs of Owl family supports it.
  689. */
  690. reset = devm_kzalloc(&pdev->dev, sizeof(*reset), GFP_KERNEL);
  691. if (!reset)
  692. return -ENOMEM;
  693. reset->rcdev.of_node = pdev->dev.of_node;
  694. reset->rcdev.ops = &owl_reset_ops;
  695. reset->rcdev.nr_resets = desc->num_resets;
  696. reset->reset_map = desc->resets;
  697. reset->regmap = desc->regmap;
  698. ret = devm_reset_controller_register(&pdev->dev, &reset->rcdev);
  699. if (ret)
  700. dev_err(&pdev->dev, "Failed to register reset controller\n");
  701. return owl_clk_probe(&pdev->dev, desc->hw_clks);
  702. }
  703. static const struct of_device_id s900_clk_of_match[] = {
  704. { .compatible = "actions,s900-cmu", },
  705. { /* sentinel */ }
  706. };
  707. static struct platform_driver s900_clk_driver = {
  708. .probe = s900_clk_probe,
  709. .driver = {
  710. .name = "s900-cmu",
  711. .of_match_table = s900_clk_of_match,
  712. },
  713. };
  714. static int __init s900_clk_init(void)
  715. {
  716. return platform_driver_register(&s900_clk_driver);
  717. }
  718. core_initcall(s900_clk_init);