nvidia-agp.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483
  1. /*
  2. * Nvidia AGPGART routines.
  3. * Based upon a 2.4 agpgart diff by the folks from NVIDIA, and hacked up
  4. * to work in 2.5 by Dave Jones.
  5. */
  6. #include <linux/module.h>
  7. #include <linux/pci.h>
  8. #include <linux/init.h>
  9. #include <linux/agp_backend.h>
  10. #include <linux/page-flags.h>
  11. #include <linux/mm.h>
  12. #include <linux/jiffies.h>
  13. #include "agp.h"
  14. /* NVIDIA registers */
  15. #define NVIDIA_0_APSIZE 0x80
  16. #define NVIDIA_1_WBC 0xf0
  17. #define NVIDIA_2_GARTCTRL 0xd0
  18. #define NVIDIA_2_APBASE 0xd8
  19. #define NVIDIA_2_APLIMIT 0xdc
  20. #define NVIDIA_2_ATTBASE(i) (0xe0 + (i) * 4)
  21. #define NVIDIA_3_APBASE 0x50
  22. #define NVIDIA_3_APLIMIT 0x54
  23. static struct _nvidia_private {
  24. struct pci_dev *dev_1;
  25. struct pci_dev *dev_2;
  26. struct pci_dev *dev_3;
  27. volatile u32 __iomem *aperture;
  28. int num_active_entries;
  29. off_t pg_offset;
  30. u32 wbc_mask;
  31. } nvidia_private;
  32. static int nvidia_fetch_size(void)
  33. {
  34. int i;
  35. u8 size_value;
  36. struct aper_size_info_8 *values;
  37. pci_read_config_byte(agp_bridge->dev, NVIDIA_0_APSIZE, &size_value);
  38. size_value &= 0x0f;
  39. values = A_SIZE_8(agp_bridge->driver->aperture_sizes);
  40. for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
  41. if (size_value == values[i].size_value) {
  42. agp_bridge->previous_size =
  43. agp_bridge->current_size = (void *) (values + i);
  44. agp_bridge->aperture_size_idx = i;
  45. return values[i].size;
  46. }
  47. }
  48. return 0;
  49. }
  50. #define SYSCFG 0xC0010010
  51. #define IORR_BASE0 0xC0010016
  52. #define IORR_MASK0 0xC0010017
  53. #define AMD_K7_NUM_IORR 2
  54. static int nvidia_init_iorr(u32 base, u32 size)
  55. {
  56. u32 base_hi, base_lo;
  57. u32 mask_hi, mask_lo;
  58. u32 sys_hi, sys_lo;
  59. u32 iorr_addr, free_iorr_addr;
  60. /* Find the iorr that is already used for the base */
  61. /* If not found, determine the uppermost available iorr */
  62. free_iorr_addr = AMD_K7_NUM_IORR;
  63. for (iorr_addr = 0; iorr_addr < AMD_K7_NUM_IORR; iorr_addr++) {
  64. rdmsr(IORR_BASE0 + 2 * iorr_addr, base_lo, base_hi);
  65. rdmsr(IORR_MASK0 + 2 * iorr_addr, mask_lo, mask_hi);
  66. if ((base_lo & 0xfffff000) == (base & 0xfffff000))
  67. break;
  68. if ((mask_lo & 0x00000800) == 0)
  69. free_iorr_addr = iorr_addr;
  70. }
  71. if (iorr_addr >= AMD_K7_NUM_IORR) {
  72. iorr_addr = free_iorr_addr;
  73. if (iorr_addr >= AMD_K7_NUM_IORR)
  74. return -EINVAL;
  75. }
  76. base_hi = 0x0;
  77. base_lo = (base & ~0xfff) | 0x18;
  78. mask_hi = 0xf;
  79. mask_lo = ((~(size - 1)) & 0xfffff000) | 0x800;
  80. wrmsr(IORR_BASE0 + 2 * iorr_addr, base_lo, base_hi);
  81. wrmsr(IORR_MASK0 + 2 * iorr_addr, mask_lo, mask_hi);
  82. rdmsr(SYSCFG, sys_lo, sys_hi);
  83. sys_lo |= 0x00100000;
  84. wrmsr(SYSCFG, sys_lo, sys_hi);
  85. return 0;
  86. }
  87. static int nvidia_configure(void)
  88. {
  89. int i, rc, num_dirs;
  90. u32 apbase, aplimit;
  91. phys_addr_t apbase_phys;
  92. struct aper_size_info_8 *current_size;
  93. u32 temp;
  94. current_size = A_SIZE_8(agp_bridge->current_size);
  95. /* aperture size */
  96. pci_write_config_byte(agp_bridge->dev, NVIDIA_0_APSIZE,
  97. current_size->size_value);
  98. /* address to map to */
  99. apbase = pci_bus_address(agp_bridge->dev, AGP_APERTURE_BAR);
  100. agp_bridge->gart_bus_addr = apbase;
  101. aplimit = apbase + (current_size->size * 1024 * 1024) - 1;
  102. pci_write_config_dword(nvidia_private.dev_2, NVIDIA_2_APBASE, apbase);
  103. pci_write_config_dword(nvidia_private.dev_2, NVIDIA_2_APLIMIT, aplimit);
  104. pci_write_config_dword(nvidia_private.dev_3, NVIDIA_3_APBASE, apbase);
  105. pci_write_config_dword(nvidia_private.dev_3, NVIDIA_3_APLIMIT, aplimit);
  106. if (0 != (rc = nvidia_init_iorr(apbase, current_size->size * 1024 * 1024)))
  107. return rc;
  108. /* directory size is 64k */
  109. num_dirs = current_size->size / 64;
  110. nvidia_private.num_active_entries = current_size->num_entries;
  111. nvidia_private.pg_offset = 0;
  112. if (num_dirs == 0) {
  113. num_dirs = 1;
  114. nvidia_private.num_active_entries /= (64 / current_size->size);
  115. nvidia_private.pg_offset = (apbase & (64 * 1024 * 1024 - 1) &
  116. ~(current_size->size * 1024 * 1024 - 1)) / PAGE_SIZE;
  117. }
  118. /* attbase */
  119. for (i = 0; i < 8; i++) {
  120. pci_write_config_dword(nvidia_private.dev_2, NVIDIA_2_ATTBASE(i),
  121. (agp_bridge->gatt_bus_addr + (i % num_dirs) * 64 * 1024) | 1);
  122. }
  123. /* gtlb control */
  124. pci_read_config_dword(nvidia_private.dev_2, NVIDIA_2_GARTCTRL, &temp);
  125. pci_write_config_dword(nvidia_private.dev_2, NVIDIA_2_GARTCTRL, temp | 0x11);
  126. /* gart control */
  127. pci_read_config_dword(agp_bridge->dev, NVIDIA_0_APSIZE, &temp);
  128. pci_write_config_dword(agp_bridge->dev, NVIDIA_0_APSIZE, temp | 0x100);
  129. /* map aperture */
  130. apbase_phys = pci_resource_start(agp_bridge->dev, AGP_APERTURE_BAR);
  131. nvidia_private.aperture =
  132. (volatile u32 __iomem *) ioremap(apbase_phys, 33 * PAGE_SIZE);
  133. if (!nvidia_private.aperture)
  134. return -ENOMEM;
  135. return 0;
  136. }
  137. static void nvidia_cleanup(void)
  138. {
  139. struct aper_size_info_8 *previous_size;
  140. u32 temp;
  141. /* gart control */
  142. pci_read_config_dword(agp_bridge->dev, NVIDIA_0_APSIZE, &temp);
  143. pci_write_config_dword(agp_bridge->dev, NVIDIA_0_APSIZE, temp & ~(0x100));
  144. /* gtlb control */
  145. pci_read_config_dword(nvidia_private.dev_2, NVIDIA_2_GARTCTRL, &temp);
  146. pci_write_config_dword(nvidia_private.dev_2, NVIDIA_2_GARTCTRL, temp & ~(0x11));
  147. /* unmap aperture */
  148. iounmap((void __iomem *) nvidia_private.aperture);
  149. /* restore previous aperture size */
  150. previous_size = A_SIZE_8(agp_bridge->previous_size);
  151. pci_write_config_byte(agp_bridge->dev, NVIDIA_0_APSIZE,
  152. previous_size->size_value);
  153. /* restore iorr for previous aperture size */
  154. nvidia_init_iorr(agp_bridge->gart_bus_addr,
  155. previous_size->size * 1024 * 1024);
  156. }
  157. /*
  158. * Note we can't use the generic routines, even though they are 99% the same.
  159. * Aperture sizes <64M still requires a full 64k GART directory, but
  160. * only use the portion of the TLB entries that correspond to the apertures
  161. * alignment inside the surrounding 64M block.
  162. */
  163. extern int agp_memory_reserved;
  164. static int nvidia_insert_memory(struct agp_memory *mem, off_t pg_start, int type)
  165. {
  166. int i, j;
  167. int mask_type;
  168. mask_type = agp_generic_type_to_mask_type(mem->bridge, type);
  169. if (mask_type != 0 || type != mem->type)
  170. return -EINVAL;
  171. if (mem->page_count == 0)
  172. return 0;
  173. if ((pg_start + mem->page_count) >
  174. (nvidia_private.num_active_entries - agp_memory_reserved/PAGE_SIZE))
  175. return -EINVAL;
  176. for (j = pg_start; j < (pg_start + mem->page_count); j++) {
  177. if (!PGE_EMPTY(agp_bridge, readl(agp_bridge->gatt_table+nvidia_private.pg_offset+j)))
  178. return -EBUSY;
  179. }
  180. if (!mem->is_flushed) {
  181. global_cache_flush();
  182. mem->is_flushed = true;
  183. }
  184. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  185. writel(agp_bridge->driver->mask_memory(agp_bridge,
  186. page_to_phys(mem->pages[i]), mask_type),
  187. agp_bridge->gatt_table+nvidia_private.pg_offset+j);
  188. }
  189. /* PCI Posting. */
  190. readl(agp_bridge->gatt_table+nvidia_private.pg_offset+j - 1);
  191. agp_bridge->driver->tlb_flush(mem);
  192. return 0;
  193. }
  194. static int nvidia_remove_memory(struct agp_memory *mem, off_t pg_start, int type)
  195. {
  196. int i;
  197. int mask_type;
  198. mask_type = agp_generic_type_to_mask_type(mem->bridge, type);
  199. if (mask_type != 0 || type != mem->type)
  200. return -EINVAL;
  201. if (mem->page_count == 0)
  202. return 0;
  203. for (i = pg_start; i < (mem->page_count + pg_start); i++)
  204. writel(agp_bridge->scratch_page, agp_bridge->gatt_table+nvidia_private.pg_offset+i);
  205. agp_bridge->driver->tlb_flush(mem);
  206. return 0;
  207. }
  208. static void nvidia_tlbflush(struct agp_memory *mem)
  209. {
  210. unsigned long end;
  211. u32 wbc_reg;
  212. u32 __maybe_unused temp;
  213. int i;
  214. /* flush chipset */
  215. if (nvidia_private.wbc_mask) {
  216. pci_read_config_dword(nvidia_private.dev_1, NVIDIA_1_WBC, &wbc_reg);
  217. wbc_reg |= nvidia_private.wbc_mask;
  218. pci_write_config_dword(nvidia_private.dev_1, NVIDIA_1_WBC, wbc_reg);
  219. end = jiffies + 3*HZ;
  220. do {
  221. pci_read_config_dword(nvidia_private.dev_1,
  222. NVIDIA_1_WBC, &wbc_reg);
  223. if (time_before_eq(end, jiffies)) {
  224. printk(KERN_ERR PFX
  225. "TLB flush took more than 3 seconds.\n");
  226. }
  227. } while (wbc_reg & nvidia_private.wbc_mask);
  228. }
  229. /* flush TLB entries */
  230. for (i = 0; i < 32 + 1; i++)
  231. temp = readl(nvidia_private.aperture+(i * PAGE_SIZE / sizeof(u32)));
  232. for (i = 0; i < 32 + 1; i++)
  233. temp = readl(nvidia_private.aperture+(i * PAGE_SIZE / sizeof(u32)));
  234. }
  235. static const struct aper_size_info_8 nvidia_generic_sizes[5] =
  236. {
  237. {512, 131072, 7, 0},
  238. {256, 65536, 6, 8},
  239. {128, 32768, 5, 12},
  240. {64, 16384, 4, 14},
  241. /* The 32M mode still requires a 64k gatt */
  242. {32, 16384, 4, 15}
  243. };
  244. static const struct gatt_mask nvidia_generic_masks[] =
  245. {
  246. { .mask = 1, .type = 0}
  247. };
  248. static const struct agp_bridge_driver nvidia_driver = {
  249. .owner = THIS_MODULE,
  250. .aperture_sizes = nvidia_generic_sizes,
  251. .size_type = U8_APER_SIZE,
  252. .num_aperture_sizes = 5,
  253. .needs_scratch_page = true,
  254. .configure = nvidia_configure,
  255. .fetch_size = nvidia_fetch_size,
  256. .cleanup = nvidia_cleanup,
  257. .tlb_flush = nvidia_tlbflush,
  258. .mask_memory = agp_generic_mask_memory,
  259. .masks = nvidia_generic_masks,
  260. .agp_enable = agp_generic_enable,
  261. .cache_flush = global_cache_flush,
  262. .create_gatt_table = agp_generic_create_gatt_table,
  263. .free_gatt_table = agp_generic_free_gatt_table,
  264. .insert_memory = nvidia_insert_memory,
  265. .remove_memory = nvidia_remove_memory,
  266. .alloc_by_type = agp_generic_alloc_by_type,
  267. .free_by_type = agp_generic_free_by_type,
  268. .agp_alloc_page = agp_generic_alloc_page,
  269. .agp_alloc_pages = agp_generic_alloc_pages,
  270. .agp_destroy_page = agp_generic_destroy_page,
  271. .agp_destroy_pages = agp_generic_destroy_pages,
  272. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  273. };
  274. static int agp_nvidia_probe(struct pci_dev *pdev,
  275. const struct pci_device_id *ent)
  276. {
  277. struct agp_bridge_data *bridge;
  278. u8 cap_ptr;
  279. nvidia_private.dev_1 =
  280. pci_get_domain_bus_and_slot(pci_domain_nr(pdev->bus),
  281. (unsigned int)pdev->bus->number,
  282. PCI_DEVFN(0, 1));
  283. nvidia_private.dev_2 =
  284. pci_get_domain_bus_and_slot(pci_domain_nr(pdev->bus),
  285. (unsigned int)pdev->bus->number,
  286. PCI_DEVFN(0, 2));
  287. nvidia_private.dev_3 =
  288. pci_get_domain_bus_and_slot(pci_domain_nr(pdev->bus),
  289. (unsigned int)pdev->bus->number,
  290. PCI_DEVFN(30, 0));
  291. if (!nvidia_private.dev_1 || !nvidia_private.dev_2 || !nvidia_private.dev_3) {
  292. printk(KERN_INFO PFX "Detected an NVIDIA nForce/nForce2 "
  293. "chipset, but could not find the secondary devices.\n");
  294. return -ENODEV;
  295. }
  296. cap_ptr = pci_find_capability(pdev, PCI_CAP_ID_AGP);
  297. if (!cap_ptr)
  298. return -ENODEV;
  299. switch (pdev->device) {
  300. case PCI_DEVICE_ID_NVIDIA_NFORCE:
  301. printk(KERN_INFO PFX "Detected NVIDIA nForce chipset\n");
  302. nvidia_private.wbc_mask = 0x00010000;
  303. break;
  304. case PCI_DEVICE_ID_NVIDIA_NFORCE2:
  305. printk(KERN_INFO PFX "Detected NVIDIA nForce2 chipset\n");
  306. nvidia_private.wbc_mask = 0x80000000;
  307. break;
  308. default:
  309. printk(KERN_ERR PFX "Unsupported NVIDIA chipset (device id: %04x)\n",
  310. pdev->device);
  311. return -ENODEV;
  312. }
  313. bridge = agp_alloc_bridge();
  314. if (!bridge)
  315. return -ENOMEM;
  316. bridge->driver = &nvidia_driver;
  317. bridge->dev_private_data = &nvidia_private;
  318. bridge->dev = pdev;
  319. bridge->capndx = cap_ptr;
  320. /* Fill in the mode register */
  321. pci_read_config_dword(pdev,
  322. bridge->capndx+PCI_AGP_STATUS,
  323. &bridge->mode);
  324. pci_set_drvdata(pdev, bridge);
  325. return agp_add_bridge(bridge);
  326. }
  327. static void agp_nvidia_remove(struct pci_dev *pdev)
  328. {
  329. struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
  330. agp_remove_bridge(bridge);
  331. agp_put_bridge(bridge);
  332. }
  333. #ifdef CONFIG_PM
  334. static int agp_nvidia_suspend(struct pci_dev *pdev, pm_message_t state)
  335. {
  336. pci_save_state(pdev);
  337. pci_set_power_state(pdev, PCI_D3hot);
  338. return 0;
  339. }
  340. static int agp_nvidia_resume(struct pci_dev *pdev)
  341. {
  342. /* set power state 0 and restore PCI space */
  343. pci_set_power_state(pdev, PCI_D0);
  344. pci_restore_state(pdev);
  345. /* reconfigure AGP hardware again */
  346. nvidia_configure();
  347. return 0;
  348. }
  349. #endif
  350. static const struct pci_device_id agp_nvidia_pci_table[] = {
  351. {
  352. .class = (PCI_CLASS_BRIDGE_HOST << 8),
  353. .class_mask = ~0,
  354. .vendor = PCI_VENDOR_ID_NVIDIA,
  355. .device = PCI_DEVICE_ID_NVIDIA_NFORCE,
  356. .subvendor = PCI_ANY_ID,
  357. .subdevice = PCI_ANY_ID,
  358. },
  359. {
  360. .class = (PCI_CLASS_BRIDGE_HOST << 8),
  361. .class_mask = ~0,
  362. .vendor = PCI_VENDOR_ID_NVIDIA,
  363. .device = PCI_DEVICE_ID_NVIDIA_NFORCE2,
  364. .subvendor = PCI_ANY_ID,
  365. .subdevice = PCI_ANY_ID,
  366. },
  367. { }
  368. };
  369. MODULE_DEVICE_TABLE(pci, agp_nvidia_pci_table);
  370. static struct pci_driver agp_nvidia_pci_driver = {
  371. .name = "agpgart-nvidia",
  372. .id_table = agp_nvidia_pci_table,
  373. .probe = agp_nvidia_probe,
  374. .remove = agp_nvidia_remove,
  375. #ifdef CONFIG_PM
  376. .suspend = agp_nvidia_suspend,
  377. .resume = agp_nvidia_resume,
  378. #endif
  379. };
  380. static int __init agp_nvidia_init(void)
  381. {
  382. if (agp_off)
  383. return -EINVAL;
  384. return pci_register_driver(&agp_nvidia_pci_driver);
  385. }
  386. static void __exit agp_nvidia_cleanup(void)
  387. {
  388. pci_unregister_driver(&agp_nvidia_pci_driver);
  389. pci_dev_put(nvidia_private.dev_1);
  390. pci_dev_put(nvidia_private.dev_2);
  391. pci_dev_put(nvidia_private.dev_3);
  392. }
  393. module_init(agp_nvidia_init);
  394. module_exit(agp_nvidia_cleanup);
  395. MODULE_LICENSE("GPL and additional rights");
  396. MODULE_AUTHOR("NVIDIA Corporation");