ahci.h 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457
  1. /* SPDX-License-Identifier: GPL-2.0-or-later */
  2. /*
  3. * ahci.h - Common AHCI SATA definitions and declarations
  4. *
  5. * Maintained by: Tejun Heo <[email protected]>
  6. * Please ALWAYS copy [email protected]
  7. * on emails.
  8. *
  9. * Copyright 2004-2005 Red Hat, Inc.
  10. *
  11. * libata documentation is available via 'make {ps|pdf}docs',
  12. * as Documentation/driver-api/libata.rst
  13. *
  14. * AHCI hardware documentation:
  15. * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
  16. * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
  17. */
  18. #ifndef _AHCI_H
  19. #define _AHCI_H
  20. #include <linux/pci.h>
  21. #include <linux/clk.h>
  22. #include <linux/libata.h>
  23. #include <linux/phy/phy.h>
  24. #include <linux/regulator/consumer.h>
  25. #include <linux/bits.h>
  26. /* Enclosure Management Control */
  27. #define EM_CTRL_MSG_TYPE 0x000f0000
  28. /* Enclosure Management LED Message Type */
  29. #define EM_MSG_LED_HBA_PORT 0x0000000f
  30. #define EM_MSG_LED_PMP_SLOT 0x0000ff00
  31. #define EM_MSG_LED_VALUE 0xffff0000
  32. #define EM_MSG_LED_VALUE_ACTIVITY 0x00070000
  33. #define EM_MSG_LED_VALUE_OFF 0xfff80000
  34. #define EM_MSG_LED_VALUE_ON 0x00010000
  35. enum {
  36. AHCI_MAX_PORTS = 32,
  37. AHCI_MAX_SG = 168, /* hardware max is 64K */
  38. AHCI_DMA_BOUNDARY = 0xffffffff,
  39. AHCI_MAX_CMDS = 32,
  40. AHCI_CMD_SZ = 32,
  41. AHCI_CMD_SLOT_SZ = AHCI_MAX_CMDS * AHCI_CMD_SZ,
  42. AHCI_RX_FIS_SZ = 256,
  43. AHCI_CMD_TBL_CDB = 0x40,
  44. AHCI_CMD_TBL_HDR_SZ = 0x80,
  45. AHCI_CMD_TBL_SZ = AHCI_CMD_TBL_HDR_SZ + (AHCI_MAX_SG * 16),
  46. AHCI_CMD_TBL_AR_SZ = AHCI_CMD_TBL_SZ * AHCI_MAX_CMDS,
  47. AHCI_PORT_PRIV_DMA_SZ = AHCI_CMD_SLOT_SZ + AHCI_CMD_TBL_AR_SZ +
  48. AHCI_RX_FIS_SZ,
  49. AHCI_PORT_PRIV_FBS_DMA_SZ = AHCI_CMD_SLOT_SZ +
  50. AHCI_CMD_TBL_AR_SZ +
  51. (AHCI_RX_FIS_SZ * 16),
  52. AHCI_IRQ_ON_SG = BIT(31),
  53. AHCI_CMD_ATAPI = BIT(5),
  54. AHCI_CMD_WRITE = BIT(6),
  55. AHCI_CMD_PREFETCH = BIT(7),
  56. AHCI_CMD_RESET = BIT(8),
  57. AHCI_CMD_CLR_BUSY = BIT(10),
  58. RX_FIS_PIO_SETUP = 0x20, /* offset of PIO Setup FIS data */
  59. RX_FIS_D2H_REG = 0x40, /* offset of D2H Register FIS data */
  60. RX_FIS_SDB = 0x58, /* offset of SDB FIS data */
  61. RX_FIS_UNK = 0x60, /* offset of Unknown FIS data */
  62. /* global controller registers */
  63. HOST_CAP = 0x00, /* host capabilities */
  64. HOST_CTL = 0x04, /* global host control */
  65. HOST_IRQ_STAT = 0x08, /* interrupt status */
  66. HOST_PORTS_IMPL = 0x0c, /* bitmap of implemented ports */
  67. HOST_VERSION = 0x10, /* AHCI spec. version compliancy */
  68. HOST_EM_LOC = 0x1c, /* Enclosure Management location */
  69. HOST_EM_CTL = 0x20, /* Enclosure Management Control */
  70. HOST_CAP2 = 0x24, /* host capabilities, extended */
  71. /* HOST_CTL bits */
  72. HOST_RESET = BIT(0), /* reset controller; self-clear */
  73. HOST_IRQ_EN = BIT(1), /* global IRQ enable */
  74. HOST_MRSM = BIT(2), /* MSI Revert to Single Message */
  75. HOST_AHCI_EN = BIT(31), /* AHCI enabled */
  76. /* HOST_CAP bits */
  77. HOST_CAP_SXS = BIT(5), /* Supports External SATA */
  78. HOST_CAP_EMS = BIT(6), /* Enclosure Management support */
  79. HOST_CAP_CCC = BIT(7), /* Command Completion Coalescing */
  80. HOST_CAP_PART = BIT(13), /* Partial state capable */
  81. HOST_CAP_SSC = BIT(14), /* Slumber state capable */
  82. HOST_CAP_PIO_MULTI = BIT(15), /* PIO multiple DRQ support */
  83. HOST_CAP_FBS = BIT(16), /* FIS-based switching support */
  84. HOST_CAP_PMP = BIT(17), /* Port Multiplier support */
  85. HOST_CAP_ONLY = BIT(18), /* Supports AHCI mode only */
  86. HOST_CAP_CLO = BIT(24), /* Command List Override support */
  87. HOST_CAP_LED = BIT(25), /* Supports activity LED */
  88. HOST_CAP_ALPM = BIT(26), /* Aggressive Link PM support */
  89. HOST_CAP_SSS = BIT(27), /* Staggered Spin-up */
  90. HOST_CAP_MPS = BIT(28), /* Mechanical presence switch */
  91. HOST_CAP_SNTF = BIT(29), /* SNotification register */
  92. HOST_CAP_NCQ = BIT(30), /* Native Command Queueing */
  93. HOST_CAP_64 = BIT(31), /* PCI DAC (64-bit DMA) support */
  94. /* HOST_CAP2 bits */
  95. HOST_CAP2_BOH = BIT(0), /* BIOS/OS handoff supported */
  96. HOST_CAP2_NVMHCI = BIT(1), /* NVMHCI supported */
  97. HOST_CAP2_APST = BIT(2), /* Automatic partial to slumber */
  98. HOST_CAP2_SDS = BIT(3), /* Support device sleep */
  99. HOST_CAP2_SADM = BIT(4), /* Support aggressive DevSlp */
  100. HOST_CAP2_DESO = BIT(5), /* DevSlp from slumber only */
  101. /* registers for each SATA port */
  102. PORT_LST_ADDR = 0x00, /* command list DMA addr */
  103. PORT_LST_ADDR_HI = 0x04, /* command list DMA addr hi */
  104. PORT_FIS_ADDR = 0x08, /* FIS rx buf addr */
  105. PORT_FIS_ADDR_HI = 0x0c, /* FIS rx buf addr hi */
  106. PORT_IRQ_STAT = 0x10, /* interrupt status */
  107. PORT_IRQ_MASK = 0x14, /* interrupt enable/disable mask */
  108. PORT_CMD = 0x18, /* port command */
  109. PORT_TFDATA = 0x20, /* taskfile data */
  110. PORT_SIG = 0x24, /* device TF signature */
  111. PORT_CMD_ISSUE = 0x38, /* command issue */
  112. PORT_SCR_STAT = 0x28, /* SATA phy register: SStatus */
  113. PORT_SCR_CTL = 0x2c, /* SATA phy register: SControl */
  114. PORT_SCR_ERR = 0x30, /* SATA phy register: SError */
  115. PORT_SCR_ACT = 0x34, /* SATA phy register: SActive */
  116. PORT_SCR_NTF = 0x3c, /* SATA phy register: SNotification */
  117. PORT_FBS = 0x40, /* FIS-based Switching */
  118. PORT_DEVSLP = 0x44, /* device sleep */
  119. /* PORT_IRQ_{STAT,MASK} bits */
  120. PORT_IRQ_COLD_PRES = BIT(31), /* cold presence detect */
  121. PORT_IRQ_TF_ERR = BIT(30), /* task file error */
  122. PORT_IRQ_HBUS_ERR = BIT(29), /* host bus fatal error */
  123. PORT_IRQ_HBUS_DATA_ERR = BIT(28), /* host bus data error */
  124. PORT_IRQ_IF_ERR = BIT(27), /* interface fatal error */
  125. PORT_IRQ_IF_NONFATAL = BIT(26), /* interface non-fatal error */
  126. PORT_IRQ_OVERFLOW = BIT(24), /* xfer exhausted available S/G */
  127. PORT_IRQ_BAD_PMP = BIT(23), /* incorrect port multiplier */
  128. PORT_IRQ_PHYRDY = BIT(22), /* PhyRdy changed */
  129. PORT_IRQ_DMPS = BIT(7), /* mechanical presence status */
  130. PORT_IRQ_CONNECT = BIT(6), /* port connect change status */
  131. PORT_IRQ_SG_DONE = BIT(5), /* descriptor processed */
  132. PORT_IRQ_UNK_FIS = BIT(4), /* unknown FIS rx'd */
  133. PORT_IRQ_SDB_FIS = BIT(3), /* Set Device Bits FIS rx'd */
  134. PORT_IRQ_DMAS_FIS = BIT(2), /* DMA Setup FIS rx'd */
  135. PORT_IRQ_PIOS_FIS = BIT(1), /* PIO Setup FIS rx'd */
  136. PORT_IRQ_D2H_REG_FIS = BIT(0), /* D2H Register FIS rx'd */
  137. PORT_IRQ_FREEZE = PORT_IRQ_HBUS_ERR |
  138. PORT_IRQ_IF_ERR |
  139. PORT_IRQ_CONNECT |
  140. PORT_IRQ_PHYRDY |
  141. PORT_IRQ_UNK_FIS |
  142. PORT_IRQ_BAD_PMP,
  143. PORT_IRQ_ERROR = PORT_IRQ_FREEZE |
  144. PORT_IRQ_TF_ERR |
  145. PORT_IRQ_HBUS_DATA_ERR,
  146. DEF_PORT_IRQ = PORT_IRQ_ERROR | PORT_IRQ_SG_DONE |
  147. PORT_IRQ_SDB_FIS | PORT_IRQ_DMAS_FIS |
  148. PORT_IRQ_PIOS_FIS | PORT_IRQ_D2H_REG_FIS,
  149. /* PORT_CMD bits */
  150. PORT_CMD_ASP = BIT(27), /* Aggressive Slumber/Partial */
  151. PORT_CMD_ALPE = BIT(26), /* Aggressive Link PM enable */
  152. PORT_CMD_ATAPI = BIT(24), /* Device is ATAPI */
  153. PORT_CMD_FBSCP = BIT(22), /* FBS Capable Port */
  154. PORT_CMD_ESP = BIT(21), /* External Sata Port */
  155. PORT_CMD_CPD = BIT(20), /* Cold Presence Detection */
  156. PORT_CMD_MPSP = BIT(19), /* Mechanical Presence Switch */
  157. PORT_CMD_HPCP = BIT(18), /* HotPlug Capable Port */
  158. PORT_CMD_PMP = BIT(17), /* PMP attached */
  159. PORT_CMD_LIST_ON = BIT(15), /* cmd list DMA engine running */
  160. PORT_CMD_FIS_ON = BIT(14), /* FIS DMA engine running */
  161. PORT_CMD_FIS_RX = BIT(4), /* Enable FIS receive DMA engine */
  162. PORT_CMD_CLO = BIT(3), /* Command list override */
  163. PORT_CMD_POWER_ON = BIT(2), /* Power up device */
  164. PORT_CMD_SPIN_UP = BIT(1), /* Spin up device */
  165. PORT_CMD_START = BIT(0), /* Enable port DMA engine */
  166. PORT_CMD_ICC_MASK = (0xfu << 28), /* i/f ICC state mask */
  167. PORT_CMD_ICC_ACTIVE = (0x1u << 28), /* Put i/f in active state */
  168. PORT_CMD_ICC_PARTIAL = (0x2u << 28), /* Put i/f in partial state */
  169. PORT_CMD_ICC_SLUMBER = (0x6u << 28), /* Put i/f in slumber state */
  170. /* PORT_CMD capabilities mask */
  171. PORT_CMD_CAP = PORT_CMD_HPCP | PORT_CMD_MPSP |
  172. PORT_CMD_CPD | PORT_CMD_ESP | PORT_CMD_FBSCP,
  173. /* PORT_FBS bits */
  174. PORT_FBS_DWE_OFFSET = 16, /* FBS device with error offset */
  175. PORT_FBS_ADO_OFFSET = 12, /* FBS active dev optimization offset */
  176. PORT_FBS_DEV_OFFSET = 8, /* FBS device to issue offset */
  177. PORT_FBS_DEV_MASK = (0xf << PORT_FBS_DEV_OFFSET), /* FBS.DEV */
  178. PORT_FBS_SDE = BIT(2), /* FBS single device error */
  179. PORT_FBS_DEC = BIT(1), /* FBS device error clear */
  180. PORT_FBS_EN = BIT(0), /* Enable FBS */
  181. /* PORT_DEVSLP bits */
  182. PORT_DEVSLP_DM_OFFSET = 25, /* DITO multiplier offset */
  183. PORT_DEVSLP_DM_MASK = (0xf << 25), /* DITO multiplier mask */
  184. PORT_DEVSLP_DITO_OFFSET = 15, /* DITO offset */
  185. PORT_DEVSLP_MDAT_OFFSET = 10, /* Minimum assertion time */
  186. PORT_DEVSLP_DETO_OFFSET = 2, /* DevSlp exit timeout */
  187. PORT_DEVSLP_DSP = BIT(1), /* DevSlp present */
  188. PORT_DEVSLP_ADSE = BIT(0), /* Aggressive DevSlp enable */
  189. /* hpriv->flags bits */
  190. #define AHCI_HFLAGS(flags) .private_data = (void *)(flags)
  191. AHCI_HFLAG_NO_NCQ = BIT(0),
  192. AHCI_HFLAG_IGN_IRQ_IF_ERR = BIT(1), /* ignore IRQ_IF_ERR */
  193. AHCI_HFLAG_IGN_SERR_INTERNAL = BIT(2), /* ignore SERR_INTERNAL */
  194. AHCI_HFLAG_32BIT_ONLY = BIT(3), /* force 32bit */
  195. AHCI_HFLAG_MV_PATA = BIT(4), /* PATA port */
  196. AHCI_HFLAG_NO_MSI = BIT(5), /* no PCI MSI */
  197. AHCI_HFLAG_NO_PMP = BIT(6), /* no PMP */
  198. AHCI_HFLAG_SECT255 = BIT(8), /* max 255 sectors */
  199. AHCI_HFLAG_YES_NCQ = BIT(9), /* force NCQ cap on */
  200. AHCI_HFLAG_NO_SUSPEND = BIT(10), /* don't suspend */
  201. AHCI_HFLAG_SRST_TOUT_IS_OFFLINE = BIT(11), /* treat SRST timeout as
  202. link offline */
  203. AHCI_HFLAG_NO_SNTF = BIT(12), /* no sntf */
  204. AHCI_HFLAG_NO_FPDMA_AA = BIT(13), /* no FPDMA AA */
  205. AHCI_HFLAG_YES_FBS = BIT(14), /* force FBS cap on */
  206. AHCI_HFLAG_DELAY_ENGINE = BIT(15), /* do not start engine on
  207. port start (wait until
  208. error-handling stage) */
  209. AHCI_HFLAG_NO_DEVSLP = BIT(17), /* no device sleep */
  210. AHCI_HFLAG_NO_FBS = BIT(18), /* no FBS */
  211. #ifdef CONFIG_PCI_MSI
  212. AHCI_HFLAG_MULTI_MSI = BIT(20), /* per-port MSI(-X) */
  213. #else
  214. /* compile out MSI infrastructure */
  215. AHCI_HFLAG_MULTI_MSI = 0,
  216. #endif
  217. AHCI_HFLAG_WAKE_BEFORE_STOP = BIT(22), /* wake before DMA stop */
  218. AHCI_HFLAG_YES_ALPM = BIT(23), /* force ALPM cap on */
  219. AHCI_HFLAG_NO_WRITE_TO_RO = BIT(24), /* don't write to read
  220. only registers */
  221. AHCI_HFLAG_USE_LPM_POLICY = BIT(25), /* chipset that should use
  222. SATA_MOBILE_LPM_POLICY
  223. as default lpm_policy */
  224. AHCI_HFLAG_SUSPEND_PHYS = BIT(26), /* handle PHYs during
  225. suspend/resume */
  226. AHCI_HFLAG_NO_SXS = BIT(28), /* SXS not supported */
  227. /* ap->flags bits */
  228. AHCI_FLAG_COMMON = ATA_FLAG_SATA | ATA_FLAG_PIO_DMA |
  229. ATA_FLAG_ACPI_SATA | ATA_FLAG_AN,
  230. ICH_MAP = 0x90, /* ICH MAP register */
  231. PCS_6 = 0x92, /* 6 port PCS */
  232. PCS_7 = 0x94, /* 7+ port PCS (Denverton) */
  233. /* em constants */
  234. EM_MAX_SLOTS = SATA_PMP_MAX_PORTS,
  235. EM_MAX_RETRY = 5,
  236. /* em_ctl bits */
  237. EM_CTL_RST = BIT(9), /* Reset */
  238. EM_CTL_TM = BIT(8), /* Transmit Message */
  239. EM_CTL_MR = BIT(0), /* Message Received */
  240. EM_CTL_ALHD = BIT(26), /* Activity LED */
  241. EM_CTL_XMT = BIT(25), /* Transmit Only */
  242. EM_CTL_SMB = BIT(24), /* Single Message Buffer */
  243. EM_CTL_SGPIO = BIT(19), /* SGPIO messages supported */
  244. EM_CTL_SES = BIT(18), /* SES-2 messages supported */
  245. EM_CTL_SAFTE = BIT(17), /* SAF-TE messages supported */
  246. EM_CTL_LED = BIT(16), /* LED messages supported */
  247. /* em message type */
  248. EM_MSG_TYPE_LED = BIT(0), /* LED */
  249. EM_MSG_TYPE_SAFTE = BIT(1), /* SAF-TE */
  250. EM_MSG_TYPE_SES2 = BIT(2), /* SES-2 */
  251. EM_MSG_TYPE_SGPIO = BIT(3), /* SGPIO */
  252. };
  253. struct ahci_cmd_hdr {
  254. __le32 opts;
  255. __le32 status;
  256. __le32 tbl_addr;
  257. __le32 tbl_addr_hi;
  258. __le32 reserved[4];
  259. };
  260. struct ahci_sg {
  261. __le32 addr;
  262. __le32 addr_hi;
  263. __le32 reserved;
  264. __le32 flags_size;
  265. };
  266. struct ahci_em_priv {
  267. enum sw_activity blink_policy;
  268. struct timer_list timer;
  269. unsigned long saved_activity;
  270. unsigned long activity;
  271. unsigned long led_state;
  272. struct ata_link *link;
  273. };
  274. struct ahci_port_priv {
  275. struct ata_link *active_link;
  276. struct ahci_cmd_hdr *cmd_slot;
  277. dma_addr_t cmd_slot_dma;
  278. void *cmd_tbl;
  279. dma_addr_t cmd_tbl_dma;
  280. void *rx_fis;
  281. dma_addr_t rx_fis_dma;
  282. /* for NCQ spurious interrupt analysis */
  283. unsigned int ncq_saw_d2h:1;
  284. unsigned int ncq_saw_dmas:1;
  285. unsigned int ncq_saw_sdb:1;
  286. spinlock_t lock; /* protects parent ata_port */
  287. u32 intr_mask; /* interrupts to enable */
  288. bool fbs_supported; /* set iff FBS is supported */
  289. bool fbs_enabled; /* set iff FBS is enabled */
  290. int fbs_last_dev; /* save FBS.DEV of last FIS */
  291. /* enclosure management info per PM slot */
  292. struct ahci_em_priv em_priv[EM_MAX_SLOTS];
  293. char *irq_desc; /* desc in /proc/interrupts */
  294. };
  295. struct ahci_host_priv {
  296. /* Input fields */
  297. unsigned int flags; /* AHCI_HFLAG_* */
  298. u32 mask_port_map; /* mask out particular bits */
  299. void __iomem * mmio; /* bus-independent mem map */
  300. u32 cap; /* cap to use */
  301. u32 cap2; /* cap2 to use */
  302. u32 version; /* cached version */
  303. u32 port_map; /* port map to use */
  304. u32 saved_cap; /* saved initial cap */
  305. u32 saved_cap2; /* saved initial cap2 */
  306. u32 saved_port_map; /* saved initial port_map */
  307. u32 saved_port_cap[AHCI_MAX_PORTS]; /* saved port_cap */
  308. u32 em_loc; /* enclosure management location */
  309. u32 em_buf_sz; /* EM buffer size in byte */
  310. u32 em_msg_type; /* EM message type */
  311. u32 remapped_nvme; /* NVMe remapped device count */
  312. bool got_runtime_pm; /* Did we do pm_runtime_get? */
  313. unsigned int n_clks;
  314. struct clk_bulk_data *clks; /* Optional */
  315. unsigned int f_rsts;
  316. struct reset_control *rsts; /* Optional */
  317. struct regulator **target_pwrs; /* Optional */
  318. struct regulator *ahci_regulator;/* Optional */
  319. struct regulator *phy_regulator;/* Optional */
  320. /*
  321. * If platform uses PHYs. There is a 1:1 relation between the port number and
  322. * the PHY position in this array.
  323. */
  324. struct phy **phys;
  325. unsigned nports; /* Number of ports */
  326. void *plat_data; /* Other platform data */
  327. unsigned int irq; /* interrupt line */
  328. /*
  329. * Optional ahci_start_engine override, if not set this gets set to the
  330. * default ahci_start_engine during ahci_save_initial_config, this can
  331. * be overridden anytime before the host is activated.
  332. */
  333. void (*start_engine)(struct ata_port *ap);
  334. /*
  335. * Optional ahci_stop_engine override, if not set this gets set to the
  336. * default ahci_stop_engine during ahci_save_initial_config, this can
  337. * be overridden anytime before the host is activated.
  338. */
  339. int (*stop_engine)(struct ata_port *ap);
  340. irqreturn_t (*irq_handler)(int irq, void *dev_instance);
  341. /* only required for per-port MSI(-X) support */
  342. int (*get_irq_vector)(struct ata_host *host,
  343. int port);
  344. };
  345. extern int ahci_ignore_sss;
  346. extern const struct attribute_group *ahci_shost_groups[];
  347. extern const struct attribute_group *ahci_sdev_groups[];
  348. /*
  349. * This must be instantiated by the edge drivers. Read the comments
  350. * for ATA_BASE_SHT
  351. */
  352. #define AHCI_SHT(drv_name) \
  353. __ATA_BASE_SHT(drv_name), \
  354. .can_queue = AHCI_MAX_CMDS, \
  355. .sg_tablesize = AHCI_MAX_SG, \
  356. .dma_boundary = AHCI_DMA_BOUNDARY, \
  357. .shost_groups = ahci_shost_groups, \
  358. .sdev_groups = ahci_sdev_groups, \
  359. .change_queue_depth = ata_scsi_change_queue_depth, \
  360. .tag_alloc_policy = BLK_TAG_ALLOC_RR, \
  361. .slave_configure = ata_scsi_slave_config
  362. extern struct ata_port_operations ahci_ops;
  363. extern struct ata_port_operations ahci_platform_ops;
  364. extern struct ata_port_operations ahci_pmp_retry_srst_ops;
  365. unsigned int ahci_dev_classify(struct ata_port *ap);
  366. void ahci_fill_cmd_slot(struct ahci_port_priv *pp, unsigned int tag,
  367. u32 opts);
  368. void ahci_save_initial_config(struct device *dev,
  369. struct ahci_host_priv *hpriv);
  370. void ahci_init_controller(struct ata_host *host);
  371. int ahci_reset_controller(struct ata_host *host);
  372. int ahci_do_softreset(struct ata_link *link, unsigned int *class,
  373. int pmp, unsigned long deadline,
  374. int (*check_ready)(struct ata_link *link));
  375. int ahci_do_hardreset(struct ata_link *link, unsigned int *class,
  376. unsigned long deadline, bool *online);
  377. unsigned int ahci_qc_issue(struct ata_queued_cmd *qc);
  378. int ahci_stop_engine(struct ata_port *ap);
  379. void ahci_start_fis_rx(struct ata_port *ap);
  380. void ahci_start_engine(struct ata_port *ap);
  381. int ahci_check_ready(struct ata_link *link);
  382. int ahci_kick_engine(struct ata_port *ap);
  383. int ahci_port_resume(struct ata_port *ap);
  384. void ahci_set_em_messages(struct ahci_host_priv *hpriv,
  385. struct ata_port_info *pi);
  386. int ahci_reset_em(struct ata_host *host);
  387. void ahci_print_info(struct ata_host *host, const char *scc_s);
  388. int ahci_host_activate(struct ata_host *host, struct scsi_host_template *sht);
  389. void ahci_error_handler(struct ata_port *ap);
  390. u32 ahci_handle_port_intr(struct ata_host *host, u32 irq_masked);
  391. static inline void __iomem *__ahci_port_base(struct ahci_host_priv *hpriv,
  392. unsigned int port_no)
  393. {
  394. void __iomem *mmio = hpriv->mmio;
  395. return mmio + 0x100 + (port_no * 0x80);
  396. }
  397. static inline void __iomem *ahci_port_base(struct ata_port *ap)
  398. {
  399. struct ahci_host_priv *hpriv = ap->host->private_data;
  400. return __ahci_port_base(hpriv, ap->port_no);
  401. }
  402. static inline int ahci_nr_ports(u32 cap)
  403. {
  404. return (cap & 0x1f) + 1;
  405. }
  406. #endif /* _AHCI_H */