intel_pmic_bxtwc.c 7.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Intel BXT WhiskeyCove PMIC operation region driver
  4. *
  5. * Copyright (C) 2015 Intel Corporation. All rights reserved.
  6. */
  7. #include <linux/init.h>
  8. #include <linux/acpi.h>
  9. #include <linux/mfd/intel_soc_pmic.h>
  10. #include <linux/regmap.h>
  11. #include <linux/platform_device.h>
  12. #include "intel_pmic.h"
  13. #define WHISKEY_COVE_ALRT_HIGH_BIT_MASK 0x0F
  14. #define WHISKEY_COVE_ADC_HIGH_BIT(x) (((x & 0x0F) << 8))
  15. #define WHISKEY_COVE_ADC_CURSRC(x) (((x & 0xF0) >> 4))
  16. #define VR_MODE_DISABLED 0
  17. #define VR_MODE_AUTO BIT(0)
  18. #define VR_MODE_NORMAL BIT(1)
  19. #define VR_MODE_SWITCH BIT(2)
  20. #define VR_MODE_ECO (BIT(0)|BIT(1))
  21. #define VSWITCH2_OUTPUT BIT(5)
  22. #define VSWITCH1_OUTPUT BIT(4)
  23. #define VUSBPHY_CHARGE BIT(1)
  24. static struct pmic_table power_table[] = {
  25. {
  26. .address = 0x0,
  27. .reg = 0x63,
  28. .bit = VR_MODE_AUTO,
  29. }, /* VDD1 -> VDD1CNT */
  30. {
  31. .address = 0x04,
  32. .reg = 0x65,
  33. .bit = VR_MODE_AUTO,
  34. }, /* VDD2 -> VDD2CNT */
  35. {
  36. .address = 0x08,
  37. .reg = 0x67,
  38. .bit = VR_MODE_AUTO,
  39. }, /* VDD3 -> VDD3CNT */
  40. {
  41. .address = 0x0c,
  42. .reg = 0x6d,
  43. .bit = VR_MODE_AUTO,
  44. }, /* VLFX -> VFLEXCNT */
  45. {
  46. .address = 0x10,
  47. .reg = 0x6f,
  48. .bit = VR_MODE_NORMAL,
  49. }, /* VP1A -> VPROG1ACNT */
  50. {
  51. .address = 0x14,
  52. .reg = 0x70,
  53. .bit = VR_MODE_NORMAL,
  54. }, /* VP1B -> VPROG1BCNT */
  55. {
  56. .address = 0x18,
  57. .reg = 0x71,
  58. .bit = VR_MODE_NORMAL,
  59. }, /* VP1C -> VPROG1CCNT */
  60. {
  61. .address = 0x1c,
  62. .reg = 0x72,
  63. .bit = VR_MODE_NORMAL,
  64. }, /* VP1D -> VPROG1DCNT */
  65. {
  66. .address = 0x20,
  67. .reg = 0x73,
  68. .bit = VR_MODE_NORMAL,
  69. }, /* VP2A -> VPROG2ACNT */
  70. {
  71. .address = 0x24,
  72. .reg = 0x74,
  73. .bit = VR_MODE_NORMAL,
  74. }, /* VP2B -> VPROG2BCNT */
  75. {
  76. .address = 0x28,
  77. .reg = 0x75,
  78. .bit = VR_MODE_NORMAL,
  79. }, /* VP2C -> VPROG2CCNT */
  80. {
  81. .address = 0x2c,
  82. .reg = 0x76,
  83. .bit = VR_MODE_NORMAL,
  84. }, /* VP3A -> VPROG3ACNT */
  85. {
  86. .address = 0x30,
  87. .reg = 0x77,
  88. .bit = VR_MODE_NORMAL,
  89. }, /* VP3B -> VPROG3BCNT */
  90. {
  91. .address = 0x34,
  92. .reg = 0x78,
  93. .bit = VSWITCH2_OUTPUT,
  94. }, /* VSW2 -> VLD0CNT Bit 5*/
  95. {
  96. .address = 0x38,
  97. .reg = 0x78,
  98. .bit = VSWITCH1_OUTPUT,
  99. }, /* VSW1 -> VLD0CNT Bit 4 */
  100. {
  101. .address = 0x3c,
  102. .reg = 0x78,
  103. .bit = VUSBPHY_CHARGE,
  104. }, /* VUPY -> VLDOCNT Bit 1 */
  105. {
  106. .address = 0x40,
  107. .reg = 0x7b,
  108. .bit = VR_MODE_NORMAL,
  109. }, /* VRSO -> VREFSOCCNT*/
  110. {
  111. .address = 0x44,
  112. .reg = 0xA0,
  113. .bit = VR_MODE_NORMAL,
  114. }, /* VP1E -> VPROG1ECNT */
  115. {
  116. .address = 0x48,
  117. .reg = 0xA1,
  118. .bit = VR_MODE_NORMAL,
  119. }, /* VP1F -> VPROG1FCNT */
  120. {
  121. .address = 0x4c,
  122. .reg = 0xA2,
  123. .bit = VR_MODE_NORMAL,
  124. }, /* VP2D -> VPROG2DCNT */
  125. {
  126. .address = 0x50,
  127. .reg = 0xA3,
  128. .bit = VR_MODE_NORMAL,
  129. }, /* VP4A -> VPROG4ACNT */
  130. {
  131. .address = 0x54,
  132. .reg = 0xA4,
  133. .bit = VR_MODE_NORMAL,
  134. }, /* VP4B -> VPROG4BCNT */
  135. {
  136. .address = 0x58,
  137. .reg = 0xA5,
  138. .bit = VR_MODE_NORMAL,
  139. }, /* VP4C -> VPROG4CCNT */
  140. {
  141. .address = 0x5c,
  142. .reg = 0xA6,
  143. .bit = VR_MODE_NORMAL,
  144. }, /* VP4D -> VPROG4DCNT */
  145. {
  146. .address = 0x60,
  147. .reg = 0xA7,
  148. .bit = VR_MODE_NORMAL,
  149. }, /* VP5A -> VPROG5ACNT */
  150. {
  151. .address = 0x64,
  152. .reg = 0xA8,
  153. .bit = VR_MODE_NORMAL,
  154. }, /* VP5B -> VPROG5BCNT */
  155. {
  156. .address = 0x68,
  157. .reg = 0xA9,
  158. .bit = VR_MODE_NORMAL,
  159. }, /* VP6A -> VPROG6ACNT */
  160. {
  161. .address = 0x6c,
  162. .reg = 0xAA,
  163. .bit = VR_MODE_NORMAL,
  164. }, /* VP6B -> VPROG6BCNT */
  165. {
  166. .address = 0x70,
  167. .reg = 0x36,
  168. .bit = BIT(2),
  169. }, /* SDWN_N -> MODEMCTRL Bit 2 */
  170. {
  171. .address = 0x74,
  172. .reg = 0x36,
  173. .bit = BIT(0),
  174. } /* MOFF -> MODEMCTRL Bit 0 */
  175. };
  176. static struct pmic_table thermal_table[] = {
  177. {
  178. .address = 0x00,
  179. .reg = 0x4F39
  180. },
  181. {
  182. .address = 0x04,
  183. .reg = 0x4F24
  184. },
  185. {
  186. .address = 0x08,
  187. .reg = 0x4F26
  188. },
  189. {
  190. .address = 0x0c,
  191. .reg = 0x4F3B
  192. },
  193. {
  194. .address = 0x10,
  195. .reg = 0x4F28
  196. },
  197. {
  198. .address = 0x14,
  199. .reg = 0x4F2A
  200. },
  201. {
  202. .address = 0x18,
  203. .reg = 0x4F3D
  204. },
  205. {
  206. .address = 0x1c,
  207. .reg = 0x4F2C
  208. },
  209. {
  210. .address = 0x20,
  211. .reg = 0x4F2E
  212. },
  213. {
  214. .address = 0x24,
  215. .reg = 0x4F3F
  216. },
  217. {
  218. .address = 0x28,
  219. .reg = 0x4F30
  220. },
  221. {
  222. .address = 0x30,
  223. .reg = 0x4F41
  224. },
  225. {
  226. .address = 0x34,
  227. .reg = 0x4F32
  228. },
  229. {
  230. .address = 0x3c,
  231. .reg = 0x4F43
  232. },
  233. {
  234. .address = 0x40,
  235. .reg = 0x4F34
  236. },
  237. {
  238. .address = 0x48,
  239. .reg = 0x4F6A,
  240. .bit = 0,
  241. },
  242. {
  243. .address = 0x4C,
  244. .reg = 0x4F6A,
  245. .bit = 1
  246. },
  247. {
  248. .address = 0x50,
  249. .reg = 0x4F6A,
  250. .bit = 2
  251. },
  252. {
  253. .address = 0x54,
  254. .reg = 0x4F6A,
  255. .bit = 4
  256. },
  257. {
  258. .address = 0x58,
  259. .reg = 0x4F6A,
  260. .bit = 5
  261. },
  262. {
  263. .address = 0x5C,
  264. .reg = 0x4F6A,
  265. .bit = 3
  266. },
  267. };
  268. static int intel_bxtwc_pmic_get_power(struct regmap *regmap, int reg,
  269. int bit, u64 *value)
  270. {
  271. int data;
  272. if (regmap_read(regmap, reg, &data))
  273. return -EIO;
  274. *value = (data & bit) ? 1 : 0;
  275. return 0;
  276. }
  277. static int intel_bxtwc_pmic_update_power(struct regmap *regmap, int reg,
  278. int bit, bool on)
  279. {
  280. u8 val, mask = bit;
  281. if (on)
  282. val = 0xFF;
  283. else
  284. val = 0x0;
  285. return regmap_update_bits(regmap, reg, mask, val);
  286. }
  287. static int intel_bxtwc_pmic_get_raw_temp(struct regmap *regmap, int reg)
  288. {
  289. unsigned int val, adc_val, reg_val;
  290. u8 temp_l, temp_h, cursrc;
  291. unsigned long rlsb;
  292. static const unsigned long rlsb_array[] = {
  293. 0, 260420, 130210, 65100, 32550, 16280,
  294. 8140, 4070, 2030, 0, 260420, 130210 };
  295. if (regmap_read(regmap, reg, &val))
  296. return -EIO;
  297. temp_l = (u8) val;
  298. if (regmap_read(regmap, (reg - 1), &val))
  299. return -EIO;
  300. temp_h = (u8) val;
  301. reg_val = temp_l | WHISKEY_COVE_ADC_HIGH_BIT(temp_h);
  302. cursrc = WHISKEY_COVE_ADC_CURSRC(temp_h);
  303. rlsb = rlsb_array[cursrc];
  304. adc_val = reg_val * rlsb / 1000;
  305. return adc_val;
  306. }
  307. static int
  308. intel_bxtwc_pmic_update_aux(struct regmap *regmap, int reg, int raw)
  309. {
  310. u32 bsr_num;
  311. u16 resi_val, count = 0, thrsh = 0;
  312. u8 alrt_h, alrt_l, cursel = 0;
  313. bsr_num = raw;
  314. bsr_num /= (1 << 5);
  315. count = fls(bsr_num) - 1;
  316. cursel = clamp_t(s8, (count - 7), 0, 7);
  317. thrsh = raw / (1 << (4 + cursel));
  318. resi_val = (cursel << 9) | thrsh;
  319. alrt_h = (resi_val >> 8) & WHISKEY_COVE_ALRT_HIGH_BIT_MASK;
  320. if (regmap_update_bits(regmap,
  321. reg - 1,
  322. WHISKEY_COVE_ALRT_HIGH_BIT_MASK,
  323. alrt_h))
  324. return -EIO;
  325. alrt_l = (u8)resi_val;
  326. return regmap_write(regmap, reg, alrt_l);
  327. }
  328. static int
  329. intel_bxtwc_pmic_get_policy(struct regmap *regmap, int reg, int bit, u64 *value)
  330. {
  331. u8 mask = BIT(bit);
  332. unsigned int val;
  333. if (regmap_read(regmap, reg, &val))
  334. return -EIO;
  335. *value = (val & mask) >> bit;
  336. return 0;
  337. }
  338. static int
  339. intel_bxtwc_pmic_update_policy(struct regmap *regmap,
  340. int reg, int bit, int enable)
  341. {
  342. u8 mask = BIT(bit), val = enable << bit;
  343. return regmap_update_bits(regmap, reg, mask, val);
  344. }
  345. static const struct intel_pmic_opregion_data intel_bxtwc_pmic_opregion_data = {
  346. .get_power = intel_bxtwc_pmic_get_power,
  347. .update_power = intel_bxtwc_pmic_update_power,
  348. .get_raw_temp = intel_bxtwc_pmic_get_raw_temp,
  349. .update_aux = intel_bxtwc_pmic_update_aux,
  350. .get_policy = intel_bxtwc_pmic_get_policy,
  351. .update_policy = intel_bxtwc_pmic_update_policy,
  352. .lpat_raw_to_temp = acpi_lpat_raw_to_temp,
  353. .power_table = power_table,
  354. .power_table_count = ARRAY_SIZE(power_table),
  355. .thermal_table = thermal_table,
  356. .thermal_table_count = ARRAY_SIZE(thermal_table),
  357. };
  358. static int intel_bxtwc_pmic_opregion_probe(struct platform_device *pdev)
  359. {
  360. struct intel_soc_pmic *pmic = dev_get_drvdata(pdev->dev.parent);
  361. return intel_pmic_install_opregion_handler(&pdev->dev,
  362. ACPI_HANDLE(pdev->dev.parent),
  363. pmic->regmap,
  364. &intel_bxtwc_pmic_opregion_data);
  365. }
  366. static const struct platform_device_id bxt_wc_opregion_id_table[] = {
  367. { .name = "bxt_wcove_region" },
  368. {},
  369. };
  370. static struct platform_driver intel_bxtwc_pmic_opregion_driver = {
  371. .probe = intel_bxtwc_pmic_opregion_probe,
  372. .driver = {
  373. .name = "bxt_whiskey_cove_pmic",
  374. },
  375. .id_table = bxt_wc_opregion_id_table,
  376. };
  377. builtin_platform_driver(intel_bxtwc_pmic_opregion_driver);