davinci-mcasp.c 66 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * ALSA SoC McASP Audio Layer for TI DAVINCI processor
  4. *
  5. * Multi-channel Audio Serial Port Driver
  6. *
  7. * Author: Nirmal Pandey <[email protected]>,
  8. * Suresh Rajashekara <[email protected]>
  9. * Steve Chen <[email protected]>
  10. *
  11. * Copyright: (C) 2009 MontaVista Software, Inc., <[email protected]>
  12. * Copyright: (C) 2009 Texas Instruments, India
  13. */
  14. #include <linux/init.h>
  15. #include <linux/module.h>
  16. #include <linux/device.h>
  17. #include <linux/slab.h>
  18. #include <linux/delay.h>
  19. #include <linux/io.h>
  20. #include <linux/clk.h>
  21. #include <linux/pm_runtime.h>
  22. #include <linux/of.h>
  23. #include <linux/of_platform.h>
  24. #include <linux/of_device.h>
  25. #include <linux/platform_data/davinci_asp.h>
  26. #include <linux/math64.h>
  27. #include <linux/bitmap.h>
  28. #include <linux/gpio/driver.h>
  29. #include <sound/asoundef.h>
  30. #include <sound/core.h>
  31. #include <sound/pcm.h>
  32. #include <sound/pcm_params.h>
  33. #include <sound/initval.h>
  34. #include <sound/soc.h>
  35. #include <sound/dmaengine_pcm.h>
  36. #include "edma-pcm.h"
  37. #include "sdma-pcm.h"
  38. #include "udma-pcm.h"
  39. #include "davinci-mcasp.h"
  40. #define MCASP_MAX_AFIFO_DEPTH 64
  41. #ifdef CONFIG_PM
  42. static u32 context_regs[] = {
  43. DAVINCI_MCASP_TXFMCTL_REG,
  44. DAVINCI_MCASP_RXFMCTL_REG,
  45. DAVINCI_MCASP_TXFMT_REG,
  46. DAVINCI_MCASP_RXFMT_REG,
  47. DAVINCI_MCASP_ACLKXCTL_REG,
  48. DAVINCI_MCASP_ACLKRCTL_REG,
  49. DAVINCI_MCASP_AHCLKXCTL_REG,
  50. DAVINCI_MCASP_AHCLKRCTL_REG,
  51. DAVINCI_MCASP_PDIR_REG,
  52. DAVINCI_MCASP_PFUNC_REG,
  53. DAVINCI_MCASP_RXMASK_REG,
  54. DAVINCI_MCASP_TXMASK_REG,
  55. DAVINCI_MCASP_RXTDM_REG,
  56. DAVINCI_MCASP_TXTDM_REG,
  57. };
  58. struct davinci_mcasp_context {
  59. u32 config_regs[ARRAY_SIZE(context_regs)];
  60. u32 afifo_regs[2]; /* for read/write fifo control registers */
  61. u32 *xrsr_regs; /* for serializer configuration */
  62. bool pm_state;
  63. };
  64. #endif
  65. struct davinci_mcasp_ruledata {
  66. struct davinci_mcasp *mcasp;
  67. int serializers;
  68. };
  69. struct davinci_mcasp {
  70. struct snd_dmaengine_dai_dma_data dma_data[2];
  71. struct davinci_mcasp_pdata *pdata;
  72. void __iomem *base;
  73. u32 fifo_base;
  74. struct device *dev;
  75. struct snd_pcm_substream *substreams[2];
  76. unsigned int dai_fmt;
  77. u32 iec958_status;
  78. /* Audio can not be enabled due to missing parameter(s) */
  79. bool missing_audio_param;
  80. /* McASP specific data */
  81. int tdm_slots;
  82. u32 tdm_mask[2];
  83. int slot_width;
  84. u8 op_mode;
  85. u8 dismod;
  86. u8 num_serializer;
  87. u8 *serial_dir;
  88. u8 version;
  89. u8 bclk_div;
  90. int streams;
  91. u32 irq_request[2];
  92. int sysclk_freq;
  93. bool bclk_master;
  94. u32 auxclk_fs_ratio;
  95. unsigned long pdir; /* Pin direction bitfield */
  96. /* McASP FIFO related */
  97. u8 txnumevt;
  98. u8 rxnumevt;
  99. bool dat_port;
  100. /* Used for comstraint setting on the second stream */
  101. u32 channels;
  102. int max_format_width;
  103. u8 active_serializers[2];
  104. #ifdef CONFIG_GPIOLIB
  105. struct gpio_chip gpio_chip;
  106. #endif
  107. #ifdef CONFIG_PM
  108. struct davinci_mcasp_context context;
  109. #endif
  110. struct davinci_mcasp_ruledata ruledata[2];
  111. struct snd_pcm_hw_constraint_list chconstr[2];
  112. };
  113. static inline void mcasp_set_bits(struct davinci_mcasp *mcasp, u32 offset,
  114. u32 val)
  115. {
  116. void __iomem *reg = mcasp->base + offset;
  117. __raw_writel(__raw_readl(reg) | val, reg);
  118. }
  119. static inline void mcasp_clr_bits(struct davinci_mcasp *mcasp, u32 offset,
  120. u32 val)
  121. {
  122. void __iomem *reg = mcasp->base + offset;
  123. __raw_writel((__raw_readl(reg) & ~(val)), reg);
  124. }
  125. static inline void mcasp_mod_bits(struct davinci_mcasp *mcasp, u32 offset,
  126. u32 val, u32 mask)
  127. {
  128. void __iomem *reg = mcasp->base + offset;
  129. __raw_writel((__raw_readl(reg) & ~mask) | val, reg);
  130. }
  131. static inline void mcasp_set_reg(struct davinci_mcasp *mcasp, u32 offset,
  132. u32 val)
  133. {
  134. __raw_writel(val, mcasp->base + offset);
  135. }
  136. static inline u32 mcasp_get_reg(struct davinci_mcasp *mcasp, u32 offset)
  137. {
  138. return (u32)__raw_readl(mcasp->base + offset);
  139. }
  140. static void mcasp_set_ctl_reg(struct davinci_mcasp *mcasp, u32 ctl_reg, u32 val)
  141. {
  142. int i = 0;
  143. mcasp_set_bits(mcasp, ctl_reg, val);
  144. /* programming GBLCTL needs to read back from GBLCTL and verfiy */
  145. /* loop count is to avoid the lock-up */
  146. for (i = 0; i < 1000; i++) {
  147. if ((mcasp_get_reg(mcasp, ctl_reg) & val) == val)
  148. break;
  149. }
  150. if (i == 1000 && ((mcasp_get_reg(mcasp, ctl_reg) & val) != val))
  151. printk(KERN_ERR "GBLCTL write error\n");
  152. }
  153. static bool mcasp_is_synchronous(struct davinci_mcasp *mcasp)
  154. {
  155. u32 rxfmctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_RXFMCTL_REG);
  156. u32 aclkxctl = mcasp_get_reg(mcasp, DAVINCI_MCASP_ACLKXCTL_REG);
  157. return !(aclkxctl & TX_ASYNC) && rxfmctl & AFSRE;
  158. }
  159. static inline void mcasp_set_clk_pdir(struct davinci_mcasp *mcasp, bool enable)
  160. {
  161. u32 bit = PIN_BIT_AMUTE;
  162. for_each_set_bit_from(bit, &mcasp->pdir, PIN_BIT_AFSR + 1) {
  163. if (enable)
  164. mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, BIT(bit));
  165. else
  166. mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, BIT(bit));
  167. }
  168. }
  169. static inline void mcasp_set_axr_pdir(struct davinci_mcasp *mcasp, bool enable)
  170. {
  171. u32 bit;
  172. for_each_set_bit(bit, &mcasp->pdir, PIN_BIT_AMUTE) {
  173. if (enable)
  174. mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, BIT(bit));
  175. else
  176. mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, BIT(bit));
  177. }
  178. }
  179. static void mcasp_start_rx(struct davinci_mcasp *mcasp)
  180. {
  181. if (mcasp->rxnumevt) { /* enable FIFO */
  182. u32 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
  183. mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
  184. mcasp_set_bits(mcasp, reg, FIFO_ENABLE);
  185. }
  186. /* Start clocks */
  187. mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXHCLKRST);
  188. mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXCLKRST);
  189. /*
  190. * When ASYNC == 0 the transmit and receive sections operate
  191. * synchronously from the transmit clock and frame sync. We need to make
  192. * sure that the TX signlas are enabled when starting reception.
  193. */
  194. if (mcasp_is_synchronous(mcasp)) {
  195. mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXHCLKRST);
  196. mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXCLKRST);
  197. mcasp_set_clk_pdir(mcasp, true);
  198. }
  199. /* Activate serializer(s) */
  200. mcasp_set_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG, 0xFFFFFFFF);
  201. mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXSERCLR);
  202. /* Release RX state machine */
  203. mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXSMRST);
  204. /* Release Frame Sync generator */
  205. mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, RXFSRST);
  206. if (mcasp_is_synchronous(mcasp))
  207. mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXFSRST);
  208. /* enable receive IRQs */
  209. mcasp_set_bits(mcasp, DAVINCI_MCASP_EVTCTLR_REG,
  210. mcasp->irq_request[SNDRV_PCM_STREAM_CAPTURE]);
  211. }
  212. static void mcasp_start_tx(struct davinci_mcasp *mcasp)
  213. {
  214. u32 cnt;
  215. if (mcasp->txnumevt) { /* enable FIFO */
  216. u32 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
  217. mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
  218. mcasp_set_bits(mcasp, reg, FIFO_ENABLE);
  219. }
  220. /* Start clocks */
  221. mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXHCLKRST);
  222. mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXCLKRST);
  223. mcasp_set_clk_pdir(mcasp, true);
  224. /* Activate serializer(s) */
  225. mcasp_set_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG, 0xFFFFFFFF);
  226. mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXSERCLR);
  227. /* wait for XDATA to be cleared */
  228. cnt = 0;
  229. while ((mcasp_get_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG) & XRDATA) &&
  230. (cnt < 100000))
  231. cnt++;
  232. mcasp_set_axr_pdir(mcasp, true);
  233. /* Release TX state machine */
  234. mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXSMRST);
  235. /* Release Frame Sync generator */
  236. mcasp_set_ctl_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, TXFSRST);
  237. /* enable transmit IRQs */
  238. mcasp_set_bits(mcasp, DAVINCI_MCASP_EVTCTLX_REG,
  239. mcasp->irq_request[SNDRV_PCM_STREAM_PLAYBACK]);
  240. }
  241. static void davinci_mcasp_start(struct davinci_mcasp *mcasp, int stream)
  242. {
  243. mcasp->streams++;
  244. if (stream == SNDRV_PCM_STREAM_PLAYBACK)
  245. mcasp_start_tx(mcasp);
  246. else
  247. mcasp_start_rx(mcasp);
  248. }
  249. static void mcasp_stop_rx(struct davinci_mcasp *mcasp)
  250. {
  251. /* disable IRQ sources */
  252. mcasp_clr_bits(mcasp, DAVINCI_MCASP_EVTCTLR_REG,
  253. mcasp->irq_request[SNDRV_PCM_STREAM_CAPTURE]);
  254. /*
  255. * In synchronous mode stop the TX clocks if no other stream is
  256. * running
  257. */
  258. if (mcasp_is_synchronous(mcasp) && !mcasp->streams) {
  259. mcasp_set_clk_pdir(mcasp, false);
  260. mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, 0);
  261. }
  262. mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLR_REG, 0);
  263. mcasp_set_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG, 0xFFFFFFFF);
  264. if (mcasp->rxnumevt) { /* disable FIFO */
  265. u32 reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
  266. mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
  267. }
  268. }
  269. static void mcasp_stop_tx(struct davinci_mcasp *mcasp)
  270. {
  271. u32 val = 0;
  272. /* disable IRQ sources */
  273. mcasp_clr_bits(mcasp, DAVINCI_MCASP_EVTCTLX_REG,
  274. mcasp->irq_request[SNDRV_PCM_STREAM_PLAYBACK]);
  275. /*
  276. * In synchronous mode keep TX clocks running if the capture stream is
  277. * still running.
  278. */
  279. if (mcasp_is_synchronous(mcasp) && mcasp->streams)
  280. val = TXHCLKRST | TXCLKRST | TXFSRST;
  281. else
  282. mcasp_set_clk_pdir(mcasp, false);
  283. mcasp_set_reg(mcasp, DAVINCI_MCASP_GBLCTLX_REG, val);
  284. mcasp_set_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG, 0xFFFFFFFF);
  285. if (mcasp->txnumevt) { /* disable FIFO */
  286. u32 reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
  287. mcasp_clr_bits(mcasp, reg, FIFO_ENABLE);
  288. }
  289. mcasp_set_axr_pdir(mcasp, false);
  290. }
  291. static void davinci_mcasp_stop(struct davinci_mcasp *mcasp, int stream)
  292. {
  293. mcasp->streams--;
  294. if (stream == SNDRV_PCM_STREAM_PLAYBACK)
  295. mcasp_stop_tx(mcasp);
  296. else
  297. mcasp_stop_rx(mcasp);
  298. }
  299. static irqreturn_t davinci_mcasp_tx_irq_handler(int irq, void *data)
  300. {
  301. struct davinci_mcasp *mcasp = (struct davinci_mcasp *)data;
  302. struct snd_pcm_substream *substream;
  303. u32 irq_mask = mcasp->irq_request[SNDRV_PCM_STREAM_PLAYBACK];
  304. u32 handled_mask = 0;
  305. u32 stat;
  306. stat = mcasp_get_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG);
  307. if (stat & XUNDRN & irq_mask) {
  308. dev_warn(mcasp->dev, "Transmit buffer underflow\n");
  309. handled_mask |= XUNDRN;
  310. substream = mcasp->substreams[SNDRV_PCM_STREAM_PLAYBACK];
  311. if (substream)
  312. snd_pcm_stop_xrun(substream);
  313. }
  314. if (!handled_mask)
  315. dev_warn(mcasp->dev, "unhandled tx event. txstat: 0x%08x\n",
  316. stat);
  317. if (stat & XRERR)
  318. handled_mask |= XRERR;
  319. /* Ack the handled event only */
  320. mcasp_set_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG, handled_mask);
  321. return IRQ_RETVAL(handled_mask);
  322. }
  323. static irqreturn_t davinci_mcasp_rx_irq_handler(int irq, void *data)
  324. {
  325. struct davinci_mcasp *mcasp = (struct davinci_mcasp *)data;
  326. struct snd_pcm_substream *substream;
  327. u32 irq_mask = mcasp->irq_request[SNDRV_PCM_STREAM_CAPTURE];
  328. u32 handled_mask = 0;
  329. u32 stat;
  330. stat = mcasp_get_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG);
  331. if (stat & ROVRN & irq_mask) {
  332. dev_warn(mcasp->dev, "Receive buffer overflow\n");
  333. handled_mask |= ROVRN;
  334. substream = mcasp->substreams[SNDRV_PCM_STREAM_CAPTURE];
  335. if (substream)
  336. snd_pcm_stop_xrun(substream);
  337. }
  338. if (!handled_mask)
  339. dev_warn(mcasp->dev, "unhandled rx event. rxstat: 0x%08x\n",
  340. stat);
  341. if (stat & XRERR)
  342. handled_mask |= XRERR;
  343. /* Ack the handled event only */
  344. mcasp_set_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG, handled_mask);
  345. return IRQ_RETVAL(handled_mask);
  346. }
  347. static irqreturn_t davinci_mcasp_common_irq_handler(int irq, void *data)
  348. {
  349. struct davinci_mcasp *mcasp = (struct davinci_mcasp *)data;
  350. irqreturn_t ret = IRQ_NONE;
  351. if (mcasp->substreams[SNDRV_PCM_STREAM_PLAYBACK])
  352. ret = davinci_mcasp_tx_irq_handler(irq, data);
  353. if (mcasp->substreams[SNDRV_PCM_STREAM_CAPTURE])
  354. ret |= davinci_mcasp_rx_irq_handler(irq, data);
  355. return ret;
  356. }
  357. static int davinci_mcasp_set_dai_fmt(struct snd_soc_dai *cpu_dai,
  358. unsigned int fmt)
  359. {
  360. struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
  361. int ret = 0;
  362. u32 data_delay;
  363. bool fs_pol_rising;
  364. bool inv_fs = false;
  365. if (!fmt)
  366. return 0;
  367. pm_runtime_get_sync(mcasp->dev);
  368. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  369. case SND_SOC_DAIFMT_DSP_A:
  370. mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
  371. mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
  372. /* 1st data bit occur one ACLK cycle after the frame sync */
  373. data_delay = 1;
  374. break;
  375. case SND_SOC_DAIFMT_DSP_B:
  376. case SND_SOC_DAIFMT_AC97:
  377. mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
  378. mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
  379. /* No delay after FS */
  380. data_delay = 0;
  381. break;
  382. case SND_SOC_DAIFMT_I2S:
  383. /* configure a full-word SYNC pulse (LRCLK) */
  384. mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
  385. mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
  386. /* 1st data bit occur one ACLK cycle after the frame sync */
  387. data_delay = 1;
  388. /* FS need to be inverted */
  389. inv_fs = true;
  390. break;
  391. case SND_SOC_DAIFMT_RIGHT_J:
  392. case SND_SOC_DAIFMT_LEFT_J:
  393. /* configure a full-word SYNC pulse (LRCLK) */
  394. mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXDUR);
  395. mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRDUR);
  396. /* No delay after FS */
  397. data_delay = 0;
  398. break;
  399. default:
  400. ret = -EINVAL;
  401. goto out;
  402. }
  403. mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, FSXDLY(data_delay),
  404. FSXDLY(3));
  405. mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, FSRDLY(data_delay),
  406. FSRDLY(3));
  407. switch (fmt & SND_SOC_DAIFMT_CLOCK_PROVIDER_MASK) {
  408. case SND_SOC_DAIFMT_BP_FP:
  409. /* codec is clock and frame slave */
  410. mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
  411. mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
  412. mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
  413. mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
  414. /* BCLK */
  415. set_bit(PIN_BIT_ACLKX, &mcasp->pdir);
  416. set_bit(PIN_BIT_ACLKR, &mcasp->pdir);
  417. /* Frame Sync */
  418. set_bit(PIN_BIT_AFSX, &mcasp->pdir);
  419. set_bit(PIN_BIT_AFSR, &mcasp->pdir);
  420. mcasp->bclk_master = 1;
  421. break;
  422. case SND_SOC_DAIFMT_BP_FC:
  423. /* codec is clock slave and frame master */
  424. mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
  425. mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
  426. mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
  427. mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
  428. /* BCLK */
  429. set_bit(PIN_BIT_ACLKX, &mcasp->pdir);
  430. set_bit(PIN_BIT_ACLKR, &mcasp->pdir);
  431. /* Frame Sync */
  432. clear_bit(PIN_BIT_AFSX, &mcasp->pdir);
  433. clear_bit(PIN_BIT_AFSR, &mcasp->pdir);
  434. mcasp->bclk_master = 1;
  435. break;
  436. case SND_SOC_DAIFMT_BC_FP:
  437. /* codec is clock master and frame slave */
  438. mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
  439. mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
  440. mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
  441. mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
  442. /* BCLK */
  443. clear_bit(PIN_BIT_ACLKX, &mcasp->pdir);
  444. clear_bit(PIN_BIT_ACLKR, &mcasp->pdir);
  445. /* Frame Sync */
  446. set_bit(PIN_BIT_AFSX, &mcasp->pdir);
  447. set_bit(PIN_BIT_AFSR, &mcasp->pdir);
  448. mcasp->bclk_master = 0;
  449. break;
  450. case SND_SOC_DAIFMT_BC_FC:
  451. /* codec is clock and frame master */
  452. mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE);
  453. mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE);
  454. mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRE);
  455. mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, AFSRE);
  456. /* BCLK */
  457. clear_bit(PIN_BIT_ACLKX, &mcasp->pdir);
  458. clear_bit(PIN_BIT_ACLKR, &mcasp->pdir);
  459. /* Frame Sync */
  460. clear_bit(PIN_BIT_AFSX, &mcasp->pdir);
  461. clear_bit(PIN_BIT_AFSR, &mcasp->pdir);
  462. mcasp->bclk_master = 0;
  463. break;
  464. default:
  465. ret = -EINVAL;
  466. goto out;
  467. }
  468. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  469. case SND_SOC_DAIFMT_IB_NF:
  470. mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
  471. mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
  472. fs_pol_rising = true;
  473. break;
  474. case SND_SOC_DAIFMT_NB_IF:
  475. mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
  476. mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
  477. fs_pol_rising = false;
  478. break;
  479. case SND_SOC_DAIFMT_IB_IF:
  480. mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
  481. mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
  482. fs_pol_rising = false;
  483. break;
  484. case SND_SOC_DAIFMT_NB_NF:
  485. mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXPOL);
  486. mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG, ACLKRPOL);
  487. fs_pol_rising = true;
  488. break;
  489. default:
  490. ret = -EINVAL;
  491. goto out;
  492. }
  493. if (inv_fs)
  494. fs_pol_rising = !fs_pol_rising;
  495. if (fs_pol_rising) {
  496. mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
  497. mcasp_clr_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
  498. } else {
  499. mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG, FSXPOL);
  500. mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG, FSRPOL);
  501. }
  502. mcasp->dai_fmt = fmt;
  503. out:
  504. pm_runtime_put(mcasp->dev);
  505. return ret;
  506. }
  507. static int __davinci_mcasp_set_clkdiv(struct davinci_mcasp *mcasp, int div_id,
  508. int div, bool explicit)
  509. {
  510. pm_runtime_get_sync(mcasp->dev);
  511. switch (div_id) {
  512. case MCASP_CLKDIV_AUXCLK: /* MCLK divider */
  513. mcasp_mod_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG,
  514. AHCLKXDIV(div - 1), AHCLKXDIV_MASK);
  515. mcasp_mod_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG,
  516. AHCLKRDIV(div - 1), AHCLKRDIV_MASK);
  517. break;
  518. case MCASP_CLKDIV_BCLK: /* BCLK divider */
  519. mcasp_mod_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG,
  520. ACLKXDIV(div - 1), ACLKXDIV_MASK);
  521. mcasp_mod_bits(mcasp, DAVINCI_MCASP_ACLKRCTL_REG,
  522. ACLKRDIV(div - 1), ACLKRDIV_MASK);
  523. if (explicit)
  524. mcasp->bclk_div = div;
  525. break;
  526. case MCASP_CLKDIV_BCLK_FS_RATIO:
  527. /*
  528. * BCLK/LRCLK ratio descries how many bit-clock cycles
  529. * fit into one frame. The clock ratio is given for a
  530. * full period of data (for I2S format both left and
  531. * right channels), so it has to be divided by number
  532. * of tdm-slots (for I2S - divided by 2).
  533. * Instead of storing this ratio, we calculate a new
  534. * tdm_slot width by dividing the ratio by the
  535. * number of configured tdm slots.
  536. */
  537. mcasp->slot_width = div / mcasp->tdm_slots;
  538. if (div % mcasp->tdm_slots)
  539. dev_warn(mcasp->dev,
  540. "%s(): BCLK/LRCLK %d is not divisible by %d tdm slots",
  541. __func__, div, mcasp->tdm_slots);
  542. break;
  543. default:
  544. return -EINVAL;
  545. }
  546. pm_runtime_put(mcasp->dev);
  547. return 0;
  548. }
  549. static int davinci_mcasp_set_clkdiv(struct snd_soc_dai *dai, int div_id,
  550. int div)
  551. {
  552. struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
  553. return __davinci_mcasp_set_clkdiv(mcasp, div_id, div, 1);
  554. }
  555. static int davinci_mcasp_set_sysclk(struct snd_soc_dai *dai, int clk_id,
  556. unsigned int freq, int dir)
  557. {
  558. struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
  559. pm_runtime_get_sync(mcasp->dev);
  560. if (dir == SND_SOC_CLOCK_IN) {
  561. switch (clk_id) {
  562. case MCASP_CLK_HCLK_AHCLK:
  563. mcasp_clr_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG,
  564. AHCLKXE);
  565. mcasp_clr_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG,
  566. AHCLKRE);
  567. clear_bit(PIN_BIT_AHCLKX, &mcasp->pdir);
  568. break;
  569. case MCASP_CLK_HCLK_AUXCLK:
  570. mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG,
  571. AHCLKXE);
  572. mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG,
  573. AHCLKRE);
  574. set_bit(PIN_BIT_AHCLKX, &mcasp->pdir);
  575. break;
  576. default:
  577. dev_err(mcasp->dev, "Invalid clk id: %d\n", clk_id);
  578. goto out;
  579. }
  580. } else {
  581. /* Select AUXCLK as HCLK */
  582. mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG, AHCLKXE);
  583. mcasp_set_bits(mcasp, DAVINCI_MCASP_AHCLKRCTL_REG, AHCLKRE);
  584. set_bit(PIN_BIT_AHCLKX, &mcasp->pdir);
  585. }
  586. /*
  587. * When AHCLK X/R is selected to be output it means that the HCLK is
  588. * the same clock - coming via AUXCLK.
  589. */
  590. mcasp->sysclk_freq = freq;
  591. out:
  592. pm_runtime_put(mcasp->dev);
  593. return 0;
  594. }
  595. /* All serializers must have equal number of channels */
  596. static int davinci_mcasp_ch_constraint(struct davinci_mcasp *mcasp, int stream,
  597. int serializers)
  598. {
  599. struct snd_pcm_hw_constraint_list *cl = &mcasp->chconstr[stream];
  600. unsigned int *list = (unsigned int *) cl->list;
  601. int slots = mcasp->tdm_slots;
  602. int i, count = 0;
  603. if (mcasp->tdm_mask[stream])
  604. slots = hweight32(mcasp->tdm_mask[stream]);
  605. for (i = 1; i <= slots; i++)
  606. list[count++] = i;
  607. for (i = 2; i <= serializers; i++)
  608. list[count++] = i*slots;
  609. cl->count = count;
  610. return 0;
  611. }
  612. static int davinci_mcasp_set_ch_constraints(struct davinci_mcasp *mcasp)
  613. {
  614. int rx_serializers = 0, tx_serializers = 0, ret, i;
  615. for (i = 0; i < mcasp->num_serializer; i++)
  616. if (mcasp->serial_dir[i] == TX_MODE)
  617. tx_serializers++;
  618. else if (mcasp->serial_dir[i] == RX_MODE)
  619. rx_serializers++;
  620. ret = davinci_mcasp_ch_constraint(mcasp, SNDRV_PCM_STREAM_PLAYBACK,
  621. tx_serializers);
  622. if (ret)
  623. return ret;
  624. ret = davinci_mcasp_ch_constraint(mcasp, SNDRV_PCM_STREAM_CAPTURE,
  625. rx_serializers);
  626. return ret;
  627. }
  628. static int davinci_mcasp_set_tdm_slot(struct snd_soc_dai *dai,
  629. unsigned int tx_mask,
  630. unsigned int rx_mask,
  631. int slots, int slot_width)
  632. {
  633. struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
  634. if (mcasp->op_mode == DAVINCI_MCASP_DIT_MODE)
  635. return 0;
  636. dev_dbg(mcasp->dev,
  637. "%s() tx_mask 0x%08x rx_mask 0x%08x slots %d width %d\n",
  638. __func__, tx_mask, rx_mask, slots, slot_width);
  639. if (tx_mask >= (1<<slots) || rx_mask >= (1<<slots)) {
  640. dev_err(mcasp->dev,
  641. "Bad tdm mask tx: 0x%08x rx: 0x%08x slots %d\n",
  642. tx_mask, rx_mask, slots);
  643. return -EINVAL;
  644. }
  645. if (slot_width &&
  646. (slot_width < 8 || slot_width > 32 || slot_width % 4 != 0)) {
  647. dev_err(mcasp->dev, "%s: Unsupported slot_width %d\n",
  648. __func__, slot_width);
  649. return -EINVAL;
  650. }
  651. mcasp->tdm_slots = slots;
  652. mcasp->tdm_mask[SNDRV_PCM_STREAM_PLAYBACK] = tx_mask;
  653. mcasp->tdm_mask[SNDRV_PCM_STREAM_CAPTURE] = rx_mask;
  654. mcasp->slot_width = slot_width;
  655. return davinci_mcasp_set_ch_constraints(mcasp);
  656. }
  657. static int davinci_config_channel_size(struct davinci_mcasp *mcasp,
  658. int sample_width)
  659. {
  660. u32 fmt;
  661. u32 tx_rotate, rx_rotate, slot_width;
  662. u32 mask = (1ULL << sample_width) - 1;
  663. if (mcasp->slot_width)
  664. slot_width = mcasp->slot_width;
  665. else if (mcasp->max_format_width)
  666. slot_width = mcasp->max_format_width;
  667. else
  668. slot_width = sample_width;
  669. /*
  670. * TX rotation:
  671. * right aligned formats: rotate w/ slot_width
  672. * left aligned formats: rotate w/ sample_width
  673. *
  674. * RX rotation:
  675. * right aligned formats: no rotation needed
  676. * left aligned formats: rotate w/ (slot_width - sample_width)
  677. */
  678. if ((mcasp->dai_fmt & SND_SOC_DAIFMT_FORMAT_MASK) ==
  679. SND_SOC_DAIFMT_RIGHT_J) {
  680. tx_rotate = (slot_width / 4) & 0x7;
  681. rx_rotate = 0;
  682. } else {
  683. tx_rotate = (sample_width / 4) & 0x7;
  684. rx_rotate = (slot_width - sample_width) / 4;
  685. }
  686. /* mapping of the XSSZ bit-field as described in the datasheet */
  687. fmt = (slot_width >> 1) - 1;
  688. if (mcasp->op_mode != DAVINCI_MCASP_DIT_MODE) {
  689. mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, RXSSZ(fmt),
  690. RXSSZ(0x0F));
  691. mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXSSZ(fmt),
  692. TXSSZ(0x0F));
  693. mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXROT(tx_rotate),
  694. TXROT(7));
  695. mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, RXROT(rx_rotate),
  696. RXROT(7));
  697. mcasp_set_reg(mcasp, DAVINCI_MCASP_RXMASK_REG, mask);
  698. } else {
  699. /*
  700. * according to the TRM it should be TXROT=0, this one works:
  701. * 16 bit to 23-8 (TXROT=6, rotate 24 bits)
  702. * 24 bit to 23-0 (TXROT=0, rotate 0 bits)
  703. *
  704. * TXROT = 0 only works with 24bit samples
  705. */
  706. tx_rotate = (sample_width / 4 + 2) & 0x7;
  707. mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXROT(tx_rotate),
  708. TXROT(7));
  709. mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXSSZ(15),
  710. TXSSZ(0x0F));
  711. }
  712. mcasp_set_reg(mcasp, DAVINCI_MCASP_TXMASK_REG, mask);
  713. return 0;
  714. }
  715. static int mcasp_common_hw_param(struct davinci_mcasp *mcasp, int stream,
  716. int period_words, int channels)
  717. {
  718. struct snd_dmaengine_dai_dma_data *dma_data = &mcasp->dma_data[stream];
  719. int i;
  720. u8 tx_ser = 0;
  721. u8 rx_ser = 0;
  722. u8 slots = mcasp->tdm_slots;
  723. u8 max_active_serializers, max_rx_serializers, max_tx_serializers;
  724. int active_serializers, numevt;
  725. u32 reg;
  726. /* In DIT mode we only allow maximum of one serializers for now */
  727. if (mcasp->op_mode == DAVINCI_MCASP_DIT_MODE)
  728. max_active_serializers = 1;
  729. else
  730. max_active_serializers = (channels + slots - 1) / slots;
  731. /* Default configuration */
  732. if (mcasp->version < MCASP_VERSION_3)
  733. mcasp_set_bits(mcasp, DAVINCI_MCASP_PWREMUMGT_REG, MCASP_SOFT);
  734. if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
  735. mcasp_set_reg(mcasp, DAVINCI_MCASP_TXSTAT_REG, 0xFFFFFFFF);
  736. mcasp_clr_bits(mcasp, DAVINCI_MCASP_XEVTCTL_REG, TXDATADMADIS);
  737. max_tx_serializers = max_active_serializers;
  738. max_rx_serializers =
  739. mcasp->active_serializers[SNDRV_PCM_STREAM_CAPTURE];
  740. } else {
  741. mcasp_set_reg(mcasp, DAVINCI_MCASP_RXSTAT_REG, 0xFFFFFFFF);
  742. mcasp_clr_bits(mcasp, DAVINCI_MCASP_REVTCTL_REG, RXDATADMADIS);
  743. max_tx_serializers =
  744. mcasp->active_serializers[SNDRV_PCM_STREAM_PLAYBACK];
  745. max_rx_serializers = max_active_serializers;
  746. }
  747. for (i = 0; i < mcasp->num_serializer; i++) {
  748. mcasp_set_bits(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
  749. mcasp->serial_dir[i]);
  750. if (mcasp->serial_dir[i] == TX_MODE &&
  751. tx_ser < max_tx_serializers) {
  752. mcasp_mod_bits(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
  753. mcasp->dismod, DISMOD_MASK);
  754. set_bit(PIN_BIT_AXR(i), &mcasp->pdir);
  755. tx_ser++;
  756. } else if (mcasp->serial_dir[i] == RX_MODE &&
  757. rx_ser < max_rx_serializers) {
  758. clear_bit(PIN_BIT_AXR(i), &mcasp->pdir);
  759. rx_ser++;
  760. } else {
  761. /* Inactive or unused pin, set it to inactive */
  762. mcasp_mod_bits(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
  763. SRMOD_INACTIVE, SRMOD_MASK);
  764. /* If unused, set DISMOD for the pin */
  765. if (mcasp->serial_dir[i] != INACTIVE_MODE)
  766. mcasp_mod_bits(mcasp,
  767. DAVINCI_MCASP_XRSRCTL_REG(i),
  768. mcasp->dismod, DISMOD_MASK);
  769. clear_bit(PIN_BIT_AXR(i), &mcasp->pdir);
  770. }
  771. }
  772. if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
  773. active_serializers = tx_ser;
  774. numevt = mcasp->txnumevt;
  775. reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
  776. } else {
  777. active_serializers = rx_ser;
  778. numevt = mcasp->rxnumevt;
  779. reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
  780. }
  781. if (active_serializers < max_active_serializers) {
  782. dev_warn(mcasp->dev, "stream has more channels (%d) than are "
  783. "enabled in mcasp (%d)\n", channels,
  784. active_serializers * slots);
  785. return -EINVAL;
  786. }
  787. /* AFIFO is not in use */
  788. if (!numevt) {
  789. /* Configure the burst size for platform drivers */
  790. if (active_serializers > 1) {
  791. /*
  792. * If more than one serializers are in use we have one
  793. * DMA request to provide data for all serializers.
  794. * For example if three serializers are enabled the DMA
  795. * need to transfer three words per DMA request.
  796. */
  797. dma_data->maxburst = active_serializers;
  798. } else {
  799. dma_data->maxburst = 0;
  800. }
  801. goto out;
  802. }
  803. if (period_words % active_serializers) {
  804. dev_err(mcasp->dev, "Invalid combination of period words and "
  805. "active serializers: %d, %d\n", period_words,
  806. active_serializers);
  807. return -EINVAL;
  808. }
  809. /*
  810. * Calculate the optimal AFIFO depth for platform side:
  811. * The number of words for numevt need to be in steps of active
  812. * serializers.
  813. */
  814. numevt = (numevt / active_serializers) * active_serializers;
  815. while (period_words % numevt && numevt > 0)
  816. numevt -= active_serializers;
  817. if (numevt <= 0)
  818. numevt = active_serializers;
  819. mcasp_mod_bits(mcasp, reg, active_serializers, NUMDMA_MASK);
  820. mcasp_mod_bits(mcasp, reg, NUMEVT(numevt), NUMEVT_MASK);
  821. /* Configure the burst size for platform drivers */
  822. if (numevt == 1)
  823. numevt = 0;
  824. dma_data->maxburst = numevt;
  825. out:
  826. mcasp->active_serializers[stream] = active_serializers;
  827. return 0;
  828. }
  829. static int mcasp_i2s_hw_param(struct davinci_mcasp *mcasp, int stream,
  830. int channels)
  831. {
  832. int i, active_slots;
  833. int total_slots;
  834. int active_serializers;
  835. u32 mask = 0;
  836. u32 busel = 0;
  837. total_slots = mcasp->tdm_slots;
  838. /*
  839. * If more than one serializer is needed, then use them with
  840. * all the specified tdm_slots. Otherwise, one serializer can
  841. * cope with the transaction using just as many slots as there
  842. * are channels in the stream.
  843. */
  844. if (mcasp->tdm_mask[stream]) {
  845. active_slots = hweight32(mcasp->tdm_mask[stream]);
  846. active_serializers = (channels + active_slots - 1) /
  847. active_slots;
  848. if (active_serializers == 1)
  849. active_slots = channels;
  850. for (i = 0; i < total_slots; i++) {
  851. if ((1 << i) & mcasp->tdm_mask[stream]) {
  852. mask |= (1 << i);
  853. if (--active_slots <= 0)
  854. break;
  855. }
  856. }
  857. } else {
  858. active_serializers = (channels + total_slots - 1) / total_slots;
  859. if (active_serializers == 1)
  860. active_slots = channels;
  861. else
  862. active_slots = total_slots;
  863. for (i = 0; i < active_slots; i++)
  864. mask |= (1 << i);
  865. }
  866. mcasp_clr_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, TX_ASYNC);
  867. if (!mcasp->dat_port)
  868. busel = TXSEL;
  869. if (stream == SNDRV_PCM_STREAM_PLAYBACK) {
  870. mcasp_set_reg(mcasp, DAVINCI_MCASP_TXTDM_REG, mask);
  871. mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, busel | TXORD);
  872. mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG,
  873. FSXMOD(total_slots), FSXMOD(0x1FF));
  874. } else if (stream == SNDRV_PCM_STREAM_CAPTURE) {
  875. mcasp_set_reg(mcasp, DAVINCI_MCASP_RXTDM_REG, mask);
  876. mcasp_set_bits(mcasp, DAVINCI_MCASP_RXFMT_REG, busel | RXORD);
  877. mcasp_mod_bits(mcasp, DAVINCI_MCASP_RXFMCTL_REG,
  878. FSRMOD(total_slots), FSRMOD(0x1FF));
  879. /*
  880. * If McASP is set to be TX/RX synchronous and the playback is
  881. * not running already we need to configure the TX slots in
  882. * order to have correct FSX on the bus
  883. */
  884. if (mcasp_is_synchronous(mcasp) && !mcasp->channels)
  885. mcasp_mod_bits(mcasp, DAVINCI_MCASP_TXFMCTL_REG,
  886. FSXMOD(total_slots), FSXMOD(0x1FF));
  887. }
  888. return 0;
  889. }
  890. /* S/PDIF */
  891. static int mcasp_dit_hw_param(struct davinci_mcasp *mcasp,
  892. unsigned int rate)
  893. {
  894. u8 *cs_bytes = (u8 *)&mcasp->iec958_status;
  895. if (!mcasp->dat_port)
  896. mcasp_set_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXSEL);
  897. else
  898. mcasp_clr_bits(mcasp, DAVINCI_MCASP_TXFMT_REG, TXSEL);
  899. /* Set TX frame synch : DIT Mode, 1 bit width, internal, rising edge */
  900. mcasp_set_reg(mcasp, DAVINCI_MCASP_TXFMCTL_REG, AFSXE | FSXMOD(0x180));
  901. mcasp_set_reg(mcasp, DAVINCI_MCASP_TXMASK_REG, 0xFFFF);
  902. /* Set the TX tdm : for all the slots */
  903. mcasp_set_reg(mcasp, DAVINCI_MCASP_TXTDM_REG, 0xFFFFFFFF);
  904. /* Set the TX clock controls : div = 1 and internal */
  905. mcasp_set_bits(mcasp, DAVINCI_MCASP_ACLKXCTL_REG, ACLKXE | TX_ASYNC);
  906. mcasp_clr_bits(mcasp, DAVINCI_MCASP_XEVTCTL_REG, TXDATADMADIS);
  907. /* Set S/PDIF channel status bits */
  908. cs_bytes[3] &= ~IEC958_AES3_CON_FS;
  909. switch (rate) {
  910. case 22050:
  911. cs_bytes[3] |= IEC958_AES3_CON_FS_22050;
  912. break;
  913. case 24000:
  914. cs_bytes[3] |= IEC958_AES3_CON_FS_24000;
  915. break;
  916. case 32000:
  917. cs_bytes[3] |= IEC958_AES3_CON_FS_32000;
  918. break;
  919. case 44100:
  920. cs_bytes[3] |= IEC958_AES3_CON_FS_44100;
  921. break;
  922. case 48000:
  923. cs_bytes[3] |= IEC958_AES3_CON_FS_48000;
  924. break;
  925. case 88200:
  926. cs_bytes[3] |= IEC958_AES3_CON_FS_88200;
  927. break;
  928. case 96000:
  929. cs_bytes[3] |= IEC958_AES3_CON_FS_96000;
  930. break;
  931. case 176400:
  932. cs_bytes[3] |= IEC958_AES3_CON_FS_176400;
  933. break;
  934. case 192000:
  935. cs_bytes[3] |= IEC958_AES3_CON_FS_192000;
  936. break;
  937. default:
  938. dev_err(mcasp->dev, "unsupported sampling rate: %d\n", rate);
  939. return -EINVAL;
  940. }
  941. mcasp_set_reg(mcasp, DAVINCI_MCASP_DITCSRA_REG, mcasp->iec958_status);
  942. mcasp_set_reg(mcasp, DAVINCI_MCASP_DITCSRB_REG, mcasp->iec958_status);
  943. /* Enable the DIT */
  944. mcasp_set_bits(mcasp, DAVINCI_MCASP_TXDITCTL_REG, DITEN);
  945. return 0;
  946. }
  947. static int davinci_mcasp_calc_clk_div(struct davinci_mcasp *mcasp,
  948. unsigned int sysclk_freq,
  949. unsigned int bclk_freq, bool set)
  950. {
  951. u32 reg = mcasp_get_reg(mcasp, DAVINCI_MCASP_AHCLKXCTL_REG);
  952. int div = sysclk_freq / bclk_freq;
  953. int rem = sysclk_freq % bclk_freq;
  954. int error_ppm;
  955. int aux_div = 1;
  956. if (div > (ACLKXDIV_MASK + 1)) {
  957. if (reg & AHCLKXE) {
  958. aux_div = div / (ACLKXDIV_MASK + 1);
  959. if (div % (ACLKXDIV_MASK + 1))
  960. aux_div++;
  961. sysclk_freq /= aux_div;
  962. div = sysclk_freq / bclk_freq;
  963. rem = sysclk_freq % bclk_freq;
  964. } else if (set) {
  965. dev_warn(mcasp->dev, "Too fast reference clock (%u)\n",
  966. sysclk_freq);
  967. }
  968. }
  969. if (rem != 0) {
  970. if (div == 0 ||
  971. ((sysclk_freq / div) - bclk_freq) >
  972. (bclk_freq - (sysclk_freq / (div+1)))) {
  973. div++;
  974. rem = rem - bclk_freq;
  975. }
  976. }
  977. error_ppm = (div*1000000 + (int)div64_long(1000000LL*rem,
  978. (int)bclk_freq)) / div - 1000000;
  979. if (set) {
  980. if (error_ppm)
  981. dev_info(mcasp->dev, "Sample-rate is off by %d PPM\n",
  982. error_ppm);
  983. __davinci_mcasp_set_clkdiv(mcasp, MCASP_CLKDIV_BCLK, div, 0);
  984. if (reg & AHCLKXE)
  985. __davinci_mcasp_set_clkdiv(mcasp, MCASP_CLKDIV_AUXCLK,
  986. aux_div, 0);
  987. }
  988. return error_ppm;
  989. }
  990. static inline u32 davinci_mcasp_tx_delay(struct davinci_mcasp *mcasp)
  991. {
  992. if (!mcasp->txnumevt)
  993. return 0;
  994. return mcasp_get_reg(mcasp, mcasp->fifo_base + MCASP_WFIFOSTS_OFFSET);
  995. }
  996. static inline u32 davinci_mcasp_rx_delay(struct davinci_mcasp *mcasp)
  997. {
  998. if (!mcasp->rxnumevt)
  999. return 0;
  1000. return mcasp_get_reg(mcasp, mcasp->fifo_base + MCASP_RFIFOSTS_OFFSET);
  1001. }
  1002. static snd_pcm_sframes_t davinci_mcasp_delay(
  1003. struct snd_pcm_substream *substream,
  1004. struct snd_soc_dai *cpu_dai)
  1005. {
  1006. struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
  1007. u32 fifo_use;
  1008. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  1009. fifo_use = davinci_mcasp_tx_delay(mcasp);
  1010. else
  1011. fifo_use = davinci_mcasp_rx_delay(mcasp);
  1012. /*
  1013. * Divide the used locations with the channel count to get the
  1014. * FIFO usage in samples (don't care about partial samples in the
  1015. * buffer).
  1016. */
  1017. return fifo_use / substream->runtime->channels;
  1018. }
  1019. static int davinci_mcasp_hw_params(struct snd_pcm_substream *substream,
  1020. struct snd_pcm_hw_params *params,
  1021. struct snd_soc_dai *cpu_dai)
  1022. {
  1023. struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
  1024. int word_length;
  1025. int channels = params_channels(params);
  1026. int period_size = params_period_size(params);
  1027. int ret;
  1028. switch (params_format(params)) {
  1029. case SNDRV_PCM_FORMAT_U8:
  1030. case SNDRV_PCM_FORMAT_S8:
  1031. word_length = 8;
  1032. break;
  1033. case SNDRV_PCM_FORMAT_U16_LE:
  1034. case SNDRV_PCM_FORMAT_S16_LE:
  1035. word_length = 16;
  1036. break;
  1037. case SNDRV_PCM_FORMAT_U24_3LE:
  1038. case SNDRV_PCM_FORMAT_S24_3LE:
  1039. word_length = 24;
  1040. break;
  1041. case SNDRV_PCM_FORMAT_U24_LE:
  1042. case SNDRV_PCM_FORMAT_S24_LE:
  1043. word_length = 24;
  1044. break;
  1045. case SNDRV_PCM_FORMAT_U32_LE:
  1046. case SNDRV_PCM_FORMAT_S32_LE:
  1047. word_length = 32;
  1048. break;
  1049. default:
  1050. printk(KERN_WARNING "davinci-mcasp: unsupported PCM format");
  1051. return -EINVAL;
  1052. }
  1053. ret = davinci_mcasp_set_dai_fmt(cpu_dai, mcasp->dai_fmt);
  1054. if (ret)
  1055. return ret;
  1056. /*
  1057. * If mcasp is BCLK master, and a BCLK divider was not provided by
  1058. * the machine driver, we need to calculate the ratio.
  1059. */
  1060. if (mcasp->bclk_master && mcasp->bclk_div == 0 && mcasp->sysclk_freq) {
  1061. int slots = mcasp->tdm_slots;
  1062. int rate = params_rate(params);
  1063. int sbits = params_width(params);
  1064. unsigned int bclk_target;
  1065. if (mcasp->slot_width)
  1066. sbits = mcasp->slot_width;
  1067. if (mcasp->op_mode == DAVINCI_MCASP_IIS_MODE)
  1068. bclk_target = rate * sbits * slots;
  1069. else
  1070. bclk_target = rate * 128;
  1071. davinci_mcasp_calc_clk_div(mcasp, mcasp->sysclk_freq,
  1072. bclk_target, true);
  1073. }
  1074. ret = mcasp_common_hw_param(mcasp, substream->stream,
  1075. period_size * channels, channels);
  1076. if (ret)
  1077. return ret;
  1078. if (mcasp->op_mode == DAVINCI_MCASP_DIT_MODE)
  1079. ret = mcasp_dit_hw_param(mcasp, params_rate(params));
  1080. else
  1081. ret = mcasp_i2s_hw_param(mcasp, substream->stream,
  1082. channels);
  1083. if (ret)
  1084. return ret;
  1085. davinci_config_channel_size(mcasp, word_length);
  1086. if (mcasp->op_mode == DAVINCI_MCASP_IIS_MODE) {
  1087. mcasp->channels = channels;
  1088. if (!mcasp->max_format_width)
  1089. mcasp->max_format_width = word_length;
  1090. }
  1091. return 0;
  1092. }
  1093. static int davinci_mcasp_trigger(struct snd_pcm_substream *substream,
  1094. int cmd, struct snd_soc_dai *cpu_dai)
  1095. {
  1096. struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
  1097. int ret = 0;
  1098. switch (cmd) {
  1099. case SNDRV_PCM_TRIGGER_RESUME:
  1100. case SNDRV_PCM_TRIGGER_START:
  1101. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  1102. davinci_mcasp_start(mcasp, substream->stream);
  1103. break;
  1104. case SNDRV_PCM_TRIGGER_SUSPEND:
  1105. case SNDRV_PCM_TRIGGER_STOP:
  1106. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  1107. davinci_mcasp_stop(mcasp, substream->stream);
  1108. break;
  1109. default:
  1110. ret = -EINVAL;
  1111. }
  1112. return ret;
  1113. }
  1114. static int davinci_mcasp_hw_rule_slot_width(struct snd_pcm_hw_params *params,
  1115. struct snd_pcm_hw_rule *rule)
  1116. {
  1117. struct davinci_mcasp_ruledata *rd = rule->private;
  1118. struct snd_mask *fmt = hw_param_mask(params, SNDRV_PCM_HW_PARAM_FORMAT);
  1119. struct snd_mask nfmt;
  1120. int i, slot_width;
  1121. snd_mask_none(&nfmt);
  1122. slot_width = rd->mcasp->slot_width;
  1123. for (i = 0; i <= SNDRV_PCM_FORMAT_LAST; i++) {
  1124. if (snd_mask_test(fmt, i)) {
  1125. if (snd_pcm_format_width(i) <= slot_width) {
  1126. snd_mask_set(&nfmt, i);
  1127. }
  1128. }
  1129. }
  1130. return snd_mask_refine(fmt, &nfmt);
  1131. }
  1132. static int davinci_mcasp_hw_rule_format_width(struct snd_pcm_hw_params *params,
  1133. struct snd_pcm_hw_rule *rule)
  1134. {
  1135. struct davinci_mcasp_ruledata *rd = rule->private;
  1136. struct snd_mask *fmt = hw_param_mask(params, SNDRV_PCM_HW_PARAM_FORMAT);
  1137. struct snd_mask nfmt;
  1138. int i, format_width;
  1139. snd_mask_none(&nfmt);
  1140. format_width = rd->mcasp->max_format_width;
  1141. for (i = 0; i <= SNDRV_PCM_FORMAT_LAST; i++) {
  1142. if (snd_mask_test(fmt, i)) {
  1143. if (snd_pcm_format_width(i) == format_width) {
  1144. snd_mask_set(&nfmt, i);
  1145. }
  1146. }
  1147. }
  1148. return snd_mask_refine(fmt, &nfmt);
  1149. }
  1150. static const unsigned int davinci_mcasp_dai_rates[] = {
  1151. 8000, 11025, 16000, 22050, 32000, 44100, 48000, 64000,
  1152. 88200, 96000, 176400, 192000,
  1153. };
  1154. #define DAVINCI_MAX_RATE_ERROR_PPM 1000
  1155. static int davinci_mcasp_hw_rule_rate(struct snd_pcm_hw_params *params,
  1156. struct snd_pcm_hw_rule *rule)
  1157. {
  1158. struct davinci_mcasp_ruledata *rd = rule->private;
  1159. struct snd_interval *ri =
  1160. hw_param_interval(params, SNDRV_PCM_HW_PARAM_RATE);
  1161. int sbits = params_width(params);
  1162. int slots = rd->mcasp->tdm_slots;
  1163. struct snd_interval range;
  1164. int i;
  1165. if (rd->mcasp->slot_width)
  1166. sbits = rd->mcasp->slot_width;
  1167. snd_interval_any(&range);
  1168. range.empty = 1;
  1169. for (i = 0; i < ARRAY_SIZE(davinci_mcasp_dai_rates); i++) {
  1170. if (snd_interval_test(ri, davinci_mcasp_dai_rates[i])) {
  1171. uint bclk_freq = sbits * slots *
  1172. davinci_mcasp_dai_rates[i];
  1173. unsigned int sysclk_freq;
  1174. int ppm;
  1175. if (rd->mcasp->auxclk_fs_ratio)
  1176. sysclk_freq = davinci_mcasp_dai_rates[i] *
  1177. rd->mcasp->auxclk_fs_ratio;
  1178. else
  1179. sysclk_freq = rd->mcasp->sysclk_freq;
  1180. ppm = davinci_mcasp_calc_clk_div(rd->mcasp, sysclk_freq,
  1181. bclk_freq, false);
  1182. if (abs(ppm) < DAVINCI_MAX_RATE_ERROR_PPM) {
  1183. if (range.empty) {
  1184. range.min = davinci_mcasp_dai_rates[i];
  1185. range.empty = 0;
  1186. }
  1187. range.max = davinci_mcasp_dai_rates[i];
  1188. }
  1189. }
  1190. }
  1191. dev_dbg(rd->mcasp->dev,
  1192. "Frequencies %d-%d -> %d-%d for %d sbits and %d tdm slots\n",
  1193. ri->min, ri->max, range.min, range.max, sbits, slots);
  1194. return snd_interval_refine(hw_param_interval(params, rule->var),
  1195. &range);
  1196. }
  1197. static int davinci_mcasp_hw_rule_format(struct snd_pcm_hw_params *params,
  1198. struct snd_pcm_hw_rule *rule)
  1199. {
  1200. struct davinci_mcasp_ruledata *rd = rule->private;
  1201. struct snd_mask *fmt = hw_param_mask(params, SNDRV_PCM_HW_PARAM_FORMAT);
  1202. struct snd_mask nfmt;
  1203. int rate = params_rate(params);
  1204. int slots = rd->mcasp->tdm_slots;
  1205. int i, count = 0;
  1206. snd_mask_none(&nfmt);
  1207. for (i = 0; i <= SNDRV_PCM_FORMAT_LAST; i++) {
  1208. if (snd_mask_test(fmt, i)) {
  1209. uint sbits = snd_pcm_format_width(i);
  1210. unsigned int sysclk_freq;
  1211. int ppm;
  1212. if (rd->mcasp->auxclk_fs_ratio)
  1213. sysclk_freq = rate *
  1214. rd->mcasp->auxclk_fs_ratio;
  1215. else
  1216. sysclk_freq = rd->mcasp->sysclk_freq;
  1217. if (rd->mcasp->slot_width)
  1218. sbits = rd->mcasp->slot_width;
  1219. ppm = davinci_mcasp_calc_clk_div(rd->mcasp, sysclk_freq,
  1220. sbits * slots * rate,
  1221. false);
  1222. if (abs(ppm) < DAVINCI_MAX_RATE_ERROR_PPM) {
  1223. snd_mask_set(&nfmt, i);
  1224. count++;
  1225. }
  1226. }
  1227. }
  1228. dev_dbg(rd->mcasp->dev,
  1229. "%d possible sample format for %d Hz and %d tdm slots\n",
  1230. count, rate, slots);
  1231. return snd_mask_refine(fmt, &nfmt);
  1232. }
  1233. static int davinci_mcasp_hw_rule_min_periodsize(
  1234. struct snd_pcm_hw_params *params, struct snd_pcm_hw_rule *rule)
  1235. {
  1236. struct snd_interval *period_size = hw_param_interval(params,
  1237. SNDRV_PCM_HW_PARAM_PERIOD_SIZE);
  1238. struct snd_interval frames;
  1239. snd_interval_any(&frames);
  1240. frames.min = 64;
  1241. frames.integer = 1;
  1242. return snd_interval_refine(period_size, &frames);
  1243. }
  1244. static int davinci_mcasp_startup(struct snd_pcm_substream *substream,
  1245. struct snd_soc_dai *cpu_dai)
  1246. {
  1247. struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
  1248. struct davinci_mcasp_ruledata *ruledata =
  1249. &mcasp->ruledata[substream->stream];
  1250. u32 max_channels = 0;
  1251. int i, dir, ret;
  1252. int tdm_slots = mcasp->tdm_slots;
  1253. /* Do not allow more then one stream per direction */
  1254. if (mcasp->substreams[substream->stream])
  1255. return -EBUSY;
  1256. mcasp->substreams[substream->stream] = substream;
  1257. if (mcasp->tdm_mask[substream->stream])
  1258. tdm_slots = hweight32(mcasp->tdm_mask[substream->stream]);
  1259. if (mcasp->op_mode == DAVINCI_MCASP_DIT_MODE)
  1260. return 0;
  1261. /*
  1262. * Limit the maximum allowed channels for the first stream:
  1263. * number of serializers for the direction * tdm slots per serializer
  1264. */
  1265. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  1266. dir = TX_MODE;
  1267. else
  1268. dir = RX_MODE;
  1269. for (i = 0; i < mcasp->num_serializer; i++) {
  1270. if (mcasp->serial_dir[i] == dir)
  1271. max_channels++;
  1272. }
  1273. ruledata->serializers = max_channels;
  1274. ruledata->mcasp = mcasp;
  1275. max_channels *= tdm_slots;
  1276. /*
  1277. * If the already active stream has less channels than the calculated
  1278. * limit based on the seirializers * tdm_slots, and only one serializer
  1279. * is in use we need to use that as a constraint for the second stream.
  1280. * Otherwise (first stream or less allowed channels or more than one
  1281. * serializer in use) we use the calculated constraint.
  1282. */
  1283. if (mcasp->channels && mcasp->channels < max_channels &&
  1284. ruledata->serializers == 1)
  1285. max_channels = mcasp->channels;
  1286. /*
  1287. * But we can always allow channels upto the amount of
  1288. * the available tdm_slots.
  1289. */
  1290. if (max_channels < tdm_slots)
  1291. max_channels = tdm_slots;
  1292. snd_pcm_hw_constraint_minmax(substream->runtime,
  1293. SNDRV_PCM_HW_PARAM_CHANNELS,
  1294. 0, max_channels);
  1295. snd_pcm_hw_constraint_list(substream->runtime,
  1296. 0, SNDRV_PCM_HW_PARAM_CHANNELS,
  1297. &mcasp->chconstr[substream->stream]);
  1298. if (mcasp->max_format_width) {
  1299. /*
  1300. * Only allow formats which require same amount of bits on the
  1301. * bus as the currently running stream
  1302. */
  1303. ret = snd_pcm_hw_rule_add(substream->runtime, 0,
  1304. SNDRV_PCM_HW_PARAM_FORMAT,
  1305. davinci_mcasp_hw_rule_format_width,
  1306. ruledata,
  1307. SNDRV_PCM_HW_PARAM_FORMAT, -1);
  1308. if (ret)
  1309. return ret;
  1310. }
  1311. else if (mcasp->slot_width) {
  1312. /* Only allow formats require <= slot_width bits on the bus */
  1313. ret = snd_pcm_hw_rule_add(substream->runtime, 0,
  1314. SNDRV_PCM_HW_PARAM_FORMAT,
  1315. davinci_mcasp_hw_rule_slot_width,
  1316. ruledata,
  1317. SNDRV_PCM_HW_PARAM_FORMAT, -1);
  1318. if (ret)
  1319. return ret;
  1320. }
  1321. /*
  1322. * If we rely on implicit BCLK divider setting we should
  1323. * set constraints based on what we can provide.
  1324. */
  1325. if (mcasp->bclk_master && mcasp->bclk_div == 0 && mcasp->sysclk_freq) {
  1326. ret = snd_pcm_hw_rule_add(substream->runtime, 0,
  1327. SNDRV_PCM_HW_PARAM_RATE,
  1328. davinci_mcasp_hw_rule_rate,
  1329. ruledata,
  1330. SNDRV_PCM_HW_PARAM_FORMAT, -1);
  1331. if (ret)
  1332. return ret;
  1333. ret = snd_pcm_hw_rule_add(substream->runtime, 0,
  1334. SNDRV_PCM_HW_PARAM_FORMAT,
  1335. davinci_mcasp_hw_rule_format,
  1336. ruledata,
  1337. SNDRV_PCM_HW_PARAM_RATE, -1);
  1338. if (ret)
  1339. return ret;
  1340. }
  1341. snd_pcm_hw_rule_add(substream->runtime, 0,
  1342. SNDRV_PCM_HW_PARAM_PERIOD_SIZE,
  1343. davinci_mcasp_hw_rule_min_periodsize, NULL,
  1344. SNDRV_PCM_HW_PARAM_PERIOD_SIZE, -1);
  1345. return 0;
  1346. }
  1347. static void davinci_mcasp_shutdown(struct snd_pcm_substream *substream,
  1348. struct snd_soc_dai *cpu_dai)
  1349. {
  1350. struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
  1351. mcasp->substreams[substream->stream] = NULL;
  1352. mcasp->active_serializers[substream->stream] = 0;
  1353. if (mcasp->op_mode == DAVINCI_MCASP_DIT_MODE)
  1354. return;
  1355. if (!snd_soc_dai_active(cpu_dai)) {
  1356. mcasp->channels = 0;
  1357. mcasp->max_format_width = 0;
  1358. }
  1359. }
  1360. static const struct snd_soc_dai_ops davinci_mcasp_dai_ops = {
  1361. .startup = davinci_mcasp_startup,
  1362. .shutdown = davinci_mcasp_shutdown,
  1363. .trigger = davinci_mcasp_trigger,
  1364. .delay = davinci_mcasp_delay,
  1365. .hw_params = davinci_mcasp_hw_params,
  1366. .set_fmt = davinci_mcasp_set_dai_fmt,
  1367. .set_clkdiv = davinci_mcasp_set_clkdiv,
  1368. .set_sysclk = davinci_mcasp_set_sysclk,
  1369. .set_tdm_slot = davinci_mcasp_set_tdm_slot,
  1370. };
  1371. static int davinci_mcasp_iec958_info(struct snd_kcontrol *kcontrol,
  1372. struct snd_ctl_elem_info *uinfo)
  1373. {
  1374. uinfo->type = SNDRV_CTL_ELEM_TYPE_IEC958;
  1375. uinfo->count = 1;
  1376. return 0;
  1377. }
  1378. static int davinci_mcasp_iec958_get(struct snd_kcontrol *kcontrol,
  1379. struct snd_ctl_elem_value *uctl)
  1380. {
  1381. struct snd_soc_dai *cpu_dai = snd_kcontrol_chip(kcontrol);
  1382. struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
  1383. memcpy(uctl->value.iec958.status, &mcasp->iec958_status,
  1384. sizeof(mcasp->iec958_status));
  1385. return 0;
  1386. }
  1387. static int davinci_mcasp_iec958_put(struct snd_kcontrol *kcontrol,
  1388. struct snd_ctl_elem_value *uctl)
  1389. {
  1390. struct snd_soc_dai *cpu_dai = snd_kcontrol_chip(kcontrol);
  1391. struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
  1392. memcpy(&mcasp->iec958_status, uctl->value.iec958.status,
  1393. sizeof(mcasp->iec958_status));
  1394. return 0;
  1395. }
  1396. static int davinci_mcasp_iec958_con_mask_get(struct snd_kcontrol *kcontrol,
  1397. struct snd_ctl_elem_value *ucontrol)
  1398. {
  1399. struct snd_soc_dai *cpu_dai = snd_kcontrol_chip(kcontrol);
  1400. struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(cpu_dai);
  1401. memset(ucontrol->value.iec958.status, 0xff, sizeof(mcasp->iec958_status));
  1402. return 0;
  1403. }
  1404. static const struct snd_kcontrol_new davinci_mcasp_iec958_ctls[] = {
  1405. {
  1406. .access = (SNDRV_CTL_ELEM_ACCESS_READWRITE |
  1407. SNDRV_CTL_ELEM_ACCESS_VOLATILE),
  1408. .iface = SNDRV_CTL_ELEM_IFACE_PCM,
  1409. .name = SNDRV_CTL_NAME_IEC958("", PLAYBACK, DEFAULT),
  1410. .info = davinci_mcasp_iec958_info,
  1411. .get = davinci_mcasp_iec958_get,
  1412. .put = davinci_mcasp_iec958_put,
  1413. }, {
  1414. .access = SNDRV_CTL_ELEM_ACCESS_READ,
  1415. .iface = SNDRV_CTL_ELEM_IFACE_MIXER,
  1416. .name = SNDRV_CTL_NAME_IEC958("", PLAYBACK, CON_MASK),
  1417. .info = davinci_mcasp_iec958_info,
  1418. .get = davinci_mcasp_iec958_con_mask_get,
  1419. },
  1420. };
  1421. static void davinci_mcasp_init_iec958_status(struct davinci_mcasp *mcasp)
  1422. {
  1423. unsigned char *cs = (u8 *)&mcasp->iec958_status;
  1424. cs[0] = IEC958_AES0_CON_NOT_COPYRIGHT | IEC958_AES0_CON_EMPHASIS_NONE;
  1425. cs[1] = IEC958_AES1_CON_PCM_CODER;
  1426. cs[2] = IEC958_AES2_CON_SOURCE_UNSPEC | IEC958_AES2_CON_CHANNEL_UNSPEC;
  1427. cs[3] = IEC958_AES3_CON_CLOCK_1000PPM;
  1428. }
  1429. static int davinci_mcasp_dai_probe(struct snd_soc_dai *dai)
  1430. {
  1431. struct davinci_mcasp *mcasp = snd_soc_dai_get_drvdata(dai);
  1432. dai->playback_dma_data = &mcasp->dma_data[SNDRV_PCM_STREAM_PLAYBACK];
  1433. dai->capture_dma_data = &mcasp->dma_data[SNDRV_PCM_STREAM_CAPTURE];
  1434. if (mcasp->op_mode == DAVINCI_MCASP_DIT_MODE) {
  1435. davinci_mcasp_init_iec958_status(mcasp);
  1436. snd_soc_add_dai_controls(dai, davinci_mcasp_iec958_ctls,
  1437. ARRAY_SIZE(davinci_mcasp_iec958_ctls));
  1438. }
  1439. return 0;
  1440. }
  1441. #define DAVINCI_MCASP_RATES SNDRV_PCM_RATE_8000_192000
  1442. #define DAVINCI_MCASP_PCM_FMTS (SNDRV_PCM_FMTBIT_S8 | \
  1443. SNDRV_PCM_FMTBIT_U8 | \
  1444. SNDRV_PCM_FMTBIT_S16_LE | \
  1445. SNDRV_PCM_FMTBIT_U16_LE | \
  1446. SNDRV_PCM_FMTBIT_S24_LE | \
  1447. SNDRV_PCM_FMTBIT_U24_LE | \
  1448. SNDRV_PCM_FMTBIT_S24_3LE | \
  1449. SNDRV_PCM_FMTBIT_U24_3LE | \
  1450. SNDRV_PCM_FMTBIT_S32_LE | \
  1451. SNDRV_PCM_FMTBIT_U32_LE)
  1452. static struct snd_soc_dai_driver davinci_mcasp_dai[] = {
  1453. {
  1454. .name = "davinci-mcasp.0",
  1455. .probe = davinci_mcasp_dai_probe,
  1456. .playback = {
  1457. .stream_name = "IIS Playback",
  1458. .channels_min = 1,
  1459. .channels_max = 32 * 16,
  1460. .rates = DAVINCI_MCASP_RATES,
  1461. .formats = DAVINCI_MCASP_PCM_FMTS,
  1462. },
  1463. .capture = {
  1464. .stream_name = "IIS Capture",
  1465. .channels_min = 1,
  1466. .channels_max = 32 * 16,
  1467. .rates = DAVINCI_MCASP_RATES,
  1468. .formats = DAVINCI_MCASP_PCM_FMTS,
  1469. },
  1470. .ops = &davinci_mcasp_dai_ops,
  1471. .symmetric_rate = 1,
  1472. },
  1473. {
  1474. .name = "davinci-mcasp.1",
  1475. .probe = davinci_mcasp_dai_probe,
  1476. .playback = {
  1477. .stream_name = "DIT Playback",
  1478. .channels_min = 1,
  1479. .channels_max = 384,
  1480. .rates = DAVINCI_MCASP_RATES,
  1481. .formats = SNDRV_PCM_FMTBIT_S16_LE |
  1482. SNDRV_PCM_FMTBIT_S24_LE,
  1483. },
  1484. .ops = &davinci_mcasp_dai_ops,
  1485. },
  1486. };
  1487. static const struct snd_soc_component_driver davinci_mcasp_component = {
  1488. .name = "davinci-mcasp",
  1489. .legacy_dai_naming = 1,
  1490. };
  1491. /* Some HW specific values and defaults. The rest is filled in from DT. */
  1492. static struct davinci_mcasp_pdata dm646x_mcasp_pdata = {
  1493. .tx_dma_offset = 0x400,
  1494. .rx_dma_offset = 0x400,
  1495. .version = MCASP_VERSION_1,
  1496. };
  1497. static struct davinci_mcasp_pdata da830_mcasp_pdata = {
  1498. .tx_dma_offset = 0x2000,
  1499. .rx_dma_offset = 0x2000,
  1500. .version = MCASP_VERSION_2,
  1501. };
  1502. static struct davinci_mcasp_pdata am33xx_mcasp_pdata = {
  1503. .tx_dma_offset = 0,
  1504. .rx_dma_offset = 0,
  1505. .version = MCASP_VERSION_3,
  1506. };
  1507. static struct davinci_mcasp_pdata dra7_mcasp_pdata = {
  1508. /* The CFG port offset will be calculated if it is needed */
  1509. .tx_dma_offset = 0,
  1510. .rx_dma_offset = 0,
  1511. .version = MCASP_VERSION_4,
  1512. };
  1513. static struct davinci_mcasp_pdata omap_mcasp_pdata = {
  1514. .tx_dma_offset = 0x200,
  1515. .rx_dma_offset = 0,
  1516. .version = MCASP_VERSION_OMAP,
  1517. };
  1518. static const struct of_device_id mcasp_dt_ids[] = {
  1519. {
  1520. .compatible = "ti,dm646x-mcasp-audio",
  1521. .data = &dm646x_mcasp_pdata,
  1522. },
  1523. {
  1524. .compatible = "ti,da830-mcasp-audio",
  1525. .data = &da830_mcasp_pdata,
  1526. },
  1527. {
  1528. .compatible = "ti,am33xx-mcasp-audio",
  1529. .data = &am33xx_mcasp_pdata,
  1530. },
  1531. {
  1532. .compatible = "ti,dra7-mcasp-audio",
  1533. .data = &dra7_mcasp_pdata,
  1534. },
  1535. {
  1536. .compatible = "ti,omap4-mcasp-audio",
  1537. .data = &omap_mcasp_pdata,
  1538. },
  1539. { /* sentinel */ }
  1540. };
  1541. MODULE_DEVICE_TABLE(of, mcasp_dt_ids);
  1542. static int mcasp_reparent_fck(struct platform_device *pdev)
  1543. {
  1544. struct device_node *node = pdev->dev.of_node;
  1545. struct clk *gfclk, *parent_clk;
  1546. const char *parent_name;
  1547. int ret;
  1548. if (!node)
  1549. return 0;
  1550. parent_name = of_get_property(node, "fck_parent", NULL);
  1551. if (!parent_name)
  1552. return 0;
  1553. dev_warn(&pdev->dev, "Update the bindings to use assigned-clocks!\n");
  1554. gfclk = clk_get(&pdev->dev, "fck");
  1555. if (IS_ERR(gfclk)) {
  1556. dev_err(&pdev->dev, "failed to get fck\n");
  1557. return PTR_ERR(gfclk);
  1558. }
  1559. parent_clk = clk_get(NULL, parent_name);
  1560. if (IS_ERR(parent_clk)) {
  1561. dev_err(&pdev->dev, "failed to get parent clock\n");
  1562. ret = PTR_ERR(parent_clk);
  1563. goto err1;
  1564. }
  1565. ret = clk_set_parent(gfclk, parent_clk);
  1566. if (ret) {
  1567. dev_err(&pdev->dev, "failed to reparent fck\n");
  1568. goto err2;
  1569. }
  1570. err2:
  1571. clk_put(parent_clk);
  1572. err1:
  1573. clk_put(gfclk);
  1574. return ret;
  1575. }
  1576. static bool davinci_mcasp_have_gpiochip(struct davinci_mcasp *mcasp)
  1577. {
  1578. #ifdef CONFIG_OF_GPIO
  1579. return of_property_read_bool(mcasp->dev->of_node, "gpio-controller");
  1580. #else
  1581. return false;
  1582. #endif
  1583. }
  1584. static int davinci_mcasp_get_config(struct davinci_mcasp *mcasp,
  1585. struct platform_device *pdev)
  1586. {
  1587. const struct of_device_id *match = of_match_device(mcasp_dt_ids, &pdev->dev);
  1588. struct device_node *np = pdev->dev.of_node;
  1589. struct davinci_mcasp_pdata *pdata = NULL;
  1590. const u32 *of_serial_dir32;
  1591. u32 val;
  1592. int i;
  1593. if (pdev->dev.platform_data) {
  1594. pdata = pdev->dev.platform_data;
  1595. pdata->dismod = DISMOD_LOW;
  1596. goto out;
  1597. } else if (match) {
  1598. pdata = devm_kmemdup(&pdev->dev, match->data, sizeof(*pdata),
  1599. GFP_KERNEL);
  1600. if (!pdata)
  1601. return -ENOMEM;
  1602. } else {
  1603. dev_err(&pdev->dev, "No compatible match found\n");
  1604. return -EINVAL;
  1605. }
  1606. if (of_property_read_u32(np, "op-mode", &val) == 0) {
  1607. pdata->op_mode = val;
  1608. } else {
  1609. mcasp->missing_audio_param = true;
  1610. goto out;
  1611. }
  1612. if (of_property_read_u32(np, "tdm-slots", &val) == 0) {
  1613. if (val < 2 || val > 32) {
  1614. dev_err(&pdev->dev, "tdm-slots must be in rage [2-32]\n");
  1615. return -EINVAL;
  1616. }
  1617. pdata->tdm_slots = val;
  1618. } else if (pdata->op_mode == DAVINCI_MCASP_IIS_MODE) {
  1619. mcasp->missing_audio_param = true;
  1620. goto out;
  1621. }
  1622. of_serial_dir32 = of_get_property(np, "serial-dir", &val);
  1623. val /= sizeof(u32);
  1624. if (of_serial_dir32) {
  1625. u8 *of_serial_dir = devm_kzalloc(&pdev->dev,
  1626. (sizeof(*of_serial_dir) * val),
  1627. GFP_KERNEL);
  1628. if (!of_serial_dir)
  1629. return -ENOMEM;
  1630. for (i = 0; i < val; i++)
  1631. of_serial_dir[i] = be32_to_cpup(&of_serial_dir32[i]);
  1632. pdata->num_serializer = val;
  1633. pdata->serial_dir = of_serial_dir;
  1634. } else {
  1635. mcasp->missing_audio_param = true;
  1636. goto out;
  1637. }
  1638. if (of_property_read_u32(np, "tx-num-evt", &val) == 0)
  1639. pdata->txnumevt = val;
  1640. if (of_property_read_u32(np, "rx-num-evt", &val) == 0)
  1641. pdata->rxnumevt = val;
  1642. if (of_property_read_u32(np, "auxclk-fs-ratio", &val) == 0)
  1643. mcasp->auxclk_fs_ratio = val;
  1644. if (of_property_read_u32(np, "dismod", &val) == 0) {
  1645. if (val == 0 || val == 2 || val == 3) {
  1646. pdata->dismod = DISMOD_VAL(val);
  1647. } else {
  1648. dev_warn(&pdev->dev, "Invalid dismod value: %u\n", val);
  1649. pdata->dismod = DISMOD_LOW;
  1650. }
  1651. } else {
  1652. pdata->dismod = DISMOD_LOW;
  1653. }
  1654. out:
  1655. mcasp->pdata = pdata;
  1656. if (mcasp->missing_audio_param) {
  1657. if (davinci_mcasp_have_gpiochip(mcasp)) {
  1658. dev_dbg(&pdev->dev, "Missing DT parameter(s) for audio\n");
  1659. return 0;
  1660. }
  1661. dev_err(&pdev->dev, "Insufficient DT parameter(s)\n");
  1662. return -ENODEV;
  1663. }
  1664. mcasp->op_mode = pdata->op_mode;
  1665. /* sanity check for tdm slots parameter */
  1666. if (mcasp->op_mode == DAVINCI_MCASP_IIS_MODE) {
  1667. if (pdata->tdm_slots < 2) {
  1668. dev_warn(&pdev->dev, "invalid tdm slots: %d\n",
  1669. pdata->tdm_slots);
  1670. mcasp->tdm_slots = 2;
  1671. } else if (pdata->tdm_slots > 32) {
  1672. dev_warn(&pdev->dev, "invalid tdm slots: %d\n",
  1673. pdata->tdm_slots);
  1674. mcasp->tdm_slots = 32;
  1675. } else {
  1676. mcasp->tdm_slots = pdata->tdm_slots;
  1677. }
  1678. } else {
  1679. mcasp->tdm_slots = 32;
  1680. }
  1681. mcasp->num_serializer = pdata->num_serializer;
  1682. #ifdef CONFIG_PM
  1683. mcasp->context.xrsr_regs = devm_kcalloc(&pdev->dev,
  1684. mcasp->num_serializer, sizeof(u32),
  1685. GFP_KERNEL);
  1686. if (!mcasp->context.xrsr_regs)
  1687. return -ENOMEM;
  1688. #endif
  1689. mcasp->serial_dir = pdata->serial_dir;
  1690. mcasp->version = pdata->version;
  1691. mcasp->txnumevt = pdata->txnumevt;
  1692. mcasp->rxnumevt = pdata->rxnumevt;
  1693. mcasp->dismod = pdata->dismod;
  1694. return 0;
  1695. }
  1696. enum {
  1697. PCM_EDMA,
  1698. PCM_SDMA,
  1699. PCM_UDMA,
  1700. };
  1701. static const char *sdma_prefix = "ti,omap";
  1702. static int davinci_mcasp_get_dma_type(struct davinci_mcasp *mcasp)
  1703. {
  1704. struct dma_chan *chan;
  1705. const char *tmp;
  1706. int ret = PCM_EDMA;
  1707. if (!mcasp->dev->of_node)
  1708. return PCM_EDMA;
  1709. tmp = mcasp->dma_data[SNDRV_PCM_STREAM_PLAYBACK].filter_data;
  1710. chan = dma_request_chan(mcasp->dev, tmp);
  1711. if (IS_ERR(chan))
  1712. return dev_err_probe(mcasp->dev, PTR_ERR(chan),
  1713. "Can't verify DMA configuration\n");
  1714. if (WARN_ON(!chan->device || !chan->device->dev)) {
  1715. dma_release_channel(chan);
  1716. return -EINVAL;
  1717. }
  1718. if (chan->device->dev->of_node)
  1719. ret = of_property_read_string(chan->device->dev->of_node,
  1720. "compatible", &tmp);
  1721. else
  1722. dev_dbg(mcasp->dev, "DMA controller has no of-node\n");
  1723. dma_release_channel(chan);
  1724. if (ret)
  1725. return ret;
  1726. dev_dbg(mcasp->dev, "DMA controller compatible = \"%s\"\n", tmp);
  1727. if (!strncmp(tmp, sdma_prefix, strlen(sdma_prefix)))
  1728. return PCM_SDMA;
  1729. else if (strstr(tmp, "udmap"))
  1730. return PCM_UDMA;
  1731. else if (strstr(tmp, "bcdma"))
  1732. return PCM_UDMA;
  1733. return PCM_EDMA;
  1734. }
  1735. static u32 davinci_mcasp_txdma_offset(struct davinci_mcasp_pdata *pdata)
  1736. {
  1737. int i;
  1738. u32 offset = 0;
  1739. if (pdata->version != MCASP_VERSION_4)
  1740. return pdata->tx_dma_offset;
  1741. for (i = 0; i < pdata->num_serializer; i++) {
  1742. if (pdata->serial_dir[i] == TX_MODE) {
  1743. if (!offset) {
  1744. offset = DAVINCI_MCASP_TXBUF_REG(i);
  1745. } else {
  1746. pr_err("%s: Only one serializer allowed!\n",
  1747. __func__);
  1748. break;
  1749. }
  1750. }
  1751. }
  1752. return offset;
  1753. }
  1754. static u32 davinci_mcasp_rxdma_offset(struct davinci_mcasp_pdata *pdata)
  1755. {
  1756. int i;
  1757. u32 offset = 0;
  1758. if (pdata->version != MCASP_VERSION_4)
  1759. return pdata->rx_dma_offset;
  1760. for (i = 0; i < pdata->num_serializer; i++) {
  1761. if (pdata->serial_dir[i] == RX_MODE) {
  1762. if (!offset) {
  1763. offset = DAVINCI_MCASP_RXBUF_REG(i);
  1764. } else {
  1765. pr_err("%s: Only one serializer allowed!\n",
  1766. __func__);
  1767. break;
  1768. }
  1769. }
  1770. }
  1771. return offset;
  1772. }
  1773. #ifdef CONFIG_GPIOLIB
  1774. static int davinci_mcasp_gpio_request(struct gpio_chip *chip, unsigned offset)
  1775. {
  1776. struct davinci_mcasp *mcasp = gpiochip_get_data(chip);
  1777. if (mcasp->num_serializer && offset < mcasp->num_serializer &&
  1778. mcasp->serial_dir[offset] != INACTIVE_MODE) {
  1779. dev_err(mcasp->dev, "AXR%u pin is used for audio\n", offset);
  1780. return -EBUSY;
  1781. }
  1782. /* Do not change the PIN yet */
  1783. return pm_runtime_resume_and_get(mcasp->dev);
  1784. }
  1785. static void davinci_mcasp_gpio_free(struct gpio_chip *chip, unsigned offset)
  1786. {
  1787. struct davinci_mcasp *mcasp = gpiochip_get_data(chip);
  1788. /* Set the direction to input */
  1789. mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, BIT(offset));
  1790. /* Set the pin as McASP pin */
  1791. mcasp_clr_bits(mcasp, DAVINCI_MCASP_PFUNC_REG, BIT(offset));
  1792. pm_runtime_put_sync(mcasp->dev);
  1793. }
  1794. static int davinci_mcasp_gpio_direction_out(struct gpio_chip *chip,
  1795. unsigned offset, int value)
  1796. {
  1797. struct davinci_mcasp *mcasp = gpiochip_get_data(chip);
  1798. u32 val;
  1799. if (value)
  1800. mcasp_set_bits(mcasp, DAVINCI_MCASP_PDOUT_REG, BIT(offset));
  1801. else
  1802. mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDOUT_REG, BIT(offset));
  1803. val = mcasp_get_reg(mcasp, DAVINCI_MCASP_PFUNC_REG);
  1804. if (!(val & BIT(offset))) {
  1805. /* Set the pin as GPIO pin */
  1806. mcasp_set_bits(mcasp, DAVINCI_MCASP_PFUNC_REG, BIT(offset));
  1807. /* Set the direction to output */
  1808. mcasp_set_bits(mcasp, DAVINCI_MCASP_PDIR_REG, BIT(offset));
  1809. }
  1810. return 0;
  1811. }
  1812. static void davinci_mcasp_gpio_set(struct gpio_chip *chip, unsigned offset,
  1813. int value)
  1814. {
  1815. struct davinci_mcasp *mcasp = gpiochip_get_data(chip);
  1816. if (value)
  1817. mcasp_set_bits(mcasp, DAVINCI_MCASP_PDOUT_REG, BIT(offset));
  1818. else
  1819. mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDOUT_REG, BIT(offset));
  1820. }
  1821. static int davinci_mcasp_gpio_direction_in(struct gpio_chip *chip,
  1822. unsigned offset)
  1823. {
  1824. struct davinci_mcasp *mcasp = gpiochip_get_data(chip);
  1825. u32 val;
  1826. val = mcasp_get_reg(mcasp, DAVINCI_MCASP_PFUNC_REG);
  1827. if (!(val & BIT(offset))) {
  1828. /* Set the direction to input */
  1829. mcasp_clr_bits(mcasp, DAVINCI_MCASP_PDIR_REG, BIT(offset));
  1830. /* Set the pin as GPIO pin */
  1831. mcasp_set_bits(mcasp, DAVINCI_MCASP_PFUNC_REG, BIT(offset));
  1832. }
  1833. return 0;
  1834. }
  1835. static int davinci_mcasp_gpio_get(struct gpio_chip *chip, unsigned offset)
  1836. {
  1837. struct davinci_mcasp *mcasp = gpiochip_get_data(chip);
  1838. u32 val;
  1839. val = mcasp_get_reg(mcasp, DAVINCI_MCASP_PDSET_REG);
  1840. if (val & BIT(offset))
  1841. return 1;
  1842. return 0;
  1843. }
  1844. static int davinci_mcasp_gpio_get_direction(struct gpio_chip *chip,
  1845. unsigned offset)
  1846. {
  1847. struct davinci_mcasp *mcasp = gpiochip_get_data(chip);
  1848. u32 val;
  1849. val = mcasp_get_reg(mcasp, DAVINCI_MCASP_PDIR_REG);
  1850. if (val & BIT(offset))
  1851. return 0;
  1852. return 1;
  1853. }
  1854. static const struct gpio_chip davinci_mcasp_template_chip = {
  1855. .owner = THIS_MODULE,
  1856. .request = davinci_mcasp_gpio_request,
  1857. .free = davinci_mcasp_gpio_free,
  1858. .direction_output = davinci_mcasp_gpio_direction_out,
  1859. .set = davinci_mcasp_gpio_set,
  1860. .direction_input = davinci_mcasp_gpio_direction_in,
  1861. .get = davinci_mcasp_gpio_get,
  1862. .get_direction = davinci_mcasp_gpio_get_direction,
  1863. .base = -1,
  1864. .ngpio = 32,
  1865. };
  1866. static int davinci_mcasp_init_gpiochip(struct davinci_mcasp *mcasp)
  1867. {
  1868. if (!davinci_mcasp_have_gpiochip(mcasp))
  1869. return 0;
  1870. mcasp->gpio_chip = davinci_mcasp_template_chip;
  1871. mcasp->gpio_chip.label = dev_name(mcasp->dev);
  1872. mcasp->gpio_chip.parent = mcasp->dev;
  1873. return devm_gpiochip_add_data(mcasp->dev, &mcasp->gpio_chip, mcasp);
  1874. }
  1875. #else /* CONFIG_GPIOLIB */
  1876. static inline int davinci_mcasp_init_gpiochip(struct davinci_mcasp *mcasp)
  1877. {
  1878. return 0;
  1879. }
  1880. #endif /* CONFIG_GPIOLIB */
  1881. static int davinci_mcasp_probe(struct platform_device *pdev)
  1882. {
  1883. struct snd_dmaengine_dai_dma_data *dma_data;
  1884. struct resource *mem, *dat;
  1885. struct davinci_mcasp *mcasp;
  1886. char *irq_name;
  1887. int irq;
  1888. int ret;
  1889. if (!pdev->dev.platform_data && !pdev->dev.of_node) {
  1890. dev_err(&pdev->dev, "No platform data supplied\n");
  1891. return -EINVAL;
  1892. }
  1893. mcasp = devm_kzalloc(&pdev->dev, sizeof(struct davinci_mcasp),
  1894. GFP_KERNEL);
  1895. if (!mcasp)
  1896. return -ENOMEM;
  1897. mem = platform_get_resource_byname(pdev, IORESOURCE_MEM, "mpu");
  1898. if (!mem) {
  1899. dev_warn(&pdev->dev,
  1900. "\"mpu\" mem resource not found, using index 0\n");
  1901. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1902. if (!mem) {
  1903. dev_err(&pdev->dev, "no mem resource?\n");
  1904. return -ENODEV;
  1905. }
  1906. }
  1907. mcasp->base = devm_ioremap_resource(&pdev->dev, mem);
  1908. if (IS_ERR(mcasp->base))
  1909. return PTR_ERR(mcasp->base);
  1910. dev_set_drvdata(&pdev->dev, mcasp);
  1911. pm_runtime_enable(&pdev->dev);
  1912. mcasp->dev = &pdev->dev;
  1913. ret = davinci_mcasp_get_config(mcasp, pdev);
  1914. if (ret)
  1915. goto err;
  1916. /* All PINS as McASP */
  1917. pm_runtime_get_sync(mcasp->dev);
  1918. mcasp_set_reg(mcasp, DAVINCI_MCASP_PFUNC_REG, 0x00000000);
  1919. pm_runtime_put(mcasp->dev);
  1920. /* Skip audio related setup code if the configuration is not adequat */
  1921. if (mcasp->missing_audio_param)
  1922. goto no_audio;
  1923. irq = platform_get_irq_byname_optional(pdev, "common");
  1924. if (irq > 0) {
  1925. irq_name = devm_kasprintf(&pdev->dev, GFP_KERNEL, "%s_common",
  1926. dev_name(&pdev->dev));
  1927. if (!irq_name) {
  1928. ret = -ENOMEM;
  1929. goto err;
  1930. }
  1931. ret = devm_request_threaded_irq(&pdev->dev, irq, NULL,
  1932. davinci_mcasp_common_irq_handler,
  1933. IRQF_ONESHOT | IRQF_SHARED,
  1934. irq_name, mcasp);
  1935. if (ret) {
  1936. dev_err(&pdev->dev, "common IRQ request failed\n");
  1937. goto err;
  1938. }
  1939. mcasp->irq_request[SNDRV_PCM_STREAM_PLAYBACK] = XUNDRN;
  1940. mcasp->irq_request[SNDRV_PCM_STREAM_CAPTURE] = ROVRN;
  1941. }
  1942. irq = platform_get_irq_byname_optional(pdev, "rx");
  1943. if (irq > 0) {
  1944. irq_name = devm_kasprintf(&pdev->dev, GFP_KERNEL, "%s_rx",
  1945. dev_name(&pdev->dev));
  1946. if (!irq_name) {
  1947. ret = -ENOMEM;
  1948. goto err;
  1949. }
  1950. ret = devm_request_threaded_irq(&pdev->dev, irq, NULL,
  1951. davinci_mcasp_rx_irq_handler,
  1952. IRQF_ONESHOT, irq_name, mcasp);
  1953. if (ret) {
  1954. dev_err(&pdev->dev, "RX IRQ request failed\n");
  1955. goto err;
  1956. }
  1957. mcasp->irq_request[SNDRV_PCM_STREAM_CAPTURE] = ROVRN;
  1958. }
  1959. irq = platform_get_irq_byname_optional(pdev, "tx");
  1960. if (irq > 0) {
  1961. irq_name = devm_kasprintf(&pdev->dev, GFP_KERNEL, "%s_tx",
  1962. dev_name(&pdev->dev));
  1963. if (!irq_name) {
  1964. ret = -ENOMEM;
  1965. goto err;
  1966. }
  1967. ret = devm_request_threaded_irq(&pdev->dev, irq, NULL,
  1968. davinci_mcasp_tx_irq_handler,
  1969. IRQF_ONESHOT, irq_name, mcasp);
  1970. if (ret) {
  1971. dev_err(&pdev->dev, "TX IRQ request failed\n");
  1972. goto err;
  1973. }
  1974. mcasp->irq_request[SNDRV_PCM_STREAM_PLAYBACK] = XUNDRN;
  1975. }
  1976. dat = platform_get_resource_byname(pdev, IORESOURCE_MEM, "dat");
  1977. if (dat)
  1978. mcasp->dat_port = true;
  1979. dma_data = &mcasp->dma_data[SNDRV_PCM_STREAM_PLAYBACK];
  1980. dma_data->filter_data = "tx";
  1981. if (dat) {
  1982. dma_data->addr = dat->start;
  1983. /*
  1984. * According to the TRM there should be 0x200 offset added to
  1985. * the DAT port address
  1986. */
  1987. if (mcasp->version == MCASP_VERSION_OMAP)
  1988. dma_data->addr += davinci_mcasp_txdma_offset(mcasp->pdata);
  1989. } else {
  1990. dma_data->addr = mem->start + davinci_mcasp_txdma_offset(mcasp->pdata);
  1991. }
  1992. /* RX is not valid in DIT mode */
  1993. if (mcasp->op_mode != DAVINCI_MCASP_DIT_MODE) {
  1994. dma_data = &mcasp->dma_data[SNDRV_PCM_STREAM_CAPTURE];
  1995. dma_data->filter_data = "rx";
  1996. if (dat)
  1997. dma_data->addr = dat->start;
  1998. else
  1999. dma_data->addr =
  2000. mem->start + davinci_mcasp_rxdma_offset(mcasp->pdata);
  2001. }
  2002. if (mcasp->version < MCASP_VERSION_3) {
  2003. mcasp->fifo_base = DAVINCI_MCASP_V2_AFIFO_BASE;
  2004. /* dma_params->dma_addr is pointing to the data port address */
  2005. mcasp->dat_port = true;
  2006. } else {
  2007. mcasp->fifo_base = DAVINCI_MCASP_V3_AFIFO_BASE;
  2008. }
  2009. /* Allocate memory for long enough list for all possible
  2010. * scenarios. Maximum number tdm slots is 32 and there cannot
  2011. * be more serializers than given in the configuration. The
  2012. * serializer directions could be taken into account, but it
  2013. * would make code much more complex and save only couple of
  2014. * bytes.
  2015. */
  2016. mcasp->chconstr[SNDRV_PCM_STREAM_PLAYBACK].list =
  2017. devm_kcalloc(mcasp->dev,
  2018. 32 + mcasp->num_serializer - 1,
  2019. sizeof(unsigned int),
  2020. GFP_KERNEL);
  2021. mcasp->chconstr[SNDRV_PCM_STREAM_CAPTURE].list =
  2022. devm_kcalloc(mcasp->dev,
  2023. 32 + mcasp->num_serializer - 1,
  2024. sizeof(unsigned int),
  2025. GFP_KERNEL);
  2026. if (!mcasp->chconstr[SNDRV_PCM_STREAM_PLAYBACK].list ||
  2027. !mcasp->chconstr[SNDRV_PCM_STREAM_CAPTURE].list) {
  2028. ret = -ENOMEM;
  2029. goto err;
  2030. }
  2031. ret = davinci_mcasp_set_ch_constraints(mcasp);
  2032. if (ret)
  2033. goto err;
  2034. mcasp_reparent_fck(pdev);
  2035. ret = devm_snd_soc_register_component(&pdev->dev, &davinci_mcasp_component,
  2036. &davinci_mcasp_dai[mcasp->op_mode], 1);
  2037. if (ret != 0)
  2038. goto err;
  2039. ret = davinci_mcasp_get_dma_type(mcasp);
  2040. switch (ret) {
  2041. case PCM_EDMA:
  2042. ret = edma_pcm_platform_register(&pdev->dev);
  2043. break;
  2044. case PCM_SDMA:
  2045. if (mcasp->op_mode == DAVINCI_MCASP_IIS_MODE)
  2046. ret = sdma_pcm_platform_register(&pdev->dev, "tx", "rx");
  2047. else
  2048. ret = sdma_pcm_platform_register(&pdev->dev, "tx", NULL);
  2049. break;
  2050. case PCM_UDMA:
  2051. ret = udma_pcm_platform_register(&pdev->dev);
  2052. break;
  2053. default:
  2054. dev_err(&pdev->dev, "No DMA controller found (%d)\n", ret);
  2055. fallthrough;
  2056. case -EPROBE_DEFER:
  2057. goto err;
  2058. }
  2059. if (ret) {
  2060. dev_err(&pdev->dev, "register PCM failed: %d\n", ret);
  2061. goto err;
  2062. }
  2063. no_audio:
  2064. ret = davinci_mcasp_init_gpiochip(mcasp);
  2065. if (ret) {
  2066. dev_err(&pdev->dev, "gpiochip registration failed: %d\n", ret);
  2067. goto err;
  2068. }
  2069. return 0;
  2070. err:
  2071. pm_runtime_disable(&pdev->dev);
  2072. return ret;
  2073. }
  2074. static int davinci_mcasp_remove(struct platform_device *pdev)
  2075. {
  2076. pm_runtime_disable(&pdev->dev);
  2077. return 0;
  2078. }
  2079. #ifdef CONFIG_PM
  2080. static int davinci_mcasp_runtime_suspend(struct device *dev)
  2081. {
  2082. struct davinci_mcasp *mcasp = dev_get_drvdata(dev);
  2083. struct davinci_mcasp_context *context = &mcasp->context;
  2084. u32 reg;
  2085. int i;
  2086. for (i = 0; i < ARRAY_SIZE(context_regs); i++)
  2087. context->config_regs[i] = mcasp_get_reg(mcasp, context_regs[i]);
  2088. if (mcasp->txnumevt) {
  2089. reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
  2090. context->afifo_regs[0] = mcasp_get_reg(mcasp, reg);
  2091. }
  2092. if (mcasp->rxnumevt) {
  2093. reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
  2094. context->afifo_regs[1] = mcasp_get_reg(mcasp, reg);
  2095. }
  2096. for (i = 0; i < mcasp->num_serializer; i++)
  2097. context->xrsr_regs[i] = mcasp_get_reg(mcasp,
  2098. DAVINCI_MCASP_XRSRCTL_REG(i));
  2099. return 0;
  2100. }
  2101. static int davinci_mcasp_runtime_resume(struct device *dev)
  2102. {
  2103. struct davinci_mcasp *mcasp = dev_get_drvdata(dev);
  2104. struct davinci_mcasp_context *context = &mcasp->context;
  2105. u32 reg;
  2106. int i;
  2107. for (i = 0; i < ARRAY_SIZE(context_regs); i++)
  2108. mcasp_set_reg(mcasp, context_regs[i], context->config_regs[i]);
  2109. if (mcasp->txnumevt) {
  2110. reg = mcasp->fifo_base + MCASP_WFIFOCTL_OFFSET;
  2111. mcasp_set_reg(mcasp, reg, context->afifo_regs[0]);
  2112. }
  2113. if (mcasp->rxnumevt) {
  2114. reg = mcasp->fifo_base + MCASP_RFIFOCTL_OFFSET;
  2115. mcasp_set_reg(mcasp, reg, context->afifo_regs[1]);
  2116. }
  2117. for (i = 0; i < mcasp->num_serializer; i++)
  2118. mcasp_set_reg(mcasp, DAVINCI_MCASP_XRSRCTL_REG(i),
  2119. context->xrsr_regs[i]);
  2120. return 0;
  2121. }
  2122. #endif
  2123. static const struct dev_pm_ops davinci_mcasp_pm_ops = {
  2124. SET_RUNTIME_PM_OPS(davinci_mcasp_runtime_suspend,
  2125. davinci_mcasp_runtime_resume,
  2126. NULL)
  2127. };
  2128. static struct platform_driver davinci_mcasp_driver = {
  2129. .probe = davinci_mcasp_probe,
  2130. .remove = davinci_mcasp_remove,
  2131. .driver = {
  2132. .name = "davinci-mcasp",
  2133. .pm = &davinci_mcasp_pm_ops,
  2134. .of_match_table = mcasp_dt_ids,
  2135. },
  2136. };
  2137. module_platform_driver(davinci_mcasp_driver);
  2138. MODULE_AUTHOR("Steve Chen");
  2139. MODULE_DESCRIPTION("TI DAVINCI McASP SoC Interface");
  2140. MODULE_LICENSE("GPL");