tegra_pcm.c 5.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * tegra_pcm.c - Tegra PCM driver
  4. *
  5. * Author: Stephen Warren <[email protected]>
  6. * Copyright (C) 2010,2012 - NVIDIA, Inc.
  7. *
  8. * Based on code copyright/by:
  9. *
  10. * Copyright (c) 2009-2010, NVIDIA Corporation.
  11. * Scott Peterson <[email protected]>
  12. * Vijay Mali <[email protected]>
  13. *
  14. * Copyright (C) 2010 Google, Inc.
  15. * Iliyan Malchev <[email protected]>
  16. */
  17. #include <linux/module.h>
  18. #include <linux/dma-mapping.h>
  19. #include <sound/core.h>
  20. #include <sound/pcm.h>
  21. #include <sound/pcm_params.h>
  22. #include <sound/soc.h>
  23. #include <sound/dmaengine_pcm.h>
  24. #include "tegra_pcm.h"
  25. static const struct snd_pcm_hardware tegra_pcm_hardware = {
  26. .info = SNDRV_PCM_INFO_MMAP |
  27. SNDRV_PCM_INFO_MMAP_VALID |
  28. SNDRV_PCM_INFO_INTERLEAVED,
  29. .period_bytes_min = 1024,
  30. .period_bytes_max = PAGE_SIZE,
  31. .periods_min = 2,
  32. .periods_max = 8,
  33. .buffer_bytes_max = PAGE_SIZE * 8,
  34. .fifo_size = 4,
  35. };
  36. static const struct snd_dmaengine_pcm_config tegra_dmaengine_pcm_config = {
  37. .pcm_hardware = &tegra_pcm_hardware,
  38. .prepare_slave_config = snd_dmaengine_pcm_prepare_slave_config,
  39. .prealloc_buffer_size = PAGE_SIZE * 8,
  40. };
  41. int tegra_pcm_platform_register(struct device *dev)
  42. {
  43. return snd_dmaengine_pcm_register(dev, &tegra_dmaengine_pcm_config, 0);
  44. }
  45. EXPORT_SYMBOL_GPL(tegra_pcm_platform_register);
  46. int devm_tegra_pcm_platform_register(struct device *dev)
  47. {
  48. return devm_snd_dmaengine_pcm_register(dev, &tegra_dmaengine_pcm_config, 0);
  49. }
  50. EXPORT_SYMBOL_GPL(devm_tegra_pcm_platform_register);
  51. int tegra_pcm_platform_register_with_chan_names(struct device *dev,
  52. struct snd_dmaengine_pcm_config *config,
  53. char *txdmachan, char *rxdmachan)
  54. {
  55. *config = tegra_dmaengine_pcm_config;
  56. config->dma_dev = dev->parent;
  57. config->chan_names[0] = txdmachan;
  58. config->chan_names[1] = rxdmachan;
  59. return snd_dmaengine_pcm_register(dev, config, 0);
  60. }
  61. EXPORT_SYMBOL_GPL(tegra_pcm_platform_register_with_chan_names);
  62. void tegra_pcm_platform_unregister(struct device *dev)
  63. {
  64. return snd_dmaengine_pcm_unregister(dev);
  65. }
  66. EXPORT_SYMBOL_GPL(tegra_pcm_platform_unregister);
  67. int tegra_pcm_open(struct snd_soc_component *component,
  68. struct snd_pcm_substream *substream)
  69. {
  70. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  71. struct snd_dmaengine_dai_dma_data *dmap;
  72. struct dma_chan *chan;
  73. struct snd_soc_dai *cpu_dai = asoc_rtd_to_cpu(rtd, 0);
  74. int ret;
  75. if (rtd->dai_link->no_pcm)
  76. return 0;
  77. dmap = snd_soc_dai_get_dma_data(cpu_dai, substream);
  78. /* Set HW params now that initialization is complete */
  79. snd_soc_set_runtime_hwparams(substream, &tegra_pcm_hardware);
  80. /* Ensure period size is multiple of 8 */
  81. ret = snd_pcm_hw_constraint_step(substream->runtime, 0,
  82. SNDRV_PCM_HW_PARAM_PERIOD_BYTES, 0x8);
  83. if (ret) {
  84. dev_err(rtd->dev, "failed to set constraint %d\n", ret);
  85. return ret;
  86. }
  87. chan = dma_request_slave_channel(cpu_dai->dev, dmap->chan_name);
  88. if (!chan) {
  89. dev_err(cpu_dai->dev,
  90. "dmaengine request slave channel failed! (%s)\n",
  91. dmap->chan_name);
  92. return -ENODEV;
  93. }
  94. ret = snd_dmaengine_pcm_open(substream, chan);
  95. if (ret) {
  96. dev_err(rtd->dev,
  97. "dmaengine pcm open failed with err %d (%s)\n", ret,
  98. dmap->chan_name);
  99. dma_release_channel(chan);
  100. return ret;
  101. }
  102. return 0;
  103. }
  104. EXPORT_SYMBOL_GPL(tegra_pcm_open);
  105. int tegra_pcm_close(struct snd_soc_component *component,
  106. struct snd_pcm_substream *substream)
  107. {
  108. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  109. if (rtd->dai_link->no_pcm)
  110. return 0;
  111. snd_dmaengine_pcm_close_release_chan(substream);
  112. return 0;
  113. }
  114. EXPORT_SYMBOL_GPL(tegra_pcm_close);
  115. int tegra_pcm_hw_params(struct snd_soc_component *component,
  116. struct snd_pcm_substream *substream,
  117. struct snd_pcm_hw_params *params)
  118. {
  119. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  120. struct snd_dmaengine_dai_dma_data *dmap;
  121. struct dma_slave_config slave_config;
  122. struct dma_chan *chan;
  123. int ret;
  124. if (rtd->dai_link->no_pcm)
  125. return 0;
  126. dmap = snd_soc_dai_get_dma_data(asoc_rtd_to_cpu(rtd, 0), substream);
  127. if (!dmap)
  128. return 0;
  129. chan = snd_dmaengine_pcm_get_chan(substream);
  130. ret = snd_hwparams_to_dma_slave_config(substream, params,
  131. &slave_config);
  132. if (ret) {
  133. dev_err(rtd->dev, "hw params config failed with err %d\n", ret);
  134. return ret;
  135. }
  136. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  137. slave_config.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
  138. slave_config.dst_addr = dmap->addr;
  139. slave_config.dst_maxburst = 8;
  140. } else {
  141. slave_config.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
  142. slave_config.src_addr = dmap->addr;
  143. slave_config.src_maxburst = 8;
  144. }
  145. ret = dmaengine_slave_config(chan, &slave_config);
  146. if (ret < 0) {
  147. dev_err(rtd->dev, "dma slave config failed with err %d\n", ret);
  148. return ret;
  149. }
  150. return 0;
  151. }
  152. EXPORT_SYMBOL_GPL(tegra_pcm_hw_params);
  153. snd_pcm_uframes_t tegra_pcm_pointer(struct snd_soc_component *component,
  154. struct snd_pcm_substream *substream)
  155. {
  156. return snd_dmaengine_pcm_pointer(substream);
  157. }
  158. EXPORT_SYMBOL_GPL(tegra_pcm_pointer);
  159. static int tegra_pcm_dma_allocate(struct device *dev, struct snd_soc_pcm_runtime *rtd,
  160. size_t size)
  161. {
  162. struct snd_pcm *pcm = rtd->pcm;
  163. int ret;
  164. ret = dma_set_mask_and_coherent(dev, DMA_BIT_MASK(32));
  165. if (ret < 0)
  166. return ret;
  167. return snd_pcm_set_fixed_buffer_all(pcm, SNDRV_DMA_TYPE_DEV_WC, dev, size);
  168. }
  169. int tegra_pcm_construct(struct snd_soc_component *component,
  170. struct snd_soc_pcm_runtime *rtd)
  171. {
  172. struct device *dev = component->dev;
  173. /*
  174. * Fallback for backwards-compatibility with older device trees that
  175. * have the iommus property in the virtual, top-level "sound" node.
  176. */
  177. if (!of_get_property(dev->of_node, "iommus", NULL))
  178. dev = rtd->card->snd_card->dev;
  179. return tegra_pcm_dma_allocate(dev, rtd, tegra_pcm_hardware.buffer_bytes_max);
  180. }
  181. EXPORT_SYMBOL_GPL(tegra_pcm_construct);
  182. MODULE_AUTHOR("Stephen Warren <[email protected]>");
  183. MODULE_DESCRIPTION("Tegra PCM ASoC driver");
  184. MODULE_LICENSE("GPL");