tegra30_ahub.h 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /*
  3. * tegra30_ahub.h - Definitions for Tegra30 AHUB driver
  4. *
  5. * Copyright (c) 2011,2012, NVIDIA CORPORATION. All rights reserved.
  6. */
  7. #ifndef __TEGRA30_AHUB_H__
  8. #define __TEGRA30_AHUB_H__
  9. /* Fields in *_CIF_RX/TX_CTRL; used by AHUB FIFOs, and all other audio modules */
  10. #define TEGRA30_AUDIOCIF_CTRL_FIFO_THRESHOLD_SHIFT 28
  11. #define TEGRA30_AUDIOCIF_CTRL_FIFO_THRESHOLD_MASK_US 0xf
  12. #define TEGRA30_AUDIOCIF_CTRL_FIFO_THRESHOLD_MASK (TEGRA30_AUDIOCIF_CTRL_FIFO_THRESHOLD_MASK_US << TEGRA30_AUDIOCIF_CTRL_FIFO_THRESHOLD_SHIFT)
  13. #define TEGRA124_AUDIOCIF_CTRL_FIFO_THRESHOLD_SHIFT 24
  14. #define TEGRA124_AUDIOCIF_CTRL_FIFO_THRESHOLD_MASK_US 0x3f
  15. #define TEGRA124_AUDIOCIF_CTRL_FIFO_THRESHOLD_MASK (TEGRA124_AUDIOCIF_CTRL_FIFO_THRESHOLD_MASK_US << TEGRA124_AUDIOCIF_CTRL_FIFO_THRESHOLD_SHIFT)
  16. /* Channel count minus 1 */
  17. #define TEGRA30_AUDIOCIF_CTRL_AUDIO_CHANNELS_SHIFT 24
  18. #define TEGRA30_AUDIOCIF_CTRL_AUDIO_CHANNELS_MASK_US 7
  19. #define TEGRA30_AUDIOCIF_CTRL_AUDIO_CHANNELS_MASK (TEGRA30_AUDIOCIF_CTRL_AUDIO_CHANNELS_MASK_US << TEGRA30_AUDIOCIF_CTRL_AUDIO_CHANNELS_SHIFT)
  20. /* Channel count minus 1 */
  21. #define TEGRA124_AUDIOCIF_CTRL_AUDIO_CHANNELS_SHIFT 20
  22. #define TEGRA124_AUDIOCIF_CTRL_AUDIO_CHANNELS_MASK_US 0xf
  23. #define TEGRA124_AUDIOCIF_CTRL_AUDIO_CHANNELS_MASK (TEGRA124_AUDIOCIF_CTRL_AUDIO_CHANNELS_MASK_US << TEGRA124_AUDIOCIF_CTRL_AUDIO_CHANNELS_SHIFT)
  24. /* Channel count minus 1 */
  25. #define TEGRA30_AUDIOCIF_CTRL_CLIENT_CHANNELS_SHIFT 16
  26. #define TEGRA30_AUDIOCIF_CTRL_CLIENT_CHANNELS_MASK_US 7
  27. #define TEGRA30_AUDIOCIF_CTRL_CLIENT_CHANNELS_MASK (TEGRA30_AUDIOCIF_CTRL_CLIENT_CHANNELS_MASK_US << TEGRA30_AUDIOCIF_CTRL_CLIENT_CHANNELS_SHIFT)
  28. /* Channel count minus 1 */
  29. #define TEGRA124_AUDIOCIF_CTRL_CLIENT_CHANNELS_SHIFT 16
  30. #define TEGRA124_AUDIOCIF_CTRL_CLIENT_CHANNELS_MASK_US 0xf
  31. #define TEGRA124_AUDIOCIF_CTRL_CLIENT_CHANNELS_MASK (TEGRA30_AUDIOCIF_CTRL_CLIENT_CHANNELS_MASK_US << TEGRA30_AUDIOCIF_CTRL_CLIENT_CHANNELS_SHIFT)
  32. #define TEGRA30_AUDIOCIF_BITS_4 0
  33. #define TEGRA30_AUDIOCIF_BITS_8 1
  34. #define TEGRA30_AUDIOCIF_BITS_12 2
  35. #define TEGRA30_AUDIOCIF_BITS_16 3
  36. #define TEGRA30_AUDIOCIF_BITS_20 4
  37. #define TEGRA30_AUDIOCIF_BITS_24 5
  38. #define TEGRA30_AUDIOCIF_BITS_28 6
  39. #define TEGRA30_AUDIOCIF_BITS_32 7
  40. #define TEGRA30_AUDIOCIF_CTRL_AUDIO_BITS_SHIFT 12
  41. #define TEGRA30_AUDIOCIF_CTRL_AUDIO_BITS_MASK (7 << TEGRA30_AUDIOCIF_CTRL_AUDIO_BITS_SHIFT)
  42. #define TEGRA30_AUDIOCIF_CTRL_AUDIO_BITS_4 (TEGRA30_AUDIOCIF_BITS_4 << TEGRA30_AUDIOCIF_CTRL_AUDIO_BITS_SHIFT)
  43. #define TEGRA30_AUDIOCIF_CTRL_AUDIO_BITS_8 (TEGRA30_AUDIOCIF_BITS_8 << TEGRA30_AUDIOCIF_CTRL_AUDIO_BITS_SHIFT)
  44. #define TEGRA30_AUDIOCIF_CTRL_AUDIO_BITS_12 (TEGRA30_AUDIOCIF_BITS_12 << TEGRA30_AUDIOCIF_CTRL_AUDIO_BITS_SHIFT)
  45. #define TEGRA30_AUDIOCIF_CTRL_AUDIO_BITS_16 (TEGRA30_AUDIOCIF_BITS_16 << TEGRA30_AUDIOCIF_CTRL_AUDIO_BITS_SHIFT)
  46. #define TEGRA30_AUDIOCIF_CTRL_AUDIO_BITS_20 (TEGRA30_AUDIOCIF_BITS_20 << TEGRA30_AUDIOCIF_CTRL_AUDIO_BITS_SHIFT)
  47. #define TEGRA30_AUDIOCIF_CTRL_AUDIO_BITS_24 (TEGRA30_AUDIOCIF_BITS_24 << TEGRA30_AUDIOCIF_CTRL_AUDIO_BITS_SHIFT)
  48. #define TEGRA30_AUDIOCIF_CTRL_AUDIO_BITS_28 (TEGRA30_AUDIOCIF_BITS_28 << TEGRA30_AUDIOCIF_CTRL_AUDIO_BITS_SHIFT)
  49. #define TEGRA30_AUDIOCIF_CTRL_AUDIO_BITS_32 (TEGRA30_AUDIOCIF_BITS_32 << TEGRA30_AUDIOCIF_CTRL_AUDIO_BITS_SHIFT)
  50. #define TEGRA30_AUDIOCIF_CTRL_CLIENT_BITS_SHIFT 8
  51. #define TEGRA30_AUDIOCIF_CTRL_CLIENT_BITS_MASK (7 << TEGRA30_AUDIOCIF_CTRL_CLIENT_BITS_SHIFT)
  52. #define TEGRA30_AUDIOCIF_CTRL_CLIENT_BITS_4 (TEGRA30_AUDIOCIF_BITS_4 << TEGRA30_AUDIOCIF_CTRL_CLIENT_BITS_SHIFT)
  53. #define TEGRA30_AUDIOCIF_CTRL_CLIENT_BITS_8 (TEGRA30_AUDIOCIF_BITS_8 << TEGRA30_AUDIOCIF_CTRL_CLIENT_BITS_SHIFT)
  54. #define TEGRA30_AUDIOCIF_CTRL_CLIENT_BITS_12 (TEGRA30_AUDIOCIF_BITS_12 << TEGRA30_AUDIOCIF_CTRL_CLIENT_BITS_SHIFT)
  55. #define TEGRA30_AUDIOCIF_CTRL_CLIENT_BITS_16 (TEGRA30_AUDIOCIF_BITS_16 << TEGRA30_AUDIOCIF_CTRL_CLIENT_BITS_SHIFT)
  56. #define TEGRA30_AUDIOCIF_CTRL_CLIENT_BITS_20 (TEGRA30_AUDIOCIF_BITS_20 << TEGRA30_AUDIOCIF_CTRL_CLIENT_BITS_SHIFT)
  57. #define TEGRA30_AUDIOCIF_CTRL_CLIENT_BITS_24 (TEGRA30_AUDIOCIF_BITS_24 << TEGRA30_AUDIOCIF_CTRL_CLIENT_BITS_SHIFT)
  58. #define TEGRA30_AUDIOCIF_CTRL_CLIENT_BITS_28 (TEGRA30_AUDIOCIF_BITS_28 << TEGRA30_AUDIOCIF_CTRL_CLIENT_BITS_SHIFT)
  59. #define TEGRA30_AUDIOCIF_CTRL_CLIENT_BITS_32 (TEGRA30_AUDIOCIF_BITS_32 << TEGRA30_AUDIOCIF_CTRL_CLIENT_BITS_SHIFT)
  60. #define TEGRA30_AUDIOCIF_EXPAND_ZERO 0
  61. #define TEGRA30_AUDIOCIF_EXPAND_ONE 1
  62. #define TEGRA30_AUDIOCIF_EXPAND_LFSR 2
  63. #define TEGRA30_AUDIOCIF_CTRL_EXPAND_SHIFT 6
  64. #define TEGRA30_AUDIOCIF_CTRL_EXPAND_MASK (3 << TEGRA30_AUDIOCIF_CTRL_EXPAND_SHIFT)
  65. #define TEGRA30_AUDIOCIF_CTRL_EXPAND_ZERO (TEGRA30_AUDIOCIF_EXPAND_ZERO << TEGRA30_AUDIOCIF_CTRL_EXPAND_SHIFT)
  66. #define TEGRA30_AUDIOCIF_CTRL_EXPAND_ONE (TEGRA30_AUDIOCIF_EXPAND_ONE << TEGRA30_AUDIOCIF_CTRL_EXPAND_SHIFT)
  67. #define TEGRA30_AUDIOCIF_CTRL_EXPAND_LFSR (TEGRA30_AUDIOCIF_EXPAND_LFSR << TEGRA30_AUDIOCIF_CTRL_EXPAND_SHIFT)
  68. #define TEGRA30_AUDIOCIF_STEREO_CONV_CH0 0
  69. #define TEGRA30_AUDIOCIF_STEREO_CONV_CH1 1
  70. #define TEGRA30_AUDIOCIF_STEREO_CONV_AVG 2
  71. #define TEGRA30_AUDIOCIF_CTRL_STEREO_CONV_SHIFT 4
  72. #define TEGRA30_AUDIOCIF_CTRL_STEREO_CONV_MASK (3 << TEGRA30_AUDIOCIF_CTRL_STEREO_CONV_SHIFT)
  73. #define TEGRA30_AUDIOCIF_CTRL_STEREO_CONV_CH0 (TEGRA30_AUDIOCIF_STEREO_CONV_CH0 << TEGRA30_AUDIOCIF_CTRL_STEREO_CONV_SHIFT)
  74. #define TEGRA30_AUDIOCIF_CTRL_STEREO_CONV_CH1 (TEGRA30_AUDIOCIF_STEREO_CONV_CH1 << TEGRA30_AUDIOCIF_CTRL_STEREO_CONV_SHIFT)
  75. #define TEGRA30_AUDIOCIF_CTRL_STEREO_CONV_AVG (TEGRA30_AUDIOCIF_STEREO_CONV_AVG << TEGRA30_AUDIOCIF_CTRL_STEREO_CONV_SHIFT)
  76. #define TEGRA30_AUDIOCIF_CTRL_REPLICATE_SHIFT 3
  77. #define TEGRA30_AUDIOCIF_DIRECTION_TX 0
  78. #define TEGRA30_AUDIOCIF_DIRECTION_RX 1
  79. #define TEGRA30_AUDIOCIF_CTRL_DIRECTION_SHIFT 2
  80. #define TEGRA30_AUDIOCIF_CTRL_DIRECTION_MASK (1 << TEGRA30_AUDIOCIF_CTRL_DIRECTION_SHIFT)
  81. #define TEGRA30_AUDIOCIF_CTRL_DIRECTION_TX (TEGRA30_AUDIOCIF_DIRECTION_TX << TEGRA30_AUDIOCIF_CTRL_DIRECTION_SHIFT)
  82. #define TEGRA30_AUDIOCIF_CTRL_DIRECTION_RX (TEGRA30_AUDIOCIF_DIRECTION_RX << TEGRA30_AUDIOCIF_CTRL_DIRECTION_SHIFT)
  83. #define TEGRA30_AUDIOCIF_TRUNCATE_ROUND 0
  84. #define TEGRA30_AUDIOCIF_TRUNCATE_CHOP 1
  85. #define TEGRA30_AUDIOCIF_CTRL_TRUNCATE_SHIFT 1
  86. #define TEGRA30_AUDIOCIF_CTRL_TRUNCATE_MASK (1 << TEGRA30_AUDIOCIF_CTRL_TRUNCATE_SHIFT)
  87. #define TEGRA30_AUDIOCIF_CTRL_TRUNCATE_ROUND (TEGRA30_AUDIOCIF_TRUNCATE_ROUND << TEGRA30_AUDIOCIF_CTRL_TRUNCATE_SHIFT)
  88. #define TEGRA30_AUDIOCIF_CTRL_TRUNCATE_CHOP (TEGRA30_AUDIOCIF_TRUNCATE_CHOP << TEGRA30_AUDIOCIF_CTRL_TRUNCATE_SHIFT)
  89. #define TEGRA30_AUDIOCIF_MONO_CONV_ZERO 0
  90. #define TEGRA30_AUDIOCIF_MONO_CONV_COPY 1
  91. #define TEGRA30_AUDIOCIF_CTRL_MONO_CONV_SHIFT 0
  92. #define TEGRA30_AUDIOCIF_CTRL_MONO_CONV_MASK (1 << TEGRA30_AUDIOCIF_CTRL_MONO_CONV_SHIFT)
  93. #define TEGRA30_AUDIOCIF_CTRL_MONO_CONV_ZERO (TEGRA30_AUDIOCIF_MONO_CONV_ZERO << TEGRA30_AUDIOCIF_CTRL_MONO_CONV_SHIFT)
  94. #define TEGRA30_AUDIOCIF_CTRL_MONO_CONV_COPY (TEGRA30_AUDIOCIF_MONO_CONV_COPY << TEGRA30_AUDIOCIF_CTRL_MONO_CONV_SHIFT)
  95. /* Registers within TEGRA30_AUDIO_CLUSTER_BASE */
  96. /* TEGRA30_AHUB_CHANNEL_CTRL */
  97. #define TEGRA30_AHUB_CHANNEL_CTRL 0x0
  98. #define TEGRA30_AHUB_CHANNEL_CTRL_STRIDE 0x20
  99. #define TEGRA30_AHUB_CHANNEL_CTRL_COUNT 4
  100. #define TEGRA30_AHUB_CHANNEL_CTRL_TX_EN (1 << 31)
  101. #define TEGRA30_AHUB_CHANNEL_CTRL_RX_EN (1 << 30)
  102. #define TEGRA30_AHUB_CHANNEL_CTRL_LOOPBACK (1 << 29)
  103. #define TEGRA30_AHUB_CHANNEL_CTRL_TX_THRESHOLD_SHIFT 16
  104. #define TEGRA30_AHUB_CHANNEL_CTRL_TX_THRESHOLD_MASK_US 0xff
  105. #define TEGRA30_AHUB_CHANNEL_CTRL_TX_THRESHOLD_MASK (TEGRA30_AHUB_CHANNEL_CTRL_TX_THRESHOLD_MASK_US << TEGRA30_AHUB_CHANNEL_CTRL_TX_THRESHOLD_SHIFT)
  106. #define TEGRA30_AHUB_CHANNEL_CTRL_RX_THRESHOLD_SHIFT 8
  107. #define TEGRA30_AHUB_CHANNEL_CTRL_RX_THRESHOLD_MASK_US 0xff
  108. #define TEGRA30_AHUB_CHANNEL_CTRL_RX_THRESHOLD_MASK (TEGRA30_AHUB_CHANNEL_CTRL_RX_THRESHOLD_MASK_US << TEGRA30_AHUB_CHANNEL_CTRL_RX_THRESHOLD_SHIFT)
  109. #define TEGRA30_AHUB_CHANNEL_CTRL_TX_PACK_EN (1 << 6)
  110. #define TEGRA30_PACK_8_4 2
  111. #define TEGRA30_PACK_16 3
  112. #define TEGRA30_AHUB_CHANNEL_CTRL_TX_PACK_SHIFT 4
  113. #define TEGRA30_AHUB_CHANNEL_CTRL_TX_PACK_MASK_US 3
  114. #define TEGRA30_AHUB_CHANNEL_CTRL_TX_PACK_MASK (TEGRA30_AHUB_CHANNEL_CTRL_TX_PACK_MASK_US << TEGRA30_AHUB_CHANNEL_CTRL_TX_PACK_SHIFT)
  115. #define TEGRA30_AHUB_CHANNEL_CTRL_TX_PACK_8_4 (TEGRA30_PACK_8_4 << TEGRA30_AHUB_CHANNEL_CTRL_TX_PACK_SHIFT)
  116. #define TEGRA30_AHUB_CHANNEL_CTRL_TX_PACK_16 (TEGRA30_PACK_16 << TEGRA30_AHUB_CHANNEL_CTRL_TX_PACK_SHIFT)
  117. #define TEGRA30_AHUB_CHANNEL_CTRL_RX_PACK_EN (1 << 2)
  118. #define TEGRA30_AHUB_CHANNEL_CTRL_RX_PACK_SHIFT 0
  119. #define TEGRA30_AHUB_CHANNEL_CTRL_RX_PACK_MASK_US 3
  120. #define TEGRA30_AHUB_CHANNEL_CTRL_RX_PACK_MASK (TEGRA30_AHUB_CHANNEL_CTRL_RX_PACK_MASK_US << TEGRA30_AHUB_CHANNEL_CTRL_RX_PACK_SHIFT)
  121. #define TEGRA30_AHUB_CHANNEL_CTRL_RX_PACK_8_4 (TEGRA30_PACK_8_4 << TEGRA30_AHUB_CHANNEL_CTRL_RX_PACK_SHIFT)
  122. #define TEGRA30_AHUB_CHANNEL_CTRL_RX_PACK_16 (TEGRA30_PACK_16 << TEGRA30_AHUB_CHANNEL_CTRL_RX_PACK_SHIFT)
  123. /* TEGRA30_AHUB_CHANNEL_CLEAR */
  124. #define TEGRA30_AHUB_CHANNEL_CLEAR 0x4
  125. #define TEGRA30_AHUB_CHANNEL_CLEAR_STRIDE 0x20
  126. #define TEGRA30_AHUB_CHANNEL_CLEAR_COUNT 4
  127. #define TEGRA30_AHUB_CHANNEL_CLEAR_TX_SOFT_RESET (1 << 31)
  128. #define TEGRA30_AHUB_CHANNEL_CLEAR_RX_SOFT_RESET (1 << 30)
  129. /* TEGRA30_AHUB_CHANNEL_STATUS */
  130. #define TEGRA30_AHUB_CHANNEL_STATUS 0x8
  131. #define TEGRA30_AHUB_CHANNEL_STATUS_STRIDE 0x20
  132. #define TEGRA30_AHUB_CHANNEL_STATUS_COUNT 4
  133. #define TEGRA30_AHUB_CHANNEL_STATUS_TX_FREE_SHIFT 24
  134. #define TEGRA30_AHUB_CHANNEL_STATUS_TX_FREE_MASK_US 0xff
  135. #define TEGRA30_AHUB_CHANNEL_STATUS_TX_FREE_MASK (TEGRA30_AHUB_CHANNEL_STATUS_TX_FREE_MASK_US << TEGRA30_AHUB_CHANNEL_STATUS_TX_FREE_SHIFT)
  136. #define TEGRA30_AHUB_CHANNEL_STATUS_RX_FREE_SHIFT 16
  137. #define TEGRA30_AHUB_CHANNEL_STATUS_RX_FREE_MASK_US 0xff
  138. #define TEGRA30_AHUB_CHANNEL_STATUS_RX_FREE_MASK (TEGRA30_AHUB_CHANNEL_STATUS_RX_FREE_MASK_US << TEGRA30_AHUB_CHANNEL_STATUS_RX_FREE_SHIFT)
  139. #define TEGRA30_AHUB_CHANNEL_STATUS_TX_TRIG (1 << 1)
  140. #define TEGRA30_AHUB_CHANNEL_STATUS_RX_TRIG (1 << 0)
  141. /* TEGRA30_AHUB_CHANNEL_TXFIFO */
  142. #define TEGRA30_AHUB_CHANNEL_TXFIFO 0xc
  143. #define TEGRA30_AHUB_CHANNEL_TXFIFO_STRIDE 0x20
  144. #define TEGRA30_AHUB_CHANNEL_TXFIFO_COUNT 4
  145. /* TEGRA30_AHUB_CHANNEL_RXFIFO */
  146. #define TEGRA30_AHUB_CHANNEL_RXFIFO 0x10
  147. #define TEGRA30_AHUB_CHANNEL_RXFIFO_STRIDE 0x20
  148. #define TEGRA30_AHUB_CHANNEL_RXFIFO_COUNT 4
  149. /* TEGRA30_AHUB_CIF_TX_CTRL */
  150. #define TEGRA30_AHUB_CIF_TX_CTRL 0x14
  151. #define TEGRA30_AHUB_CIF_TX_CTRL_STRIDE 0x20
  152. #define TEGRA30_AHUB_CIF_TX_CTRL_COUNT 4
  153. /* Uses field from TEGRA30_AUDIOCIF_CTRL_* */
  154. /* TEGRA30_AHUB_CIF_RX_CTRL */
  155. #define TEGRA30_AHUB_CIF_RX_CTRL 0x18
  156. #define TEGRA30_AHUB_CIF_RX_CTRL_STRIDE 0x20
  157. #define TEGRA30_AHUB_CIF_RX_CTRL_COUNT 4
  158. /* Uses field from TEGRA30_AUDIOCIF_CTRL_* */
  159. /* TEGRA30_AHUB_CONFIG_LINK_CTRL */
  160. #define TEGRA30_AHUB_CONFIG_LINK_CTRL 0x80
  161. #define TEGRA30_AHUB_CONFIG_LINK_CTRL_MASTER_FIFO_FULL_CNT_SHIFT 28
  162. #define TEGRA30_AHUB_CONFIG_LINK_CTRL_MASTER_FIFO_FULL_CNT_MASK_US 0xf
  163. #define TEGRA30_AHUB_CONFIG_LINK_CTRL_MASTER_FIFO_FULL_CNT_MASK (TEGRA30_AHUB_CONFIG_LINK_CTRL_MASTER_FIFO_FULL_CNT_MASK_US << TEGRA30_AHUB_CONFIG_LINK_CTRL_MASTER_FIFO_FULL_CNT_SHIFT)
  164. #define TEGRA30_AHUB_CONFIG_LINK_CTRL_TIMEOUT_CNT_SHIFT 16
  165. #define TEGRA30_AHUB_CONFIG_LINK_CTRL_TIMEOUT_CNT_MASK_US 0xfff
  166. #define TEGRA30_AHUB_CONFIG_LINK_CTRL_TIMEOUT_CNT_MASK (TEGRA30_AHUB_CONFIG_LINK_CTRL_TIMEOUT_CNT_MASK_US << TEGRA30_AHUB_CONFIG_LINK_CTRL_TIMEOUT_CNT_SHIFT)
  167. #define TEGRA30_AHUB_CONFIG_LINK_CTRL_IDLE_CNT_SHIFT 4
  168. #define TEGRA30_AHUB_CONFIG_LINK_CTRL_IDLE_CNT_MASK_US 0xfff
  169. #define TEGRA30_AHUB_CONFIG_LINK_CTRL_IDLE_CNT_MASK (TEGRA30_AHUB_CONFIG_LINK_CTRL_IDLE_CNT_MASK_US << TEGRA30_AHUB_CONFIG_LINK_CTRL_IDLE_CNT_SHIFT)
  170. #define TEGRA30_AHUB_CONFIG_LINK_CTRL_CG_EN (1 << 2)
  171. #define TEGRA30_AHUB_CONFIG_LINK_CTRL_CLEAR_TIMEOUT_CNTR (1 << 1)
  172. #define TEGRA30_AHUB_CONFIG_LINK_CTRL_SOFT_RESET (1 << 0)
  173. /* TEGRA30_AHUB_MISC_CTRL */
  174. #define TEGRA30_AHUB_MISC_CTRL 0x84
  175. #define TEGRA30_AHUB_MISC_CTRL_AUDIO_ACTIVE (1 << 31)
  176. #define TEGRA30_AHUB_MISC_CTRL_AUDIO_CG_EN (1 << 8)
  177. #define TEGRA30_AHUB_MISC_CTRL_AUDIO_OBS_SEL_SHIFT 0
  178. #define TEGRA30_AHUB_MISC_CTRL_AUDIO_OBS_SEL_MASK (0x1f << TEGRA30_AHUB_MISC_CTRL_AUDIO_OBS_SEL_SHIFT)
  179. /* TEGRA30_AHUB_APBDMA_LIVE_STATUS */
  180. #define TEGRA30_AHUB_APBDMA_LIVE_STATUS 0x88
  181. #define TEGRA30_AHUB_APBDMA_LIVE_STATUS_CH3_RX_CIF_FIFO_FULL (1 << 31)
  182. #define TEGRA30_AHUB_APBDMA_LIVE_STATUS_CH3_TX_CIF_FIFO_FULL (1 << 30)
  183. #define TEGRA30_AHUB_APBDMA_LIVE_STATUS_CH2_RX_CIF_FIFO_FULL (1 << 29)
  184. #define TEGRA30_AHUB_APBDMA_LIVE_STATUS_CH2_TX_CIF_FIFO_FULL (1 << 28)
  185. #define TEGRA30_AHUB_APBDMA_LIVE_STATUS_CH1_RX_CIF_FIFO_FULL (1 << 27)
  186. #define TEGRA30_AHUB_APBDMA_LIVE_STATUS_CH1_TX_CIF_FIFO_FULL (1 << 26)
  187. #define TEGRA30_AHUB_APBDMA_LIVE_STATUS_CH0_RX_CIF_FIFO_FULL (1 << 25)
  188. #define TEGRA30_AHUB_APBDMA_LIVE_STATUS_CH0_TX_CIF_FIFO_FULL (1 << 24)
  189. #define TEGRA30_AHUB_APBDMA_LIVE_STATUS_CH3_RX_CIF_FIFO_EMPTY (1 << 23)
  190. #define TEGRA30_AHUB_APBDMA_LIVE_STATUS_CH3_TX_CIF_FIFO_EMPTY (1 << 22)
  191. #define TEGRA30_AHUB_APBDMA_LIVE_STATUS_CH2_RX_CIF_FIFO_EMPTY (1 << 21)
  192. #define TEGRA30_AHUB_APBDMA_LIVE_STATUS_CH2_TX_CIF_FIFO_EMPTY (1 << 20)
  193. #define TEGRA30_AHUB_APBDMA_LIVE_STATUS_CH1_RX_CIF_FIFO_EMPTY (1 << 19)
  194. #define TEGRA30_AHUB_APBDMA_LIVE_STATUS_CH1_TX_CIF_FIFO_EMPTY (1 << 18)
  195. #define TEGRA30_AHUB_APBDMA_LIVE_STATUS_CH0_RX_CIF_FIFO_EMPTY (1 << 17)
  196. #define TEGRA30_AHUB_APBDMA_LIVE_STATUS_CH0_TX_CIF_FIFO_EMPTY (1 << 16)
  197. #define TEGRA30_AHUB_APBDMA_LIVE_STATUS_CH3_RX_DMA_FIFO_FULL (1 << 15)
  198. #define TEGRA30_AHUB_APBDMA_LIVE_STATUS_CH3_TX_DMA_FIFO_FULL (1 << 14)
  199. #define TEGRA30_AHUB_APBDMA_LIVE_STATUS_CH2_RX_DMA_FIFO_FULL (1 << 13)
  200. #define TEGRA30_AHUB_APBDMA_LIVE_STATUS_CH2_TX_DMA_FIFO_FULL (1 << 12)
  201. #define TEGRA30_AHUB_APBDMA_LIVE_STATUS_CH1_RX_DMA_FIFO_FULL (1 << 11)
  202. #define TEGRA30_AHUB_APBDMA_LIVE_STATUS_CH1_TX_DMA_FIFO_FULL (1 << 10)
  203. #define TEGRA30_AHUB_APBDMA_LIVE_STATUS_CH0_RX_DMA_FIFO_FULL (1 << 9)
  204. #define TEGRA30_AHUB_APBDMA_LIVE_STATUS_CH0_TX_DMA_FIFO_FULL (1 << 8)
  205. #define TEGRA30_AHUB_APBDMA_LIVE_STATUS_CH3_RX_DMA_FIFO_EMPTY (1 << 7)
  206. #define TEGRA30_AHUB_APBDMA_LIVE_STATUS_CH3_TX_DMA_FIFO_EMPTY (1 << 6)
  207. #define TEGRA30_AHUB_APBDMA_LIVE_STATUS_CH2_RX_DMA_FIFO_EMPTY (1 << 5)
  208. #define TEGRA30_AHUB_APBDMA_LIVE_STATUS_CH2_TX_DMA_FIFO_EMPTY (1 << 4)
  209. #define TEGRA30_AHUB_APBDMA_LIVE_STATUS_CH1_RX_DMA_FIFO_EMPTY (1 << 3)
  210. #define TEGRA30_AHUB_APBDMA_LIVE_STATUS_CH1_TX_DMA_FIFO_EMPTY (1 << 2)
  211. #define TEGRA30_AHUB_APBDMA_LIVE_STATUS_CH0_RX_DMA_FIFO_EMPTY (1 << 1)
  212. #define TEGRA30_AHUB_APBDMA_LIVE_STATUS_CH0_TX_DMA_FIFO_EMPTY (1 << 0)
  213. /* TEGRA30_AHUB_I2S_LIVE_STATUS */
  214. #define TEGRA30_AHUB_I2S_LIVE_STATUS 0x8c
  215. #define TEGRA30_AHUB_I2S_LIVE_STATUS_I2S4_RX_FIFO_FULL (1 << 29)
  216. #define TEGRA30_AHUB_I2S_LIVE_STATUS_I2S4_TX_FIFO_FULL (1 << 28)
  217. #define TEGRA30_AHUB_I2S_LIVE_STATUS_I2S3_RX_FIFO_FULL (1 << 27)
  218. #define TEGRA30_AHUB_I2S_LIVE_STATUS_I2S3_TX_FIFO_FULL (1 << 26)
  219. #define TEGRA30_AHUB_I2S_LIVE_STATUS_I2S2_RX_FIFO_FULL (1 << 25)
  220. #define TEGRA30_AHUB_I2S_LIVE_STATUS_I2S2_TX_FIFO_FULL (1 << 24)
  221. #define TEGRA30_AHUB_I2S_LIVE_STATUS_I2S1_RX_FIFO_FULL (1 << 23)
  222. #define TEGRA30_AHUB_I2S_LIVE_STATUS_I2S1_TX_FIFO_FULL (1 << 22)
  223. #define TEGRA30_AHUB_I2S_LIVE_STATUS_I2S0_RX_FIFO_FULL (1 << 21)
  224. #define TEGRA30_AHUB_I2S_LIVE_STATUS_I2S0_TX_FIFO_FULL (1 << 20)
  225. #define TEGRA30_AHUB_I2S_LIVE_STATUS_I2S4_RX_FIFO_ENABLED (1 << 19)
  226. #define TEGRA30_AHUB_I2S_LIVE_STATUS_I2S4_TX_FIFO_ENABLED (1 << 18)
  227. #define TEGRA30_AHUB_I2S_LIVE_STATUS_I2S3_RX_FIFO_ENABLED (1 << 17)
  228. #define TEGRA30_AHUB_I2S_LIVE_STATUS_I2S3_TX_FIFO_ENABLED (1 << 16)
  229. #define TEGRA30_AHUB_I2S_LIVE_STATUS_I2S2_RX_FIFO_ENABLED (1 << 15)
  230. #define TEGRA30_AHUB_I2S_LIVE_STATUS_I2S2_TX_FIFO_ENABLED (1 << 14)
  231. #define TEGRA30_AHUB_I2S_LIVE_STATUS_I2S1_RX_FIFO_ENABLED (1 << 13)
  232. #define TEGRA30_AHUB_I2S_LIVE_STATUS_I2S1_TX_FIFO_ENABLED (1 << 12)
  233. #define TEGRA30_AHUB_I2S_LIVE_STATUS_I2S0_RX_FIFO_ENABLED (1 << 11)
  234. #define TEGRA30_AHUB_I2S_LIVE_STATUS_I2S0_TX_FIFO_ENABLED (1 << 10)
  235. #define TEGRA30_AHUB_I2S_LIVE_STATUS_I2S4_RX_FIFO_EMPTY (1 << 9)
  236. #define TEGRA30_AHUB_I2S_LIVE_STATUS_I2S4_TX_FIFO_EMPTY (1 << 8)
  237. #define TEGRA30_AHUB_I2S_LIVE_STATUS_I2S3_RX_FIFO_EMPTY (1 << 7)
  238. #define TEGRA30_AHUB_I2S_LIVE_STATUS_I2S3_TX_FIFO_EMPTY (1 << 6)
  239. #define TEGRA30_AHUB_I2S_LIVE_STATUS_I2S2_RX_FIFO_EMPTY (1 << 5)
  240. #define TEGRA30_AHUB_I2S_LIVE_STATUS_I2S2_TX_FIFO_EMPTY (1 << 4)
  241. #define TEGRA30_AHUB_I2S_LIVE_STATUS_I2S1_RX_FIFO_EMPTY (1 << 3)
  242. #define TEGRA30_AHUB_I2S_LIVE_STATUS_I2S1_TX_FIFO_EMPTY (1 << 2)
  243. #define TEGRA30_AHUB_I2S_LIVE_STATUS_I2S0_RX_FIFO_EMPTY (1 << 1)
  244. #define TEGRA30_AHUB_I2S_LIVE_STATUS_I2S0_TX_FIFO_EMPTY (1 << 0)
  245. /* TEGRA30_AHUB_DAM0_LIVE_STATUS */
  246. #define TEGRA30_AHUB_DAM_LIVE_STATUS 0x90
  247. #define TEGRA30_AHUB_DAM_LIVE_STATUS_STRIDE 0x8
  248. #define TEGRA30_AHUB_DAM_LIVE_STATUS_COUNT 3
  249. #define TEGRA30_AHUB_DAM_LIVE_STATUS_TX_ENABLED (1 << 26)
  250. #define TEGRA30_AHUB_DAM_LIVE_STATUS_RX1_ENABLED (1 << 25)
  251. #define TEGRA30_AHUB_DAM_LIVE_STATUS_RX0_ENABLED (1 << 24)
  252. #define TEGRA30_AHUB_DAM_LIVE_STATUS_TXFIFO_FULL (1 << 15)
  253. #define TEGRA30_AHUB_DAM_LIVE_STATUS_RX1FIFO_FULL (1 << 9)
  254. #define TEGRA30_AHUB_DAM_LIVE_STATUS_RX0FIFO_FULL (1 << 8)
  255. #define TEGRA30_AHUB_DAM_LIVE_STATUS_TXFIFO_EMPTY (1 << 7)
  256. #define TEGRA30_AHUB_DAM_LIVE_STATUS_RX1FIFO_EMPTY (1 << 1)
  257. #define TEGRA30_AHUB_DAM_LIVE_STATUS_RX0FIFO_EMPTY (1 << 0)
  258. /* TEGRA30_AHUB_SPDIF_LIVE_STATUS */
  259. #define TEGRA30_AHUB_SPDIF_LIVE_STATUS 0xa8
  260. #define TEGRA30_AHUB_SPDIF_LIVE_STATUS_USER_TX_ENABLED (1 << 11)
  261. #define TEGRA30_AHUB_SPDIF_LIVE_STATUS_USER_RX_ENABLED (1 << 10)
  262. #define TEGRA30_AHUB_SPDIF_LIVE_STATUS_DATA_TX_ENABLED (1 << 9)
  263. #define TEGRA30_AHUB_SPDIF_LIVE_STATUS_DATA_RX_ENABLED (1 << 8)
  264. #define TEGRA30_AHUB_SPDIF_LIVE_STATUS_USER_TXFIFO_FULL (1 << 7)
  265. #define TEGRA30_AHUB_SPDIF_LIVE_STATUS_USER_RXFIFO_FULL (1 << 6)
  266. #define TEGRA30_AHUB_SPDIF_LIVE_STATUS_DATA_TXFIFO_FULL (1 << 5)
  267. #define TEGRA30_AHUB_SPDIF_LIVE_STATUS_DATA_RXFIFO_FULL (1 << 4)
  268. #define TEGRA30_AHUB_SPDIF_LIVE_STATUS_USER_TXFIFO_EMPTY (1 << 3)
  269. #define TEGRA30_AHUB_SPDIF_LIVE_STATUS_USER_RXFIFO_EMPTY (1 << 2)
  270. #define TEGRA30_AHUB_SPDIF_LIVE_STATUS_DATA_TXFIFO_EMPTY (1 << 1)
  271. #define TEGRA30_AHUB_SPDIF_LIVE_STATUS_DATA_RXFIFO_EMPTY (1 << 0)
  272. /* TEGRA30_AHUB_I2S_INT_MASK */
  273. #define TEGRA30_AHUB_I2S_INT_MASK 0xb0
  274. /* TEGRA30_AHUB_DAM_INT_MASK */
  275. #define TEGRA30_AHUB_DAM_INT_MASK 0xb4
  276. /* TEGRA30_AHUB_SPDIF_INT_MASK */
  277. #define TEGRA30_AHUB_SPDIF_INT_MASK 0xbc
  278. /* TEGRA30_AHUB_APBIF_INT_MASK */
  279. #define TEGRA30_AHUB_APBIF_INT_MASK 0xc0
  280. /* TEGRA30_AHUB_I2S_INT_STATUS */
  281. #define TEGRA30_AHUB_I2S_INT_STATUS 0xc8
  282. /* TEGRA30_AHUB_DAM_INT_STATUS */
  283. #define TEGRA30_AHUB_DAM_INT_STATUS 0xcc
  284. /* TEGRA30_AHUB_SPDIF_INT_STATUS */
  285. #define TEGRA30_AHUB_SPDIF_INT_STATUS 0xd4
  286. /* TEGRA30_AHUB_APBIF_INT_STATUS */
  287. #define TEGRA30_AHUB_APBIF_INT_STATUS 0xd8
  288. /* TEGRA30_AHUB_I2S_INT_SOURCE */
  289. #define TEGRA30_AHUB_I2S_INT_SOURCE 0xe0
  290. /* TEGRA30_AHUB_DAM_INT_SOURCE */
  291. #define TEGRA30_AHUB_DAM_INT_SOURCE 0xe4
  292. /* TEGRA30_AHUB_SPDIF_INT_SOURCE */
  293. #define TEGRA30_AHUB_SPDIF_INT_SOURCE 0xec
  294. /* TEGRA30_AHUB_APBIF_INT_SOURCE */
  295. #define TEGRA30_AHUB_APBIF_INT_SOURCE 0xf0
  296. /* TEGRA30_AHUB_I2S_INT_SET */
  297. #define TEGRA30_AHUB_I2S_INT_SET 0xf8
  298. /* TEGRA30_AHUB_DAM_INT_SET */
  299. #define TEGRA30_AHUB_DAM_INT_SET 0xfc
  300. /* TEGRA30_AHUB_SPDIF_INT_SET */
  301. #define TEGRA30_AHUB_SPDIF_INT_SET 0x100
  302. /* TEGRA30_AHUB_APBIF_INT_SET */
  303. #define TEGRA30_AHUB_APBIF_INT_SET 0x104
  304. /* Registers within TEGRA30_AHUB_BASE */
  305. #define TEGRA30_AHUB_AUDIO_RX 0x0
  306. #define TEGRA30_AHUB_AUDIO_RX_STRIDE 0x4
  307. #define TEGRA30_AHUB_AUDIO_RX_COUNT 17
  308. /* This register repeats once for each entry in enum tegra30_ahub_rxcif */
  309. /* The fields in this register are 1 bit per entry in tegra30_ahub_txcif */
  310. /*
  311. * Terminology:
  312. * AHUB: Audio Hub; a cross-bar switch between the audio devices: DMA FIFOs,
  313. * I2S controllers, SPDIF controllers, and DAMs.
  314. * XBAR: The core cross-bar component of the AHUB.
  315. * CIF: Client Interface; the HW module connecting an audio device to the
  316. * XBAR.
  317. * DAM: Digital Audio Mixer: A HW module that mixes multiple audio streams,
  318. * possibly including sample-rate conversion.
  319. *
  320. * Each TX CIF transmits data into the XBAR. Each RX CIF can receive audio
  321. * transmitted by a particular TX CIF.
  322. *
  323. * This driver is currently very simplistic; many HW features are not
  324. * exposed; DAMs are not supported, only 16-bit stereo audio is supported,
  325. * etc.
  326. */
  327. enum tegra30_ahub_txcif {
  328. TEGRA30_AHUB_TXCIF_APBIF_TX0,
  329. TEGRA30_AHUB_TXCIF_APBIF_TX1,
  330. TEGRA30_AHUB_TXCIF_APBIF_TX2,
  331. TEGRA30_AHUB_TXCIF_APBIF_TX3,
  332. TEGRA30_AHUB_TXCIF_I2S0_TX0,
  333. TEGRA30_AHUB_TXCIF_I2S1_TX0,
  334. TEGRA30_AHUB_TXCIF_I2S2_TX0,
  335. TEGRA30_AHUB_TXCIF_I2S3_TX0,
  336. TEGRA30_AHUB_TXCIF_I2S4_TX0,
  337. TEGRA30_AHUB_TXCIF_DAM0_TX0,
  338. TEGRA30_AHUB_TXCIF_DAM1_TX0,
  339. TEGRA30_AHUB_TXCIF_DAM2_TX0,
  340. TEGRA30_AHUB_TXCIF_SPDIF_TX0,
  341. TEGRA30_AHUB_TXCIF_SPDIF_TX1,
  342. };
  343. enum tegra30_ahub_rxcif {
  344. TEGRA30_AHUB_RXCIF_APBIF_RX0,
  345. TEGRA30_AHUB_RXCIF_APBIF_RX1,
  346. TEGRA30_AHUB_RXcIF_APBIF_RX2,
  347. TEGRA30_AHUB_RXCIF_APBIF_RX3,
  348. TEGRA30_AHUB_RXCIF_I2S0_RX0,
  349. TEGRA30_AHUB_RXCIF_I2S1_RX0,
  350. TEGRA30_AHUB_RXCIF_I2S2_RX0,
  351. TEGRA30_AHUB_RXCIF_I2S3_RX0,
  352. TEGRA30_AHUB_RXCIF_I2S4_RX0,
  353. TEGRA30_AHUB_RXCIF_DAM0_RX0,
  354. TEGRA30_AHUB_RXCIF_DAM0_RX1,
  355. TEGRA30_AHUB_RXCIF_DAM1_RX0,
  356. TEGRA30_AHUB_RXCIF_DAM2_RX1,
  357. TEGRA30_AHUB_RXCIF_DAM3_RX0,
  358. TEGRA30_AHUB_RXCIF_DAM3_RX1,
  359. TEGRA30_AHUB_RXCIF_SPDIF_RX0,
  360. TEGRA30_AHUB_RXCIF_SPDIF_RX1,
  361. };
  362. extern int tegra30_ahub_allocate_rx_fifo(enum tegra30_ahub_rxcif *rxcif,
  363. char *dmachan, int dmachan_len,
  364. dma_addr_t *fiforeg);
  365. extern int tegra30_ahub_enable_rx_fifo(enum tegra30_ahub_rxcif rxcif);
  366. extern int tegra30_ahub_disable_rx_fifo(enum tegra30_ahub_rxcif rxcif);
  367. extern int tegra30_ahub_free_rx_fifo(enum tegra30_ahub_rxcif rxcif);
  368. extern int tegra30_ahub_allocate_tx_fifo(enum tegra30_ahub_txcif *txcif,
  369. char *dmachan, int dmachan_len,
  370. dma_addr_t *fiforeg);
  371. extern int tegra30_ahub_enable_tx_fifo(enum tegra30_ahub_txcif txcif);
  372. extern int tegra30_ahub_disable_tx_fifo(enum tegra30_ahub_txcif txcif);
  373. extern int tegra30_ahub_free_tx_fifo(enum tegra30_ahub_txcif txcif);
  374. extern int tegra30_ahub_set_rx_cif_source(enum tegra30_ahub_rxcif rxcif,
  375. enum tegra30_ahub_txcif txcif);
  376. extern int tegra30_ahub_unset_rx_cif_source(enum tegra30_ahub_rxcif rxcif);
  377. struct tegra30_ahub_cif_conf {
  378. unsigned int threshold;
  379. unsigned int audio_channels;
  380. unsigned int client_channels;
  381. unsigned int audio_bits;
  382. unsigned int client_bits;
  383. unsigned int expand;
  384. unsigned int stereo_conv;
  385. unsigned int replicate;
  386. unsigned int direction;
  387. unsigned int truncate;
  388. unsigned int mono_conv;
  389. };
  390. void tegra30_ahub_set_cif(struct regmap *regmap, unsigned int reg,
  391. struct tegra30_ahub_cif_conf *conf);
  392. void tegra124_ahub_set_cif(struct regmap *regmap, unsigned int reg,
  393. struct tegra30_ahub_cif_conf *conf);
  394. struct tegra30_ahub_soc_data {
  395. unsigned int num_resets;
  396. void (*set_audio_cif)(struct regmap *regmap,
  397. unsigned int reg,
  398. struct tegra30_ahub_cif_conf *conf);
  399. /*
  400. * FIXME: There are many more differences in HW, such as:
  401. * - More APBIF channels.
  402. * - Extra separate chunks of register address space to represent
  403. * the extra APBIF channels.
  404. * - More units connected to the AHUB, so that tegra30_ahub_[rt]xcif
  405. * need expansion, coupled with there being more defined bits in
  406. * the AHUB routing registers.
  407. * However, the driver doesn't support those new features yet, so we
  408. * don't represent them here yet.
  409. */
  410. };
  411. struct tegra30_ahub {
  412. const struct tegra30_ahub_soc_data *soc_data;
  413. struct device *dev;
  414. struct reset_control_bulk_data resets[21];
  415. unsigned int nresets;
  416. struct clk_bulk_data clocks[2];
  417. unsigned int nclocks;
  418. resource_size_t apbif_addr;
  419. struct regmap *regmap_apbif;
  420. struct regmap *regmap_ahub;
  421. DECLARE_BITMAP(rx_usage, TEGRA30_AHUB_CHANNEL_CTRL_COUNT);
  422. DECLARE_BITMAP(tx_usage, TEGRA30_AHUB_CHANNEL_CTRL_COUNT);
  423. };
  424. #endif