tegra210_mvc.h 3.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /*
  3. * tegra210_mvc.h - Definitions for Tegra210 MVC driver
  4. *
  5. * Copyright (c) 2021 NVIDIA CORPORATION. All rights reserved.
  6. *
  7. */
  8. #ifndef __TEGRA210_MVC_H__
  9. #define __TEGRA210_MVC_H__
  10. /*
  11. * MVC_RX registers are with respect to XBAR.
  12. * The data comes from XBAR to MVC.
  13. */
  14. #define TEGRA210_MVC_RX_STATUS 0x0c
  15. #define TEGRA210_MVC_RX_INT_STATUS 0x10
  16. #define TEGRA210_MVC_RX_INT_MASK 0x14
  17. #define TEGRA210_MVC_RX_INT_SET 0x18
  18. #define TEGRA210_MVC_RX_INT_CLEAR 0x1c
  19. #define TEGRA210_MVC_RX_CIF_CTRL 0x20
  20. /*
  21. * MVC_TX registers are with respect to XBAR.
  22. * The data goes out of MVC.
  23. */
  24. #define TEGRA210_MVC_TX_STATUS 0x4c
  25. #define TEGRA210_MVC_TX_INT_STATUS 0x50
  26. #define TEGRA210_MVC_TX_INT_MASK 0x54
  27. #define TEGRA210_MVC_TX_INT_SET 0x58
  28. #define TEGRA210_MVC_TX_INT_CLEAR 0x5c
  29. #define TEGRA210_MVC_TX_CIF_CTRL 0x60
  30. /* Register offsets from TEGRA210_MVC*_BASE */
  31. #define TEGRA210_MVC_ENABLE 0x80
  32. #define TEGRA210_MVC_SOFT_RESET 0x84
  33. #define TEGRA210_MVC_CG 0x88
  34. #define TEGRA210_MVC_STATUS 0x90
  35. #define TEGRA210_MVC_INT_STATUS 0x94
  36. #define TEGRA210_MVC_CTRL 0xa8
  37. #define TEGRA210_MVC_SWITCH 0xac
  38. #define TEGRA210_MVC_INIT_VOL 0xb0
  39. #define TEGRA210_MVC_TARGET_VOL 0xd0
  40. #define TEGRA210_MVC_DURATION 0xf0
  41. #define TEGRA210_MVC_DURATION_INV 0xf4
  42. #define TEGRA210_MVC_POLY_N1 0xf8
  43. #define TEGRA210_MVC_POLY_N2 0xfc
  44. #define TEGRA210_MVC_PEAK_CTRL 0x100
  45. #define TEGRA210_MVC_CFG_RAM_CTRL 0x104
  46. #define TEGRA210_MVC_CFG_RAM_DATA 0x108
  47. #define TEGRA210_MVC_PEAK_VALUE 0x10c
  48. #define TEGRA210_MVC_CONFIG_ERR_TYPE 0x12c
  49. /* Fields in TEGRA210_MVC_ENABLE */
  50. #define TEGRA210_MVC_EN_SHIFT 0
  51. #define TEGRA210_MVC_EN (1 << TEGRA210_MVC_EN_SHIFT)
  52. #define TEGRA210_MVC_MUTE_SHIFT 8
  53. #define TEGRA210_MUTE_MASK_EN 0xff
  54. #define TEGRA210_MVC_MUTE_MASK (TEGRA210_MUTE_MASK_EN << TEGRA210_MVC_MUTE_SHIFT)
  55. #define TEGRA210_MVC_MUTE_EN (TEGRA210_MUTE_MASK_EN << TEGRA210_MVC_MUTE_SHIFT)
  56. #define TEGRA210_MVC_CH0_MUTE_EN 1
  57. #define TEGRA210_MVC_PER_CHAN_CTRL_EN_SHIFT 30
  58. #define TEGRA210_MVC_PER_CHAN_CTRL_EN_MASK (1 << TEGRA210_MVC_PER_CHAN_CTRL_EN_SHIFT)
  59. #define TEGRA210_MVC_PER_CHAN_CTRL_EN (1 << TEGRA210_MVC_PER_CHAN_CTRL_EN_SHIFT)
  60. #define TEGRA210_MVC_CURVE_TYPE_SHIFT 1
  61. #define TEGRA210_MVC_CURVE_TYPE_MASK (1 << TEGRA210_MVC_CURVE_TYPE_SHIFT)
  62. #define TEGRA210_MVC_VOLUME_SWITCH_SHIFT 2
  63. #define TEGRA210_MVC_VOLUME_SWITCH_MASK (1 << TEGRA210_MVC_VOLUME_SWITCH_SHIFT)
  64. #define TEGRA210_MVC_VOLUME_SWITCH_TRIGGER (1 << TEGRA210_MVC_VOLUME_SWITCH_SHIFT)
  65. #define TEGRA210_MVC_CTRL_DEFAULT 0x40000003
  66. #define TEGRA210_MVC_INIT_VOL_DEFAULT_POLY 0x01000000
  67. #define TEGRA210_MVC_INIT_VOL_DEFAULT_LINEAR 0x00000000
  68. /* Fields in TEGRA210_MVC ram ctrl */
  69. #define TEGRA210_MVC_CFG_RAM_CTRL_RW_SHIFT 14
  70. #define TEGRA210_MVC_CFG_RAM_CTRL_RW_WRITE (1 << TEGRA210_MVC_CFG_RAM_CTRL_RW_SHIFT)
  71. #define TEGRA210_MVC_CFG_RAM_CTRL_ADDR_INIT_EN_SHIFT 13
  72. #define TEGRA210_MVC_CFG_RAM_CTRL_ADDR_INIT_EN (1 << TEGRA210_MVC_CFG_RAM_CTRL_ADDR_INIT_EN_SHIFT)
  73. #define TEGRA210_MVC_CFG_RAM_CTRL_SEQ_ACCESS_EN_SHIFT 12
  74. #define TEGRA210_MVC_CFG_RAM_CTRL_SEQ_ACCESS_EN (1 << TEGRA210_MVC_CFG_RAM_CTRL_SEQ_ACCESS_EN_SHIFT)
  75. #define TEGRA210_MVC_CFG_RAM_CTRL_ADDR_SHIFT 0
  76. #define TEGRA210_MVC_CFG_RAM_CTRL_ADDR_MASK (0x1ff << TEGRA210_MVC_CFG_RAM_CTRL_ADDR_SHIFT)
  77. #define REG_SIZE 4
  78. #define TEGRA210_MVC_MAX_CHAN_COUNT 8
  79. #define TEGRA210_MVC_REG_OFFSET(reg, i) (reg + (REG_SIZE * i))
  80. #define TEGRA210_MVC_GET_CHAN(reg, base) (((reg) - (base)) / REG_SIZE)
  81. #define TEGRA210_GET_MUTE_VAL(val) (((val) >> TEGRA210_MVC_MUTE_SHIFT) & TEGRA210_MUTE_MASK_EN)
  82. #define NUM_GAIN_POLY_COEFFS 9
  83. enum {
  84. CURVE_POLY,
  85. CURVE_LINEAR,
  86. };
  87. struct tegra210_mvc_gain_params {
  88. int poly_coeff[NUM_GAIN_POLY_COEFFS];
  89. int poly_n1;
  90. int poly_n2;
  91. int duration;
  92. int duration_inv;
  93. };
  94. struct tegra210_mvc {
  95. int volume[TEGRA210_MVC_MAX_CHAN_COUNT];
  96. unsigned int curve_type;
  97. unsigned int ctrl_value;
  98. struct regmap *regmap;
  99. };
  100. #endif