tegra210_amx.h 3.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /*
  3. * tegra210_amx.h - Definitions for Tegra210 AMX driver
  4. *
  5. * Copyright (c) 2021, NVIDIA CORPORATION. All rights reserved.
  6. *
  7. */
  8. #ifndef __TEGRA210_AMX_H__
  9. #define __TEGRA210_AMX_H__
  10. /* Register offsets from TEGRA210_AMX*_BASE */
  11. #define TEGRA210_AMX_RX_STATUS 0x0c
  12. #define TEGRA210_AMX_RX_INT_STATUS 0x10
  13. #define TEGRA210_AMX_RX_INT_MASK 0x14
  14. #define TEGRA210_AMX_RX_INT_SET 0x18
  15. #define TEGRA210_AMX_RX_INT_CLEAR 0x1c
  16. #define TEGRA210_AMX_RX1_CIF_CTRL 0x20
  17. #define TEGRA210_AMX_RX2_CIF_CTRL 0x24
  18. #define TEGRA210_AMX_RX3_CIF_CTRL 0x28
  19. #define TEGRA210_AMX_RX4_CIF_CTRL 0x2c
  20. #define TEGRA210_AMX_TX_STATUS 0x4c
  21. #define TEGRA210_AMX_TX_INT_STATUS 0x50
  22. #define TEGRA210_AMX_TX_INT_MASK 0x54
  23. #define TEGRA210_AMX_TX_INT_SET 0x58
  24. #define TEGRA210_AMX_TX_INT_CLEAR 0x5c
  25. #define TEGRA210_AMX_TX_CIF_CTRL 0x60
  26. #define TEGRA210_AMX_ENABLE 0x80
  27. #define TEGRA210_AMX_SOFT_RESET 0x84
  28. #define TEGRA210_AMX_CG 0x88
  29. #define TEGRA210_AMX_STATUS 0x8c
  30. #define TEGRA210_AMX_INT_STATUS 0x90
  31. #define TEGRA210_AMX_CTRL 0xa4
  32. #define TEGRA210_AMX_OUT_BYTE_EN0 0xa8
  33. #define TEGRA210_AMX_OUT_BYTE_EN1 0xac
  34. #define TEGRA210_AMX_CYA 0xb0
  35. #define TEGRA210_AMX_CFG_RAM_CTRL 0xb8
  36. #define TEGRA210_AMX_CFG_RAM_DATA 0xbc
  37. #define TEGRA194_AMX_RX1_FRAME_PERIOD 0xc0
  38. #define TEGRA194_AMX_RX4_FRAME_PERIOD 0xcc
  39. #define TEGRA194_AMX_RX4_LAST_FRAME_PERIOD 0xdc
  40. /* Fields in TEGRA210_AMX_ENABLE */
  41. #define TEGRA210_AMX_ENABLE_SHIFT 0
  42. /* Fields in TEGRA210_AMX_CTRL */
  43. #define TEGRA210_AMX_CTRL_MSTR_RX_NUM_SHIFT 14
  44. #define TEGRA210_AMX_CTRL_MSTR_RX_NUM_MASK (3 << TEGRA210_AMX_CTRL_MSTR_RX_NUM_SHIFT)
  45. #define TEGRA210_AMX_CTRL_RX_DEP_SHIFT 12
  46. #define TEGRA210_AMX_CTRL_RX_DEP_MASK (3 << TEGRA210_AMX_CTRL_RX_DEP_SHIFT)
  47. /* Fields in TEGRA210_AMX_CFG_RAM_CTRL */
  48. #define TEGRA210_AMX_CFG_RAM_CTRL_RW_SHIFT 14
  49. #define TEGRA210_AMX_CFG_RAM_CTRL_RW_WRITE (1 << TEGRA210_AMX_CFG_RAM_CTRL_RW_SHIFT)
  50. #define TEGRA210_AMX_CFG_RAM_CTRL_ADDR_INIT_EN_SHIFT 13
  51. #define TEGRA210_AMX_CFG_RAM_CTRL_ADDR_INIT_EN (1 << TEGRA210_AMX_CFG_RAM_CTRL_ADDR_INIT_EN_SHIFT)
  52. #define TEGRA210_AMX_CFG_RAM_CTRL_SEQ_ACCESS_EN_SHIFT 12
  53. #define TEGRA210_AMX_CFG_RAM_CTRL_SEQ_ACCESS_EN (1 << TEGRA210_AMX_CFG_RAM_CTRL_SEQ_ACCESS_EN_SHIFT)
  54. #define TEGRA210_AMX_CFG_CTRL_RAM_ADDR_SHIFT 0
  55. /* Fields in TEGRA210_AMX_SOFT_RESET */
  56. #define TEGRA210_AMX_SOFT_RESET_SOFT_EN 1
  57. #define TEGRA210_AMX_SOFT_RESET_SOFT_RESET_MASK TEGRA210_AMX_SOFT_RESET_SOFT_EN
  58. #define TEGRA210_AMX_AUDIOCIF_CH_STRIDE 4
  59. #define TEGRA210_AMX_RAM_DEPTH 16
  60. #define TEGRA210_AMX_MAP_STREAM_NUM_SHIFT 6
  61. #define TEGRA210_AMX_MAP_WORD_NUM_SHIFT 2
  62. #define TEGRA210_AMX_MAP_BYTE_NUM_SHIFT 0
  63. enum {
  64. TEGRA210_AMX_WAIT_ON_ALL,
  65. TEGRA210_AMX_WAIT_ON_ANY,
  66. };
  67. struct tegra210_amx_soc_data {
  68. const struct regmap_config *regmap_conf;
  69. bool auto_disable;
  70. };
  71. struct tegra210_amx {
  72. const struct tegra210_amx_soc_data *soc_data;
  73. unsigned int map[TEGRA210_AMX_RAM_DEPTH];
  74. struct regmap *regmap;
  75. unsigned int byte_mask[2];
  76. };
  77. #endif