tegra210_amx.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. //
  3. // tegra210_amx.c - Tegra210 AMX driver
  4. //
  5. // Copyright (c) 2021-2023 NVIDIA CORPORATION. All rights reserved.
  6. #include <linux/clk.h>
  7. #include <linux/device.h>
  8. #include <linux/io.h>
  9. #include <linux/module.h>
  10. #include <linux/of.h>
  11. #include <linux/of_device.h>
  12. #include <linux/platform_device.h>
  13. #include <linux/pm_runtime.h>
  14. #include <linux/regmap.h>
  15. #include <sound/core.h>
  16. #include <sound/pcm.h>
  17. #include <sound/pcm_params.h>
  18. #include <sound/soc.h>
  19. #include "tegra210_amx.h"
  20. #include "tegra_cif.h"
  21. /*
  22. * The counter is in terms of AHUB clock cycles. If a frame is not
  23. * received within these clock cycles, the AMX input channel gets
  24. * automatically disabled. For now the counter is calculated as a
  25. * function of sample rate (8 kHz) and AHUB clock (49.152 MHz).
  26. * If later an accurate number is needed, the counter needs to be
  27. * calculated at runtime.
  28. *
  29. * count = ahub_clk / sample_rate
  30. */
  31. #define TEGRA194_MAX_FRAME_IDLE_COUNT 0x1800
  32. #define AMX_CH_REG(id, reg) ((reg) + ((id) * TEGRA210_AMX_AUDIOCIF_CH_STRIDE))
  33. static const struct reg_default tegra210_amx_reg_defaults[] = {
  34. { TEGRA210_AMX_RX_INT_MASK, 0x0000000f},
  35. { TEGRA210_AMX_RX1_CIF_CTRL, 0x00007000},
  36. { TEGRA210_AMX_RX2_CIF_CTRL, 0x00007000},
  37. { TEGRA210_AMX_RX3_CIF_CTRL, 0x00007000},
  38. { TEGRA210_AMX_RX4_CIF_CTRL, 0x00007000},
  39. { TEGRA210_AMX_TX_INT_MASK, 0x00000001},
  40. { TEGRA210_AMX_TX_CIF_CTRL, 0x00007000},
  41. { TEGRA210_AMX_CG, 0x1},
  42. { TEGRA210_AMX_CFG_RAM_CTRL, 0x00004000},
  43. };
  44. static void tegra210_amx_write_map_ram(struct tegra210_amx *amx)
  45. {
  46. int i;
  47. regmap_write(amx->regmap, TEGRA210_AMX_CFG_RAM_CTRL,
  48. TEGRA210_AMX_CFG_RAM_CTRL_SEQ_ACCESS_EN |
  49. TEGRA210_AMX_CFG_RAM_CTRL_ADDR_INIT_EN |
  50. TEGRA210_AMX_CFG_RAM_CTRL_RW_WRITE);
  51. for (i = 0; i < TEGRA210_AMX_RAM_DEPTH; i++)
  52. regmap_write(amx->regmap, TEGRA210_AMX_CFG_RAM_DATA,
  53. amx->map[i]);
  54. regmap_write(amx->regmap, TEGRA210_AMX_OUT_BYTE_EN0, amx->byte_mask[0]);
  55. regmap_write(amx->regmap, TEGRA210_AMX_OUT_BYTE_EN1, amx->byte_mask[1]);
  56. }
  57. static int tegra210_amx_startup(struct snd_pcm_substream *substream,
  58. struct snd_soc_dai *dai)
  59. {
  60. struct tegra210_amx *amx = snd_soc_dai_get_drvdata(dai);
  61. unsigned int val;
  62. int err;
  63. /* Ensure if AMX is disabled */
  64. err = regmap_read_poll_timeout(amx->regmap, TEGRA210_AMX_STATUS, val,
  65. !(val & 0x1), 10, 10000);
  66. if (err < 0) {
  67. dev_err(dai->dev, "failed to stop AMX, err = %d\n", err);
  68. return err;
  69. }
  70. /*
  71. * Soft Reset: Below performs module soft reset which clears
  72. * all FSM logic, flushes flow control of FIFO and resets the
  73. * state register. It also brings module back to disabled
  74. * state (without flushing the data in the pipe).
  75. */
  76. regmap_update_bits(amx->regmap, TEGRA210_AMX_SOFT_RESET,
  77. TEGRA210_AMX_SOFT_RESET_SOFT_RESET_MASK,
  78. TEGRA210_AMX_SOFT_RESET_SOFT_EN);
  79. err = regmap_read_poll_timeout(amx->regmap, TEGRA210_AMX_SOFT_RESET,
  80. val, !(val & 0x1), 10, 10000);
  81. if (err < 0) {
  82. dev_err(dai->dev, "failed to reset AMX, err = %d\n", err);
  83. return err;
  84. }
  85. return 0;
  86. }
  87. static int __maybe_unused tegra210_amx_runtime_suspend(struct device *dev)
  88. {
  89. struct tegra210_amx *amx = dev_get_drvdata(dev);
  90. regcache_cache_only(amx->regmap, true);
  91. regcache_mark_dirty(amx->regmap);
  92. return 0;
  93. }
  94. static int __maybe_unused tegra210_amx_runtime_resume(struct device *dev)
  95. {
  96. struct tegra210_amx *amx = dev_get_drvdata(dev);
  97. regcache_cache_only(amx->regmap, false);
  98. regcache_sync(amx->regmap);
  99. regmap_update_bits(amx->regmap,
  100. TEGRA210_AMX_CTRL,
  101. TEGRA210_AMX_CTRL_RX_DEP_MASK,
  102. TEGRA210_AMX_WAIT_ON_ANY << TEGRA210_AMX_CTRL_RX_DEP_SHIFT);
  103. tegra210_amx_write_map_ram(amx);
  104. return 0;
  105. }
  106. static int tegra210_amx_set_audio_cif(struct snd_soc_dai *dai,
  107. struct snd_pcm_hw_params *params,
  108. unsigned int reg)
  109. {
  110. struct tegra210_amx *amx = snd_soc_dai_get_drvdata(dai);
  111. int channels, audio_bits;
  112. struct tegra_cif_conf cif_conf;
  113. memset(&cif_conf, 0, sizeof(struct tegra_cif_conf));
  114. channels = params_channels(params);
  115. switch (params_format(params)) {
  116. case SNDRV_PCM_FORMAT_S8:
  117. audio_bits = TEGRA_ACIF_BITS_8;
  118. break;
  119. case SNDRV_PCM_FORMAT_S16_LE:
  120. audio_bits = TEGRA_ACIF_BITS_16;
  121. break;
  122. case SNDRV_PCM_FORMAT_S32_LE:
  123. audio_bits = TEGRA_ACIF_BITS_32;
  124. break;
  125. default:
  126. return -EINVAL;
  127. }
  128. cif_conf.audio_ch = channels;
  129. cif_conf.client_ch = channels;
  130. cif_conf.audio_bits = audio_bits;
  131. cif_conf.client_bits = audio_bits;
  132. tegra_set_cif(amx->regmap, reg, &cif_conf);
  133. return 0;
  134. }
  135. static int tegra210_amx_in_hw_params(struct snd_pcm_substream *substream,
  136. struct snd_pcm_hw_params *params,
  137. struct snd_soc_dai *dai)
  138. {
  139. struct tegra210_amx *amx = snd_soc_dai_get_drvdata(dai);
  140. if (amx->soc_data->auto_disable) {
  141. regmap_write(amx->regmap,
  142. AMX_CH_REG(dai->id, TEGRA194_AMX_RX1_FRAME_PERIOD),
  143. TEGRA194_MAX_FRAME_IDLE_COUNT);
  144. regmap_write(amx->regmap, TEGRA210_AMX_CYA, 1);
  145. }
  146. return tegra210_amx_set_audio_cif(dai, params,
  147. AMX_CH_REG(dai->id, TEGRA210_AMX_RX1_CIF_CTRL));
  148. }
  149. static int tegra210_amx_out_hw_params(struct snd_pcm_substream *substream,
  150. struct snd_pcm_hw_params *params,
  151. struct snd_soc_dai *dai)
  152. {
  153. return tegra210_amx_set_audio_cif(dai, params,
  154. TEGRA210_AMX_TX_CIF_CTRL);
  155. }
  156. static int tegra210_amx_get_byte_map(struct snd_kcontrol *kcontrol,
  157. struct snd_ctl_elem_value *ucontrol)
  158. {
  159. struct snd_soc_component *cmpnt = snd_soc_kcontrol_component(kcontrol);
  160. struct soc_mixer_control *mc =
  161. (struct soc_mixer_control *)kcontrol->private_value;
  162. struct tegra210_amx *amx = snd_soc_component_get_drvdata(cmpnt);
  163. unsigned char *bytes_map = (unsigned char *)&amx->map;
  164. int reg = mc->reg;
  165. int enabled;
  166. if (reg > 31)
  167. enabled = amx->byte_mask[1] & (1 << (reg - 32));
  168. else
  169. enabled = amx->byte_mask[0] & (1 << reg);
  170. /*
  171. * TODO: Simplify this logic to just return from bytes_map[]
  172. *
  173. * Presently below is required since bytes_map[] is
  174. * tightly packed and cannot store the control value of 256.
  175. * Byte mask state is used to know if 256 needs to be returned.
  176. * Note that for control value of 256, the put() call stores 0
  177. * in the bytes_map[] and disables the corresponding bit in
  178. * byte_mask[].
  179. */
  180. if (enabled)
  181. ucontrol->value.integer.value[0] = bytes_map[reg];
  182. else
  183. ucontrol->value.integer.value[0] = 256;
  184. return 0;
  185. }
  186. static int tegra210_amx_put_byte_map(struct snd_kcontrol *kcontrol,
  187. struct snd_ctl_elem_value *ucontrol)
  188. {
  189. struct soc_mixer_control *mc =
  190. (struct soc_mixer_control *)kcontrol->private_value;
  191. struct snd_soc_component *cmpnt = snd_soc_kcontrol_component(kcontrol);
  192. struct tegra210_amx *amx = snd_soc_component_get_drvdata(cmpnt);
  193. unsigned char *bytes_map = (unsigned char *)&amx->map;
  194. int reg = mc->reg;
  195. int value = ucontrol->value.integer.value[0];
  196. unsigned int mask_val = amx->byte_mask[reg / 32];
  197. if (value >= 0 && value <= 255)
  198. mask_val |= (1 << (reg % 32));
  199. else
  200. mask_val &= ~(1 << (reg % 32));
  201. if (mask_val == amx->byte_mask[reg / 32])
  202. return 0;
  203. /* Update byte map and slot */
  204. bytes_map[reg] = value % 256;
  205. amx->byte_mask[reg / 32] = mask_val;
  206. return 1;
  207. }
  208. static const struct snd_soc_dai_ops tegra210_amx_out_dai_ops = {
  209. .hw_params = tegra210_amx_out_hw_params,
  210. .startup = tegra210_amx_startup,
  211. };
  212. static const struct snd_soc_dai_ops tegra210_amx_in_dai_ops = {
  213. .hw_params = tegra210_amx_in_hw_params,
  214. };
  215. #define IN_DAI(id) \
  216. { \
  217. .name = "AMX-RX-CIF" #id, \
  218. .playback = { \
  219. .stream_name = "RX" #id "-CIF-Playback",\
  220. .channels_min = 1, \
  221. .channels_max = 16, \
  222. .rates = SNDRV_PCM_RATE_8000_192000, \
  223. .formats = SNDRV_PCM_FMTBIT_S8 | \
  224. SNDRV_PCM_FMTBIT_S16_LE | \
  225. SNDRV_PCM_FMTBIT_S32_LE, \
  226. }, \
  227. .capture = { \
  228. .stream_name = "RX" #id "-CIF-Capture", \
  229. .channels_min = 1, \
  230. .channels_max = 16, \
  231. .rates = SNDRV_PCM_RATE_8000_192000, \
  232. .formats = SNDRV_PCM_FMTBIT_S8 | \
  233. SNDRV_PCM_FMTBIT_S16_LE | \
  234. SNDRV_PCM_FMTBIT_S32_LE, \
  235. }, \
  236. .ops = &tegra210_amx_in_dai_ops, \
  237. }
  238. #define OUT_DAI \
  239. { \
  240. .name = "AMX-TX-CIF", \
  241. .playback = { \
  242. .stream_name = "TX-CIF-Playback", \
  243. .channels_min = 1, \
  244. .channels_max = 16, \
  245. .rates = SNDRV_PCM_RATE_8000_192000, \
  246. .formats = SNDRV_PCM_FMTBIT_S8 | \
  247. SNDRV_PCM_FMTBIT_S16_LE | \
  248. SNDRV_PCM_FMTBIT_S32_LE, \
  249. }, \
  250. .capture = { \
  251. .stream_name = "TX-CIF-Capture", \
  252. .channels_min = 1, \
  253. .channels_max = 16, \
  254. .rates = SNDRV_PCM_RATE_8000_192000, \
  255. .formats = SNDRV_PCM_FMTBIT_S8 | \
  256. SNDRV_PCM_FMTBIT_S16_LE | \
  257. SNDRV_PCM_FMTBIT_S32_LE, \
  258. }, \
  259. .ops = &tegra210_amx_out_dai_ops, \
  260. }
  261. static struct snd_soc_dai_driver tegra210_amx_dais[] = {
  262. IN_DAI(1),
  263. IN_DAI(2),
  264. IN_DAI(3),
  265. IN_DAI(4),
  266. OUT_DAI,
  267. };
  268. static const struct snd_soc_dapm_widget tegra210_amx_widgets[] = {
  269. SND_SOC_DAPM_AIF_IN("RX1", NULL, 0, TEGRA210_AMX_CTRL, 0, 0),
  270. SND_SOC_DAPM_AIF_IN("RX2", NULL, 0, TEGRA210_AMX_CTRL, 1, 0),
  271. SND_SOC_DAPM_AIF_IN("RX3", NULL, 0, TEGRA210_AMX_CTRL, 2, 0),
  272. SND_SOC_DAPM_AIF_IN("RX4", NULL, 0, TEGRA210_AMX_CTRL, 3, 0),
  273. SND_SOC_DAPM_AIF_OUT("TX", NULL, 0, TEGRA210_AMX_ENABLE,
  274. TEGRA210_AMX_ENABLE_SHIFT, 0),
  275. };
  276. #define STREAM_ROUTES(id, sname) \
  277. { "RX" #id " XBAR-" sname, NULL, "RX" #id " XBAR-TX" }, \
  278. { "RX" #id "-CIF-" sname, NULL, "RX" #id " XBAR-" sname },\
  279. { "RX" #id, NULL, "RX" #id "-CIF-" sname }, \
  280. { "TX", NULL, "RX" #id }, \
  281. { "TX-CIF-" sname, NULL, "TX" }, \
  282. { "XBAR-" sname, NULL, "TX-CIF-" sname }, \
  283. { "XBAR-RX", NULL, "XBAR-" sname }
  284. #define AMX_ROUTES(id) \
  285. STREAM_ROUTES(id, "Playback"), \
  286. STREAM_ROUTES(id, "Capture")
  287. static const struct snd_soc_dapm_route tegra210_amx_routes[] = {
  288. AMX_ROUTES(1),
  289. AMX_ROUTES(2),
  290. AMX_ROUTES(3),
  291. AMX_ROUTES(4),
  292. };
  293. #define TEGRA210_AMX_BYTE_MAP_CTRL(reg) \
  294. SOC_SINGLE_EXT("Byte Map " #reg, reg, 0, 256, 0, \
  295. tegra210_amx_get_byte_map, \
  296. tegra210_amx_put_byte_map)
  297. static struct snd_kcontrol_new tegra210_amx_controls[] = {
  298. TEGRA210_AMX_BYTE_MAP_CTRL(0),
  299. TEGRA210_AMX_BYTE_MAP_CTRL(1),
  300. TEGRA210_AMX_BYTE_MAP_CTRL(2),
  301. TEGRA210_AMX_BYTE_MAP_CTRL(3),
  302. TEGRA210_AMX_BYTE_MAP_CTRL(4),
  303. TEGRA210_AMX_BYTE_MAP_CTRL(5),
  304. TEGRA210_AMX_BYTE_MAP_CTRL(6),
  305. TEGRA210_AMX_BYTE_MAP_CTRL(7),
  306. TEGRA210_AMX_BYTE_MAP_CTRL(8),
  307. TEGRA210_AMX_BYTE_MAP_CTRL(9),
  308. TEGRA210_AMX_BYTE_MAP_CTRL(10),
  309. TEGRA210_AMX_BYTE_MAP_CTRL(11),
  310. TEGRA210_AMX_BYTE_MAP_CTRL(12),
  311. TEGRA210_AMX_BYTE_MAP_CTRL(13),
  312. TEGRA210_AMX_BYTE_MAP_CTRL(14),
  313. TEGRA210_AMX_BYTE_MAP_CTRL(15),
  314. TEGRA210_AMX_BYTE_MAP_CTRL(16),
  315. TEGRA210_AMX_BYTE_MAP_CTRL(17),
  316. TEGRA210_AMX_BYTE_MAP_CTRL(18),
  317. TEGRA210_AMX_BYTE_MAP_CTRL(19),
  318. TEGRA210_AMX_BYTE_MAP_CTRL(20),
  319. TEGRA210_AMX_BYTE_MAP_CTRL(21),
  320. TEGRA210_AMX_BYTE_MAP_CTRL(22),
  321. TEGRA210_AMX_BYTE_MAP_CTRL(23),
  322. TEGRA210_AMX_BYTE_MAP_CTRL(24),
  323. TEGRA210_AMX_BYTE_MAP_CTRL(25),
  324. TEGRA210_AMX_BYTE_MAP_CTRL(26),
  325. TEGRA210_AMX_BYTE_MAP_CTRL(27),
  326. TEGRA210_AMX_BYTE_MAP_CTRL(28),
  327. TEGRA210_AMX_BYTE_MAP_CTRL(29),
  328. TEGRA210_AMX_BYTE_MAP_CTRL(30),
  329. TEGRA210_AMX_BYTE_MAP_CTRL(31),
  330. TEGRA210_AMX_BYTE_MAP_CTRL(32),
  331. TEGRA210_AMX_BYTE_MAP_CTRL(33),
  332. TEGRA210_AMX_BYTE_MAP_CTRL(34),
  333. TEGRA210_AMX_BYTE_MAP_CTRL(35),
  334. TEGRA210_AMX_BYTE_MAP_CTRL(36),
  335. TEGRA210_AMX_BYTE_MAP_CTRL(37),
  336. TEGRA210_AMX_BYTE_MAP_CTRL(38),
  337. TEGRA210_AMX_BYTE_MAP_CTRL(39),
  338. TEGRA210_AMX_BYTE_MAP_CTRL(40),
  339. TEGRA210_AMX_BYTE_MAP_CTRL(41),
  340. TEGRA210_AMX_BYTE_MAP_CTRL(42),
  341. TEGRA210_AMX_BYTE_MAP_CTRL(43),
  342. TEGRA210_AMX_BYTE_MAP_CTRL(44),
  343. TEGRA210_AMX_BYTE_MAP_CTRL(45),
  344. TEGRA210_AMX_BYTE_MAP_CTRL(46),
  345. TEGRA210_AMX_BYTE_MAP_CTRL(47),
  346. TEGRA210_AMX_BYTE_MAP_CTRL(48),
  347. TEGRA210_AMX_BYTE_MAP_CTRL(49),
  348. TEGRA210_AMX_BYTE_MAP_CTRL(50),
  349. TEGRA210_AMX_BYTE_MAP_CTRL(51),
  350. TEGRA210_AMX_BYTE_MAP_CTRL(52),
  351. TEGRA210_AMX_BYTE_MAP_CTRL(53),
  352. TEGRA210_AMX_BYTE_MAP_CTRL(54),
  353. TEGRA210_AMX_BYTE_MAP_CTRL(55),
  354. TEGRA210_AMX_BYTE_MAP_CTRL(56),
  355. TEGRA210_AMX_BYTE_MAP_CTRL(57),
  356. TEGRA210_AMX_BYTE_MAP_CTRL(58),
  357. TEGRA210_AMX_BYTE_MAP_CTRL(59),
  358. TEGRA210_AMX_BYTE_MAP_CTRL(60),
  359. TEGRA210_AMX_BYTE_MAP_CTRL(61),
  360. TEGRA210_AMX_BYTE_MAP_CTRL(62),
  361. TEGRA210_AMX_BYTE_MAP_CTRL(63),
  362. };
  363. static const struct snd_soc_component_driver tegra210_amx_cmpnt = {
  364. .dapm_widgets = tegra210_amx_widgets,
  365. .num_dapm_widgets = ARRAY_SIZE(tegra210_amx_widgets),
  366. .dapm_routes = tegra210_amx_routes,
  367. .num_dapm_routes = ARRAY_SIZE(tegra210_amx_routes),
  368. .controls = tegra210_amx_controls,
  369. .num_controls = ARRAY_SIZE(tegra210_amx_controls),
  370. };
  371. static bool tegra210_amx_wr_reg(struct device *dev, unsigned int reg)
  372. {
  373. switch (reg) {
  374. case TEGRA210_AMX_RX_INT_MASK ... TEGRA210_AMX_RX4_CIF_CTRL:
  375. case TEGRA210_AMX_TX_INT_MASK ... TEGRA210_AMX_CG:
  376. case TEGRA210_AMX_CTRL ... TEGRA210_AMX_CYA:
  377. case TEGRA210_AMX_CFG_RAM_CTRL ... TEGRA210_AMX_CFG_RAM_DATA:
  378. return true;
  379. default:
  380. return false;
  381. }
  382. }
  383. static bool tegra194_amx_wr_reg(struct device *dev, unsigned int reg)
  384. {
  385. switch (reg) {
  386. case TEGRA194_AMX_RX1_FRAME_PERIOD ... TEGRA194_AMX_RX4_FRAME_PERIOD:
  387. return true;
  388. default:
  389. return tegra210_amx_wr_reg(dev, reg);
  390. }
  391. }
  392. static bool tegra210_amx_rd_reg(struct device *dev, unsigned int reg)
  393. {
  394. switch (reg) {
  395. case TEGRA210_AMX_RX_STATUS ... TEGRA210_AMX_CFG_RAM_DATA:
  396. return true;
  397. default:
  398. return false;
  399. }
  400. }
  401. static bool tegra194_amx_rd_reg(struct device *dev, unsigned int reg)
  402. {
  403. switch (reg) {
  404. case TEGRA194_AMX_RX1_FRAME_PERIOD ... TEGRA194_AMX_RX4_FRAME_PERIOD:
  405. return true;
  406. default:
  407. return tegra210_amx_rd_reg(dev, reg);
  408. }
  409. }
  410. static bool tegra210_amx_volatile_reg(struct device *dev, unsigned int reg)
  411. {
  412. switch (reg) {
  413. case TEGRA210_AMX_RX_STATUS:
  414. case TEGRA210_AMX_RX_INT_STATUS:
  415. case TEGRA210_AMX_RX_INT_SET:
  416. case TEGRA210_AMX_TX_STATUS:
  417. case TEGRA210_AMX_TX_INT_STATUS:
  418. case TEGRA210_AMX_TX_INT_SET:
  419. case TEGRA210_AMX_SOFT_RESET:
  420. case TEGRA210_AMX_STATUS:
  421. case TEGRA210_AMX_INT_STATUS:
  422. case TEGRA210_AMX_CFG_RAM_CTRL:
  423. case TEGRA210_AMX_CFG_RAM_DATA:
  424. return true;
  425. default:
  426. break;
  427. }
  428. return false;
  429. }
  430. static const struct regmap_config tegra210_amx_regmap_config = {
  431. .reg_bits = 32,
  432. .reg_stride = 4,
  433. .val_bits = 32,
  434. .max_register = TEGRA210_AMX_CFG_RAM_DATA,
  435. .writeable_reg = tegra210_amx_wr_reg,
  436. .readable_reg = tegra210_amx_rd_reg,
  437. .volatile_reg = tegra210_amx_volatile_reg,
  438. .reg_defaults = tegra210_amx_reg_defaults,
  439. .num_reg_defaults = ARRAY_SIZE(tegra210_amx_reg_defaults),
  440. .cache_type = REGCACHE_FLAT,
  441. };
  442. static const struct regmap_config tegra194_amx_regmap_config = {
  443. .reg_bits = 32,
  444. .reg_stride = 4,
  445. .val_bits = 32,
  446. .max_register = TEGRA194_AMX_RX4_LAST_FRAME_PERIOD,
  447. .writeable_reg = tegra194_amx_wr_reg,
  448. .readable_reg = tegra194_amx_rd_reg,
  449. .volatile_reg = tegra210_amx_volatile_reg,
  450. .reg_defaults = tegra210_amx_reg_defaults,
  451. .num_reg_defaults = ARRAY_SIZE(tegra210_amx_reg_defaults),
  452. .cache_type = REGCACHE_FLAT,
  453. };
  454. static const struct tegra210_amx_soc_data soc_data_tegra210 = {
  455. .regmap_conf = &tegra210_amx_regmap_config,
  456. };
  457. static const struct tegra210_amx_soc_data soc_data_tegra194 = {
  458. .regmap_conf = &tegra194_amx_regmap_config,
  459. .auto_disable = true,
  460. };
  461. static const struct of_device_id tegra210_amx_of_match[] = {
  462. { .compatible = "nvidia,tegra210-amx", .data = &soc_data_tegra210 },
  463. { .compatible = "nvidia,tegra194-amx", .data = &soc_data_tegra194 },
  464. {},
  465. };
  466. MODULE_DEVICE_TABLE(of, tegra210_amx_of_match);
  467. static int tegra210_amx_platform_probe(struct platform_device *pdev)
  468. {
  469. struct device *dev = &pdev->dev;
  470. struct tegra210_amx *amx;
  471. void __iomem *regs;
  472. int err;
  473. const struct of_device_id *match;
  474. struct tegra210_amx_soc_data *soc_data;
  475. match = of_match_device(tegra210_amx_of_match, dev);
  476. soc_data = (struct tegra210_amx_soc_data *)match->data;
  477. amx = devm_kzalloc(dev, sizeof(*amx), GFP_KERNEL);
  478. if (!amx)
  479. return -ENOMEM;
  480. amx->soc_data = soc_data;
  481. dev_set_drvdata(dev, amx);
  482. regs = devm_platform_ioremap_resource(pdev, 0);
  483. if (IS_ERR(regs))
  484. return PTR_ERR(regs);
  485. amx->regmap = devm_regmap_init_mmio(dev, regs,
  486. soc_data->regmap_conf);
  487. if (IS_ERR(amx->regmap)) {
  488. dev_err(dev, "regmap init failed\n");
  489. return PTR_ERR(amx->regmap);
  490. }
  491. regcache_cache_only(amx->regmap, true);
  492. err = devm_snd_soc_register_component(dev, &tegra210_amx_cmpnt,
  493. tegra210_amx_dais,
  494. ARRAY_SIZE(tegra210_amx_dais));
  495. if (err) {
  496. dev_err(dev, "can't register AMX component, err: %d\n", err);
  497. return err;
  498. }
  499. pm_runtime_enable(dev);
  500. return 0;
  501. }
  502. static int tegra210_amx_platform_remove(struct platform_device *pdev)
  503. {
  504. pm_runtime_disable(&pdev->dev);
  505. return 0;
  506. }
  507. static const struct dev_pm_ops tegra210_amx_pm_ops = {
  508. SET_RUNTIME_PM_OPS(tegra210_amx_runtime_suspend,
  509. tegra210_amx_runtime_resume, NULL)
  510. SET_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend,
  511. pm_runtime_force_resume)
  512. };
  513. static struct platform_driver tegra210_amx_driver = {
  514. .driver = {
  515. .name = "tegra210-amx",
  516. .of_match_table = tegra210_amx_of_match,
  517. .pm = &tegra210_amx_pm_ops,
  518. },
  519. .probe = tegra210_amx_platform_probe,
  520. .remove = tegra210_amx_platform_remove,
  521. };
  522. module_platform_driver(tegra210_amx_driver);
  523. MODULE_AUTHOR("Songhee Baek <[email protected]>");
  524. MODULE_DESCRIPTION("Tegra210 AMX ASoC driver");
  525. MODULE_LICENSE("GPL v2");