tegra20_i2s.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * tegra20_i2s.c - Tegra20 I2S driver
  4. *
  5. * Author: Stephen Warren <[email protected]>
  6. * Copyright (C) 2010,2012 - NVIDIA, Inc.
  7. *
  8. * Based on code copyright/by:
  9. *
  10. * Copyright (c) 2009-2010, NVIDIA Corporation.
  11. * Scott Peterson <[email protected]>
  12. *
  13. * Copyright (C) 2010 Google, Inc.
  14. * Iliyan Malchev <[email protected]>
  15. */
  16. #include <linux/clk.h>
  17. #include <linux/device.h>
  18. #include <linux/io.h>
  19. #include <linux/module.h>
  20. #include <linux/of.h>
  21. #include <linux/platform_device.h>
  22. #include <linux/pm_runtime.h>
  23. #include <linux/regmap.h>
  24. #include <linux/reset.h>
  25. #include <linux/slab.h>
  26. #include <sound/core.h>
  27. #include <sound/pcm.h>
  28. #include <sound/pcm_params.h>
  29. #include <sound/soc.h>
  30. #include <sound/dmaengine_pcm.h>
  31. #include "tegra20_i2s.h"
  32. #define DRV_NAME "tegra20-i2s"
  33. static __maybe_unused int tegra20_i2s_runtime_suspend(struct device *dev)
  34. {
  35. struct tegra20_i2s *i2s = dev_get_drvdata(dev);
  36. regcache_cache_only(i2s->regmap, true);
  37. clk_disable_unprepare(i2s->clk_i2s);
  38. return 0;
  39. }
  40. static __maybe_unused int tegra20_i2s_runtime_resume(struct device *dev)
  41. {
  42. struct tegra20_i2s *i2s = dev_get_drvdata(dev);
  43. int ret;
  44. ret = reset_control_assert(i2s->reset);
  45. if (ret)
  46. return ret;
  47. ret = clk_prepare_enable(i2s->clk_i2s);
  48. if (ret) {
  49. dev_err(dev, "clk_enable failed: %d\n", ret);
  50. return ret;
  51. }
  52. usleep_range(10, 100);
  53. ret = reset_control_deassert(i2s->reset);
  54. if (ret)
  55. goto disable_clocks;
  56. regcache_cache_only(i2s->regmap, false);
  57. regcache_mark_dirty(i2s->regmap);
  58. ret = regcache_sync(i2s->regmap);
  59. if (ret)
  60. goto disable_clocks;
  61. return 0;
  62. disable_clocks:
  63. clk_disable_unprepare(i2s->clk_i2s);
  64. return ret;
  65. }
  66. static int tegra20_i2s_set_fmt(struct snd_soc_dai *dai,
  67. unsigned int fmt)
  68. {
  69. struct tegra20_i2s *i2s = snd_soc_dai_get_drvdata(dai);
  70. unsigned int mask = 0, val = 0;
  71. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  72. case SND_SOC_DAIFMT_NB_NF:
  73. break;
  74. default:
  75. return -EINVAL;
  76. }
  77. mask |= TEGRA20_I2S_CTRL_MASTER_ENABLE;
  78. switch (fmt & SND_SOC_DAIFMT_CLOCK_PROVIDER_MASK) {
  79. case SND_SOC_DAIFMT_BP_FP:
  80. val |= TEGRA20_I2S_CTRL_MASTER_ENABLE;
  81. break;
  82. case SND_SOC_DAIFMT_BC_FC:
  83. break;
  84. default:
  85. return -EINVAL;
  86. }
  87. mask |= TEGRA20_I2S_CTRL_BIT_FORMAT_MASK |
  88. TEGRA20_I2S_CTRL_LRCK_MASK;
  89. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  90. case SND_SOC_DAIFMT_DSP_A:
  91. val |= TEGRA20_I2S_CTRL_BIT_FORMAT_DSP;
  92. val |= TEGRA20_I2S_CTRL_LRCK_L_LOW;
  93. break;
  94. case SND_SOC_DAIFMT_DSP_B:
  95. val |= TEGRA20_I2S_CTRL_BIT_FORMAT_DSP;
  96. val |= TEGRA20_I2S_CTRL_LRCK_R_LOW;
  97. break;
  98. case SND_SOC_DAIFMT_I2S:
  99. val |= TEGRA20_I2S_CTRL_BIT_FORMAT_I2S;
  100. val |= TEGRA20_I2S_CTRL_LRCK_L_LOW;
  101. break;
  102. case SND_SOC_DAIFMT_RIGHT_J:
  103. val |= TEGRA20_I2S_CTRL_BIT_FORMAT_RJM;
  104. val |= TEGRA20_I2S_CTRL_LRCK_L_LOW;
  105. break;
  106. case SND_SOC_DAIFMT_LEFT_J:
  107. val |= TEGRA20_I2S_CTRL_BIT_FORMAT_LJM;
  108. val |= TEGRA20_I2S_CTRL_LRCK_L_LOW;
  109. break;
  110. default:
  111. return -EINVAL;
  112. }
  113. regmap_update_bits(i2s->regmap, TEGRA20_I2S_CTRL, mask, val);
  114. return 0;
  115. }
  116. static int tegra20_i2s_hw_params(struct snd_pcm_substream *substream,
  117. struct snd_pcm_hw_params *params,
  118. struct snd_soc_dai *dai)
  119. {
  120. struct device *dev = dai->dev;
  121. struct tegra20_i2s *i2s = snd_soc_dai_get_drvdata(dai);
  122. unsigned int mask, val;
  123. int ret, sample_size, srate, i2sclock, bitcnt;
  124. mask = TEGRA20_I2S_CTRL_BIT_SIZE_MASK;
  125. switch (params_format(params)) {
  126. case SNDRV_PCM_FORMAT_S16_LE:
  127. val = TEGRA20_I2S_CTRL_BIT_SIZE_16;
  128. sample_size = 16;
  129. break;
  130. case SNDRV_PCM_FORMAT_S24_LE:
  131. val = TEGRA20_I2S_CTRL_BIT_SIZE_24;
  132. sample_size = 24;
  133. break;
  134. case SNDRV_PCM_FORMAT_S32_LE:
  135. val = TEGRA20_I2S_CTRL_BIT_SIZE_32;
  136. sample_size = 32;
  137. break;
  138. default:
  139. return -EINVAL;
  140. }
  141. mask |= TEGRA20_I2S_CTRL_FIFO_FORMAT_MASK;
  142. val |= TEGRA20_I2S_CTRL_FIFO_FORMAT_PACKED;
  143. regmap_update_bits(i2s->regmap, TEGRA20_I2S_CTRL, mask, val);
  144. srate = params_rate(params);
  145. /* Final "* 2" required by Tegra hardware */
  146. i2sclock = srate * params_channels(params) * sample_size * 2;
  147. ret = clk_set_rate(i2s->clk_i2s, i2sclock);
  148. if (ret) {
  149. dev_err(dev, "Can't set I2S clock rate: %d\n", ret);
  150. return ret;
  151. }
  152. bitcnt = (i2sclock / (2 * srate)) - 1;
  153. if (bitcnt < 0 || bitcnt > TEGRA20_I2S_TIMING_CHANNEL_BIT_COUNT_MASK_US)
  154. return -EINVAL;
  155. val = bitcnt << TEGRA20_I2S_TIMING_CHANNEL_BIT_COUNT_SHIFT;
  156. if (i2sclock % (2 * srate))
  157. val |= TEGRA20_I2S_TIMING_NON_SYM_ENABLE;
  158. regmap_write(i2s->regmap, TEGRA20_I2S_TIMING, val);
  159. regmap_write(i2s->regmap, TEGRA20_I2S_FIFO_SCR,
  160. TEGRA20_I2S_FIFO_SCR_FIFO2_ATN_LVL_FOUR_SLOTS |
  161. TEGRA20_I2S_FIFO_SCR_FIFO1_ATN_LVL_FOUR_SLOTS);
  162. return 0;
  163. }
  164. static void tegra20_i2s_start_playback(struct tegra20_i2s *i2s)
  165. {
  166. regmap_update_bits(i2s->regmap, TEGRA20_I2S_CTRL,
  167. TEGRA20_I2S_CTRL_FIFO1_ENABLE,
  168. TEGRA20_I2S_CTRL_FIFO1_ENABLE);
  169. }
  170. static void tegra20_i2s_stop_playback(struct tegra20_i2s *i2s)
  171. {
  172. regmap_update_bits(i2s->regmap, TEGRA20_I2S_CTRL,
  173. TEGRA20_I2S_CTRL_FIFO1_ENABLE, 0);
  174. }
  175. static void tegra20_i2s_start_capture(struct tegra20_i2s *i2s)
  176. {
  177. regmap_update_bits(i2s->regmap, TEGRA20_I2S_CTRL,
  178. TEGRA20_I2S_CTRL_FIFO2_ENABLE,
  179. TEGRA20_I2S_CTRL_FIFO2_ENABLE);
  180. }
  181. static void tegra20_i2s_stop_capture(struct tegra20_i2s *i2s)
  182. {
  183. regmap_update_bits(i2s->regmap, TEGRA20_I2S_CTRL,
  184. TEGRA20_I2S_CTRL_FIFO2_ENABLE, 0);
  185. }
  186. static int tegra20_i2s_trigger(struct snd_pcm_substream *substream, int cmd,
  187. struct snd_soc_dai *dai)
  188. {
  189. struct tegra20_i2s *i2s = snd_soc_dai_get_drvdata(dai);
  190. switch (cmd) {
  191. case SNDRV_PCM_TRIGGER_START:
  192. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  193. case SNDRV_PCM_TRIGGER_RESUME:
  194. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  195. tegra20_i2s_start_playback(i2s);
  196. else
  197. tegra20_i2s_start_capture(i2s);
  198. break;
  199. case SNDRV_PCM_TRIGGER_STOP:
  200. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  201. case SNDRV_PCM_TRIGGER_SUSPEND:
  202. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  203. tegra20_i2s_stop_playback(i2s);
  204. else
  205. tegra20_i2s_stop_capture(i2s);
  206. break;
  207. default:
  208. return -EINVAL;
  209. }
  210. return 0;
  211. }
  212. static int tegra20_i2s_probe(struct snd_soc_dai *dai)
  213. {
  214. struct tegra20_i2s *i2s = snd_soc_dai_get_drvdata(dai);
  215. dai->capture_dma_data = &i2s->capture_dma_data;
  216. dai->playback_dma_data = &i2s->playback_dma_data;
  217. return 0;
  218. }
  219. static const unsigned int tegra20_i2s_rates[] = {
  220. 8000, 11025, 16000, 22050, 32000, 44100, 48000, 64000, 88200, 96000
  221. };
  222. static int tegra20_i2s_filter_rates(struct snd_pcm_hw_params *params,
  223. struct snd_pcm_hw_rule *rule)
  224. {
  225. struct snd_interval *r = hw_param_interval(params, rule->var);
  226. struct snd_soc_dai *dai = rule->private;
  227. struct tegra20_i2s *i2s = dev_get_drvdata(dai->dev);
  228. struct clk *parent = clk_get_parent(i2s->clk_i2s);
  229. long i, parent_rate, valid_rates = 0;
  230. parent_rate = clk_get_rate(parent);
  231. if (parent_rate <= 0) {
  232. dev_err(dai->dev, "Can't get parent clock rate: %ld\n",
  233. parent_rate);
  234. return parent_rate ?: -EINVAL;
  235. }
  236. for (i = 0; i < ARRAY_SIZE(tegra20_i2s_rates); i++) {
  237. if (parent_rate % (tegra20_i2s_rates[i] * 128) == 0)
  238. valid_rates |= BIT(i);
  239. }
  240. /*
  241. * At least one rate must be valid, otherwise the parent clock isn't
  242. * audio PLL. Nothing should be filtered in this case.
  243. */
  244. if (!valid_rates)
  245. valid_rates = BIT(ARRAY_SIZE(tegra20_i2s_rates)) - 1;
  246. return snd_interval_list(r, ARRAY_SIZE(tegra20_i2s_rates),
  247. tegra20_i2s_rates, valid_rates);
  248. }
  249. static int tegra20_i2s_startup(struct snd_pcm_substream *substream,
  250. struct snd_soc_dai *dai)
  251. {
  252. if (!device_property_read_bool(dai->dev, "nvidia,fixed-parent-rate"))
  253. return 0;
  254. return snd_pcm_hw_rule_add(substream->runtime, 0,
  255. SNDRV_PCM_HW_PARAM_RATE,
  256. tegra20_i2s_filter_rates, dai,
  257. SNDRV_PCM_HW_PARAM_RATE, -1);
  258. }
  259. static const struct snd_soc_dai_ops tegra20_i2s_dai_ops = {
  260. .set_fmt = tegra20_i2s_set_fmt,
  261. .hw_params = tegra20_i2s_hw_params,
  262. .trigger = tegra20_i2s_trigger,
  263. .startup = tegra20_i2s_startup,
  264. };
  265. static const struct snd_soc_dai_driver tegra20_i2s_dai_template = {
  266. .probe = tegra20_i2s_probe,
  267. .playback = {
  268. .stream_name = "Playback",
  269. .channels_min = 2,
  270. .channels_max = 2,
  271. .rates = SNDRV_PCM_RATE_8000_96000,
  272. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  273. },
  274. .capture = {
  275. .stream_name = "Capture",
  276. .channels_min = 2,
  277. .channels_max = 2,
  278. .rates = SNDRV_PCM_RATE_8000_96000,
  279. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  280. },
  281. .ops = &tegra20_i2s_dai_ops,
  282. .symmetric_rate = 1,
  283. };
  284. static const struct snd_soc_component_driver tegra20_i2s_component = {
  285. .name = DRV_NAME,
  286. .legacy_dai_naming = 1,
  287. };
  288. static bool tegra20_i2s_wr_rd_reg(struct device *dev, unsigned int reg)
  289. {
  290. switch (reg) {
  291. case TEGRA20_I2S_CTRL:
  292. case TEGRA20_I2S_STATUS:
  293. case TEGRA20_I2S_TIMING:
  294. case TEGRA20_I2S_FIFO_SCR:
  295. case TEGRA20_I2S_PCM_CTRL:
  296. case TEGRA20_I2S_NW_CTRL:
  297. case TEGRA20_I2S_TDM_CTRL:
  298. case TEGRA20_I2S_TDM_TX_RX_CTRL:
  299. case TEGRA20_I2S_FIFO1:
  300. case TEGRA20_I2S_FIFO2:
  301. return true;
  302. default:
  303. return false;
  304. }
  305. }
  306. static bool tegra20_i2s_volatile_reg(struct device *dev, unsigned int reg)
  307. {
  308. switch (reg) {
  309. case TEGRA20_I2S_STATUS:
  310. case TEGRA20_I2S_FIFO_SCR:
  311. case TEGRA20_I2S_FIFO1:
  312. case TEGRA20_I2S_FIFO2:
  313. return true;
  314. default:
  315. return false;
  316. }
  317. }
  318. static bool tegra20_i2s_precious_reg(struct device *dev, unsigned int reg)
  319. {
  320. switch (reg) {
  321. case TEGRA20_I2S_FIFO1:
  322. case TEGRA20_I2S_FIFO2:
  323. return true;
  324. default:
  325. return false;
  326. }
  327. }
  328. static const struct regmap_config tegra20_i2s_regmap_config = {
  329. .reg_bits = 32,
  330. .reg_stride = 4,
  331. .val_bits = 32,
  332. .max_register = TEGRA20_I2S_FIFO2,
  333. .writeable_reg = tegra20_i2s_wr_rd_reg,
  334. .readable_reg = tegra20_i2s_wr_rd_reg,
  335. .volatile_reg = tegra20_i2s_volatile_reg,
  336. .precious_reg = tegra20_i2s_precious_reg,
  337. .cache_type = REGCACHE_FLAT,
  338. };
  339. static int tegra20_i2s_platform_probe(struct platform_device *pdev)
  340. {
  341. struct tegra20_i2s *i2s;
  342. struct resource *mem;
  343. void __iomem *regs;
  344. int ret;
  345. i2s = devm_kzalloc(&pdev->dev, sizeof(struct tegra20_i2s), GFP_KERNEL);
  346. if (!i2s) {
  347. ret = -ENOMEM;
  348. goto err;
  349. }
  350. dev_set_drvdata(&pdev->dev, i2s);
  351. i2s->dai = tegra20_i2s_dai_template;
  352. i2s->dai.name = dev_name(&pdev->dev);
  353. i2s->reset = devm_reset_control_get_exclusive(&pdev->dev, "i2s");
  354. if (IS_ERR(i2s->reset)) {
  355. dev_err(&pdev->dev, "Can't retrieve i2s reset\n");
  356. return PTR_ERR(i2s->reset);
  357. }
  358. i2s->clk_i2s = devm_clk_get(&pdev->dev, NULL);
  359. if (IS_ERR(i2s->clk_i2s)) {
  360. dev_err(&pdev->dev, "Can't retrieve i2s clock\n");
  361. ret = PTR_ERR(i2s->clk_i2s);
  362. goto err;
  363. }
  364. regs = devm_platform_get_and_ioremap_resource(pdev, 0, &mem);
  365. if (IS_ERR(regs)) {
  366. ret = PTR_ERR(regs);
  367. goto err;
  368. }
  369. i2s->regmap = devm_regmap_init_mmio(&pdev->dev, regs,
  370. &tegra20_i2s_regmap_config);
  371. if (IS_ERR(i2s->regmap)) {
  372. dev_err(&pdev->dev, "regmap init failed\n");
  373. ret = PTR_ERR(i2s->regmap);
  374. goto err;
  375. }
  376. i2s->capture_dma_data.addr = mem->start + TEGRA20_I2S_FIFO2;
  377. i2s->capture_dma_data.addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
  378. i2s->capture_dma_data.maxburst = 4;
  379. i2s->playback_dma_data.addr = mem->start + TEGRA20_I2S_FIFO1;
  380. i2s->playback_dma_data.addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
  381. i2s->playback_dma_data.maxburst = 4;
  382. pm_runtime_enable(&pdev->dev);
  383. ret = snd_soc_register_component(&pdev->dev, &tegra20_i2s_component,
  384. &i2s->dai, 1);
  385. if (ret) {
  386. dev_err(&pdev->dev, "Could not register DAI: %d\n", ret);
  387. ret = -ENOMEM;
  388. goto err_pm_disable;
  389. }
  390. ret = tegra_pcm_platform_register(&pdev->dev);
  391. if (ret) {
  392. dev_err(&pdev->dev, "Could not register PCM: %d\n", ret);
  393. goto err_unregister_component;
  394. }
  395. return 0;
  396. err_unregister_component:
  397. snd_soc_unregister_component(&pdev->dev);
  398. err_pm_disable:
  399. pm_runtime_disable(&pdev->dev);
  400. err:
  401. return ret;
  402. }
  403. static int tegra20_i2s_platform_remove(struct platform_device *pdev)
  404. {
  405. tegra_pcm_platform_unregister(&pdev->dev);
  406. snd_soc_unregister_component(&pdev->dev);
  407. pm_runtime_disable(&pdev->dev);
  408. return 0;
  409. }
  410. static const struct of_device_id tegra20_i2s_of_match[] = {
  411. { .compatible = "nvidia,tegra20-i2s", },
  412. {},
  413. };
  414. static const struct dev_pm_ops tegra20_i2s_pm_ops = {
  415. SET_RUNTIME_PM_OPS(tegra20_i2s_runtime_suspend,
  416. tegra20_i2s_runtime_resume, NULL)
  417. SET_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend,
  418. pm_runtime_force_resume)
  419. };
  420. static struct platform_driver tegra20_i2s_driver = {
  421. .driver = {
  422. .name = DRV_NAME,
  423. .of_match_table = tegra20_i2s_of_match,
  424. .pm = &tegra20_i2s_pm_ops,
  425. },
  426. .probe = tegra20_i2s_platform_probe,
  427. .remove = tegra20_i2s_platform_remove,
  428. };
  429. module_platform_driver(tegra20_i2s_driver);
  430. MODULE_AUTHOR("Stephen Warren <[email protected]>");
  431. MODULE_DESCRIPTION("Tegra20 I2S ASoC driver");
  432. MODULE_LICENSE("GPL");
  433. MODULE_ALIAS("platform:" DRV_NAME);
  434. MODULE_DEVICE_TABLE(of, tegra20_i2s_of_match);