tegra20_ac97.h 3.3 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /*
  3. * tegra20_ac97.h - Definitions for the Tegra20 AC97 controller driver
  4. *
  5. * Copyright (c) 2012 Lucas Stach <[email protected]>
  6. *
  7. * Partly based on code copyright/by:
  8. *
  9. * Copyright (c) 2011,2012 Toradex Inc.
  10. */
  11. #ifndef __TEGRA20_AC97_H__
  12. #define __TEGRA20_AC97_H__
  13. #include "tegra_pcm.h"
  14. #define TEGRA20_AC97_CTRL 0x00
  15. #define TEGRA20_AC97_CMD 0x04
  16. #define TEGRA20_AC97_STATUS1 0x08
  17. /* ... */
  18. #define TEGRA20_AC97_FIFO1_SCR 0x1c
  19. /* ... */
  20. #define TEGRA20_AC97_FIFO_TX1 0x40
  21. #define TEGRA20_AC97_FIFO_RX1 0x80
  22. /* TEGRA20_AC97_CTRL */
  23. #define TEGRA20_AC97_CTRL_STM2_EN (1 << 16)
  24. #define TEGRA20_AC97_CTRL_DOUBLE_SAMPLING_EN (1 << 11)
  25. #define TEGRA20_AC97_CTRL_IO_CNTRL_EN (1 << 10)
  26. #define TEGRA20_AC97_CTRL_HSET_DAC_EN (1 << 9)
  27. #define TEGRA20_AC97_CTRL_LINE2_DAC_EN (1 << 8)
  28. #define TEGRA20_AC97_CTRL_PCM_LFE_EN (1 << 7)
  29. #define TEGRA20_AC97_CTRL_PCM_SUR_EN (1 << 6)
  30. #define TEGRA20_AC97_CTRL_PCM_CEN_DAC_EN (1 << 5)
  31. #define TEGRA20_AC97_CTRL_LINE1_DAC_EN (1 << 4)
  32. #define TEGRA20_AC97_CTRL_PCM_DAC_EN (1 << 3)
  33. #define TEGRA20_AC97_CTRL_COLD_RESET (1 << 2)
  34. #define TEGRA20_AC97_CTRL_WARM_RESET (1 << 1)
  35. #define TEGRA20_AC97_CTRL_STM_EN (1 << 0)
  36. /* TEGRA20_AC97_CMD */
  37. #define TEGRA20_AC97_CMD_CMD_ADDR_SHIFT 24
  38. #define TEGRA20_AC97_CMD_CMD_ADDR_MASK (0xff << TEGRA20_AC97_CMD_CMD_ADDR_SHIFT)
  39. #define TEGRA20_AC97_CMD_CMD_DATA_SHIFT 8
  40. #define TEGRA20_AC97_CMD_CMD_DATA_MASK (0xffff << TEGRA20_AC97_CMD_CMD_DATA_SHIFT)
  41. #define TEGRA20_AC97_CMD_CMD_ID_SHIFT 2
  42. #define TEGRA20_AC97_CMD_CMD_ID_MASK (0x3 << TEGRA20_AC97_CMD_CMD_ID_SHIFT)
  43. #define TEGRA20_AC97_CMD_BUSY (1 << 0)
  44. /* TEGRA20_AC97_STATUS1 */
  45. #define TEGRA20_AC97_STATUS1_STA_ADDR1_SHIFT 24
  46. #define TEGRA20_AC97_STATUS1_STA_ADDR1_MASK (0xff << TEGRA20_AC97_STATUS1_STA_ADDR1_SHIFT)
  47. #define TEGRA20_AC97_STATUS1_STA_DATA1_SHIFT 8
  48. #define TEGRA20_AC97_STATUS1_STA_DATA1_MASK (0xffff << TEGRA20_AC97_STATUS1_STA_DATA1_SHIFT)
  49. #define TEGRA20_AC97_STATUS1_STA_VALID1 (1 << 2)
  50. #define TEGRA20_AC97_STATUS1_STANDBY1 (1 << 1)
  51. #define TEGRA20_AC97_STATUS1_CODEC1_RDY (1 << 0)
  52. /* TEGRA20_AC97_FIFO1_SCR */
  53. #define TEGRA20_AC97_FIFO_SCR_REC_MT_CNT_SHIFT 27
  54. #define TEGRA20_AC97_FIFO_SCR_REC_MT_CNT_MASK (0x1f << TEGRA20_AC97_FIFO_SCR_REC_MT_CNT_SHIFT)
  55. #define TEGRA20_AC97_FIFO_SCR_PB_MT_CNT_SHIFT 22
  56. #define TEGRA20_AC97_FIFO_SCR_PB_MT_CNT_MASK (0x1f << TEGRA20_AC97_FIFO_SCR_PB_MT_CNT_SHIFT)
  57. #define TEGRA20_AC97_FIFO_SCR_REC_OVERRUN_INT_STA (1 << 19)
  58. #define TEGRA20_AC97_FIFO_SCR_PB_UNDERRUN_INT_STA (1 << 18)
  59. #define TEGRA20_AC97_FIFO_SCR_REC_FORCE_MT (1 << 17)
  60. #define TEGRA20_AC97_FIFO_SCR_PB_FORCE_MT (1 << 16)
  61. #define TEGRA20_AC97_FIFO_SCR_REC_FULL_EN (1 << 15)
  62. #define TEGRA20_AC97_FIFO_SCR_REC_3QRT_FULL_EN (1 << 14)
  63. #define TEGRA20_AC97_FIFO_SCR_REC_QRT_FULL_EN (1 << 13)
  64. #define TEGRA20_AC97_FIFO_SCR_REC_EMPTY_EN (1 << 12)
  65. #define TEGRA20_AC97_FIFO_SCR_PB_NOT_FULL_EN (1 << 11)
  66. #define TEGRA20_AC97_FIFO_SCR_PB_QRT_MT_EN (1 << 10)
  67. #define TEGRA20_AC97_FIFO_SCR_PB_3QRT_MT_EN (1 << 9)
  68. #define TEGRA20_AC97_FIFO_SCR_PB_EMPTY_MT_EN (1 << 8)
  69. struct tegra20_ac97 {
  70. struct clk *clk_ac97;
  71. struct snd_dmaengine_dai_dma_data capture_dma_data;
  72. struct snd_dmaengine_dai_dma_data playback_dma_data;
  73. struct reset_control *reset;
  74. struct regmap *regmap;
  75. int reset_gpio;
  76. int sync_gpio;
  77. };
  78. #endif /* __TEGRA20_AC97_H__ */