stm32_spdifrx.c 29 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * STM32 ALSA SoC Digital Audio Interface (SPDIF-rx) driver.
  4. *
  5. * Copyright (C) 2017, STMicroelectronics - All Rights Reserved
  6. * Author(s): Olivier Moysan <[email protected]> for STMicroelectronics.
  7. */
  8. #include <linux/bitfield.h>
  9. #include <linux/clk.h>
  10. #include <linux/completion.h>
  11. #include <linux/delay.h>
  12. #include <linux/module.h>
  13. #include <linux/of_platform.h>
  14. #include <linux/pm_runtime.h>
  15. #include <linux/regmap.h>
  16. #include <linux/reset.h>
  17. #include <sound/dmaengine_pcm.h>
  18. #include <sound/pcm_params.h>
  19. /* SPDIF-rx Register Map */
  20. #define STM32_SPDIFRX_CR 0x00
  21. #define STM32_SPDIFRX_IMR 0x04
  22. #define STM32_SPDIFRX_SR 0x08
  23. #define STM32_SPDIFRX_IFCR 0x0C
  24. #define STM32_SPDIFRX_DR 0x10
  25. #define STM32_SPDIFRX_CSR 0x14
  26. #define STM32_SPDIFRX_DIR 0x18
  27. #define STM32_SPDIFRX_VERR 0x3F4
  28. #define STM32_SPDIFRX_IDR 0x3F8
  29. #define STM32_SPDIFRX_SIDR 0x3FC
  30. /* Bit definition for SPDIF_CR register */
  31. #define SPDIFRX_CR_SPDIFEN_SHIFT 0
  32. #define SPDIFRX_CR_SPDIFEN_MASK GENMASK(1, SPDIFRX_CR_SPDIFEN_SHIFT)
  33. #define SPDIFRX_CR_SPDIFENSET(x) ((x) << SPDIFRX_CR_SPDIFEN_SHIFT)
  34. #define SPDIFRX_CR_RXDMAEN BIT(2)
  35. #define SPDIFRX_CR_RXSTEO BIT(3)
  36. #define SPDIFRX_CR_DRFMT_SHIFT 4
  37. #define SPDIFRX_CR_DRFMT_MASK GENMASK(5, SPDIFRX_CR_DRFMT_SHIFT)
  38. #define SPDIFRX_CR_DRFMTSET(x) ((x) << SPDIFRX_CR_DRFMT_SHIFT)
  39. #define SPDIFRX_CR_PMSK BIT(6)
  40. #define SPDIFRX_CR_VMSK BIT(7)
  41. #define SPDIFRX_CR_CUMSK BIT(8)
  42. #define SPDIFRX_CR_PTMSK BIT(9)
  43. #define SPDIFRX_CR_CBDMAEN BIT(10)
  44. #define SPDIFRX_CR_CHSEL_SHIFT 11
  45. #define SPDIFRX_CR_CHSEL BIT(SPDIFRX_CR_CHSEL_SHIFT)
  46. #define SPDIFRX_CR_NBTR_SHIFT 12
  47. #define SPDIFRX_CR_NBTR_MASK GENMASK(13, SPDIFRX_CR_NBTR_SHIFT)
  48. #define SPDIFRX_CR_NBTRSET(x) ((x) << SPDIFRX_CR_NBTR_SHIFT)
  49. #define SPDIFRX_CR_WFA BIT(14)
  50. #define SPDIFRX_CR_INSEL_SHIFT 16
  51. #define SPDIFRX_CR_INSEL_MASK GENMASK(18, PDIFRX_CR_INSEL_SHIFT)
  52. #define SPDIFRX_CR_INSELSET(x) ((x) << SPDIFRX_CR_INSEL_SHIFT)
  53. #define SPDIFRX_CR_CKSEN_SHIFT 20
  54. #define SPDIFRX_CR_CKSEN BIT(20)
  55. #define SPDIFRX_CR_CKSBKPEN BIT(21)
  56. /* Bit definition for SPDIFRX_IMR register */
  57. #define SPDIFRX_IMR_RXNEI BIT(0)
  58. #define SPDIFRX_IMR_CSRNEIE BIT(1)
  59. #define SPDIFRX_IMR_PERRIE BIT(2)
  60. #define SPDIFRX_IMR_OVRIE BIT(3)
  61. #define SPDIFRX_IMR_SBLKIE BIT(4)
  62. #define SPDIFRX_IMR_SYNCDIE BIT(5)
  63. #define SPDIFRX_IMR_IFEIE BIT(6)
  64. #define SPDIFRX_XIMR_MASK GENMASK(6, 0)
  65. /* Bit definition for SPDIFRX_SR register */
  66. #define SPDIFRX_SR_RXNE BIT(0)
  67. #define SPDIFRX_SR_CSRNE BIT(1)
  68. #define SPDIFRX_SR_PERR BIT(2)
  69. #define SPDIFRX_SR_OVR BIT(3)
  70. #define SPDIFRX_SR_SBD BIT(4)
  71. #define SPDIFRX_SR_SYNCD BIT(5)
  72. #define SPDIFRX_SR_FERR BIT(6)
  73. #define SPDIFRX_SR_SERR BIT(7)
  74. #define SPDIFRX_SR_TERR BIT(8)
  75. #define SPDIFRX_SR_WIDTH5_SHIFT 16
  76. #define SPDIFRX_SR_WIDTH5_MASK GENMASK(30, PDIFRX_SR_WIDTH5_SHIFT)
  77. #define SPDIFRX_SR_WIDTH5SET(x) ((x) << SPDIFRX_SR_WIDTH5_SHIFT)
  78. /* Bit definition for SPDIFRX_IFCR register */
  79. #define SPDIFRX_IFCR_PERRCF BIT(2)
  80. #define SPDIFRX_IFCR_OVRCF BIT(3)
  81. #define SPDIFRX_IFCR_SBDCF BIT(4)
  82. #define SPDIFRX_IFCR_SYNCDCF BIT(5)
  83. #define SPDIFRX_XIFCR_MASK GENMASK(5, 2)
  84. /* Bit definition for SPDIFRX_DR register (DRFMT = 0b00) */
  85. #define SPDIFRX_DR0_DR_SHIFT 0
  86. #define SPDIFRX_DR0_DR_MASK GENMASK(23, SPDIFRX_DR0_DR_SHIFT)
  87. #define SPDIFRX_DR0_DRSET(x) ((x) << SPDIFRX_DR0_DR_SHIFT)
  88. #define SPDIFRX_DR0_PE BIT(24)
  89. #define SPDIFRX_DR0_V BIT(25)
  90. #define SPDIFRX_DR0_U BIT(26)
  91. #define SPDIFRX_DR0_C BIT(27)
  92. #define SPDIFRX_DR0_PT_SHIFT 28
  93. #define SPDIFRX_DR0_PT_MASK GENMASK(29, SPDIFRX_DR0_PT_SHIFT)
  94. #define SPDIFRX_DR0_PTSET(x) ((x) << SPDIFRX_DR0_PT_SHIFT)
  95. /* Bit definition for SPDIFRX_DR register (DRFMT = 0b01) */
  96. #define SPDIFRX_DR1_PE BIT(0)
  97. #define SPDIFRX_DR1_V BIT(1)
  98. #define SPDIFRX_DR1_U BIT(2)
  99. #define SPDIFRX_DR1_C BIT(3)
  100. #define SPDIFRX_DR1_PT_SHIFT 4
  101. #define SPDIFRX_DR1_PT_MASK GENMASK(5, SPDIFRX_DR1_PT_SHIFT)
  102. #define SPDIFRX_DR1_PTSET(x) ((x) << SPDIFRX_DR1_PT_SHIFT)
  103. #define SPDIFRX_DR1_DR_SHIFT 8
  104. #define SPDIFRX_DR1_DR_MASK GENMASK(31, SPDIFRX_DR1_DR_SHIFT)
  105. #define SPDIFRX_DR1_DRSET(x) ((x) << SPDIFRX_DR1_DR_SHIFT)
  106. /* Bit definition for SPDIFRX_DR register (DRFMT = 0b10) */
  107. #define SPDIFRX_DR1_DRNL1_SHIFT 0
  108. #define SPDIFRX_DR1_DRNL1_MASK GENMASK(15, SPDIFRX_DR1_DRNL1_SHIFT)
  109. #define SPDIFRX_DR1_DRNL1SET(x) ((x) << SPDIFRX_DR1_DRNL1_SHIFT)
  110. #define SPDIFRX_DR1_DRNL2_SHIFT 16
  111. #define SPDIFRX_DR1_DRNL2_MASK GENMASK(31, SPDIFRX_DR1_DRNL2_SHIFT)
  112. #define SPDIFRX_DR1_DRNL2SET(x) ((x) << SPDIFRX_DR1_DRNL2_SHIFT)
  113. /* Bit definition for SPDIFRX_CSR register */
  114. #define SPDIFRX_CSR_USR_SHIFT 0
  115. #define SPDIFRX_CSR_USR_MASK GENMASK(15, SPDIFRX_CSR_USR_SHIFT)
  116. #define SPDIFRX_CSR_USRGET(x) (((x) & SPDIFRX_CSR_USR_MASK)\
  117. >> SPDIFRX_CSR_USR_SHIFT)
  118. #define SPDIFRX_CSR_CS_SHIFT 16
  119. #define SPDIFRX_CSR_CS_MASK GENMASK(23, SPDIFRX_CSR_CS_SHIFT)
  120. #define SPDIFRX_CSR_CSGET(x) (((x) & SPDIFRX_CSR_CS_MASK)\
  121. >> SPDIFRX_CSR_CS_SHIFT)
  122. #define SPDIFRX_CSR_SOB BIT(24)
  123. /* Bit definition for SPDIFRX_DIR register */
  124. #define SPDIFRX_DIR_THI_SHIFT 0
  125. #define SPDIFRX_DIR_THI_MASK GENMASK(12, SPDIFRX_DIR_THI_SHIFT)
  126. #define SPDIFRX_DIR_THI_SET(x) ((x) << SPDIFRX_DIR_THI_SHIFT)
  127. #define SPDIFRX_DIR_TLO_SHIFT 16
  128. #define SPDIFRX_DIR_TLO_MASK GENMASK(28, SPDIFRX_DIR_TLO_SHIFT)
  129. #define SPDIFRX_DIR_TLO_SET(x) ((x) << SPDIFRX_DIR_TLO_SHIFT)
  130. #define SPDIFRX_SPDIFEN_DISABLE 0x0
  131. #define SPDIFRX_SPDIFEN_SYNC 0x1
  132. #define SPDIFRX_SPDIFEN_ENABLE 0x3
  133. /* Bit definition for SPDIFRX_VERR register */
  134. #define SPDIFRX_VERR_MIN_MASK GENMASK(3, 0)
  135. #define SPDIFRX_VERR_MAJ_MASK GENMASK(7, 4)
  136. /* Bit definition for SPDIFRX_IDR register */
  137. #define SPDIFRX_IDR_ID_MASK GENMASK(31, 0)
  138. /* Bit definition for SPDIFRX_SIDR register */
  139. #define SPDIFRX_SIDR_SID_MASK GENMASK(31, 0)
  140. #define SPDIFRX_IPIDR_NUMBER 0x00130041
  141. #define SPDIFRX_IN1 0x1
  142. #define SPDIFRX_IN2 0x2
  143. #define SPDIFRX_IN3 0x3
  144. #define SPDIFRX_IN4 0x4
  145. #define SPDIFRX_IN5 0x5
  146. #define SPDIFRX_IN6 0x6
  147. #define SPDIFRX_IN7 0x7
  148. #define SPDIFRX_IN8 0x8
  149. #define SPDIFRX_NBTR_NONE 0x0
  150. #define SPDIFRX_NBTR_3 0x1
  151. #define SPDIFRX_NBTR_15 0x2
  152. #define SPDIFRX_NBTR_63 0x3
  153. #define SPDIFRX_DRFMT_RIGHT 0x0
  154. #define SPDIFRX_DRFMT_LEFT 0x1
  155. #define SPDIFRX_DRFMT_PACKED 0x2
  156. /* 192 CS bits in S/PDIF frame. i.e 24 CS bytes */
  157. #define SPDIFRX_CS_BYTES_NB 24
  158. #define SPDIFRX_UB_BYTES_NB 48
  159. /*
  160. * CSR register is retrieved as a 32 bits word
  161. * It contains 1 channel status byte and 2 user data bytes
  162. * 2 S/PDIF frames are acquired to get all CS/UB bits
  163. */
  164. #define SPDIFRX_CSR_BUF_LENGTH (SPDIFRX_CS_BYTES_NB * 4 * 2)
  165. /**
  166. * struct stm32_spdifrx_data - private data of SPDIFRX
  167. * @pdev: device data pointer
  168. * @base: mmio register base virtual address
  169. * @regmap: SPDIFRX register map pointer
  170. * @regmap_conf: SPDIFRX register map configuration pointer
  171. * @cs_completion: channel status retrieving completion
  172. * @kclk: kernel clock feeding the SPDIFRX clock generator
  173. * @dma_params: dma configuration data for rx channel
  174. * @substream: PCM substream data pointer
  175. * @dmab: dma buffer info pointer
  176. * @ctrl_chan: dma channel for S/PDIF control bits
  177. * @desc:dma async transaction descriptor
  178. * @slave_config: dma slave channel runtime config pointer
  179. * @phys_addr: SPDIFRX registers physical base address
  180. * @lock: synchronization enabling lock
  181. * @irq_lock: prevent race condition with IRQ on stream state
  182. * @cs: channel status buffer
  183. * @ub: user data buffer
  184. * @irq: SPDIFRX interrupt line
  185. * @refcount: keep count of opened DMA channels
  186. */
  187. struct stm32_spdifrx_data {
  188. struct platform_device *pdev;
  189. void __iomem *base;
  190. struct regmap *regmap;
  191. const struct regmap_config *regmap_conf;
  192. struct completion cs_completion;
  193. struct clk *kclk;
  194. struct snd_dmaengine_dai_dma_data dma_params;
  195. struct snd_pcm_substream *substream;
  196. struct snd_dma_buffer *dmab;
  197. struct dma_chan *ctrl_chan;
  198. struct dma_async_tx_descriptor *desc;
  199. struct dma_slave_config slave_config;
  200. dma_addr_t phys_addr;
  201. spinlock_t lock; /* Sync enabling lock */
  202. spinlock_t irq_lock; /* Prevent race condition on stream state */
  203. unsigned char cs[SPDIFRX_CS_BYTES_NB];
  204. unsigned char ub[SPDIFRX_UB_BYTES_NB];
  205. int irq;
  206. int refcount;
  207. };
  208. static void stm32_spdifrx_dma_complete(void *data)
  209. {
  210. struct stm32_spdifrx_data *spdifrx = (struct stm32_spdifrx_data *)data;
  211. struct platform_device *pdev = spdifrx->pdev;
  212. u32 *p_start = (u32 *)spdifrx->dmab->area;
  213. u32 *p_end = p_start + (2 * SPDIFRX_CS_BYTES_NB) - 1;
  214. u32 *ptr = p_start;
  215. u16 *ub_ptr = (short *)spdifrx->ub;
  216. int i = 0;
  217. regmap_update_bits(spdifrx->regmap, STM32_SPDIFRX_CR,
  218. SPDIFRX_CR_CBDMAEN,
  219. (unsigned int)~SPDIFRX_CR_CBDMAEN);
  220. if (!spdifrx->dmab->area)
  221. return;
  222. while (ptr <= p_end) {
  223. if (*ptr & SPDIFRX_CSR_SOB)
  224. break;
  225. ptr++;
  226. }
  227. if (ptr > p_end) {
  228. dev_err(&pdev->dev, "Start of S/PDIF block not found\n");
  229. return;
  230. }
  231. while (i < SPDIFRX_CS_BYTES_NB) {
  232. spdifrx->cs[i] = (unsigned char)SPDIFRX_CSR_CSGET(*ptr);
  233. *ub_ptr++ = SPDIFRX_CSR_USRGET(*ptr++);
  234. if (ptr > p_end) {
  235. dev_err(&pdev->dev, "Failed to get channel status\n");
  236. return;
  237. }
  238. i++;
  239. }
  240. complete(&spdifrx->cs_completion);
  241. }
  242. static int stm32_spdifrx_dma_ctrl_start(struct stm32_spdifrx_data *spdifrx)
  243. {
  244. dma_cookie_t cookie;
  245. int err;
  246. spdifrx->desc = dmaengine_prep_slave_single(spdifrx->ctrl_chan,
  247. spdifrx->dmab->addr,
  248. SPDIFRX_CSR_BUF_LENGTH,
  249. DMA_DEV_TO_MEM,
  250. DMA_CTRL_ACK);
  251. if (!spdifrx->desc)
  252. return -EINVAL;
  253. spdifrx->desc->callback = stm32_spdifrx_dma_complete;
  254. spdifrx->desc->callback_param = spdifrx;
  255. cookie = dmaengine_submit(spdifrx->desc);
  256. err = dma_submit_error(cookie);
  257. if (err)
  258. return -EINVAL;
  259. dma_async_issue_pending(spdifrx->ctrl_chan);
  260. return 0;
  261. }
  262. static void stm32_spdifrx_dma_ctrl_stop(struct stm32_spdifrx_data *spdifrx)
  263. {
  264. dmaengine_terminate_async(spdifrx->ctrl_chan);
  265. }
  266. static int stm32_spdifrx_start_sync(struct stm32_spdifrx_data *spdifrx)
  267. {
  268. int cr, cr_mask, imr, ret;
  269. unsigned long flags;
  270. /* Enable IRQs */
  271. imr = SPDIFRX_IMR_IFEIE | SPDIFRX_IMR_SYNCDIE | SPDIFRX_IMR_PERRIE;
  272. ret = regmap_update_bits(spdifrx->regmap, STM32_SPDIFRX_IMR, imr, imr);
  273. if (ret)
  274. return ret;
  275. spin_lock_irqsave(&spdifrx->lock, flags);
  276. spdifrx->refcount++;
  277. regmap_read(spdifrx->regmap, STM32_SPDIFRX_CR, &cr);
  278. if (!(cr & SPDIFRX_CR_SPDIFEN_MASK)) {
  279. /*
  280. * Start sync if SPDIFRX is still in idle state.
  281. * SPDIFRX reception enabled when sync done
  282. */
  283. dev_dbg(&spdifrx->pdev->dev, "start synchronization\n");
  284. /*
  285. * SPDIFRX configuration:
  286. * Wait for activity before starting sync process. This avoid
  287. * to issue sync errors when spdif signal is missing on input.
  288. * Preamble, CS, user, validity and parity error bits not copied
  289. * to DR register.
  290. */
  291. cr = SPDIFRX_CR_WFA | SPDIFRX_CR_PMSK | SPDIFRX_CR_VMSK |
  292. SPDIFRX_CR_CUMSK | SPDIFRX_CR_PTMSK | SPDIFRX_CR_RXSTEO;
  293. cr_mask = cr;
  294. cr |= SPDIFRX_CR_NBTRSET(SPDIFRX_NBTR_63);
  295. cr_mask |= SPDIFRX_CR_NBTR_MASK;
  296. cr |= SPDIFRX_CR_SPDIFENSET(SPDIFRX_SPDIFEN_SYNC);
  297. cr_mask |= SPDIFRX_CR_SPDIFEN_MASK;
  298. ret = regmap_update_bits(spdifrx->regmap, STM32_SPDIFRX_CR,
  299. cr_mask, cr);
  300. if (ret < 0)
  301. dev_err(&spdifrx->pdev->dev,
  302. "Failed to start synchronization\n");
  303. }
  304. spin_unlock_irqrestore(&spdifrx->lock, flags);
  305. return ret;
  306. }
  307. static void stm32_spdifrx_stop(struct stm32_spdifrx_data *spdifrx)
  308. {
  309. int cr, cr_mask, reg;
  310. unsigned long flags;
  311. spin_lock_irqsave(&spdifrx->lock, flags);
  312. if (--spdifrx->refcount) {
  313. spin_unlock_irqrestore(&spdifrx->lock, flags);
  314. return;
  315. }
  316. cr = SPDIFRX_CR_SPDIFENSET(SPDIFRX_SPDIFEN_DISABLE);
  317. cr_mask = SPDIFRX_CR_SPDIFEN_MASK | SPDIFRX_CR_RXDMAEN;
  318. regmap_update_bits(spdifrx->regmap, STM32_SPDIFRX_CR, cr_mask, cr);
  319. regmap_update_bits(spdifrx->regmap, STM32_SPDIFRX_IMR,
  320. SPDIFRX_XIMR_MASK, 0);
  321. regmap_update_bits(spdifrx->regmap, STM32_SPDIFRX_IFCR,
  322. SPDIFRX_XIFCR_MASK, SPDIFRX_XIFCR_MASK);
  323. /* dummy read to clear CSRNE and RXNE in status register */
  324. regmap_read(spdifrx->regmap, STM32_SPDIFRX_DR, &reg);
  325. regmap_read(spdifrx->regmap, STM32_SPDIFRX_CSR, &reg);
  326. spin_unlock_irqrestore(&spdifrx->lock, flags);
  327. }
  328. static int stm32_spdifrx_dma_ctrl_register(struct device *dev,
  329. struct stm32_spdifrx_data *spdifrx)
  330. {
  331. int ret;
  332. spdifrx->ctrl_chan = dma_request_chan(dev, "rx-ctrl");
  333. if (IS_ERR(spdifrx->ctrl_chan))
  334. return dev_err_probe(dev, PTR_ERR(spdifrx->ctrl_chan),
  335. "dma_request_slave_channel error\n");
  336. spdifrx->dmab = devm_kzalloc(dev, sizeof(struct snd_dma_buffer),
  337. GFP_KERNEL);
  338. if (!spdifrx->dmab)
  339. return -ENOMEM;
  340. spdifrx->dmab->dev.type = SNDRV_DMA_TYPE_DEV_IRAM;
  341. spdifrx->dmab->dev.dev = dev;
  342. ret = snd_dma_alloc_pages(spdifrx->dmab->dev.type, dev,
  343. SPDIFRX_CSR_BUF_LENGTH, spdifrx->dmab);
  344. if (ret < 0) {
  345. dev_err(dev, "snd_dma_alloc_pages returned error %d\n", ret);
  346. return ret;
  347. }
  348. spdifrx->slave_config.direction = DMA_DEV_TO_MEM;
  349. spdifrx->slave_config.src_addr = (dma_addr_t)(spdifrx->phys_addr +
  350. STM32_SPDIFRX_CSR);
  351. spdifrx->slave_config.dst_addr = spdifrx->dmab->addr;
  352. spdifrx->slave_config.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
  353. spdifrx->slave_config.src_maxburst = 1;
  354. ret = dmaengine_slave_config(spdifrx->ctrl_chan,
  355. &spdifrx->slave_config);
  356. if (ret < 0) {
  357. dev_err(dev, "dmaengine_slave_config returned error %d\n", ret);
  358. spdifrx->ctrl_chan = NULL;
  359. }
  360. return ret;
  361. };
  362. static const char * const spdifrx_enum_input[] = {
  363. "in0", "in1", "in2", "in3"
  364. };
  365. /* By default CS bits are retrieved from channel A */
  366. static const char * const spdifrx_enum_cs_channel[] = {
  367. "A", "B"
  368. };
  369. static SOC_ENUM_SINGLE_DECL(ctrl_enum_input,
  370. STM32_SPDIFRX_CR, SPDIFRX_CR_INSEL_SHIFT,
  371. spdifrx_enum_input);
  372. static SOC_ENUM_SINGLE_DECL(ctrl_enum_cs_channel,
  373. STM32_SPDIFRX_CR, SPDIFRX_CR_CHSEL_SHIFT,
  374. spdifrx_enum_cs_channel);
  375. static int stm32_spdifrx_info(struct snd_kcontrol *kcontrol,
  376. struct snd_ctl_elem_info *uinfo)
  377. {
  378. uinfo->type = SNDRV_CTL_ELEM_TYPE_IEC958;
  379. uinfo->count = 1;
  380. return 0;
  381. }
  382. static int stm32_spdifrx_ub_info(struct snd_kcontrol *kcontrol,
  383. struct snd_ctl_elem_info *uinfo)
  384. {
  385. uinfo->type = SNDRV_CTL_ELEM_TYPE_IEC958;
  386. uinfo->count = 1;
  387. return 0;
  388. }
  389. static int stm32_spdifrx_get_ctrl_data(struct stm32_spdifrx_data *spdifrx)
  390. {
  391. int ret = 0;
  392. memset(spdifrx->cs, 0, SPDIFRX_CS_BYTES_NB);
  393. memset(spdifrx->ub, 0, SPDIFRX_UB_BYTES_NB);
  394. ret = stm32_spdifrx_dma_ctrl_start(spdifrx);
  395. if (ret < 0)
  396. return ret;
  397. ret = clk_prepare_enable(spdifrx->kclk);
  398. if (ret) {
  399. dev_err(&spdifrx->pdev->dev, "Enable kclk failed: %d\n", ret);
  400. return ret;
  401. }
  402. ret = regmap_update_bits(spdifrx->regmap, STM32_SPDIFRX_CR,
  403. SPDIFRX_CR_CBDMAEN, SPDIFRX_CR_CBDMAEN);
  404. if (ret < 0)
  405. goto end;
  406. ret = stm32_spdifrx_start_sync(spdifrx);
  407. if (ret < 0)
  408. goto end;
  409. if (wait_for_completion_interruptible_timeout(&spdifrx->cs_completion,
  410. msecs_to_jiffies(100))
  411. <= 0) {
  412. dev_dbg(&spdifrx->pdev->dev, "Failed to get control data\n");
  413. ret = -EAGAIN;
  414. }
  415. stm32_spdifrx_stop(spdifrx);
  416. stm32_spdifrx_dma_ctrl_stop(spdifrx);
  417. end:
  418. clk_disable_unprepare(spdifrx->kclk);
  419. return ret;
  420. }
  421. static int stm32_spdifrx_capture_get(struct snd_kcontrol *kcontrol,
  422. struct snd_ctl_elem_value *ucontrol)
  423. {
  424. struct snd_soc_dai *cpu_dai = snd_kcontrol_chip(kcontrol);
  425. struct stm32_spdifrx_data *spdifrx = snd_soc_dai_get_drvdata(cpu_dai);
  426. stm32_spdifrx_get_ctrl_data(spdifrx);
  427. ucontrol->value.iec958.status[0] = spdifrx->cs[0];
  428. ucontrol->value.iec958.status[1] = spdifrx->cs[1];
  429. ucontrol->value.iec958.status[2] = spdifrx->cs[2];
  430. ucontrol->value.iec958.status[3] = spdifrx->cs[3];
  431. ucontrol->value.iec958.status[4] = spdifrx->cs[4];
  432. return 0;
  433. }
  434. static int stm32_spdif_user_bits_get(struct snd_kcontrol *kcontrol,
  435. struct snd_ctl_elem_value *ucontrol)
  436. {
  437. struct snd_soc_dai *cpu_dai = snd_kcontrol_chip(kcontrol);
  438. struct stm32_spdifrx_data *spdifrx = snd_soc_dai_get_drvdata(cpu_dai);
  439. stm32_spdifrx_get_ctrl_data(spdifrx);
  440. ucontrol->value.iec958.status[0] = spdifrx->ub[0];
  441. ucontrol->value.iec958.status[1] = spdifrx->ub[1];
  442. ucontrol->value.iec958.status[2] = spdifrx->ub[2];
  443. ucontrol->value.iec958.status[3] = spdifrx->ub[3];
  444. ucontrol->value.iec958.status[4] = spdifrx->ub[4];
  445. return 0;
  446. }
  447. static struct snd_kcontrol_new stm32_spdifrx_iec_ctrls[] = {
  448. /* Channel status control */
  449. {
  450. .iface = SNDRV_CTL_ELEM_IFACE_PCM,
  451. .name = SNDRV_CTL_NAME_IEC958("", CAPTURE, DEFAULT),
  452. .access = SNDRV_CTL_ELEM_ACCESS_READ |
  453. SNDRV_CTL_ELEM_ACCESS_VOLATILE,
  454. .info = stm32_spdifrx_info,
  455. .get = stm32_spdifrx_capture_get,
  456. },
  457. /* User bits control */
  458. {
  459. .iface = SNDRV_CTL_ELEM_IFACE_PCM,
  460. .name = "IEC958 User Bit Capture Default",
  461. .access = SNDRV_CTL_ELEM_ACCESS_READ |
  462. SNDRV_CTL_ELEM_ACCESS_VOLATILE,
  463. .info = stm32_spdifrx_ub_info,
  464. .get = stm32_spdif_user_bits_get,
  465. },
  466. };
  467. static struct snd_kcontrol_new stm32_spdifrx_ctrls[] = {
  468. SOC_ENUM("SPDIFRX input", ctrl_enum_input),
  469. SOC_ENUM("SPDIFRX CS channel", ctrl_enum_cs_channel),
  470. };
  471. static int stm32_spdifrx_dai_register_ctrls(struct snd_soc_dai *cpu_dai)
  472. {
  473. int ret;
  474. ret = snd_soc_add_dai_controls(cpu_dai, stm32_spdifrx_iec_ctrls,
  475. ARRAY_SIZE(stm32_spdifrx_iec_ctrls));
  476. if (ret < 0)
  477. return ret;
  478. return snd_soc_add_component_controls(cpu_dai->component,
  479. stm32_spdifrx_ctrls,
  480. ARRAY_SIZE(stm32_spdifrx_ctrls));
  481. }
  482. static int stm32_spdifrx_dai_probe(struct snd_soc_dai *cpu_dai)
  483. {
  484. struct stm32_spdifrx_data *spdifrx = dev_get_drvdata(cpu_dai->dev);
  485. spdifrx->dma_params.addr = (dma_addr_t)(spdifrx->phys_addr +
  486. STM32_SPDIFRX_DR);
  487. spdifrx->dma_params.maxburst = 1;
  488. snd_soc_dai_init_dma_data(cpu_dai, NULL, &spdifrx->dma_params);
  489. return stm32_spdifrx_dai_register_ctrls(cpu_dai);
  490. }
  491. static bool stm32_spdifrx_readable_reg(struct device *dev, unsigned int reg)
  492. {
  493. switch (reg) {
  494. case STM32_SPDIFRX_CR:
  495. case STM32_SPDIFRX_IMR:
  496. case STM32_SPDIFRX_SR:
  497. case STM32_SPDIFRX_IFCR:
  498. case STM32_SPDIFRX_DR:
  499. case STM32_SPDIFRX_CSR:
  500. case STM32_SPDIFRX_DIR:
  501. case STM32_SPDIFRX_VERR:
  502. case STM32_SPDIFRX_IDR:
  503. case STM32_SPDIFRX_SIDR:
  504. return true;
  505. default:
  506. return false;
  507. }
  508. }
  509. static bool stm32_spdifrx_volatile_reg(struct device *dev, unsigned int reg)
  510. {
  511. switch (reg) {
  512. case STM32_SPDIFRX_DR:
  513. case STM32_SPDIFRX_CSR:
  514. case STM32_SPDIFRX_SR:
  515. case STM32_SPDIFRX_DIR:
  516. return true;
  517. default:
  518. return false;
  519. }
  520. }
  521. static bool stm32_spdifrx_writeable_reg(struct device *dev, unsigned int reg)
  522. {
  523. switch (reg) {
  524. case STM32_SPDIFRX_CR:
  525. case STM32_SPDIFRX_IMR:
  526. case STM32_SPDIFRX_IFCR:
  527. return true;
  528. default:
  529. return false;
  530. }
  531. }
  532. static const struct regmap_config stm32_h7_spdifrx_regmap_conf = {
  533. .reg_bits = 32,
  534. .reg_stride = 4,
  535. .val_bits = 32,
  536. .max_register = STM32_SPDIFRX_SIDR,
  537. .readable_reg = stm32_spdifrx_readable_reg,
  538. .volatile_reg = stm32_spdifrx_volatile_reg,
  539. .writeable_reg = stm32_spdifrx_writeable_reg,
  540. .num_reg_defaults_raw = STM32_SPDIFRX_SIDR / sizeof(u32) + 1,
  541. .fast_io = true,
  542. .cache_type = REGCACHE_FLAT,
  543. };
  544. static irqreturn_t stm32_spdifrx_isr(int irq, void *devid)
  545. {
  546. struct stm32_spdifrx_data *spdifrx = (struct stm32_spdifrx_data *)devid;
  547. struct platform_device *pdev = spdifrx->pdev;
  548. unsigned int cr, mask, sr, imr;
  549. unsigned int flags, sync_state;
  550. int err = 0, err_xrun = 0;
  551. regmap_read(spdifrx->regmap, STM32_SPDIFRX_SR, &sr);
  552. regmap_read(spdifrx->regmap, STM32_SPDIFRX_IMR, &imr);
  553. mask = imr & SPDIFRX_XIMR_MASK;
  554. /* SERR, TERR, FERR IRQs are generated if IFEIE is set */
  555. if (mask & SPDIFRX_IMR_IFEIE)
  556. mask |= (SPDIFRX_IMR_IFEIE << 1) | (SPDIFRX_IMR_IFEIE << 2);
  557. flags = sr & mask;
  558. if (!flags) {
  559. dev_err(&pdev->dev, "Unexpected IRQ. rflags=%#x, imr=%#x\n",
  560. sr, imr);
  561. return IRQ_NONE;
  562. }
  563. /* Clear IRQs */
  564. regmap_update_bits(spdifrx->regmap, STM32_SPDIFRX_IFCR,
  565. SPDIFRX_XIFCR_MASK, flags);
  566. if (flags & SPDIFRX_SR_PERR) {
  567. dev_dbg(&pdev->dev, "Parity error\n");
  568. err_xrun = 1;
  569. }
  570. if (flags & SPDIFRX_SR_OVR) {
  571. dev_dbg(&pdev->dev, "Overrun error\n");
  572. err_xrun = 1;
  573. }
  574. if (flags & SPDIFRX_SR_SBD)
  575. dev_dbg(&pdev->dev, "Synchronization block detected\n");
  576. if (flags & SPDIFRX_SR_SYNCD) {
  577. dev_dbg(&pdev->dev, "Synchronization done\n");
  578. /* Enable spdifrx */
  579. cr = SPDIFRX_CR_SPDIFENSET(SPDIFRX_SPDIFEN_ENABLE);
  580. regmap_update_bits(spdifrx->regmap, STM32_SPDIFRX_CR,
  581. SPDIFRX_CR_SPDIFEN_MASK, cr);
  582. }
  583. if (flags & SPDIFRX_SR_FERR) {
  584. dev_dbg(&pdev->dev, "Frame error\n");
  585. err = 1;
  586. }
  587. if (flags & SPDIFRX_SR_SERR) {
  588. dev_dbg(&pdev->dev, "Synchronization error\n");
  589. err = 1;
  590. }
  591. if (flags & SPDIFRX_SR_TERR) {
  592. dev_dbg(&pdev->dev, "Timeout error\n");
  593. err = 1;
  594. }
  595. if (err) {
  596. regmap_read(spdifrx->regmap, STM32_SPDIFRX_CR, &cr);
  597. sync_state = FIELD_GET(SPDIFRX_CR_SPDIFEN_MASK, cr) &&
  598. SPDIFRX_SPDIFEN_SYNC;
  599. /* SPDIFRX is in STATE_STOP. Disable SPDIFRX to clear errors */
  600. cr = SPDIFRX_CR_SPDIFENSET(SPDIFRX_SPDIFEN_DISABLE);
  601. regmap_update_bits(spdifrx->regmap, STM32_SPDIFRX_CR,
  602. SPDIFRX_CR_SPDIFEN_MASK, cr);
  603. /* If SPDIFRX was in STATE_SYNC, retry synchro */
  604. if (sync_state) {
  605. cr = SPDIFRX_CR_SPDIFENSET(SPDIFRX_SPDIFEN_SYNC);
  606. regmap_update_bits(spdifrx->regmap, STM32_SPDIFRX_CR,
  607. SPDIFRX_CR_SPDIFEN_MASK, cr);
  608. return IRQ_HANDLED;
  609. }
  610. spin_lock(&spdifrx->irq_lock);
  611. if (spdifrx->substream)
  612. snd_pcm_stop(spdifrx->substream,
  613. SNDRV_PCM_STATE_DISCONNECTED);
  614. spin_unlock(&spdifrx->irq_lock);
  615. return IRQ_HANDLED;
  616. }
  617. spin_lock(&spdifrx->irq_lock);
  618. if (err_xrun && spdifrx->substream)
  619. snd_pcm_stop_xrun(spdifrx->substream);
  620. spin_unlock(&spdifrx->irq_lock);
  621. return IRQ_HANDLED;
  622. }
  623. static int stm32_spdifrx_startup(struct snd_pcm_substream *substream,
  624. struct snd_soc_dai *cpu_dai)
  625. {
  626. struct stm32_spdifrx_data *spdifrx = snd_soc_dai_get_drvdata(cpu_dai);
  627. unsigned long flags;
  628. int ret;
  629. spin_lock_irqsave(&spdifrx->irq_lock, flags);
  630. spdifrx->substream = substream;
  631. spin_unlock_irqrestore(&spdifrx->irq_lock, flags);
  632. ret = clk_prepare_enable(spdifrx->kclk);
  633. if (ret)
  634. dev_err(&spdifrx->pdev->dev, "Enable kclk failed: %d\n", ret);
  635. return ret;
  636. }
  637. static int stm32_spdifrx_hw_params(struct snd_pcm_substream *substream,
  638. struct snd_pcm_hw_params *params,
  639. struct snd_soc_dai *cpu_dai)
  640. {
  641. struct stm32_spdifrx_data *spdifrx = snd_soc_dai_get_drvdata(cpu_dai);
  642. int data_size = params_width(params);
  643. int fmt;
  644. switch (data_size) {
  645. case 16:
  646. fmt = SPDIFRX_DRFMT_PACKED;
  647. break;
  648. case 32:
  649. fmt = SPDIFRX_DRFMT_LEFT;
  650. break;
  651. default:
  652. dev_err(&spdifrx->pdev->dev, "Unexpected data format\n");
  653. return -EINVAL;
  654. }
  655. /*
  656. * Set buswidth to 4 bytes for all data formats.
  657. * Packed format: transfer 2 x 2 bytes samples
  658. * Left format: transfer 1 x 3 bytes samples + 1 dummy byte
  659. */
  660. spdifrx->dma_params.addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
  661. snd_soc_dai_init_dma_data(cpu_dai, NULL, &spdifrx->dma_params);
  662. return regmap_update_bits(spdifrx->regmap, STM32_SPDIFRX_CR,
  663. SPDIFRX_CR_DRFMT_MASK,
  664. SPDIFRX_CR_DRFMTSET(fmt));
  665. }
  666. static int stm32_spdifrx_trigger(struct snd_pcm_substream *substream, int cmd,
  667. struct snd_soc_dai *cpu_dai)
  668. {
  669. struct stm32_spdifrx_data *spdifrx = snd_soc_dai_get_drvdata(cpu_dai);
  670. int ret = 0;
  671. switch (cmd) {
  672. case SNDRV_PCM_TRIGGER_START:
  673. case SNDRV_PCM_TRIGGER_RESUME:
  674. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  675. regmap_update_bits(spdifrx->regmap, STM32_SPDIFRX_IMR,
  676. SPDIFRX_IMR_OVRIE, SPDIFRX_IMR_OVRIE);
  677. regmap_update_bits(spdifrx->regmap, STM32_SPDIFRX_CR,
  678. SPDIFRX_CR_RXDMAEN, SPDIFRX_CR_RXDMAEN);
  679. ret = stm32_spdifrx_start_sync(spdifrx);
  680. break;
  681. case SNDRV_PCM_TRIGGER_SUSPEND:
  682. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  683. case SNDRV_PCM_TRIGGER_STOP:
  684. stm32_spdifrx_stop(spdifrx);
  685. break;
  686. default:
  687. return -EINVAL;
  688. }
  689. return ret;
  690. }
  691. static void stm32_spdifrx_shutdown(struct snd_pcm_substream *substream,
  692. struct snd_soc_dai *cpu_dai)
  693. {
  694. struct stm32_spdifrx_data *spdifrx = snd_soc_dai_get_drvdata(cpu_dai);
  695. unsigned long flags;
  696. spin_lock_irqsave(&spdifrx->irq_lock, flags);
  697. spdifrx->substream = NULL;
  698. spin_unlock_irqrestore(&spdifrx->irq_lock, flags);
  699. clk_disable_unprepare(spdifrx->kclk);
  700. }
  701. static const struct snd_soc_dai_ops stm32_spdifrx_pcm_dai_ops = {
  702. .startup = stm32_spdifrx_startup,
  703. .hw_params = stm32_spdifrx_hw_params,
  704. .trigger = stm32_spdifrx_trigger,
  705. .shutdown = stm32_spdifrx_shutdown,
  706. };
  707. static struct snd_soc_dai_driver stm32_spdifrx_dai[] = {
  708. {
  709. .probe = stm32_spdifrx_dai_probe,
  710. .capture = {
  711. .stream_name = "CPU-Capture",
  712. .channels_min = 1,
  713. .channels_max = 2,
  714. .rates = SNDRV_PCM_RATE_8000_192000,
  715. .formats = SNDRV_PCM_FMTBIT_S32_LE |
  716. SNDRV_PCM_FMTBIT_S16_LE,
  717. },
  718. .ops = &stm32_spdifrx_pcm_dai_ops,
  719. }
  720. };
  721. static const struct snd_pcm_hardware stm32_spdifrx_pcm_hw = {
  722. .info = SNDRV_PCM_INFO_INTERLEAVED | SNDRV_PCM_INFO_MMAP,
  723. .buffer_bytes_max = 8 * PAGE_SIZE,
  724. .period_bytes_min = 1024,
  725. .period_bytes_max = 4 * PAGE_SIZE,
  726. .periods_min = 2,
  727. .periods_max = 8,
  728. };
  729. static const struct snd_soc_component_driver stm32_spdifrx_component = {
  730. .name = "stm32-spdifrx",
  731. .legacy_dai_naming = 1,
  732. };
  733. static const struct snd_dmaengine_pcm_config stm32_spdifrx_pcm_config = {
  734. .pcm_hardware = &stm32_spdifrx_pcm_hw,
  735. .prepare_slave_config = snd_dmaengine_pcm_prepare_slave_config,
  736. };
  737. static const struct of_device_id stm32_spdifrx_ids[] = {
  738. {
  739. .compatible = "st,stm32h7-spdifrx",
  740. .data = &stm32_h7_spdifrx_regmap_conf
  741. },
  742. {}
  743. };
  744. static int stm32_spdifrx_parse_of(struct platform_device *pdev,
  745. struct stm32_spdifrx_data *spdifrx)
  746. {
  747. struct device_node *np = pdev->dev.of_node;
  748. const struct of_device_id *of_id;
  749. struct resource *res;
  750. if (!np)
  751. return -ENODEV;
  752. of_id = of_match_device(stm32_spdifrx_ids, &pdev->dev);
  753. if (of_id)
  754. spdifrx->regmap_conf =
  755. (const struct regmap_config *)of_id->data;
  756. else
  757. return -EINVAL;
  758. spdifrx->base = devm_platform_get_and_ioremap_resource(pdev, 0, &res);
  759. if (IS_ERR(spdifrx->base))
  760. return PTR_ERR(spdifrx->base);
  761. spdifrx->phys_addr = res->start;
  762. spdifrx->kclk = devm_clk_get(&pdev->dev, "kclk");
  763. if (IS_ERR(spdifrx->kclk))
  764. return dev_err_probe(&pdev->dev, PTR_ERR(spdifrx->kclk),
  765. "Could not get kclk\n");
  766. spdifrx->irq = platform_get_irq(pdev, 0);
  767. if (spdifrx->irq < 0)
  768. return spdifrx->irq;
  769. return 0;
  770. }
  771. static int stm32_spdifrx_remove(struct platform_device *pdev)
  772. {
  773. struct stm32_spdifrx_data *spdifrx = platform_get_drvdata(pdev);
  774. if (spdifrx->ctrl_chan)
  775. dma_release_channel(spdifrx->ctrl_chan);
  776. if (spdifrx->dmab)
  777. snd_dma_free_pages(spdifrx->dmab);
  778. snd_dmaengine_pcm_unregister(&pdev->dev);
  779. snd_soc_unregister_component(&pdev->dev);
  780. pm_runtime_disable(&pdev->dev);
  781. return 0;
  782. }
  783. static int stm32_spdifrx_probe(struct platform_device *pdev)
  784. {
  785. struct stm32_spdifrx_data *spdifrx;
  786. struct reset_control *rst;
  787. const struct snd_dmaengine_pcm_config *pcm_config = NULL;
  788. u32 ver, idr;
  789. int ret;
  790. spdifrx = devm_kzalloc(&pdev->dev, sizeof(*spdifrx), GFP_KERNEL);
  791. if (!spdifrx)
  792. return -ENOMEM;
  793. spdifrx->pdev = pdev;
  794. init_completion(&spdifrx->cs_completion);
  795. spin_lock_init(&spdifrx->lock);
  796. spin_lock_init(&spdifrx->irq_lock);
  797. platform_set_drvdata(pdev, spdifrx);
  798. ret = stm32_spdifrx_parse_of(pdev, spdifrx);
  799. if (ret)
  800. return ret;
  801. spdifrx->regmap = devm_regmap_init_mmio_clk(&pdev->dev, "kclk",
  802. spdifrx->base,
  803. spdifrx->regmap_conf);
  804. if (IS_ERR(spdifrx->regmap))
  805. return dev_err_probe(&pdev->dev, PTR_ERR(spdifrx->regmap),
  806. "Regmap init error\n");
  807. ret = devm_request_irq(&pdev->dev, spdifrx->irq, stm32_spdifrx_isr, 0,
  808. dev_name(&pdev->dev), spdifrx);
  809. if (ret) {
  810. dev_err(&pdev->dev, "IRQ request returned %d\n", ret);
  811. return ret;
  812. }
  813. rst = devm_reset_control_get_optional_exclusive(&pdev->dev, NULL);
  814. if (IS_ERR(rst))
  815. return dev_err_probe(&pdev->dev, PTR_ERR(rst),
  816. "Reset controller error\n");
  817. reset_control_assert(rst);
  818. udelay(2);
  819. reset_control_deassert(rst);
  820. pcm_config = &stm32_spdifrx_pcm_config;
  821. ret = snd_dmaengine_pcm_register(&pdev->dev, pcm_config, 0);
  822. if (ret)
  823. return dev_err_probe(&pdev->dev, ret, "PCM DMA register error\n");
  824. ret = snd_soc_register_component(&pdev->dev,
  825. &stm32_spdifrx_component,
  826. stm32_spdifrx_dai,
  827. ARRAY_SIZE(stm32_spdifrx_dai));
  828. if (ret) {
  829. snd_dmaengine_pcm_unregister(&pdev->dev);
  830. return ret;
  831. }
  832. ret = stm32_spdifrx_dma_ctrl_register(&pdev->dev, spdifrx);
  833. if (ret)
  834. goto error;
  835. ret = regmap_read(spdifrx->regmap, STM32_SPDIFRX_IDR, &idr);
  836. if (ret)
  837. goto error;
  838. if (idr == SPDIFRX_IPIDR_NUMBER) {
  839. ret = regmap_read(spdifrx->regmap, STM32_SPDIFRX_VERR, &ver);
  840. if (ret)
  841. goto error;
  842. dev_dbg(&pdev->dev, "SPDIFRX version: %lu.%lu registered\n",
  843. FIELD_GET(SPDIFRX_VERR_MAJ_MASK, ver),
  844. FIELD_GET(SPDIFRX_VERR_MIN_MASK, ver));
  845. }
  846. pm_runtime_enable(&pdev->dev);
  847. return ret;
  848. error:
  849. stm32_spdifrx_remove(pdev);
  850. return ret;
  851. }
  852. MODULE_DEVICE_TABLE(of, stm32_spdifrx_ids);
  853. #ifdef CONFIG_PM_SLEEP
  854. static int stm32_spdifrx_suspend(struct device *dev)
  855. {
  856. struct stm32_spdifrx_data *spdifrx = dev_get_drvdata(dev);
  857. regcache_cache_only(spdifrx->regmap, true);
  858. regcache_mark_dirty(spdifrx->regmap);
  859. return 0;
  860. }
  861. static int stm32_spdifrx_resume(struct device *dev)
  862. {
  863. struct stm32_spdifrx_data *spdifrx = dev_get_drvdata(dev);
  864. regcache_cache_only(spdifrx->regmap, false);
  865. return regcache_sync(spdifrx->regmap);
  866. }
  867. #endif /* CONFIG_PM_SLEEP */
  868. static const struct dev_pm_ops stm32_spdifrx_pm_ops = {
  869. SET_SYSTEM_SLEEP_PM_OPS(stm32_spdifrx_suspend, stm32_spdifrx_resume)
  870. };
  871. static struct platform_driver stm32_spdifrx_driver = {
  872. .driver = {
  873. .name = "st,stm32-spdifrx",
  874. .of_match_table = stm32_spdifrx_ids,
  875. .pm = &stm32_spdifrx_pm_ops,
  876. },
  877. .probe = stm32_spdifrx_probe,
  878. .remove = stm32_spdifrx_remove,
  879. };
  880. module_platform_driver(stm32_spdifrx_driver);
  881. MODULE_DESCRIPTION("STM32 Soc spdifrx Interface");
  882. MODULE_AUTHOR("Olivier Moysan, <[email protected]>");
  883. MODULE_ALIAS("platform:stm32-spdifrx");
  884. MODULE_LICENSE("GPL v2");