ipc3.c 28 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098
  1. // SPDX-License-Identifier: (GPL-2.0-only OR BSD-3-Clause)
  2. //
  3. // This file is provided under a dual BSD/GPLv2 license. When using or
  4. // redistributing this file, you may do so under either license.
  5. //
  6. // Copyright(c) 2021 Intel Corporation. All rights reserved.
  7. //
  8. //
  9. #include <sound/sof/stream.h>
  10. #include <sound/sof/control.h>
  11. #include <trace/events/sof.h>
  12. #include "sof-priv.h"
  13. #include "sof-audio.h"
  14. #include "ipc3-priv.h"
  15. #include "ops.h"
  16. typedef void (*ipc3_rx_callback)(struct snd_sof_dev *sdev, void *msg_buf);
  17. #if IS_ENABLED(CONFIG_SND_SOC_SOF_DEBUG_VERBOSE_IPC)
  18. static void ipc3_log_header(struct device *dev, u8 *text, u32 cmd)
  19. {
  20. u8 *str;
  21. u8 *str2 = NULL;
  22. u32 glb;
  23. u32 type;
  24. bool is_sof_ipc_stream_position = false;
  25. glb = cmd & SOF_GLB_TYPE_MASK;
  26. type = cmd & SOF_CMD_TYPE_MASK;
  27. switch (glb) {
  28. case SOF_IPC_GLB_REPLY:
  29. str = "GLB_REPLY"; break;
  30. case SOF_IPC_GLB_COMPOUND:
  31. str = "GLB_COMPOUND"; break;
  32. case SOF_IPC_GLB_TPLG_MSG:
  33. str = "GLB_TPLG_MSG";
  34. switch (type) {
  35. case SOF_IPC_TPLG_COMP_NEW:
  36. str2 = "COMP_NEW"; break;
  37. case SOF_IPC_TPLG_COMP_FREE:
  38. str2 = "COMP_FREE"; break;
  39. case SOF_IPC_TPLG_COMP_CONNECT:
  40. str2 = "COMP_CONNECT"; break;
  41. case SOF_IPC_TPLG_PIPE_NEW:
  42. str2 = "PIPE_NEW"; break;
  43. case SOF_IPC_TPLG_PIPE_FREE:
  44. str2 = "PIPE_FREE"; break;
  45. case SOF_IPC_TPLG_PIPE_CONNECT:
  46. str2 = "PIPE_CONNECT"; break;
  47. case SOF_IPC_TPLG_PIPE_COMPLETE:
  48. str2 = "PIPE_COMPLETE"; break;
  49. case SOF_IPC_TPLG_BUFFER_NEW:
  50. str2 = "BUFFER_NEW"; break;
  51. case SOF_IPC_TPLG_BUFFER_FREE:
  52. str2 = "BUFFER_FREE"; break;
  53. default:
  54. str2 = "unknown type"; break;
  55. }
  56. break;
  57. case SOF_IPC_GLB_PM_MSG:
  58. str = "GLB_PM_MSG";
  59. switch (type) {
  60. case SOF_IPC_PM_CTX_SAVE:
  61. str2 = "CTX_SAVE"; break;
  62. case SOF_IPC_PM_CTX_RESTORE:
  63. str2 = "CTX_RESTORE"; break;
  64. case SOF_IPC_PM_CTX_SIZE:
  65. str2 = "CTX_SIZE"; break;
  66. case SOF_IPC_PM_CLK_SET:
  67. str2 = "CLK_SET"; break;
  68. case SOF_IPC_PM_CLK_GET:
  69. str2 = "CLK_GET"; break;
  70. case SOF_IPC_PM_CLK_REQ:
  71. str2 = "CLK_REQ"; break;
  72. case SOF_IPC_PM_CORE_ENABLE:
  73. str2 = "CORE_ENABLE"; break;
  74. case SOF_IPC_PM_GATE:
  75. str2 = "GATE"; break;
  76. default:
  77. str2 = "unknown type"; break;
  78. }
  79. break;
  80. case SOF_IPC_GLB_COMP_MSG:
  81. str = "GLB_COMP_MSG";
  82. switch (type) {
  83. case SOF_IPC_COMP_SET_VALUE:
  84. str2 = "SET_VALUE"; break;
  85. case SOF_IPC_COMP_GET_VALUE:
  86. str2 = "GET_VALUE"; break;
  87. case SOF_IPC_COMP_SET_DATA:
  88. str2 = "SET_DATA"; break;
  89. case SOF_IPC_COMP_GET_DATA:
  90. str2 = "GET_DATA"; break;
  91. default:
  92. str2 = "unknown type"; break;
  93. }
  94. break;
  95. case SOF_IPC_GLB_STREAM_MSG:
  96. str = "GLB_STREAM_MSG";
  97. switch (type) {
  98. case SOF_IPC_STREAM_PCM_PARAMS:
  99. str2 = "PCM_PARAMS"; break;
  100. case SOF_IPC_STREAM_PCM_PARAMS_REPLY:
  101. str2 = "PCM_REPLY"; break;
  102. case SOF_IPC_STREAM_PCM_FREE:
  103. str2 = "PCM_FREE"; break;
  104. case SOF_IPC_STREAM_TRIG_START:
  105. str2 = "TRIG_START"; break;
  106. case SOF_IPC_STREAM_TRIG_STOP:
  107. str2 = "TRIG_STOP"; break;
  108. case SOF_IPC_STREAM_TRIG_PAUSE:
  109. str2 = "TRIG_PAUSE"; break;
  110. case SOF_IPC_STREAM_TRIG_RELEASE:
  111. str2 = "TRIG_RELEASE"; break;
  112. case SOF_IPC_STREAM_TRIG_DRAIN:
  113. str2 = "TRIG_DRAIN"; break;
  114. case SOF_IPC_STREAM_TRIG_XRUN:
  115. str2 = "TRIG_XRUN"; break;
  116. case SOF_IPC_STREAM_POSITION:
  117. is_sof_ipc_stream_position = true;
  118. str2 = "POSITION"; break;
  119. case SOF_IPC_STREAM_VORBIS_PARAMS:
  120. str2 = "VORBIS_PARAMS"; break;
  121. case SOF_IPC_STREAM_VORBIS_FREE:
  122. str2 = "VORBIS_FREE"; break;
  123. default:
  124. str2 = "unknown type"; break;
  125. }
  126. break;
  127. case SOF_IPC_FW_READY:
  128. str = "FW_READY"; break;
  129. case SOF_IPC_GLB_DAI_MSG:
  130. str = "GLB_DAI_MSG";
  131. switch (type) {
  132. case SOF_IPC_DAI_CONFIG:
  133. str2 = "CONFIG"; break;
  134. case SOF_IPC_DAI_LOOPBACK:
  135. str2 = "LOOPBACK"; break;
  136. default:
  137. str2 = "unknown type"; break;
  138. }
  139. break;
  140. case SOF_IPC_GLB_TRACE_MSG:
  141. str = "GLB_TRACE_MSG";
  142. switch (type) {
  143. case SOF_IPC_TRACE_DMA_PARAMS:
  144. str2 = "DMA_PARAMS"; break;
  145. case SOF_IPC_TRACE_DMA_POSITION:
  146. if (!sof_debug_check_flag(SOF_DBG_PRINT_DMA_POSITION_UPDATE_LOGS))
  147. return;
  148. str2 = "DMA_POSITION"; break;
  149. case SOF_IPC_TRACE_DMA_PARAMS_EXT:
  150. str2 = "DMA_PARAMS_EXT"; break;
  151. case SOF_IPC_TRACE_FILTER_UPDATE:
  152. str2 = "FILTER_UPDATE"; break;
  153. case SOF_IPC_TRACE_DMA_FREE:
  154. str2 = "DMA_FREE"; break;
  155. default:
  156. str2 = "unknown type"; break;
  157. }
  158. break;
  159. case SOF_IPC_GLB_TEST_MSG:
  160. str = "GLB_TEST_MSG";
  161. switch (type) {
  162. case SOF_IPC_TEST_IPC_FLOOD:
  163. str2 = "IPC_FLOOD"; break;
  164. default:
  165. str2 = "unknown type"; break;
  166. }
  167. break;
  168. case SOF_IPC_GLB_DEBUG:
  169. str = "GLB_DEBUG";
  170. switch (type) {
  171. case SOF_IPC_DEBUG_MEM_USAGE:
  172. str2 = "MEM_USAGE"; break;
  173. default:
  174. str2 = "unknown type"; break;
  175. }
  176. break;
  177. case SOF_IPC_GLB_PROBE:
  178. str = "GLB_PROBE";
  179. switch (type) {
  180. case SOF_IPC_PROBE_INIT:
  181. str2 = "INIT"; break;
  182. case SOF_IPC_PROBE_DEINIT:
  183. str2 = "DEINIT"; break;
  184. case SOF_IPC_PROBE_DMA_ADD:
  185. str2 = "DMA_ADD"; break;
  186. case SOF_IPC_PROBE_DMA_INFO:
  187. str2 = "DMA_INFO"; break;
  188. case SOF_IPC_PROBE_DMA_REMOVE:
  189. str2 = "DMA_REMOVE"; break;
  190. case SOF_IPC_PROBE_POINT_ADD:
  191. str2 = "POINT_ADD"; break;
  192. case SOF_IPC_PROBE_POINT_INFO:
  193. str2 = "POINT_INFO"; break;
  194. case SOF_IPC_PROBE_POINT_REMOVE:
  195. str2 = "POINT_REMOVE"; break;
  196. default:
  197. str2 = "unknown type"; break;
  198. }
  199. break;
  200. default:
  201. str = "unknown GLB command"; break;
  202. }
  203. if (str2) {
  204. if (is_sof_ipc_stream_position)
  205. trace_sof_stream_position_ipc_rx(dev);
  206. else
  207. dev_dbg(dev, "%s: 0x%x: %s: %s\n", text, cmd, str, str2);
  208. } else {
  209. dev_dbg(dev, "%s: 0x%x: %s\n", text, cmd, str);
  210. }
  211. }
  212. #else
  213. static inline void ipc3_log_header(struct device *dev, u8 *text, u32 cmd)
  214. {
  215. if ((cmd & SOF_GLB_TYPE_MASK) != SOF_IPC_GLB_TRACE_MSG)
  216. dev_dbg(dev, "%s: 0x%x\n", text, cmd);
  217. }
  218. #endif
  219. static int sof_ipc3_get_reply(struct snd_sof_dev *sdev)
  220. {
  221. struct snd_sof_ipc_msg *msg = sdev->msg;
  222. struct sof_ipc_reply *reply;
  223. int ret = 0;
  224. /* get the generic reply */
  225. reply = msg->reply_data;
  226. snd_sof_dsp_mailbox_read(sdev, sdev->host_box.offset, reply, sizeof(*reply));
  227. if (reply->error < 0)
  228. return reply->error;
  229. if (!reply->hdr.size) {
  230. /* Reply should always be >= sizeof(struct sof_ipc_reply) */
  231. if (msg->reply_size)
  232. dev_err(sdev->dev,
  233. "empty reply received, expected %zu bytes\n",
  234. msg->reply_size);
  235. else
  236. dev_err(sdev->dev, "empty reply received\n");
  237. return -EINVAL;
  238. }
  239. if (msg->reply_size > 0) {
  240. if (reply->hdr.size == msg->reply_size) {
  241. ret = 0;
  242. } else if (reply->hdr.size < msg->reply_size) {
  243. dev_dbg(sdev->dev,
  244. "reply size (%u) is less than expected (%zu)\n",
  245. reply->hdr.size, msg->reply_size);
  246. msg->reply_size = reply->hdr.size;
  247. ret = 0;
  248. } else {
  249. dev_err(sdev->dev,
  250. "reply size (%u) exceeds the buffer size (%zu)\n",
  251. reply->hdr.size, msg->reply_size);
  252. ret = -EINVAL;
  253. }
  254. /*
  255. * get the full message if reply->hdr.size <= msg->reply_size
  256. * and the reply->hdr.size > sizeof(struct sof_ipc_reply)
  257. */
  258. if (!ret && msg->reply_size > sizeof(*reply))
  259. snd_sof_dsp_mailbox_read(sdev, sdev->host_box.offset,
  260. msg->reply_data, msg->reply_size);
  261. }
  262. return ret;
  263. }
  264. /* wait for IPC message reply */
  265. static int ipc3_wait_tx_done(struct snd_sof_ipc *ipc, void *reply_data)
  266. {
  267. struct snd_sof_ipc_msg *msg = &ipc->msg;
  268. struct sof_ipc_cmd_hdr *hdr = msg->msg_data;
  269. struct snd_sof_dev *sdev = ipc->sdev;
  270. int ret;
  271. /* wait for DSP IPC completion */
  272. ret = wait_event_timeout(msg->waitq, msg->ipc_complete,
  273. msecs_to_jiffies(sdev->ipc_timeout));
  274. if (ret == 0) {
  275. dev_err(sdev->dev,
  276. "ipc tx timed out for %#x (msg/reply size: %d/%zu)\n",
  277. hdr->cmd, hdr->size, msg->reply_size);
  278. snd_sof_handle_fw_exception(ipc->sdev, "IPC timeout");
  279. ret = -ETIMEDOUT;
  280. } else {
  281. ret = msg->reply_error;
  282. if (ret < 0) {
  283. dev_err(sdev->dev,
  284. "ipc tx error for %#x (msg/reply size: %d/%zu): %d\n",
  285. hdr->cmd, hdr->size, msg->reply_size, ret);
  286. } else {
  287. if (sof_debug_check_flag(SOF_DBG_PRINT_IPC_SUCCESS_LOGS))
  288. ipc3_log_header(sdev->dev, "ipc tx succeeded", hdr->cmd);
  289. if (msg->reply_size)
  290. /* copy the data returned from DSP */
  291. memcpy(reply_data, msg->reply_data,
  292. msg->reply_size);
  293. }
  294. /* re-enable dumps after successful IPC tx */
  295. if (sdev->ipc_dump_printed) {
  296. sdev->dbg_dump_printed = false;
  297. sdev->ipc_dump_printed = false;
  298. }
  299. }
  300. return ret;
  301. }
  302. /* send IPC message from host to DSP */
  303. static int ipc3_tx_msg_unlocked(struct snd_sof_ipc *ipc,
  304. void *msg_data, size_t msg_bytes,
  305. void *reply_data, size_t reply_bytes)
  306. {
  307. struct sof_ipc_cmd_hdr *hdr = msg_data;
  308. struct snd_sof_dev *sdev = ipc->sdev;
  309. int ret;
  310. ret = sof_ipc_send_msg(sdev, msg_data, msg_bytes, reply_bytes);
  311. if (ret) {
  312. dev_err_ratelimited(sdev->dev,
  313. "%s: ipc message send for %#x failed: %d\n",
  314. __func__, hdr->cmd, ret);
  315. return ret;
  316. }
  317. ipc3_log_header(sdev->dev, "ipc tx", hdr->cmd);
  318. /* now wait for completion */
  319. return ipc3_wait_tx_done(ipc, reply_data);
  320. }
  321. static int sof_ipc3_tx_msg(struct snd_sof_dev *sdev, void *msg_data, size_t msg_bytes,
  322. void *reply_data, size_t reply_bytes, bool no_pm)
  323. {
  324. struct snd_sof_ipc *ipc = sdev->ipc;
  325. int ret;
  326. if (!msg_data || msg_bytes < sizeof(struct sof_ipc_cmd_hdr)) {
  327. dev_err_ratelimited(sdev->dev, "No IPC message to send\n");
  328. return -EINVAL;
  329. }
  330. if (!no_pm) {
  331. const struct sof_dsp_power_state target_state = {
  332. .state = SOF_DSP_PM_D0,
  333. };
  334. /* ensure the DSP is in D0 before sending a new IPC */
  335. ret = snd_sof_dsp_set_power_state(sdev, &target_state);
  336. if (ret < 0) {
  337. dev_err(sdev->dev, "%s: resuming DSP failed: %d\n",
  338. __func__, ret);
  339. return ret;
  340. }
  341. }
  342. /* Serialise IPC TX */
  343. mutex_lock(&ipc->tx_mutex);
  344. ret = ipc3_tx_msg_unlocked(ipc, msg_data, msg_bytes, reply_data, reply_bytes);
  345. mutex_unlock(&ipc->tx_mutex);
  346. return ret;
  347. }
  348. static int sof_ipc3_set_get_data(struct snd_sof_dev *sdev, void *data, size_t data_bytes,
  349. bool set)
  350. {
  351. size_t msg_bytes, hdr_bytes, payload_size, send_bytes;
  352. struct sof_ipc_ctrl_data *cdata = data;
  353. struct sof_ipc_ctrl_data *cdata_chunk;
  354. struct snd_sof_ipc *ipc = sdev->ipc;
  355. size_t offset = 0;
  356. u8 *src, *dst;
  357. u32 num_msg;
  358. int ret = 0;
  359. int i;
  360. if (!cdata || data_bytes < sizeof(*cdata))
  361. return -EINVAL;
  362. if ((cdata->rhdr.hdr.cmd & SOF_GLB_TYPE_MASK) != SOF_IPC_GLB_COMP_MSG) {
  363. dev_err(sdev->dev, "%s: Not supported message type of %#x\n",
  364. __func__, cdata->rhdr.hdr.cmd);
  365. return -EINVAL;
  366. }
  367. /* send normal size ipc in one part */
  368. if (cdata->rhdr.hdr.size <= ipc->max_payload_size)
  369. return sof_ipc3_tx_msg(sdev, cdata, cdata->rhdr.hdr.size,
  370. cdata, cdata->rhdr.hdr.size, false);
  371. cdata_chunk = kzalloc(ipc->max_payload_size, GFP_KERNEL);
  372. if (!cdata_chunk)
  373. return -ENOMEM;
  374. switch (cdata->type) {
  375. case SOF_CTRL_TYPE_VALUE_CHAN_GET:
  376. case SOF_CTRL_TYPE_VALUE_CHAN_SET:
  377. hdr_bytes = sizeof(struct sof_ipc_ctrl_data);
  378. if (set) {
  379. src = (u8 *)cdata->chanv;
  380. dst = (u8 *)cdata_chunk->chanv;
  381. } else {
  382. src = (u8 *)cdata_chunk->chanv;
  383. dst = (u8 *)cdata->chanv;
  384. }
  385. break;
  386. case SOF_CTRL_TYPE_DATA_GET:
  387. case SOF_CTRL_TYPE_DATA_SET:
  388. hdr_bytes = sizeof(struct sof_ipc_ctrl_data) + sizeof(struct sof_abi_hdr);
  389. if (set) {
  390. src = (u8 *)cdata->data->data;
  391. dst = (u8 *)cdata_chunk->data->data;
  392. } else {
  393. src = (u8 *)cdata_chunk->data->data;
  394. dst = (u8 *)cdata->data->data;
  395. }
  396. break;
  397. default:
  398. kfree(cdata_chunk);
  399. return -EINVAL;
  400. }
  401. msg_bytes = cdata->rhdr.hdr.size - hdr_bytes;
  402. payload_size = ipc->max_payload_size - hdr_bytes;
  403. num_msg = DIV_ROUND_UP(msg_bytes, payload_size);
  404. /* copy the header data */
  405. memcpy(cdata_chunk, cdata, hdr_bytes);
  406. /* Serialise IPC TX */
  407. mutex_lock(&sdev->ipc->tx_mutex);
  408. /* copy the payload data in a loop */
  409. for (i = 0; i < num_msg; i++) {
  410. send_bytes = min(msg_bytes, payload_size);
  411. cdata_chunk->num_elems = send_bytes;
  412. cdata_chunk->rhdr.hdr.size = hdr_bytes + send_bytes;
  413. cdata_chunk->msg_index = i;
  414. msg_bytes -= send_bytes;
  415. cdata_chunk->elems_remaining = msg_bytes;
  416. if (set)
  417. memcpy(dst, src + offset, send_bytes);
  418. ret = ipc3_tx_msg_unlocked(sdev->ipc,
  419. cdata_chunk, cdata_chunk->rhdr.hdr.size,
  420. cdata_chunk, cdata_chunk->rhdr.hdr.size);
  421. if (ret < 0)
  422. break;
  423. if (!set)
  424. memcpy(dst + offset, src, send_bytes);
  425. offset += payload_size;
  426. }
  427. mutex_unlock(&sdev->ipc->tx_mutex);
  428. kfree(cdata_chunk);
  429. return ret;
  430. }
  431. int sof_ipc3_get_ext_windows(struct snd_sof_dev *sdev,
  432. const struct sof_ipc_ext_data_hdr *ext_hdr)
  433. {
  434. const struct sof_ipc_window *w =
  435. container_of(ext_hdr, struct sof_ipc_window, ext_hdr);
  436. if (w->num_windows == 0 || w->num_windows > SOF_IPC_MAX_ELEMS)
  437. return -EINVAL;
  438. if (sdev->info_window) {
  439. if (memcmp(sdev->info_window, w, ext_hdr->hdr.size)) {
  440. dev_err(sdev->dev, "mismatch between window descriptor from extended manifest and mailbox");
  441. return -EINVAL;
  442. }
  443. return 0;
  444. }
  445. /* keep a local copy of the data */
  446. sdev->info_window = devm_kmemdup(sdev->dev, w, ext_hdr->hdr.size, GFP_KERNEL);
  447. if (!sdev->info_window)
  448. return -ENOMEM;
  449. return 0;
  450. }
  451. int sof_ipc3_get_cc_info(struct snd_sof_dev *sdev,
  452. const struct sof_ipc_ext_data_hdr *ext_hdr)
  453. {
  454. int ret;
  455. const struct sof_ipc_cc_version *cc =
  456. container_of(ext_hdr, struct sof_ipc_cc_version, ext_hdr);
  457. if (sdev->cc_version) {
  458. if (memcmp(sdev->cc_version, cc, cc->ext_hdr.hdr.size)) {
  459. dev_err(sdev->dev,
  460. "Receive diverged cc_version descriptions");
  461. return -EINVAL;
  462. }
  463. return 0;
  464. }
  465. dev_dbg(sdev->dev,
  466. "Firmware info: used compiler %s %d:%d:%d%s used optimization flags %s\n",
  467. cc->name, cc->major, cc->minor, cc->micro, cc->desc, cc->optim);
  468. /* create read-only cc_version debugfs to store compiler version info */
  469. /* use local copy of the cc_version to prevent data corruption */
  470. if (sdev->first_boot) {
  471. sdev->cc_version = devm_kmalloc(sdev->dev, cc->ext_hdr.hdr.size,
  472. GFP_KERNEL);
  473. if (!sdev->cc_version)
  474. return -ENOMEM;
  475. memcpy(sdev->cc_version, cc, cc->ext_hdr.hdr.size);
  476. ret = snd_sof_debugfs_buf_item(sdev, sdev->cc_version,
  477. cc->ext_hdr.hdr.size,
  478. "cc_version", 0444);
  479. /* errors are only due to memory allocation, not debugfs */
  480. if (ret < 0) {
  481. dev_err(sdev->dev, "snd_sof_debugfs_buf_item failed\n");
  482. return ret;
  483. }
  484. }
  485. return 0;
  486. }
  487. /* parse the extended FW boot data structures from FW boot message */
  488. static int ipc3_fw_parse_ext_data(struct snd_sof_dev *sdev, u32 offset)
  489. {
  490. struct sof_ipc_ext_data_hdr *ext_hdr;
  491. void *ext_data;
  492. int ret = 0;
  493. ext_data = kzalloc(PAGE_SIZE, GFP_KERNEL);
  494. if (!ext_data)
  495. return -ENOMEM;
  496. /* get first header */
  497. snd_sof_dsp_block_read(sdev, SOF_FW_BLK_TYPE_SRAM, offset, ext_data,
  498. sizeof(*ext_hdr));
  499. ext_hdr = ext_data;
  500. while (ext_hdr->hdr.cmd == SOF_IPC_FW_READY) {
  501. /* read in ext structure */
  502. snd_sof_dsp_block_read(sdev, SOF_FW_BLK_TYPE_SRAM,
  503. offset + sizeof(*ext_hdr),
  504. (void *)((u8 *)ext_data + sizeof(*ext_hdr)),
  505. ext_hdr->hdr.size - sizeof(*ext_hdr));
  506. dev_dbg(sdev->dev, "found ext header type %d size 0x%x\n",
  507. ext_hdr->type, ext_hdr->hdr.size);
  508. /* process structure data */
  509. switch (ext_hdr->type) {
  510. case SOF_IPC_EXT_WINDOW:
  511. ret = sof_ipc3_get_ext_windows(sdev, ext_hdr);
  512. break;
  513. case SOF_IPC_EXT_CC_INFO:
  514. ret = sof_ipc3_get_cc_info(sdev, ext_hdr);
  515. break;
  516. case SOF_IPC_EXT_UNUSED:
  517. case SOF_IPC_EXT_PROBE_INFO:
  518. case SOF_IPC_EXT_USER_ABI_INFO:
  519. /* They are supported but we don't do anything here */
  520. break;
  521. default:
  522. dev_info(sdev->dev, "unknown ext header type %d size 0x%x\n",
  523. ext_hdr->type, ext_hdr->hdr.size);
  524. ret = 0;
  525. break;
  526. }
  527. if (ret < 0) {
  528. dev_err(sdev->dev, "Failed to parse ext data type %d\n",
  529. ext_hdr->type);
  530. break;
  531. }
  532. /* move to next header */
  533. offset += ext_hdr->hdr.size;
  534. snd_sof_dsp_block_read(sdev, SOF_FW_BLK_TYPE_SRAM, offset, ext_data,
  535. sizeof(*ext_hdr));
  536. ext_hdr = ext_data;
  537. }
  538. kfree(ext_data);
  539. return ret;
  540. }
  541. static void ipc3_get_windows(struct snd_sof_dev *sdev)
  542. {
  543. struct sof_ipc_window_elem *elem;
  544. u32 outbox_offset = 0;
  545. u32 stream_offset = 0;
  546. u32 inbox_offset = 0;
  547. u32 outbox_size = 0;
  548. u32 stream_size = 0;
  549. u32 inbox_size = 0;
  550. u32 debug_size = 0;
  551. u32 debug_offset = 0;
  552. int window_offset;
  553. int i;
  554. if (!sdev->info_window) {
  555. dev_err(sdev->dev, "%s: No window info present\n", __func__);
  556. return;
  557. }
  558. for (i = 0; i < sdev->info_window->num_windows; i++) {
  559. elem = &sdev->info_window->window[i];
  560. window_offset = snd_sof_dsp_get_window_offset(sdev, elem->id);
  561. if (window_offset < 0) {
  562. dev_warn(sdev->dev, "No offset for window %d\n", elem->id);
  563. continue;
  564. }
  565. switch (elem->type) {
  566. case SOF_IPC_REGION_UPBOX:
  567. inbox_offset = window_offset + elem->offset;
  568. inbox_size = elem->size;
  569. snd_sof_debugfs_add_region_item(sdev, SOF_FW_BLK_TYPE_SRAM,
  570. inbox_offset,
  571. elem->size, "inbox",
  572. SOF_DEBUGFS_ACCESS_D0_ONLY);
  573. break;
  574. case SOF_IPC_REGION_DOWNBOX:
  575. outbox_offset = window_offset + elem->offset;
  576. outbox_size = elem->size;
  577. snd_sof_debugfs_add_region_item(sdev, SOF_FW_BLK_TYPE_SRAM,
  578. outbox_offset,
  579. elem->size, "outbox",
  580. SOF_DEBUGFS_ACCESS_D0_ONLY);
  581. break;
  582. case SOF_IPC_REGION_TRACE:
  583. snd_sof_debugfs_add_region_item(sdev, SOF_FW_BLK_TYPE_SRAM,
  584. window_offset + elem->offset,
  585. elem->size, "etrace",
  586. SOF_DEBUGFS_ACCESS_D0_ONLY);
  587. break;
  588. case SOF_IPC_REGION_DEBUG:
  589. debug_offset = window_offset + elem->offset;
  590. debug_size = elem->size;
  591. snd_sof_debugfs_add_region_item(sdev, SOF_FW_BLK_TYPE_SRAM,
  592. window_offset + elem->offset,
  593. elem->size, "debug",
  594. SOF_DEBUGFS_ACCESS_D0_ONLY);
  595. break;
  596. case SOF_IPC_REGION_STREAM:
  597. stream_offset = window_offset + elem->offset;
  598. stream_size = elem->size;
  599. snd_sof_debugfs_add_region_item(sdev, SOF_FW_BLK_TYPE_SRAM,
  600. stream_offset,
  601. elem->size, "stream",
  602. SOF_DEBUGFS_ACCESS_D0_ONLY);
  603. break;
  604. case SOF_IPC_REGION_REGS:
  605. snd_sof_debugfs_add_region_item(sdev, SOF_FW_BLK_TYPE_SRAM,
  606. window_offset + elem->offset,
  607. elem->size, "regs",
  608. SOF_DEBUGFS_ACCESS_D0_ONLY);
  609. break;
  610. case SOF_IPC_REGION_EXCEPTION:
  611. sdev->dsp_oops_offset = window_offset + elem->offset;
  612. snd_sof_debugfs_add_region_item(sdev, SOF_FW_BLK_TYPE_SRAM,
  613. window_offset + elem->offset,
  614. elem->size, "exception",
  615. SOF_DEBUGFS_ACCESS_D0_ONLY);
  616. break;
  617. default:
  618. dev_err(sdev->dev, "%s: Illegal window info: %u\n",
  619. __func__, elem->type);
  620. return;
  621. }
  622. }
  623. if (outbox_size == 0 || inbox_size == 0) {
  624. dev_err(sdev->dev, "%s: Illegal mailbox window\n", __func__);
  625. return;
  626. }
  627. sdev->dsp_box.offset = inbox_offset;
  628. sdev->dsp_box.size = inbox_size;
  629. sdev->host_box.offset = outbox_offset;
  630. sdev->host_box.size = outbox_size;
  631. sdev->stream_box.offset = stream_offset;
  632. sdev->stream_box.size = stream_size;
  633. sdev->debug_box.offset = debug_offset;
  634. sdev->debug_box.size = debug_size;
  635. dev_dbg(sdev->dev, " mailbox upstream 0x%x - size 0x%x\n",
  636. inbox_offset, inbox_size);
  637. dev_dbg(sdev->dev, " mailbox downstream 0x%x - size 0x%x\n",
  638. outbox_offset, outbox_size);
  639. dev_dbg(sdev->dev, " stream region 0x%x - size 0x%x\n",
  640. stream_offset, stream_size);
  641. dev_dbg(sdev->dev, " debug region 0x%x - size 0x%x\n",
  642. debug_offset, debug_size);
  643. }
  644. static int ipc3_init_reply_data_buffer(struct snd_sof_dev *sdev)
  645. {
  646. struct snd_sof_ipc_msg *msg = &sdev->ipc->msg;
  647. msg->reply_data = devm_kzalloc(sdev->dev, SOF_IPC_MSG_MAX_SIZE, GFP_KERNEL);
  648. if (!msg->reply_data)
  649. return -ENOMEM;
  650. sdev->ipc->max_payload_size = SOF_IPC_MSG_MAX_SIZE;
  651. return 0;
  652. }
  653. int sof_ipc3_validate_fw_version(struct snd_sof_dev *sdev)
  654. {
  655. struct sof_ipc_fw_ready *ready = &sdev->fw_ready;
  656. struct sof_ipc_fw_version *v = &ready->version;
  657. dev_info(sdev->dev,
  658. "Firmware info: version %d:%d:%d-%s\n", v->major, v->minor,
  659. v->micro, v->tag);
  660. dev_info(sdev->dev,
  661. "Firmware: ABI %d:%d:%d Kernel ABI %d:%d:%d\n",
  662. SOF_ABI_VERSION_MAJOR(v->abi_version),
  663. SOF_ABI_VERSION_MINOR(v->abi_version),
  664. SOF_ABI_VERSION_PATCH(v->abi_version),
  665. SOF_ABI_MAJOR, SOF_ABI_MINOR, SOF_ABI_PATCH);
  666. if (SOF_ABI_VERSION_INCOMPATIBLE(SOF_ABI_VERSION, v->abi_version)) {
  667. dev_err(sdev->dev, "incompatible FW ABI version\n");
  668. return -EINVAL;
  669. }
  670. if (IS_ENABLED(CONFIG_SND_SOC_SOF_STRICT_ABI_CHECKS) &&
  671. SOF_ABI_VERSION_MINOR(v->abi_version) > SOF_ABI_MINOR) {
  672. dev_err(sdev->dev, "FW ABI is more recent than kernel\n");
  673. return -EINVAL;
  674. }
  675. if (ready->flags & SOF_IPC_INFO_BUILD) {
  676. dev_info(sdev->dev,
  677. "Firmware debug build %d on %s-%s - options:\n"
  678. " GDB: %s\n"
  679. " lock debug: %s\n"
  680. " lock vdebug: %s\n",
  681. v->build, v->date, v->time,
  682. (ready->flags & SOF_IPC_INFO_GDB) ?
  683. "enabled" : "disabled",
  684. (ready->flags & SOF_IPC_INFO_LOCKS) ?
  685. "enabled" : "disabled",
  686. (ready->flags & SOF_IPC_INFO_LOCKSV) ?
  687. "enabled" : "disabled");
  688. }
  689. /* copy the fw_version into debugfs at first boot */
  690. memcpy(&sdev->fw_version, v, sizeof(*v));
  691. return 0;
  692. }
  693. static int ipc3_fw_ready(struct snd_sof_dev *sdev, u32 cmd)
  694. {
  695. struct sof_ipc_fw_ready *fw_ready = &sdev->fw_ready;
  696. int offset;
  697. int ret;
  698. /* mailbox must be on 4k boundary */
  699. offset = snd_sof_dsp_get_mailbox_offset(sdev);
  700. if (offset < 0) {
  701. dev_err(sdev->dev, "%s: no mailbox offset\n", __func__);
  702. return offset;
  703. }
  704. dev_dbg(sdev->dev, "DSP is ready 0x%8.8x offset 0x%x\n", cmd, offset);
  705. /* no need to re-check version/ABI for subsequent boots */
  706. if (!sdev->first_boot)
  707. return 0;
  708. /*
  709. * copy data from the DSP FW ready offset
  710. * Subsequent error handling is not needed for BLK_TYPE_SRAM
  711. */
  712. ret = snd_sof_dsp_block_read(sdev, SOF_FW_BLK_TYPE_SRAM, offset, fw_ready,
  713. sizeof(*fw_ready));
  714. if (ret) {
  715. dev_err(sdev->dev,
  716. "Unable to read fw_ready, read from TYPE_SRAM failed\n");
  717. return ret;
  718. }
  719. /* make sure ABI version is compatible */
  720. ret = sof_ipc3_validate_fw_version(sdev);
  721. if (ret < 0)
  722. return ret;
  723. /* now check for extended data */
  724. ipc3_fw_parse_ext_data(sdev, offset + sizeof(struct sof_ipc_fw_ready));
  725. ipc3_get_windows(sdev);
  726. return ipc3_init_reply_data_buffer(sdev);
  727. }
  728. /* IPC stream position. */
  729. static void ipc3_period_elapsed(struct snd_sof_dev *sdev, u32 msg_id)
  730. {
  731. struct snd_soc_component *scomp = sdev->component;
  732. struct snd_sof_pcm_stream *stream;
  733. struct sof_ipc_stream_posn posn;
  734. struct snd_sof_pcm *spcm;
  735. int direction, ret;
  736. spcm = snd_sof_find_spcm_comp(scomp, msg_id, &direction);
  737. if (!spcm) {
  738. dev_err(sdev->dev, "period elapsed for unknown stream, msg_id %d\n",
  739. msg_id);
  740. return;
  741. }
  742. stream = &spcm->stream[direction];
  743. ret = snd_sof_ipc_msg_data(sdev, stream->substream, &posn, sizeof(posn));
  744. if (ret < 0) {
  745. dev_warn(sdev->dev, "failed to read stream position: %d\n", ret);
  746. return;
  747. }
  748. trace_sof_ipc3_period_elapsed_position(sdev, &posn);
  749. memcpy(&stream->posn, &posn, sizeof(posn));
  750. if (spcm->pcm.compress)
  751. snd_sof_compr_fragment_elapsed(stream->cstream);
  752. else if (stream->substream->runtime &&
  753. !stream->substream->runtime->no_period_wakeup)
  754. /* only inform ALSA for period_wakeup mode */
  755. snd_sof_pcm_period_elapsed(stream->substream);
  756. }
  757. /* DSP notifies host of an XRUN within FW */
  758. static void ipc3_xrun(struct snd_sof_dev *sdev, u32 msg_id)
  759. {
  760. struct snd_soc_component *scomp = sdev->component;
  761. struct snd_sof_pcm_stream *stream;
  762. struct sof_ipc_stream_posn posn;
  763. struct snd_sof_pcm *spcm;
  764. int direction, ret;
  765. spcm = snd_sof_find_spcm_comp(scomp, msg_id, &direction);
  766. if (!spcm) {
  767. dev_err(sdev->dev, "XRUN for unknown stream, msg_id %d\n",
  768. msg_id);
  769. return;
  770. }
  771. stream = &spcm->stream[direction];
  772. ret = snd_sof_ipc_msg_data(sdev, stream->substream, &posn, sizeof(posn));
  773. if (ret < 0) {
  774. dev_warn(sdev->dev, "failed to read overrun position: %d\n", ret);
  775. return;
  776. }
  777. dev_dbg(sdev->dev, "posn XRUN: host %llx comp %d size %d\n",
  778. posn.host_posn, posn.xrun_comp_id, posn.xrun_size);
  779. #if defined(CONFIG_SND_SOC_SOF_DEBUG_XRUN_STOP)
  780. /* stop PCM on XRUN - used for pipeline debug */
  781. memcpy(&stream->posn, &posn, sizeof(posn));
  782. snd_pcm_stop_xrun(stream->substream);
  783. #endif
  784. }
  785. /* stream notifications from firmware */
  786. static void ipc3_stream_message(struct snd_sof_dev *sdev, void *msg_buf)
  787. {
  788. struct sof_ipc_cmd_hdr *hdr = msg_buf;
  789. u32 msg_type = hdr->cmd & SOF_CMD_TYPE_MASK;
  790. u32 msg_id = SOF_IPC_MESSAGE_ID(hdr->cmd);
  791. switch (msg_type) {
  792. case SOF_IPC_STREAM_POSITION:
  793. ipc3_period_elapsed(sdev, msg_id);
  794. break;
  795. case SOF_IPC_STREAM_TRIG_XRUN:
  796. ipc3_xrun(sdev, msg_id);
  797. break;
  798. default:
  799. dev_err(sdev->dev, "unhandled stream message %#x\n",
  800. msg_id);
  801. break;
  802. }
  803. }
  804. /* component notifications from firmware */
  805. static void ipc3_comp_notification(struct snd_sof_dev *sdev, void *msg_buf)
  806. {
  807. const struct sof_ipc_tplg_ops *tplg_ops = sdev->ipc->ops->tplg;
  808. struct sof_ipc_cmd_hdr *hdr = msg_buf;
  809. u32 msg_type = hdr->cmd & SOF_CMD_TYPE_MASK;
  810. switch (msg_type) {
  811. case SOF_IPC_COMP_GET_VALUE:
  812. case SOF_IPC_COMP_GET_DATA:
  813. break;
  814. default:
  815. dev_err(sdev->dev, "unhandled component message %#x\n", msg_type);
  816. return;
  817. }
  818. if (tplg_ops->control->update)
  819. tplg_ops->control->update(sdev, msg_buf);
  820. }
  821. static void ipc3_trace_message(struct snd_sof_dev *sdev, void *msg_buf)
  822. {
  823. struct sof_ipc_cmd_hdr *hdr = msg_buf;
  824. u32 msg_type = hdr->cmd & SOF_CMD_TYPE_MASK;
  825. switch (msg_type) {
  826. case SOF_IPC_TRACE_DMA_POSITION:
  827. ipc3_dtrace_posn_update(sdev, msg_buf);
  828. break;
  829. default:
  830. dev_err(sdev->dev, "unhandled trace message %#x\n", msg_type);
  831. break;
  832. }
  833. }
  834. /* DSP firmware has sent host a message */
  835. static void sof_ipc3_rx_msg(struct snd_sof_dev *sdev)
  836. {
  837. ipc3_rx_callback rx_callback = NULL;
  838. struct sof_ipc_cmd_hdr hdr;
  839. void *msg_buf;
  840. u32 cmd;
  841. int err;
  842. /* read back header */
  843. err = snd_sof_ipc_msg_data(sdev, NULL, &hdr, sizeof(hdr));
  844. if (err < 0) {
  845. dev_warn(sdev->dev, "failed to read IPC header: %d\n", err);
  846. return;
  847. }
  848. if (hdr.size < sizeof(hdr) || hdr.size > SOF_IPC_MSG_MAX_SIZE) {
  849. dev_err(sdev->dev, "The received message size is invalid: %u\n",
  850. hdr.size);
  851. return;
  852. }
  853. ipc3_log_header(sdev->dev, "ipc rx", hdr.cmd);
  854. cmd = hdr.cmd & SOF_GLB_TYPE_MASK;
  855. /* check message type */
  856. switch (cmd) {
  857. case SOF_IPC_GLB_REPLY:
  858. dev_err(sdev->dev, "ipc reply unknown\n");
  859. break;
  860. case SOF_IPC_FW_READY:
  861. /* check for FW boot completion */
  862. if (sdev->fw_state == SOF_FW_BOOT_IN_PROGRESS) {
  863. err = ipc3_fw_ready(sdev, cmd);
  864. if (err < 0)
  865. sof_set_fw_state(sdev, SOF_FW_BOOT_READY_FAILED);
  866. else
  867. sof_set_fw_state(sdev, SOF_FW_BOOT_READY_OK);
  868. /* wake up firmware loader */
  869. wake_up(&sdev->boot_wait);
  870. }
  871. break;
  872. case SOF_IPC_GLB_COMPOUND:
  873. case SOF_IPC_GLB_TPLG_MSG:
  874. case SOF_IPC_GLB_PM_MSG:
  875. break;
  876. case SOF_IPC_GLB_COMP_MSG:
  877. rx_callback = ipc3_comp_notification;
  878. break;
  879. case SOF_IPC_GLB_STREAM_MSG:
  880. rx_callback = ipc3_stream_message;
  881. break;
  882. case SOF_IPC_GLB_TRACE_MSG:
  883. rx_callback = ipc3_trace_message;
  884. break;
  885. default:
  886. dev_err(sdev->dev, "%s: Unknown DSP message: 0x%x\n", __func__, cmd);
  887. break;
  888. }
  889. /* read the full message */
  890. msg_buf = kmalloc(hdr.size, GFP_KERNEL);
  891. if (!msg_buf)
  892. return;
  893. err = snd_sof_ipc_msg_data(sdev, NULL, msg_buf, hdr.size);
  894. if (err < 0) {
  895. dev_err(sdev->dev, "%s: Failed to read message: %d\n", __func__, err);
  896. } else {
  897. /* Call local handler for the message */
  898. if (rx_callback)
  899. rx_callback(sdev, msg_buf);
  900. /* Notify registered clients */
  901. sof_client_ipc_rx_dispatcher(sdev, msg_buf);
  902. }
  903. kfree(msg_buf);
  904. ipc3_log_header(sdev->dev, "ipc rx done", hdr.cmd);
  905. }
  906. static int sof_ipc3_set_core_state(struct snd_sof_dev *sdev, int core_idx, bool on)
  907. {
  908. struct sof_ipc_pm_core_config core_cfg = {
  909. .hdr.size = sizeof(core_cfg),
  910. .hdr.cmd = SOF_IPC_GLB_PM_MSG | SOF_IPC_PM_CORE_ENABLE,
  911. };
  912. struct sof_ipc_reply reply;
  913. if (on)
  914. core_cfg.enable_mask = sdev->enabled_cores_mask | BIT(core_idx);
  915. else
  916. core_cfg.enable_mask = sdev->enabled_cores_mask & ~BIT(core_idx);
  917. return sof_ipc3_tx_msg(sdev, &core_cfg, sizeof(core_cfg),
  918. &reply, sizeof(reply), false);
  919. }
  920. static int sof_ipc3_ctx_ipc(struct snd_sof_dev *sdev, int cmd)
  921. {
  922. struct sof_ipc_pm_ctx pm_ctx = {
  923. .hdr.size = sizeof(pm_ctx),
  924. .hdr.cmd = SOF_IPC_GLB_PM_MSG | cmd,
  925. };
  926. struct sof_ipc_reply reply;
  927. /* send ctx save ipc to dsp */
  928. return sof_ipc3_tx_msg(sdev, &pm_ctx, sizeof(pm_ctx),
  929. &reply, sizeof(reply), false);
  930. }
  931. static int sof_ipc3_ctx_save(struct snd_sof_dev *sdev)
  932. {
  933. return sof_ipc3_ctx_ipc(sdev, SOF_IPC_PM_CTX_SAVE);
  934. }
  935. static int sof_ipc3_ctx_restore(struct snd_sof_dev *sdev)
  936. {
  937. return sof_ipc3_ctx_ipc(sdev, SOF_IPC_PM_CTX_RESTORE);
  938. }
  939. static const struct sof_ipc_pm_ops ipc3_pm_ops = {
  940. .ctx_save = sof_ipc3_ctx_save,
  941. .ctx_restore = sof_ipc3_ctx_restore,
  942. .set_core_state = sof_ipc3_set_core_state,
  943. };
  944. const struct sof_ipc_ops ipc3_ops = {
  945. .tplg = &ipc3_tplg_ops,
  946. .pm = &ipc3_pm_ops,
  947. .pcm = &ipc3_pcm_ops,
  948. .fw_loader = &ipc3_loader_ops,
  949. .fw_tracing = &ipc3_dtrace_ops,
  950. .tx_msg = sof_ipc3_tx_msg,
  951. .rx_msg = sof_ipc3_rx_msg,
  952. .set_get_data = sof_ipc3_set_get_data,
  953. .get_reply = sof_ipc3_get_reply,
  954. };