pcm.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607
  1. // SPDX-License-Identifier: GPL-2.0
  2. //
  3. // ALSA SoC Audio Layer - S3C PCM-Controller driver
  4. //
  5. // Copyright (c) 2009 Samsung Electronics Co. Ltd
  6. // Author: Jaswinder Singh <[email protected]>
  7. // based upon I2S drivers by Ben Dooks.
  8. #include <linux/clk.h>
  9. #include <linux/io.h>
  10. #include <linux/module.h>
  11. #include <linux/pm_runtime.h>
  12. #include <sound/soc.h>
  13. #include <sound/pcm_params.h>
  14. #include <linux/platform_data/asoc-s3c.h>
  15. #include "dma.h"
  16. #include "pcm.h"
  17. /*Register Offsets */
  18. #define S3C_PCM_CTL 0x00
  19. #define S3C_PCM_CLKCTL 0x04
  20. #define S3C_PCM_TXFIFO 0x08
  21. #define S3C_PCM_RXFIFO 0x0C
  22. #define S3C_PCM_IRQCTL 0x10
  23. #define S3C_PCM_IRQSTAT 0x14
  24. #define S3C_PCM_FIFOSTAT 0x18
  25. #define S3C_PCM_CLRINT 0x20
  26. /* PCM_CTL Bit-Fields */
  27. #define S3C_PCM_CTL_TXDIPSTICK_MASK 0x3f
  28. #define S3C_PCM_CTL_TXDIPSTICK_SHIFT 13
  29. #define S3C_PCM_CTL_RXDIPSTICK_MASK 0x3f
  30. #define S3C_PCM_CTL_RXDIPSTICK_SHIFT 7
  31. #define S3C_PCM_CTL_TXDMA_EN (0x1 << 6)
  32. #define S3C_PCM_CTL_RXDMA_EN (0x1 << 5)
  33. #define S3C_PCM_CTL_TXMSB_AFTER_FSYNC (0x1 << 4)
  34. #define S3C_PCM_CTL_RXMSB_AFTER_FSYNC (0x1 << 3)
  35. #define S3C_PCM_CTL_TXFIFO_EN (0x1 << 2)
  36. #define S3C_PCM_CTL_RXFIFO_EN (0x1 << 1)
  37. #define S3C_PCM_CTL_ENABLE (0x1 << 0)
  38. /* PCM_CLKCTL Bit-Fields */
  39. #define S3C_PCM_CLKCTL_SERCLK_EN (0x1 << 19)
  40. #define S3C_PCM_CLKCTL_SERCLKSEL_PCLK (0x1 << 18)
  41. #define S3C_PCM_CLKCTL_SCLKDIV_MASK 0x1ff
  42. #define S3C_PCM_CLKCTL_SYNCDIV_MASK 0x1ff
  43. #define S3C_PCM_CLKCTL_SCLKDIV_SHIFT 9
  44. #define S3C_PCM_CLKCTL_SYNCDIV_SHIFT 0
  45. /* PCM_TXFIFO Bit-Fields */
  46. #define S3C_PCM_TXFIFO_DVALID (0x1 << 16)
  47. #define S3C_PCM_TXFIFO_DATA_MSK (0xffff << 0)
  48. /* PCM_RXFIFO Bit-Fields */
  49. #define S3C_PCM_RXFIFO_DVALID (0x1 << 16)
  50. #define S3C_PCM_RXFIFO_DATA_MSK (0xffff << 0)
  51. /* PCM_IRQCTL Bit-Fields */
  52. #define S3C_PCM_IRQCTL_IRQEN (0x1 << 14)
  53. #define S3C_PCM_IRQCTL_WRDEN (0x1 << 12)
  54. #define S3C_PCM_IRQCTL_TXEMPTYEN (0x1 << 11)
  55. #define S3C_PCM_IRQCTL_TXALMSTEMPTYEN (0x1 << 10)
  56. #define S3C_PCM_IRQCTL_TXFULLEN (0x1 << 9)
  57. #define S3C_PCM_IRQCTL_TXALMSTFULLEN (0x1 << 8)
  58. #define S3C_PCM_IRQCTL_TXSTARVEN (0x1 << 7)
  59. #define S3C_PCM_IRQCTL_TXERROVRFLEN (0x1 << 6)
  60. #define S3C_PCM_IRQCTL_RXEMPTEN (0x1 << 5)
  61. #define S3C_PCM_IRQCTL_RXALMSTEMPTEN (0x1 << 4)
  62. #define S3C_PCM_IRQCTL_RXFULLEN (0x1 << 3)
  63. #define S3C_PCM_IRQCTL_RXALMSTFULLEN (0x1 << 2)
  64. #define S3C_PCM_IRQCTL_RXSTARVEN (0x1 << 1)
  65. #define S3C_PCM_IRQCTL_RXERROVRFLEN (0x1 << 0)
  66. /* PCM_IRQSTAT Bit-Fields */
  67. #define S3C_PCM_IRQSTAT_IRQPND (0x1 << 13)
  68. #define S3C_PCM_IRQSTAT_WRD_XFER (0x1 << 12)
  69. #define S3C_PCM_IRQSTAT_TXEMPTY (0x1 << 11)
  70. #define S3C_PCM_IRQSTAT_TXALMSTEMPTY (0x1 << 10)
  71. #define S3C_PCM_IRQSTAT_TXFULL (0x1 << 9)
  72. #define S3C_PCM_IRQSTAT_TXALMSTFULL (0x1 << 8)
  73. #define S3C_PCM_IRQSTAT_TXSTARV (0x1 << 7)
  74. #define S3C_PCM_IRQSTAT_TXERROVRFL (0x1 << 6)
  75. #define S3C_PCM_IRQSTAT_RXEMPT (0x1 << 5)
  76. #define S3C_PCM_IRQSTAT_RXALMSTEMPT (0x1 << 4)
  77. #define S3C_PCM_IRQSTAT_RXFULL (0x1 << 3)
  78. #define S3C_PCM_IRQSTAT_RXALMSTFULL (0x1 << 2)
  79. #define S3C_PCM_IRQSTAT_RXSTARV (0x1 << 1)
  80. #define S3C_PCM_IRQSTAT_RXERROVRFL (0x1 << 0)
  81. /* PCM_FIFOSTAT Bit-Fields */
  82. #define S3C_PCM_FIFOSTAT_TXCNT_MSK (0x3f << 14)
  83. #define S3C_PCM_FIFOSTAT_TXFIFOEMPTY (0x1 << 13)
  84. #define S3C_PCM_FIFOSTAT_TXFIFOALMSTEMPTY (0x1 << 12)
  85. #define S3C_PCM_FIFOSTAT_TXFIFOFULL (0x1 << 11)
  86. #define S3C_PCM_FIFOSTAT_TXFIFOALMSTFULL (0x1 << 10)
  87. #define S3C_PCM_FIFOSTAT_RXCNT_MSK (0x3f << 4)
  88. #define S3C_PCM_FIFOSTAT_RXFIFOEMPTY (0x1 << 3)
  89. #define S3C_PCM_FIFOSTAT_RXFIFOALMSTEMPTY (0x1 << 2)
  90. #define S3C_PCM_FIFOSTAT_RXFIFOFULL (0x1 << 1)
  91. #define S3C_PCM_FIFOSTAT_RXFIFOALMSTFULL (0x1 << 0)
  92. /**
  93. * struct s3c_pcm_info - S3C PCM Controller information
  94. * @lock: Spin lock
  95. * @dev: The parent device passed to use from the probe.
  96. * @regs: The pointer to the device register block.
  97. * @sclk_per_fs: number of sclk per frame sync
  98. * @idleclk: Whether to keep PCMSCLK enabled even when idle (no active xfer)
  99. * @pclk: the PCLK_PCM (pcm) clock pointer
  100. * @cclk: the SCLK_AUDIO (audio-bus) clock pointer
  101. * @dma_playback: DMA information for playback channel.
  102. * @dma_capture: DMA information for capture channel.
  103. */
  104. struct s3c_pcm_info {
  105. spinlock_t lock;
  106. struct device *dev;
  107. void __iomem *regs;
  108. unsigned int sclk_per_fs;
  109. /* Whether to keep PCMSCLK enabled even when idle(no active xfer) */
  110. unsigned int idleclk;
  111. struct clk *pclk;
  112. struct clk *cclk;
  113. struct snd_dmaengine_dai_dma_data *dma_playback;
  114. struct snd_dmaengine_dai_dma_data *dma_capture;
  115. };
  116. static struct snd_dmaengine_dai_dma_data s3c_pcm_stereo_out[] = {
  117. [0] = {
  118. .addr_width = 4,
  119. },
  120. [1] = {
  121. .addr_width = 4,
  122. },
  123. };
  124. static struct snd_dmaengine_dai_dma_data s3c_pcm_stereo_in[] = {
  125. [0] = {
  126. .addr_width = 4,
  127. },
  128. [1] = {
  129. .addr_width = 4,
  130. },
  131. };
  132. static struct s3c_pcm_info s3c_pcm[2];
  133. static void s3c_pcm_snd_txctrl(struct s3c_pcm_info *pcm, int on)
  134. {
  135. void __iomem *regs = pcm->regs;
  136. u32 ctl, clkctl;
  137. clkctl = readl(regs + S3C_PCM_CLKCTL);
  138. ctl = readl(regs + S3C_PCM_CTL);
  139. ctl &= ~(S3C_PCM_CTL_TXDIPSTICK_MASK
  140. << S3C_PCM_CTL_TXDIPSTICK_SHIFT);
  141. if (on) {
  142. ctl |= S3C_PCM_CTL_TXDMA_EN;
  143. ctl |= S3C_PCM_CTL_TXFIFO_EN;
  144. ctl |= S3C_PCM_CTL_ENABLE;
  145. ctl |= (0x4<<S3C_PCM_CTL_TXDIPSTICK_SHIFT);
  146. clkctl |= S3C_PCM_CLKCTL_SERCLK_EN;
  147. } else {
  148. ctl &= ~S3C_PCM_CTL_TXDMA_EN;
  149. ctl &= ~S3C_PCM_CTL_TXFIFO_EN;
  150. if (!(ctl & S3C_PCM_CTL_RXFIFO_EN)) {
  151. ctl &= ~S3C_PCM_CTL_ENABLE;
  152. if (!pcm->idleclk)
  153. clkctl |= S3C_PCM_CLKCTL_SERCLK_EN;
  154. }
  155. }
  156. writel(clkctl, regs + S3C_PCM_CLKCTL);
  157. writel(ctl, regs + S3C_PCM_CTL);
  158. }
  159. static void s3c_pcm_snd_rxctrl(struct s3c_pcm_info *pcm, int on)
  160. {
  161. void __iomem *regs = pcm->regs;
  162. u32 ctl, clkctl;
  163. ctl = readl(regs + S3C_PCM_CTL);
  164. clkctl = readl(regs + S3C_PCM_CLKCTL);
  165. ctl &= ~(S3C_PCM_CTL_RXDIPSTICK_MASK
  166. << S3C_PCM_CTL_RXDIPSTICK_SHIFT);
  167. if (on) {
  168. ctl |= S3C_PCM_CTL_RXDMA_EN;
  169. ctl |= S3C_PCM_CTL_RXFIFO_EN;
  170. ctl |= S3C_PCM_CTL_ENABLE;
  171. ctl |= (0x20<<S3C_PCM_CTL_RXDIPSTICK_SHIFT);
  172. clkctl |= S3C_PCM_CLKCTL_SERCLK_EN;
  173. } else {
  174. ctl &= ~S3C_PCM_CTL_RXDMA_EN;
  175. ctl &= ~S3C_PCM_CTL_RXFIFO_EN;
  176. if (!(ctl & S3C_PCM_CTL_TXFIFO_EN)) {
  177. ctl &= ~S3C_PCM_CTL_ENABLE;
  178. if (!pcm->idleclk)
  179. clkctl |= S3C_PCM_CLKCTL_SERCLK_EN;
  180. }
  181. }
  182. writel(clkctl, regs + S3C_PCM_CLKCTL);
  183. writel(ctl, regs + S3C_PCM_CTL);
  184. }
  185. static int s3c_pcm_trigger(struct snd_pcm_substream *substream, int cmd,
  186. struct snd_soc_dai *dai)
  187. {
  188. struct snd_soc_pcm_runtime *rtd = asoc_substream_to_rtd(substream);
  189. struct s3c_pcm_info *pcm = snd_soc_dai_get_drvdata(asoc_rtd_to_cpu(rtd, 0));
  190. unsigned long flags;
  191. dev_dbg(pcm->dev, "Entered %s\n", __func__);
  192. switch (cmd) {
  193. case SNDRV_PCM_TRIGGER_START:
  194. case SNDRV_PCM_TRIGGER_RESUME:
  195. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  196. spin_lock_irqsave(&pcm->lock, flags);
  197. if (substream->stream == SNDRV_PCM_STREAM_CAPTURE)
  198. s3c_pcm_snd_rxctrl(pcm, 1);
  199. else
  200. s3c_pcm_snd_txctrl(pcm, 1);
  201. spin_unlock_irqrestore(&pcm->lock, flags);
  202. break;
  203. case SNDRV_PCM_TRIGGER_STOP:
  204. case SNDRV_PCM_TRIGGER_SUSPEND:
  205. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  206. spin_lock_irqsave(&pcm->lock, flags);
  207. if (substream->stream == SNDRV_PCM_STREAM_CAPTURE)
  208. s3c_pcm_snd_rxctrl(pcm, 0);
  209. else
  210. s3c_pcm_snd_txctrl(pcm, 0);
  211. spin_unlock_irqrestore(&pcm->lock, flags);
  212. break;
  213. default:
  214. return -EINVAL;
  215. }
  216. return 0;
  217. }
  218. static int s3c_pcm_hw_params(struct snd_pcm_substream *substream,
  219. struct snd_pcm_hw_params *params,
  220. struct snd_soc_dai *socdai)
  221. {
  222. struct snd_soc_pcm_runtime *rtd = asoc_substream_to_rtd(substream);
  223. struct s3c_pcm_info *pcm = snd_soc_dai_get_drvdata(asoc_rtd_to_cpu(rtd, 0));
  224. void __iomem *regs = pcm->regs;
  225. struct clk *clk;
  226. int sclk_div, sync_div;
  227. unsigned long flags;
  228. u32 clkctl;
  229. dev_dbg(pcm->dev, "Entered %s\n", __func__);
  230. /* Strictly check for sample size */
  231. switch (params_width(params)) {
  232. case 16:
  233. break;
  234. default:
  235. return -EINVAL;
  236. }
  237. spin_lock_irqsave(&pcm->lock, flags);
  238. /* Get hold of the PCMSOURCE_CLK */
  239. clkctl = readl(regs + S3C_PCM_CLKCTL);
  240. if (clkctl & S3C_PCM_CLKCTL_SERCLKSEL_PCLK)
  241. clk = pcm->pclk;
  242. else
  243. clk = pcm->cclk;
  244. /* Set the SCLK divider */
  245. sclk_div = clk_get_rate(clk) / pcm->sclk_per_fs /
  246. params_rate(params) / 2 - 1;
  247. clkctl &= ~(S3C_PCM_CLKCTL_SCLKDIV_MASK
  248. << S3C_PCM_CLKCTL_SCLKDIV_SHIFT);
  249. clkctl |= ((sclk_div & S3C_PCM_CLKCTL_SCLKDIV_MASK)
  250. << S3C_PCM_CLKCTL_SCLKDIV_SHIFT);
  251. /* Set the SYNC divider */
  252. sync_div = pcm->sclk_per_fs - 1;
  253. clkctl &= ~(S3C_PCM_CLKCTL_SYNCDIV_MASK
  254. << S3C_PCM_CLKCTL_SYNCDIV_SHIFT);
  255. clkctl |= ((sync_div & S3C_PCM_CLKCTL_SYNCDIV_MASK)
  256. << S3C_PCM_CLKCTL_SYNCDIV_SHIFT);
  257. writel(clkctl, regs + S3C_PCM_CLKCTL);
  258. spin_unlock_irqrestore(&pcm->lock, flags);
  259. dev_dbg(pcm->dev, "PCMSOURCE_CLK-%lu SCLK=%ufs SCLK_DIV=%d SYNC_DIV=%d\n",
  260. clk_get_rate(clk), pcm->sclk_per_fs,
  261. sclk_div, sync_div);
  262. return 0;
  263. }
  264. static int s3c_pcm_set_fmt(struct snd_soc_dai *cpu_dai,
  265. unsigned int fmt)
  266. {
  267. struct s3c_pcm_info *pcm = snd_soc_dai_get_drvdata(cpu_dai);
  268. void __iomem *regs = pcm->regs;
  269. unsigned long flags;
  270. int ret = 0;
  271. u32 ctl;
  272. dev_dbg(pcm->dev, "Entered %s\n", __func__);
  273. spin_lock_irqsave(&pcm->lock, flags);
  274. ctl = readl(regs + S3C_PCM_CTL);
  275. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  276. case SND_SOC_DAIFMT_IB_NF:
  277. /* Nothing to do, IB_NF by default */
  278. break;
  279. default:
  280. dev_err(pcm->dev, "Unsupported clock inversion!\n");
  281. ret = -EINVAL;
  282. goto exit;
  283. }
  284. switch (fmt & SND_SOC_DAIFMT_CLOCK_PROVIDER_MASK) {
  285. case SND_SOC_DAIFMT_BP_FP:
  286. /* Nothing to do, Master by default */
  287. break;
  288. default:
  289. dev_err(pcm->dev, "Unsupported master/slave format!\n");
  290. ret = -EINVAL;
  291. goto exit;
  292. }
  293. switch (fmt & SND_SOC_DAIFMT_CLOCK_MASK) {
  294. case SND_SOC_DAIFMT_CONT:
  295. pcm->idleclk = 1;
  296. break;
  297. case SND_SOC_DAIFMT_GATED:
  298. pcm->idleclk = 0;
  299. break;
  300. default:
  301. dev_err(pcm->dev, "Invalid Clock gating request!\n");
  302. ret = -EINVAL;
  303. goto exit;
  304. }
  305. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  306. case SND_SOC_DAIFMT_DSP_A:
  307. ctl |= S3C_PCM_CTL_TXMSB_AFTER_FSYNC;
  308. ctl |= S3C_PCM_CTL_RXMSB_AFTER_FSYNC;
  309. break;
  310. case SND_SOC_DAIFMT_DSP_B:
  311. ctl &= ~S3C_PCM_CTL_TXMSB_AFTER_FSYNC;
  312. ctl &= ~S3C_PCM_CTL_RXMSB_AFTER_FSYNC;
  313. break;
  314. default:
  315. dev_err(pcm->dev, "Unsupported data format!\n");
  316. ret = -EINVAL;
  317. goto exit;
  318. }
  319. writel(ctl, regs + S3C_PCM_CTL);
  320. exit:
  321. spin_unlock_irqrestore(&pcm->lock, flags);
  322. return ret;
  323. }
  324. static int s3c_pcm_set_clkdiv(struct snd_soc_dai *cpu_dai,
  325. int div_id, int div)
  326. {
  327. struct s3c_pcm_info *pcm = snd_soc_dai_get_drvdata(cpu_dai);
  328. switch (div_id) {
  329. case S3C_PCM_SCLK_PER_FS:
  330. pcm->sclk_per_fs = div;
  331. break;
  332. default:
  333. return -EINVAL;
  334. }
  335. return 0;
  336. }
  337. static int s3c_pcm_set_sysclk(struct snd_soc_dai *cpu_dai,
  338. int clk_id, unsigned int freq, int dir)
  339. {
  340. struct s3c_pcm_info *pcm = snd_soc_dai_get_drvdata(cpu_dai);
  341. void __iomem *regs = pcm->regs;
  342. u32 clkctl = readl(regs + S3C_PCM_CLKCTL);
  343. switch (clk_id) {
  344. case S3C_PCM_CLKSRC_PCLK:
  345. clkctl |= S3C_PCM_CLKCTL_SERCLKSEL_PCLK;
  346. break;
  347. case S3C_PCM_CLKSRC_MUX:
  348. clkctl &= ~S3C_PCM_CLKCTL_SERCLKSEL_PCLK;
  349. if (clk_get_rate(pcm->cclk) != freq)
  350. clk_set_rate(pcm->cclk, freq);
  351. break;
  352. default:
  353. return -EINVAL;
  354. }
  355. writel(clkctl, regs + S3C_PCM_CLKCTL);
  356. return 0;
  357. }
  358. static const struct snd_soc_dai_ops s3c_pcm_dai_ops = {
  359. .set_sysclk = s3c_pcm_set_sysclk,
  360. .set_clkdiv = s3c_pcm_set_clkdiv,
  361. .trigger = s3c_pcm_trigger,
  362. .hw_params = s3c_pcm_hw_params,
  363. .set_fmt = s3c_pcm_set_fmt,
  364. };
  365. static int s3c_pcm_dai_probe(struct snd_soc_dai *dai)
  366. {
  367. struct s3c_pcm_info *pcm = snd_soc_dai_get_drvdata(dai);
  368. snd_soc_dai_init_dma_data(dai, pcm->dma_playback, pcm->dma_capture);
  369. return 0;
  370. }
  371. #define S3C_PCM_RATES SNDRV_PCM_RATE_8000_96000
  372. #define S3C_PCM_DAI_DECLARE \
  373. .symmetric_rate = 1, \
  374. .probe = s3c_pcm_dai_probe, \
  375. .ops = &s3c_pcm_dai_ops, \
  376. .playback = { \
  377. .channels_min = 2, \
  378. .channels_max = 2, \
  379. .rates = S3C_PCM_RATES, \
  380. .formats = SNDRV_PCM_FMTBIT_S16_LE, \
  381. }, \
  382. .capture = { \
  383. .channels_min = 2, \
  384. .channels_max = 2, \
  385. .rates = S3C_PCM_RATES, \
  386. .formats = SNDRV_PCM_FMTBIT_S16_LE, \
  387. }
  388. static struct snd_soc_dai_driver s3c_pcm_dai[] = {
  389. [0] = {
  390. .name = "samsung-pcm.0",
  391. S3C_PCM_DAI_DECLARE,
  392. },
  393. [1] = {
  394. .name = "samsung-pcm.1",
  395. S3C_PCM_DAI_DECLARE,
  396. },
  397. };
  398. static const struct snd_soc_component_driver s3c_pcm_component = {
  399. .name = "s3c-pcm",
  400. .legacy_dai_naming = 1,
  401. };
  402. static int s3c_pcm_dev_probe(struct platform_device *pdev)
  403. {
  404. struct s3c_pcm_info *pcm;
  405. struct resource *mem_res;
  406. struct s3c_audio_pdata *pcm_pdata;
  407. dma_filter_fn filter;
  408. int ret;
  409. /* Check for valid device index */
  410. if ((pdev->id < 0) || pdev->id >= ARRAY_SIZE(s3c_pcm)) {
  411. dev_err(&pdev->dev, "id %d out of range\n", pdev->id);
  412. return -EINVAL;
  413. }
  414. pcm_pdata = pdev->dev.platform_data;
  415. if (pcm_pdata && pcm_pdata->cfg_gpio && pcm_pdata->cfg_gpio(pdev)) {
  416. dev_err(&pdev->dev, "Unable to configure gpio\n");
  417. return -EINVAL;
  418. }
  419. pcm = &s3c_pcm[pdev->id];
  420. pcm->dev = &pdev->dev;
  421. spin_lock_init(&pcm->lock);
  422. /* Default is 128fs */
  423. pcm->sclk_per_fs = 128;
  424. pcm->regs = devm_platform_get_and_ioremap_resource(pdev, 0, &mem_res);
  425. if (IS_ERR(pcm->regs))
  426. return PTR_ERR(pcm->regs);
  427. pcm->cclk = devm_clk_get(&pdev->dev, "audio-bus");
  428. if (IS_ERR(pcm->cclk)) {
  429. dev_err(&pdev->dev, "failed to get audio-bus clock\n");
  430. return PTR_ERR(pcm->cclk);
  431. }
  432. ret = clk_prepare_enable(pcm->cclk);
  433. if (ret)
  434. return ret;
  435. /* record our pcm structure for later use in the callbacks */
  436. dev_set_drvdata(&pdev->dev, pcm);
  437. pcm->pclk = devm_clk_get(&pdev->dev, "pcm");
  438. if (IS_ERR(pcm->pclk)) {
  439. dev_err(&pdev->dev, "failed to get pcm clock\n");
  440. ret = PTR_ERR(pcm->pclk);
  441. goto err_dis_cclk;
  442. }
  443. ret = clk_prepare_enable(pcm->pclk);
  444. if (ret)
  445. goto err_dis_cclk;
  446. s3c_pcm_stereo_in[pdev->id].addr = mem_res->start + S3C_PCM_RXFIFO;
  447. s3c_pcm_stereo_out[pdev->id].addr = mem_res->start + S3C_PCM_TXFIFO;
  448. filter = NULL;
  449. if (pcm_pdata) {
  450. s3c_pcm_stereo_in[pdev->id].filter_data = pcm_pdata->dma_capture;
  451. s3c_pcm_stereo_out[pdev->id].filter_data = pcm_pdata->dma_playback;
  452. filter = pcm_pdata->dma_filter;
  453. }
  454. pcm->dma_capture = &s3c_pcm_stereo_in[pdev->id];
  455. pcm->dma_playback = &s3c_pcm_stereo_out[pdev->id];
  456. ret = samsung_asoc_dma_platform_register(&pdev->dev, filter,
  457. NULL, NULL, NULL);
  458. if (ret) {
  459. dev_err(&pdev->dev, "failed to get register DMA: %d\n", ret);
  460. goto err_dis_pclk;
  461. }
  462. pm_runtime_enable(&pdev->dev);
  463. ret = devm_snd_soc_register_component(&pdev->dev, &s3c_pcm_component,
  464. &s3c_pcm_dai[pdev->id], 1);
  465. if (ret != 0) {
  466. dev_err(&pdev->dev, "failed to get register DAI: %d\n", ret);
  467. goto err_dis_pm;
  468. }
  469. return 0;
  470. err_dis_pm:
  471. pm_runtime_disable(&pdev->dev);
  472. err_dis_pclk:
  473. clk_disable_unprepare(pcm->pclk);
  474. err_dis_cclk:
  475. clk_disable_unprepare(pcm->cclk);
  476. return ret;
  477. }
  478. static int s3c_pcm_dev_remove(struct platform_device *pdev)
  479. {
  480. struct s3c_pcm_info *pcm = &s3c_pcm[pdev->id];
  481. pm_runtime_disable(&pdev->dev);
  482. clk_disable_unprepare(pcm->cclk);
  483. clk_disable_unprepare(pcm->pclk);
  484. return 0;
  485. }
  486. static struct platform_driver s3c_pcm_driver = {
  487. .probe = s3c_pcm_dev_probe,
  488. .remove = s3c_pcm_dev_remove,
  489. .driver = {
  490. .name = "samsung-pcm",
  491. },
  492. };
  493. module_platform_driver(s3c_pcm_driver);
  494. /* Module information */
  495. MODULE_AUTHOR("Jaswinder Singh, <[email protected]>");
  496. MODULE_DESCRIPTION("S3C PCM Controller Driver");
  497. MODULE_LICENSE("GPL");
  498. MODULE_ALIAS("platform:samsung-pcm");