rockchip_i2s_tdm.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /*
  3. * ALSA SoC Audio Layer - Rockchip I2S/TDM Controller driver
  4. *
  5. * Copyright (c) 2018 Rockchip Electronics Co. Ltd.
  6. * Author: Sugar Zhang <[email protected]>
  7. *
  8. */
  9. #ifndef _ROCKCHIP_I2S_TDM_H
  10. #define _ROCKCHIP_I2S_TDM_H
  11. /*
  12. * TXCR
  13. * transmit operation control register
  14. */
  15. #define I2S_TXCR_PATH_SHIFT(x) (23 + (x) * 2)
  16. #define I2S_TXCR_PATH_MASK(x) (0x3 << I2S_TXCR_PATH_SHIFT(x))
  17. #define I2S_TXCR_PATH(x, v) ((v) << I2S_TXCR_PATH_SHIFT(x))
  18. #define I2S_TXCR_RCNT_SHIFT 17
  19. #define I2S_TXCR_RCNT_MASK (0x3f << I2S_TXCR_RCNT_SHIFT)
  20. #define I2S_TXCR_CSR_SHIFT 15
  21. #define I2S_TXCR_CSR(x) ((x) << I2S_TXCR_CSR_SHIFT)
  22. #define I2S_TXCR_CSR_MASK (3 << I2S_TXCR_CSR_SHIFT)
  23. #define I2S_TXCR_HWT BIT(14)
  24. #define I2S_TXCR_SJM_SHIFT 12
  25. #define I2S_TXCR_SJM_R (0 << I2S_TXCR_SJM_SHIFT)
  26. #define I2S_TXCR_SJM_L (1 << I2S_TXCR_SJM_SHIFT)
  27. #define I2S_TXCR_FBM_SHIFT 11
  28. #define I2S_TXCR_FBM_MSB (0 << I2S_TXCR_FBM_SHIFT)
  29. #define I2S_TXCR_FBM_LSB (1 << I2S_TXCR_FBM_SHIFT)
  30. #define I2S_TXCR_IBM_SHIFT 9
  31. #define I2S_TXCR_IBM_NORMAL (0 << I2S_TXCR_IBM_SHIFT)
  32. #define I2S_TXCR_IBM_LSJM (1 << I2S_TXCR_IBM_SHIFT)
  33. #define I2S_TXCR_IBM_RSJM (2 << I2S_TXCR_IBM_SHIFT)
  34. #define I2S_TXCR_IBM_MASK (3 << I2S_TXCR_IBM_SHIFT)
  35. #define I2S_TXCR_PBM_SHIFT 7
  36. #define I2S_TXCR_PBM_MODE(x) ((x) << I2S_TXCR_PBM_SHIFT)
  37. #define I2S_TXCR_PBM_MASK (3 << I2S_TXCR_PBM_SHIFT)
  38. #define I2S_TXCR_TFS_SHIFT 5
  39. #define I2S_TXCR_TFS_I2S (0 << I2S_TXCR_TFS_SHIFT)
  40. #define I2S_TXCR_TFS_PCM (1 << I2S_TXCR_TFS_SHIFT)
  41. #define I2S_TXCR_TFS_TDM_PCM (2 << I2S_TXCR_TFS_SHIFT)
  42. #define I2S_TXCR_TFS_TDM_I2S (3 << I2S_TXCR_TFS_SHIFT)
  43. #define I2S_TXCR_TFS_MASK (3 << I2S_TXCR_TFS_SHIFT)
  44. #define I2S_TXCR_VDW_SHIFT 0
  45. #define I2S_TXCR_VDW(x) (((x) - 1) << I2S_TXCR_VDW_SHIFT)
  46. #define I2S_TXCR_VDW_MASK (0x1f << I2S_TXCR_VDW_SHIFT)
  47. /*
  48. * RXCR
  49. * receive operation control register
  50. */
  51. #define I2S_RXCR_PATH_SHIFT(x) (17 + (x) * 2)
  52. #define I2S_RXCR_PATH_MASK(x) (0x3 << I2S_RXCR_PATH_SHIFT(x))
  53. #define I2S_RXCR_PATH(x, v) ((v) << I2S_RXCR_PATH_SHIFT(x))
  54. #define I2S_RXCR_CSR_SHIFT 15
  55. #define I2S_RXCR_CSR(x) ((x) << I2S_RXCR_CSR_SHIFT)
  56. #define I2S_RXCR_CSR_MASK (3 << I2S_RXCR_CSR_SHIFT)
  57. #define I2S_RXCR_HWT BIT(14)
  58. #define I2S_RXCR_SJM_SHIFT 12
  59. #define I2S_RXCR_SJM_R (0 << I2S_RXCR_SJM_SHIFT)
  60. #define I2S_RXCR_SJM_L (1 << I2S_RXCR_SJM_SHIFT)
  61. #define I2S_RXCR_FBM_SHIFT 11
  62. #define I2S_RXCR_FBM_MSB (0 << I2S_RXCR_FBM_SHIFT)
  63. #define I2S_RXCR_FBM_LSB (1 << I2S_RXCR_FBM_SHIFT)
  64. #define I2S_RXCR_IBM_SHIFT 9
  65. #define I2S_RXCR_IBM_NORMAL (0 << I2S_RXCR_IBM_SHIFT)
  66. #define I2S_RXCR_IBM_LSJM (1 << I2S_RXCR_IBM_SHIFT)
  67. #define I2S_RXCR_IBM_RSJM (2 << I2S_RXCR_IBM_SHIFT)
  68. #define I2S_RXCR_IBM_MASK (3 << I2S_RXCR_IBM_SHIFT)
  69. #define I2S_RXCR_PBM_SHIFT 7
  70. #define I2S_RXCR_PBM_MODE(x) ((x) << I2S_RXCR_PBM_SHIFT)
  71. #define I2S_RXCR_PBM_MASK (3 << I2S_RXCR_PBM_SHIFT)
  72. #define I2S_RXCR_TFS_SHIFT 5
  73. #define I2S_RXCR_TFS_I2S (0 << I2S_RXCR_TFS_SHIFT)
  74. #define I2S_RXCR_TFS_PCM (1 << I2S_RXCR_TFS_SHIFT)
  75. #define I2S_RXCR_TFS_TDM_PCM (2 << I2S_RXCR_TFS_SHIFT)
  76. #define I2S_RXCR_TFS_TDM_I2S (3 << I2S_RXCR_TFS_SHIFT)
  77. #define I2S_RXCR_TFS_MASK (3 << I2S_RXCR_TFS_SHIFT)
  78. #define I2S_RXCR_VDW_SHIFT 0
  79. #define I2S_RXCR_VDW(x) (((x) - 1) << I2S_RXCR_VDW_SHIFT)
  80. #define I2S_RXCR_VDW_MASK (0x1f << I2S_RXCR_VDW_SHIFT)
  81. /*
  82. * CKR
  83. * clock generation register
  84. */
  85. #define I2S_CKR_TRCM_SHIFT 28
  86. #define I2S_CKR_TRCM(x) ((x) << I2S_CKR_TRCM_SHIFT)
  87. #define I2S_CKR_TRCM_TXRX (0 << I2S_CKR_TRCM_SHIFT)
  88. #define I2S_CKR_TRCM_TXONLY (1 << I2S_CKR_TRCM_SHIFT)
  89. #define I2S_CKR_TRCM_RXONLY (2 << I2S_CKR_TRCM_SHIFT)
  90. #define I2S_CKR_TRCM_MASK (3 << I2S_CKR_TRCM_SHIFT)
  91. #define I2S_CKR_MSS_SHIFT 27
  92. #define I2S_CKR_MSS_MASTER (0 << I2S_CKR_MSS_SHIFT)
  93. #define I2S_CKR_MSS_SLAVE (1 << I2S_CKR_MSS_SHIFT)
  94. #define I2S_CKR_MSS_MASK (1 << I2S_CKR_MSS_SHIFT)
  95. #define I2S_CKR_CKP_SHIFT 26
  96. #define I2S_CKR_CKP_NORMAL (0 << I2S_CKR_CKP_SHIFT)
  97. #define I2S_CKR_CKP_INVERTED (1 << I2S_CKR_CKP_SHIFT)
  98. #define I2S_CKR_CKP_MASK (1 << I2S_CKR_CKP_SHIFT)
  99. #define I2S_CKR_RLP_SHIFT 25
  100. #define I2S_CKR_RLP_NORMAL (0 << I2S_CKR_RLP_SHIFT)
  101. #define I2S_CKR_RLP_INVERTED (1 << I2S_CKR_RLP_SHIFT)
  102. #define I2S_CKR_RLP_MASK (1 << I2S_CKR_RLP_SHIFT)
  103. #define I2S_CKR_TLP_SHIFT 24
  104. #define I2S_CKR_TLP_NORMAL (0 << I2S_CKR_TLP_SHIFT)
  105. #define I2S_CKR_TLP_INVERTED (1 << I2S_CKR_TLP_SHIFT)
  106. #define I2S_CKR_TLP_MASK (1 << I2S_CKR_TLP_SHIFT)
  107. #define I2S_CKR_MDIV_SHIFT 16
  108. #define I2S_CKR_MDIV(x) (((x) - 1) << I2S_CKR_MDIV_SHIFT)
  109. #define I2S_CKR_MDIV_MASK (0xff << I2S_CKR_MDIV_SHIFT)
  110. #define I2S_CKR_RSD_SHIFT 8
  111. #define I2S_CKR_RSD(x) (((x) - 1) << I2S_CKR_RSD_SHIFT)
  112. #define I2S_CKR_RSD_MASK (0xff << I2S_CKR_RSD_SHIFT)
  113. #define I2S_CKR_TSD_SHIFT 0
  114. #define I2S_CKR_TSD(x) (((x) - 1) << I2S_CKR_TSD_SHIFT)
  115. #define I2S_CKR_TSD_MASK (0xff << I2S_CKR_TSD_SHIFT)
  116. /*
  117. * FIFOLR
  118. * FIFO level register
  119. */
  120. #define I2S_FIFOLR_RFL_SHIFT 24
  121. #define I2S_FIFOLR_RFL_MASK (0x3f << I2S_FIFOLR_RFL_SHIFT)
  122. #define I2S_FIFOLR_TFL3_SHIFT 18
  123. #define I2S_FIFOLR_TFL3_MASK (0x3f << I2S_FIFOLR_TFL3_SHIFT)
  124. #define I2S_FIFOLR_TFL2_SHIFT 12
  125. #define I2S_FIFOLR_TFL2_MASK (0x3f << I2S_FIFOLR_TFL2_SHIFT)
  126. #define I2S_FIFOLR_TFL1_SHIFT 6
  127. #define I2S_FIFOLR_TFL1_MASK (0x3f << I2S_FIFOLR_TFL1_SHIFT)
  128. #define I2S_FIFOLR_TFL0_SHIFT 0
  129. #define I2S_FIFOLR_TFL0_MASK (0x3f << I2S_FIFOLR_TFL0_SHIFT)
  130. /*
  131. * DMACR
  132. * DMA control register
  133. */
  134. #define I2S_DMACR_RDE_SHIFT 24
  135. #define I2S_DMACR_RDE_DISABLE (0 << I2S_DMACR_RDE_SHIFT)
  136. #define I2S_DMACR_RDE_ENABLE (1 << I2S_DMACR_RDE_SHIFT)
  137. #define I2S_DMACR_RDL_SHIFT 16
  138. #define I2S_DMACR_RDL(x) (((x) - 1) << I2S_DMACR_RDL_SHIFT)
  139. #define I2S_DMACR_RDL_MASK (0x1f << I2S_DMACR_RDL_SHIFT)
  140. #define I2S_DMACR_TDE_SHIFT 8
  141. #define I2S_DMACR_TDE_DISABLE (0 << I2S_DMACR_TDE_SHIFT)
  142. #define I2S_DMACR_TDE_ENABLE (1 << I2S_DMACR_TDE_SHIFT)
  143. #define I2S_DMACR_TDL_SHIFT 0
  144. #define I2S_DMACR_TDL(x) ((x) << I2S_DMACR_TDL_SHIFT)
  145. #define I2S_DMACR_TDL_MASK (0x1f << I2S_DMACR_TDL_SHIFT)
  146. /*
  147. * INTCR
  148. * interrupt control register
  149. */
  150. #define I2S_INTCR_RFT_SHIFT 20
  151. #define I2S_INTCR_RFT(x) (((x) - 1) << I2S_INTCR_RFT_SHIFT)
  152. #define I2S_INTCR_RXOIC BIT(18)
  153. #define I2S_INTCR_RXOIE_SHIFT 17
  154. #define I2S_INTCR_RXOIE_DISABLE (0 << I2S_INTCR_RXOIE_SHIFT)
  155. #define I2S_INTCR_RXOIE_ENABLE (1 << I2S_INTCR_RXOIE_SHIFT)
  156. #define I2S_INTCR_RXFIE_SHIFT 16
  157. #define I2S_INTCR_RXFIE_DISABLE (0 << I2S_INTCR_RXFIE_SHIFT)
  158. #define I2S_INTCR_RXFIE_ENABLE (1 << I2S_INTCR_RXFIE_SHIFT)
  159. #define I2S_INTCR_TFT_SHIFT 4
  160. #define I2S_INTCR_TFT(x) (((x) - 1) << I2S_INTCR_TFT_SHIFT)
  161. #define I2S_INTCR_TFT_MASK (0x1f << I2S_INTCR_TFT_SHIFT)
  162. #define I2S_INTCR_TXUIC BIT(2)
  163. #define I2S_INTCR_TXUIE_SHIFT 1
  164. #define I2S_INTCR_TXUIE_DISABLE (0 << I2S_INTCR_TXUIE_SHIFT)
  165. #define I2S_INTCR_TXUIE_ENABLE (1 << I2S_INTCR_TXUIE_SHIFT)
  166. /*
  167. * INTSR
  168. * interrupt status register
  169. */
  170. #define I2S_INTSR_TXEIE_SHIFT 0
  171. #define I2S_INTSR_TXEIE_DISABLE (0 << I2S_INTSR_TXEIE_SHIFT)
  172. #define I2S_INTSR_TXEIE_ENABLE (1 << I2S_INTSR_TXEIE_SHIFT)
  173. #define I2S_INTSR_RXOI_SHIFT 17
  174. #define I2S_INTSR_RXOI_INA (0 << I2S_INTSR_RXOI_SHIFT)
  175. #define I2S_INTSR_RXOI_ACT (1 << I2S_INTSR_RXOI_SHIFT)
  176. #define I2S_INTSR_RXFI_SHIFT 16
  177. #define I2S_INTSR_RXFI_INA (0 << I2S_INTSR_RXFI_SHIFT)
  178. #define I2S_INTSR_RXFI_ACT (1 << I2S_INTSR_RXFI_SHIFT)
  179. #define I2S_INTSR_TXUI_SHIFT 1
  180. #define I2S_INTSR_TXUI_INA (0 << I2S_INTSR_TXUI_SHIFT)
  181. #define I2S_INTSR_TXUI_ACT (1 << I2S_INTSR_TXUI_SHIFT)
  182. #define I2S_INTSR_TXEI_SHIFT 0
  183. #define I2S_INTSR_TXEI_INA (0 << I2S_INTSR_TXEI_SHIFT)
  184. #define I2S_INTSR_TXEI_ACT (1 << I2S_INTSR_TXEI_SHIFT)
  185. /*
  186. * XFER
  187. * Transfer start register
  188. */
  189. #define I2S_XFER_RXS_SHIFT 1
  190. #define I2S_XFER_RXS_STOP (0 << I2S_XFER_RXS_SHIFT)
  191. #define I2S_XFER_RXS_START (1 << I2S_XFER_RXS_SHIFT)
  192. #define I2S_XFER_TXS_SHIFT 0
  193. #define I2S_XFER_TXS_STOP (0 << I2S_XFER_TXS_SHIFT)
  194. #define I2S_XFER_TXS_START (1 << I2S_XFER_TXS_SHIFT)
  195. /*
  196. * CLR
  197. * clear SCLK domain logic register
  198. */
  199. #define I2S_CLR_RXC BIT(1)
  200. #define I2S_CLR_TXC BIT(0)
  201. /*
  202. * TXDR
  203. * Transimt FIFO data register, write only.
  204. */
  205. #define I2S_TXDR_MASK (0xff)
  206. /*
  207. * RXDR
  208. * Receive FIFO data register, write only.
  209. */
  210. #define I2S_RXDR_MASK (0xff)
  211. /*
  212. * TDM_CTRL
  213. * TDM ctrl register
  214. */
  215. #define TDM_FSYNC_WIDTH_SEL1_MSK GENMASK(20, 18)
  216. #define TDM_FSYNC_WIDTH_SEL1(x) (((x) - 1) << 18)
  217. #define TDM_FSYNC_WIDTH_SEL0_MSK BIT(17)
  218. #define TDM_FSYNC_WIDTH_HALF_FRAME 0
  219. #define TDM_FSYNC_WIDTH_ONE_FRAME BIT(17)
  220. #define TDM_SHIFT_CTRL_MSK GENMASK(16, 14)
  221. #define TDM_SHIFT_CTRL(x) ((x) << 14)
  222. #define TDM_SLOT_BIT_WIDTH_MSK GENMASK(13, 9)
  223. #define TDM_SLOT_BIT_WIDTH(x) (((x) - 1) << 9)
  224. #define TDM_FRAME_WIDTH_MSK GENMASK(8, 0)
  225. #define TDM_FRAME_WIDTH(x) (((x) - 1) << 0)
  226. /*
  227. * CLKDIV
  228. * Mclk div register
  229. */
  230. #define I2S_CLKDIV_TXM_SHIFT 0
  231. #define I2S_CLKDIV_TXM(x) (((x) - 1) << I2S_CLKDIV_TXM_SHIFT)
  232. #define I2S_CLKDIV_TXM_MASK (0xff << I2S_CLKDIV_TXM_SHIFT)
  233. #define I2S_CLKDIV_RXM_SHIFT 8
  234. #define I2S_CLKDIV_RXM(x) (((x) - 1) << I2S_CLKDIV_RXM_SHIFT)
  235. #define I2S_CLKDIV_RXM_MASK (0xff << I2S_CLKDIV_RXM_SHIFT)
  236. /* Clock divider id */
  237. enum {
  238. ROCKCHIP_DIV_MCLK = 0,
  239. ROCKCHIP_DIV_BCLK,
  240. };
  241. /* channel select */
  242. #define I2S_CSR_SHIFT 15
  243. #define I2S_CHN_2 (0 << I2S_CSR_SHIFT)
  244. #define I2S_CHN_4 (1 << I2S_CSR_SHIFT)
  245. #define I2S_CHN_6 (2 << I2S_CSR_SHIFT)
  246. #define I2S_CHN_8 (3 << I2S_CSR_SHIFT)
  247. /* io direction cfg register */
  248. #define I2S_IO_DIRECTION_MASK (7)
  249. #define I2S_IO_8CH_OUT_2CH_IN (7)
  250. #define I2S_IO_6CH_OUT_4CH_IN (3)
  251. #define I2S_IO_4CH_OUT_6CH_IN (1)
  252. #define I2S_IO_2CH_OUT_8CH_IN (0)
  253. /* I2S REGS */
  254. #define I2S_TXCR (0x0000)
  255. #define I2S_RXCR (0x0004)
  256. #define I2S_CKR (0x0008)
  257. #define I2S_TXFIFOLR (0x000c)
  258. #define I2S_DMACR (0x0010)
  259. #define I2S_INTCR (0x0014)
  260. #define I2S_INTSR (0x0018)
  261. #define I2S_XFER (0x001c)
  262. #define I2S_CLR (0x0020)
  263. #define I2S_TXDR (0x0024)
  264. #define I2S_RXDR (0x0028)
  265. #define I2S_RXFIFOLR (0x002c)
  266. #define I2S_TDM_TXCR (0x0030)
  267. #define I2S_TDM_RXCR (0x0034)
  268. #define I2S_CLKDIV (0x0038)
  269. #define HIWORD_UPDATE(v, h, l) (((v) << (l)) | (GENMASK((h), (l)) << 16))
  270. /* PX30 GRF CONFIGS */
  271. #define PX30_I2S0_CLK_IN_SRC_FROM_TX HIWORD_UPDATE(1, 13, 12)
  272. #define PX30_I2S0_CLK_IN_SRC_FROM_RX HIWORD_UPDATE(2, 13, 12)
  273. #define PX30_I2S0_MCLK_OUT_SRC_FROM_TX HIWORD_UPDATE(1, 5, 5)
  274. #define PX30_I2S0_MCLK_OUT_SRC_FROM_RX HIWORD_UPDATE(0, 5, 5)
  275. #define PX30_I2S0_CLK_TXONLY \
  276. (PX30_I2S0_MCLK_OUT_SRC_FROM_TX | PX30_I2S0_CLK_IN_SRC_FROM_TX)
  277. #define PX30_I2S0_CLK_RXONLY \
  278. (PX30_I2S0_MCLK_OUT_SRC_FROM_RX | PX30_I2S0_CLK_IN_SRC_FROM_RX)
  279. /* RK1808 GRF CONFIGS */
  280. #define RK1808_I2S0_MCLK_OUT_SRC_FROM_RX HIWORD_UPDATE(1, 2, 2)
  281. #define RK1808_I2S0_MCLK_OUT_SRC_FROM_TX HIWORD_UPDATE(0, 2, 2)
  282. #define RK1808_I2S0_CLK_IN_SRC_FROM_TX HIWORD_UPDATE(1, 1, 0)
  283. #define RK1808_I2S0_CLK_IN_SRC_FROM_RX HIWORD_UPDATE(2, 1, 0)
  284. #define RK1808_I2S0_CLK_TXONLY \
  285. (RK1808_I2S0_MCLK_OUT_SRC_FROM_TX | RK1808_I2S0_CLK_IN_SRC_FROM_TX)
  286. #define RK1808_I2S0_CLK_RXONLY \
  287. (RK1808_I2S0_MCLK_OUT_SRC_FROM_RX | RK1808_I2S0_CLK_IN_SRC_FROM_RX)
  288. /* RK3308 GRF CONFIGS */
  289. #define RK3308_I2S0_8CH_MCLK_OUT_SRC_FROM_RX HIWORD_UPDATE(1, 10, 10)
  290. #define RK3308_I2S0_8CH_MCLK_OUT_SRC_FROM_TX HIWORD_UPDATE(0, 10, 10)
  291. #define RK3308_I2S0_8CH_CLK_IN_RX_SRC_FROM_TX HIWORD_UPDATE(1, 9, 9)
  292. #define RK3308_I2S0_8CH_CLK_IN_RX_SRC_FROM_RX HIWORD_UPDATE(0, 9, 9)
  293. #define RK3308_I2S0_8CH_CLK_IN_TX_SRC_FROM_RX HIWORD_UPDATE(1, 8, 8)
  294. #define RK3308_I2S0_8CH_CLK_IN_TX_SRC_FROM_TX HIWORD_UPDATE(0, 8, 8)
  295. #define RK3308_I2S1_8CH_MCLK_OUT_SRC_FROM_RX HIWORD_UPDATE(1, 2, 2)
  296. #define RK3308_I2S1_8CH_MCLK_OUT_SRC_FROM_TX HIWORD_UPDATE(0, 2, 2)
  297. #define RK3308_I2S1_8CH_CLK_IN_RX_SRC_FROM_TX HIWORD_UPDATE(1, 1, 1)
  298. #define RK3308_I2S1_8CH_CLK_IN_RX_SRC_FROM_RX HIWORD_UPDATE(0, 1, 1)
  299. #define RK3308_I2S1_8CH_CLK_IN_TX_SRC_FROM_RX HIWORD_UPDATE(1, 0, 0)
  300. #define RK3308_I2S1_8CH_CLK_IN_TX_SRC_FROM_TX HIWORD_UPDATE(0, 0, 0)
  301. #define RK3308_I2S0_CLK_TXONLY \
  302. (RK3308_I2S0_8CH_MCLK_OUT_SRC_FROM_TX | \
  303. RK3308_I2S0_8CH_CLK_IN_RX_SRC_FROM_TX | \
  304. RK3308_I2S0_8CH_CLK_IN_TX_SRC_FROM_TX)
  305. #define RK3308_I2S0_CLK_RXONLY \
  306. (RK3308_I2S0_8CH_MCLK_OUT_SRC_FROM_RX | \
  307. RK3308_I2S0_8CH_CLK_IN_RX_SRC_FROM_RX | \
  308. RK3308_I2S0_8CH_CLK_IN_TX_SRC_FROM_RX)
  309. #define RK3308_I2S1_CLK_TXONLY \
  310. (RK3308_I2S1_8CH_MCLK_OUT_SRC_FROM_TX | \
  311. RK3308_I2S1_8CH_CLK_IN_RX_SRC_FROM_TX | \
  312. RK3308_I2S1_8CH_CLK_IN_TX_SRC_FROM_TX)
  313. #define RK3308_I2S1_CLK_RXONLY \
  314. (RK3308_I2S1_8CH_MCLK_OUT_SRC_FROM_RX | \
  315. RK3308_I2S1_8CH_CLK_IN_RX_SRC_FROM_RX | \
  316. RK3308_I2S1_8CH_CLK_IN_TX_SRC_FROM_RX)
  317. /* RK3568 GRF CONFIGS */
  318. #define RK3568_I2S1_MCLK_OUT_SRC_FROM_TX HIWORD_UPDATE(1, 5, 5)
  319. #define RK3568_I2S1_MCLK_OUT_SRC_FROM_RX HIWORD_UPDATE(0, 5, 5)
  320. #define RK3568_I2S1_CLK_TXONLY \
  321. RK3568_I2S1_MCLK_OUT_SRC_FROM_TX
  322. #define RK3568_I2S1_CLK_RXONLY \
  323. RK3568_I2S1_MCLK_OUT_SRC_FROM_RX
  324. #define RK3568_I2S3_MCLK_OUT_SRC_FROM_TX HIWORD_UPDATE(1, 15, 15)
  325. #define RK3568_I2S3_MCLK_OUT_SRC_FROM_RX HIWORD_UPDATE(0, 15, 15)
  326. #define RK3568_I2S3_SCLK_SRC_FROM_TX HIWORD_UPDATE(1, 7, 7)
  327. #define RK3568_I2S3_SCLK_SRC_FROM_RX HIWORD_UPDATE(0, 7, 7)
  328. #define RK3568_I2S3_LRCK_SRC_FROM_TX HIWORD_UPDATE(1, 6, 6)
  329. #define RK3568_I2S3_LRCK_SRC_FROM_RX HIWORD_UPDATE(0, 6, 6)
  330. #define RK3568_I2S3_MCLK_TXONLY \
  331. RK3568_I2S3_MCLK_OUT_SRC_FROM_TX
  332. #define RK3568_I2S3_CLK_TXONLY \
  333. (RK3568_I2S3_SCLK_SRC_FROM_TX | \
  334. RK3568_I2S3_LRCK_SRC_FROM_TX)
  335. #define RK3568_I2S3_MCLK_RXONLY \
  336. RK3568_I2S3_MCLK_OUT_SRC_FROM_RX
  337. #define RK3568_I2S3_CLK_RXONLY \
  338. (RK3568_I2S3_SCLK_SRC_FROM_RX | \
  339. RK3568_I2S3_LRCK_SRC_FROM_RX)
  340. #define RK3568_I2S3_MCLK_IE HIWORD_UPDATE(0, 3, 3)
  341. #define RK3568_I2S3_MCLK_OE HIWORD_UPDATE(1, 3, 3)
  342. #define RK3568_I2S2_MCLK_IE HIWORD_UPDATE(0, 2, 2)
  343. #define RK3568_I2S2_MCLK_OE HIWORD_UPDATE(1, 2, 2)
  344. #define RK3568_I2S1_MCLK_TX_IE HIWORD_UPDATE(0, 1, 1)
  345. #define RK3568_I2S1_MCLK_TX_OE HIWORD_UPDATE(1, 1, 1)
  346. #define RK3568_I2S1_MCLK_RX_IE HIWORD_UPDATE(0, 0, 0)
  347. #define RK3568_I2S1_MCLK_RX_OE HIWORD_UPDATE(1, 0, 0)
  348. /* RV1126 GRF CONFIGS */
  349. #define RV1126_I2S0_MCLK_OUT_SRC_FROM_TX HIWORD_UPDATE(0, 9, 9)
  350. #define RV1126_I2S0_MCLK_OUT_SRC_FROM_RX HIWORD_UPDATE(1, 9, 9)
  351. #define RV1126_I2S0_CLK_TXONLY \
  352. RV1126_I2S0_MCLK_OUT_SRC_FROM_TX
  353. #define RV1126_I2S0_CLK_RXONLY \
  354. RV1126_I2S0_MCLK_OUT_SRC_FROM_RX
  355. #endif /* _ROCKCHIP_I2S_TDM_H */