rockchip_i2s.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /* sound/soc/rockchip/rockchip_i2s.c
  3. *
  4. * ALSA SoC Audio Layer - Rockchip I2S Controller driver
  5. *
  6. * Copyright (c) 2014 Rockchip Electronics Co. Ltd.
  7. * Author: Jianqun <[email protected]>
  8. */
  9. #include <linux/module.h>
  10. #include <linux/mfd/syscon.h>
  11. #include <linux/delay.h>
  12. #include <linux/of_gpio.h>
  13. #include <linux/of_device.h>
  14. #include <linux/clk.h>
  15. #include <linux/pinctrl/consumer.h>
  16. #include <linux/pm_runtime.h>
  17. #include <linux/regmap.h>
  18. #include <linux/spinlock.h>
  19. #include <sound/pcm_params.h>
  20. #include <sound/dmaengine_pcm.h>
  21. #include "rockchip_i2s.h"
  22. #define DRV_NAME "rockchip-i2s"
  23. struct rk_i2s_pins {
  24. u32 reg_offset;
  25. u32 shift;
  26. };
  27. struct rk_i2s_dev {
  28. struct device *dev;
  29. struct clk *hclk;
  30. struct clk *mclk;
  31. struct snd_dmaengine_dai_dma_data capture_dma_data;
  32. struct snd_dmaengine_dai_dma_data playback_dma_data;
  33. struct regmap *regmap;
  34. struct regmap *grf;
  35. bool has_capture;
  36. bool has_playback;
  37. /*
  38. * Used to indicate the tx/rx status.
  39. * I2S controller hopes to start the tx and rx together,
  40. * also to stop them when they are both try to stop.
  41. */
  42. bool tx_start;
  43. bool rx_start;
  44. bool is_master_mode;
  45. const struct rk_i2s_pins *pins;
  46. unsigned int bclk_ratio;
  47. spinlock_t lock; /* tx/rx lock */
  48. struct pinctrl *pinctrl;
  49. struct pinctrl_state *bclk_on;
  50. struct pinctrl_state *bclk_off;
  51. };
  52. static int i2s_pinctrl_select_bclk_on(struct rk_i2s_dev *i2s)
  53. {
  54. int ret = 0;
  55. if (!IS_ERR(i2s->pinctrl) && !IS_ERR_OR_NULL(i2s->bclk_on))
  56. ret = pinctrl_select_state(i2s->pinctrl, i2s->bclk_on);
  57. if (ret)
  58. dev_err(i2s->dev, "bclk enable failed %d\n", ret);
  59. return ret;
  60. }
  61. static int i2s_pinctrl_select_bclk_off(struct rk_i2s_dev *i2s)
  62. {
  63. int ret = 0;
  64. if (!IS_ERR(i2s->pinctrl) && !IS_ERR_OR_NULL(i2s->bclk_off))
  65. ret = pinctrl_select_state(i2s->pinctrl, i2s->bclk_off);
  66. if (ret)
  67. dev_err(i2s->dev, "bclk disable failed %d\n", ret);
  68. return ret;
  69. }
  70. static int i2s_runtime_suspend(struct device *dev)
  71. {
  72. struct rk_i2s_dev *i2s = dev_get_drvdata(dev);
  73. regcache_cache_only(i2s->regmap, true);
  74. clk_disable_unprepare(i2s->mclk);
  75. return 0;
  76. }
  77. static int i2s_runtime_resume(struct device *dev)
  78. {
  79. struct rk_i2s_dev *i2s = dev_get_drvdata(dev);
  80. int ret;
  81. ret = clk_prepare_enable(i2s->mclk);
  82. if (ret) {
  83. dev_err(i2s->dev, "clock enable failed %d\n", ret);
  84. return ret;
  85. }
  86. regcache_cache_only(i2s->regmap, false);
  87. regcache_mark_dirty(i2s->regmap);
  88. ret = regcache_sync(i2s->regmap);
  89. if (ret)
  90. clk_disable_unprepare(i2s->mclk);
  91. return ret;
  92. }
  93. static inline struct rk_i2s_dev *to_info(struct snd_soc_dai *dai)
  94. {
  95. return snd_soc_dai_get_drvdata(dai);
  96. }
  97. static int rockchip_snd_txctrl(struct rk_i2s_dev *i2s, int on)
  98. {
  99. unsigned int val = 0;
  100. int ret = 0;
  101. spin_lock(&i2s->lock);
  102. if (on) {
  103. ret = regmap_update_bits(i2s->regmap, I2S_DMACR,
  104. I2S_DMACR_TDE_ENABLE,
  105. I2S_DMACR_TDE_ENABLE);
  106. if (ret < 0)
  107. goto end;
  108. ret = regmap_update_bits(i2s->regmap, I2S_XFER,
  109. I2S_XFER_TXS_START | I2S_XFER_RXS_START,
  110. I2S_XFER_TXS_START | I2S_XFER_RXS_START);
  111. if (ret < 0)
  112. goto end;
  113. i2s->tx_start = true;
  114. } else {
  115. i2s->tx_start = false;
  116. ret = regmap_update_bits(i2s->regmap, I2S_DMACR,
  117. I2S_DMACR_TDE_ENABLE,
  118. I2S_DMACR_TDE_DISABLE);
  119. if (ret < 0)
  120. goto end;
  121. if (!i2s->rx_start) {
  122. ret = regmap_update_bits(i2s->regmap, I2S_XFER,
  123. I2S_XFER_TXS_START | I2S_XFER_RXS_START,
  124. I2S_XFER_TXS_STOP | I2S_XFER_RXS_STOP);
  125. if (ret < 0)
  126. goto end;
  127. udelay(150);
  128. ret = regmap_update_bits(i2s->regmap, I2S_CLR,
  129. I2S_CLR_TXC | I2S_CLR_RXC,
  130. I2S_CLR_TXC | I2S_CLR_RXC);
  131. if (ret < 0)
  132. goto end;
  133. ret = regmap_read_poll_timeout_atomic(i2s->regmap,
  134. I2S_CLR,
  135. val,
  136. val == 0,
  137. 20,
  138. 200);
  139. if (ret < 0)
  140. dev_warn(i2s->dev, "fail to clear: %d\n", ret);
  141. }
  142. }
  143. end:
  144. spin_unlock(&i2s->lock);
  145. if (ret < 0)
  146. dev_err(i2s->dev, "lrclk update failed\n");
  147. return ret;
  148. }
  149. static int rockchip_snd_rxctrl(struct rk_i2s_dev *i2s, int on)
  150. {
  151. unsigned int val = 0;
  152. int ret = 0;
  153. spin_lock(&i2s->lock);
  154. if (on) {
  155. ret = regmap_update_bits(i2s->regmap, I2S_DMACR,
  156. I2S_DMACR_RDE_ENABLE,
  157. I2S_DMACR_RDE_ENABLE);
  158. if (ret < 0)
  159. goto end;
  160. ret = regmap_update_bits(i2s->regmap, I2S_XFER,
  161. I2S_XFER_TXS_START | I2S_XFER_RXS_START,
  162. I2S_XFER_TXS_START | I2S_XFER_RXS_START);
  163. if (ret < 0)
  164. goto end;
  165. i2s->rx_start = true;
  166. } else {
  167. i2s->rx_start = false;
  168. ret = regmap_update_bits(i2s->regmap, I2S_DMACR,
  169. I2S_DMACR_RDE_ENABLE,
  170. I2S_DMACR_RDE_DISABLE);
  171. if (ret < 0)
  172. goto end;
  173. if (!i2s->tx_start) {
  174. ret = regmap_update_bits(i2s->regmap, I2S_XFER,
  175. I2S_XFER_TXS_START | I2S_XFER_RXS_START,
  176. I2S_XFER_TXS_STOP | I2S_XFER_RXS_STOP);
  177. if (ret < 0)
  178. goto end;
  179. udelay(150);
  180. ret = regmap_update_bits(i2s->regmap, I2S_CLR,
  181. I2S_CLR_TXC | I2S_CLR_RXC,
  182. I2S_CLR_TXC | I2S_CLR_RXC);
  183. if (ret < 0)
  184. goto end;
  185. ret = regmap_read_poll_timeout_atomic(i2s->regmap,
  186. I2S_CLR,
  187. val,
  188. val == 0,
  189. 20,
  190. 200);
  191. if (ret < 0)
  192. dev_warn(i2s->dev, "fail to clear: %d\n", ret);
  193. }
  194. }
  195. end:
  196. spin_unlock(&i2s->lock);
  197. if (ret < 0)
  198. dev_err(i2s->dev, "lrclk update failed\n");
  199. return ret;
  200. }
  201. static int rockchip_i2s_set_fmt(struct snd_soc_dai *cpu_dai,
  202. unsigned int fmt)
  203. {
  204. struct rk_i2s_dev *i2s = to_info(cpu_dai);
  205. unsigned int mask = 0, val = 0;
  206. int ret = 0;
  207. pm_runtime_get_sync(cpu_dai->dev);
  208. mask = I2S_CKR_MSS_MASK;
  209. switch (fmt & SND_SOC_DAIFMT_CLOCK_PROVIDER_MASK) {
  210. case SND_SOC_DAIFMT_BP_FP:
  211. /* Set source clock in Master mode */
  212. val = I2S_CKR_MSS_MASTER;
  213. i2s->is_master_mode = true;
  214. break;
  215. case SND_SOC_DAIFMT_BC_FC:
  216. val = I2S_CKR_MSS_SLAVE;
  217. i2s->is_master_mode = false;
  218. break;
  219. default:
  220. ret = -EINVAL;
  221. goto err_pm_put;
  222. }
  223. regmap_update_bits(i2s->regmap, I2S_CKR, mask, val);
  224. mask = I2S_CKR_CKP_MASK | I2S_CKR_TLP_MASK | I2S_CKR_RLP_MASK;
  225. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  226. case SND_SOC_DAIFMT_NB_NF:
  227. val = I2S_CKR_CKP_NORMAL |
  228. I2S_CKR_TLP_NORMAL |
  229. I2S_CKR_RLP_NORMAL;
  230. break;
  231. case SND_SOC_DAIFMT_NB_IF:
  232. val = I2S_CKR_CKP_NORMAL |
  233. I2S_CKR_TLP_INVERTED |
  234. I2S_CKR_RLP_INVERTED;
  235. break;
  236. case SND_SOC_DAIFMT_IB_NF:
  237. val = I2S_CKR_CKP_INVERTED |
  238. I2S_CKR_TLP_NORMAL |
  239. I2S_CKR_RLP_NORMAL;
  240. break;
  241. case SND_SOC_DAIFMT_IB_IF:
  242. val = I2S_CKR_CKP_INVERTED |
  243. I2S_CKR_TLP_INVERTED |
  244. I2S_CKR_RLP_INVERTED;
  245. break;
  246. default:
  247. ret = -EINVAL;
  248. goto err_pm_put;
  249. }
  250. regmap_update_bits(i2s->regmap, I2S_CKR, mask, val);
  251. mask = I2S_TXCR_IBM_MASK | I2S_TXCR_TFS_MASK | I2S_TXCR_PBM_MASK;
  252. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  253. case SND_SOC_DAIFMT_RIGHT_J:
  254. val = I2S_TXCR_IBM_RSJM;
  255. break;
  256. case SND_SOC_DAIFMT_LEFT_J:
  257. val = I2S_TXCR_IBM_LSJM;
  258. break;
  259. case SND_SOC_DAIFMT_I2S:
  260. val = I2S_TXCR_IBM_NORMAL;
  261. break;
  262. case SND_SOC_DAIFMT_DSP_A: /* PCM delay 1 bit mode */
  263. val = I2S_TXCR_TFS_PCM | I2S_TXCR_PBM_MODE(1);
  264. break;
  265. case SND_SOC_DAIFMT_DSP_B: /* PCM no delay mode */
  266. val = I2S_TXCR_TFS_PCM;
  267. break;
  268. default:
  269. ret = -EINVAL;
  270. goto err_pm_put;
  271. }
  272. regmap_update_bits(i2s->regmap, I2S_TXCR, mask, val);
  273. mask = I2S_RXCR_IBM_MASK | I2S_RXCR_TFS_MASK | I2S_RXCR_PBM_MASK;
  274. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  275. case SND_SOC_DAIFMT_RIGHT_J:
  276. val = I2S_RXCR_IBM_RSJM;
  277. break;
  278. case SND_SOC_DAIFMT_LEFT_J:
  279. val = I2S_RXCR_IBM_LSJM;
  280. break;
  281. case SND_SOC_DAIFMT_I2S:
  282. val = I2S_RXCR_IBM_NORMAL;
  283. break;
  284. case SND_SOC_DAIFMT_DSP_A: /* PCM delay 1 bit mode */
  285. val = I2S_RXCR_TFS_PCM | I2S_RXCR_PBM_MODE(1);
  286. break;
  287. case SND_SOC_DAIFMT_DSP_B: /* PCM no delay mode */
  288. val = I2S_RXCR_TFS_PCM;
  289. break;
  290. default:
  291. ret = -EINVAL;
  292. goto err_pm_put;
  293. }
  294. regmap_update_bits(i2s->regmap, I2S_RXCR, mask, val);
  295. err_pm_put:
  296. pm_runtime_put(cpu_dai->dev);
  297. return ret;
  298. }
  299. static int rockchip_i2s_hw_params(struct snd_pcm_substream *substream,
  300. struct snd_pcm_hw_params *params,
  301. struct snd_soc_dai *dai)
  302. {
  303. struct rk_i2s_dev *i2s = to_info(dai);
  304. struct snd_soc_pcm_runtime *rtd = asoc_substream_to_rtd(substream);
  305. unsigned int val = 0;
  306. unsigned int mclk_rate, bclk_rate, div_bclk, div_lrck;
  307. if (i2s->is_master_mode) {
  308. mclk_rate = clk_get_rate(i2s->mclk);
  309. bclk_rate = i2s->bclk_ratio * params_rate(params);
  310. if (!bclk_rate)
  311. return -EINVAL;
  312. div_bclk = DIV_ROUND_CLOSEST(mclk_rate, bclk_rate);
  313. div_lrck = bclk_rate / params_rate(params);
  314. regmap_update_bits(i2s->regmap, I2S_CKR,
  315. I2S_CKR_MDIV_MASK,
  316. I2S_CKR_MDIV(div_bclk));
  317. regmap_update_bits(i2s->regmap, I2S_CKR,
  318. I2S_CKR_TSD_MASK |
  319. I2S_CKR_RSD_MASK,
  320. I2S_CKR_TSD(div_lrck) |
  321. I2S_CKR_RSD(div_lrck));
  322. }
  323. switch (params_format(params)) {
  324. case SNDRV_PCM_FORMAT_S8:
  325. val |= I2S_TXCR_VDW(8);
  326. break;
  327. case SNDRV_PCM_FORMAT_S16_LE:
  328. val |= I2S_TXCR_VDW(16);
  329. break;
  330. case SNDRV_PCM_FORMAT_S20_3LE:
  331. val |= I2S_TXCR_VDW(20);
  332. break;
  333. case SNDRV_PCM_FORMAT_S24_LE:
  334. val |= I2S_TXCR_VDW(24);
  335. break;
  336. case SNDRV_PCM_FORMAT_S32_LE:
  337. val |= I2S_TXCR_VDW(32);
  338. break;
  339. default:
  340. return -EINVAL;
  341. }
  342. switch (params_channels(params)) {
  343. case 8:
  344. val |= I2S_CHN_8;
  345. break;
  346. case 6:
  347. val |= I2S_CHN_6;
  348. break;
  349. case 4:
  350. val |= I2S_CHN_4;
  351. break;
  352. case 2:
  353. val |= I2S_CHN_2;
  354. break;
  355. default:
  356. dev_err(i2s->dev, "invalid channel: %d\n",
  357. params_channels(params));
  358. return -EINVAL;
  359. }
  360. if (substream->stream == SNDRV_PCM_STREAM_CAPTURE)
  361. regmap_update_bits(i2s->regmap, I2S_RXCR,
  362. I2S_RXCR_VDW_MASK | I2S_RXCR_CSR_MASK,
  363. val);
  364. else
  365. regmap_update_bits(i2s->regmap, I2S_TXCR,
  366. I2S_TXCR_VDW_MASK | I2S_TXCR_CSR_MASK,
  367. val);
  368. if (!IS_ERR(i2s->grf) && i2s->pins) {
  369. regmap_read(i2s->regmap, I2S_TXCR, &val);
  370. val &= I2S_TXCR_CSR_MASK;
  371. switch (val) {
  372. case I2S_CHN_4:
  373. val = I2S_IO_4CH_OUT_6CH_IN;
  374. break;
  375. case I2S_CHN_6:
  376. val = I2S_IO_6CH_OUT_4CH_IN;
  377. break;
  378. case I2S_CHN_8:
  379. val = I2S_IO_8CH_OUT_2CH_IN;
  380. break;
  381. default:
  382. val = I2S_IO_2CH_OUT_8CH_IN;
  383. break;
  384. }
  385. val <<= i2s->pins->shift;
  386. val |= (I2S_IO_DIRECTION_MASK << i2s->pins->shift) << 16;
  387. regmap_write(i2s->grf, i2s->pins->reg_offset, val);
  388. }
  389. regmap_update_bits(i2s->regmap, I2S_DMACR, I2S_DMACR_TDL_MASK,
  390. I2S_DMACR_TDL(16));
  391. regmap_update_bits(i2s->regmap, I2S_DMACR, I2S_DMACR_RDL_MASK,
  392. I2S_DMACR_RDL(16));
  393. val = I2S_CKR_TRCM_TXRX;
  394. if (dai->driver->symmetric_rate && rtd->dai_link->symmetric_rate)
  395. val = I2S_CKR_TRCM_TXONLY;
  396. regmap_update_bits(i2s->regmap, I2S_CKR,
  397. I2S_CKR_TRCM_MASK,
  398. val);
  399. return 0;
  400. }
  401. static int rockchip_i2s_trigger(struct snd_pcm_substream *substream,
  402. int cmd, struct snd_soc_dai *dai)
  403. {
  404. struct rk_i2s_dev *i2s = to_info(dai);
  405. int ret = 0;
  406. switch (cmd) {
  407. case SNDRV_PCM_TRIGGER_START:
  408. case SNDRV_PCM_TRIGGER_RESUME:
  409. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  410. if (substream->stream == SNDRV_PCM_STREAM_CAPTURE)
  411. ret = rockchip_snd_rxctrl(i2s, 1);
  412. else
  413. ret = rockchip_snd_txctrl(i2s, 1);
  414. if (ret < 0)
  415. return ret;
  416. i2s_pinctrl_select_bclk_on(i2s);
  417. break;
  418. case SNDRV_PCM_TRIGGER_SUSPEND:
  419. case SNDRV_PCM_TRIGGER_STOP:
  420. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  421. if (substream->stream == SNDRV_PCM_STREAM_CAPTURE) {
  422. if (!i2s->tx_start)
  423. i2s_pinctrl_select_bclk_off(i2s);
  424. ret = rockchip_snd_rxctrl(i2s, 0);
  425. } else {
  426. if (!i2s->rx_start)
  427. i2s_pinctrl_select_bclk_off(i2s);
  428. ret = rockchip_snd_txctrl(i2s, 0);
  429. }
  430. break;
  431. default:
  432. ret = -EINVAL;
  433. break;
  434. }
  435. return ret;
  436. }
  437. static int rockchip_i2s_set_bclk_ratio(struct snd_soc_dai *dai,
  438. unsigned int ratio)
  439. {
  440. struct rk_i2s_dev *i2s = to_info(dai);
  441. i2s->bclk_ratio = ratio;
  442. return 0;
  443. }
  444. static int rockchip_i2s_set_sysclk(struct snd_soc_dai *cpu_dai, int clk_id,
  445. unsigned int freq, int dir)
  446. {
  447. struct rk_i2s_dev *i2s = to_info(cpu_dai);
  448. int ret;
  449. if (freq == 0)
  450. return 0;
  451. ret = clk_set_rate(i2s->mclk, freq);
  452. if (ret)
  453. dev_err(i2s->dev, "Fail to set mclk %d\n", ret);
  454. return ret;
  455. }
  456. static int rockchip_i2s_dai_probe(struct snd_soc_dai *dai)
  457. {
  458. struct rk_i2s_dev *i2s = snd_soc_dai_get_drvdata(dai);
  459. snd_soc_dai_init_dma_data(dai,
  460. i2s->has_playback ? &i2s->playback_dma_data : NULL,
  461. i2s->has_capture ? &i2s->capture_dma_data : NULL);
  462. return 0;
  463. }
  464. static const struct snd_soc_dai_ops rockchip_i2s_dai_ops = {
  465. .hw_params = rockchip_i2s_hw_params,
  466. .set_bclk_ratio = rockchip_i2s_set_bclk_ratio,
  467. .set_sysclk = rockchip_i2s_set_sysclk,
  468. .set_fmt = rockchip_i2s_set_fmt,
  469. .trigger = rockchip_i2s_trigger,
  470. };
  471. static struct snd_soc_dai_driver rockchip_i2s_dai = {
  472. .probe = rockchip_i2s_dai_probe,
  473. .ops = &rockchip_i2s_dai_ops,
  474. .symmetric_rate = 1,
  475. };
  476. static const struct snd_soc_component_driver rockchip_i2s_component = {
  477. .name = DRV_NAME,
  478. .legacy_dai_naming = 1,
  479. };
  480. static bool rockchip_i2s_wr_reg(struct device *dev, unsigned int reg)
  481. {
  482. switch (reg) {
  483. case I2S_TXCR:
  484. case I2S_RXCR:
  485. case I2S_CKR:
  486. case I2S_DMACR:
  487. case I2S_INTCR:
  488. case I2S_XFER:
  489. case I2S_CLR:
  490. case I2S_TXDR:
  491. return true;
  492. default:
  493. return false;
  494. }
  495. }
  496. static bool rockchip_i2s_rd_reg(struct device *dev, unsigned int reg)
  497. {
  498. switch (reg) {
  499. case I2S_TXCR:
  500. case I2S_RXCR:
  501. case I2S_CKR:
  502. case I2S_DMACR:
  503. case I2S_INTCR:
  504. case I2S_XFER:
  505. case I2S_CLR:
  506. case I2S_TXDR:
  507. case I2S_RXDR:
  508. case I2S_FIFOLR:
  509. case I2S_INTSR:
  510. return true;
  511. default:
  512. return false;
  513. }
  514. }
  515. static bool rockchip_i2s_volatile_reg(struct device *dev, unsigned int reg)
  516. {
  517. switch (reg) {
  518. case I2S_INTSR:
  519. case I2S_CLR:
  520. case I2S_FIFOLR:
  521. case I2S_TXDR:
  522. case I2S_RXDR:
  523. return true;
  524. default:
  525. return false;
  526. }
  527. }
  528. static bool rockchip_i2s_precious_reg(struct device *dev, unsigned int reg)
  529. {
  530. switch (reg) {
  531. case I2S_RXDR:
  532. return true;
  533. default:
  534. return false;
  535. }
  536. }
  537. static const struct reg_default rockchip_i2s_reg_defaults[] = {
  538. {0x00, 0x0000000f},
  539. {0x04, 0x0000000f},
  540. {0x08, 0x00071f1f},
  541. {0x10, 0x001f0000},
  542. {0x14, 0x01f00000},
  543. };
  544. static const struct regmap_config rockchip_i2s_regmap_config = {
  545. .reg_bits = 32,
  546. .reg_stride = 4,
  547. .val_bits = 32,
  548. .max_register = I2S_RXDR,
  549. .reg_defaults = rockchip_i2s_reg_defaults,
  550. .num_reg_defaults = ARRAY_SIZE(rockchip_i2s_reg_defaults),
  551. .writeable_reg = rockchip_i2s_wr_reg,
  552. .readable_reg = rockchip_i2s_rd_reg,
  553. .volatile_reg = rockchip_i2s_volatile_reg,
  554. .precious_reg = rockchip_i2s_precious_reg,
  555. .cache_type = REGCACHE_FLAT,
  556. };
  557. static const struct rk_i2s_pins rk3399_i2s_pins = {
  558. .reg_offset = 0xe220,
  559. .shift = 11,
  560. };
  561. static const struct of_device_id rockchip_i2s_match[] __maybe_unused = {
  562. { .compatible = "rockchip,px30-i2s", },
  563. { .compatible = "rockchip,rk1808-i2s", },
  564. { .compatible = "rockchip,rk3036-i2s", },
  565. { .compatible = "rockchip,rk3066-i2s", },
  566. { .compatible = "rockchip,rk3128-i2s", },
  567. { .compatible = "rockchip,rk3188-i2s", },
  568. { .compatible = "rockchip,rk3228-i2s", },
  569. { .compatible = "rockchip,rk3288-i2s", },
  570. { .compatible = "rockchip,rk3308-i2s", },
  571. { .compatible = "rockchip,rk3328-i2s", },
  572. { .compatible = "rockchip,rk3366-i2s", },
  573. { .compatible = "rockchip,rk3368-i2s", },
  574. { .compatible = "rockchip,rk3399-i2s", .data = &rk3399_i2s_pins },
  575. { .compatible = "rockchip,rv1126-i2s", },
  576. {},
  577. };
  578. static int rockchip_i2s_init_dai(struct rk_i2s_dev *i2s, struct resource *res,
  579. struct snd_soc_dai_driver **dp)
  580. {
  581. struct device_node *node = i2s->dev->of_node;
  582. struct snd_soc_dai_driver *dai;
  583. struct property *dma_names;
  584. const char *dma_name;
  585. unsigned int val;
  586. of_property_for_each_string(node, "dma-names", dma_names, dma_name) {
  587. if (!strcmp(dma_name, "tx"))
  588. i2s->has_playback = true;
  589. if (!strcmp(dma_name, "rx"))
  590. i2s->has_capture = true;
  591. }
  592. dai = devm_kmemdup(i2s->dev, &rockchip_i2s_dai,
  593. sizeof(*dai), GFP_KERNEL);
  594. if (!dai)
  595. return -ENOMEM;
  596. if (i2s->has_playback) {
  597. dai->playback.stream_name = "Playback";
  598. dai->playback.channels_min = 2;
  599. dai->playback.channels_max = 8;
  600. dai->playback.rates = SNDRV_PCM_RATE_8000_192000;
  601. dai->playback.formats = SNDRV_PCM_FMTBIT_S8 |
  602. SNDRV_PCM_FMTBIT_S16_LE |
  603. SNDRV_PCM_FMTBIT_S20_3LE |
  604. SNDRV_PCM_FMTBIT_S24_LE |
  605. SNDRV_PCM_FMTBIT_S32_LE;
  606. i2s->playback_dma_data.addr = res->start + I2S_TXDR;
  607. i2s->playback_dma_data.addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
  608. i2s->playback_dma_data.maxburst = 8;
  609. if (!of_property_read_u32(node, "rockchip,playback-channels", &val)) {
  610. if (val >= 2 && val <= 8)
  611. dai->playback.channels_max = val;
  612. }
  613. }
  614. if (i2s->has_capture) {
  615. dai->capture.stream_name = "Capture";
  616. dai->capture.channels_min = 2;
  617. dai->capture.channels_max = 8;
  618. dai->capture.rates = SNDRV_PCM_RATE_8000_192000;
  619. dai->capture.formats = SNDRV_PCM_FMTBIT_S8 |
  620. SNDRV_PCM_FMTBIT_S16_LE |
  621. SNDRV_PCM_FMTBIT_S20_3LE |
  622. SNDRV_PCM_FMTBIT_S24_LE |
  623. SNDRV_PCM_FMTBIT_S32_LE;
  624. i2s->capture_dma_data.addr = res->start + I2S_RXDR;
  625. i2s->capture_dma_data.addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
  626. i2s->capture_dma_data.maxburst = 8;
  627. if (!of_property_read_u32(node, "rockchip,capture-channels", &val)) {
  628. if (val >= 2 && val <= 8)
  629. dai->capture.channels_max = val;
  630. }
  631. }
  632. if (dp)
  633. *dp = dai;
  634. return 0;
  635. }
  636. static int rockchip_i2s_probe(struct platform_device *pdev)
  637. {
  638. struct device_node *node = pdev->dev.of_node;
  639. const struct of_device_id *of_id;
  640. struct rk_i2s_dev *i2s;
  641. struct snd_soc_dai_driver *dai;
  642. struct resource *res;
  643. void __iomem *regs;
  644. int ret;
  645. i2s = devm_kzalloc(&pdev->dev, sizeof(*i2s), GFP_KERNEL);
  646. if (!i2s)
  647. return -ENOMEM;
  648. spin_lock_init(&i2s->lock);
  649. i2s->dev = &pdev->dev;
  650. i2s->grf = syscon_regmap_lookup_by_phandle(node, "rockchip,grf");
  651. if (!IS_ERR(i2s->grf)) {
  652. of_id = of_match_device(rockchip_i2s_match, &pdev->dev);
  653. if (!of_id || !of_id->data)
  654. return -EINVAL;
  655. i2s->pins = of_id->data;
  656. }
  657. /* try to prepare related clocks */
  658. i2s->hclk = devm_clk_get(&pdev->dev, "i2s_hclk");
  659. if (IS_ERR(i2s->hclk)) {
  660. dev_err(&pdev->dev, "Can't retrieve i2s bus clock\n");
  661. return PTR_ERR(i2s->hclk);
  662. }
  663. ret = clk_prepare_enable(i2s->hclk);
  664. if (ret) {
  665. dev_err(i2s->dev, "hclock enable failed %d\n", ret);
  666. return ret;
  667. }
  668. i2s->mclk = devm_clk_get(&pdev->dev, "i2s_clk");
  669. if (IS_ERR(i2s->mclk)) {
  670. dev_err(&pdev->dev, "Can't retrieve i2s master clock\n");
  671. ret = PTR_ERR(i2s->mclk);
  672. goto err_clk;
  673. }
  674. regs = devm_platform_get_and_ioremap_resource(pdev, 0, &res);
  675. if (IS_ERR(regs)) {
  676. ret = PTR_ERR(regs);
  677. goto err_clk;
  678. }
  679. i2s->regmap = devm_regmap_init_mmio(&pdev->dev, regs,
  680. &rockchip_i2s_regmap_config);
  681. if (IS_ERR(i2s->regmap)) {
  682. dev_err(&pdev->dev,
  683. "Failed to initialise managed register map\n");
  684. ret = PTR_ERR(i2s->regmap);
  685. goto err_clk;
  686. }
  687. i2s->bclk_ratio = 64;
  688. i2s->pinctrl = devm_pinctrl_get(&pdev->dev);
  689. if (!IS_ERR(i2s->pinctrl)) {
  690. i2s->bclk_on = pinctrl_lookup_state(i2s->pinctrl, "bclk_on");
  691. if (!IS_ERR_OR_NULL(i2s->bclk_on)) {
  692. i2s->bclk_off = pinctrl_lookup_state(i2s->pinctrl, "bclk_off");
  693. if (IS_ERR_OR_NULL(i2s->bclk_off)) {
  694. dev_err(&pdev->dev, "failed to find i2s bclk_off\n");
  695. ret = -EINVAL;
  696. goto err_clk;
  697. }
  698. }
  699. } else {
  700. dev_dbg(&pdev->dev, "failed to find i2s pinctrl\n");
  701. }
  702. i2s_pinctrl_select_bclk_off(i2s);
  703. dev_set_drvdata(&pdev->dev, i2s);
  704. pm_runtime_enable(&pdev->dev);
  705. if (!pm_runtime_enabled(&pdev->dev)) {
  706. ret = i2s_runtime_resume(&pdev->dev);
  707. if (ret)
  708. goto err_pm_disable;
  709. }
  710. ret = rockchip_i2s_init_dai(i2s, res, &dai);
  711. if (ret)
  712. goto err_pm_disable;
  713. ret = devm_snd_soc_register_component(&pdev->dev,
  714. &rockchip_i2s_component,
  715. dai, 1);
  716. if (ret) {
  717. dev_err(&pdev->dev, "Could not register DAI\n");
  718. goto err_suspend;
  719. }
  720. ret = devm_snd_dmaengine_pcm_register(&pdev->dev, NULL, 0);
  721. if (ret) {
  722. dev_err(&pdev->dev, "Could not register PCM\n");
  723. goto err_suspend;
  724. }
  725. return 0;
  726. err_suspend:
  727. if (!pm_runtime_status_suspended(&pdev->dev))
  728. i2s_runtime_suspend(&pdev->dev);
  729. err_pm_disable:
  730. pm_runtime_disable(&pdev->dev);
  731. err_clk:
  732. clk_disable_unprepare(i2s->hclk);
  733. return ret;
  734. }
  735. static int rockchip_i2s_remove(struct platform_device *pdev)
  736. {
  737. struct rk_i2s_dev *i2s = dev_get_drvdata(&pdev->dev);
  738. pm_runtime_disable(&pdev->dev);
  739. if (!pm_runtime_status_suspended(&pdev->dev))
  740. i2s_runtime_suspend(&pdev->dev);
  741. clk_disable_unprepare(i2s->hclk);
  742. return 0;
  743. }
  744. static const struct dev_pm_ops rockchip_i2s_pm_ops = {
  745. SET_RUNTIME_PM_OPS(i2s_runtime_suspend, i2s_runtime_resume,
  746. NULL)
  747. };
  748. static struct platform_driver rockchip_i2s_driver = {
  749. .probe = rockchip_i2s_probe,
  750. .remove = rockchip_i2s_remove,
  751. .driver = {
  752. .name = DRV_NAME,
  753. .of_match_table = of_match_ptr(rockchip_i2s_match),
  754. .pm = &rockchip_i2s_pm_ops,
  755. },
  756. };
  757. module_platform_driver(rockchip_i2s_driver);
  758. MODULE_DESCRIPTION("ROCKCHIP IIS ASoC Interface");
  759. MODULE_AUTHOR("jianqun <[email protected]>");
  760. MODULE_LICENSE("GPL v2");
  761. MODULE_ALIAS("platform:" DRV_NAME);
  762. MODULE_DEVICE_TABLE(of, rockchip_i2s_match);