lpass-sc7280.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2020-2021, The Linux Foundation. All rights reserved.
  4. *
  5. * lpass-sc7180.c -- ALSA SoC platform-machine driver for QTi LPASS
  6. */
  7. #include <linux/module.h>
  8. #include <sound/pcm.h>
  9. #include <sound/soc.h>
  10. #include <linux/pm_runtime.h>
  11. #include <dt-bindings/sound/sc7180-lpass.h>
  12. #include "lpass-lpaif-reg.h"
  13. #include "lpass.h"
  14. static struct snd_soc_dai_driver sc7280_lpass_cpu_dai_driver[] = {
  15. {
  16. .id = MI2S_PRIMARY,
  17. .name = "Primary MI2S",
  18. .playback = {
  19. .stream_name = "Primary Playback",
  20. .formats = SNDRV_PCM_FMTBIT_S16,
  21. .rates = SNDRV_PCM_RATE_48000,
  22. .rate_min = 48000,
  23. .rate_max = 48000,
  24. .channels_min = 2,
  25. .channels_max = 2,
  26. },
  27. .capture = {
  28. .stream_name = "Primary Capture",
  29. .formats = SNDRV_PCM_FMTBIT_S16 |
  30. SNDRV_PCM_FMTBIT_S32,
  31. .rates = SNDRV_PCM_RATE_48000,
  32. .rate_min = 48000,
  33. .rate_max = 48000,
  34. .channels_min = 2,
  35. .channels_max = 2,
  36. },
  37. .probe = &asoc_qcom_lpass_cpu_dai_probe,
  38. .ops = &asoc_qcom_lpass_cpu_dai_ops,
  39. }, {
  40. .id = MI2S_SECONDARY,
  41. .name = "Secondary MI2S",
  42. .playback = {
  43. .stream_name = "Secondary MI2S Playback",
  44. .formats = SNDRV_PCM_FMTBIT_S16,
  45. .rates = SNDRV_PCM_RATE_48000,
  46. .rate_min = 48000,
  47. .rate_max = 48000,
  48. .channels_min = 2,
  49. .channels_max = 2,
  50. },
  51. .probe = &asoc_qcom_lpass_cpu_dai_probe,
  52. .ops = &asoc_qcom_lpass_cpu_dai_ops,
  53. }, {
  54. .id = LPASS_DP_RX,
  55. .name = "Hdmi",
  56. .playback = {
  57. .stream_name = "DP Playback",
  58. .formats = SNDRV_PCM_FMTBIT_S24,
  59. .rates = SNDRV_PCM_RATE_48000,
  60. .rate_min = 48000,
  61. .rate_max = 48000,
  62. .channels_min = 2,
  63. .channels_max = 2,
  64. },
  65. .ops = &asoc_qcom_lpass_hdmi_dai_ops,
  66. }, {
  67. .id = LPASS_CDC_DMA_RX0,
  68. .name = "CDC DMA RX",
  69. .playback = {
  70. .stream_name = "WCD Playback",
  71. .formats = SNDRV_PCM_FMTBIT_S16,
  72. .rates = SNDRV_PCM_RATE_48000,
  73. .rate_min = 48000,
  74. .rate_max = 48000,
  75. .channels_min = 2,
  76. .channels_max = 2,
  77. },
  78. .ops = &asoc_qcom_lpass_cdc_dma_dai_ops,
  79. }, {
  80. .id = LPASS_CDC_DMA_TX3,
  81. .name = "CDC DMA TX",
  82. .capture = {
  83. .stream_name = "WCD Capture",
  84. .formats = SNDRV_PCM_FMTBIT_S16,
  85. .rates = SNDRV_PCM_RATE_48000,
  86. .rate_min = 48000,
  87. .rate_max = 48000,
  88. .channels_min = 1,
  89. .channels_max = 1,
  90. },
  91. .ops = &asoc_qcom_lpass_cdc_dma_dai_ops,
  92. }, {
  93. .id = LPASS_CDC_DMA_VA_TX0,
  94. .name = "CDC DMA VA",
  95. .capture = {
  96. .stream_name = "DMIC Capture",
  97. .formats = SNDRV_PCM_FMTBIT_S16,
  98. .rates = SNDRV_PCM_RATE_48000,
  99. .rate_min = 48000,
  100. .rate_max = 48000,
  101. .channels_min = 2,
  102. .channels_max = 4,
  103. },
  104. .ops = &asoc_qcom_lpass_cdc_dma_dai_ops,
  105. },
  106. };
  107. static int sc7280_lpass_alloc_dma_channel(struct lpass_data *drvdata,
  108. int direction, unsigned int dai_id)
  109. {
  110. struct lpass_variant *v = drvdata->variant;
  111. int chan = 0;
  112. switch (dai_id) {
  113. case MI2S_PRIMARY ... MI2S_QUINARY:
  114. if (direction == SNDRV_PCM_STREAM_PLAYBACK) {
  115. chan = find_first_zero_bit(&drvdata->dma_ch_bit_map,
  116. v->rdma_channels);
  117. if (chan >= v->rdma_channels)
  118. return -EBUSY;
  119. } else {
  120. chan = find_next_zero_bit(&drvdata->dma_ch_bit_map,
  121. v->wrdma_channel_start +
  122. v->wrdma_channels,
  123. v->wrdma_channel_start);
  124. if (chan >= v->wrdma_channel_start + v->wrdma_channels)
  125. return -EBUSY;
  126. }
  127. set_bit(chan, &drvdata->dma_ch_bit_map);
  128. break;
  129. case LPASS_DP_RX:
  130. chan = find_first_zero_bit(&drvdata->hdmi_dma_ch_bit_map,
  131. v->hdmi_rdma_channels);
  132. if (chan >= v->hdmi_rdma_channels)
  133. return -EBUSY;
  134. set_bit(chan, &drvdata->hdmi_dma_ch_bit_map);
  135. break;
  136. case LPASS_CDC_DMA_RX0 ... LPASS_CDC_DMA_RX9:
  137. chan = find_first_zero_bit(&drvdata->rxtx_dma_ch_bit_map,
  138. v->rxtx_rdma_channels);
  139. if (chan >= v->rxtx_rdma_channels)
  140. return -EBUSY;
  141. break;
  142. case LPASS_CDC_DMA_TX0 ... LPASS_CDC_DMA_TX8:
  143. chan = find_next_zero_bit(&drvdata->rxtx_dma_ch_bit_map,
  144. v->rxtx_wrdma_channel_start +
  145. v->rxtx_wrdma_channels,
  146. v->rxtx_wrdma_channel_start);
  147. if (chan >= v->rxtx_wrdma_channel_start + v->rxtx_wrdma_channels)
  148. return -EBUSY;
  149. set_bit(chan, &drvdata->rxtx_dma_ch_bit_map);
  150. break;
  151. case LPASS_CDC_DMA_VA_TX0 ... LPASS_CDC_DMA_VA_TX8:
  152. chan = find_next_zero_bit(&drvdata->va_dma_ch_bit_map,
  153. v->va_wrdma_channel_start +
  154. v->va_wrdma_channels,
  155. v->va_wrdma_channel_start);
  156. if (chan >= v->va_wrdma_channel_start + v->va_wrdma_channels)
  157. return -EBUSY;
  158. set_bit(chan, &drvdata->va_dma_ch_bit_map);
  159. break;
  160. default:
  161. break;
  162. }
  163. return chan;
  164. }
  165. static int sc7280_lpass_free_dma_channel(struct lpass_data *drvdata, int chan, unsigned int dai_id)
  166. {
  167. switch (dai_id) {
  168. case MI2S_PRIMARY ... MI2S_QUINARY:
  169. clear_bit(chan, &drvdata->dma_ch_bit_map);
  170. break;
  171. case LPASS_DP_RX:
  172. clear_bit(chan, &drvdata->hdmi_dma_ch_bit_map);
  173. break;
  174. case LPASS_CDC_DMA_RX0 ... LPASS_CDC_DMA_RX9:
  175. case LPASS_CDC_DMA_TX0 ... LPASS_CDC_DMA_TX8:
  176. clear_bit(chan, &drvdata->rxtx_dma_ch_bit_map);
  177. break;
  178. case LPASS_CDC_DMA_VA_TX0 ... LPASS_CDC_DMA_VA_TX8:
  179. clear_bit(chan, &drvdata->va_dma_ch_bit_map);
  180. break;
  181. default:
  182. break;
  183. }
  184. return 0;
  185. }
  186. static int sc7280_lpass_init(struct platform_device *pdev)
  187. {
  188. struct lpass_data *drvdata = platform_get_drvdata(pdev);
  189. struct lpass_variant *variant = drvdata->variant;
  190. struct device *dev = &pdev->dev;
  191. int ret, i;
  192. drvdata->clks = devm_kcalloc(dev, variant->num_clks,
  193. sizeof(*drvdata->clks), GFP_KERNEL);
  194. if (!drvdata->clks)
  195. return -ENOMEM;
  196. drvdata->num_clks = variant->num_clks;
  197. for (i = 0; i < drvdata->num_clks; i++)
  198. drvdata->clks[i].id = variant->clk_name[i];
  199. ret = devm_clk_bulk_get(dev, drvdata->num_clks, drvdata->clks);
  200. if (ret) {
  201. dev_err(dev, "Failed to get clocks %d\n", ret);
  202. return ret;
  203. }
  204. ret = clk_bulk_prepare_enable(drvdata->num_clks, drvdata->clks);
  205. if (ret) {
  206. dev_err(dev, "sc7280 clk_enable failed\n");
  207. return ret;
  208. }
  209. return 0;
  210. }
  211. static int sc7280_lpass_exit(struct platform_device *pdev)
  212. {
  213. struct lpass_data *drvdata = platform_get_drvdata(pdev);
  214. clk_bulk_disable_unprepare(drvdata->num_clks, drvdata->clks);
  215. return 0;
  216. }
  217. static struct lpass_variant sc7280_data = {
  218. .i2sctrl_reg_base = 0x1000,
  219. .i2sctrl_reg_stride = 0x1000,
  220. .i2s_ports = 3,
  221. .irq_reg_base = 0x9000,
  222. .irq_reg_stride = 0x1000,
  223. .irq_ports = 3,
  224. .rdma_reg_base = 0xC000,
  225. .rdma_reg_stride = 0x1000,
  226. .rdma_channels = 5,
  227. .rxtx_rdma_reg_base = 0xC000,
  228. .rxtx_rdma_reg_stride = 0x1000,
  229. .rxtx_rdma_channels = 8,
  230. .hdmi_rdma_reg_base = 0x64000,
  231. .hdmi_rdma_reg_stride = 0x1000,
  232. .hdmi_rdma_channels = 4,
  233. .dmactl_audif_start = 1,
  234. .wrdma_reg_base = 0x18000,
  235. .wrdma_reg_stride = 0x1000,
  236. .wrdma_channel_start = 5,
  237. .wrdma_channels = 4,
  238. .rxtx_irq_reg_base = 0x9000,
  239. .rxtx_irq_reg_stride = 0x1000,
  240. .rxtx_irq_ports = 3,
  241. .rxtx_wrdma_reg_base = 0x18000,
  242. .rxtx_wrdma_reg_stride = 0x1000,
  243. .rxtx_wrdma_channel_start = 5,
  244. .rxtx_wrdma_channels = 6,
  245. .va_wrdma_reg_base = 0x18000,
  246. .va_wrdma_reg_stride = 0x1000,
  247. .va_wrdma_channel_start = 5,
  248. .va_wrdma_channels = 3,
  249. .va_irq_reg_base = 0x9000,
  250. .va_irq_reg_stride = 0x1000,
  251. .va_irq_ports = 3,
  252. .loopback = REG_FIELD_ID(0x1000, 17, 17, 3, 0x1000),
  253. .spken = REG_FIELD_ID(0x1000, 16, 16, 3, 0x1000),
  254. .spkmode = REG_FIELD_ID(0x1000, 11, 15, 3, 0x1000),
  255. .spkmono = REG_FIELD_ID(0x1000, 10, 10, 3, 0x1000),
  256. .micen = REG_FIELD_ID(0x1000, 9, 9, 3, 0x1000),
  257. .micmode = REG_FIELD_ID(0x1000, 4, 8, 3, 0x1000),
  258. .micmono = REG_FIELD_ID(0x1000, 3, 3, 3, 0x1000),
  259. .wssrc = REG_FIELD_ID(0x1000, 2, 2, 3, 0x1000),
  260. .bitwidth = REG_FIELD_ID(0x1000, 0, 1, 3, 0x1000),
  261. .rdma_dyncclk = REG_FIELD_ID(0xC000, 21, 21, 5, 0x1000),
  262. .rdma_bursten = REG_FIELD_ID(0xC000, 20, 20, 5, 0x1000),
  263. .rdma_wpscnt = REG_FIELD_ID(0xC000, 16, 19, 5, 0x1000),
  264. .rdma_intf = REG_FIELD_ID(0xC000, 12, 15, 5, 0x1000),
  265. .rdma_fifowm = REG_FIELD_ID(0xC000, 1, 5, 5, 0x1000),
  266. .rdma_enable = REG_FIELD_ID(0xC000, 0, 0, 5, 0x1000),
  267. .wrdma_dyncclk = REG_FIELD_ID(0x18000, 22, 22, 4, 0x1000),
  268. .wrdma_bursten = REG_FIELD_ID(0x18000, 21, 21, 4, 0x1000),
  269. .wrdma_wpscnt = REG_FIELD_ID(0x18000, 17, 20, 4, 0x1000),
  270. .wrdma_intf = REG_FIELD_ID(0x18000, 12, 16, 4, 0x1000),
  271. .wrdma_fifowm = REG_FIELD_ID(0x18000, 1, 5, 4, 0x1000),
  272. .wrdma_enable = REG_FIELD_ID(0x18000, 0, 0, 4, 0x1000),
  273. .rxtx_rdma_enable = REG_FIELD_ID(0xC000, 0, 0, 7, 0x1000),
  274. .rxtx_rdma_fifowm = REG_FIELD_ID(0xC000, 1, 11, 7, 0x1000),
  275. .rxtx_rdma_intf = REG_FIELD_ID(0xC000, 12, 15, 7, 0x1000),
  276. .rxtx_rdma_wpscnt = REG_FIELD_ID(0xC000, 16, 19, 7, 0x1000),
  277. .rxtx_rdma_bursten = REG_FIELD_ID(0xC000, 20, 20, 7, 0x1000),
  278. .rxtx_rdma_dyncclk = REG_FIELD_ID(0xC000, 21, 21, 7, 0x1000),
  279. .rxtx_rdma_codec_ch = REG_FIELD_ID(0xC050, 0, 7, 7, 0x1000),
  280. .rxtx_rdma_codec_intf = REG_FIELD_ID(0xC050, 16, 19, 7, 0x1000),
  281. .rxtx_rdma_codec_fs_delay = REG_FIELD_ID(0xC050, 21, 24, 7, 0x1000),
  282. .rxtx_rdma_codec_fs_sel = REG_FIELD_ID(0xC050, 25, 27, 7, 0x1000),
  283. .rxtx_rdma_codec_pack = REG_FIELD_ID(0xC050, 29, 29, 5, 0x1000),
  284. .rxtx_rdma_codec_enable = REG_FIELD_ID(0xC050, 30, 30, 7, 0x1000),
  285. .rxtx_wrdma_enable = REG_FIELD_ID(0x18000, 0, 0, 5, 0x1000),
  286. .rxtx_wrdma_fifowm = REG_FIELD_ID(0x18000, 1, 11, 5, 0x1000),
  287. .rxtx_wrdma_intf = REG_FIELD_ID(0x18000, 12, 16, 5, 0x1000),
  288. .rxtx_wrdma_wpscnt = REG_FIELD_ID(0x18000, 17, 20, 5, 0x1000),
  289. .rxtx_wrdma_bursten = REG_FIELD_ID(0x18000, 21, 21, 5, 0x1000),
  290. .rxtx_wrdma_dyncclk = REG_FIELD_ID(0x18000, 22, 22, 5, 0x1000),
  291. .rxtx_wrdma_codec_ch = REG_FIELD_ID(0x18050, 0, 7, 5, 0x1000),
  292. .rxtx_wrdma_codec_intf = REG_FIELD_ID(0x18050, 16, 19, 5, 0x1000),
  293. .rxtx_wrdma_codec_fs_delay = REG_FIELD_ID(0x18050, 21, 24, 5, 0x1000),
  294. .rxtx_wrdma_codec_fs_sel = REG_FIELD_ID(0x18050, 25, 27, 5, 0x1000),
  295. .rxtx_wrdma_codec_pack = REG_FIELD_ID(0x18050, 29, 29, 5, 0x1000),
  296. .rxtx_wrdma_codec_enable = REG_FIELD_ID(0x18050, 30, 30, 5, 0x1000),
  297. .va_wrdma_enable = REG_FIELD_ID(0x18000, 0, 0, 5, 0x1000),
  298. .va_wrdma_fifowm = REG_FIELD_ID(0x18000, 1, 11, 5, 0x1000),
  299. .va_wrdma_intf = REG_FIELD_ID(0x18000, 12, 16, 5, 0x1000),
  300. .va_wrdma_wpscnt = REG_FIELD_ID(0x18000, 17, 20, 5, 0x1000),
  301. .va_wrdma_bursten = REG_FIELD_ID(0x18000, 21, 21, 5, 0x1000),
  302. .va_wrdma_dyncclk = REG_FIELD_ID(0x18000, 22, 22, 5, 0x1000),
  303. .va_wrdma_codec_ch = REG_FIELD_ID(0x18050, 0, 7, 5, 0x1000),
  304. .va_wrdma_codec_intf = REG_FIELD_ID(0x18050, 16, 19, 5, 0x1000),
  305. .va_wrdma_codec_fs_delay = REG_FIELD_ID(0x18050, 21, 24, 5, 0x1000),
  306. .va_wrdma_codec_fs_sel = REG_FIELD_ID(0x18050, 25, 27, 5, 0x1000),
  307. .va_wrdma_codec_pack = REG_FIELD_ID(0x18050, 29, 29, 5, 0x1000),
  308. .va_wrdma_codec_enable = REG_FIELD_ID(0x18050, 30, 30, 5, 0x1000),
  309. .hdmi_tx_ctl_addr = 0x1000,
  310. .hdmi_legacy_addr = 0x1008,
  311. .hdmi_vbit_addr = 0x610c0,
  312. .hdmi_ch_lsb_addr = 0x61048,
  313. .hdmi_ch_msb_addr = 0x6104c,
  314. .ch_stride = 0x8,
  315. .hdmi_parity_addr = 0x61034,
  316. .hdmi_dmactl_addr = 0x61038,
  317. .hdmi_dma_stride = 0x4,
  318. .hdmi_DP_addr = 0x610c8,
  319. .hdmi_sstream_addr = 0x6101c,
  320. .hdmi_irq_reg_base = 0x63000,
  321. .hdmi_irq_ports = 1,
  322. .hdmi_rdma_dyncclk = REG_FIELD_ID(0x64000, 14, 14, 4, 0x1000),
  323. .hdmi_rdma_bursten = REG_FIELD_ID(0x64000, 13, 13, 4, 0x1000),
  324. .hdmi_rdma_burst8 = REG_FIELD_ID(0x64000, 15, 15, 4, 0x1000),
  325. .hdmi_rdma_burst16 = REG_FIELD_ID(0x64000, 16, 16, 4, 0x1000),
  326. .hdmi_rdma_dynburst = REG_FIELD_ID(0x64000, 18, 18, 4, 0x1000),
  327. .hdmi_rdma_wpscnt = REG_FIELD_ID(0x64000, 10, 12, 4, 0x1000),
  328. .hdmi_rdma_fifowm = REG_FIELD_ID(0x64000, 1, 5, 4, 0x1000),
  329. .hdmi_rdma_enable = REG_FIELD_ID(0x64000, 0, 0, 4, 0x1000),
  330. .sstream_en = REG_FIELD(0x6101c, 0, 0),
  331. .dma_sel = REG_FIELD(0x6101c, 1, 2),
  332. .auto_bbit_en = REG_FIELD(0x6101c, 3, 3),
  333. .layout = REG_FIELD(0x6101c, 4, 4),
  334. .layout_sp = REG_FIELD(0x6101c, 5, 8),
  335. .set_sp_on_en = REG_FIELD(0x6101c, 10, 10),
  336. .dp_audio = REG_FIELD(0x6101c, 11, 11),
  337. .dp_staffing_en = REG_FIELD(0x6101c, 12, 12),
  338. .dp_sp_b_hw_en = REG_FIELD(0x6101c, 13, 13),
  339. .mute = REG_FIELD(0x610c8, 0, 0),
  340. .as_sdp_cc = REG_FIELD(0x610c8, 1, 3),
  341. .as_sdp_ct = REG_FIELD(0x610c8, 4, 7),
  342. .aif_db4 = REG_FIELD(0x610c8, 8, 15),
  343. .frequency = REG_FIELD(0x610c8, 16, 21),
  344. .mst_index = REG_FIELD(0x610c8, 28, 29),
  345. .dptx_index = REG_FIELD(0x610c8, 30, 31),
  346. .soft_reset = REG_FIELD(0x1000, 31, 31),
  347. .force_reset = REG_FIELD(0x1000, 30, 30),
  348. .use_hw_chs = REG_FIELD(0x61038, 0, 0),
  349. .use_hw_usr = REG_FIELD(0x61038, 1, 1),
  350. .hw_chs_sel = REG_FIELD(0x61038, 2, 4),
  351. .hw_usr_sel = REG_FIELD(0x61038, 5, 6),
  352. .replace_vbit = REG_FIELD(0x610c0, 0, 0),
  353. .vbit_stream = REG_FIELD(0x610c0, 1, 1),
  354. .legacy_en = REG_FIELD(0x1008, 0, 0),
  355. .calc_en = REG_FIELD(0x61034, 0, 0),
  356. .lsb_bits = REG_FIELD(0x61048, 0, 31),
  357. .msb_bits = REG_FIELD(0x6104c, 0, 31),
  358. .clk_name = (const char*[]) {
  359. "core_cc_sysnoc_mport_core"
  360. },
  361. .num_clks = 1,
  362. .dai_driver = sc7280_lpass_cpu_dai_driver,
  363. .num_dai = ARRAY_SIZE(sc7280_lpass_cpu_dai_driver),
  364. .dai_osr_clk_names = (const char *[]) {
  365. "audio_cc_ext_mclk0",
  366. "null"
  367. },
  368. .dai_bit_clk_names = (const char *[]) {
  369. "core_cc_ext_if0_ibit",
  370. "core_cc_ext_if1_ibit"
  371. },
  372. .init = sc7280_lpass_init,
  373. .exit = sc7280_lpass_exit,
  374. .alloc_dma_channel = sc7280_lpass_alloc_dma_channel,
  375. .free_dma_channel = sc7280_lpass_free_dma_channel,
  376. };
  377. static const struct of_device_id sc7280_lpass_cpu_device_id[] = {
  378. {.compatible = "qcom,sc7280-lpass-cpu", .data = &sc7280_data},
  379. {}
  380. };
  381. MODULE_DEVICE_TABLE(of, sc7280_lpass_cpu_device_id);
  382. static struct platform_driver sc7280_lpass_cpu_platform_driver = {
  383. .driver = {
  384. .name = "sc7280-lpass-cpu",
  385. .of_match_table = of_match_ptr(sc7280_lpass_cpu_device_id),
  386. },
  387. .probe = asoc_qcom_lpass_cpu_platform_probe,
  388. .remove = asoc_qcom_lpass_cpu_platform_remove,
  389. .shutdown = asoc_qcom_lpass_cpu_platform_shutdown,
  390. };
  391. module_platform_driver(sc7280_lpass_cpu_platform_driver);
  392. MODULE_DESCRIPTION("SC7280 LPASS CPU DRIVER");
  393. MODULE_LICENSE("GPL");